xref: /openbmc/linux/drivers/gpu/ipu-v3/ipu-ic.c (revision 0898782247ae533d1f4e47a06bc5d4870931b284)
1fcaf2036SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
21aa8ea0dSSteve Longerbeam /*
31aa8ea0dSSteve Longerbeam  * Copyright (C) 2012-2014 Mentor Graphics Inc.
41aa8ea0dSSteve Longerbeam  * Copyright 2005-2012 Freescale Semiconductor, Inc. All Rights Reserved.
51aa8ea0dSSteve Longerbeam  */
61aa8ea0dSSteve Longerbeam 
71aa8ea0dSSteve Longerbeam #include <linux/types.h>
81aa8ea0dSSteve Longerbeam #include <linux/init.h>
91aa8ea0dSSteve Longerbeam #include <linux/errno.h>
101aa8ea0dSSteve Longerbeam #include <linux/spinlock.h>
111aa8ea0dSSteve Longerbeam #include <linux/bitrev.h>
121aa8ea0dSSteve Longerbeam #include <linux/io.h>
131aa8ea0dSSteve Longerbeam #include <linux/err.h>
144cfea3c1SPhilipp Zabel #include <linux/sizes.h>
151aa8ea0dSSteve Longerbeam #include "ipu-prv.h"
161aa8ea0dSSteve Longerbeam 
171aa8ea0dSSteve Longerbeam /* IC Register Offsets */
181aa8ea0dSSteve Longerbeam #define IC_CONF                 0x0000
191aa8ea0dSSteve Longerbeam #define IC_PRP_ENC_RSC          0x0004
201aa8ea0dSSteve Longerbeam #define IC_PRP_VF_RSC           0x0008
211aa8ea0dSSteve Longerbeam #define IC_PP_RSC               0x000C
221aa8ea0dSSteve Longerbeam #define IC_CMBP_1               0x0010
231aa8ea0dSSteve Longerbeam #define IC_CMBP_2               0x0014
241aa8ea0dSSteve Longerbeam #define IC_IDMAC_1              0x0018
251aa8ea0dSSteve Longerbeam #define IC_IDMAC_2              0x001C
261aa8ea0dSSteve Longerbeam #define IC_IDMAC_3              0x0020
271aa8ea0dSSteve Longerbeam #define IC_IDMAC_4              0x0024
281aa8ea0dSSteve Longerbeam 
291aa8ea0dSSteve Longerbeam /* IC Register Fields */
301aa8ea0dSSteve Longerbeam #define IC_CONF_PRPENC_EN       (1 << 0)
311aa8ea0dSSteve Longerbeam #define IC_CONF_PRPENC_CSC1     (1 << 1)
321aa8ea0dSSteve Longerbeam #define IC_CONF_PRPENC_ROT_EN   (1 << 2)
331aa8ea0dSSteve Longerbeam #define IC_CONF_PRPVF_EN        (1 << 8)
341aa8ea0dSSteve Longerbeam #define IC_CONF_PRPVF_CSC1      (1 << 9)
351aa8ea0dSSteve Longerbeam #define IC_CONF_PRPVF_CSC2      (1 << 10)
361aa8ea0dSSteve Longerbeam #define IC_CONF_PRPVF_CMB       (1 << 11)
371aa8ea0dSSteve Longerbeam #define IC_CONF_PRPVF_ROT_EN    (1 << 12)
381aa8ea0dSSteve Longerbeam #define IC_CONF_PP_EN           (1 << 16)
391aa8ea0dSSteve Longerbeam #define IC_CONF_PP_CSC1         (1 << 17)
401aa8ea0dSSteve Longerbeam #define IC_CONF_PP_CSC2         (1 << 18)
411aa8ea0dSSteve Longerbeam #define IC_CONF_PP_CMB          (1 << 19)
421aa8ea0dSSteve Longerbeam #define IC_CONF_PP_ROT_EN       (1 << 20)
431aa8ea0dSSteve Longerbeam #define IC_CONF_IC_GLB_LOC_A    (1 << 28)
441aa8ea0dSSteve Longerbeam #define IC_CONF_KEY_COLOR_EN    (1 << 29)
451aa8ea0dSSteve Longerbeam #define IC_CONF_RWS_EN          (1 << 30)
461aa8ea0dSSteve Longerbeam #define IC_CONF_CSI_MEM_WR_EN   (1 << 31)
471aa8ea0dSSteve Longerbeam 
481aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_CB0_BURST_16         (1 << 0)
491aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_CB1_BURST_16         (1 << 1)
501aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_CB2_BURST_16         (1 << 2)
511aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_CB3_BURST_16         (1 << 3)
521aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_CB4_BURST_16         (1 << 4)
531aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_CB5_BURST_16         (1 << 5)
541aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_CB6_BURST_16         (1 << 6)
551aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_CB7_BURST_16         (1 << 7)
561aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_PRPENC_ROT_MASK      (0x7 << 11)
571aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_PRPENC_ROT_OFFSET    11
581aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_PRPVF_ROT_MASK       (0x7 << 14)
591aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_PRPVF_ROT_OFFSET     14
601aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_PP_ROT_MASK          (0x7 << 17)
611aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_PP_ROT_OFFSET        17
621aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_PP_FLIP_RS           (1 << 22)
631aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_PRPVF_FLIP_RS        (1 << 21)
641aa8ea0dSSteve Longerbeam #define IC_IDMAC_1_PRPENC_FLIP_RS       (1 << 20)
651aa8ea0dSSteve Longerbeam 
661aa8ea0dSSteve Longerbeam #define IC_IDMAC_2_PRPENC_HEIGHT_MASK   (0x3ff << 0)
671aa8ea0dSSteve Longerbeam #define IC_IDMAC_2_PRPENC_HEIGHT_OFFSET 0
681aa8ea0dSSteve Longerbeam #define IC_IDMAC_2_PRPVF_HEIGHT_MASK    (0x3ff << 10)
691aa8ea0dSSteve Longerbeam #define IC_IDMAC_2_PRPVF_HEIGHT_OFFSET  10
701aa8ea0dSSteve Longerbeam #define IC_IDMAC_2_PP_HEIGHT_MASK       (0x3ff << 20)
711aa8ea0dSSteve Longerbeam #define IC_IDMAC_2_PP_HEIGHT_OFFSET     20
721aa8ea0dSSteve Longerbeam 
731aa8ea0dSSteve Longerbeam #define IC_IDMAC_3_PRPENC_WIDTH_MASK    (0x3ff << 0)
741aa8ea0dSSteve Longerbeam #define IC_IDMAC_3_PRPENC_WIDTH_OFFSET  0
751aa8ea0dSSteve Longerbeam #define IC_IDMAC_3_PRPVF_WIDTH_MASK     (0x3ff << 10)
761aa8ea0dSSteve Longerbeam #define IC_IDMAC_3_PRPVF_WIDTH_OFFSET   10
771aa8ea0dSSteve Longerbeam #define IC_IDMAC_3_PP_WIDTH_MASK        (0x3ff << 20)
781aa8ea0dSSteve Longerbeam #define IC_IDMAC_3_PP_WIDTH_OFFSET      20
791aa8ea0dSSteve Longerbeam 
801aa8ea0dSSteve Longerbeam struct ic_task_regoffs {
811aa8ea0dSSteve Longerbeam 	u32 rsc;
821aa8ea0dSSteve Longerbeam 	u32 tpmem_csc[2];
831aa8ea0dSSteve Longerbeam };
841aa8ea0dSSteve Longerbeam 
851aa8ea0dSSteve Longerbeam struct ic_task_bitfields {
861aa8ea0dSSteve Longerbeam 	u32 ic_conf_en;
871aa8ea0dSSteve Longerbeam 	u32 ic_conf_rot_en;
881aa8ea0dSSteve Longerbeam 	u32 ic_conf_cmb_en;
891aa8ea0dSSteve Longerbeam 	u32 ic_conf_csc1_en;
901aa8ea0dSSteve Longerbeam 	u32 ic_conf_csc2_en;
911aa8ea0dSSteve Longerbeam 	u32 ic_cmb_galpha_bit;
921aa8ea0dSSteve Longerbeam };
931aa8ea0dSSteve Longerbeam 
941aa8ea0dSSteve Longerbeam static const struct ic_task_regoffs ic_task_reg[IC_NUM_TASKS] = {
951aa8ea0dSSteve Longerbeam 	[IC_TASK_ENCODER] = {
961aa8ea0dSSteve Longerbeam 		.rsc = IC_PRP_ENC_RSC,
971aa8ea0dSSteve Longerbeam 		.tpmem_csc = {0x2008, 0},
981aa8ea0dSSteve Longerbeam 	},
991aa8ea0dSSteve Longerbeam 	[IC_TASK_VIEWFINDER] = {
1001aa8ea0dSSteve Longerbeam 		.rsc = IC_PRP_VF_RSC,
1011aa8ea0dSSteve Longerbeam 		.tpmem_csc = {0x4028, 0x4040},
1021aa8ea0dSSteve Longerbeam 	},
1031aa8ea0dSSteve Longerbeam 	[IC_TASK_POST_PROCESSOR] = {
1041aa8ea0dSSteve Longerbeam 		.rsc = IC_PP_RSC,
1051aa8ea0dSSteve Longerbeam 		.tpmem_csc = {0x6060, 0x6078},
1061aa8ea0dSSteve Longerbeam 	},
1071aa8ea0dSSteve Longerbeam };
1081aa8ea0dSSteve Longerbeam 
1091aa8ea0dSSteve Longerbeam static const struct ic_task_bitfields ic_task_bit[IC_NUM_TASKS] = {
1101aa8ea0dSSteve Longerbeam 	[IC_TASK_ENCODER] = {
1111aa8ea0dSSteve Longerbeam 		.ic_conf_en = IC_CONF_PRPENC_EN,
1121aa8ea0dSSteve Longerbeam 		.ic_conf_rot_en = IC_CONF_PRPENC_ROT_EN,
1131aa8ea0dSSteve Longerbeam 		.ic_conf_cmb_en = 0,    /* NA */
1141aa8ea0dSSteve Longerbeam 		.ic_conf_csc1_en = IC_CONF_PRPENC_CSC1,
1151aa8ea0dSSteve Longerbeam 		.ic_conf_csc2_en = 0,   /* NA */
1161aa8ea0dSSteve Longerbeam 		.ic_cmb_galpha_bit = 0, /* NA */
1171aa8ea0dSSteve Longerbeam 	},
1181aa8ea0dSSteve Longerbeam 	[IC_TASK_VIEWFINDER] = {
1191aa8ea0dSSteve Longerbeam 		.ic_conf_en = IC_CONF_PRPVF_EN,
1201aa8ea0dSSteve Longerbeam 		.ic_conf_rot_en = IC_CONF_PRPVF_ROT_EN,
1211aa8ea0dSSteve Longerbeam 		.ic_conf_cmb_en = IC_CONF_PRPVF_CMB,
1221aa8ea0dSSteve Longerbeam 		.ic_conf_csc1_en = IC_CONF_PRPVF_CSC1,
1231aa8ea0dSSteve Longerbeam 		.ic_conf_csc2_en = IC_CONF_PRPVF_CSC2,
1241aa8ea0dSSteve Longerbeam 		.ic_cmb_galpha_bit = 0,
1251aa8ea0dSSteve Longerbeam 	},
1261aa8ea0dSSteve Longerbeam 	[IC_TASK_POST_PROCESSOR] = {
1271aa8ea0dSSteve Longerbeam 		.ic_conf_en = IC_CONF_PP_EN,
1281aa8ea0dSSteve Longerbeam 		.ic_conf_rot_en = IC_CONF_PP_ROT_EN,
1291aa8ea0dSSteve Longerbeam 		.ic_conf_cmb_en = IC_CONF_PP_CMB,
1301aa8ea0dSSteve Longerbeam 		.ic_conf_csc1_en = IC_CONF_PP_CSC1,
1311aa8ea0dSSteve Longerbeam 		.ic_conf_csc2_en = IC_CONF_PP_CSC2,
1321aa8ea0dSSteve Longerbeam 		.ic_cmb_galpha_bit = 8,
1331aa8ea0dSSteve Longerbeam 	},
1341aa8ea0dSSteve Longerbeam };
1351aa8ea0dSSteve Longerbeam 
1361aa8ea0dSSteve Longerbeam struct ipu_ic_priv;
1371aa8ea0dSSteve Longerbeam 
1381aa8ea0dSSteve Longerbeam struct ipu_ic {
1391aa8ea0dSSteve Longerbeam 	enum ipu_ic_task task;
1401aa8ea0dSSteve Longerbeam 	const struct ic_task_regoffs *reg;
1411aa8ea0dSSteve Longerbeam 	const struct ic_task_bitfields *bit;
1421aa8ea0dSSteve Longerbeam 
143*f208b26eSSteve Longerbeam 	struct ipu_ic_colorspace in_cs;
144*f208b26eSSteve Longerbeam 	struct ipu_ic_colorspace g_in_cs;
145*f208b26eSSteve Longerbeam 	struct ipu_ic_colorspace out_cs;
146*f208b26eSSteve Longerbeam 
1471aa8ea0dSSteve Longerbeam 	bool graphics;
1481aa8ea0dSSteve Longerbeam 	bool rotation;
1491aa8ea0dSSteve Longerbeam 	bool in_use;
1501aa8ea0dSSteve Longerbeam 
1511aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv;
1521aa8ea0dSSteve Longerbeam };
1531aa8ea0dSSteve Longerbeam 
1541aa8ea0dSSteve Longerbeam struct ipu_ic_priv {
1551aa8ea0dSSteve Longerbeam 	void __iomem *base;
1561aa8ea0dSSteve Longerbeam 	void __iomem *tpmem_base;
1571aa8ea0dSSteve Longerbeam 	spinlock_t lock;
1581aa8ea0dSSteve Longerbeam 	struct ipu_soc *ipu;
1591aa8ea0dSSteve Longerbeam 	int use_count;
16058e366ebSSteve Longerbeam 	int irt_use_count;
1611aa8ea0dSSteve Longerbeam 	struct ipu_ic task[IC_NUM_TASKS];
1621aa8ea0dSSteve Longerbeam };
1631aa8ea0dSSteve Longerbeam 
ipu_ic_read(struct ipu_ic * ic,unsigned offset)1641aa8ea0dSSteve Longerbeam static inline u32 ipu_ic_read(struct ipu_ic *ic, unsigned offset)
1651aa8ea0dSSteve Longerbeam {
1661aa8ea0dSSteve Longerbeam 	return readl(ic->priv->base + offset);
1671aa8ea0dSSteve Longerbeam }
1681aa8ea0dSSteve Longerbeam 
ipu_ic_write(struct ipu_ic * ic,u32 value,unsigned offset)1691aa8ea0dSSteve Longerbeam static inline void ipu_ic_write(struct ipu_ic *ic, u32 value, unsigned offset)
1701aa8ea0dSSteve Longerbeam {
1711aa8ea0dSSteve Longerbeam 	writel(value, ic->priv->base + offset);
1721aa8ea0dSSteve Longerbeam }
1731aa8ea0dSSteve Longerbeam 
init_csc(struct ipu_ic * ic,const struct ipu_ic_csc * csc,int csc_index)1741aa8ea0dSSteve Longerbeam static int init_csc(struct ipu_ic *ic,
175*f208b26eSSteve Longerbeam 		    const struct ipu_ic_csc *csc,
1761aa8ea0dSSteve Longerbeam 		    int csc_index)
1771aa8ea0dSSteve Longerbeam {
1781aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv = ic->priv;
1791aa8ea0dSSteve Longerbeam 	u32 __iomem *base;
1801aa8ea0dSSteve Longerbeam 	const u16 (*c)[3];
1811aa8ea0dSSteve Longerbeam 	const u16 *a;
1821aa8ea0dSSteve Longerbeam 	u32 param;
1831aa8ea0dSSteve Longerbeam 
1841aa8ea0dSSteve Longerbeam 	base = (u32 __iomem *)
1851aa8ea0dSSteve Longerbeam 		(priv->tpmem_base + ic->reg->tpmem_csc[csc_index]);
1861aa8ea0dSSteve Longerbeam 
1871aa8ea0dSSteve Longerbeam 	/* Cast to unsigned */
188*f208b26eSSteve Longerbeam 	c = (const u16 (*)[3])csc->params.coeff;
189*f208b26eSSteve Longerbeam 	a = (const u16 *)csc->params.offset;
1901aa8ea0dSSteve Longerbeam 
1911aa8ea0dSSteve Longerbeam 	param = ((a[0] & 0x1f) << 27) | ((c[0][0] & 0x1ff) << 18) |
1921aa8ea0dSSteve Longerbeam 		((c[1][1] & 0x1ff) << 9) | (c[2][2] & 0x1ff);
1931aa8ea0dSSteve Longerbeam 	writel(param, base++);
1941aa8ea0dSSteve Longerbeam 
195*f208b26eSSteve Longerbeam 	param = ((a[0] & 0x1fe0) >> 5) | (csc->params.scale << 8) |
196*f208b26eSSteve Longerbeam 		(csc->params.sat << 10);
1971aa8ea0dSSteve Longerbeam 	writel(param, base++);
1981aa8ea0dSSteve Longerbeam 
1991aa8ea0dSSteve Longerbeam 	param = ((a[1] & 0x1f) << 27) | ((c[0][1] & 0x1ff) << 18) |
2001aa8ea0dSSteve Longerbeam 		((c[1][0] & 0x1ff) << 9) | (c[2][0] & 0x1ff);
2011aa8ea0dSSteve Longerbeam 	writel(param, base++);
2021aa8ea0dSSteve Longerbeam 
2031aa8ea0dSSteve Longerbeam 	param = ((a[1] & 0x1fe0) >> 5);
2041aa8ea0dSSteve Longerbeam 	writel(param, base++);
2051aa8ea0dSSteve Longerbeam 
2061aa8ea0dSSteve Longerbeam 	param = ((a[2] & 0x1f) << 27) | ((c[0][2] & 0x1ff) << 18) |
2071aa8ea0dSSteve Longerbeam 		((c[1][2] & 0x1ff) << 9) | (c[2][1] & 0x1ff);
2081aa8ea0dSSteve Longerbeam 	writel(param, base++);
2091aa8ea0dSSteve Longerbeam 
2101aa8ea0dSSteve Longerbeam 	param = ((a[2] & 0x1fe0) >> 5);
2111aa8ea0dSSteve Longerbeam 	writel(param, base++);
2121aa8ea0dSSteve Longerbeam 
2131aa8ea0dSSteve Longerbeam 	return 0;
2141aa8ea0dSSteve Longerbeam }
2151aa8ea0dSSteve Longerbeam 
calc_resize_coeffs(struct ipu_ic * ic,u32 in_size,u32 out_size,u32 * resize_coeff,u32 * downsize_coeff)2161aa8ea0dSSteve Longerbeam static int calc_resize_coeffs(struct ipu_ic *ic,
2171aa8ea0dSSteve Longerbeam 			      u32 in_size, u32 out_size,
2181aa8ea0dSSteve Longerbeam 			      u32 *resize_coeff,
2191aa8ea0dSSteve Longerbeam 			      u32 *downsize_coeff)
2201aa8ea0dSSteve Longerbeam {
2211aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv = ic->priv;
2221aa8ea0dSSteve Longerbeam 	struct ipu_soc *ipu = priv->ipu;
2231aa8ea0dSSteve Longerbeam 	u32 temp_size, temp_downsize;
2241aa8ea0dSSteve Longerbeam 
2251aa8ea0dSSteve Longerbeam 	/*
2261aa8ea0dSSteve Longerbeam 	 * Input size cannot be more than 4096, and output size cannot
2271aa8ea0dSSteve Longerbeam 	 * be more than 1024
2281aa8ea0dSSteve Longerbeam 	 */
2291aa8ea0dSSteve Longerbeam 	if (in_size > 4096) {
2301aa8ea0dSSteve Longerbeam 		dev_err(ipu->dev, "Unsupported resize (in_size > 4096)\n");
2311aa8ea0dSSteve Longerbeam 		return -EINVAL;
2321aa8ea0dSSteve Longerbeam 	}
2331aa8ea0dSSteve Longerbeam 	if (out_size > 1024) {
2341aa8ea0dSSteve Longerbeam 		dev_err(ipu->dev, "Unsupported resize (out_size > 1024)\n");
2351aa8ea0dSSteve Longerbeam 		return -EINVAL;
2361aa8ea0dSSteve Longerbeam 	}
2371aa8ea0dSSteve Longerbeam 
2388f361b27SPhilipp Zabel 	/* Cannot downsize more than 4:1 */
2398f361b27SPhilipp Zabel 	if ((out_size << 2) < in_size) {
2401aa8ea0dSSteve Longerbeam 		dev_err(ipu->dev, "Unsupported downsize\n");
2411aa8ea0dSSteve Longerbeam 		return -EINVAL;
2421aa8ea0dSSteve Longerbeam 	}
2431aa8ea0dSSteve Longerbeam 
2441aa8ea0dSSteve Longerbeam 	/* Compute downsizing coefficient */
2451aa8ea0dSSteve Longerbeam 	temp_downsize = 0;
2461aa8ea0dSSteve Longerbeam 	temp_size = in_size;
2471aa8ea0dSSteve Longerbeam 	while (((temp_size > 1024) || (temp_size >= out_size * 2)) &&
2481aa8ea0dSSteve Longerbeam 	       (temp_downsize < 2)) {
2491aa8ea0dSSteve Longerbeam 		temp_size >>= 1;
2501aa8ea0dSSteve Longerbeam 		temp_downsize++;
2511aa8ea0dSSteve Longerbeam 	}
2521aa8ea0dSSteve Longerbeam 	*downsize_coeff = temp_downsize;
2531aa8ea0dSSteve Longerbeam 
2541aa8ea0dSSteve Longerbeam 	/*
2551aa8ea0dSSteve Longerbeam 	 * compute resizing coefficient using the following equation:
2561aa8ea0dSSteve Longerbeam 	 * resize_coeff = M * (SI - 1) / (SO - 1)
2571aa8ea0dSSteve Longerbeam 	 * where M = 2^13, SI = input size, SO = output size
2581aa8ea0dSSteve Longerbeam 	 */
2591aa8ea0dSSteve Longerbeam 	*resize_coeff = (8192L * (temp_size - 1)) / (out_size - 1);
2601aa8ea0dSSteve Longerbeam 	if (*resize_coeff >= 16384L) {
2611aa8ea0dSSteve Longerbeam 		dev_err(ipu->dev, "Warning! Overflow on resize coeff.\n");
2621aa8ea0dSSteve Longerbeam 		*resize_coeff = 0x3FFF;
2631aa8ea0dSSteve Longerbeam 	}
2641aa8ea0dSSteve Longerbeam 
2651aa8ea0dSSteve Longerbeam 	return 0;
2661aa8ea0dSSteve Longerbeam }
2671aa8ea0dSSteve Longerbeam 
ipu_ic_task_enable(struct ipu_ic * ic)2681aa8ea0dSSteve Longerbeam void ipu_ic_task_enable(struct ipu_ic *ic)
2691aa8ea0dSSteve Longerbeam {
2701aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv = ic->priv;
2711aa8ea0dSSteve Longerbeam 	unsigned long flags;
2721aa8ea0dSSteve Longerbeam 	u32 ic_conf;
2731aa8ea0dSSteve Longerbeam 
2741aa8ea0dSSteve Longerbeam 	spin_lock_irqsave(&priv->lock, flags);
2751aa8ea0dSSteve Longerbeam 
2761aa8ea0dSSteve Longerbeam 	ic_conf = ipu_ic_read(ic, IC_CONF);
2771aa8ea0dSSteve Longerbeam 
2781aa8ea0dSSteve Longerbeam 	ic_conf |= ic->bit->ic_conf_en;
2791aa8ea0dSSteve Longerbeam 
2801aa8ea0dSSteve Longerbeam 	if (ic->rotation)
2811aa8ea0dSSteve Longerbeam 		ic_conf |= ic->bit->ic_conf_rot_en;
2821aa8ea0dSSteve Longerbeam 
283*f208b26eSSteve Longerbeam 	if (ic->in_cs.cs != ic->out_cs.cs)
2841aa8ea0dSSteve Longerbeam 		ic_conf |= ic->bit->ic_conf_csc1_en;
2851aa8ea0dSSteve Longerbeam 
2861aa8ea0dSSteve Longerbeam 	if (ic->graphics) {
2871aa8ea0dSSteve Longerbeam 		ic_conf |= ic->bit->ic_conf_cmb_en;
2881aa8ea0dSSteve Longerbeam 		ic_conf |= ic->bit->ic_conf_csc1_en;
2891aa8ea0dSSteve Longerbeam 
290*f208b26eSSteve Longerbeam 		if (ic->g_in_cs.cs != ic->out_cs.cs)
2911aa8ea0dSSteve Longerbeam 			ic_conf |= ic->bit->ic_conf_csc2_en;
2921aa8ea0dSSteve Longerbeam 	}
2931aa8ea0dSSteve Longerbeam 
2941aa8ea0dSSteve Longerbeam 	ipu_ic_write(ic, ic_conf, IC_CONF);
2951aa8ea0dSSteve Longerbeam 
2961aa8ea0dSSteve Longerbeam 	spin_unlock_irqrestore(&priv->lock, flags);
2971aa8ea0dSSteve Longerbeam }
2981aa8ea0dSSteve Longerbeam EXPORT_SYMBOL_GPL(ipu_ic_task_enable);
2991aa8ea0dSSteve Longerbeam 
ipu_ic_task_disable(struct ipu_ic * ic)3001aa8ea0dSSteve Longerbeam void ipu_ic_task_disable(struct ipu_ic *ic)
3011aa8ea0dSSteve Longerbeam {
3021aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv = ic->priv;
3031aa8ea0dSSteve Longerbeam 	unsigned long flags;
3041aa8ea0dSSteve Longerbeam 	u32 ic_conf;
3051aa8ea0dSSteve Longerbeam 
3061aa8ea0dSSteve Longerbeam 	spin_lock_irqsave(&priv->lock, flags);
3071aa8ea0dSSteve Longerbeam 
3081aa8ea0dSSteve Longerbeam 	ic_conf = ipu_ic_read(ic, IC_CONF);
3091aa8ea0dSSteve Longerbeam 
3101aa8ea0dSSteve Longerbeam 	ic_conf &= ~(ic->bit->ic_conf_en |
3111aa8ea0dSSteve Longerbeam 		     ic->bit->ic_conf_csc1_en |
3121aa8ea0dSSteve Longerbeam 		     ic->bit->ic_conf_rot_en);
3131aa8ea0dSSteve Longerbeam 	if (ic->bit->ic_conf_csc2_en)
3141aa8ea0dSSteve Longerbeam 		ic_conf &= ~ic->bit->ic_conf_csc2_en;
3151aa8ea0dSSteve Longerbeam 	if (ic->bit->ic_conf_cmb_en)
3161aa8ea0dSSteve Longerbeam 		ic_conf &= ~ic->bit->ic_conf_cmb_en;
3171aa8ea0dSSteve Longerbeam 
3181aa8ea0dSSteve Longerbeam 	ipu_ic_write(ic, ic_conf, IC_CONF);
3191aa8ea0dSSteve Longerbeam 
3201aa8ea0dSSteve Longerbeam 	spin_unlock_irqrestore(&priv->lock, flags);
3211aa8ea0dSSteve Longerbeam }
3221aa8ea0dSSteve Longerbeam EXPORT_SYMBOL_GPL(ipu_ic_task_disable);
3231aa8ea0dSSteve Longerbeam 
ipu_ic_task_graphics_init(struct ipu_ic * ic,const struct ipu_ic_colorspace * g_in_cs,bool galpha_en,u32 galpha,bool colorkey_en,u32 colorkey)3241aa8ea0dSSteve Longerbeam int ipu_ic_task_graphics_init(struct ipu_ic *ic,
325*f208b26eSSteve Longerbeam 			      const struct ipu_ic_colorspace *g_in_cs,
3261aa8ea0dSSteve Longerbeam 			      bool galpha_en, u32 galpha,
3271aa8ea0dSSteve Longerbeam 			      bool colorkey_en, u32 colorkey)
3281aa8ea0dSSteve Longerbeam {
3291aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv = ic->priv;
330*f208b26eSSteve Longerbeam 	struct ipu_ic_csc csc2;
3311aa8ea0dSSteve Longerbeam 	unsigned long flags;
3321aa8ea0dSSteve Longerbeam 	u32 reg, ic_conf;
3331aa8ea0dSSteve Longerbeam 	int ret = 0;
3341aa8ea0dSSteve Longerbeam 
3351aa8ea0dSSteve Longerbeam 	if (ic->task == IC_TASK_ENCODER)
3361aa8ea0dSSteve Longerbeam 		return -EINVAL;
3371aa8ea0dSSteve Longerbeam 
3381aa8ea0dSSteve Longerbeam 	spin_lock_irqsave(&priv->lock, flags);
3391aa8ea0dSSteve Longerbeam 
3401aa8ea0dSSteve Longerbeam 	ic_conf = ipu_ic_read(ic, IC_CONF);
3411aa8ea0dSSteve Longerbeam 
3421aa8ea0dSSteve Longerbeam 	if (!(ic_conf & ic->bit->ic_conf_csc1_en)) {
343*f208b26eSSteve Longerbeam 		struct ipu_ic_csc csc1;
344*f208b26eSSteve Longerbeam 
345*f208b26eSSteve Longerbeam 		ret = ipu_ic_calc_csc(&csc1,
346*f208b26eSSteve Longerbeam 				      V4L2_YCBCR_ENC_601,
347*f208b26eSSteve Longerbeam 				      V4L2_QUANTIZATION_FULL_RANGE,
348*f208b26eSSteve Longerbeam 				      IPUV3_COLORSPACE_RGB,
349*f208b26eSSteve Longerbeam 				      V4L2_YCBCR_ENC_601,
350*f208b26eSSteve Longerbeam 				      V4L2_QUANTIZATION_FULL_RANGE,
351*f208b26eSSteve Longerbeam 				      IPUV3_COLORSPACE_RGB);
352*f208b26eSSteve Longerbeam 		if (ret)
353*f208b26eSSteve Longerbeam 			goto unlock;
354*f208b26eSSteve Longerbeam 
3551aa8ea0dSSteve Longerbeam 		/* need transparent CSC1 conversion */
356*f208b26eSSteve Longerbeam 		ret = init_csc(ic, &csc1, 0);
3571aa8ea0dSSteve Longerbeam 		if (ret)
3581aa8ea0dSSteve Longerbeam 			goto unlock;
3591aa8ea0dSSteve Longerbeam 	}
3601aa8ea0dSSteve Longerbeam 
361*f208b26eSSteve Longerbeam 	ic->g_in_cs = *g_in_cs;
362*f208b26eSSteve Longerbeam 	csc2.in_cs = ic->g_in_cs;
363*f208b26eSSteve Longerbeam 	csc2.out_cs = ic->out_cs;
3641aa8ea0dSSteve Longerbeam 
365*f208b26eSSteve Longerbeam 	ret = __ipu_ic_calc_csc(&csc2);
3661aa8ea0dSSteve Longerbeam 	if (ret)
3671aa8ea0dSSteve Longerbeam 		goto unlock;
368*f208b26eSSteve Longerbeam 
369*f208b26eSSteve Longerbeam 	ret = init_csc(ic, &csc2, 1);
370*f208b26eSSteve Longerbeam 	if (ret)
371*f208b26eSSteve Longerbeam 		goto unlock;
3721aa8ea0dSSteve Longerbeam 
3731aa8ea0dSSteve Longerbeam 	if (galpha_en) {
3741aa8ea0dSSteve Longerbeam 		ic_conf |= IC_CONF_IC_GLB_LOC_A;
3751aa8ea0dSSteve Longerbeam 		reg = ipu_ic_read(ic, IC_CMBP_1);
3761aa8ea0dSSteve Longerbeam 		reg &= ~(0xff << ic->bit->ic_cmb_galpha_bit);
3771aa8ea0dSSteve Longerbeam 		reg |= (galpha << ic->bit->ic_cmb_galpha_bit);
3781aa8ea0dSSteve Longerbeam 		ipu_ic_write(ic, reg, IC_CMBP_1);
3791aa8ea0dSSteve Longerbeam 	} else
3801aa8ea0dSSteve Longerbeam 		ic_conf &= ~IC_CONF_IC_GLB_LOC_A;
3811aa8ea0dSSteve Longerbeam 
3821aa8ea0dSSteve Longerbeam 	if (colorkey_en) {
3831aa8ea0dSSteve Longerbeam 		ic_conf |= IC_CONF_KEY_COLOR_EN;
3841aa8ea0dSSteve Longerbeam 		ipu_ic_write(ic, colorkey, IC_CMBP_2);
3851aa8ea0dSSteve Longerbeam 	} else
3861aa8ea0dSSteve Longerbeam 		ic_conf &= ~IC_CONF_KEY_COLOR_EN;
3871aa8ea0dSSteve Longerbeam 
3881aa8ea0dSSteve Longerbeam 	ipu_ic_write(ic, ic_conf, IC_CONF);
3891aa8ea0dSSteve Longerbeam 
3901aa8ea0dSSteve Longerbeam 	ic->graphics = true;
3911aa8ea0dSSteve Longerbeam unlock:
3921aa8ea0dSSteve Longerbeam 	spin_unlock_irqrestore(&priv->lock, flags);
3931aa8ea0dSSteve Longerbeam 	return ret;
3941aa8ea0dSSteve Longerbeam }
3951aa8ea0dSSteve Longerbeam EXPORT_SYMBOL_GPL(ipu_ic_task_graphics_init);
3961aa8ea0dSSteve Longerbeam 
ipu_ic_task_init_rsc(struct ipu_ic * ic,const struct ipu_ic_csc * csc,int in_width,int in_height,int out_width,int out_height,u32 rsc)397d0cbc93aSPhilipp Zabel int ipu_ic_task_init_rsc(struct ipu_ic *ic,
398*f208b26eSSteve Longerbeam 			 const struct ipu_ic_csc *csc,
3991aa8ea0dSSteve Longerbeam 			 int in_width, int in_height,
4001aa8ea0dSSteve Longerbeam 			 int out_width, int out_height,
401d0cbc93aSPhilipp Zabel 			 u32 rsc)
4021aa8ea0dSSteve Longerbeam {
4031aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv = ic->priv;
404d0cbc93aSPhilipp Zabel 	u32 downsize_coeff, resize_coeff;
4051aa8ea0dSSteve Longerbeam 	unsigned long flags;
4061aa8ea0dSSteve Longerbeam 	int ret = 0;
4071aa8ea0dSSteve Longerbeam 
408d0cbc93aSPhilipp Zabel 	if (!rsc) {
4091aa8ea0dSSteve Longerbeam 		/* Setup vertical resizing */
410d0cbc93aSPhilipp Zabel 
4111aa8ea0dSSteve Longerbeam 		ret = calc_resize_coeffs(ic, in_height, out_height,
4121aa8ea0dSSteve Longerbeam 					 &resize_coeff, &downsize_coeff);
4131aa8ea0dSSteve Longerbeam 		if (ret)
4141aa8ea0dSSteve Longerbeam 			return ret;
4151aa8ea0dSSteve Longerbeam 
416d0cbc93aSPhilipp Zabel 		rsc = (downsize_coeff << 30) | (resize_coeff << 16);
4171aa8ea0dSSteve Longerbeam 
4181aa8ea0dSSteve Longerbeam 		/* Setup horizontal resizing */
4191aa8ea0dSSteve Longerbeam 		ret = calc_resize_coeffs(ic, in_width, out_width,
4201aa8ea0dSSteve Longerbeam 					 &resize_coeff, &downsize_coeff);
4211aa8ea0dSSteve Longerbeam 		if (ret)
4221aa8ea0dSSteve Longerbeam 			return ret;
4231aa8ea0dSSteve Longerbeam 
424d0cbc93aSPhilipp Zabel 		rsc |= (downsize_coeff << 14) | resize_coeff;
425d0cbc93aSPhilipp Zabel 	}
4261aa8ea0dSSteve Longerbeam 
4271aa8ea0dSSteve Longerbeam 	spin_lock_irqsave(&priv->lock, flags);
4281aa8ea0dSSteve Longerbeam 
429d0cbc93aSPhilipp Zabel 	ipu_ic_write(ic, rsc, ic->reg->rsc);
4301aa8ea0dSSteve Longerbeam 
4311aa8ea0dSSteve Longerbeam 	/* Setup color space conversion */
432*f208b26eSSteve Longerbeam 	ic->in_cs = csc->in_cs;
433*f208b26eSSteve Longerbeam 	ic->out_cs = csc->out_cs;
4341aa8ea0dSSteve Longerbeam 
435*f208b26eSSteve Longerbeam 	ret = init_csc(ic, csc, 0);
4361aa8ea0dSSteve Longerbeam 
4371aa8ea0dSSteve Longerbeam 	spin_unlock_irqrestore(&priv->lock, flags);
4381aa8ea0dSSteve Longerbeam 	return ret;
4391aa8ea0dSSteve Longerbeam }
440d0cbc93aSPhilipp Zabel 
ipu_ic_task_init(struct ipu_ic * ic,const struct ipu_ic_csc * csc,int in_width,int in_height,int out_width,int out_height)441d0cbc93aSPhilipp Zabel int ipu_ic_task_init(struct ipu_ic *ic,
442*f208b26eSSteve Longerbeam 		     const struct ipu_ic_csc *csc,
443d0cbc93aSPhilipp Zabel 		     int in_width, int in_height,
444*f208b26eSSteve Longerbeam 		     int out_width, int out_height)
445d0cbc93aSPhilipp Zabel {
446*f208b26eSSteve Longerbeam 	return ipu_ic_task_init_rsc(ic, csc,
447*f208b26eSSteve Longerbeam 				    in_width, in_height,
448*f208b26eSSteve Longerbeam 				    out_width, out_height, 0);
449d0cbc93aSPhilipp Zabel }
4501aa8ea0dSSteve Longerbeam EXPORT_SYMBOL_GPL(ipu_ic_task_init);
4511aa8ea0dSSteve Longerbeam 
ipu_ic_task_idma_init(struct ipu_ic * ic,struct ipuv3_channel * channel,u32 width,u32 height,int burst_size,enum ipu_rotate_mode rot)4521aa8ea0dSSteve Longerbeam int ipu_ic_task_idma_init(struct ipu_ic *ic, struct ipuv3_channel *channel,
4531aa8ea0dSSteve Longerbeam 			  u32 width, u32 height, int burst_size,
4541aa8ea0dSSteve Longerbeam 			  enum ipu_rotate_mode rot)
4551aa8ea0dSSteve Longerbeam {
4561aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv = ic->priv;
4571aa8ea0dSSteve Longerbeam 	struct ipu_soc *ipu = priv->ipu;
4581aa8ea0dSSteve Longerbeam 	u32 ic_idmac_1, ic_idmac_2, ic_idmac_3;
4591aa8ea0dSSteve Longerbeam 	u32 temp_rot = bitrev8(rot) >> 5;
4601aa8ea0dSSteve Longerbeam 	bool need_hor_flip = false;
4611aa8ea0dSSteve Longerbeam 	unsigned long flags;
4621aa8ea0dSSteve Longerbeam 	int ret = 0;
4631aa8ea0dSSteve Longerbeam 
4641aa8ea0dSSteve Longerbeam 	if ((burst_size != 8) && (burst_size != 16)) {
4651aa8ea0dSSteve Longerbeam 		dev_err(ipu->dev, "Illegal burst length for IC\n");
4661aa8ea0dSSteve Longerbeam 		return -EINVAL;
4671aa8ea0dSSteve Longerbeam 	}
4681aa8ea0dSSteve Longerbeam 
4691aa8ea0dSSteve Longerbeam 	width--;
4701aa8ea0dSSteve Longerbeam 	height--;
4711aa8ea0dSSteve Longerbeam 
4721aa8ea0dSSteve Longerbeam 	if (temp_rot & 0x2)	/* Need horizontal flip */
4731aa8ea0dSSteve Longerbeam 		need_hor_flip = true;
4741aa8ea0dSSteve Longerbeam 
4751aa8ea0dSSteve Longerbeam 	spin_lock_irqsave(&priv->lock, flags);
4761aa8ea0dSSteve Longerbeam 
4771aa8ea0dSSteve Longerbeam 	ic_idmac_1 = ipu_ic_read(ic, IC_IDMAC_1);
4781aa8ea0dSSteve Longerbeam 	ic_idmac_2 = ipu_ic_read(ic, IC_IDMAC_2);
4791aa8ea0dSSteve Longerbeam 	ic_idmac_3 = ipu_ic_read(ic, IC_IDMAC_3);
4801aa8ea0dSSteve Longerbeam 
4811aa8ea0dSSteve Longerbeam 	switch (channel->num) {
4821aa8ea0dSSteve Longerbeam 	case IPUV3_CHANNEL_IC_PP_MEM:
4831aa8ea0dSSteve Longerbeam 		if (burst_size == 16)
4841aa8ea0dSSteve Longerbeam 			ic_idmac_1 |= IC_IDMAC_1_CB2_BURST_16;
4851aa8ea0dSSteve Longerbeam 		else
4861aa8ea0dSSteve Longerbeam 			ic_idmac_1 &= ~IC_IDMAC_1_CB2_BURST_16;
4871aa8ea0dSSteve Longerbeam 
4881aa8ea0dSSteve Longerbeam 		if (need_hor_flip)
4891aa8ea0dSSteve Longerbeam 			ic_idmac_1 |= IC_IDMAC_1_PP_FLIP_RS;
4901aa8ea0dSSteve Longerbeam 		else
4911aa8ea0dSSteve Longerbeam 			ic_idmac_1 &= ~IC_IDMAC_1_PP_FLIP_RS;
4921aa8ea0dSSteve Longerbeam 
4931aa8ea0dSSteve Longerbeam 		ic_idmac_2 &= ~IC_IDMAC_2_PP_HEIGHT_MASK;
4941aa8ea0dSSteve Longerbeam 		ic_idmac_2 |= height << IC_IDMAC_2_PP_HEIGHT_OFFSET;
4951aa8ea0dSSteve Longerbeam 
4961aa8ea0dSSteve Longerbeam 		ic_idmac_3 &= ~IC_IDMAC_3_PP_WIDTH_MASK;
4971aa8ea0dSSteve Longerbeam 		ic_idmac_3 |= width << IC_IDMAC_3_PP_WIDTH_OFFSET;
4981aa8ea0dSSteve Longerbeam 		break;
4991aa8ea0dSSteve Longerbeam 	case IPUV3_CHANNEL_MEM_IC_PP:
5001aa8ea0dSSteve Longerbeam 		if (burst_size == 16)
5011aa8ea0dSSteve Longerbeam 			ic_idmac_1 |= IC_IDMAC_1_CB5_BURST_16;
5021aa8ea0dSSteve Longerbeam 		else
5031aa8ea0dSSteve Longerbeam 			ic_idmac_1 &= ~IC_IDMAC_1_CB5_BURST_16;
5041aa8ea0dSSteve Longerbeam 		break;
5051aa8ea0dSSteve Longerbeam 	case IPUV3_CHANNEL_MEM_ROT_PP:
5061aa8ea0dSSteve Longerbeam 		ic_idmac_1 &= ~IC_IDMAC_1_PP_ROT_MASK;
5071aa8ea0dSSteve Longerbeam 		ic_idmac_1 |= temp_rot << IC_IDMAC_1_PP_ROT_OFFSET;
5081aa8ea0dSSteve Longerbeam 		break;
5091aa8ea0dSSteve Longerbeam 	case IPUV3_CHANNEL_MEM_IC_PRP_VF:
5101aa8ea0dSSteve Longerbeam 		if (burst_size == 16)
5111aa8ea0dSSteve Longerbeam 			ic_idmac_1 |= IC_IDMAC_1_CB6_BURST_16;
5121aa8ea0dSSteve Longerbeam 		else
5131aa8ea0dSSteve Longerbeam 			ic_idmac_1 &= ~IC_IDMAC_1_CB6_BURST_16;
5141aa8ea0dSSteve Longerbeam 		break;
5151aa8ea0dSSteve Longerbeam 	case IPUV3_CHANNEL_IC_PRP_ENC_MEM:
5161aa8ea0dSSteve Longerbeam 		if (burst_size == 16)
5171aa8ea0dSSteve Longerbeam 			ic_idmac_1 |= IC_IDMAC_1_CB0_BURST_16;
5181aa8ea0dSSteve Longerbeam 		else
5191aa8ea0dSSteve Longerbeam 			ic_idmac_1 &= ~IC_IDMAC_1_CB0_BURST_16;
5201aa8ea0dSSteve Longerbeam 
5211aa8ea0dSSteve Longerbeam 		if (need_hor_flip)
5221aa8ea0dSSteve Longerbeam 			ic_idmac_1 |= IC_IDMAC_1_PRPENC_FLIP_RS;
5231aa8ea0dSSteve Longerbeam 		else
5241aa8ea0dSSteve Longerbeam 			ic_idmac_1 &= ~IC_IDMAC_1_PRPENC_FLIP_RS;
5251aa8ea0dSSteve Longerbeam 
5261aa8ea0dSSteve Longerbeam 		ic_idmac_2 &= ~IC_IDMAC_2_PRPENC_HEIGHT_MASK;
5271aa8ea0dSSteve Longerbeam 		ic_idmac_2 |= height << IC_IDMAC_2_PRPENC_HEIGHT_OFFSET;
5281aa8ea0dSSteve Longerbeam 
5291aa8ea0dSSteve Longerbeam 		ic_idmac_3 &= ~IC_IDMAC_3_PRPENC_WIDTH_MASK;
5301aa8ea0dSSteve Longerbeam 		ic_idmac_3 |= width << IC_IDMAC_3_PRPENC_WIDTH_OFFSET;
5311aa8ea0dSSteve Longerbeam 		break;
5321aa8ea0dSSteve Longerbeam 	case IPUV3_CHANNEL_MEM_ROT_ENC:
5331aa8ea0dSSteve Longerbeam 		ic_idmac_1 &= ~IC_IDMAC_1_PRPENC_ROT_MASK;
5341aa8ea0dSSteve Longerbeam 		ic_idmac_1 |= temp_rot << IC_IDMAC_1_PRPENC_ROT_OFFSET;
5351aa8ea0dSSteve Longerbeam 		break;
5361aa8ea0dSSteve Longerbeam 	case IPUV3_CHANNEL_IC_PRP_VF_MEM:
5371aa8ea0dSSteve Longerbeam 		if (burst_size == 16)
5381aa8ea0dSSteve Longerbeam 			ic_idmac_1 |= IC_IDMAC_1_CB1_BURST_16;
5391aa8ea0dSSteve Longerbeam 		else
5401aa8ea0dSSteve Longerbeam 			ic_idmac_1 &= ~IC_IDMAC_1_CB1_BURST_16;
5411aa8ea0dSSteve Longerbeam 
5421aa8ea0dSSteve Longerbeam 		if (need_hor_flip)
5431aa8ea0dSSteve Longerbeam 			ic_idmac_1 |= IC_IDMAC_1_PRPVF_FLIP_RS;
5441aa8ea0dSSteve Longerbeam 		else
5451aa8ea0dSSteve Longerbeam 			ic_idmac_1 &= ~IC_IDMAC_1_PRPVF_FLIP_RS;
5461aa8ea0dSSteve Longerbeam 
5471aa8ea0dSSteve Longerbeam 		ic_idmac_2 &= ~IC_IDMAC_2_PRPVF_HEIGHT_MASK;
5481aa8ea0dSSteve Longerbeam 		ic_idmac_2 |= height << IC_IDMAC_2_PRPVF_HEIGHT_OFFSET;
5491aa8ea0dSSteve Longerbeam 
5501aa8ea0dSSteve Longerbeam 		ic_idmac_3 &= ~IC_IDMAC_3_PRPVF_WIDTH_MASK;
5511aa8ea0dSSteve Longerbeam 		ic_idmac_3 |= width << IC_IDMAC_3_PRPVF_WIDTH_OFFSET;
5521aa8ea0dSSteve Longerbeam 		break;
5531aa8ea0dSSteve Longerbeam 	case IPUV3_CHANNEL_MEM_ROT_VF:
5541aa8ea0dSSteve Longerbeam 		ic_idmac_1 &= ~IC_IDMAC_1_PRPVF_ROT_MASK;
5551aa8ea0dSSteve Longerbeam 		ic_idmac_1 |= temp_rot << IC_IDMAC_1_PRPVF_ROT_OFFSET;
5561aa8ea0dSSteve Longerbeam 		break;
5571aa8ea0dSSteve Longerbeam 	case IPUV3_CHANNEL_G_MEM_IC_PRP_VF:
5581aa8ea0dSSteve Longerbeam 		if (burst_size == 16)
5591aa8ea0dSSteve Longerbeam 			ic_idmac_1 |= IC_IDMAC_1_CB3_BURST_16;
5601aa8ea0dSSteve Longerbeam 		else
5611aa8ea0dSSteve Longerbeam 			ic_idmac_1 &= ~IC_IDMAC_1_CB3_BURST_16;
5621aa8ea0dSSteve Longerbeam 		break;
5631aa8ea0dSSteve Longerbeam 	case IPUV3_CHANNEL_G_MEM_IC_PP:
5641aa8ea0dSSteve Longerbeam 		if (burst_size == 16)
5651aa8ea0dSSteve Longerbeam 			ic_idmac_1 |= IC_IDMAC_1_CB4_BURST_16;
5661aa8ea0dSSteve Longerbeam 		else
5671aa8ea0dSSteve Longerbeam 			ic_idmac_1 &= ~IC_IDMAC_1_CB4_BURST_16;
5681aa8ea0dSSteve Longerbeam 		break;
5691aa8ea0dSSteve Longerbeam 	case IPUV3_CHANNEL_VDI_MEM_IC_VF:
5701aa8ea0dSSteve Longerbeam 		if (burst_size == 16)
5711aa8ea0dSSteve Longerbeam 			ic_idmac_1 |= IC_IDMAC_1_CB7_BURST_16;
5721aa8ea0dSSteve Longerbeam 		else
5731aa8ea0dSSteve Longerbeam 			ic_idmac_1 &= ~IC_IDMAC_1_CB7_BURST_16;
5741aa8ea0dSSteve Longerbeam 		break;
5751aa8ea0dSSteve Longerbeam 	default:
5761aa8ea0dSSteve Longerbeam 		goto unlock;
5771aa8ea0dSSteve Longerbeam 	}
5781aa8ea0dSSteve Longerbeam 
5791aa8ea0dSSteve Longerbeam 	ipu_ic_write(ic, ic_idmac_1, IC_IDMAC_1);
5801aa8ea0dSSteve Longerbeam 	ipu_ic_write(ic, ic_idmac_2, IC_IDMAC_2);
5811aa8ea0dSSteve Longerbeam 	ipu_ic_write(ic, ic_idmac_3, IC_IDMAC_3);
5821aa8ea0dSSteve Longerbeam 
5838b9c3d50SSteve Longerbeam 	if (ipu_rot_mode_is_irt(rot))
5841aa8ea0dSSteve Longerbeam 		ic->rotation = true;
5851aa8ea0dSSteve Longerbeam 
5861aa8ea0dSSteve Longerbeam unlock:
5871aa8ea0dSSteve Longerbeam 	spin_unlock_irqrestore(&priv->lock, flags);
5881aa8ea0dSSteve Longerbeam 	return ret;
5891aa8ea0dSSteve Longerbeam }
5901aa8ea0dSSteve Longerbeam EXPORT_SYMBOL_GPL(ipu_ic_task_idma_init);
5911aa8ea0dSSteve Longerbeam 
ipu_irt_enable(struct ipu_ic * ic)59258e366ebSSteve Longerbeam static void ipu_irt_enable(struct ipu_ic *ic)
59358e366ebSSteve Longerbeam {
59458e366ebSSteve Longerbeam 	struct ipu_ic_priv *priv = ic->priv;
59558e366ebSSteve Longerbeam 
59658e366ebSSteve Longerbeam 	if (!priv->irt_use_count)
59758e366ebSSteve Longerbeam 		ipu_module_enable(priv->ipu, IPU_CONF_ROT_EN);
59858e366ebSSteve Longerbeam 
59958e366ebSSteve Longerbeam 	priv->irt_use_count++;
60058e366ebSSteve Longerbeam }
60158e366ebSSteve Longerbeam 
ipu_irt_disable(struct ipu_ic * ic)60258e366ebSSteve Longerbeam static void ipu_irt_disable(struct ipu_ic *ic)
60358e366ebSSteve Longerbeam {
60458e366ebSSteve Longerbeam 	struct ipu_ic_priv *priv = ic->priv;
60558e366ebSSteve Longerbeam 
60658e366ebSSteve Longerbeam 	if (priv->irt_use_count) {
60758e366ebSSteve Longerbeam 		if (!--priv->irt_use_count)
60858e366ebSSteve Longerbeam 			ipu_module_disable(priv->ipu, IPU_CONF_ROT_EN);
60958e366ebSSteve Longerbeam 	}
61058e366ebSSteve Longerbeam }
61158e366ebSSteve Longerbeam 
ipu_ic_enable(struct ipu_ic * ic)6121aa8ea0dSSteve Longerbeam int ipu_ic_enable(struct ipu_ic *ic)
6131aa8ea0dSSteve Longerbeam {
6141aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv = ic->priv;
6151aa8ea0dSSteve Longerbeam 	unsigned long flags;
6161aa8ea0dSSteve Longerbeam 
6171aa8ea0dSSteve Longerbeam 	spin_lock_irqsave(&priv->lock, flags);
6181aa8ea0dSSteve Longerbeam 
6191aa8ea0dSSteve Longerbeam 	if (!priv->use_count)
62058e366ebSSteve Longerbeam 		ipu_module_enable(priv->ipu, IPU_CONF_IC_EN);
6211aa8ea0dSSteve Longerbeam 
6221aa8ea0dSSteve Longerbeam 	priv->use_count++;
6231aa8ea0dSSteve Longerbeam 
62458e366ebSSteve Longerbeam 	if (ic->rotation)
62558e366ebSSteve Longerbeam 		ipu_irt_enable(ic);
62658e366ebSSteve Longerbeam 
6271aa8ea0dSSteve Longerbeam 	spin_unlock_irqrestore(&priv->lock, flags);
6281aa8ea0dSSteve Longerbeam 
6291aa8ea0dSSteve Longerbeam 	return 0;
6301aa8ea0dSSteve Longerbeam }
6311aa8ea0dSSteve Longerbeam EXPORT_SYMBOL_GPL(ipu_ic_enable);
6321aa8ea0dSSteve Longerbeam 
ipu_ic_disable(struct ipu_ic * ic)6331aa8ea0dSSteve Longerbeam int ipu_ic_disable(struct ipu_ic *ic)
6341aa8ea0dSSteve Longerbeam {
6351aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv = ic->priv;
6361aa8ea0dSSteve Longerbeam 	unsigned long flags;
6371aa8ea0dSSteve Longerbeam 
6381aa8ea0dSSteve Longerbeam 	spin_lock_irqsave(&priv->lock, flags);
6391aa8ea0dSSteve Longerbeam 
6401aa8ea0dSSteve Longerbeam 	priv->use_count--;
6411aa8ea0dSSteve Longerbeam 
6421aa8ea0dSSteve Longerbeam 	if (!priv->use_count)
64358e366ebSSteve Longerbeam 		ipu_module_disable(priv->ipu, IPU_CONF_IC_EN);
6441aa8ea0dSSteve Longerbeam 
6451aa8ea0dSSteve Longerbeam 	if (priv->use_count < 0)
6461aa8ea0dSSteve Longerbeam 		priv->use_count = 0;
6471aa8ea0dSSteve Longerbeam 
64858e366ebSSteve Longerbeam 	if (ic->rotation)
64958e366ebSSteve Longerbeam 		ipu_irt_disable(ic);
65058e366ebSSteve Longerbeam 
65158e366ebSSteve Longerbeam 	ic->rotation = ic->graphics = false;
65258e366ebSSteve Longerbeam 
6531aa8ea0dSSteve Longerbeam 	spin_unlock_irqrestore(&priv->lock, flags);
6541aa8ea0dSSteve Longerbeam 
6551aa8ea0dSSteve Longerbeam 	return 0;
6561aa8ea0dSSteve Longerbeam }
6571aa8ea0dSSteve Longerbeam EXPORT_SYMBOL_GPL(ipu_ic_disable);
6581aa8ea0dSSteve Longerbeam 
ipu_ic_get(struct ipu_soc * ipu,enum ipu_ic_task task)6591aa8ea0dSSteve Longerbeam struct ipu_ic *ipu_ic_get(struct ipu_soc *ipu, enum ipu_ic_task task)
6601aa8ea0dSSteve Longerbeam {
6611aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv = ipu->ic_priv;
6621aa8ea0dSSteve Longerbeam 	unsigned long flags;
6631aa8ea0dSSteve Longerbeam 	struct ipu_ic *ic, *ret;
6641aa8ea0dSSteve Longerbeam 
6651aa8ea0dSSteve Longerbeam 	if (task >= IC_NUM_TASKS)
6661aa8ea0dSSteve Longerbeam 		return ERR_PTR(-EINVAL);
6671aa8ea0dSSteve Longerbeam 
6681aa8ea0dSSteve Longerbeam 	ic = &priv->task[task];
6691aa8ea0dSSteve Longerbeam 
6701aa8ea0dSSteve Longerbeam 	spin_lock_irqsave(&priv->lock, flags);
6711aa8ea0dSSteve Longerbeam 
6721aa8ea0dSSteve Longerbeam 	if (ic->in_use) {
6731aa8ea0dSSteve Longerbeam 		ret = ERR_PTR(-EBUSY);
6741aa8ea0dSSteve Longerbeam 		goto unlock;
6751aa8ea0dSSteve Longerbeam 	}
6761aa8ea0dSSteve Longerbeam 
6771aa8ea0dSSteve Longerbeam 	ic->in_use = true;
6781aa8ea0dSSteve Longerbeam 	ret = ic;
6791aa8ea0dSSteve Longerbeam 
6801aa8ea0dSSteve Longerbeam unlock:
6811aa8ea0dSSteve Longerbeam 	spin_unlock_irqrestore(&priv->lock, flags);
6821aa8ea0dSSteve Longerbeam 	return ret;
6831aa8ea0dSSteve Longerbeam }
6841aa8ea0dSSteve Longerbeam EXPORT_SYMBOL_GPL(ipu_ic_get);
6851aa8ea0dSSteve Longerbeam 
ipu_ic_put(struct ipu_ic * ic)6861aa8ea0dSSteve Longerbeam void ipu_ic_put(struct ipu_ic *ic)
6871aa8ea0dSSteve Longerbeam {
6881aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv = ic->priv;
6891aa8ea0dSSteve Longerbeam 	unsigned long flags;
6901aa8ea0dSSteve Longerbeam 
6911aa8ea0dSSteve Longerbeam 	spin_lock_irqsave(&priv->lock, flags);
6921aa8ea0dSSteve Longerbeam 	ic->in_use = false;
6931aa8ea0dSSteve Longerbeam 	spin_unlock_irqrestore(&priv->lock, flags);
6941aa8ea0dSSteve Longerbeam }
6951aa8ea0dSSteve Longerbeam EXPORT_SYMBOL_GPL(ipu_ic_put);
6961aa8ea0dSSteve Longerbeam 
ipu_ic_init(struct ipu_soc * ipu,struct device * dev,unsigned long base,unsigned long tpmem_base)6971aa8ea0dSSteve Longerbeam int ipu_ic_init(struct ipu_soc *ipu, struct device *dev,
6981aa8ea0dSSteve Longerbeam 		unsigned long base, unsigned long tpmem_base)
6991aa8ea0dSSteve Longerbeam {
7001aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv;
7011aa8ea0dSSteve Longerbeam 	int i;
7021aa8ea0dSSteve Longerbeam 
7031aa8ea0dSSteve Longerbeam 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
7041aa8ea0dSSteve Longerbeam 	if (!priv)
7051aa8ea0dSSteve Longerbeam 		return -ENOMEM;
7061aa8ea0dSSteve Longerbeam 
7071aa8ea0dSSteve Longerbeam 	ipu->ic_priv = priv;
7081aa8ea0dSSteve Longerbeam 
7091aa8ea0dSSteve Longerbeam 	spin_lock_init(&priv->lock);
7101aa8ea0dSSteve Longerbeam 	priv->base = devm_ioremap(dev, base, PAGE_SIZE);
7111aa8ea0dSSteve Longerbeam 	if (!priv->base)
7121aa8ea0dSSteve Longerbeam 		return -ENOMEM;
7131aa8ea0dSSteve Longerbeam 	priv->tpmem_base = devm_ioremap(dev, tpmem_base, SZ_64K);
7141aa8ea0dSSteve Longerbeam 	if (!priv->tpmem_base)
7151aa8ea0dSSteve Longerbeam 		return -ENOMEM;
7161aa8ea0dSSteve Longerbeam 
7171aa8ea0dSSteve Longerbeam 	dev_dbg(dev, "IC base: 0x%08lx remapped to %p\n", base, priv->base);
7181aa8ea0dSSteve Longerbeam 
7191aa8ea0dSSteve Longerbeam 	priv->ipu = ipu;
7201aa8ea0dSSteve Longerbeam 
7211aa8ea0dSSteve Longerbeam 	for (i = 0; i < IC_NUM_TASKS; i++) {
7221aa8ea0dSSteve Longerbeam 		priv->task[i].task = i;
7231aa8ea0dSSteve Longerbeam 		priv->task[i].priv = priv;
7241aa8ea0dSSteve Longerbeam 		priv->task[i].reg = &ic_task_reg[i];
7251aa8ea0dSSteve Longerbeam 		priv->task[i].bit = &ic_task_bit[i];
7261aa8ea0dSSteve Longerbeam 	}
7271aa8ea0dSSteve Longerbeam 
7281aa8ea0dSSteve Longerbeam 	return 0;
7291aa8ea0dSSteve Longerbeam }
7301aa8ea0dSSteve Longerbeam 
ipu_ic_exit(struct ipu_soc * ipu)7311aa8ea0dSSteve Longerbeam void ipu_ic_exit(struct ipu_soc *ipu)
7321aa8ea0dSSteve Longerbeam {
7331aa8ea0dSSteve Longerbeam }
7341aa8ea0dSSteve Longerbeam 
ipu_ic_dump(struct ipu_ic * ic)7351aa8ea0dSSteve Longerbeam void ipu_ic_dump(struct ipu_ic *ic)
7361aa8ea0dSSteve Longerbeam {
7371aa8ea0dSSteve Longerbeam 	struct ipu_ic_priv *priv = ic->priv;
7381aa8ea0dSSteve Longerbeam 	struct ipu_soc *ipu = priv->ipu;
7391aa8ea0dSSteve Longerbeam 
7401aa8ea0dSSteve Longerbeam 	dev_dbg(ipu->dev, "IC_CONF = \t0x%08X\n",
7411aa8ea0dSSteve Longerbeam 		ipu_ic_read(ic, IC_CONF));
7421aa8ea0dSSteve Longerbeam 	dev_dbg(ipu->dev, "IC_PRP_ENC_RSC = \t0x%08X\n",
7431aa8ea0dSSteve Longerbeam 		ipu_ic_read(ic, IC_PRP_ENC_RSC));
7441aa8ea0dSSteve Longerbeam 	dev_dbg(ipu->dev, "IC_PRP_VF_RSC = \t0x%08X\n",
7451aa8ea0dSSteve Longerbeam 		ipu_ic_read(ic, IC_PRP_VF_RSC));
7461aa8ea0dSSteve Longerbeam 	dev_dbg(ipu->dev, "IC_PP_RSC = \t0x%08X\n",
7471aa8ea0dSSteve Longerbeam 		ipu_ic_read(ic, IC_PP_RSC));
7481aa8ea0dSSteve Longerbeam 	dev_dbg(ipu->dev, "IC_CMBP_1 = \t0x%08X\n",
7491aa8ea0dSSteve Longerbeam 		ipu_ic_read(ic, IC_CMBP_1));
7501aa8ea0dSSteve Longerbeam 	dev_dbg(ipu->dev, "IC_CMBP_2 = \t0x%08X\n",
7511aa8ea0dSSteve Longerbeam 		ipu_ic_read(ic, IC_CMBP_2));
7521aa8ea0dSSteve Longerbeam 	dev_dbg(ipu->dev, "IC_IDMAC_1 = \t0x%08X\n",
7531aa8ea0dSSteve Longerbeam 		ipu_ic_read(ic, IC_IDMAC_1));
7541aa8ea0dSSteve Longerbeam 	dev_dbg(ipu->dev, "IC_IDMAC_2 = \t0x%08X\n",
7551aa8ea0dSSteve Longerbeam 		ipu_ic_read(ic, IC_IDMAC_2));
7561aa8ea0dSSteve Longerbeam 	dev_dbg(ipu->dev, "IC_IDMAC_3 = \t0x%08X\n",
7571aa8ea0dSSteve Longerbeam 		ipu_ic_read(ic, IC_IDMAC_3));
7581aa8ea0dSSteve Longerbeam 	dev_dbg(ipu->dev, "IC_IDMAC_4 = \t0x%08X\n",
7591aa8ea0dSSteve Longerbeam 		ipu_ic_read(ic, IC_IDMAC_4));
7601aa8ea0dSSteve Longerbeam }
7611aa8ea0dSSteve Longerbeam EXPORT_SYMBOL_GPL(ipu_ic_dump);
762