1d76271d2SHyun Kwon /* SPDX-License-Identifier: GPL-2.0 */ 2d76271d2SHyun Kwon /* 3d76271d2SHyun Kwon * ZynqMP DPSUB Subsystem Driver 4d76271d2SHyun Kwon * 5d76271d2SHyun Kwon * Copyright (C) 2017 - 2020 Xilinx, Inc. 6d76271d2SHyun Kwon * 7d76271d2SHyun Kwon * Authors: 8d76271d2SHyun Kwon * - Hyun Woo Kwon <hyun.kwon@xilinx.com> 9d76271d2SHyun Kwon * - Laurent Pinchart <laurent.pinchart@ideasonboard.com> 10d76271d2SHyun Kwon */ 11d76271d2SHyun Kwon 12d76271d2SHyun Kwon #ifndef _ZYNQMP_DPSUB_H_ 13d76271d2SHyun Kwon #define _ZYNQMP_DPSUB_H_ 14d76271d2SHyun Kwon 15e8e35733SLaurent Pinchart #include <drm/drm_encoder.h> 16e8e35733SLaurent Pinchart 17d76271d2SHyun Kwon struct clk; 18d76271d2SHyun Kwon struct device; 19e8e35733SLaurent Pinchart struct drm_bridge; 20d76271d2SHyun Kwon struct drm_device; 21d76271d2SHyun Kwon struct zynqmp_disp; 22d76271d2SHyun Kwon struct zynqmp_dp; 23d76271d2SHyun Kwon 24d76271d2SHyun Kwon enum zynqmp_dpsub_format { 25d76271d2SHyun Kwon ZYNQMP_DPSUB_FORMAT_RGB, 26d76271d2SHyun Kwon ZYNQMP_DPSUB_FORMAT_YCRCB444, 27d76271d2SHyun Kwon ZYNQMP_DPSUB_FORMAT_YCRCB422, 28d76271d2SHyun Kwon ZYNQMP_DPSUB_FORMAT_YONLY, 29d76271d2SHyun Kwon }; 30d76271d2SHyun Kwon 31d76271d2SHyun Kwon /** 32d76271d2SHyun Kwon * struct zynqmp_dpsub - ZynqMP DisplayPort Subsystem 33d76271d2SHyun Kwon * @drm: The DRM/KMS device 34d76271d2SHyun Kwon * @dev: The physical device 35d76271d2SHyun Kwon * @apb_clk: The APB clock 361682ade6SLaurent Pinchart * @vid_clk: Video clock 371682ade6SLaurent Pinchart * @vid_clk_from_ps: True of the video clock comes from PS, false from PL 38*c979296eSLaurent Pinchart * @aud_clk: Audio clock 39*c979296eSLaurent Pinchart * @aud_clk_from_ps: True of the audio clock comes from PS, false from PL 40e8e35733SLaurent Pinchart * @encoder: The dummy DRM encoder 41e8e35733SLaurent Pinchart * @bridge: The DP encoder bridge 42d76271d2SHyun Kwon * @disp: The display controller 43d76271d2SHyun Kwon * @dp: The DisplayPort controller 44d76271d2SHyun Kwon * @dma_align: DMA alignment constraint (must be a power of 2) 45d76271d2SHyun Kwon */ 46d76271d2SHyun Kwon struct zynqmp_dpsub { 47d76271d2SHyun Kwon struct drm_device drm; 48d76271d2SHyun Kwon struct device *dev; 49d76271d2SHyun Kwon 50d76271d2SHyun Kwon struct clk *apb_clk; 511682ade6SLaurent Pinchart struct clk *vid_clk; 521682ade6SLaurent Pinchart bool vid_clk_from_ps; 53*c979296eSLaurent Pinchart struct clk *aud_clk; 54*c979296eSLaurent Pinchart bool aud_clk_from_ps; 55d76271d2SHyun Kwon 56e8e35733SLaurent Pinchart struct drm_encoder encoder; 57e8e35733SLaurent Pinchart struct drm_bridge *bridge; 58e8e35733SLaurent Pinchart 59d76271d2SHyun Kwon struct zynqmp_disp *disp; 60d76271d2SHyun Kwon struct zynqmp_dp *dp; 61d76271d2SHyun Kwon 62d76271d2SHyun Kwon unsigned int dma_align; 63d76271d2SHyun Kwon }; 64d76271d2SHyun Kwon 65d76271d2SHyun Kwon static inline struct zynqmp_dpsub *to_zynqmp_dpsub(struct drm_device *drm) 66d76271d2SHyun Kwon { 67d76271d2SHyun Kwon return container_of(drm, struct zynqmp_dpsub, drm); 68d76271d2SHyun Kwon } 69d76271d2SHyun Kwon 70*c979296eSLaurent Pinchart bool zynqmp_dpsub_audio_enabled(struct zynqmp_dpsub *dpsub); 71*c979296eSLaurent Pinchart unsigned int zynqmp_dpsub_get_audio_clk_rate(struct zynqmp_dpsub *dpsub); 72*c979296eSLaurent Pinchart 73d76271d2SHyun Kwon #endif /* _ZYNQMP_DPSUB_H_ */ 74