xref: /openbmc/linux/drivers/gpu/drm/vc4/vc4_vec.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2e4b81f8cSBoris Brezillon /*
3e4b81f8cSBoris Brezillon  * Copyright (C) 2016 Broadcom
4e4b81f8cSBoris Brezillon  */
5e4b81f8cSBoris Brezillon 
6e4b81f8cSBoris Brezillon /**
7e4b81f8cSBoris Brezillon  * DOC: VC4 SDTV module
8f6c01530SEric Anholt  *
9f6c01530SEric Anholt  * The VEC encoder generates PAL or NTSC composite video output.
10f6c01530SEric Anholt  *
11f6c01530SEric Anholt  * TV mode selection is done by an atomic property on the encoder,
12f6c01530SEric Anholt  * because a drm_mode_modeinfo is insufficient to distinguish between
13f6c01530SEric Anholt  * PAL and PAL-M or NTSC and NTSC-J.
14e4b81f8cSBoris Brezillon  */
15e4b81f8cSBoris Brezillon 
16e4b81f8cSBoris Brezillon #include <drm/drm_atomic_helper.h>
17f0601ef8SMaxime Ripard #include <drm/drm_drv.h>
18e4b81f8cSBoris Brezillon #include <drm/drm_edid.h>
19e4b81f8cSBoris Brezillon #include <drm/drm_panel.h>
20fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h>
21f6ebc1b0SThomas Zimmermann #include <drm/drm_simple_kms_helper.h>
22e4b81f8cSBoris Brezillon #include <linux/clk.h>
23e4b81f8cSBoris Brezillon #include <linux/component.h>
24*722d4f06SRob Herring #include <linux/of.h>
25*722d4f06SRob Herring #include <linux/platform_device.h>
26e4b81f8cSBoris Brezillon #include <linux/pm_runtime.h>
27e4b81f8cSBoris Brezillon 
28e4b81f8cSBoris Brezillon #include "vc4_drv.h"
29e4b81f8cSBoris Brezillon #include "vc4_regs.h"
30e4b81f8cSBoris Brezillon 
31e4b81f8cSBoris Brezillon /* WSE Registers */
32e4b81f8cSBoris Brezillon #define VEC_WSE_RESET			0xc0
33e4b81f8cSBoris Brezillon 
34e4b81f8cSBoris Brezillon #define VEC_WSE_CONTROL			0xc4
35e4b81f8cSBoris Brezillon #define VEC_WSE_WSS_ENABLE		BIT(7)
36e4b81f8cSBoris Brezillon 
37e4b81f8cSBoris Brezillon #define VEC_WSE_WSS_DATA		0xc8
38e4b81f8cSBoris Brezillon #define VEC_WSE_VPS_DATA1		0xcc
39e4b81f8cSBoris Brezillon #define VEC_WSE_VPS_CONTROL		0xd0
40e4b81f8cSBoris Brezillon 
41e4b81f8cSBoris Brezillon /* VEC Registers */
42e4b81f8cSBoris Brezillon #define VEC_REVID			0x100
43e4b81f8cSBoris Brezillon 
44e4b81f8cSBoris Brezillon #define VEC_CONFIG0			0x104
45e4b81f8cSBoris Brezillon #define VEC_CONFIG0_YDEL_MASK		GENMASK(28, 26)
46e4b81f8cSBoris Brezillon #define VEC_CONFIG0_YDEL(x)		((x) << 26)
47e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CDEL_MASK		GENMASK(25, 24)
48e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CDEL(x)		((x) << 24)
4927572793SMateusz Kwiatkowski #define VEC_CONFIG0_SECAM_STD		BIT(21)
50e4b81f8cSBoris Brezillon #define VEC_CONFIG0_PBPR_FIL		BIT(18)
51e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CHROMA_GAIN_MASK	GENMASK(17, 16)
52e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CHROMA_GAIN_UNITY	(0 << 16)
53e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CHROMA_GAIN_1_32	(1 << 16)
54e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CHROMA_GAIN_1_16	(2 << 16)
55e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CHROMA_GAIN_1_8	(3 << 16)
56e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CBURST_GAIN_MASK	GENMASK(14, 13)
57e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CBURST_GAIN_UNITY	(0 << 13)
58e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CBURST_GAIN_1_128	(1 << 13)
59e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CBURST_GAIN_1_64	(2 << 13)
60e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CBURST_GAIN_1_32	(3 << 13)
61e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CHRBW1		BIT(11)
62e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CHRBW0		BIT(10)
63e4b81f8cSBoris Brezillon #define VEC_CONFIG0_SYNCDIS		BIT(9)
64e4b81f8cSBoris Brezillon #define VEC_CONFIG0_BURDIS		BIT(8)
65e4b81f8cSBoris Brezillon #define VEC_CONFIG0_CHRDIS		BIT(7)
66e4b81f8cSBoris Brezillon #define VEC_CONFIG0_PDEN		BIT(6)
67e4b81f8cSBoris Brezillon #define VEC_CONFIG0_YCDELAY		BIT(4)
68e4b81f8cSBoris Brezillon #define VEC_CONFIG0_RAMPEN		BIT(2)
69e4b81f8cSBoris Brezillon #define VEC_CONFIG0_YCDIS		BIT(2)
70e4b81f8cSBoris Brezillon #define VEC_CONFIG0_STD_MASK		GENMASK(1, 0)
71e4b81f8cSBoris Brezillon #define VEC_CONFIG0_NTSC_STD		0
72e4b81f8cSBoris Brezillon #define VEC_CONFIG0_PAL_BDGHI_STD	1
73499143e5SMateusz Kwiatkowski #define VEC_CONFIG0_PAL_M_STD		2
74e4b81f8cSBoris Brezillon #define VEC_CONFIG0_PAL_N_STD		3
75e4b81f8cSBoris Brezillon 
76e4b81f8cSBoris Brezillon #define VEC_SCHPH			0x108
77e4b81f8cSBoris Brezillon #define VEC_SOFT_RESET			0x10c
78e4b81f8cSBoris Brezillon #define VEC_CLMP0_START			0x144
79e4b81f8cSBoris Brezillon #define VEC_CLMP0_END			0x148
8027572793SMateusz Kwiatkowski 
8127572793SMateusz Kwiatkowski /*
8227572793SMateusz Kwiatkowski  * These set the color subcarrier frequency
8327572793SMateusz Kwiatkowski  * if VEC_CONFIG1_CUSTOM_FREQ is enabled.
8427572793SMateusz Kwiatkowski  *
8527572793SMateusz Kwiatkowski  * VEC_FREQ1_0 contains the most significant 16-bit half-word,
8627572793SMateusz Kwiatkowski  * VEC_FREQ3_2 contains the least significant 16-bit half-word.
8727572793SMateusz Kwiatkowski  * 0x80000000 seems to be equivalent to the pixel clock
8827572793SMateusz Kwiatkowski  * (which itself is the VEC clock divided by 8).
8927572793SMateusz Kwiatkowski  *
9027572793SMateusz Kwiatkowski  * Reference values (with the default pixel clock of 13.5 MHz):
9127572793SMateusz Kwiatkowski  *
9227572793SMateusz Kwiatkowski  * NTSC  (3579545.[45] Hz)     - 0x21F07C1F
9327572793SMateusz Kwiatkowski  * PAL   (4433618.75 Hz)       - 0x2A098ACB
9427572793SMateusz Kwiatkowski  * PAL-M (3575611.[888111] Hz) - 0x21E6EFE3
9527572793SMateusz Kwiatkowski  * PAL-N (3582056.25 Hz)       - 0x21F69446
9627572793SMateusz Kwiatkowski  *
9727572793SMateusz Kwiatkowski  * NOTE: For SECAM, it is used as the Dr center frequency,
9827572793SMateusz Kwiatkowski  * regardless of whether VEC_CONFIG1_CUSTOM_FREQ is enabled or not;
9927572793SMateusz Kwiatkowski  * that is specified as 4406250 Hz, which corresponds to 0x29C71C72.
10027572793SMateusz Kwiatkowski  */
101e4b81f8cSBoris Brezillon #define VEC_FREQ3_2			0x180
102e4b81f8cSBoris Brezillon #define VEC_FREQ1_0			0x184
103e4b81f8cSBoris Brezillon 
104e4b81f8cSBoris Brezillon #define VEC_CONFIG1			0x188
105e4b81f8cSBoris Brezillon #define VEC_CONFIG_VEC_RESYNC_OFF	BIT(18)
106e4b81f8cSBoris Brezillon #define VEC_CONFIG_RGB219		BIT(17)
107e4b81f8cSBoris Brezillon #define VEC_CONFIG_CBAR_EN		BIT(16)
108e4b81f8cSBoris Brezillon #define VEC_CONFIG_TC_OBB		BIT(15)
109e4b81f8cSBoris Brezillon #define VEC_CONFIG1_OUTPUT_MODE_MASK	GENMASK(12, 10)
110e4b81f8cSBoris Brezillon #define VEC_CONFIG1_C_Y_CVBS		(0 << 10)
111e4b81f8cSBoris Brezillon #define VEC_CONFIG1_CVBS_Y_C		(1 << 10)
112e4b81f8cSBoris Brezillon #define VEC_CONFIG1_PR_Y_PB		(2 << 10)
113e4b81f8cSBoris Brezillon #define VEC_CONFIG1_RGB			(4 << 10)
114e4b81f8cSBoris Brezillon #define VEC_CONFIG1_Y_C_CVBS		(5 << 10)
115e4b81f8cSBoris Brezillon #define VEC_CONFIG1_C_CVBS_Y		(6 << 10)
116e4b81f8cSBoris Brezillon #define VEC_CONFIG1_C_CVBS_CVBS		(7 << 10)
117e4b81f8cSBoris Brezillon #define VEC_CONFIG1_DIS_CHR		BIT(9)
118e4b81f8cSBoris Brezillon #define VEC_CONFIG1_DIS_LUMA		BIT(8)
119e4b81f8cSBoris Brezillon #define VEC_CONFIG1_YCBCR_IN		BIT(6)
120e4b81f8cSBoris Brezillon #define VEC_CONFIG1_DITHER_TYPE_LFSR	0
121e4b81f8cSBoris Brezillon #define VEC_CONFIG1_DITHER_TYPE_COUNTER	BIT(5)
122e4b81f8cSBoris Brezillon #define VEC_CONFIG1_DITHER_EN		BIT(4)
123e4b81f8cSBoris Brezillon #define VEC_CONFIG1_CYDELAY		BIT(3)
124e4b81f8cSBoris Brezillon #define VEC_CONFIG1_LUMADIS		BIT(2)
125e4b81f8cSBoris Brezillon #define VEC_CONFIG1_COMPDIS		BIT(1)
126e4b81f8cSBoris Brezillon #define VEC_CONFIG1_CUSTOM_FREQ		BIT(0)
127e4b81f8cSBoris Brezillon 
128e4b81f8cSBoris Brezillon #define VEC_CONFIG2			0x18c
129e4b81f8cSBoris Brezillon #define VEC_CONFIG2_PROG_SCAN		BIT(15)
130e4b81f8cSBoris Brezillon #define VEC_CONFIG2_SYNC_ADJ_MASK	GENMASK(14, 12)
131e4b81f8cSBoris Brezillon #define VEC_CONFIG2_SYNC_ADJ(x)		(((x) / 2) << 12)
132e4b81f8cSBoris Brezillon #define VEC_CONFIG2_PBPR_EN		BIT(10)
133e4b81f8cSBoris Brezillon #define VEC_CONFIG2_UV_DIG_DIS		BIT(6)
134e4b81f8cSBoris Brezillon #define VEC_CONFIG2_RGB_DIG_DIS		BIT(5)
135e4b81f8cSBoris Brezillon #define VEC_CONFIG2_TMUX_MASK		GENMASK(3, 2)
136e4b81f8cSBoris Brezillon #define VEC_CONFIG2_TMUX_DRIVE0		(0 << 2)
137e4b81f8cSBoris Brezillon #define VEC_CONFIG2_TMUX_RG_COMP	(1 << 2)
138e4b81f8cSBoris Brezillon #define VEC_CONFIG2_TMUX_UV_YC		(2 << 2)
139e4b81f8cSBoris Brezillon #define VEC_CONFIG2_TMUX_SYNC_YC	(3 << 2)
140e4b81f8cSBoris Brezillon 
141e4b81f8cSBoris Brezillon #define VEC_INTERRUPT_CONTROL		0x190
142e4b81f8cSBoris Brezillon #define VEC_INTERRUPT_STATUS		0x194
14327572793SMateusz Kwiatkowski 
14427572793SMateusz Kwiatkowski /*
14527572793SMateusz Kwiatkowski  * Db center frequency for SECAM; the clock for this is the same as for
14627572793SMateusz Kwiatkowski  * VEC_FREQ3_2/VEC_FREQ1_0, which is used for Dr center frequency.
14727572793SMateusz Kwiatkowski  *
14827572793SMateusz Kwiatkowski  * This is specified as 4250000 Hz, which corresponds to 0x284BDA13.
14927572793SMateusz Kwiatkowski  * That is also the default value, so no need to set it explicitly.
15027572793SMateusz Kwiatkowski  */
151e4b81f8cSBoris Brezillon #define VEC_FCW_SECAM_B			0x198
152e4b81f8cSBoris Brezillon #define VEC_SECAM_GAIN_VAL		0x19c
153e4b81f8cSBoris Brezillon 
154e4b81f8cSBoris Brezillon #define VEC_CONFIG3			0x1a0
155e4b81f8cSBoris Brezillon #define VEC_CONFIG3_HORIZ_LEN_STD	(0 << 0)
156e4b81f8cSBoris Brezillon #define VEC_CONFIG3_HORIZ_LEN_MPEG1_SIF	(1 << 0)
157e4b81f8cSBoris Brezillon #define VEC_CONFIG3_SHAPE_NON_LINEAR	BIT(1)
158e4b81f8cSBoris Brezillon 
159e4b81f8cSBoris Brezillon #define VEC_STATUS0			0x200
160e4b81f8cSBoris Brezillon #define VEC_MASK0			0x204
161e4b81f8cSBoris Brezillon 
162e4b81f8cSBoris Brezillon #define VEC_CFG				0x208
163e4b81f8cSBoris Brezillon #define VEC_CFG_SG_MODE_MASK		GENMASK(6, 5)
164e4b81f8cSBoris Brezillon #define VEC_CFG_SG_MODE(x)		((x) << 5)
165e4b81f8cSBoris Brezillon #define VEC_CFG_SG_EN			BIT(4)
166e4b81f8cSBoris Brezillon #define VEC_CFG_VEC_EN			BIT(3)
167e4b81f8cSBoris Brezillon #define VEC_CFG_MB_EN			BIT(2)
168e4b81f8cSBoris Brezillon #define VEC_CFG_ENABLE			BIT(1)
169e4b81f8cSBoris Brezillon #define VEC_CFG_TB_EN			BIT(0)
170e4b81f8cSBoris Brezillon 
171e4b81f8cSBoris Brezillon #define VEC_DAC_TEST			0x20c
172e4b81f8cSBoris Brezillon 
173e4b81f8cSBoris Brezillon #define VEC_DAC_CONFIG			0x210
174e4b81f8cSBoris Brezillon #define VEC_DAC_CONFIG_LDO_BIAS_CTRL(x)	((x) << 24)
175e4b81f8cSBoris Brezillon #define VEC_DAC_CONFIG_DRIVER_CTRL(x)	((x) << 16)
176e4b81f8cSBoris Brezillon #define VEC_DAC_CONFIG_DAC_CTRL(x)	(x)
177e4b81f8cSBoris Brezillon 
178e4b81f8cSBoris Brezillon #define VEC_DAC_MISC			0x214
179e4b81f8cSBoris Brezillon #define VEC_DAC_MISC_VCD_CTRL_MASK	GENMASK(31, 16)
180e4b81f8cSBoris Brezillon #define VEC_DAC_MISC_VCD_CTRL(x)	((x) << 16)
181e4b81f8cSBoris Brezillon #define VEC_DAC_MISC_VID_ACT		BIT(8)
182e4b81f8cSBoris Brezillon #define VEC_DAC_MISC_VCD_PWRDN		BIT(6)
183e4b81f8cSBoris Brezillon #define VEC_DAC_MISC_BIAS_PWRDN		BIT(5)
184e4b81f8cSBoris Brezillon #define VEC_DAC_MISC_DAC_PWRDN		BIT(2)
185e4b81f8cSBoris Brezillon #define VEC_DAC_MISC_LDO_PWRDN		BIT(1)
186e4b81f8cSBoris Brezillon #define VEC_DAC_MISC_DAC_RST_N		BIT(0)
187e4b81f8cSBoris Brezillon 
188e4b81f8cSBoris Brezillon 
189a122d70bSMateusz Kwiatkowski struct vc4_vec_variant {
190a122d70bSMateusz Kwiatkowski 	u32 dac_config;
191a122d70bSMateusz Kwiatkowski };
192a122d70bSMateusz Kwiatkowski 
193e4b81f8cSBoris Brezillon /* General VEC hardware state. */
194e4b81f8cSBoris Brezillon struct vc4_vec {
1959780315bSMaxime Ripard 	struct vc4_encoder encoder;
1969780315bSMaxime Ripard 	struct drm_connector connector;
1979780315bSMaxime Ripard 
198e4b81f8cSBoris Brezillon 	struct platform_device *pdev;
199a122d70bSMateusz Kwiatkowski 	const struct vc4_vec_variant *variant;
200e4b81f8cSBoris Brezillon 
201e4b81f8cSBoris Brezillon 	void __iomem *regs;
202e4b81f8cSBoris Brezillon 
203e4b81f8cSBoris Brezillon 	struct clk *clock;
204e4b81f8cSBoris Brezillon 
20591112a6fSMaxime Ripard 	struct drm_property *legacy_tv_mode_property;
20691112a6fSMaxime Ripard 
2073051719aSEric Anholt 	struct debugfs_regset32 regset;
208e4b81f8cSBoris Brezillon };
209e4b81f8cSBoris Brezillon 
210da43ff04SMaxime Ripard #define VEC_READ(offset)								\
211da43ff04SMaxime Ripard 	({										\
212da43ff04SMaxime Ripard 		kunit_fail_current_test("Accessing a register in a unit test!\n");	\
213da43ff04SMaxime Ripard 		readl(vec->regs + (offset));						\
214da43ff04SMaxime Ripard 	})
215da43ff04SMaxime Ripard 
216da43ff04SMaxime Ripard #define VEC_WRITE(offset, val)								\
217da43ff04SMaxime Ripard 	do {										\
218da43ff04SMaxime Ripard 		kunit_fail_current_test("Accessing a register in a unit test!\n");	\
219da43ff04SMaxime Ripard 		writel(val, vec->regs + (offset));					\
220da43ff04SMaxime Ripard 	} while (0)
221e4b81f8cSBoris Brezillon 
2225a46e490SMaxime Ripard #define encoder_to_vc4_vec(_encoder)					\
2235a46e490SMaxime Ripard 	container_of_const(_encoder, struct vc4_vec, encoder.base)
224e4b81f8cSBoris Brezillon 
2255a46e490SMaxime Ripard #define connector_to_vc4_vec(_connector)				\
2265a46e490SMaxime Ripard 	container_of_const(_connector, struct vc4_vec, connector)
22791112a6fSMaxime Ripard 
228e4b81f8cSBoris Brezillon enum vc4_vec_tv_mode_id {
229e4b81f8cSBoris Brezillon 	VC4_VEC_TV_MODE_NTSC,
230e4b81f8cSBoris Brezillon 	VC4_VEC_TV_MODE_NTSC_J,
231e4b81f8cSBoris Brezillon 	VC4_VEC_TV_MODE_PAL,
232e4b81f8cSBoris Brezillon 	VC4_VEC_TV_MODE_PAL_M,
23327572793SMateusz Kwiatkowski 	VC4_VEC_TV_MODE_NTSC_443,
23427572793SMateusz Kwiatkowski 	VC4_VEC_TV_MODE_PAL_60,
23527572793SMateusz Kwiatkowski 	VC4_VEC_TV_MODE_PAL_N,
23627572793SMateusz Kwiatkowski 	VC4_VEC_TV_MODE_SECAM,
237e4b81f8cSBoris Brezillon };
238e4b81f8cSBoris Brezillon 
239e4b81f8cSBoris Brezillon struct vc4_vec_tv_mode {
24091112a6fSMaxime Ripard 	unsigned int mode;
24127572793SMateusz Kwiatkowski 	u16 expected_htotal;
24238baec94SMateusz Kwiatkowski 	u32 config0;
24338baec94SMateusz Kwiatkowski 	u32 config1;
24438baec94SMateusz Kwiatkowski 	u32 custom_freq;
245e4b81f8cSBoris Brezillon };
246e4b81f8cSBoris Brezillon 
2473051719aSEric Anholt static const struct debugfs_reg32 vec_regs[] = {
2483051719aSEric Anholt 	VC4_REG32(VEC_WSE_CONTROL),
2493051719aSEric Anholt 	VC4_REG32(VEC_WSE_WSS_DATA),
2503051719aSEric Anholt 	VC4_REG32(VEC_WSE_VPS_DATA1),
2513051719aSEric Anholt 	VC4_REG32(VEC_WSE_VPS_CONTROL),
2523051719aSEric Anholt 	VC4_REG32(VEC_REVID),
2533051719aSEric Anholt 	VC4_REG32(VEC_CONFIG0),
2543051719aSEric Anholt 	VC4_REG32(VEC_SCHPH),
2553051719aSEric Anholt 	VC4_REG32(VEC_CLMP0_START),
2563051719aSEric Anholt 	VC4_REG32(VEC_CLMP0_END),
2573051719aSEric Anholt 	VC4_REG32(VEC_FREQ3_2),
2583051719aSEric Anholt 	VC4_REG32(VEC_FREQ1_0),
2593051719aSEric Anholt 	VC4_REG32(VEC_CONFIG1),
2603051719aSEric Anholt 	VC4_REG32(VEC_CONFIG2),
2613051719aSEric Anholt 	VC4_REG32(VEC_INTERRUPT_CONTROL),
2623051719aSEric Anholt 	VC4_REG32(VEC_INTERRUPT_STATUS),
2633051719aSEric Anholt 	VC4_REG32(VEC_FCW_SECAM_B),
2643051719aSEric Anholt 	VC4_REG32(VEC_SECAM_GAIN_VAL),
2653051719aSEric Anholt 	VC4_REG32(VEC_CONFIG3),
2663051719aSEric Anholt 	VC4_REG32(VEC_STATUS0),
2673051719aSEric Anholt 	VC4_REG32(VEC_MASK0),
2683051719aSEric Anholt 	VC4_REG32(VEC_CFG),
2693051719aSEric Anholt 	VC4_REG32(VEC_DAC_TEST),
2703051719aSEric Anholt 	VC4_REG32(VEC_DAC_CONFIG),
2713051719aSEric Anholt 	VC4_REG32(VEC_DAC_MISC),
272e4b81f8cSBoris Brezillon };
273e4b81f8cSBoris Brezillon 
274e4b81f8cSBoris Brezillon static const struct vc4_vec_tv_mode vc4_vec_tv_modes[] = {
27591112a6fSMaxime Ripard 	{
27691112a6fSMaxime Ripard 		.mode = DRM_MODE_TV_MODE_NTSC,
27727572793SMateusz Kwiatkowski 		.expected_htotal = 858,
27838baec94SMateusz Kwiatkowski 		.config0 = VEC_CONFIG0_NTSC_STD | VEC_CONFIG0_PDEN,
27938baec94SMateusz Kwiatkowski 		.config1 = VEC_CONFIG1_C_CVBS_CVBS,
280e4b81f8cSBoris Brezillon 	},
28191112a6fSMaxime Ripard 	{
28227572793SMateusz Kwiatkowski 		.mode = DRM_MODE_TV_MODE_NTSC_443,
28327572793SMateusz Kwiatkowski 		.expected_htotal = 858,
28427572793SMateusz Kwiatkowski 		.config0 = VEC_CONFIG0_NTSC_STD,
28527572793SMateusz Kwiatkowski 		.config1 = VEC_CONFIG1_C_CVBS_CVBS | VEC_CONFIG1_CUSTOM_FREQ,
28627572793SMateusz Kwiatkowski 		.custom_freq = 0x2a098acb,
28727572793SMateusz Kwiatkowski 	},
28827572793SMateusz Kwiatkowski 	{
28991112a6fSMaxime Ripard 		.mode = DRM_MODE_TV_MODE_NTSC_J,
29027572793SMateusz Kwiatkowski 		.expected_htotal = 858,
29138baec94SMateusz Kwiatkowski 		.config0 = VEC_CONFIG0_NTSC_STD,
29238baec94SMateusz Kwiatkowski 		.config1 = VEC_CONFIG1_C_CVBS_CVBS,
293e4b81f8cSBoris Brezillon 	},
29491112a6fSMaxime Ripard 	{
29591112a6fSMaxime Ripard 		.mode = DRM_MODE_TV_MODE_PAL,
29627572793SMateusz Kwiatkowski 		.expected_htotal = 864,
29738baec94SMateusz Kwiatkowski 		.config0 = VEC_CONFIG0_PAL_BDGHI_STD,
29838baec94SMateusz Kwiatkowski 		.config1 = VEC_CONFIG1_C_CVBS_CVBS,
299e4b81f8cSBoris Brezillon 	},
30091112a6fSMaxime Ripard 	{
30127572793SMateusz Kwiatkowski 		/* PAL-60 */
30227572793SMateusz Kwiatkowski 		.mode = DRM_MODE_TV_MODE_PAL,
30327572793SMateusz Kwiatkowski 		.expected_htotal = 858,
30427572793SMateusz Kwiatkowski 		.config0 = VEC_CONFIG0_PAL_M_STD,
30527572793SMateusz Kwiatkowski 		.config1 = VEC_CONFIG1_C_CVBS_CVBS | VEC_CONFIG1_CUSTOM_FREQ,
30627572793SMateusz Kwiatkowski 		.custom_freq = 0x2a098acb,
30727572793SMateusz Kwiatkowski 	},
30827572793SMateusz Kwiatkowski 	{
30991112a6fSMaxime Ripard 		.mode = DRM_MODE_TV_MODE_PAL_M,
31027572793SMateusz Kwiatkowski 		.expected_htotal = 858,
311499143e5SMateusz Kwiatkowski 		.config0 = VEC_CONFIG0_PAL_M_STD,
312499143e5SMateusz Kwiatkowski 		.config1 = VEC_CONFIG1_C_CVBS_CVBS,
313e4b81f8cSBoris Brezillon 	},
31427572793SMateusz Kwiatkowski 	{
31527572793SMateusz Kwiatkowski 		.mode = DRM_MODE_TV_MODE_PAL_N,
31627572793SMateusz Kwiatkowski 		.expected_htotal = 864,
31727572793SMateusz Kwiatkowski 		.config0 = VEC_CONFIG0_PAL_N_STD,
31827572793SMateusz Kwiatkowski 		.config1 = VEC_CONFIG1_C_CVBS_CVBS,
31927572793SMateusz Kwiatkowski 	},
32027572793SMateusz Kwiatkowski 	{
32127572793SMateusz Kwiatkowski 		.mode = DRM_MODE_TV_MODE_SECAM,
32227572793SMateusz Kwiatkowski 		.expected_htotal = 864,
32327572793SMateusz Kwiatkowski 		.config0 = VEC_CONFIG0_SECAM_STD,
32427572793SMateusz Kwiatkowski 		.config1 = VEC_CONFIG1_C_CVBS_CVBS,
32527572793SMateusz Kwiatkowski 		.custom_freq = 0x29c71c72,
32627572793SMateusz Kwiatkowski 	},
327e4b81f8cSBoris Brezillon };
328e4b81f8cSBoris Brezillon 
32991112a6fSMaxime Ripard static inline const struct vc4_vec_tv_mode *
vc4_vec_tv_mode_lookup(unsigned int mode,u16 htotal)33027572793SMateusz Kwiatkowski vc4_vec_tv_mode_lookup(unsigned int mode, u16 htotal)
33191112a6fSMaxime Ripard {
33291112a6fSMaxime Ripard 	unsigned int i;
33391112a6fSMaxime Ripard 
33491112a6fSMaxime Ripard 	for (i = 0; i < ARRAY_SIZE(vc4_vec_tv_modes); i++) {
33591112a6fSMaxime Ripard 		const struct vc4_vec_tv_mode *tv_mode = &vc4_vec_tv_modes[i];
33691112a6fSMaxime Ripard 
33727572793SMateusz Kwiatkowski 		if (tv_mode->mode == mode &&
33827572793SMateusz Kwiatkowski 		    tv_mode->expected_htotal == htotal)
33991112a6fSMaxime Ripard 			return tv_mode;
34091112a6fSMaxime Ripard 	}
34191112a6fSMaxime Ripard 
34291112a6fSMaxime Ripard 	return NULL;
34391112a6fSMaxime Ripard }
34491112a6fSMaxime Ripard 
34591112a6fSMaxime Ripard static const struct drm_prop_enum_list legacy_tv_mode_names[] = {
34691112a6fSMaxime Ripard 	{ VC4_VEC_TV_MODE_NTSC, "NTSC", },
34727572793SMateusz Kwiatkowski 	{ VC4_VEC_TV_MODE_NTSC_443, "NTSC-443", },
34891112a6fSMaxime Ripard 	{ VC4_VEC_TV_MODE_NTSC_J, "NTSC-J", },
34991112a6fSMaxime Ripard 	{ VC4_VEC_TV_MODE_PAL, "PAL", },
35027572793SMateusz Kwiatkowski 	{ VC4_VEC_TV_MODE_PAL_60, "PAL-60", },
35191112a6fSMaxime Ripard 	{ VC4_VEC_TV_MODE_PAL_M, "PAL-M", },
35227572793SMateusz Kwiatkowski 	{ VC4_VEC_TV_MODE_PAL_N, "PAL-N", },
35327572793SMateusz Kwiatkowski 	{ VC4_VEC_TV_MODE_SECAM, "SECAM", },
35491112a6fSMaxime Ripard };
35591112a6fSMaxime Ripard 
356e4b81f8cSBoris Brezillon static enum drm_connector_status
vc4_vec_connector_detect(struct drm_connector * connector,bool force)357e4b81f8cSBoris Brezillon vc4_vec_connector_detect(struct drm_connector *connector, bool force)
358e4b81f8cSBoris Brezillon {
359e4b81f8cSBoris Brezillon 	return connector_status_unknown;
360e4b81f8cSBoris Brezillon }
361e4b81f8cSBoris Brezillon 
vc4_vec_connector_reset(struct drm_connector * connector)362c104b231SMaxime Ripard static void vc4_vec_connector_reset(struct drm_connector *connector)
363c104b231SMaxime Ripard {
364c104b231SMaxime Ripard 	drm_atomic_helper_connector_reset(connector);
365c104b231SMaxime Ripard 	drm_atomic_helper_connector_tv_reset(connector);
366c104b231SMaxime Ripard }
367c104b231SMaxime Ripard 
36891112a6fSMaxime Ripard static int
vc4_vec_connector_set_property(struct drm_connector * connector,struct drm_connector_state * state,struct drm_property * property,uint64_t val)36991112a6fSMaxime Ripard vc4_vec_connector_set_property(struct drm_connector *connector,
37091112a6fSMaxime Ripard 			       struct drm_connector_state *state,
37191112a6fSMaxime Ripard 			       struct drm_property *property,
37291112a6fSMaxime Ripard 			       uint64_t val)
373e4b81f8cSBoris Brezillon {
37491112a6fSMaxime Ripard 	struct vc4_vec *vec = connector_to_vc4_vec(connector);
375e4b81f8cSBoris Brezillon 
37691112a6fSMaxime Ripard 	if (property != vec->legacy_tv_mode_property)
37791112a6fSMaxime Ripard 		return -EINVAL;
37891112a6fSMaxime Ripard 
37991112a6fSMaxime Ripard 	switch (val) {
38091112a6fSMaxime Ripard 	case VC4_VEC_TV_MODE_NTSC:
38191112a6fSMaxime Ripard 		state->tv.mode = DRM_MODE_TV_MODE_NTSC;
38291112a6fSMaxime Ripard 		break;
38391112a6fSMaxime Ripard 
38427572793SMateusz Kwiatkowski 	case VC4_VEC_TV_MODE_NTSC_443:
38527572793SMateusz Kwiatkowski 		state->tv.mode = DRM_MODE_TV_MODE_NTSC_443;
38627572793SMateusz Kwiatkowski 		break;
38727572793SMateusz Kwiatkowski 
38891112a6fSMaxime Ripard 	case VC4_VEC_TV_MODE_NTSC_J:
38991112a6fSMaxime Ripard 		state->tv.mode = DRM_MODE_TV_MODE_NTSC_J;
39091112a6fSMaxime Ripard 		break;
39191112a6fSMaxime Ripard 
39291112a6fSMaxime Ripard 	case VC4_VEC_TV_MODE_PAL:
39327572793SMateusz Kwiatkowski 	case VC4_VEC_TV_MODE_PAL_60:
39491112a6fSMaxime Ripard 		state->tv.mode = DRM_MODE_TV_MODE_PAL;
39591112a6fSMaxime Ripard 		break;
39691112a6fSMaxime Ripard 
39791112a6fSMaxime Ripard 	case VC4_VEC_TV_MODE_PAL_M:
39891112a6fSMaxime Ripard 		state->tv.mode = DRM_MODE_TV_MODE_PAL_M;
39991112a6fSMaxime Ripard 		break;
40091112a6fSMaxime Ripard 
40127572793SMateusz Kwiatkowski 	case VC4_VEC_TV_MODE_PAL_N:
40227572793SMateusz Kwiatkowski 		state->tv.mode = DRM_MODE_TV_MODE_PAL_N;
40327572793SMateusz Kwiatkowski 		break;
40427572793SMateusz Kwiatkowski 
40527572793SMateusz Kwiatkowski 	case VC4_VEC_TV_MODE_SECAM:
40627572793SMateusz Kwiatkowski 		state->tv.mode = DRM_MODE_TV_MODE_SECAM;
40727572793SMateusz Kwiatkowski 		break;
40827572793SMateusz Kwiatkowski 
40991112a6fSMaxime Ripard 	default:
41091112a6fSMaxime Ripard 		return -EINVAL;
411e4b81f8cSBoris Brezillon 	}
412e4b81f8cSBoris Brezillon 
41391112a6fSMaxime Ripard 	return 0;
41491112a6fSMaxime Ripard }
415e4b81f8cSBoris Brezillon 
41691112a6fSMaxime Ripard static int
vc4_vec_connector_get_property(struct drm_connector * connector,const struct drm_connector_state * state,struct drm_property * property,uint64_t * val)41791112a6fSMaxime Ripard vc4_vec_connector_get_property(struct drm_connector *connector,
41891112a6fSMaxime Ripard 			       const struct drm_connector_state *state,
41991112a6fSMaxime Ripard 			       struct drm_property *property,
42091112a6fSMaxime Ripard 			       uint64_t *val)
42191112a6fSMaxime Ripard {
42291112a6fSMaxime Ripard 	struct vc4_vec *vec = connector_to_vc4_vec(connector);
42391112a6fSMaxime Ripard 
42491112a6fSMaxime Ripard 	if (property != vec->legacy_tv_mode_property)
42591112a6fSMaxime Ripard 		return -EINVAL;
42691112a6fSMaxime Ripard 
42791112a6fSMaxime Ripard 	switch (state->tv.mode) {
42891112a6fSMaxime Ripard 	case DRM_MODE_TV_MODE_NTSC:
42991112a6fSMaxime Ripard 		*val = VC4_VEC_TV_MODE_NTSC;
43091112a6fSMaxime Ripard 		break;
43191112a6fSMaxime Ripard 
43227572793SMateusz Kwiatkowski 	case DRM_MODE_TV_MODE_NTSC_443:
43327572793SMateusz Kwiatkowski 		*val = VC4_VEC_TV_MODE_NTSC_443;
43427572793SMateusz Kwiatkowski 		break;
43527572793SMateusz Kwiatkowski 
43691112a6fSMaxime Ripard 	case DRM_MODE_TV_MODE_NTSC_J:
43791112a6fSMaxime Ripard 		*val = VC4_VEC_TV_MODE_NTSC_J;
43891112a6fSMaxime Ripard 		break;
43991112a6fSMaxime Ripard 
44091112a6fSMaxime Ripard 	case DRM_MODE_TV_MODE_PAL:
44191112a6fSMaxime Ripard 		*val = VC4_VEC_TV_MODE_PAL;
44291112a6fSMaxime Ripard 		break;
44391112a6fSMaxime Ripard 
44491112a6fSMaxime Ripard 	case DRM_MODE_TV_MODE_PAL_M:
44591112a6fSMaxime Ripard 		*val = VC4_VEC_TV_MODE_PAL_M;
44691112a6fSMaxime Ripard 		break;
44791112a6fSMaxime Ripard 
44827572793SMateusz Kwiatkowski 	case DRM_MODE_TV_MODE_PAL_N:
44927572793SMateusz Kwiatkowski 		*val = VC4_VEC_TV_MODE_PAL_N;
45027572793SMateusz Kwiatkowski 		break;
45127572793SMateusz Kwiatkowski 
45227572793SMateusz Kwiatkowski 	case DRM_MODE_TV_MODE_SECAM:
45327572793SMateusz Kwiatkowski 		*val = VC4_VEC_TV_MODE_SECAM;
45427572793SMateusz Kwiatkowski 		break;
45527572793SMateusz Kwiatkowski 
45691112a6fSMaxime Ripard 	default:
45791112a6fSMaxime Ripard 		return -EINVAL;
45891112a6fSMaxime Ripard 	}
45991112a6fSMaxime Ripard 
46091112a6fSMaxime Ripard 	return 0;
461e4b81f8cSBoris Brezillon }
462e4b81f8cSBoris Brezillon 
463e4b81f8cSBoris Brezillon static const struct drm_connector_funcs vc4_vec_connector_funcs = {
464e4b81f8cSBoris Brezillon 	.detect = vc4_vec_connector_detect,
465e4b81f8cSBoris Brezillon 	.fill_modes = drm_helper_probe_single_connector_modes,
466c104b231SMaxime Ripard 	.reset = vc4_vec_connector_reset,
467e4b81f8cSBoris Brezillon 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
468e4b81f8cSBoris Brezillon 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
46991112a6fSMaxime Ripard 	.atomic_get_property = vc4_vec_connector_get_property,
47091112a6fSMaxime Ripard 	.atomic_set_property = vc4_vec_connector_set_property,
471e4b81f8cSBoris Brezillon };
472e4b81f8cSBoris Brezillon 
473e4b81f8cSBoris Brezillon static const struct drm_connector_helper_funcs vc4_vec_connector_helper_funcs = {
47491112a6fSMaxime Ripard 	.atomic_check = drm_atomic_helper_connector_tv_check,
47591112a6fSMaxime Ripard 	.get_modes = drm_connector_helper_tv_get_modes,
476e4b81f8cSBoris Brezillon };
477e4b81f8cSBoris Brezillon 
vc4_vec_connector_init(struct drm_device * dev,struct vc4_vec * vec)4789780315bSMaxime Ripard static int vc4_vec_connector_init(struct drm_device *dev, struct vc4_vec *vec)
479e4b81f8cSBoris Brezillon {
4809780315bSMaxime Ripard 	struct drm_connector *connector = &vec->connector;
48191112a6fSMaxime Ripard 	struct drm_property *prop;
482881f6d94SMaxime Ripard 	int ret;
483e4b81f8cSBoris Brezillon 
484e4b81f8cSBoris Brezillon 	connector->interlace_allowed = true;
485e4b81f8cSBoris Brezillon 
486881f6d94SMaxime Ripard 	ret = drmm_connector_init(dev, connector, &vc4_vec_connector_funcs,
487881f6d94SMaxime Ripard 				 DRM_MODE_CONNECTOR_Composite, NULL);
488881f6d94SMaxime Ripard 	if (ret)
489881f6d94SMaxime Ripard 		return ret;
490e4b81f8cSBoris Brezillon 
491e4b81f8cSBoris Brezillon 	drm_connector_helper_add(connector, &vc4_vec_connector_helper_funcs);
492e4b81f8cSBoris Brezillon 
493e4b81f8cSBoris Brezillon 	drm_object_attach_property(&connector->base,
49491112a6fSMaxime Ripard 				   dev->mode_config.tv_mode_property,
49591112a6fSMaxime Ripard 				   DRM_MODE_TV_MODE_NTSC);
49691112a6fSMaxime Ripard 
49791112a6fSMaxime Ripard 	prop = drm_property_create_enum(dev, 0, "mode",
49891112a6fSMaxime Ripard 					legacy_tv_mode_names,
49991112a6fSMaxime Ripard 					ARRAY_SIZE(legacy_tv_mode_names));
50091112a6fSMaxime Ripard 	if (!prop)
50191112a6fSMaxime Ripard 		return -ENOMEM;
50291112a6fSMaxime Ripard 	vec->legacy_tv_mode_property = prop;
50391112a6fSMaxime Ripard 
50491112a6fSMaxime Ripard 	drm_object_attach_property(&connector->base, prop, VC4_VEC_TV_MODE_NTSC);
505e4b81f8cSBoris Brezillon 
5069780315bSMaxime Ripard 	drm_connector_attach_encoder(connector, &vec->encoder.base);
507e4b81f8cSBoris Brezillon 
5089780315bSMaxime Ripard 	return 0;
509e4b81f8cSBoris Brezillon }
510e4b81f8cSBoris Brezillon 
vc4_vec_encoder_disable(struct drm_encoder * encoder,struct drm_atomic_state * state)511336f29e0SMaxime Ripard static void vc4_vec_encoder_disable(struct drm_encoder *encoder,
512336f29e0SMaxime Ripard 				    struct drm_atomic_state *state)
513e4b81f8cSBoris Brezillon {
514f0601ef8SMaxime Ripard 	struct drm_device *drm = encoder->dev;
5159780315bSMaxime Ripard 	struct vc4_vec *vec = encoder_to_vc4_vec(encoder);
516f0601ef8SMaxime Ripard 	int idx, ret;
517f0601ef8SMaxime Ripard 
518f0601ef8SMaxime Ripard 	if (!drm_dev_enter(drm, &idx))
519f0601ef8SMaxime Ripard 		return;
520e4b81f8cSBoris Brezillon 
521e4b81f8cSBoris Brezillon 	VEC_WRITE(VEC_CFG, 0);
522e4b81f8cSBoris Brezillon 	VEC_WRITE(VEC_DAC_MISC,
523e4b81f8cSBoris Brezillon 		  VEC_DAC_MISC_VCD_PWRDN |
524e4b81f8cSBoris Brezillon 		  VEC_DAC_MISC_BIAS_PWRDN |
525e4b81f8cSBoris Brezillon 		  VEC_DAC_MISC_DAC_PWRDN |
526e4b81f8cSBoris Brezillon 		  VEC_DAC_MISC_LDO_PWRDN);
527e4b81f8cSBoris Brezillon 
528e4b81f8cSBoris Brezillon 	clk_disable_unprepare(vec->clock);
529e4b81f8cSBoris Brezillon 
530e4b81f8cSBoris Brezillon 	ret = pm_runtime_put(&vec->pdev->dev);
531e4b81f8cSBoris Brezillon 	if (ret < 0) {
532e4b81f8cSBoris Brezillon 		DRM_ERROR("Failed to release power domain: %d\n", ret);
533f0601ef8SMaxime Ripard 		goto err_dev_exit;
534e4b81f8cSBoris Brezillon 	}
535f0601ef8SMaxime Ripard 
536f0601ef8SMaxime Ripard 	drm_dev_exit(idx);
537f0601ef8SMaxime Ripard 	return;
538f0601ef8SMaxime Ripard 
539f0601ef8SMaxime Ripard err_dev_exit:
540f0601ef8SMaxime Ripard 	drm_dev_exit(idx);
541e4b81f8cSBoris Brezillon }
542e4b81f8cSBoris Brezillon 
vc4_vec_encoder_enable(struct drm_encoder * encoder,struct drm_atomic_state * state)543336f29e0SMaxime Ripard static void vc4_vec_encoder_enable(struct drm_encoder *encoder,
544336f29e0SMaxime Ripard 				   struct drm_atomic_state *state)
545e4b81f8cSBoris Brezillon {
546f0601ef8SMaxime Ripard 	struct drm_device *drm = encoder->dev;
5479780315bSMaxime Ripard 	struct vc4_vec *vec = encoder_to_vc4_vec(encoder);
548296674b9SMateusz Kwiatkowski 	struct drm_connector *connector = &vec->connector;
549296674b9SMateusz Kwiatkowski 	struct drm_connector_state *conn_state =
550296674b9SMateusz Kwiatkowski 		drm_atomic_get_new_connector_state(state, connector);
55127572793SMateusz Kwiatkowski 	struct drm_display_mode *adjusted_mode =
55227572793SMateusz Kwiatkowski 		&encoder->crtc->state->adjusted_mode;
55391112a6fSMaxime Ripard 	const struct vc4_vec_tv_mode *tv_mode;
554f0601ef8SMaxime Ripard 	int idx, ret;
555f0601ef8SMaxime Ripard 
556f0601ef8SMaxime Ripard 	if (!drm_dev_enter(drm, &idx))
557f0601ef8SMaxime Ripard 		return;
558e4b81f8cSBoris Brezillon 
55927572793SMateusz Kwiatkowski 	tv_mode = vc4_vec_tv_mode_lookup(conn_state->tv.mode,
56027572793SMateusz Kwiatkowski 					 adjusted_mode->htotal);
56191112a6fSMaxime Ripard 	if (!tv_mode)
56291112a6fSMaxime Ripard 		goto err_dev_exit;
56391112a6fSMaxime Ripard 
5640ae41323SShang XiaoJing 	ret = pm_runtime_resume_and_get(&vec->pdev->dev);
565e4b81f8cSBoris Brezillon 	if (ret < 0) {
566e4b81f8cSBoris Brezillon 		DRM_ERROR("Failed to retain power domain: %d\n", ret);
567f0601ef8SMaxime Ripard 		goto err_dev_exit;
568e4b81f8cSBoris Brezillon 	}
569e4b81f8cSBoris Brezillon 
570e4b81f8cSBoris Brezillon 	/*
571e4b81f8cSBoris Brezillon 	 * We need to set the clock rate each time we enable the encoder
572e4b81f8cSBoris Brezillon 	 * because there's a chance we share the same parent with the HDMI
573e4b81f8cSBoris Brezillon 	 * clock, and both drivers are requesting different rates.
574e4b81f8cSBoris Brezillon 	 * The good news is, these 2 encoders cannot be enabled at the same
575e4b81f8cSBoris Brezillon 	 * time, thus preventing incompatible rate requests.
576e4b81f8cSBoris Brezillon 	 */
577e4b81f8cSBoris Brezillon 	ret = clk_set_rate(vec->clock, 108000000);
578e4b81f8cSBoris Brezillon 	if (ret) {
579e4b81f8cSBoris Brezillon 		DRM_ERROR("Failed to set clock rate: %d\n", ret);
580f0601ef8SMaxime Ripard 		goto err_put_runtime_pm;
581e4b81f8cSBoris Brezillon 	}
582e4b81f8cSBoris Brezillon 
583e4b81f8cSBoris Brezillon 	ret = clk_prepare_enable(vec->clock);
584e4b81f8cSBoris Brezillon 	if (ret) {
585e4b81f8cSBoris Brezillon 		DRM_ERROR("Failed to turn on core clock: %d\n", ret);
586f0601ef8SMaxime Ripard 		goto err_put_runtime_pm;
587e4b81f8cSBoris Brezillon 	}
588e4b81f8cSBoris Brezillon 
589e4b81f8cSBoris Brezillon 	/* Reset the different blocks */
590e4b81f8cSBoris Brezillon 	VEC_WRITE(VEC_WSE_RESET, 1);
591e4b81f8cSBoris Brezillon 	VEC_WRITE(VEC_SOFT_RESET, 1);
592e4b81f8cSBoris Brezillon 
593e4b81f8cSBoris Brezillon 	/* Disable the CGSM-A and WSE blocks */
594e4b81f8cSBoris Brezillon 	VEC_WRITE(VEC_WSE_CONTROL, 0);
595e4b81f8cSBoris Brezillon 
596e4b81f8cSBoris Brezillon 	/* Write config common to all modes. */
597e4b81f8cSBoris Brezillon 
598e4b81f8cSBoris Brezillon 	/*
599e4b81f8cSBoris Brezillon 	 * Color subcarrier phase: phase = 360 * SCHPH / 256.
600e4b81f8cSBoris Brezillon 	 * 0x28 <=> 39.375 deg.
601e4b81f8cSBoris Brezillon 	 */
602e4b81f8cSBoris Brezillon 	VEC_WRITE(VEC_SCHPH, 0x28);
603e4b81f8cSBoris Brezillon 
604e4b81f8cSBoris Brezillon 	/*
605e4b81f8cSBoris Brezillon 	 * Reset to default values.
606e4b81f8cSBoris Brezillon 	 */
607e4b81f8cSBoris Brezillon 	VEC_WRITE(VEC_CLMP0_START, 0xac);
608e4b81f8cSBoris Brezillon 	VEC_WRITE(VEC_CLMP0_END, 0xec);
609e4b81f8cSBoris Brezillon 	VEC_WRITE(VEC_CONFIG2,
61071c541ebSMateusz Kwiatkowski 		  VEC_CONFIG2_UV_DIG_DIS |
61171c541ebSMateusz Kwiatkowski 		  VEC_CONFIG2_RGB_DIG_DIS |
61271c541ebSMateusz Kwiatkowski 		  ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ? 0 : VEC_CONFIG2_PROG_SCAN));
613e4b81f8cSBoris Brezillon 	VEC_WRITE(VEC_CONFIG3, VEC_CONFIG3_HORIZ_LEN_STD);
614a122d70bSMateusz Kwiatkowski 	VEC_WRITE(VEC_DAC_CONFIG, vec->variant->dac_config);
615e4b81f8cSBoris Brezillon 
616e4b81f8cSBoris Brezillon 	/* Mask all interrupts. */
617e4b81f8cSBoris Brezillon 	VEC_WRITE(VEC_MASK0, 0);
618e4b81f8cSBoris Brezillon 
61938baec94SMateusz Kwiatkowski 	VEC_WRITE(VEC_CONFIG0, tv_mode->config0);
62038baec94SMateusz Kwiatkowski 	VEC_WRITE(VEC_CONFIG1, tv_mode->config1);
62138baec94SMateusz Kwiatkowski 
62238baec94SMateusz Kwiatkowski 	if (tv_mode->custom_freq) {
62338baec94SMateusz Kwiatkowski 		VEC_WRITE(VEC_FREQ3_2,
62438baec94SMateusz Kwiatkowski 			  (tv_mode->custom_freq >> 16) & 0xffff);
62538baec94SMateusz Kwiatkowski 		VEC_WRITE(VEC_FREQ1_0,
62638baec94SMateusz Kwiatkowski 			  tv_mode->custom_freq & 0xffff);
62738baec94SMateusz Kwiatkowski 	}
628e4b81f8cSBoris Brezillon 
629e4b81f8cSBoris Brezillon 	VEC_WRITE(VEC_DAC_MISC,
630e4b81f8cSBoris Brezillon 		  VEC_DAC_MISC_VID_ACT | VEC_DAC_MISC_DAC_RST_N);
631e4b81f8cSBoris Brezillon 	VEC_WRITE(VEC_CFG, VEC_CFG_VEC_EN);
632f0601ef8SMaxime Ripard 
633f0601ef8SMaxime Ripard 	drm_dev_exit(idx);
634f0601ef8SMaxime Ripard 	return;
635f0601ef8SMaxime Ripard 
636f0601ef8SMaxime Ripard err_put_runtime_pm:
637f0601ef8SMaxime Ripard 	pm_runtime_put(&vec->pdev->dev);
638f0601ef8SMaxime Ripard err_dev_exit:
639f0601ef8SMaxime Ripard 	drm_dev_exit(idx);
640e4b81f8cSBoris Brezillon }
641e4b81f8cSBoris Brezillon 
vc4_vec_encoder_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)642e4b81f8cSBoris Brezillon static int vc4_vec_encoder_atomic_check(struct drm_encoder *encoder,
643e4b81f8cSBoris Brezillon 					struct drm_crtc_state *crtc_state,
644e4b81f8cSBoris Brezillon 					struct drm_connector_state *conn_state)
645e4b81f8cSBoris Brezillon {
646b5da40afSMateusz Kwiatkowski 	const struct drm_display_mode *mode = &crtc_state->adjusted_mode;
64791112a6fSMaxime Ripard 	const struct vc4_vec_tv_mode *tv_mode;
648e4b81f8cSBoris Brezillon 
64991112a6fSMaxime Ripard 	tv_mode = vc4_vec_tv_mode_lookup(conn_state->tv.mode, mode->htotal);
65091112a6fSMaxime Ripard 	if (!tv_mode)
651e4b81f8cSBoris Brezillon 		return -EINVAL;
652e4b81f8cSBoris Brezillon 
653b5da40afSMateusz Kwiatkowski 	if (mode->crtc_hdisplay % 4)
654b5da40afSMateusz Kwiatkowski 		return -EINVAL;
655b5da40afSMateusz Kwiatkowski 
656b5da40afSMateusz Kwiatkowski 	if (!(mode->crtc_hsync_end - mode->crtc_hsync_start))
657b5da40afSMateusz Kwiatkowski 		return -EINVAL;
658b5da40afSMateusz Kwiatkowski 
659b5da40afSMateusz Kwiatkowski 	switch (mode->htotal) {
660b5da40afSMateusz Kwiatkowski 	/* NTSC */
661b5da40afSMateusz Kwiatkowski 	case 858:
662b5da40afSMateusz Kwiatkowski 		if (mode->crtc_vtotal > 262)
663b5da40afSMateusz Kwiatkowski 			return -EINVAL;
664b5da40afSMateusz Kwiatkowski 
665b5da40afSMateusz Kwiatkowski 		if (mode->crtc_vdisplay < 1 || mode->crtc_vdisplay > 253)
666b5da40afSMateusz Kwiatkowski 			return -EINVAL;
667b5da40afSMateusz Kwiatkowski 
668b5da40afSMateusz Kwiatkowski 		if (!(mode->crtc_vsync_start - mode->crtc_vdisplay))
669b5da40afSMateusz Kwiatkowski 			return -EINVAL;
670b5da40afSMateusz Kwiatkowski 
671b5da40afSMateusz Kwiatkowski 		if ((mode->crtc_vsync_end - mode->crtc_vsync_start) != 3)
672b5da40afSMateusz Kwiatkowski 			return -EINVAL;
673b5da40afSMateusz Kwiatkowski 
674b5da40afSMateusz Kwiatkowski 		if ((mode->crtc_vtotal - mode->crtc_vsync_end) < 4)
675b5da40afSMateusz Kwiatkowski 			return -EINVAL;
676b5da40afSMateusz Kwiatkowski 
677b5da40afSMateusz Kwiatkowski 		break;
678b5da40afSMateusz Kwiatkowski 
679b5da40afSMateusz Kwiatkowski 	/* PAL/SECAM */
680b5da40afSMateusz Kwiatkowski 	case 864:
681b5da40afSMateusz Kwiatkowski 		if (mode->crtc_vtotal > 312)
682b5da40afSMateusz Kwiatkowski 			return -EINVAL;
683b5da40afSMateusz Kwiatkowski 
684b5da40afSMateusz Kwiatkowski 		if (mode->crtc_vdisplay < 1 || mode->crtc_vdisplay > 305)
685b5da40afSMateusz Kwiatkowski 			return -EINVAL;
686b5da40afSMateusz Kwiatkowski 
687b5da40afSMateusz Kwiatkowski 		if (!(mode->crtc_vsync_start - mode->crtc_vdisplay))
688b5da40afSMateusz Kwiatkowski 			return -EINVAL;
689b5da40afSMateusz Kwiatkowski 
690b5da40afSMateusz Kwiatkowski 		if ((mode->crtc_vsync_end - mode->crtc_vsync_start) != 3)
691b5da40afSMateusz Kwiatkowski 			return -EINVAL;
692b5da40afSMateusz Kwiatkowski 
693b5da40afSMateusz Kwiatkowski 		if ((mode->crtc_vtotal - mode->crtc_vsync_end) < 2)
694b5da40afSMateusz Kwiatkowski 			return -EINVAL;
695b5da40afSMateusz Kwiatkowski 
696b5da40afSMateusz Kwiatkowski 		break;
697b5da40afSMateusz Kwiatkowski 
698b5da40afSMateusz Kwiatkowski 	default:
699b5da40afSMateusz Kwiatkowski 		return -EINVAL;
700b5da40afSMateusz Kwiatkowski 	}
701b5da40afSMateusz Kwiatkowski 
702e4b81f8cSBoris Brezillon 	return 0;
703e4b81f8cSBoris Brezillon }
704e4b81f8cSBoris Brezillon 
705e4b81f8cSBoris Brezillon static const struct drm_encoder_helper_funcs vc4_vec_encoder_helper_funcs = {
706e4b81f8cSBoris Brezillon 	.atomic_check = vc4_vec_encoder_atomic_check,
707336f29e0SMaxime Ripard 	.atomic_disable = vc4_vec_encoder_disable,
708336f29e0SMaxime Ripard 	.atomic_enable = vc4_vec_encoder_enable,
709e4b81f8cSBoris Brezillon };
710e4b81f8cSBoris Brezillon 
vc4_vec_late_register(struct drm_encoder * encoder)711445b287eSMaxime Ripard static int vc4_vec_late_register(struct drm_encoder *encoder)
712445b287eSMaxime Ripard {
713445b287eSMaxime Ripard 	struct drm_device *drm = encoder->dev;
714445b287eSMaxime Ripard 	struct vc4_vec *vec = encoder_to_vc4_vec(encoder);
715445b287eSMaxime Ripard 
716f2ede40eSMaíra Canal 	vc4_debugfs_add_regset32(drm, "vec_regs", &vec->regset);
717445b287eSMaxime Ripard 
718445b287eSMaxime Ripard 	return 0;
719445b287eSMaxime Ripard }
720445b287eSMaxime Ripard 
721445b287eSMaxime Ripard static const struct drm_encoder_funcs vc4_vec_encoder_funcs = {
722445b287eSMaxime Ripard 	.late_register = vc4_vec_late_register,
723445b287eSMaxime Ripard };
724445b287eSMaxime Ripard 
725a122d70bSMateusz Kwiatkowski static const struct vc4_vec_variant bcm2835_vec_variant = {
726a122d70bSMateusz Kwiatkowski 	.dac_config = VEC_DAC_CONFIG_DAC_CTRL(0xc) |
727a122d70bSMateusz Kwiatkowski 		      VEC_DAC_CONFIG_DRIVER_CTRL(0xc) |
728a122d70bSMateusz Kwiatkowski 		      VEC_DAC_CONFIG_LDO_BIAS_CTRL(0x46)
729a122d70bSMateusz Kwiatkowski };
730a122d70bSMateusz Kwiatkowski 
731a122d70bSMateusz Kwiatkowski static const struct vc4_vec_variant bcm2711_vec_variant = {
732a122d70bSMateusz Kwiatkowski 	.dac_config = VEC_DAC_CONFIG_DAC_CTRL(0x0) |
733a122d70bSMateusz Kwiatkowski 		      VEC_DAC_CONFIG_DRIVER_CTRL(0x80) |
734a122d70bSMateusz Kwiatkowski 		      VEC_DAC_CONFIG_LDO_BIAS_CTRL(0x61)
735a122d70bSMateusz Kwiatkowski };
736a122d70bSMateusz Kwiatkowski 
737e4b81f8cSBoris Brezillon static const struct of_device_id vc4_vec_dt_match[] = {
738a122d70bSMateusz Kwiatkowski 	{ .compatible = "brcm,bcm2835-vec", .data = &bcm2835_vec_variant },
739a122d70bSMateusz Kwiatkowski 	{ .compatible = "brcm,bcm2711-vec", .data = &bcm2711_vec_variant },
740e4b81f8cSBoris Brezillon 	{ /* sentinel */ },
741e4b81f8cSBoris Brezillon };
742e4b81f8cSBoris Brezillon 
vc4_vec_bind(struct device * dev,struct device * master,void * data)743e4b81f8cSBoris Brezillon static int vc4_vec_bind(struct device *dev, struct device *master, void *data)
744e4b81f8cSBoris Brezillon {
745e4b81f8cSBoris Brezillon 	struct platform_device *pdev = to_platform_device(dev);
746e4b81f8cSBoris Brezillon 	struct drm_device *drm = dev_get_drvdata(master);
747e4b81f8cSBoris Brezillon 	struct vc4_vec *vec;
748e4b81f8cSBoris Brezillon 	int ret;
749e4b81f8cSBoris Brezillon 
75091112a6fSMaxime Ripard 	ret = drm_mode_create_tv_properties(drm,
75191112a6fSMaxime Ripard 					    BIT(DRM_MODE_TV_MODE_NTSC) |
75227572793SMateusz Kwiatkowski 					    BIT(DRM_MODE_TV_MODE_NTSC_443) |
75391112a6fSMaxime Ripard 					    BIT(DRM_MODE_TV_MODE_NTSC_J) |
75491112a6fSMaxime Ripard 					    BIT(DRM_MODE_TV_MODE_PAL) |
75527572793SMateusz Kwiatkowski 					    BIT(DRM_MODE_TV_MODE_PAL_M) |
75627572793SMateusz Kwiatkowski 					    BIT(DRM_MODE_TV_MODE_PAL_N) |
75727572793SMateusz Kwiatkowski 					    BIT(DRM_MODE_TV_MODE_SECAM));
758e4b81f8cSBoris Brezillon 	if (ret)
759e4b81f8cSBoris Brezillon 		return ret;
760e4b81f8cSBoris Brezillon 
761fe7289e2SMaxime Ripard 	vec = drmm_kzalloc(drm, sizeof(*vec), GFP_KERNEL);
762e4b81f8cSBoris Brezillon 	if (!vec)
763e4b81f8cSBoris Brezillon 		return -ENOMEM;
764e4b81f8cSBoris Brezillon 
7659780315bSMaxime Ripard 	vec->encoder.type = VC4_ENCODER_TYPE_VEC;
766e4b81f8cSBoris Brezillon 	vec->pdev = pdev;
767a122d70bSMateusz Kwiatkowski 	vec->variant = (const struct vc4_vec_variant *)
768a122d70bSMateusz Kwiatkowski 		of_device_get_match_data(dev);
769e4b81f8cSBoris Brezillon 	vec->regs = vc4_ioremap_regs(pdev, 0);
770e4b81f8cSBoris Brezillon 	if (IS_ERR(vec->regs))
771e4b81f8cSBoris Brezillon 		return PTR_ERR(vec->regs);
7723051719aSEric Anholt 	vec->regset.base = vec->regs;
7733051719aSEric Anholt 	vec->regset.regs = vec_regs;
7743051719aSEric Anholt 	vec->regset.nregs = ARRAY_SIZE(vec_regs);
775e4b81f8cSBoris Brezillon 
776e4b81f8cSBoris Brezillon 	vec->clock = devm_clk_get(dev, NULL);
777e4b81f8cSBoris Brezillon 	if (IS_ERR(vec->clock)) {
778e4b81f8cSBoris Brezillon 		ret = PTR_ERR(vec->clock);
779e4b81f8cSBoris Brezillon 		if (ret != -EPROBE_DEFER)
780e4b81f8cSBoris Brezillon 			DRM_ERROR("Failed to get clock: %d\n", ret);
781e4b81f8cSBoris Brezillon 		return ret;
782e4b81f8cSBoris Brezillon 	}
783e4b81f8cSBoris Brezillon 
7844e06fd9cSMaxime Ripard 	ret = devm_pm_runtime_enable(dev);
7854e06fd9cSMaxime Ripard 	if (ret)
7864e06fd9cSMaxime Ripard 		return ret;
787e4b81f8cSBoris Brezillon 
788c62f432fSMaxime Ripard 	ret = drmm_encoder_init(drm, &vec->encoder.base,
789445b287eSMaxime Ripard 				&vc4_vec_encoder_funcs,
790c62f432fSMaxime Ripard 				DRM_MODE_ENCODER_TVDAC,
791c62f432fSMaxime Ripard 				NULL);
792c62f432fSMaxime Ripard 	if (ret)
7934e06fd9cSMaxime Ripard 		return ret;
794c62f432fSMaxime Ripard 
7959780315bSMaxime Ripard 	drm_encoder_helper_add(&vec->encoder.base, &vc4_vec_encoder_helper_funcs);
796e4b81f8cSBoris Brezillon 
7979780315bSMaxime Ripard 	ret = vc4_vec_connector_init(drm, vec);
7989780315bSMaxime Ripard 	if (ret)
7994e06fd9cSMaxime Ripard 		return ret;
800e4b81f8cSBoris Brezillon 
801e4b81f8cSBoris Brezillon 	dev_set_drvdata(dev, vec);
802e4b81f8cSBoris Brezillon 
803e4b81f8cSBoris Brezillon 	return 0;
804e4b81f8cSBoris Brezillon }
805e4b81f8cSBoris Brezillon 
806e4b81f8cSBoris Brezillon static const struct component_ops vc4_vec_ops = {
807e4b81f8cSBoris Brezillon 	.bind   = vc4_vec_bind,
808e4b81f8cSBoris Brezillon };
809e4b81f8cSBoris Brezillon 
vc4_vec_dev_probe(struct platform_device * pdev)810e4b81f8cSBoris Brezillon static int vc4_vec_dev_probe(struct platform_device *pdev)
811e4b81f8cSBoris Brezillon {
812e4b81f8cSBoris Brezillon 	return component_add(&pdev->dev, &vc4_vec_ops);
813e4b81f8cSBoris Brezillon }
814e4b81f8cSBoris Brezillon 
vc4_vec_dev_remove(struct platform_device * pdev)8151ed54a19SUwe Kleine-König static void vc4_vec_dev_remove(struct platform_device *pdev)
816e4b81f8cSBoris Brezillon {
817e4b81f8cSBoris Brezillon 	component_del(&pdev->dev, &vc4_vec_ops);
818e4b81f8cSBoris Brezillon }
819e4b81f8cSBoris Brezillon 
820e4b81f8cSBoris Brezillon struct platform_driver vc4_vec_driver = {
821e4b81f8cSBoris Brezillon 	.probe = vc4_vec_dev_probe,
8221ed54a19SUwe Kleine-König 	.remove_new = vc4_vec_dev_remove,
823e4b81f8cSBoris Brezillon 	.driver = {
824e4b81f8cSBoris Brezillon 		.name = "vc4_vec",
825e4b81f8cSBoris Brezillon 		.of_match_table = vc4_vec_dt_match,
826e4b81f8cSBoris Brezillon 	},
827e4b81f8cSBoris Brezillon };
828