xref: /openbmc/linux/drivers/gpu/drm/v3d/v3d_gem.c (revision ee30840ba3baa0bad0ce70905f89942b66d5e0f9)
157692c94SEric Anholt // SPDX-License-Identifier: GPL-2.0+
257692c94SEric Anholt /* Copyright (C) 2014-2018 Broadcom */
357692c94SEric Anholt 
4220989e7SSam Ravnborg #include <linux/device.h>
5220989e7SSam Ravnborg #include <linux/dma-mapping.h>
6220989e7SSam Ravnborg #include <linux/io.h>
757692c94SEric Anholt #include <linux/module.h>
857692c94SEric Anholt #include <linux/platform_device.h>
957692c94SEric Anholt #include <linux/pm_runtime.h>
10eea9b97bSEric Anholt #include <linux/reset.h>
1157692c94SEric Anholt #include <linux/sched/signal.h>
12220989e7SSam Ravnborg #include <linux/uaccess.h>
1357692c94SEric Anholt 
14220989e7SSam Ravnborg #include <drm/drm_syncobj.h>
15220989e7SSam Ravnborg #include <uapi/drm/v3d_drm.h>
16220989e7SSam Ravnborg 
1757692c94SEric Anholt #include "v3d_drv.h"
1857692c94SEric Anholt #include "v3d_regs.h"
1957692c94SEric Anholt #include "v3d_trace.h"
2057692c94SEric Anholt 
2157692c94SEric Anholt static void
2257692c94SEric Anholt v3d_init_core(struct v3d_dev *v3d, int core)
2357692c94SEric Anholt {
2457692c94SEric Anholt 	/* Set OVRTMUOUT, which means that the texture sampler uniform
2557692c94SEric Anholt 	 * configuration's tmu output type field is used, instead of
2657692c94SEric Anholt 	 * using the hardware default behavior based on the texture
2757692c94SEric Anholt 	 * type.  If you want the default behavior, you can still put
2857692c94SEric Anholt 	 * "2" in the indirect texture state's output_type field.
2957692c94SEric Anholt 	 */
30a7dde1b7SEric Anholt 	if (v3d->ver < 40)
3157692c94SEric Anholt 		V3D_CORE_WRITE(core, V3D_CTL_MISCCFG, V3D_MISCCFG_OVRTMUOUT);
3257692c94SEric Anholt 
3357692c94SEric Anholt 	/* Whenever we flush the L2T cache, we always want to flush
3457692c94SEric Anholt 	 * the whole thing.
3557692c94SEric Anholt 	 */
3657692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TFLSTA, 0);
3757692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TFLEND, ~0);
3857692c94SEric Anholt }
3957692c94SEric Anholt 
4057692c94SEric Anholt /* Sets invariant state for the HW. */
4157692c94SEric Anholt static void
4257692c94SEric Anholt v3d_init_hw_state(struct v3d_dev *v3d)
4357692c94SEric Anholt {
4457692c94SEric Anholt 	v3d_init_core(v3d, 0);
4557692c94SEric Anholt }
4657692c94SEric Anholt 
4757692c94SEric Anholt static void
4857692c94SEric Anholt v3d_idle_axi(struct v3d_dev *v3d, int core)
4957692c94SEric Anholt {
5057692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_GMP_CFG, V3D_GMP_CFG_STOP_REQ);
5157692c94SEric Anholt 
5257692c94SEric Anholt 	if (wait_for((V3D_CORE_READ(core, V3D_GMP_STATUS) &
5357692c94SEric Anholt 		      (V3D_GMP_STATUS_RD_COUNT_MASK |
5457692c94SEric Anholt 		       V3D_GMP_STATUS_WR_COUNT_MASK |
5557692c94SEric Anholt 		       V3D_GMP_STATUS_CFG_BUSY)) == 0, 100)) {
5657692c94SEric Anholt 		DRM_ERROR("Failed to wait for safe GMP shutdown\n");
5757692c94SEric Anholt 	}
5857692c94SEric Anholt }
5957692c94SEric Anholt 
6057692c94SEric Anholt static void
6157692c94SEric Anholt v3d_idle_gca(struct v3d_dev *v3d)
6257692c94SEric Anholt {
6357692c94SEric Anholt 	if (v3d->ver >= 41)
6457692c94SEric Anholt 		return;
6557692c94SEric Anholt 
6657692c94SEric Anholt 	V3D_GCA_WRITE(V3D_GCA_SAFE_SHUTDOWN, V3D_GCA_SAFE_SHUTDOWN_EN);
6757692c94SEric Anholt 
6857692c94SEric Anholt 	if (wait_for((V3D_GCA_READ(V3D_GCA_SAFE_SHUTDOWN_ACK) &
6957692c94SEric Anholt 		      V3D_GCA_SAFE_SHUTDOWN_ACK_ACKED) ==
7057692c94SEric Anholt 		     V3D_GCA_SAFE_SHUTDOWN_ACK_ACKED, 100)) {
7157692c94SEric Anholt 		DRM_ERROR("Failed to wait for safe GCA shutdown\n");
7257692c94SEric Anholt 	}
7357692c94SEric Anholt }
7457692c94SEric Anholt 
7557692c94SEric Anholt static void
76eea9b97bSEric Anholt v3d_reset_by_bridge(struct v3d_dev *v3d)
7757692c94SEric Anholt {
7857692c94SEric Anholt 	int version = V3D_BRIDGE_READ(V3D_TOP_GR_BRIDGE_REVISION);
7957692c94SEric Anholt 
8057692c94SEric Anholt 	if (V3D_GET_FIELD(version, V3D_TOP_GR_BRIDGE_MAJOR) == 2) {
8157692c94SEric Anholt 		V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_0,
8257692c94SEric Anholt 				 V3D_TOP_GR_BRIDGE_SW_INIT_0_V3D_CLK_108_SW_INIT);
8357692c94SEric Anholt 		V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_0, 0);
8457692c94SEric Anholt 
8557692c94SEric Anholt 		/* GFXH-1383: The SW_INIT may cause a stray write to address 0
8657692c94SEric Anholt 		 * of the unit, so reset it to its power-on value here.
8757692c94SEric Anholt 		 */
8857692c94SEric Anholt 		V3D_WRITE(V3D_HUB_AXICFG, V3D_HUB_AXICFG_MAX_LEN_MASK);
8957692c94SEric Anholt 	} else {
9057692c94SEric Anholt 		WARN_ON_ONCE(V3D_GET_FIELD(version,
9157692c94SEric Anholt 					   V3D_TOP_GR_BRIDGE_MAJOR) != 7);
9257692c94SEric Anholt 		V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_1,
9357692c94SEric Anholt 				 V3D_TOP_GR_BRIDGE_SW_INIT_1_V3D_CLK_108_SW_INIT);
9457692c94SEric Anholt 		V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_1, 0);
9557692c94SEric Anholt 	}
96eea9b97bSEric Anholt }
97eea9b97bSEric Anholt 
98eea9b97bSEric Anholt static void
99eea9b97bSEric Anholt v3d_reset_v3d(struct v3d_dev *v3d)
100eea9b97bSEric Anholt {
101eea9b97bSEric Anholt 	if (v3d->reset)
102eea9b97bSEric Anholt 		reset_control_reset(v3d->reset);
103eea9b97bSEric Anholt 	else
104eea9b97bSEric Anholt 		v3d_reset_by_bridge(v3d);
10557692c94SEric Anholt 
10657692c94SEric Anholt 	v3d_init_hw_state(v3d);
10757692c94SEric Anholt }
10857692c94SEric Anholt 
10957692c94SEric Anholt void
11057692c94SEric Anholt v3d_reset(struct v3d_dev *v3d)
11157692c94SEric Anholt {
11257692c94SEric Anholt 	struct drm_device *dev = &v3d->drm;
11357692c94SEric Anholt 
1141ba9d7cbSEric Anholt 	DRM_DEV_ERROR(dev->dev, "Resetting GPU for hang.\n");
1151ba9d7cbSEric Anholt 	DRM_DEV_ERROR(dev->dev, "V3D_ERR_STAT: 0x%08x\n",
1161ba9d7cbSEric Anholt 		      V3D_CORE_READ(0, V3D_ERR_STAT));
11757692c94SEric Anholt 	trace_v3d_reset_begin(dev);
11857692c94SEric Anholt 
11957692c94SEric Anholt 	/* XXX: only needed for safe powerdown, not reset. */
12057692c94SEric Anholt 	if (false)
12157692c94SEric Anholt 		v3d_idle_axi(v3d, 0);
12257692c94SEric Anholt 
12357692c94SEric Anholt 	v3d_idle_gca(v3d);
12457692c94SEric Anholt 	v3d_reset_v3d(v3d);
12557692c94SEric Anholt 
12657692c94SEric Anholt 	v3d_mmu_set_page_table(v3d);
12757692c94SEric Anholt 	v3d_irq_reset(v3d);
12857692c94SEric Anholt 
12926a4dc29SJuan A. Suarez Romero 	v3d_perfmon_stop(v3d, v3d->active_perfmon, false);
13026a4dc29SJuan A. Suarez Romero 
13157692c94SEric Anholt 	trace_v3d_reset_end(dev);
13257692c94SEric Anholt }
13357692c94SEric Anholt 
13457692c94SEric Anholt static void
13557692c94SEric Anholt v3d_flush_l3(struct v3d_dev *v3d)
13657692c94SEric Anholt {
13757692c94SEric Anholt 	if (v3d->ver < 41) {
13857692c94SEric Anholt 		u32 gca_ctrl = V3D_GCA_READ(V3D_GCA_CACHE_CTRL);
13957692c94SEric Anholt 
14057692c94SEric Anholt 		V3D_GCA_WRITE(V3D_GCA_CACHE_CTRL,
14157692c94SEric Anholt 			      gca_ctrl | V3D_GCA_CACHE_CTRL_FLUSH);
14257692c94SEric Anholt 
14357692c94SEric Anholt 		if (v3d->ver < 33) {
14457692c94SEric Anholt 			V3D_GCA_WRITE(V3D_GCA_CACHE_CTRL,
14557692c94SEric Anholt 				      gca_ctrl & ~V3D_GCA_CACHE_CTRL_FLUSH);
14657692c94SEric Anholt 		}
14757692c94SEric Anholt 	}
14857692c94SEric Anholt }
14957692c94SEric Anholt 
1507b9d2fe4SEric Anholt /* Invalidates the (read-only) L2C cache.  This was the L2 cache for
1517b9d2fe4SEric Anholt  * uniforms and instructions on V3D 3.2.
1527b9d2fe4SEric Anholt  */
15357692c94SEric Anholt static void
1547b9d2fe4SEric Anholt v3d_invalidate_l2c(struct v3d_dev *v3d, int core)
15557692c94SEric Anholt {
1567b9d2fe4SEric Anholt 	if (v3d->ver > 32)
1577b9d2fe4SEric Anholt 		return;
1587b9d2fe4SEric Anholt 
15957692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2CACTL,
16057692c94SEric Anholt 		       V3D_L2CACTL_L2CCLR |
16157692c94SEric Anholt 		       V3D_L2CACTL_L2CENA);
16257692c94SEric Anholt }
16357692c94SEric Anholt 
16457692c94SEric Anholt /* Invalidates texture L2 cachelines */
16557692c94SEric Anholt static void
16657692c94SEric Anholt v3d_flush_l2t(struct v3d_dev *v3d, int core)
16757692c94SEric Anholt {
16851c1b6f9SEric Anholt 	/* While there is a busy bit (V3D_L2TCACTL_L2TFLS), we don't
16951c1b6f9SEric Anholt 	 * need to wait for completion before dispatching the job --
17051c1b6f9SEric Anholt 	 * L2T accesses will be stalled until the flush has completed.
171d223f98fSEric Anholt 	 * However, we do need to make sure we don't try to trigger a
172d223f98fSEric Anholt 	 * new flush while the L2_CLEAN queue is trying to
173d223f98fSEric Anholt 	 * synchronously clean after a job.
17451c1b6f9SEric Anholt 	 */
175d223f98fSEric Anholt 	mutex_lock(&v3d->cache_clean_lock);
17657692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL,
17757692c94SEric Anholt 		       V3D_L2TCACTL_L2TFLS |
17857692c94SEric Anholt 		       V3D_SET_FIELD(V3D_L2TCACTL_FLM_FLUSH, V3D_L2TCACTL_FLM));
179d223f98fSEric Anholt 	mutex_unlock(&v3d->cache_clean_lock);
180d223f98fSEric Anholt }
181d223f98fSEric Anholt 
182d223f98fSEric Anholt /* Cleans texture L1 and L2 cachelines (writing back dirty data).
183d223f98fSEric Anholt  *
184d223f98fSEric Anholt  * For cleaning, which happens from the CACHE_CLEAN queue after CSD has
185d223f98fSEric Anholt  * executed, we need to make sure that the clean is done before
186d223f98fSEric Anholt  * signaling job completion.  So, we synchronously wait before
187d223f98fSEric Anholt  * returning, and we make sure that L2 invalidates don't happen in the
188d223f98fSEric Anholt  * meantime to confuse our are-we-done checks.
189d223f98fSEric Anholt  */
190d223f98fSEric Anholt void
191d223f98fSEric Anholt v3d_clean_caches(struct v3d_dev *v3d)
192d223f98fSEric Anholt {
193d223f98fSEric Anholt 	struct drm_device *dev = &v3d->drm;
194d223f98fSEric Anholt 	int core = 0;
195d223f98fSEric Anholt 
196d223f98fSEric Anholt 	trace_v3d_cache_clean_begin(dev);
197d223f98fSEric Anholt 
198d223f98fSEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL, V3D_L2TCACTL_TMUWCF);
199d223f98fSEric Anholt 	if (wait_for(!(V3D_CORE_READ(core, V3D_CTL_L2TCACTL) &
200e4f86819SIago Toral Quiroga 		       V3D_L2TCACTL_TMUWCF), 100)) {
201e4f86819SIago Toral Quiroga 		DRM_ERROR("Timeout waiting for TMU write combiner flush\n");
202d223f98fSEric Anholt 	}
203d223f98fSEric Anholt 
204d223f98fSEric Anholt 	mutex_lock(&v3d->cache_clean_lock);
205d223f98fSEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL,
206d223f98fSEric Anholt 		       V3D_L2TCACTL_L2TFLS |
207d223f98fSEric Anholt 		       V3D_SET_FIELD(V3D_L2TCACTL_FLM_CLEAN, V3D_L2TCACTL_FLM));
208d223f98fSEric Anholt 
209d223f98fSEric Anholt 	if (wait_for(!(V3D_CORE_READ(core, V3D_CTL_L2TCACTL) &
210d223f98fSEric Anholt 		       V3D_L2TCACTL_L2TFLS), 100)) {
211d223f98fSEric Anholt 		DRM_ERROR("Timeout waiting for L2T clean\n");
212d223f98fSEric Anholt 	}
213d223f98fSEric Anholt 
214d223f98fSEric Anholt 	mutex_unlock(&v3d->cache_clean_lock);
215d223f98fSEric Anholt 
216d223f98fSEric Anholt 	trace_v3d_cache_clean_end(dev);
21757692c94SEric Anholt }
21857692c94SEric Anholt 
21957692c94SEric Anholt /* Invalidates the slice caches.  These are read-only caches. */
22057692c94SEric Anholt static void
22157692c94SEric Anholt v3d_invalidate_slices(struct v3d_dev *v3d, int core)
22257692c94SEric Anholt {
22357692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_SLCACTL,
22457692c94SEric Anholt 		       V3D_SET_FIELD(0xf, V3D_SLCACTL_TVCCS) |
22557692c94SEric Anholt 		       V3D_SET_FIELD(0xf, V3D_SLCACTL_TDCCS) |
22657692c94SEric Anholt 		       V3D_SET_FIELD(0xf, V3D_SLCACTL_UCC) |
22757692c94SEric Anholt 		       V3D_SET_FIELD(0xf, V3D_SLCACTL_ICC));
22857692c94SEric Anholt }
22957692c94SEric Anholt 
23057692c94SEric Anholt void
23157692c94SEric Anholt v3d_invalidate_caches(struct v3d_dev *v3d)
23257692c94SEric Anholt {
233aa5beec3SEric Anholt 	/* Invalidate the caches from the outside in.  That way if
234aa5beec3SEric Anholt 	 * another CL's concurrent use of nearby memory were to pull
235aa5beec3SEric Anholt 	 * an invalidated cacheline back in, we wouldn't leave stale
236aa5beec3SEric Anholt 	 * data in the inner cache.
237aa5beec3SEric Anholt 	 */
23857692c94SEric Anholt 	v3d_flush_l3(v3d);
2397b9d2fe4SEric Anholt 	v3d_invalidate_l2c(v3d, 0);
24057692c94SEric Anholt 	v3d_flush_l2t(v3d, 0);
241aa5beec3SEric Anholt 	v3d_invalidate_slices(v3d, 0);
24257692c94SEric Anholt }
24357692c94SEric Anholt 
24457692c94SEric Anholt /* Takes the reservation lock on all the BOs being referenced, so that
24557692c94SEric Anholt  * at queue submit time we can update the reservations.
24657692c94SEric Anholt  *
24757692c94SEric Anholt  * We don't lock the RCL the tile alloc/state BOs, or overflow memory
24857692c94SEric Anholt  * (all of which are on exec->unref_list).  They're entirely private
24957692c94SEric Anholt  * to v3d, so we don't attach dma-buf fences to them.
25057692c94SEric Anholt  */
25157692c94SEric Anholt static int
252dffa9b7aSEric Anholt v3d_lock_bo_reservations(struct v3d_job *job,
25357692c94SEric Anholt 			 struct ww_acquire_ctx *acquire_ctx)
25457692c94SEric Anholt {
25557692c94SEric Anholt 	int i, ret;
25657692c94SEric Anholt 
257dffa9b7aSEric Anholt 	ret = drm_gem_lock_reservations(job->bo, job->bo_count, acquire_ctx);
258c2b3e61aSEric Anholt 	if (ret)
25957692c94SEric Anholt 		return ret;
26057692c94SEric Anholt 
261dffa9b7aSEric Anholt 	for (i = 0; i < job->bo_count; i++) {
262da3208e8SDaniel Vetter 		ret = drm_sched_job_add_implicit_dependencies(&job->base,
263dffa9b7aSEric Anholt 							      job->bo[i], true);
264dffa9b7aSEric Anholt 		if (ret) {
265dffa9b7aSEric Anholt 			drm_gem_unlock_reservations(job->bo, job->bo_count,
266dffa9b7aSEric Anholt 						    acquire_ctx);
267dffa9b7aSEric Anholt 			return ret;
268dffa9b7aSEric Anholt 		}
269dffa9b7aSEric Anholt 	}
270dffa9b7aSEric Anholt 
27157692c94SEric Anholt 	return 0;
27257692c94SEric Anholt }
27357692c94SEric Anholt 
27457692c94SEric Anholt /**
275a783a09eSEric Anholt  * v3d_lookup_bos() - Sets up job->bo[] with the GEM objects
27657692c94SEric Anholt  * referenced by the job.
27757692c94SEric Anholt  * @dev: DRM device
27857692c94SEric Anholt  * @file_priv: DRM file for this fd
279a783a09eSEric Anholt  * @job: V3D job being set up
280e226878eSLee Jones  * @bo_handles: GEM handles
281e226878eSLee Jones  * @bo_count: Number of GEM handles passed in
28257692c94SEric Anholt  *
28357692c94SEric Anholt  * The command validator needs to reference BOs by their index within
28457692c94SEric Anholt  * the submitted job's BO list.  This does the validation of the job's
28557692c94SEric Anholt  * BO list and reference counting for the lifetime of the job.
28657692c94SEric Anholt  *
28757692c94SEric Anholt  * Note that this function doesn't need to unreference the BOs on
28857692c94SEric Anholt  * failure, because that will happen at v3d_exec_cleanup() time.
28957692c94SEric Anholt  */
29057692c94SEric Anholt static int
291a783a09eSEric Anholt v3d_lookup_bos(struct drm_device *dev,
29257692c94SEric Anholt 	       struct drm_file *file_priv,
293a783a09eSEric Anholt 	       struct v3d_job *job,
294a783a09eSEric Anholt 	       u64 bo_handles,
295a783a09eSEric Anholt 	       u32 bo_count)
29657692c94SEric Anholt {
29757692c94SEric Anholt 	u32 *handles;
29857692c94SEric Anholt 	int ret = 0;
29957692c94SEric Anholt 	int i;
30057692c94SEric Anholt 
301a783a09eSEric Anholt 	job->bo_count = bo_count;
30257692c94SEric Anholt 
303a783a09eSEric Anholt 	if (!job->bo_count) {
30457692c94SEric Anholt 		/* See comment on bo_index for why we have to check
30557692c94SEric Anholt 		 * this.
30657692c94SEric Anholt 		 */
30757692c94SEric Anholt 		DRM_DEBUG("Rendering requires BOs\n");
30857692c94SEric Anholt 		return -EINVAL;
30957692c94SEric Anholt 	}
31057692c94SEric Anholt 
311a783a09eSEric Anholt 	job->bo = kvmalloc_array(job->bo_count,
31257692c94SEric Anholt 				 sizeof(struct drm_gem_cma_object *),
31357692c94SEric Anholt 				 GFP_KERNEL | __GFP_ZERO);
314a783a09eSEric Anholt 	if (!job->bo) {
31557692c94SEric Anholt 		DRM_DEBUG("Failed to allocate validated BO pointers\n");
31657692c94SEric Anholt 		return -ENOMEM;
31757692c94SEric Anholt 	}
31857692c94SEric Anholt 
319a783a09eSEric Anholt 	handles = kvmalloc_array(job->bo_count, sizeof(u32), GFP_KERNEL);
32057692c94SEric Anholt 	if (!handles) {
32157692c94SEric Anholt 		ret = -ENOMEM;
32257692c94SEric Anholt 		DRM_DEBUG("Failed to allocate incoming GEM handles\n");
32357692c94SEric Anholt 		goto fail;
32457692c94SEric Anholt 	}
32557692c94SEric Anholt 
32657692c94SEric Anholt 	if (copy_from_user(handles,
327a783a09eSEric Anholt 			   (void __user *)(uintptr_t)bo_handles,
328a783a09eSEric Anholt 			   job->bo_count * sizeof(u32))) {
32957692c94SEric Anholt 		ret = -EFAULT;
33057692c94SEric Anholt 		DRM_DEBUG("Failed to copy in GEM handles\n");
33157692c94SEric Anholt 		goto fail;
33257692c94SEric Anholt 	}
33357692c94SEric Anholt 
33457692c94SEric Anholt 	spin_lock(&file_priv->table_lock);
335a783a09eSEric Anholt 	for (i = 0; i < job->bo_count; i++) {
33657692c94SEric Anholt 		struct drm_gem_object *bo = idr_find(&file_priv->object_idr,
33757692c94SEric Anholt 						     handles[i]);
33857692c94SEric Anholt 		if (!bo) {
33957692c94SEric Anholt 			DRM_DEBUG("Failed to look up GEM BO %d: %d\n",
34057692c94SEric Anholt 				  i, handles[i]);
34157692c94SEric Anholt 			ret = -ENOENT;
34257692c94SEric Anholt 			spin_unlock(&file_priv->table_lock);
34357692c94SEric Anholt 			goto fail;
34457692c94SEric Anholt 		}
34557692c94SEric Anholt 		drm_gem_object_get(bo);
346a783a09eSEric Anholt 		job->bo[i] = bo;
34757692c94SEric Anholt 	}
34857692c94SEric Anholt 	spin_unlock(&file_priv->table_lock);
34957692c94SEric Anholt 
35057692c94SEric Anholt fail:
35157692c94SEric Anholt 	kvfree(handles);
35257692c94SEric Anholt 	return ret;
35357692c94SEric Anholt }
35457692c94SEric Anholt 
35557692c94SEric Anholt static void
356a783a09eSEric Anholt v3d_job_free(struct kref *ref)
35757692c94SEric Anholt {
358a783a09eSEric Anholt 	struct v3d_job *job = container_of(ref, struct v3d_job, refcount);
359a783a09eSEric Anholt 	int i;
36057692c94SEric Anholt 
361a783a09eSEric Anholt 	for (i = 0; i < job->bo_count; i++) {
3621584f16cSEric Anholt 		if (job->bo[i])
3632b86189eSEmil Velikov 			drm_gem_object_put(job->bo[i]);
3641584f16cSEric Anholt 	}
365a783a09eSEric Anholt 	kvfree(job->bo);
3661584f16cSEric Anholt 
367a783a09eSEric Anholt 	dma_fence_put(job->irq_fence);
368a783a09eSEric Anholt 	dma_fence_put(job->done_fence);
369a783a09eSEric Anholt 
370bc662528SDaniel Vetter 	pm_runtime_mark_last_busy(job->v3d->drm.dev);
371bc662528SDaniel Vetter 	pm_runtime_put_autosuspend(job->v3d->drm.dev);
3721584f16cSEric Anholt 
37326a4dc29SJuan A. Suarez Romero 	if (job->perfmon)
37426a4dc29SJuan A. Suarez Romero 		v3d_perfmon_put(job->perfmon);
37526a4dc29SJuan A. Suarez Romero 
3761584f16cSEric Anholt 	kfree(job);
3771584f16cSEric Anholt }
3781584f16cSEric Anholt 
379a783a09eSEric Anholt static void
380a783a09eSEric Anholt v3d_render_job_free(struct kref *ref)
3811584f16cSEric Anholt {
382a783a09eSEric Anholt 	struct v3d_render_job *job = container_of(ref, struct v3d_render_job,
383a783a09eSEric Anholt 						  base.refcount);
384a783a09eSEric Anholt 	struct v3d_bo *bo, *save;
385a783a09eSEric Anholt 
386a783a09eSEric Anholt 	list_for_each_entry_safe(bo, save, &job->unref_list, unref_head) {
3872b86189eSEmil Velikov 		drm_gem_object_put(&bo->base.base);
388a783a09eSEric Anholt 	}
389a783a09eSEric Anholt 
390a783a09eSEric Anholt 	v3d_job_free(ref);
391a783a09eSEric Anholt }
392a783a09eSEric Anholt 
393916044faSDaniel Vetter void v3d_job_cleanup(struct v3d_job *job)
394916044faSDaniel Vetter {
39507c2a416SMelissa Wen 	if (!job)
39607c2a416SMelissa Wen 		return;
39707c2a416SMelissa Wen 
398916044faSDaniel Vetter 	drm_sched_job_cleanup(&job->base);
399916044faSDaniel Vetter 	v3d_job_put(job);
400916044faSDaniel Vetter }
401916044faSDaniel Vetter 
402a783a09eSEric Anholt void v3d_job_put(struct v3d_job *job)
403a783a09eSEric Anholt {
404a783a09eSEric Anholt 	kref_put(&job->refcount, job->free);
4051584f16cSEric Anholt }
4061584f16cSEric Anholt 
40757692c94SEric Anholt int
40857692c94SEric Anholt v3d_wait_bo_ioctl(struct drm_device *dev, void *data,
40957692c94SEric Anholt 		  struct drm_file *file_priv)
41057692c94SEric Anholt {
41157692c94SEric Anholt 	int ret;
41257692c94SEric Anholt 	struct drm_v3d_wait_bo *args = data;
41357692c94SEric Anholt 	ktime_t start = ktime_get();
41457692c94SEric Anholt 	u64 delta_ns;
41557692c94SEric Anholt 	unsigned long timeout_jiffies =
41657692c94SEric Anholt 		nsecs_to_jiffies_timeout(args->timeout_ns);
41757692c94SEric Anholt 
41857692c94SEric Anholt 	if (args->pad != 0)
41957692c94SEric Anholt 		return -EINVAL;
42057692c94SEric Anholt 
42152791eeeSChristian König 	ret = drm_gem_dma_resv_wait(file_priv, args->handle,
4228d668309SRob Herring 				    true, timeout_jiffies);
42357692c94SEric Anholt 
42457692c94SEric Anholt 	/* Decrement the user's timeout, in case we got interrupted
42557692c94SEric Anholt 	 * such that the ioctl will be restarted.
42657692c94SEric Anholt 	 */
42757692c94SEric Anholt 	delta_ns = ktime_to_ns(ktime_sub(ktime_get(), start));
42857692c94SEric Anholt 	if (delta_ns < args->timeout_ns)
42957692c94SEric Anholt 		args->timeout_ns -= delta_ns;
43057692c94SEric Anholt 	else
43157692c94SEric Anholt 		args->timeout_ns = 0;
43257692c94SEric Anholt 
43357692c94SEric Anholt 	/* Asked to wait beyond the jiffie/scheduler precision? */
43457692c94SEric Anholt 	if (ret == -ETIME && args->timeout_ns)
43557692c94SEric Anholt 		ret = -EAGAIN;
43657692c94SEric Anholt 
43757692c94SEric Anholt 	return ret;
43857692c94SEric Anholt }
43957692c94SEric Anholt 
440a783a09eSEric Anholt static int
441223583ddSMelissa Wen v3d_job_add_deps(struct drm_file *file_priv, struct v3d_job *job,
442223583ddSMelissa Wen 		 u32 in_sync, u32 point)
443223583ddSMelissa Wen {
444223583ddSMelissa Wen 	struct dma_fence *in_fence = NULL;
445223583ddSMelissa Wen 	int ret;
446223583ddSMelissa Wen 
447223583ddSMelissa Wen 	ret = drm_syncobj_find_fence(file_priv, in_sync, point, 0, &in_fence);
448223583ddSMelissa Wen 	if (ret == -EINVAL)
449223583ddSMelissa Wen 		return ret;
450223583ddSMelissa Wen 
451223583ddSMelissa Wen 	return drm_sched_job_add_dependency(&job->base, in_fence);
452223583ddSMelissa Wen }
453223583ddSMelissa Wen 
454223583ddSMelissa Wen static int
455a783a09eSEric Anholt v3d_job_init(struct v3d_dev *v3d, struct drm_file *file_priv,
45607c2a416SMelissa Wen 	     void **container, size_t size, void (*free)(struct kref *ref),
457e4165ae8SMelissa Wen 	     u32 in_sync, struct v3d_submit_ext *se, enum v3d_queue queue)
458a783a09eSEric Anholt {
459916044faSDaniel Vetter 	struct v3d_file_priv *v3d_priv = file_priv->driver_priv;
46007c2a416SMelissa Wen 	struct v3d_job *job;
461e4165ae8SMelissa Wen 	bool has_multisync = se && (se->flags & DRM_V3D_EXT_ID_MULTI_SYNC);
462e4165ae8SMelissa Wen 	int ret, i;
463a783a09eSEric Anholt 
46407c2a416SMelissa Wen 	*container = kcalloc(1, size, GFP_KERNEL);
46507c2a416SMelissa Wen 	if (!*container) {
46607c2a416SMelissa Wen 		DRM_ERROR("Cannot allocate memory for v3d job.");
46707c2a416SMelissa Wen 		return -ENOMEM;
46807c2a416SMelissa Wen 	}
46907c2a416SMelissa Wen 
47007c2a416SMelissa Wen 	job = *container;
471a783a09eSEric Anholt 	job->v3d = v3d;
472a783a09eSEric Anholt 	job->free = free;
473a783a09eSEric Anholt 
474bc662528SDaniel Vetter 	ret = pm_runtime_get_sync(v3d->drm.dev);
475a783a09eSEric Anholt 	if (ret < 0)
47607c2a416SMelissa Wen 		goto fail;
477a783a09eSEric Anholt 
478916044faSDaniel Vetter 	ret = drm_sched_job_init(&job->base, &v3d_priv->sched_entity[queue],
479916044faSDaniel Vetter 				 v3d_priv);
480916044faSDaniel Vetter 	if (ret)
48107c2a416SMelissa Wen 		goto fail_job;
482dffa9b7aSEric Anholt 
483e4165ae8SMelissa Wen 	if (has_multisync) {
484e4165ae8SMelissa Wen 		if (se->in_sync_count && se->wait_stage == queue) {
485e4165ae8SMelissa Wen 			struct drm_v3d_sem __user *handle = u64_to_user_ptr(se->in_syncs);
486e4165ae8SMelissa Wen 
487e4165ae8SMelissa Wen 			for (i = 0; i < se->in_sync_count; i++) {
488e4165ae8SMelissa Wen 				struct drm_v3d_sem in;
489e4165ae8SMelissa Wen 
490*ee30840bSDan Carpenter 				if (copy_from_user(&in, handle++, sizeof(in))) {
491*ee30840bSDan Carpenter 					ret = -EFAULT;
492e4165ae8SMelissa Wen 					DRM_DEBUG("Failed to copy wait dep handle.\n");
493e4165ae8SMelissa Wen 					goto fail_deps;
494e4165ae8SMelissa Wen 				}
495e4165ae8SMelissa Wen 				ret = v3d_job_add_deps(file_priv, job, in.handle, 0);
496e4165ae8SMelissa Wen 				if (ret)
497e4165ae8SMelissa Wen 					goto fail_deps;
498e4165ae8SMelissa Wen 			}
499e4165ae8SMelissa Wen 		}
500e4165ae8SMelissa Wen 	} else {
501223583ddSMelissa Wen 		ret = v3d_job_add_deps(file_priv, job, in_sync, 0);
502dffa9b7aSEric Anholt 		if (ret)
50307c2a416SMelissa Wen 			goto fail_deps;
504e4165ae8SMelissa Wen 	}
505a783a09eSEric Anholt 
506a783a09eSEric Anholt 	kref_init(&job->refcount);
507a783a09eSEric Anholt 
508a783a09eSEric Anholt 	return 0;
50907c2a416SMelissa Wen 
51007c2a416SMelissa Wen fail_deps:
511916044faSDaniel Vetter 	drm_sched_job_cleanup(&job->base);
51207c2a416SMelissa Wen fail_job:
513bc662528SDaniel Vetter 	pm_runtime_put_autosuspend(v3d->drm.dev);
51407c2a416SMelissa Wen fail:
51507c2a416SMelissa Wen 	kfree(*container);
51607c2a416SMelissa Wen 	*container = NULL;
51707c2a416SMelissa Wen 
518dffa9b7aSEric Anholt 	return ret;
519a783a09eSEric Anholt }
520a783a09eSEric Anholt 
521916044faSDaniel Vetter static void
522916044faSDaniel Vetter v3d_push_job(struct v3d_job *job)
523a783a09eSEric Anholt {
524dbe48d03SDaniel Vetter 	drm_sched_job_arm(&job->base);
525dbe48d03SDaniel Vetter 
526a783a09eSEric Anholt 	job->done_fence = dma_fence_get(&job->base.s_fence->finished);
527a783a09eSEric Anholt 
528a783a09eSEric Anholt 	/* put by scheduler job completion */
529a783a09eSEric Anholt 	kref_get(&job->refcount);
530a783a09eSEric Anholt 
5310e10e9a1SDaniel Vetter 	drm_sched_entity_push_job(&job->base);
532a783a09eSEric Anholt }
533a783a09eSEric Anholt 
534a783a09eSEric Anholt static void
535a783a09eSEric Anholt v3d_attach_fences_and_unlock_reservation(struct drm_file *file_priv,
536a783a09eSEric Anholt 					 struct v3d_job *job,
537a783a09eSEric Anholt 					 struct ww_acquire_ctx *acquire_ctx,
538d223f98fSEric Anholt 					 u32 out_sync,
539e4165ae8SMelissa Wen 					 struct v3d_submit_ext *se,
540d223f98fSEric Anholt 					 struct dma_fence *done_fence)
541a783a09eSEric Anholt {
542a783a09eSEric Anholt 	struct drm_syncobj *sync_out;
543e4165ae8SMelissa Wen 	bool has_multisync = se && (se->flags & DRM_V3D_EXT_ID_MULTI_SYNC);
544a783a09eSEric Anholt 	int i;
545a783a09eSEric Anholt 
546a783a09eSEric Anholt 	for (i = 0; i < job->bo_count; i++) {
547a783a09eSEric Anholt 		/* XXX: Use shared fences for read-only objects. */
54852791eeeSChristian König 		dma_resv_add_excl_fence(job->bo[i]->resv,
549a783a09eSEric Anholt 					job->done_fence);
550a783a09eSEric Anholt 	}
551a783a09eSEric Anholt 
552a783a09eSEric Anholt 	drm_gem_unlock_reservations(job->bo, job->bo_count, acquire_ctx);
553a783a09eSEric Anholt 
554a783a09eSEric Anholt 	/* Update the return sync object for the job */
555e4165ae8SMelissa Wen 	/* If it only supports a single signal semaphore*/
556e4165ae8SMelissa Wen 	if (!has_multisync) {
557a783a09eSEric Anholt 		sync_out = drm_syncobj_find(file_priv, out_sync);
558a783a09eSEric Anholt 		if (sync_out) {
559d223f98fSEric Anholt 			drm_syncobj_replace_fence(sync_out, done_fence);
560a783a09eSEric Anholt 			drm_syncobj_put(sync_out);
561a783a09eSEric Anholt 		}
562e4165ae8SMelissa Wen 		return;
563e4165ae8SMelissa Wen 	}
564e4165ae8SMelissa Wen 
565e4165ae8SMelissa Wen 	/* If multiple semaphores extension is supported */
566e4165ae8SMelissa Wen 	if (se->out_sync_count) {
567e4165ae8SMelissa Wen 		for (i = 0; i < se->out_sync_count; i++) {
568e4165ae8SMelissa Wen 			drm_syncobj_replace_fence(se->out_syncs[i].syncobj,
569e4165ae8SMelissa Wen 						  done_fence);
570e4165ae8SMelissa Wen 			drm_syncobj_put(se->out_syncs[i].syncobj);
571e4165ae8SMelissa Wen 		}
572e4165ae8SMelissa Wen 		kvfree(se->out_syncs);
573e4165ae8SMelissa Wen 	}
574e4165ae8SMelissa Wen }
575e4165ae8SMelissa Wen 
576e4165ae8SMelissa Wen static void
577e4165ae8SMelissa Wen v3d_put_multisync_post_deps(struct v3d_submit_ext *se)
578e4165ae8SMelissa Wen {
579e4165ae8SMelissa Wen 	unsigned int i;
580e4165ae8SMelissa Wen 
581e4165ae8SMelissa Wen 	if (!(se && se->out_sync_count))
582e4165ae8SMelissa Wen 		return;
583e4165ae8SMelissa Wen 
584e4165ae8SMelissa Wen 	for (i = 0; i < se->out_sync_count; i++)
585e4165ae8SMelissa Wen 		drm_syncobj_put(se->out_syncs[i].syncobj);
586e4165ae8SMelissa Wen 	kvfree(se->out_syncs);
587e4165ae8SMelissa Wen }
588e4165ae8SMelissa Wen 
589e4165ae8SMelissa Wen static int
590e4165ae8SMelissa Wen v3d_get_multisync_post_deps(struct drm_file *file_priv,
591e4165ae8SMelissa Wen 			    struct v3d_submit_ext *se,
592e4165ae8SMelissa Wen 			    u32 count, u64 handles)
593e4165ae8SMelissa Wen {
594e4165ae8SMelissa Wen 	struct drm_v3d_sem __user *post_deps;
595e4165ae8SMelissa Wen 	int i, ret;
596e4165ae8SMelissa Wen 
597e4165ae8SMelissa Wen 	if (!count)
598e4165ae8SMelissa Wen 		return 0;
599e4165ae8SMelissa Wen 
600e4165ae8SMelissa Wen 	se->out_syncs = (struct v3d_submit_outsync *)
601e4165ae8SMelissa Wen 			kvmalloc_array(count,
602e4165ae8SMelissa Wen 				       sizeof(struct v3d_submit_outsync),
603e4165ae8SMelissa Wen 				       GFP_KERNEL);
604e4165ae8SMelissa Wen 	if (!se->out_syncs)
605e4165ae8SMelissa Wen 		return -ENOMEM;
606e4165ae8SMelissa Wen 
607e4165ae8SMelissa Wen 	post_deps = u64_to_user_ptr(handles);
608e4165ae8SMelissa Wen 
609e4165ae8SMelissa Wen 	for (i = 0; i < count; i++) {
610e4165ae8SMelissa Wen 		struct drm_v3d_sem out;
611e4165ae8SMelissa Wen 
612*ee30840bSDan Carpenter 		if (copy_from_user(&out, post_deps++, sizeof(out))) {
613*ee30840bSDan Carpenter 			ret = -EFAULT;
614e4165ae8SMelissa Wen 			DRM_DEBUG("Failed to copy post dep handles\n");
615e4165ae8SMelissa Wen 			goto fail;
616e4165ae8SMelissa Wen 		}
617e4165ae8SMelissa Wen 
618e4165ae8SMelissa Wen 		se->out_syncs[i].syncobj = drm_syncobj_find(file_priv,
619e4165ae8SMelissa Wen 							    out.handle);
620e4165ae8SMelissa Wen 		if (!se->out_syncs[i].syncobj) {
621e4165ae8SMelissa Wen 			ret = -EINVAL;
622e4165ae8SMelissa Wen 			goto fail;
623e4165ae8SMelissa Wen 		}
624e4165ae8SMelissa Wen 	}
625e4165ae8SMelissa Wen 	se->out_sync_count = count;
626e4165ae8SMelissa Wen 
627e4165ae8SMelissa Wen 	return 0;
628e4165ae8SMelissa Wen 
629e4165ae8SMelissa Wen fail:
630e4165ae8SMelissa Wen 	for (i--; i >= 0; i--)
631e4165ae8SMelissa Wen 		drm_syncobj_put(se->out_syncs[i].syncobj);
632e4165ae8SMelissa Wen 	kvfree(se->out_syncs);
633e4165ae8SMelissa Wen 
634e4165ae8SMelissa Wen 	return ret;
635e4165ae8SMelissa Wen }
636e4165ae8SMelissa Wen 
637e4165ae8SMelissa Wen /* Get data for multiple binary semaphores synchronization. Parse syncobj
638e4165ae8SMelissa Wen  * to be signaled when job completes (out_sync).
639e4165ae8SMelissa Wen  */
640e4165ae8SMelissa Wen static int
641e4165ae8SMelissa Wen v3d_get_multisync_submit_deps(struct drm_file *file_priv,
642e4165ae8SMelissa Wen 			      struct drm_v3d_extension __user *ext,
643e4165ae8SMelissa Wen 			      void *data)
644e4165ae8SMelissa Wen {
645e4165ae8SMelissa Wen 	struct drm_v3d_multi_sync multisync;
646e4165ae8SMelissa Wen 	struct v3d_submit_ext *se = data;
647e4165ae8SMelissa Wen 	int ret;
648e4165ae8SMelissa Wen 
649*ee30840bSDan Carpenter 	if (copy_from_user(&multisync, ext, sizeof(multisync)))
650*ee30840bSDan Carpenter 		return -EFAULT;
651e4165ae8SMelissa Wen 
652e4165ae8SMelissa Wen 	if (multisync.pad)
653e4165ae8SMelissa Wen 		return -EINVAL;
654e4165ae8SMelissa Wen 
655e4165ae8SMelissa Wen 	ret = v3d_get_multisync_post_deps(file_priv, data, multisync.out_sync_count,
656e4165ae8SMelissa Wen 					  multisync.out_syncs);
657e4165ae8SMelissa Wen 	if (ret)
658e4165ae8SMelissa Wen 		return ret;
659e4165ae8SMelissa Wen 
660e4165ae8SMelissa Wen 	se->in_sync_count = multisync.in_sync_count;
661e4165ae8SMelissa Wen 	se->in_syncs = multisync.in_syncs;
662e4165ae8SMelissa Wen 	se->flags |= DRM_V3D_EXT_ID_MULTI_SYNC;
663e4165ae8SMelissa Wen 	se->wait_stage = multisync.wait_stage;
664e4165ae8SMelissa Wen 
665e4165ae8SMelissa Wen 	return 0;
666a783a09eSEric Anholt }
667a783a09eSEric Anholt 
668bb3425efSMelissa Wen /* Whenever userspace sets ioctl extensions, v3d_get_extensions parses data
669bb3425efSMelissa Wen  * according to the extension id (name).
670bb3425efSMelissa Wen  */
671bb3425efSMelissa Wen static int
672e4165ae8SMelissa Wen v3d_get_extensions(struct drm_file *file_priv,
673e4165ae8SMelissa Wen 		   u64 ext_handles,
674e4165ae8SMelissa Wen 		   void *data)
675bb3425efSMelissa Wen {
676bb3425efSMelissa Wen 	struct drm_v3d_extension __user *user_ext;
677e4165ae8SMelissa Wen 	int ret;
678bb3425efSMelissa Wen 
679bb3425efSMelissa Wen 	user_ext = u64_to_user_ptr(ext_handles);
680bb3425efSMelissa Wen 	while (user_ext) {
681bb3425efSMelissa Wen 		struct drm_v3d_extension ext;
682bb3425efSMelissa Wen 
683bb3425efSMelissa Wen 		if (copy_from_user(&ext, user_ext, sizeof(ext))) {
684bb3425efSMelissa Wen 			DRM_DEBUG("Failed to copy submit extension\n");
685bb3425efSMelissa Wen 			return -EFAULT;
686bb3425efSMelissa Wen 		}
687bb3425efSMelissa Wen 
688bb3425efSMelissa Wen 		switch (ext.id) {
689e4165ae8SMelissa Wen 		case DRM_V3D_EXT_ID_MULTI_SYNC:
690e4165ae8SMelissa Wen 			ret = v3d_get_multisync_submit_deps(file_priv, user_ext, data);
691e4165ae8SMelissa Wen 			if (ret)
692e4165ae8SMelissa Wen 				return ret;
693e4165ae8SMelissa Wen 			break;
694bb3425efSMelissa Wen 		default:
695bb3425efSMelissa Wen 			DRM_DEBUG_DRIVER("Unknown extension id: %d\n", ext.id);
696bb3425efSMelissa Wen 			return -EINVAL;
697bb3425efSMelissa Wen 		}
698bb3425efSMelissa Wen 
699bb3425efSMelissa Wen 		user_ext = u64_to_user_ptr(ext.next);
700bb3425efSMelissa Wen 	}
701bb3425efSMelissa Wen 
702bb3425efSMelissa Wen 	return 0;
703bb3425efSMelissa Wen }
704bb3425efSMelissa Wen 
70557692c94SEric Anholt /**
70657692c94SEric Anholt  * v3d_submit_cl_ioctl() - Submits a job (frame) to the V3D.
70757692c94SEric Anholt  * @dev: DRM device
70857692c94SEric Anholt  * @data: ioctl argument
70957692c94SEric Anholt  * @file_priv: DRM file for this fd
71057692c94SEric Anholt  *
71157692c94SEric Anholt  * This is the main entrypoint for userspace to submit a 3D frame to
71257692c94SEric Anholt  * the GPU.  Userspace provides the binner command list (if
71357692c94SEric Anholt  * applicable), and the kernel sets up the render command list to draw
71457692c94SEric Anholt  * to the framebuffer described in the ioctl, using the command lists
71557692c94SEric Anholt  * that the 3D engine's binner will produce.
71657692c94SEric Anholt  */
71757692c94SEric Anholt int
71857692c94SEric Anholt v3d_submit_cl_ioctl(struct drm_device *dev, void *data,
71957692c94SEric Anholt 		    struct drm_file *file_priv)
72057692c94SEric Anholt {
72157692c94SEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
72257692c94SEric Anholt 	struct v3d_file_priv *v3d_priv = file_priv->driver_priv;
72357692c94SEric Anholt 	struct drm_v3d_submit_cl *args = data;
724e4165ae8SMelissa Wen 	struct v3d_submit_ext se = {0};
725a783a09eSEric Anholt 	struct v3d_bin_job *bin = NULL;
72607c2a416SMelissa Wen 	struct v3d_render_job *render = NULL;
727455d56ceSIago Toral Quiroga 	struct v3d_job *clean_job = NULL;
728455d56ceSIago Toral Quiroga 	struct v3d_job *last_job;
72957692c94SEric Anholt 	struct ww_acquire_ctx acquire_ctx;
73057692c94SEric Anholt 	int ret = 0;
73157692c94SEric Anholt 
73255a9b748SEric Anholt 	trace_v3d_submit_cl_ioctl(&v3d->drm, args->rcl_start, args->rcl_end);
73355a9b748SEric Anholt 
734bb3425efSMelissa Wen 	if (args->pad)
73526a4dc29SJuan A. Suarez Romero 		return -EINVAL;
73626a4dc29SJuan A. Suarez Romero 
737bb3425efSMelissa Wen 	if (args->flags &&
738bb3425efSMelissa Wen 	    args->flags & ~(DRM_V3D_SUBMIT_CL_FLUSH_CACHE |
739bb3425efSMelissa Wen 			    DRM_V3D_SUBMIT_EXTENSION)) {
740455d56ceSIago Toral Quiroga 		DRM_INFO("invalid flags: %d\n", args->flags);
74157692c94SEric Anholt 		return -EINVAL;
74257692c94SEric Anholt 	}
74357692c94SEric Anholt 
744bb3425efSMelissa Wen 	if (args->flags & DRM_V3D_SUBMIT_EXTENSION) {
745e4165ae8SMelissa Wen 		ret = v3d_get_extensions(file_priv, args->extensions, &se);
746bb3425efSMelissa Wen 		if (ret) {
747bb3425efSMelissa Wen 			DRM_DEBUG("Failed to get extensions.\n");
748bb3425efSMelissa Wen 			return ret;
749bb3425efSMelissa Wen 		}
750bb3425efSMelissa Wen 	}
751bb3425efSMelissa Wen 
75207c2a416SMelissa Wen 	ret = v3d_job_init(v3d, file_priv, (void *)&render, sizeof(*render),
753e4165ae8SMelissa Wen 			   v3d_render_job_free, args->in_sync_rcl, &se, V3D_RENDER);
75407c2a416SMelissa Wen 	if (ret)
75507c2a416SMelissa Wen 		goto fail;
75657692c94SEric Anholt 
757a783a09eSEric Anholt 	render->start = args->rcl_start;
758a783a09eSEric Anholt 	render->end = args->rcl_end;
759a783a09eSEric Anholt 	INIT_LIST_HEAD(&render->unref_list);
760a783a09eSEric Anholt 
761a783a09eSEric Anholt 	if (args->bcl_start != args->bcl_end) {
76207c2a416SMelissa Wen 		ret = v3d_job_init(v3d, file_priv, (void *)&bin, sizeof(*bin),
763e4165ae8SMelissa Wen 				   v3d_job_free, args->in_sync_bcl, &se, V3D_BIN);
76407c2a416SMelissa Wen 		if (ret)
76507c2a416SMelissa Wen 			goto fail;
76657692c94SEric Anholt 
767a783a09eSEric Anholt 		bin->start = args->bcl_start;
768a783a09eSEric Anholt 		bin->end = args->bcl_end;
769a783a09eSEric Anholt 		bin->qma = args->qma;
770a783a09eSEric Anholt 		bin->qms = args->qms;
771a783a09eSEric Anholt 		bin->qts = args->qts;
772a783a09eSEric Anholt 		bin->render = render;
773a783a09eSEric Anholt 	}
77457692c94SEric Anholt 
775455d56ceSIago Toral Quiroga 	if (args->flags & DRM_V3D_SUBMIT_CL_FLUSH_CACHE) {
77607c2a416SMelissa Wen 		ret = v3d_job_init(v3d, file_priv, (void *)&clean_job, sizeof(*clean_job),
777e4165ae8SMelissa Wen 				   v3d_job_free, 0, 0, V3D_CACHE_CLEAN);
77807c2a416SMelissa Wen 		if (ret)
779455d56ceSIago Toral Quiroga 			goto fail;
780455d56ceSIago Toral Quiroga 
781455d56ceSIago Toral Quiroga 		last_job = clean_job;
782455d56ceSIago Toral Quiroga 	} else {
783455d56ceSIago Toral Quiroga 		last_job = &render->base;
784455d56ceSIago Toral Quiroga 	}
785455d56ceSIago Toral Quiroga 
786455d56ceSIago Toral Quiroga 	ret = v3d_lookup_bos(dev, file_priv, last_job,
787a783a09eSEric Anholt 			     args->bo_handles, args->bo_handle_count);
78857692c94SEric Anholt 	if (ret)
78957692c94SEric Anholt 		goto fail;
79057692c94SEric Anholt 
791455d56ceSIago Toral Quiroga 	ret = v3d_lock_bo_reservations(last_job, &acquire_ctx);
79257692c94SEric Anholt 	if (ret)
79357692c94SEric Anholt 		goto fail;
79457692c94SEric Anholt 
79526a4dc29SJuan A. Suarez Romero 	if (args->perfmon_id) {
79626a4dc29SJuan A. Suarez Romero 		render->base.perfmon = v3d_perfmon_find(v3d_priv,
79726a4dc29SJuan A. Suarez Romero 							args->perfmon_id);
79826a4dc29SJuan A. Suarez Romero 
79926a4dc29SJuan A. Suarez Romero 		if (!render->base.perfmon) {
80026a4dc29SJuan A. Suarez Romero 			ret = -ENOENT;
80126a4dc29SJuan A. Suarez Romero 			goto fail;
80226a4dc29SJuan A. Suarez Romero 		}
80326a4dc29SJuan A. Suarez Romero 	}
80426a4dc29SJuan A. Suarez Romero 
8057122b68bSEric Anholt 	mutex_lock(&v3d->sched_lock);
806a783a09eSEric Anholt 	if (bin) {
80726a4dc29SJuan A. Suarez Romero 		bin->base.perfmon = render->base.perfmon;
80826a4dc29SJuan A. Suarez Romero 		v3d_perfmon_get(bin->base.perfmon);
809916044faSDaniel Vetter 		v3d_push_job(&bin->base);
81057692c94SEric Anholt 
811da3208e8SDaniel Vetter 		ret = drm_sched_job_add_dependency(&render->base.base,
812dffa9b7aSEric Anholt 						   dma_fence_get(bin->base.done_fence));
813dffa9b7aSEric Anholt 		if (ret)
814dffa9b7aSEric Anholt 			goto fail_unreserve;
81557692c94SEric Anholt 	}
81657692c94SEric Anholt 
817916044faSDaniel Vetter 	v3d_push_job(&render->base);
818455d56ceSIago Toral Quiroga 
819455d56ceSIago Toral Quiroga 	if (clean_job) {
820455d56ceSIago Toral Quiroga 		struct dma_fence *render_fence =
821455d56ceSIago Toral Quiroga 			dma_fence_get(render->base.done_fence);
822da3208e8SDaniel Vetter 		ret = drm_sched_job_add_dependency(&clean_job->base,
823da3208e8SDaniel Vetter 						   render_fence);
824455d56ceSIago Toral Quiroga 		if (ret)
825455d56ceSIago Toral Quiroga 			goto fail_unreserve;
82626a4dc29SJuan A. Suarez Romero 		clean_job->perfmon = render->base.perfmon;
82726a4dc29SJuan A. Suarez Romero 		v3d_perfmon_get(clean_job->perfmon);
828916044faSDaniel Vetter 		v3d_push_job(clean_job);
829455d56ceSIago Toral Quiroga 	}
830455d56ceSIago Toral Quiroga 
8317122b68bSEric Anholt 	mutex_unlock(&v3d->sched_lock);
83257692c94SEric Anholt 
833a783a09eSEric Anholt 	v3d_attach_fences_and_unlock_reservation(file_priv,
834455d56ceSIago Toral Quiroga 						 last_job,
835d223f98fSEric Anholt 						 &acquire_ctx,
836d223f98fSEric Anholt 						 args->out_sync,
837e4165ae8SMelissa Wen 						 &se,
838455d56ceSIago Toral Quiroga 						 last_job->done_fence);
83957692c94SEric Anholt 
840a783a09eSEric Anholt 	if (bin)
841a783a09eSEric Anholt 		v3d_job_put(&bin->base);
842a783a09eSEric Anholt 	v3d_job_put(&render->base);
843455d56ceSIago Toral Quiroga 	if (clean_job)
844455d56ceSIago Toral Quiroga 		v3d_job_put(clean_job);
84557692c94SEric Anholt 
84657692c94SEric Anholt 	return 0;
84757692c94SEric Anholt 
84857692c94SEric Anholt fail_unreserve:
8497122b68bSEric Anholt 	mutex_unlock(&v3d->sched_lock);
850455d56ceSIago Toral Quiroga 	drm_gem_unlock_reservations(last_job->bo,
851455d56ceSIago Toral Quiroga 				    last_job->bo_count, &acquire_ctx);
85257692c94SEric Anholt fail:
85307c2a416SMelissa Wen 	v3d_job_cleanup((void *)bin);
85407c2a416SMelissa Wen 	v3d_job_cleanup((void *)render);
855916044faSDaniel Vetter 	v3d_job_cleanup(clean_job);
856e4165ae8SMelissa Wen 	v3d_put_multisync_post_deps(&se);
85757692c94SEric Anholt 
85857692c94SEric Anholt 	return ret;
85957692c94SEric Anholt }
86057692c94SEric Anholt 
8611584f16cSEric Anholt /**
8621584f16cSEric Anholt  * v3d_submit_tfu_ioctl() - Submits a TFU (texture formatting) job to the V3D.
8631584f16cSEric Anholt  * @dev: DRM device
8641584f16cSEric Anholt  * @data: ioctl argument
8651584f16cSEric Anholt  * @file_priv: DRM file for this fd
8661584f16cSEric Anholt  *
8671584f16cSEric Anholt  * Userspace provides the register setup for the TFU, which we don't
8681584f16cSEric Anholt  * need to validate since the TFU is behind the MMU.
8691584f16cSEric Anholt  */
8701584f16cSEric Anholt int
8711584f16cSEric Anholt v3d_submit_tfu_ioctl(struct drm_device *dev, void *data,
8721584f16cSEric Anholt 		     struct drm_file *file_priv)
8731584f16cSEric Anholt {
8741584f16cSEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
8751584f16cSEric Anholt 	struct drm_v3d_submit_tfu *args = data;
876e4165ae8SMelissa Wen 	struct v3d_submit_ext se = {0};
87707c2a416SMelissa Wen 	struct v3d_tfu_job *job = NULL;
8781584f16cSEric Anholt 	struct ww_acquire_ctx acquire_ctx;
8791584f16cSEric Anholt 	int ret = 0;
8801584f16cSEric Anholt 
88155a9b748SEric Anholt 	trace_v3d_submit_tfu_ioctl(&v3d->drm, args->iia);
88255a9b748SEric Anholt 
883bb3425efSMelissa Wen 	if (args->flags && !(args->flags & DRM_V3D_SUBMIT_EXTENSION)) {
884bb3425efSMelissa Wen 		DRM_DEBUG("invalid flags: %d\n", args->flags);
885bb3425efSMelissa Wen 		return -EINVAL;
886bb3425efSMelissa Wen 	}
887bb3425efSMelissa Wen 
888bb3425efSMelissa Wen 	if (args->flags & DRM_V3D_SUBMIT_EXTENSION) {
889e4165ae8SMelissa Wen 		ret = v3d_get_extensions(file_priv, args->extensions, &se);
890bb3425efSMelissa Wen 		if (ret) {
891bb3425efSMelissa Wen 			DRM_DEBUG("Failed to get extensions.\n");
892bb3425efSMelissa Wen 			return ret;
893bb3425efSMelissa Wen 		}
894bb3425efSMelissa Wen 	}
895bb3425efSMelissa Wen 
89607c2a416SMelissa Wen 	ret = v3d_job_init(v3d, file_priv, (void *)&job, sizeof(*job),
897e4165ae8SMelissa Wen 			   v3d_job_free, args->in_sync, &se, V3D_TFU);
89807c2a416SMelissa Wen 	if (ret)
89907c2a416SMelissa Wen 		goto fail;
9001584f16cSEric Anholt 
901a783a09eSEric Anholt 	job->base.bo = kcalloc(ARRAY_SIZE(args->bo_handles),
902a783a09eSEric Anholt 			       sizeof(*job->base.bo), GFP_KERNEL);
903a783a09eSEric Anholt 	if (!job->base.bo) {
90407c2a416SMelissa Wen 		ret = -ENOMEM;
90507c2a416SMelissa Wen 		goto fail;
906a783a09eSEric Anholt 	}
9071584f16cSEric Anholt 
9081584f16cSEric Anholt 	job->args = *args;
9091584f16cSEric Anholt 
9101584f16cSEric Anholt 	spin_lock(&file_priv->table_lock);
911a783a09eSEric Anholt 	for (job->base.bo_count = 0;
912a783a09eSEric Anholt 	     job->base.bo_count < ARRAY_SIZE(args->bo_handles);
913a783a09eSEric Anholt 	     job->base.bo_count++) {
9141584f16cSEric Anholt 		struct drm_gem_object *bo;
9151584f16cSEric Anholt 
916a783a09eSEric Anholt 		if (!args->bo_handles[job->base.bo_count])
9171584f16cSEric Anholt 			break;
9181584f16cSEric Anholt 
9191584f16cSEric Anholt 		bo = idr_find(&file_priv->object_idr,
920a783a09eSEric Anholt 			      args->bo_handles[job->base.bo_count]);
9211584f16cSEric Anholt 		if (!bo) {
9221584f16cSEric Anholt 			DRM_DEBUG("Failed to look up GEM BO %d: %d\n",
923a783a09eSEric Anholt 				  job->base.bo_count,
924a783a09eSEric Anholt 				  args->bo_handles[job->base.bo_count]);
9251584f16cSEric Anholt 			ret = -ENOENT;
9261584f16cSEric Anholt 			spin_unlock(&file_priv->table_lock);
9271584f16cSEric Anholt 			goto fail;
9281584f16cSEric Anholt 		}
9291584f16cSEric Anholt 		drm_gem_object_get(bo);
930a783a09eSEric Anholt 		job->base.bo[job->base.bo_count] = bo;
9311584f16cSEric Anholt 	}
9321584f16cSEric Anholt 	spin_unlock(&file_priv->table_lock);
9331584f16cSEric Anholt 
934dffa9b7aSEric Anholt 	ret = v3d_lock_bo_reservations(&job->base, &acquire_ctx);
9351584f16cSEric Anholt 	if (ret)
9361584f16cSEric Anholt 		goto fail;
9371584f16cSEric Anholt 
9381584f16cSEric Anholt 	mutex_lock(&v3d->sched_lock);
939916044faSDaniel Vetter 	v3d_push_job(&job->base);
9401584f16cSEric Anholt 	mutex_unlock(&v3d->sched_lock);
9411584f16cSEric Anholt 
942a783a09eSEric Anholt 	v3d_attach_fences_and_unlock_reservation(file_priv,
943a783a09eSEric Anholt 						 &job->base, &acquire_ctx,
944d223f98fSEric Anholt 						 args->out_sync,
945e4165ae8SMelissa Wen 						 &se,
946d223f98fSEric Anholt 						 job->base.done_fence);
9471584f16cSEric Anholt 
948a783a09eSEric Anholt 	v3d_job_put(&job->base);
9491584f16cSEric Anholt 
9501584f16cSEric Anholt 	return 0;
9511584f16cSEric Anholt 
9521584f16cSEric Anholt fail:
95307c2a416SMelissa Wen 	v3d_job_cleanup((void *)job);
954e4165ae8SMelissa Wen 	v3d_put_multisync_post_deps(&se);
9551584f16cSEric Anholt 
9561584f16cSEric Anholt 	return ret;
9571584f16cSEric Anholt }
9581584f16cSEric Anholt 
959d223f98fSEric Anholt /**
960d223f98fSEric Anholt  * v3d_submit_csd_ioctl() - Submits a CSD (texture formatting) job to the V3D.
961d223f98fSEric Anholt  * @dev: DRM device
962d223f98fSEric Anholt  * @data: ioctl argument
963d223f98fSEric Anholt  * @file_priv: DRM file for this fd
964d223f98fSEric Anholt  *
965d223f98fSEric Anholt  * Userspace provides the register setup for the CSD, which we don't
966d223f98fSEric Anholt  * need to validate since the CSD is behind the MMU.
967d223f98fSEric Anholt  */
968d223f98fSEric Anholt int
969d223f98fSEric Anholt v3d_submit_csd_ioctl(struct drm_device *dev, void *data,
970d223f98fSEric Anholt 		     struct drm_file *file_priv)
971d223f98fSEric Anholt {
972d223f98fSEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
973d223f98fSEric Anholt 	struct v3d_file_priv *v3d_priv = file_priv->driver_priv;
974d223f98fSEric Anholt 	struct drm_v3d_submit_csd *args = data;
975e4165ae8SMelissa Wen 	struct v3d_submit_ext se = {0};
97607c2a416SMelissa Wen 	struct v3d_csd_job *job = NULL;
97707c2a416SMelissa Wen 	struct v3d_job *clean_job = NULL;
978d223f98fSEric Anholt 	struct ww_acquire_ctx acquire_ctx;
979d223f98fSEric Anholt 	int ret;
980d223f98fSEric Anholt 
981d223f98fSEric Anholt 	trace_v3d_submit_csd_ioctl(&v3d->drm, args->cfg[5], args->cfg[6]);
982d223f98fSEric Anholt 
983bb3425efSMelissa Wen 	if (args->pad)
984bb3425efSMelissa Wen 		return -EINVAL;
985bb3425efSMelissa Wen 
986d223f98fSEric Anholt 	if (!v3d_has_csd(v3d)) {
987d223f98fSEric Anholt 		DRM_DEBUG("Attempting CSD submit on non-CSD hardware\n");
988d223f98fSEric Anholt 		return -EINVAL;
989d223f98fSEric Anholt 	}
990d223f98fSEric Anholt 
991bb3425efSMelissa Wen 	if (args->flags && !(args->flags & DRM_V3D_SUBMIT_EXTENSION)) {
992bb3425efSMelissa Wen 		DRM_INFO("invalid flags: %d\n", args->flags);
993bb3425efSMelissa Wen 		return -EINVAL;
994bb3425efSMelissa Wen 	}
995bb3425efSMelissa Wen 
996bb3425efSMelissa Wen 	if (args->flags & DRM_V3D_SUBMIT_EXTENSION) {
997e4165ae8SMelissa Wen 		ret = v3d_get_extensions(file_priv, args->extensions, &se);
998bb3425efSMelissa Wen 		if (ret) {
999bb3425efSMelissa Wen 			DRM_DEBUG("Failed to get extensions.\n");
1000bb3425efSMelissa Wen 			return ret;
1001bb3425efSMelissa Wen 		}
1002bb3425efSMelissa Wen 	}
1003bb3425efSMelissa Wen 
100407c2a416SMelissa Wen 	ret = v3d_job_init(v3d, file_priv, (void *)&job, sizeof(*job),
1005e4165ae8SMelissa Wen 			   v3d_job_free, args->in_sync, &se, V3D_CSD);
100607c2a416SMelissa Wen 	if (ret)
100707c2a416SMelissa Wen 		goto fail;
1008d223f98fSEric Anholt 
100907c2a416SMelissa Wen 	ret = v3d_job_init(v3d, file_priv, (void *)&clean_job, sizeof(*clean_job),
1010e4165ae8SMelissa Wen 			   v3d_job_free, 0, 0, V3D_CACHE_CLEAN);
101107c2a416SMelissa Wen 	if (ret)
101207c2a416SMelissa Wen 		goto fail;
1013d223f98fSEric Anholt 
1014d223f98fSEric Anholt 	job->args = *args;
1015d223f98fSEric Anholt 
1016d223f98fSEric Anholt 	ret = v3d_lookup_bos(dev, file_priv, clean_job,
1017d223f98fSEric Anholt 			     args->bo_handles, args->bo_handle_count);
1018d223f98fSEric Anholt 	if (ret)
1019d223f98fSEric Anholt 		goto fail;
1020d223f98fSEric Anholt 
1021dffa9b7aSEric Anholt 	ret = v3d_lock_bo_reservations(clean_job, &acquire_ctx);
1022d223f98fSEric Anholt 	if (ret)
1023d223f98fSEric Anholt 		goto fail;
1024d223f98fSEric Anholt 
102526a4dc29SJuan A. Suarez Romero 	if (args->perfmon_id) {
102626a4dc29SJuan A. Suarez Romero 		job->base.perfmon = v3d_perfmon_find(v3d_priv,
102726a4dc29SJuan A. Suarez Romero 						     args->perfmon_id);
102826a4dc29SJuan A. Suarez Romero 		if (!job->base.perfmon) {
102926a4dc29SJuan A. Suarez Romero 			ret = -ENOENT;
103026a4dc29SJuan A. Suarez Romero 			goto fail;
103126a4dc29SJuan A. Suarez Romero 		}
103226a4dc29SJuan A. Suarez Romero 	}
103326a4dc29SJuan A. Suarez Romero 
1034d223f98fSEric Anholt 	mutex_lock(&v3d->sched_lock);
1035916044faSDaniel Vetter 	v3d_push_job(&job->base);
1036d223f98fSEric Anholt 
1037da3208e8SDaniel Vetter 	ret = drm_sched_job_add_dependency(&clean_job->base,
1038dffa9b7aSEric Anholt 					   dma_fence_get(job->base.done_fence));
1039dffa9b7aSEric Anholt 	if (ret)
1040dffa9b7aSEric Anholt 		goto fail_unreserve;
1041dffa9b7aSEric Anholt 
1042916044faSDaniel Vetter 	v3d_push_job(clean_job);
1043d223f98fSEric Anholt 	mutex_unlock(&v3d->sched_lock);
1044d223f98fSEric Anholt 
1045d223f98fSEric Anholt 	v3d_attach_fences_and_unlock_reservation(file_priv,
1046d223f98fSEric Anholt 						 clean_job,
1047d223f98fSEric Anholt 						 &acquire_ctx,
1048d223f98fSEric Anholt 						 args->out_sync,
1049e4165ae8SMelissa Wen 						 &se,
1050d223f98fSEric Anholt 						 clean_job->done_fence);
1051d223f98fSEric Anholt 
1052d223f98fSEric Anholt 	v3d_job_put(&job->base);
1053d223f98fSEric Anholt 	v3d_job_put(clean_job);
1054d223f98fSEric Anholt 
1055d223f98fSEric Anholt 	return 0;
1056d223f98fSEric Anholt 
1057d223f98fSEric Anholt fail_unreserve:
1058d223f98fSEric Anholt 	mutex_unlock(&v3d->sched_lock);
1059d223f98fSEric Anholt 	drm_gem_unlock_reservations(clean_job->bo, clean_job->bo_count,
1060d223f98fSEric Anholt 				    &acquire_ctx);
1061d223f98fSEric Anholt fail:
106207c2a416SMelissa Wen 	v3d_job_cleanup((void *)job);
1063916044faSDaniel Vetter 	v3d_job_cleanup(clean_job);
1064e4165ae8SMelissa Wen 	v3d_put_multisync_post_deps(&se);
1065d223f98fSEric Anholt 
1066d223f98fSEric Anholt 	return ret;
1067d223f98fSEric Anholt }
1068d223f98fSEric Anholt 
106957692c94SEric Anholt int
107057692c94SEric Anholt v3d_gem_init(struct drm_device *dev)
107157692c94SEric Anholt {
107257692c94SEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
107357692c94SEric Anholt 	u32 pt_size = 4096 * 1024;
107457692c94SEric Anholt 	int ret, i;
107557692c94SEric Anholt 
107657692c94SEric Anholt 	for (i = 0; i < V3D_MAX_QUEUES; i++)
107757692c94SEric Anholt 		v3d->queue[i].fence_context = dma_fence_context_alloc(1);
107857692c94SEric Anholt 
107957692c94SEric Anholt 	spin_lock_init(&v3d->mm_lock);
108057692c94SEric Anholt 	spin_lock_init(&v3d->job_lock);
108157692c94SEric Anholt 	mutex_init(&v3d->bo_lock);
108257692c94SEric Anholt 	mutex_init(&v3d->reset_lock);
10837122b68bSEric Anholt 	mutex_init(&v3d->sched_lock);
1084d223f98fSEric Anholt 	mutex_init(&v3d->cache_clean_lock);
108557692c94SEric Anholt 
108657692c94SEric Anholt 	/* Note: We don't allocate address 0.  Various bits of HW
108757692c94SEric Anholt 	 * treat 0 as special, such as the occlusion query counters
108857692c94SEric Anholt 	 * where 0 means "disabled".
108957692c94SEric Anholt 	 */
109057692c94SEric Anholt 	drm_mm_init(&v3d->mm, 1, pt_size / sizeof(u32) - 1);
109157692c94SEric Anholt 
1092bc662528SDaniel Vetter 	v3d->pt = dma_alloc_wc(v3d->drm.dev, pt_size,
109357692c94SEric Anholt 			       &v3d->pt_paddr,
109457692c94SEric Anholt 			       GFP_KERNEL | __GFP_NOWARN | __GFP_ZERO);
109557692c94SEric Anholt 	if (!v3d->pt) {
109657692c94SEric Anholt 		drm_mm_takedown(&v3d->mm);
1097bc662528SDaniel Vetter 		dev_err(v3d->drm.dev,
1098223583ddSMelissa Wen 			"Failed to allocate page tables. Please ensure you have CMA enabled.\n");
109957692c94SEric Anholt 		return -ENOMEM;
110057692c94SEric Anholt 	}
110157692c94SEric Anholt 
110257692c94SEric Anholt 	v3d_init_hw_state(v3d);
110357692c94SEric Anholt 	v3d_mmu_set_page_table(v3d);
110457692c94SEric Anholt 
110557692c94SEric Anholt 	ret = v3d_sched_init(v3d);
110657692c94SEric Anholt 	if (ret) {
110757692c94SEric Anholt 		drm_mm_takedown(&v3d->mm);
1108bc662528SDaniel Vetter 		dma_free_coherent(v3d->drm.dev, 4096 * 1024, (void *)v3d->pt,
110957692c94SEric Anholt 				  v3d->pt_paddr);
111057692c94SEric Anholt 	}
111157692c94SEric Anholt 
111257692c94SEric Anholt 	return 0;
111357692c94SEric Anholt }
111457692c94SEric Anholt 
111557692c94SEric Anholt void
111657692c94SEric Anholt v3d_gem_destroy(struct drm_device *dev)
111757692c94SEric Anholt {
111857692c94SEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
111957692c94SEric Anholt 
112057692c94SEric Anholt 	v3d_sched_fini(v3d);
112157692c94SEric Anholt 
1122a783a09eSEric Anholt 	/* Waiting for jobs to finish would need to be done before
112357692c94SEric Anholt 	 * unregistering V3D.
112457692c94SEric Anholt 	 */
112514d1d190SEric Anholt 	WARN_ON(v3d->bin_job);
112614d1d190SEric Anholt 	WARN_ON(v3d->render_job);
112757692c94SEric Anholt 
112857692c94SEric Anholt 	drm_mm_takedown(&v3d->mm);
112957692c94SEric Anholt 
1130bc662528SDaniel Vetter 	dma_free_coherent(v3d->drm.dev, 4096 * 1024, (void *)v3d->pt,
1131bc662528SDaniel Vetter 			  v3d->pt_paddr);
113257692c94SEric Anholt }
1133