xref: /openbmc/linux/drivers/gpu/drm/v3d/v3d_gem.c (revision e226878e1333e2177b1d6fcb41ad45d93ac97cc7)
157692c94SEric Anholt // SPDX-License-Identifier: GPL-2.0+
257692c94SEric Anholt /* Copyright (C) 2014-2018 Broadcom */
357692c94SEric Anholt 
4220989e7SSam Ravnborg #include <linux/device.h>
5220989e7SSam Ravnborg #include <linux/dma-mapping.h>
6220989e7SSam Ravnborg #include <linux/io.h>
757692c94SEric Anholt #include <linux/module.h>
857692c94SEric Anholt #include <linux/platform_device.h>
957692c94SEric Anholt #include <linux/pm_runtime.h>
10eea9b97bSEric Anholt #include <linux/reset.h>
1157692c94SEric Anholt #include <linux/sched/signal.h>
12220989e7SSam Ravnborg #include <linux/uaccess.h>
1357692c94SEric Anholt 
14220989e7SSam Ravnborg #include <drm/drm_syncobj.h>
15220989e7SSam Ravnborg #include <uapi/drm/v3d_drm.h>
16220989e7SSam Ravnborg 
1757692c94SEric Anholt #include "v3d_drv.h"
1857692c94SEric Anholt #include "v3d_regs.h"
1957692c94SEric Anholt #include "v3d_trace.h"
2057692c94SEric Anholt 
2157692c94SEric Anholt static void
2257692c94SEric Anholt v3d_init_core(struct v3d_dev *v3d, int core)
2357692c94SEric Anholt {
2457692c94SEric Anholt 	/* Set OVRTMUOUT, which means that the texture sampler uniform
2557692c94SEric Anholt 	 * configuration's tmu output type field is used, instead of
2657692c94SEric Anholt 	 * using the hardware default behavior based on the texture
2757692c94SEric Anholt 	 * type.  If you want the default behavior, you can still put
2857692c94SEric Anholt 	 * "2" in the indirect texture state's output_type field.
2957692c94SEric Anholt 	 */
30a7dde1b7SEric Anholt 	if (v3d->ver < 40)
3157692c94SEric Anholt 		V3D_CORE_WRITE(core, V3D_CTL_MISCCFG, V3D_MISCCFG_OVRTMUOUT);
3257692c94SEric Anholt 
3357692c94SEric Anholt 	/* Whenever we flush the L2T cache, we always want to flush
3457692c94SEric Anholt 	 * the whole thing.
3557692c94SEric Anholt 	 */
3657692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TFLSTA, 0);
3757692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TFLEND, ~0);
3857692c94SEric Anholt }
3957692c94SEric Anholt 
4057692c94SEric Anholt /* Sets invariant state for the HW. */
4157692c94SEric Anholt static void
4257692c94SEric Anholt v3d_init_hw_state(struct v3d_dev *v3d)
4357692c94SEric Anholt {
4457692c94SEric Anholt 	v3d_init_core(v3d, 0);
4557692c94SEric Anholt }
4657692c94SEric Anholt 
4757692c94SEric Anholt static void
4857692c94SEric Anholt v3d_idle_axi(struct v3d_dev *v3d, int core)
4957692c94SEric Anholt {
5057692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_GMP_CFG, V3D_GMP_CFG_STOP_REQ);
5157692c94SEric Anholt 
5257692c94SEric Anholt 	if (wait_for((V3D_CORE_READ(core, V3D_GMP_STATUS) &
5357692c94SEric Anholt 		      (V3D_GMP_STATUS_RD_COUNT_MASK |
5457692c94SEric Anholt 		       V3D_GMP_STATUS_WR_COUNT_MASK |
5557692c94SEric Anholt 		       V3D_GMP_STATUS_CFG_BUSY)) == 0, 100)) {
5657692c94SEric Anholt 		DRM_ERROR("Failed to wait for safe GMP shutdown\n");
5757692c94SEric Anholt 	}
5857692c94SEric Anholt }
5957692c94SEric Anholt 
6057692c94SEric Anholt static void
6157692c94SEric Anholt v3d_idle_gca(struct v3d_dev *v3d)
6257692c94SEric Anholt {
6357692c94SEric Anholt 	if (v3d->ver >= 41)
6457692c94SEric Anholt 		return;
6557692c94SEric Anholt 
6657692c94SEric Anholt 	V3D_GCA_WRITE(V3D_GCA_SAFE_SHUTDOWN, V3D_GCA_SAFE_SHUTDOWN_EN);
6757692c94SEric Anholt 
6857692c94SEric Anholt 	if (wait_for((V3D_GCA_READ(V3D_GCA_SAFE_SHUTDOWN_ACK) &
6957692c94SEric Anholt 		      V3D_GCA_SAFE_SHUTDOWN_ACK_ACKED) ==
7057692c94SEric Anholt 		     V3D_GCA_SAFE_SHUTDOWN_ACK_ACKED, 100)) {
7157692c94SEric Anholt 		DRM_ERROR("Failed to wait for safe GCA shutdown\n");
7257692c94SEric Anholt 	}
7357692c94SEric Anholt }
7457692c94SEric Anholt 
7557692c94SEric Anholt static void
76eea9b97bSEric Anholt v3d_reset_by_bridge(struct v3d_dev *v3d)
7757692c94SEric Anholt {
7857692c94SEric Anholt 	int version = V3D_BRIDGE_READ(V3D_TOP_GR_BRIDGE_REVISION);
7957692c94SEric Anholt 
8057692c94SEric Anholt 	if (V3D_GET_FIELD(version, V3D_TOP_GR_BRIDGE_MAJOR) == 2) {
8157692c94SEric Anholt 		V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_0,
8257692c94SEric Anholt 				 V3D_TOP_GR_BRIDGE_SW_INIT_0_V3D_CLK_108_SW_INIT);
8357692c94SEric Anholt 		V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_0, 0);
8457692c94SEric Anholt 
8557692c94SEric Anholt 		/* GFXH-1383: The SW_INIT may cause a stray write to address 0
8657692c94SEric Anholt 		 * of the unit, so reset it to its power-on value here.
8757692c94SEric Anholt 		 */
8857692c94SEric Anholt 		V3D_WRITE(V3D_HUB_AXICFG, V3D_HUB_AXICFG_MAX_LEN_MASK);
8957692c94SEric Anholt 	} else {
9057692c94SEric Anholt 		WARN_ON_ONCE(V3D_GET_FIELD(version,
9157692c94SEric Anholt 					   V3D_TOP_GR_BRIDGE_MAJOR) != 7);
9257692c94SEric Anholt 		V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_1,
9357692c94SEric Anholt 				 V3D_TOP_GR_BRIDGE_SW_INIT_1_V3D_CLK_108_SW_INIT);
9457692c94SEric Anholt 		V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_1, 0);
9557692c94SEric Anholt 	}
96eea9b97bSEric Anholt }
97eea9b97bSEric Anholt 
98eea9b97bSEric Anholt static void
99eea9b97bSEric Anholt v3d_reset_v3d(struct v3d_dev *v3d)
100eea9b97bSEric Anholt {
101eea9b97bSEric Anholt 	if (v3d->reset)
102eea9b97bSEric Anholt 		reset_control_reset(v3d->reset);
103eea9b97bSEric Anholt 	else
104eea9b97bSEric Anholt 		v3d_reset_by_bridge(v3d);
10557692c94SEric Anholt 
10657692c94SEric Anholt 	v3d_init_hw_state(v3d);
10757692c94SEric Anholt }
10857692c94SEric Anholt 
10957692c94SEric Anholt void
11057692c94SEric Anholt v3d_reset(struct v3d_dev *v3d)
11157692c94SEric Anholt {
11257692c94SEric Anholt 	struct drm_device *dev = &v3d->drm;
11357692c94SEric Anholt 
1141ba9d7cbSEric Anholt 	DRM_DEV_ERROR(dev->dev, "Resetting GPU for hang.\n");
1151ba9d7cbSEric Anholt 	DRM_DEV_ERROR(dev->dev, "V3D_ERR_STAT: 0x%08x\n",
1161ba9d7cbSEric Anholt 		      V3D_CORE_READ(0, V3D_ERR_STAT));
11757692c94SEric Anholt 	trace_v3d_reset_begin(dev);
11857692c94SEric Anholt 
11957692c94SEric Anholt 	/* XXX: only needed for safe powerdown, not reset. */
12057692c94SEric Anholt 	if (false)
12157692c94SEric Anholt 		v3d_idle_axi(v3d, 0);
12257692c94SEric Anholt 
12357692c94SEric Anholt 	v3d_idle_gca(v3d);
12457692c94SEric Anholt 	v3d_reset_v3d(v3d);
12557692c94SEric Anholt 
12657692c94SEric Anholt 	v3d_mmu_set_page_table(v3d);
12757692c94SEric Anholt 	v3d_irq_reset(v3d);
12857692c94SEric Anholt 
12957692c94SEric Anholt 	trace_v3d_reset_end(dev);
13057692c94SEric Anholt }
13157692c94SEric Anholt 
13257692c94SEric Anholt static void
13357692c94SEric Anholt v3d_flush_l3(struct v3d_dev *v3d)
13457692c94SEric Anholt {
13557692c94SEric Anholt 	if (v3d->ver < 41) {
13657692c94SEric Anholt 		u32 gca_ctrl = V3D_GCA_READ(V3D_GCA_CACHE_CTRL);
13757692c94SEric Anholt 
13857692c94SEric Anholt 		V3D_GCA_WRITE(V3D_GCA_CACHE_CTRL,
13957692c94SEric Anholt 			      gca_ctrl | V3D_GCA_CACHE_CTRL_FLUSH);
14057692c94SEric Anholt 
14157692c94SEric Anholt 		if (v3d->ver < 33) {
14257692c94SEric Anholt 			V3D_GCA_WRITE(V3D_GCA_CACHE_CTRL,
14357692c94SEric Anholt 				      gca_ctrl & ~V3D_GCA_CACHE_CTRL_FLUSH);
14457692c94SEric Anholt 		}
14557692c94SEric Anholt 	}
14657692c94SEric Anholt }
14757692c94SEric Anholt 
1487b9d2fe4SEric Anholt /* Invalidates the (read-only) L2C cache.  This was the L2 cache for
1497b9d2fe4SEric Anholt  * uniforms and instructions on V3D 3.2.
1507b9d2fe4SEric Anholt  */
15157692c94SEric Anholt static void
1527b9d2fe4SEric Anholt v3d_invalidate_l2c(struct v3d_dev *v3d, int core)
15357692c94SEric Anholt {
1547b9d2fe4SEric Anholt 	if (v3d->ver > 32)
1557b9d2fe4SEric Anholt 		return;
1567b9d2fe4SEric Anholt 
15757692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2CACTL,
15857692c94SEric Anholt 		       V3D_L2CACTL_L2CCLR |
15957692c94SEric Anholt 		       V3D_L2CACTL_L2CENA);
16057692c94SEric Anholt }
16157692c94SEric Anholt 
16257692c94SEric Anholt /* Invalidates texture L2 cachelines */
16357692c94SEric Anholt static void
16457692c94SEric Anholt v3d_flush_l2t(struct v3d_dev *v3d, int core)
16557692c94SEric Anholt {
16651c1b6f9SEric Anholt 	/* While there is a busy bit (V3D_L2TCACTL_L2TFLS), we don't
16751c1b6f9SEric Anholt 	 * need to wait for completion before dispatching the job --
16851c1b6f9SEric Anholt 	 * L2T accesses will be stalled until the flush has completed.
169d223f98fSEric Anholt 	 * However, we do need to make sure we don't try to trigger a
170d223f98fSEric Anholt 	 * new flush while the L2_CLEAN queue is trying to
171d223f98fSEric Anholt 	 * synchronously clean after a job.
17251c1b6f9SEric Anholt 	 */
173d223f98fSEric Anholt 	mutex_lock(&v3d->cache_clean_lock);
17457692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL,
17557692c94SEric Anholt 		       V3D_L2TCACTL_L2TFLS |
17657692c94SEric Anholt 		       V3D_SET_FIELD(V3D_L2TCACTL_FLM_FLUSH, V3D_L2TCACTL_FLM));
177d223f98fSEric Anholt 	mutex_unlock(&v3d->cache_clean_lock);
178d223f98fSEric Anholt }
179d223f98fSEric Anholt 
180d223f98fSEric Anholt /* Cleans texture L1 and L2 cachelines (writing back dirty data).
181d223f98fSEric Anholt  *
182d223f98fSEric Anholt  * For cleaning, which happens from the CACHE_CLEAN queue after CSD has
183d223f98fSEric Anholt  * executed, we need to make sure that the clean is done before
184d223f98fSEric Anholt  * signaling job completion.  So, we synchronously wait before
185d223f98fSEric Anholt  * returning, and we make sure that L2 invalidates don't happen in the
186d223f98fSEric Anholt  * meantime to confuse our are-we-done checks.
187d223f98fSEric Anholt  */
188d223f98fSEric Anholt void
189d223f98fSEric Anholt v3d_clean_caches(struct v3d_dev *v3d)
190d223f98fSEric Anholt {
191d223f98fSEric Anholt 	struct drm_device *dev = &v3d->drm;
192d223f98fSEric Anholt 	int core = 0;
193d223f98fSEric Anholt 
194d223f98fSEric Anholt 	trace_v3d_cache_clean_begin(dev);
195d223f98fSEric Anholt 
196d223f98fSEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL, V3D_L2TCACTL_TMUWCF);
197d223f98fSEric Anholt 	if (wait_for(!(V3D_CORE_READ(core, V3D_CTL_L2TCACTL) &
198d223f98fSEric Anholt 		       V3D_L2TCACTL_L2TFLS), 100)) {
199d223f98fSEric Anholt 		DRM_ERROR("Timeout waiting for L1T write combiner flush\n");
200d223f98fSEric Anholt 	}
201d223f98fSEric Anholt 
202d223f98fSEric Anholt 	mutex_lock(&v3d->cache_clean_lock);
203d223f98fSEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL,
204d223f98fSEric Anholt 		       V3D_L2TCACTL_L2TFLS |
205d223f98fSEric Anholt 		       V3D_SET_FIELD(V3D_L2TCACTL_FLM_CLEAN, V3D_L2TCACTL_FLM));
206d223f98fSEric Anholt 
207d223f98fSEric Anholt 	if (wait_for(!(V3D_CORE_READ(core, V3D_CTL_L2TCACTL) &
208d223f98fSEric Anholt 		       V3D_L2TCACTL_L2TFLS), 100)) {
209d223f98fSEric Anholt 		DRM_ERROR("Timeout waiting for L2T clean\n");
210d223f98fSEric Anholt 	}
211d223f98fSEric Anholt 
212d223f98fSEric Anholt 	mutex_unlock(&v3d->cache_clean_lock);
213d223f98fSEric Anholt 
214d223f98fSEric Anholt 	trace_v3d_cache_clean_end(dev);
21557692c94SEric Anholt }
21657692c94SEric Anholt 
21757692c94SEric Anholt /* Invalidates the slice caches.  These are read-only caches. */
21857692c94SEric Anholt static void
21957692c94SEric Anholt v3d_invalidate_slices(struct v3d_dev *v3d, int core)
22057692c94SEric Anholt {
22157692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_SLCACTL,
22257692c94SEric Anholt 		       V3D_SET_FIELD(0xf, V3D_SLCACTL_TVCCS) |
22357692c94SEric Anholt 		       V3D_SET_FIELD(0xf, V3D_SLCACTL_TDCCS) |
22457692c94SEric Anholt 		       V3D_SET_FIELD(0xf, V3D_SLCACTL_UCC) |
22557692c94SEric Anholt 		       V3D_SET_FIELD(0xf, V3D_SLCACTL_ICC));
22657692c94SEric Anholt }
22757692c94SEric Anholt 
22857692c94SEric Anholt void
22957692c94SEric Anholt v3d_invalidate_caches(struct v3d_dev *v3d)
23057692c94SEric Anholt {
231aa5beec3SEric Anholt 	/* Invalidate the caches from the outside in.  That way if
232aa5beec3SEric Anholt 	 * another CL's concurrent use of nearby memory were to pull
233aa5beec3SEric Anholt 	 * an invalidated cacheline back in, we wouldn't leave stale
234aa5beec3SEric Anholt 	 * data in the inner cache.
235aa5beec3SEric Anholt 	 */
23657692c94SEric Anholt 	v3d_flush_l3(v3d);
2377b9d2fe4SEric Anholt 	v3d_invalidate_l2c(v3d, 0);
23857692c94SEric Anholt 	v3d_flush_l2t(v3d, 0);
239aa5beec3SEric Anholt 	v3d_invalidate_slices(v3d, 0);
24057692c94SEric Anholt }
24157692c94SEric Anholt 
24257692c94SEric Anholt /* Takes the reservation lock on all the BOs being referenced, so that
24357692c94SEric Anholt  * at queue submit time we can update the reservations.
24457692c94SEric Anholt  *
24557692c94SEric Anholt  * We don't lock the RCL the tile alloc/state BOs, or overflow memory
24657692c94SEric Anholt  * (all of which are on exec->unref_list).  They're entirely private
24757692c94SEric Anholt  * to v3d, so we don't attach dma-buf fences to them.
24857692c94SEric Anholt  */
24957692c94SEric Anholt static int
250dffa9b7aSEric Anholt v3d_lock_bo_reservations(struct v3d_job *job,
25157692c94SEric Anholt 			 struct ww_acquire_ctx *acquire_ctx)
25257692c94SEric Anholt {
25357692c94SEric Anholt 	int i, ret;
25457692c94SEric Anholt 
255dffa9b7aSEric Anholt 	ret = drm_gem_lock_reservations(job->bo, job->bo_count, acquire_ctx);
256c2b3e61aSEric Anholt 	if (ret)
25757692c94SEric Anholt 		return ret;
25857692c94SEric Anholt 
259dffa9b7aSEric Anholt 	for (i = 0; i < job->bo_count; i++) {
260dffa9b7aSEric Anholt 		ret = drm_gem_fence_array_add_implicit(&job->deps,
261dffa9b7aSEric Anholt 						       job->bo[i], true);
262dffa9b7aSEric Anholt 		if (ret) {
263dffa9b7aSEric Anholt 			drm_gem_unlock_reservations(job->bo, job->bo_count,
264dffa9b7aSEric Anholt 						    acquire_ctx);
265dffa9b7aSEric Anholt 			return ret;
266dffa9b7aSEric Anholt 		}
267dffa9b7aSEric Anholt 	}
268dffa9b7aSEric Anholt 
26957692c94SEric Anholt 	return 0;
27057692c94SEric Anholt }
27157692c94SEric Anholt 
27257692c94SEric Anholt /**
273a783a09eSEric Anholt  * v3d_lookup_bos() - Sets up job->bo[] with the GEM objects
27457692c94SEric Anholt  * referenced by the job.
27557692c94SEric Anholt  * @dev: DRM device
27657692c94SEric Anholt  * @file_priv: DRM file for this fd
277a783a09eSEric Anholt  * @job: V3D job being set up
278*e226878eSLee Jones  * @bo_handles: GEM handles
279*e226878eSLee Jones  * @bo_count: Number of GEM handles passed in
28057692c94SEric Anholt  *
28157692c94SEric Anholt  * The command validator needs to reference BOs by their index within
28257692c94SEric Anholt  * the submitted job's BO list.  This does the validation of the job's
28357692c94SEric Anholt  * BO list and reference counting for the lifetime of the job.
28457692c94SEric Anholt  *
28557692c94SEric Anholt  * Note that this function doesn't need to unreference the BOs on
28657692c94SEric Anholt  * failure, because that will happen at v3d_exec_cleanup() time.
28757692c94SEric Anholt  */
28857692c94SEric Anholt static int
289a783a09eSEric Anholt v3d_lookup_bos(struct drm_device *dev,
29057692c94SEric Anholt 	       struct drm_file *file_priv,
291a783a09eSEric Anholt 	       struct v3d_job *job,
292a783a09eSEric Anholt 	       u64 bo_handles,
293a783a09eSEric Anholt 	       u32 bo_count)
29457692c94SEric Anholt {
29557692c94SEric Anholt 	u32 *handles;
29657692c94SEric Anholt 	int ret = 0;
29757692c94SEric Anholt 	int i;
29857692c94SEric Anholt 
299a783a09eSEric Anholt 	job->bo_count = bo_count;
30057692c94SEric Anholt 
301a783a09eSEric Anholt 	if (!job->bo_count) {
30257692c94SEric Anholt 		/* See comment on bo_index for why we have to check
30357692c94SEric Anholt 		 * this.
30457692c94SEric Anholt 		 */
30557692c94SEric Anholt 		DRM_DEBUG("Rendering requires BOs\n");
30657692c94SEric Anholt 		return -EINVAL;
30757692c94SEric Anholt 	}
30857692c94SEric Anholt 
309a783a09eSEric Anholt 	job->bo = kvmalloc_array(job->bo_count,
31057692c94SEric Anholt 				 sizeof(struct drm_gem_cma_object *),
31157692c94SEric Anholt 				 GFP_KERNEL | __GFP_ZERO);
312a783a09eSEric Anholt 	if (!job->bo) {
31357692c94SEric Anholt 		DRM_DEBUG("Failed to allocate validated BO pointers\n");
31457692c94SEric Anholt 		return -ENOMEM;
31557692c94SEric Anholt 	}
31657692c94SEric Anholt 
317a783a09eSEric Anholt 	handles = kvmalloc_array(job->bo_count, sizeof(u32), GFP_KERNEL);
31857692c94SEric Anholt 	if (!handles) {
31957692c94SEric Anholt 		ret = -ENOMEM;
32057692c94SEric Anholt 		DRM_DEBUG("Failed to allocate incoming GEM handles\n");
32157692c94SEric Anholt 		goto fail;
32257692c94SEric Anholt 	}
32357692c94SEric Anholt 
32457692c94SEric Anholt 	if (copy_from_user(handles,
325a783a09eSEric Anholt 			   (void __user *)(uintptr_t)bo_handles,
326a783a09eSEric Anholt 			   job->bo_count * sizeof(u32))) {
32757692c94SEric Anholt 		ret = -EFAULT;
32857692c94SEric Anholt 		DRM_DEBUG("Failed to copy in GEM handles\n");
32957692c94SEric Anholt 		goto fail;
33057692c94SEric Anholt 	}
33157692c94SEric Anholt 
33257692c94SEric Anholt 	spin_lock(&file_priv->table_lock);
333a783a09eSEric Anholt 	for (i = 0; i < job->bo_count; i++) {
33457692c94SEric Anholt 		struct drm_gem_object *bo = idr_find(&file_priv->object_idr,
33557692c94SEric Anholt 						     handles[i]);
33657692c94SEric Anholt 		if (!bo) {
33757692c94SEric Anholt 			DRM_DEBUG("Failed to look up GEM BO %d: %d\n",
33857692c94SEric Anholt 				  i, handles[i]);
33957692c94SEric Anholt 			ret = -ENOENT;
34057692c94SEric Anholt 			spin_unlock(&file_priv->table_lock);
34157692c94SEric Anholt 			goto fail;
34257692c94SEric Anholt 		}
34357692c94SEric Anholt 		drm_gem_object_get(bo);
344a783a09eSEric Anholt 		job->bo[i] = bo;
34557692c94SEric Anholt 	}
34657692c94SEric Anholt 	spin_unlock(&file_priv->table_lock);
34757692c94SEric Anholt 
34857692c94SEric Anholt fail:
34957692c94SEric Anholt 	kvfree(handles);
35057692c94SEric Anholt 	return ret;
35157692c94SEric Anholt }
35257692c94SEric Anholt 
35357692c94SEric Anholt static void
354a783a09eSEric Anholt v3d_job_free(struct kref *ref)
35557692c94SEric Anholt {
356a783a09eSEric Anholt 	struct v3d_job *job = container_of(ref, struct v3d_job, refcount);
357dffa9b7aSEric Anholt 	unsigned long index;
358dffa9b7aSEric Anholt 	struct dma_fence *fence;
359a783a09eSEric Anholt 	int i;
36057692c94SEric Anholt 
361a783a09eSEric Anholt 	for (i = 0; i < job->bo_count; i++) {
3621584f16cSEric Anholt 		if (job->bo[i])
3632b86189eSEmil Velikov 			drm_gem_object_put(job->bo[i]);
3641584f16cSEric Anholt 	}
365a783a09eSEric Anholt 	kvfree(job->bo);
3661584f16cSEric Anholt 
367dffa9b7aSEric Anholt 	xa_for_each(&job->deps, index, fence) {
368dffa9b7aSEric Anholt 		dma_fence_put(fence);
369dffa9b7aSEric Anholt 	}
370dffa9b7aSEric Anholt 	xa_destroy(&job->deps);
371dffa9b7aSEric Anholt 
372a783a09eSEric Anholt 	dma_fence_put(job->irq_fence);
373a783a09eSEric Anholt 	dma_fence_put(job->done_fence);
374a783a09eSEric Anholt 
375bc662528SDaniel Vetter 	pm_runtime_mark_last_busy(job->v3d->drm.dev);
376bc662528SDaniel Vetter 	pm_runtime_put_autosuspend(job->v3d->drm.dev);
3771584f16cSEric Anholt 
3781584f16cSEric Anholt 	kfree(job);
3791584f16cSEric Anholt }
3801584f16cSEric Anholt 
381a783a09eSEric Anholt static void
382a783a09eSEric Anholt v3d_render_job_free(struct kref *ref)
3831584f16cSEric Anholt {
384a783a09eSEric Anholt 	struct v3d_render_job *job = container_of(ref, struct v3d_render_job,
385a783a09eSEric Anholt 						  base.refcount);
386a783a09eSEric Anholt 	struct v3d_bo *bo, *save;
387a783a09eSEric Anholt 
388a783a09eSEric Anholt 	list_for_each_entry_safe(bo, save, &job->unref_list, unref_head) {
3892b86189eSEmil Velikov 		drm_gem_object_put(&bo->base.base);
390a783a09eSEric Anholt 	}
391a783a09eSEric Anholt 
392a783a09eSEric Anholt 	v3d_job_free(ref);
393a783a09eSEric Anholt }
394a783a09eSEric Anholt 
395a783a09eSEric Anholt void v3d_job_put(struct v3d_job *job)
396a783a09eSEric Anholt {
397a783a09eSEric Anholt 	kref_put(&job->refcount, job->free);
3981584f16cSEric Anholt }
3991584f16cSEric Anholt 
40057692c94SEric Anholt int
40157692c94SEric Anholt v3d_wait_bo_ioctl(struct drm_device *dev, void *data,
40257692c94SEric Anholt 		  struct drm_file *file_priv)
40357692c94SEric Anholt {
40457692c94SEric Anholt 	int ret;
40557692c94SEric Anholt 	struct drm_v3d_wait_bo *args = data;
40657692c94SEric Anholt 	ktime_t start = ktime_get();
40757692c94SEric Anholt 	u64 delta_ns;
40857692c94SEric Anholt 	unsigned long timeout_jiffies =
40957692c94SEric Anholt 		nsecs_to_jiffies_timeout(args->timeout_ns);
41057692c94SEric Anholt 
41157692c94SEric Anholt 	if (args->pad != 0)
41257692c94SEric Anholt 		return -EINVAL;
41357692c94SEric Anholt 
41452791eeeSChristian König 	ret = drm_gem_dma_resv_wait(file_priv, args->handle,
4158d668309SRob Herring 					      true, timeout_jiffies);
41657692c94SEric Anholt 
41757692c94SEric Anholt 	/* Decrement the user's timeout, in case we got interrupted
41857692c94SEric Anholt 	 * such that the ioctl will be restarted.
41957692c94SEric Anholt 	 */
42057692c94SEric Anholt 	delta_ns = ktime_to_ns(ktime_sub(ktime_get(), start));
42157692c94SEric Anholt 	if (delta_ns < args->timeout_ns)
42257692c94SEric Anholt 		args->timeout_ns -= delta_ns;
42357692c94SEric Anholt 	else
42457692c94SEric Anholt 		args->timeout_ns = 0;
42557692c94SEric Anholt 
42657692c94SEric Anholt 	/* Asked to wait beyond the jiffie/scheduler precision? */
42757692c94SEric Anholt 	if (ret == -ETIME && args->timeout_ns)
42857692c94SEric Anholt 		ret = -EAGAIN;
42957692c94SEric Anholt 
43057692c94SEric Anholt 	return ret;
43157692c94SEric Anholt }
43257692c94SEric Anholt 
433a783a09eSEric Anholt static int
434a783a09eSEric Anholt v3d_job_init(struct v3d_dev *v3d, struct drm_file *file_priv,
435a783a09eSEric Anholt 	     struct v3d_job *job, void (*free)(struct kref *ref),
436a783a09eSEric Anholt 	     u32 in_sync)
437a783a09eSEric Anholt {
438dffa9b7aSEric Anholt 	struct dma_fence *in_fence = NULL;
439a783a09eSEric Anholt 	int ret;
440a783a09eSEric Anholt 
441a783a09eSEric Anholt 	job->v3d = v3d;
442a783a09eSEric Anholt 	job->free = free;
443a783a09eSEric Anholt 
444bc662528SDaniel Vetter 	ret = pm_runtime_get_sync(v3d->drm.dev);
445a783a09eSEric Anholt 	if (ret < 0)
446a783a09eSEric Anholt 		return ret;
447a783a09eSEric Anholt 
448dffa9b7aSEric Anholt 	xa_init_flags(&job->deps, XA_FLAGS_ALLOC);
449dffa9b7aSEric Anholt 
450dffa9b7aSEric Anholt 	ret = drm_syncobj_find_fence(file_priv, in_sync, 0, 0, &in_fence);
451dffa9b7aSEric Anholt 	if (ret == -EINVAL)
452dffa9b7aSEric Anholt 		goto fail;
453dffa9b7aSEric Anholt 
454dffa9b7aSEric Anholt 	ret = drm_gem_fence_array_add(&job->deps, in_fence);
455dffa9b7aSEric Anholt 	if (ret)
456dffa9b7aSEric Anholt 		goto fail;
457a783a09eSEric Anholt 
458a783a09eSEric Anholt 	kref_init(&job->refcount);
459a783a09eSEric Anholt 
460a783a09eSEric Anholt 	return 0;
461dffa9b7aSEric Anholt fail:
462dffa9b7aSEric Anholt 	xa_destroy(&job->deps);
463bc662528SDaniel Vetter 	pm_runtime_put_autosuspend(v3d->drm.dev);
464dffa9b7aSEric Anholt 	return ret;
465a783a09eSEric Anholt }
466a783a09eSEric Anholt 
467a783a09eSEric Anholt static int
468a783a09eSEric Anholt v3d_push_job(struct v3d_file_priv *v3d_priv,
469a783a09eSEric Anholt 	     struct v3d_job *job, enum v3d_queue queue)
470a783a09eSEric Anholt {
471a783a09eSEric Anholt 	int ret;
472a783a09eSEric Anholt 
473a783a09eSEric Anholt 	ret = drm_sched_job_init(&job->base, &v3d_priv->sched_entity[queue],
474a783a09eSEric Anholt 				 v3d_priv);
475a783a09eSEric Anholt 	if (ret)
476a783a09eSEric Anholt 		return ret;
477a783a09eSEric Anholt 
478a783a09eSEric Anholt 	job->done_fence = dma_fence_get(&job->base.s_fence->finished);
479a783a09eSEric Anholt 
480a783a09eSEric Anholt 	/* put by scheduler job completion */
481a783a09eSEric Anholt 	kref_get(&job->refcount);
482a783a09eSEric Anholt 
483a783a09eSEric Anholt 	drm_sched_entity_push_job(&job->base, &v3d_priv->sched_entity[queue]);
484a783a09eSEric Anholt 
485a783a09eSEric Anholt 	return 0;
486a783a09eSEric Anholt }
487a783a09eSEric Anholt 
488a783a09eSEric Anholt static void
489a783a09eSEric Anholt v3d_attach_fences_and_unlock_reservation(struct drm_file *file_priv,
490a783a09eSEric Anholt 					 struct v3d_job *job,
491a783a09eSEric Anholt 					 struct ww_acquire_ctx *acquire_ctx,
492d223f98fSEric Anholt 					 u32 out_sync,
493d223f98fSEric Anholt 					 struct dma_fence *done_fence)
494a783a09eSEric Anholt {
495a783a09eSEric Anholt 	struct drm_syncobj *sync_out;
496a783a09eSEric Anholt 	int i;
497a783a09eSEric Anholt 
498a783a09eSEric Anholt 	for (i = 0; i < job->bo_count; i++) {
499a783a09eSEric Anholt 		/* XXX: Use shared fences for read-only objects. */
50052791eeeSChristian König 		dma_resv_add_excl_fence(job->bo[i]->resv,
501a783a09eSEric Anholt 						  job->done_fence);
502a783a09eSEric Anholt 	}
503a783a09eSEric Anholt 
504a783a09eSEric Anholt 	drm_gem_unlock_reservations(job->bo, job->bo_count, acquire_ctx);
505a783a09eSEric Anholt 
506a783a09eSEric Anholt 	/* Update the return sync object for the job */
507a783a09eSEric Anholt 	sync_out = drm_syncobj_find(file_priv, out_sync);
508a783a09eSEric Anholt 	if (sync_out) {
509d223f98fSEric Anholt 		drm_syncobj_replace_fence(sync_out, done_fence);
510a783a09eSEric Anholt 		drm_syncobj_put(sync_out);
511a783a09eSEric Anholt 	}
512a783a09eSEric Anholt }
513a783a09eSEric Anholt 
51457692c94SEric Anholt /**
51557692c94SEric Anholt  * v3d_submit_cl_ioctl() - Submits a job (frame) to the V3D.
51657692c94SEric Anholt  * @dev: DRM device
51757692c94SEric Anholt  * @data: ioctl argument
51857692c94SEric Anholt  * @file_priv: DRM file for this fd
51957692c94SEric Anholt  *
52057692c94SEric Anholt  * This is the main entrypoint for userspace to submit a 3D frame to
52157692c94SEric Anholt  * the GPU.  Userspace provides the binner command list (if
52257692c94SEric Anholt  * applicable), and the kernel sets up the render command list to draw
52357692c94SEric Anholt  * to the framebuffer described in the ioctl, using the command lists
52457692c94SEric Anholt  * that the 3D engine's binner will produce.
52557692c94SEric Anholt  */
52657692c94SEric Anholt int
52757692c94SEric Anholt v3d_submit_cl_ioctl(struct drm_device *dev, void *data,
52857692c94SEric Anholt 		    struct drm_file *file_priv)
52957692c94SEric Anholt {
53057692c94SEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
53157692c94SEric Anholt 	struct v3d_file_priv *v3d_priv = file_priv->driver_priv;
53257692c94SEric Anholt 	struct drm_v3d_submit_cl *args = data;
533a783a09eSEric Anholt 	struct v3d_bin_job *bin = NULL;
534a783a09eSEric Anholt 	struct v3d_render_job *render;
535455d56ceSIago Toral Quiroga 	struct v3d_job *clean_job = NULL;
536455d56ceSIago Toral Quiroga 	struct v3d_job *last_job;
53757692c94SEric Anholt 	struct ww_acquire_ctx acquire_ctx;
53857692c94SEric Anholt 	int ret = 0;
53957692c94SEric Anholt 
54055a9b748SEric Anholt 	trace_v3d_submit_cl_ioctl(&v3d->drm, args->rcl_start, args->rcl_end);
54155a9b748SEric Anholt 
542455d56ceSIago Toral Quiroga 	if (args->flags != 0 &&
543455d56ceSIago Toral Quiroga 	    args->flags != DRM_V3D_SUBMIT_CL_FLUSH_CACHE) {
544455d56ceSIago Toral Quiroga 		DRM_INFO("invalid flags: %d\n", args->flags);
54557692c94SEric Anholt 		return -EINVAL;
54657692c94SEric Anholt 	}
54757692c94SEric Anholt 
548a783a09eSEric Anholt 	render = kcalloc(1, sizeof(*render), GFP_KERNEL);
549a783a09eSEric Anholt 	if (!render)
55057692c94SEric Anholt 		return -ENOMEM;
55157692c94SEric Anholt 
552a783a09eSEric Anholt 	render->start = args->rcl_start;
553a783a09eSEric Anholt 	render->end = args->rcl_end;
554a783a09eSEric Anholt 	INIT_LIST_HEAD(&render->unref_list);
555a783a09eSEric Anholt 
556a783a09eSEric Anholt 	ret = v3d_job_init(v3d, file_priv, &render->base,
557a783a09eSEric Anholt 			   v3d_render_job_free, args->in_sync_rcl);
558a783a09eSEric Anholt 	if (ret) {
559a783a09eSEric Anholt 		kfree(render);
56057692c94SEric Anholt 		return ret;
56157692c94SEric Anholt 	}
56257692c94SEric Anholt 
563a783a09eSEric Anholt 	if (args->bcl_start != args->bcl_end) {
564a783a09eSEric Anholt 		bin = kcalloc(1, sizeof(*bin), GFP_KERNEL);
56529cd13cfSNavid Emamdoost 		if (!bin) {
56629cd13cfSNavid Emamdoost 			v3d_job_put(&render->base);
567a783a09eSEric Anholt 			return -ENOMEM;
56829cd13cfSNavid Emamdoost 		}
56957692c94SEric Anholt 
570a783a09eSEric Anholt 		ret = v3d_job_init(v3d, file_priv, &bin->base,
571a783a09eSEric Anholt 				   v3d_job_free, args->in_sync_bcl);
572a783a09eSEric Anholt 		if (ret) {
573a783a09eSEric Anholt 			v3d_job_put(&render->base);
57429cd13cfSNavid Emamdoost 			kfree(bin);
575a783a09eSEric Anholt 			return ret;
576a783a09eSEric Anholt 		}
57757692c94SEric Anholt 
578a783a09eSEric Anholt 		bin->start = args->bcl_start;
579a783a09eSEric Anholt 		bin->end = args->bcl_end;
580a783a09eSEric Anholt 		bin->qma = args->qma;
581a783a09eSEric Anholt 		bin->qms = args->qms;
582a783a09eSEric Anholt 		bin->qts = args->qts;
583a783a09eSEric Anholt 		bin->render = render;
584a783a09eSEric Anholt 	}
58557692c94SEric Anholt 
586455d56ceSIago Toral Quiroga 	if (args->flags & DRM_V3D_SUBMIT_CL_FLUSH_CACHE) {
587455d56ceSIago Toral Quiroga 		clean_job = kcalloc(1, sizeof(*clean_job), GFP_KERNEL);
588455d56ceSIago Toral Quiroga 		if (!clean_job) {
589455d56ceSIago Toral Quiroga 			ret = -ENOMEM;
590455d56ceSIago Toral Quiroga 			goto fail;
591455d56ceSIago Toral Quiroga 		}
592455d56ceSIago Toral Quiroga 
593455d56ceSIago Toral Quiroga 		ret = v3d_job_init(v3d, file_priv, clean_job, v3d_job_free, 0);
594455d56ceSIago Toral Quiroga 		if (ret) {
595455d56ceSIago Toral Quiroga 			kfree(clean_job);
596455d56ceSIago Toral Quiroga 			clean_job = NULL;
597455d56ceSIago Toral Quiroga 			goto fail;
598455d56ceSIago Toral Quiroga 		}
599455d56ceSIago Toral Quiroga 
600455d56ceSIago Toral Quiroga 		last_job = clean_job;
601455d56ceSIago Toral Quiroga 	} else {
602455d56ceSIago Toral Quiroga 		last_job = &render->base;
603455d56ceSIago Toral Quiroga 	}
604455d56ceSIago Toral Quiroga 
605455d56ceSIago Toral Quiroga 	ret = v3d_lookup_bos(dev, file_priv, last_job,
606a783a09eSEric Anholt 			     args->bo_handles, args->bo_handle_count);
60757692c94SEric Anholt 	if (ret)
60857692c94SEric Anholt 		goto fail;
60957692c94SEric Anholt 
610455d56ceSIago Toral Quiroga 	ret = v3d_lock_bo_reservations(last_job, &acquire_ctx);
61157692c94SEric Anholt 	if (ret)
61257692c94SEric Anholt 		goto fail;
61357692c94SEric Anholt 
6147122b68bSEric Anholt 	mutex_lock(&v3d->sched_lock);
615a783a09eSEric Anholt 	if (bin) {
616a783a09eSEric Anholt 		ret = v3d_push_job(v3d_priv, &bin->base, V3D_BIN);
61757692c94SEric Anholt 		if (ret)
61857692c94SEric Anholt 			goto fail_unreserve;
61957692c94SEric Anholt 
620dffa9b7aSEric Anholt 		ret = drm_gem_fence_array_add(&render->base.deps,
621dffa9b7aSEric Anholt 					      dma_fence_get(bin->base.done_fence));
622dffa9b7aSEric Anholt 		if (ret)
623dffa9b7aSEric Anholt 			goto fail_unreserve;
62457692c94SEric Anholt 	}
62557692c94SEric Anholt 
626a783a09eSEric Anholt 	ret = v3d_push_job(v3d_priv, &render->base, V3D_RENDER);
62757692c94SEric Anholt 	if (ret)
62857692c94SEric Anholt 		goto fail_unreserve;
629455d56ceSIago Toral Quiroga 
630455d56ceSIago Toral Quiroga 	if (clean_job) {
631455d56ceSIago Toral Quiroga 		struct dma_fence *render_fence =
632455d56ceSIago Toral Quiroga 			dma_fence_get(render->base.done_fence);
633455d56ceSIago Toral Quiroga 		ret = drm_gem_fence_array_add(&clean_job->deps, render_fence);
634455d56ceSIago Toral Quiroga 		if (ret)
635455d56ceSIago Toral Quiroga 			goto fail_unreserve;
636455d56ceSIago Toral Quiroga 		ret = v3d_push_job(v3d_priv, clean_job, V3D_CACHE_CLEAN);
637455d56ceSIago Toral Quiroga 		if (ret)
638455d56ceSIago Toral Quiroga 			goto fail_unreserve;
639455d56ceSIago Toral Quiroga 	}
640455d56ceSIago Toral Quiroga 
6417122b68bSEric Anholt 	mutex_unlock(&v3d->sched_lock);
64257692c94SEric Anholt 
643a783a09eSEric Anholt 	v3d_attach_fences_and_unlock_reservation(file_priv,
644455d56ceSIago Toral Quiroga 						 last_job,
645d223f98fSEric Anholt 						 &acquire_ctx,
646d223f98fSEric Anholt 						 args->out_sync,
647455d56ceSIago Toral Quiroga 						 last_job->done_fence);
64857692c94SEric Anholt 
649a783a09eSEric Anholt 	if (bin)
650a783a09eSEric Anholt 		v3d_job_put(&bin->base);
651a783a09eSEric Anholt 	v3d_job_put(&render->base);
652455d56ceSIago Toral Quiroga 	if (clean_job)
653455d56ceSIago Toral Quiroga 		v3d_job_put(clean_job);
65457692c94SEric Anholt 
65557692c94SEric Anholt 	return 0;
65657692c94SEric Anholt 
65757692c94SEric Anholt fail_unreserve:
6587122b68bSEric Anholt 	mutex_unlock(&v3d->sched_lock);
659455d56ceSIago Toral Quiroga 	drm_gem_unlock_reservations(last_job->bo,
660455d56ceSIago Toral Quiroga 				    last_job->bo_count, &acquire_ctx);
66157692c94SEric Anholt fail:
662a783a09eSEric Anholt 	if (bin)
663a783a09eSEric Anholt 		v3d_job_put(&bin->base);
664a783a09eSEric Anholt 	v3d_job_put(&render->base);
665455d56ceSIago Toral Quiroga 	if (clean_job)
666455d56ceSIago Toral Quiroga 		v3d_job_put(clean_job);
66757692c94SEric Anholt 
66857692c94SEric Anholt 	return ret;
66957692c94SEric Anholt }
67057692c94SEric Anholt 
6711584f16cSEric Anholt /**
6721584f16cSEric Anholt  * v3d_submit_tfu_ioctl() - Submits a TFU (texture formatting) job to the V3D.
6731584f16cSEric Anholt  * @dev: DRM device
6741584f16cSEric Anholt  * @data: ioctl argument
6751584f16cSEric Anholt  * @file_priv: DRM file for this fd
6761584f16cSEric Anholt  *
6771584f16cSEric Anholt  * Userspace provides the register setup for the TFU, which we don't
6781584f16cSEric Anholt  * need to validate since the TFU is behind the MMU.
6791584f16cSEric Anholt  */
6801584f16cSEric Anholt int
6811584f16cSEric Anholt v3d_submit_tfu_ioctl(struct drm_device *dev, void *data,
6821584f16cSEric Anholt 		     struct drm_file *file_priv)
6831584f16cSEric Anholt {
6841584f16cSEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
6851584f16cSEric Anholt 	struct v3d_file_priv *v3d_priv = file_priv->driver_priv;
6861584f16cSEric Anholt 	struct drm_v3d_submit_tfu *args = data;
6871584f16cSEric Anholt 	struct v3d_tfu_job *job;
6881584f16cSEric Anholt 	struct ww_acquire_ctx acquire_ctx;
6891584f16cSEric Anholt 	int ret = 0;
6901584f16cSEric Anholt 
69155a9b748SEric Anholt 	trace_v3d_submit_tfu_ioctl(&v3d->drm, args->iia);
69255a9b748SEric Anholt 
6931584f16cSEric Anholt 	job = kcalloc(1, sizeof(*job), GFP_KERNEL);
6941584f16cSEric Anholt 	if (!job)
6951584f16cSEric Anholt 		return -ENOMEM;
6961584f16cSEric Anholt 
697a783a09eSEric Anholt 	ret = v3d_job_init(v3d, file_priv, &job->base,
698a783a09eSEric Anholt 			   v3d_job_free, args->in_sync);
699a783a09eSEric Anholt 	if (ret) {
7001584f16cSEric Anholt 		kfree(job);
7011584f16cSEric Anholt 		return ret;
7021584f16cSEric Anholt 	}
7031584f16cSEric Anholt 
704a783a09eSEric Anholt 	job->base.bo = kcalloc(ARRAY_SIZE(args->bo_handles),
705a783a09eSEric Anholt 			       sizeof(*job->base.bo), GFP_KERNEL);
706a783a09eSEric Anholt 	if (!job->base.bo) {
707a783a09eSEric Anholt 		v3d_job_put(&job->base);
708a783a09eSEric Anholt 		return -ENOMEM;
709a783a09eSEric Anholt 	}
7101584f16cSEric Anholt 
7111584f16cSEric Anholt 	job->args = *args;
7121584f16cSEric Anholt 
7131584f16cSEric Anholt 	spin_lock(&file_priv->table_lock);
714a783a09eSEric Anholt 	for (job->base.bo_count = 0;
715a783a09eSEric Anholt 	     job->base.bo_count < ARRAY_SIZE(args->bo_handles);
716a783a09eSEric Anholt 	     job->base.bo_count++) {
7171584f16cSEric Anholt 		struct drm_gem_object *bo;
7181584f16cSEric Anholt 
719a783a09eSEric Anholt 		if (!args->bo_handles[job->base.bo_count])
7201584f16cSEric Anholt 			break;
7211584f16cSEric Anholt 
7221584f16cSEric Anholt 		bo = idr_find(&file_priv->object_idr,
723a783a09eSEric Anholt 			      args->bo_handles[job->base.bo_count]);
7241584f16cSEric Anholt 		if (!bo) {
7251584f16cSEric Anholt 			DRM_DEBUG("Failed to look up GEM BO %d: %d\n",
726a783a09eSEric Anholt 				  job->base.bo_count,
727a783a09eSEric Anholt 				  args->bo_handles[job->base.bo_count]);
7281584f16cSEric Anholt 			ret = -ENOENT;
7291584f16cSEric Anholt 			spin_unlock(&file_priv->table_lock);
7301584f16cSEric Anholt 			goto fail;
7311584f16cSEric Anholt 		}
7321584f16cSEric Anholt 		drm_gem_object_get(bo);
733a783a09eSEric Anholt 		job->base.bo[job->base.bo_count] = bo;
7341584f16cSEric Anholt 	}
7351584f16cSEric Anholt 	spin_unlock(&file_priv->table_lock);
7361584f16cSEric Anholt 
737dffa9b7aSEric Anholt 	ret = v3d_lock_bo_reservations(&job->base, &acquire_ctx);
7381584f16cSEric Anholt 	if (ret)
7391584f16cSEric Anholt 		goto fail;
7401584f16cSEric Anholt 
7411584f16cSEric Anholt 	mutex_lock(&v3d->sched_lock);
742a783a09eSEric Anholt 	ret = v3d_push_job(v3d_priv, &job->base, V3D_TFU);
7431584f16cSEric Anholt 	if (ret)
7441584f16cSEric Anholt 		goto fail_unreserve;
7451584f16cSEric Anholt 	mutex_unlock(&v3d->sched_lock);
7461584f16cSEric Anholt 
747a783a09eSEric Anholt 	v3d_attach_fences_and_unlock_reservation(file_priv,
748a783a09eSEric Anholt 						 &job->base, &acquire_ctx,
749d223f98fSEric Anholt 						 args->out_sync,
750d223f98fSEric Anholt 						 job->base.done_fence);
7511584f16cSEric Anholt 
752a783a09eSEric Anholt 	v3d_job_put(&job->base);
7531584f16cSEric Anholt 
7541584f16cSEric Anholt 	return 0;
7551584f16cSEric Anholt 
7561584f16cSEric Anholt fail_unreserve:
7571584f16cSEric Anholt 	mutex_unlock(&v3d->sched_lock);
758a783a09eSEric Anholt 	drm_gem_unlock_reservations(job->base.bo, job->base.bo_count,
759a783a09eSEric Anholt 				    &acquire_ctx);
7601584f16cSEric Anholt fail:
761a783a09eSEric Anholt 	v3d_job_put(&job->base);
7621584f16cSEric Anholt 
7631584f16cSEric Anholt 	return ret;
7641584f16cSEric Anholt }
7651584f16cSEric Anholt 
766d223f98fSEric Anholt /**
767d223f98fSEric Anholt  * v3d_submit_csd_ioctl() - Submits a CSD (texture formatting) job to the V3D.
768d223f98fSEric Anholt  * @dev: DRM device
769d223f98fSEric Anholt  * @data: ioctl argument
770d223f98fSEric Anholt  * @file_priv: DRM file for this fd
771d223f98fSEric Anholt  *
772d223f98fSEric Anholt  * Userspace provides the register setup for the CSD, which we don't
773d223f98fSEric Anholt  * need to validate since the CSD is behind the MMU.
774d223f98fSEric Anholt  */
775d223f98fSEric Anholt int
776d223f98fSEric Anholt v3d_submit_csd_ioctl(struct drm_device *dev, void *data,
777d223f98fSEric Anholt 		     struct drm_file *file_priv)
778d223f98fSEric Anholt {
779d223f98fSEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
780d223f98fSEric Anholt 	struct v3d_file_priv *v3d_priv = file_priv->driver_priv;
781d223f98fSEric Anholt 	struct drm_v3d_submit_csd *args = data;
782d223f98fSEric Anholt 	struct v3d_csd_job *job;
783d223f98fSEric Anholt 	struct v3d_job *clean_job;
784d223f98fSEric Anholt 	struct ww_acquire_ctx acquire_ctx;
785d223f98fSEric Anholt 	int ret;
786d223f98fSEric Anholt 
787d223f98fSEric Anholt 	trace_v3d_submit_csd_ioctl(&v3d->drm, args->cfg[5], args->cfg[6]);
788d223f98fSEric Anholt 
789d223f98fSEric Anholt 	if (!v3d_has_csd(v3d)) {
790d223f98fSEric Anholt 		DRM_DEBUG("Attempting CSD submit on non-CSD hardware\n");
791d223f98fSEric Anholt 		return -EINVAL;
792d223f98fSEric Anholt 	}
793d223f98fSEric Anholt 
794d223f98fSEric Anholt 	job = kcalloc(1, sizeof(*job), GFP_KERNEL);
795d223f98fSEric Anholt 	if (!job)
796d223f98fSEric Anholt 		return -ENOMEM;
797d223f98fSEric Anholt 
798d223f98fSEric Anholt 	ret = v3d_job_init(v3d, file_priv, &job->base,
799d223f98fSEric Anholt 			   v3d_job_free, args->in_sync);
800d223f98fSEric Anholt 	if (ret) {
801d223f98fSEric Anholt 		kfree(job);
802d223f98fSEric Anholt 		return ret;
803d223f98fSEric Anholt 	}
804d223f98fSEric Anholt 
805d223f98fSEric Anholt 	clean_job = kcalloc(1, sizeof(*clean_job), GFP_KERNEL);
806d223f98fSEric Anholt 	if (!clean_job) {
807d223f98fSEric Anholt 		v3d_job_put(&job->base);
808d223f98fSEric Anholt 		kfree(job);
809d223f98fSEric Anholt 		return -ENOMEM;
810d223f98fSEric Anholt 	}
811d223f98fSEric Anholt 
812d223f98fSEric Anholt 	ret = v3d_job_init(v3d, file_priv, clean_job, v3d_job_free, 0);
813d223f98fSEric Anholt 	if (ret) {
814d223f98fSEric Anholt 		v3d_job_put(&job->base);
815d223f98fSEric Anholt 		kfree(clean_job);
816d223f98fSEric Anholt 		return ret;
817d223f98fSEric Anholt 	}
818d223f98fSEric Anholt 
819d223f98fSEric Anholt 	job->args = *args;
820d223f98fSEric Anholt 
821d223f98fSEric Anholt 	ret = v3d_lookup_bos(dev, file_priv, clean_job,
822d223f98fSEric Anholt 			     args->bo_handles, args->bo_handle_count);
823d223f98fSEric Anholt 	if (ret)
824d223f98fSEric Anholt 		goto fail;
825d223f98fSEric Anholt 
826dffa9b7aSEric Anholt 	ret = v3d_lock_bo_reservations(clean_job, &acquire_ctx);
827d223f98fSEric Anholt 	if (ret)
828d223f98fSEric Anholt 		goto fail;
829d223f98fSEric Anholt 
830d223f98fSEric Anholt 	mutex_lock(&v3d->sched_lock);
831d223f98fSEric Anholt 	ret = v3d_push_job(v3d_priv, &job->base, V3D_CSD);
832d223f98fSEric Anholt 	if (ret)
833d223f98fSEric Anholt 		goto fail_unreserve;
834d223f98fSEric Anholt 
835dffa9b7aSEric Anholt 	ret = drm_gem_fence_array_add(&clean_job->deps,
836dffa9b7aSEric Anholt 				      dma_fence_get(job->base.done_fence));
837dffa9b7aSEric Anholt 	if (ret)
838dffa9b7aSEric Anholt 		goto fail_unreserve;
839dffa9b7aSEric Anholt 
840d223f98fSEric Anholt 	ret = v3d_push_job(v3d_priv, clean_job, V3D_CACHE_CLEAN);
841d223f98fSEric Anholt 	if (ret)
842d223f98fSEric Anholt 		goto fail_unreserve;
843d223f98fSEric Anholt 	mutex_unlock(&v3d->sched_lock);
844d223f98fSEric Anholt 
845d223f98fSEric Anholt 	v3d_attach_fences_and_unlock_reservation(file_priv,
846d223f98fSEric Anholt 						 clean_job,
847d223f98fSEric Anholt 						 &acquire_ctx,
848d223f98fSEric Anholt 						 args->out_sync,
849d223f98fSEric Anholt 						 clean_job->done_fence);
850d223f98fSEric Anholt 
851d223f98fSEric Anholt 	v3d_job_put(&job->base);
852d223f98fSEric Anholt 	v3d_job_put(clean_job);
853d223f98fSEric Anholt 
854d223f98fSEric Anholt 	return 0;
855d223f98fSEric Anholt 
856d223f98fSEric Anholt fail_unreserve:
857d223f98fSEric Anholt 	mutex_unlock(&v3d->sched_lock);
858d223f98fSEric Anholt 	drm_gem_unlock_reservations(clean_job->bo, clean_job->bo_count,
859d223f98fSEric Anholt 				    &acquire_ctx);
860d223f98fSEric Anholt fail:
861d223f98fSEric Anholt 	v3d_job_put(&job->base);
862d223f98fSEric Anholt 	v3d_job_put(clean_job);
863d223f98fSEric Anholt 
864d223f98fSEric Anholt 	return ret;
865d223f98fSEric Anholt }
866d223f98fSEric Anholt 
86757692c94SEric Anholt int
86857692c94SEric Anholt v3d_gem_init(struct drm_device *dev)
86957692c94SEric Anholt {
87057692c94SEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
87157692c94SEric Anholt 	u32 pt_size = 4096 * 1024;
87257692c94SEric Anholt 	int ret, i;
87357692c94SEric Anholt 
87457692c94SEric Anholt 	for (i = 0; i < V3D_MAX_QUEUES; i++)
87557692c94SEric Anholt 		v3d->queue[i].fence_context = dma_fence_context_alloc(1);
87657692c94SEric Anholt 
87757692c94SEric Anholt 	spin_lock_init(&v3d->mm_lock);
87857692c94SEric Anholt 	spin_lock_init(&v3d->job_lock);
87957692c94SEric Anholt 	mutex_init(&v3d->bo_lock);
88057692c94SEric Anholt 	mutex_init(&v3d->reset_lock);
8817122b68bSEric Anholt 	mutex_init(&v3d->sched_lock);
882d223f98fSEric Anholt 	mutex_init(&v3d->cache_clean_lock);
88357692c94SEric Anholt 
88457692c94SEric Anholt 	/* Note: We don't allocate address 0.  Various bits of HW
88557692c94SEric Anholt 	 * treat 0 as special, such as the occlusion query counters
88657692c94SEric Anholt 	 * where 0 means "disabled".
88757692c94SEric Anholt 	 */
88857692c94SEric Anholt 	drm_mm_init(&v3d->mm, 1, pt_size / sizeof(u32) - 1);
88957692c94SEric Anholt 
890bc662528SDaniel Vetter 	v3d->pt = dma_alloc_wc(v3d->drm.dev, pt_size,
89157692c94SEric Anholt 			       &v3d->pt_paddr,
89257692c94SEric Anholt 			       GFP_KERNEL | __GFP_NOWARN | __GFP_ZERO);
89357692c94SEric Anholt 	if (!v3d->pt) {
89457692c94SEric Anholt 		drm_mm_takedown(&v3d->mm);
895bc662528SDaniel Vetter 		dev_err(v3d->drm.dev,
89657692c94SEric Anholt 			"Failed to allocate page tables. "
89757692c94SEric Anholt 			"Please ensure you have CMA enabled.\n");
89857692c94SEric Anholt 		return -ENOMEM;
89957692c94SEric Anholt 	}
90057692c94SEric Anholt 
90157692c94SEric Anholt 	v3d_init_hw_state(v3d);
90257692c94SEric Anholt 	v3d_mmu_set_page_table(v3d);
90357692c94SEric Anholt 
90457692c94SEric Anholt 	ret = v3d_sched_init(v3d);
90557692c94SEric Anholt 	if (ret) {
90657692c94SEric Anholt 		drm_mm_takedown(&v3d->mm);
907bc662528SDaniel Vetter 		dma_free_coherent(v3d->drm.dev, 4096 * 1024, (void *)v3d->pt,
90857692c94SEric Anholt 				  v3d->pt_paddr);
90957692c94SEric Anholt 	}
91057692c94SEric Anholt 
91157692c94SEric Anholt 	return 0;
91257692c94SEric Anholt }
91357692c94SEric Anholt 
91457692c94SEric Anholt void
91557692c94SEric Anholt v3d_gem_destroy(struct drm_device *dev)
91657692c94SEric Anholt {
91757692c94SEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
91857692c94SEric Anholt 
91957692c94SEric Anholt 	v3d_sched_fini(v3d);
92057692c94SEric Anholt 
921a783a09eSEric Anholt 	/* Waiting for jobs to finish would need to be done before
92257692c94SEric Anholt 	 * unregistering V3D.
92357692c94SEric Anholt 	 */
92414d1d190SEric Anholt 	WARN_ON(v3d->bin_job);
92514d1d190SEric Anholt 	WARN_ON(v3d->render_job);
92657692c94SEric Anholt 
92757692c94SEric Anholt 	drm_mm_takedown(&v3d->mm);
92857692c94SEric Anholt 
929bc662528SDaniel Vetter 	dma_free_coherent(v3d->drm.dev, 4096 * 1024, (void *)v3d->pt,
930bc662528SDaniel Vetter 			  v3d->pt_paddr);
93157692c94SEric Anholt }
932