xref: /openbmc/linux/drivers/gpu/drm/v3d/v3d_gem.c (revision 90a64adb0876f3b6ec49819df99edffed982e4f2)
157692c94SEric Anholt // SPDX-License-Identifier: GPL-2.0+
257692c94SEric Anholt /* Copyright (C) 2014-2018 Broadcom */
357692c94SEric Anholt 
4220989e7SSam Ravnborg #include <linux/device.h>
5220989e7SSam Ravnborg #include <linux/dma-mapping.h>
6220989e7SSam Ravnborg #include <linux/io.h>
757692c94SEric Anholt #include <linux/module.h>
857692c94SEric Anholt #include <linux/platform_device.h>
9eea9b97bSEric Anholt #include <linux/reset.h>
1057692c94SEric Anholt #include <linux/sched/signal.h>
11220989e7SSam Ravnborg #include <linux/uaccess.h>
1257692c94SEric Anholt 
13220989e7SSam Ravnborg #include <drm/drm_syncobj.h>
14220989e7SSam Ravnborg #include <uapi/drm/v3d_drm.h>
15220989e7SSam Ravnborg 
1657692c94SEric Anholt #include "v3d_drv.h"
1757692c94SEric Anholt #include "v3d_regs.h"
1857692c94SEric Anholt #include "v3d_trace.h"
1957692c94SEric Anholt 
2057692c94SEric Anholt static void
2157692c94SEric Anholt v3d_init_core(struct v3d_dev *v3d, int core)
2257692c94SEric Anholt {
2357692c94SEric Anholt 	/* Set OVRTMUOUT, which means that the texture sampler uniform
2457692c94SEric Anholt 	 * configuration's tmu output type field is used, instead of
2557692c94SEric Anholt 	 * using the hardware default behavior based on the texture
2657692c94SEric Anholt 	 * type.  If you want the default behavior, you can still put
2757692c94SEric Anholt 	 * "2" in the indirect texture state's output_type field.
2857692c94SEric Anholt 	 */
29a7dde1b7SEric Anholt 	if (v3d->ver < 40)
3057692c94SEric Anholt 		V3D_CORE_WRITE(core, V3D_CTL_MISCCFG, V3D_MISCCFG_OVRTMUOUT);
3157692c94SEric Anholt 
3257692c94SEric Anholt 	/* Whenever we flush the L2T cache, we always want to flush
3357692c94SEric Anholt 	 * the whole thing.
3457692c94SEric Anholt 	 */
3557692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TFLSTA, 0);
3657692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TFLEND, ~0);
3757692c94SEric Anholt }
3857692c94SEric Anholt 
3957692c94SEric Anholt /* Sets invariant state for the HW. */
4057692c94SEric Anholt static void
4157692c94SEric Anholt v3d_init_hw_state(struct v3d_dev *v3d)
4257692c94SEric Anholt {
4357692c94SEric Anholt 	v3d_init_core(v3d, 0);
4457692c94SEric Anholt }
4557692c94SEric Anholt 
4657692c94SEric Anholt static void
4757692c94SEric Anholt v3d_idle_axi(struct v3d_dev *v3d, int core)
4857692c94SEric Anholt {
4957692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_GMP_CFG, V3D_GMP_CFG_STOP_REQ);
5057692c94SEric Anholt 
5157692c94SEric Anholt 	if (wait_for((V3D_CORE_READ(core, V3D_GMP_STATUS) &
5257692c94SEric Anholt 		      (V3D_GMP_STATUS_RD_COUNT_MASK |
5357692c94SEric Anholt 		       V3D_GMP_STATUS_WR_COUNT_MASK |
5457692c94SEric Anholt 		       V3D_GMP_STATUS_CFG_BUSY)) == 0, 100)) {
5557692c94SEric Anholt 		DRM_ERROR("Failed to wait for safe GMP shutdown\n");
5657692c94SEric Anholt 	}
5757692c94SEric Anholt }
5857692c94SEric Anholt 
5957692c94SEric Anholt static void
6057692c94SEric Anholt v3d_idle_gca(struct v3d_dev *v3d)
6157692c94SEric Anholt {
6257692c94SEric Anholt 	if (v3d->ver >= 41)
6357692c94SEric Anholt 		return;
6457692c94SEric Anholt 
6557692c94SEric Anholt 	V3D_GCA_WRITE(V3D_GCA_SAFE_SHUTDOWN, V3D_GCA_SAFE_SHUTDOWN_EN);
6657692c94SEric Anholt 
6757692c94SEric Anholt 	if (wait_for((V3D_GCA_READ(V3D_GCA_SAFE_SHUTDOWN_ACK) &
6857692c94SEric Anholt 		      V3D_GCA_SAFE_SHUTDOWN_ACK_ACKED) ==
6957692c94SEric Anholt 		     V3D_GCA_SAFE_SHUTDOWN_ACK_ACKED, 100)) {
7057692c94SEric Anholt 		DRM_ERROR("Failed to wait for safe GCA shutdown\n");
7157692c94SEric Anholt 	}
7257692c94SEric Anholt }
7357692c94SEric Anholt 
7457692c94SEric Anholt static void
75eea9b97bSEric Anholt v3d_reset_by_bridge(struct v3d_dev *v3d)
7657692c94SEric Anholt {
7757692c94SEric Anholt 	int version = V3D_BRIDGE_READ(V3D_TOP_GR_BRIDGE_REVISION);
7857692c94SEric Anholt 
7957692c94SEric Anholt 	if (V3D_GET_FIELD(version, V3D_TOP_GR_BRIDGE_MAJOR) == 2) {
8057692c94SEric Anholt 		V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_0,
8157692c94SEric Anholt 				 V3D_TOP_GR_BRIDGE_SW_INIT_0_V3D_CLK_108_SW_INIT);
8257692c94SEric Anholt 		V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_0, 0);
8357692c94SEric Anholt 
8457692c94SEric Anholt 		/* GFXH-1383: The SW_INIT may cause a stray write to address 0
8557692c94SEric Anholt 		 * of the unit, so reset it to its power-on value here.
8657692c94SEric Anholt 		 */
8757692c94SEric Anholt 		V3D_WRITE(V3D_HUB_AXICFG, V3D_HUB_AXICFG_MAX_LEN_MASK);
8857692c94SEric Anholt 	} else {
8957692c94SEric Anholt 		WARN_ON_ONCE(V3D_GET_FIELD(version,
9057692c94SEric Anholt 					   V3D_TOP_GR_BRIDGE_MAJOR) != 7);
9157692c94SEric Anholt 		V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_1,
9257692c94SEric Anholt 				 V3D_TOP_GR_BRIDGE_SW_INIT_1_V3D_CLK_108_SW_INIT);
9357692c94SEric Anholt 		V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_1, 0);
9457692c94SEric Anholt 	}
95eea9b97bSEric Anholt }
96eea9b97bSEric Anholt 
97eea9b97bSEric Anholt static void
98eea9b97bSEric Anholt v3d_reset_v3d(struct v3d_dev *v3d)
99eea9b97bSEric Anholt {
100eea9b97bSEric Anholt 	if (v3d->reset)
101eea9b97bSEric Anholt 		reset_control_reset(v3d->reset);
102eea9b97bSEric Anholt 	else
103eea9b97bSEric Anholt 		v3d_reset_by_bridge(v3d);
10457692c94SEric Anholt 
10557692c94SEric Anholt 	v3d_init_hw_state(v3d);
10657692c94SEric Anholt }
10757692c94SEric Anholt 
10857692c94SEric Anholt void
10957692c94SEric Anholt v3d_reset(struct v3d_dev *v3d)
11057692c94SEric Anholt {
11157692c94SEric Anholt 	struct drm_device *dev = &v3d->drm;
11257692c94SEric Anholt 
1131ba9d7cbSEric Anholt 	DRM_DEV_ERROR(dev->dev, "Resetting GPU for hang.\n");
1141ba9d7cbSEric Anholt 	DRM_DEV_ERROR(dev->dev, "V3D_ERR_STAT: 0x%08x\n",
1151ba9d7cbSEric Anholt 		      V3D_CORE_READ(0, V3D_ERR_STAT));
11657692c94SEric Anholt 	trace_v3d_reset_begin(dev);
11757692c94SEric Anholt 
11857692c94SEric Anholt 	/* XXX: only needed for safe powerdown, not reset. */
11957692c94SEric Anholt 	if (false)
12057692c94SEric Anholt 		v3d_idle_axi(v3d, 0);
12157692c94SEric Anholt 
12257692c94SEric Anholt 	v3d_idle_gca(v3d);
12357692c94SEric Anholt 	v3d_reset_v3d(v3d);
12457692c94SEric Anholt 
12557692c94SEric Anholt 	v3d_mmu_set_page_table(v3d);
12657692c94SEric Anholt 	v3d_irq_reset(v3d);
12757692c94SEric Anholt 
12826a4dc29SJuan A. Suarez Romero 	v3d_perfmon_stop(v3d, v3d->active_perfmon, false);
12926a4dc29SJuan A. Suarez Romero 
13057692c94SEric Anholt 	trace_v3d_reset_end(dev);
13157692c94SEric Anholt }
13257692c94SEric Anholt 
13357692c94SEric Anholt static void
13457692c94SEric Anholt v3d_flush_l3(struct v3d_dev *v3d)
13557692c94SEric Anholt {
13657692c94SEric Anholt 	if (v3d->ver < 41) {
13757692c94SEric Anholt 		u32 gca_ctrl = V3D_GCA_READ(V3D_GCA_CACHE_CTRL);
13857692c94SEric Anholt 
13957692c94SEric Anholt 		V3D_GCA_WRITE(V3D_GCA_CACHE_CTRL,
14057692c94SEric Anholt 			      gca_ctrl | V3D_GCA_CACHE_CTRL_FLUSH);
14157692c94SEric Anholt 
14257692c94SEric Anholt 		if (v3d->ver < 33) {
14357692c94SEric Anholt 			V3D_GCA_WRITE(V3D_GCA_CACHE_CTRL,
14457692c94SEric Anholt 				      gca_ctrl & ~V3D_GCA_CACHE_CTRL_FLUSH);
14557692c94SEric Anholt 		}
14657692c94SEric Anholt 	}
14757692c94SEric Anholt }
14857692c94SEric Anholt 
1497b9d2fe4SEric Anholt /* Invalidates the (read-only) L2C cache.  This was the L2 cache for
1507b9d2fe4SEric Anholt  * uniforms and instructions on V3D 3.2.
1517b9d2fe4SEric Anholt  */
15257692c94SEric Anholt static void
1537b9d2fe4SEric Anholt v3d_invalidate_l2c(struct v3d_dev *v3d, int core)
15457692c94SEric Anholt {
1557b9d2fe4SEric Anholt 	if (v3d->ver > 32)
1567b9d2fe4SEric Anholt 		return;
1577b9d2fe4SEric Anholt 
15857692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2CACTL,
15957692c94SEric Anholt 		       V3D_L2CACTL_L2CCLR |
16057692c94SEric Anholt 		       V3D_L2CACTL_L2CENA);
16157692c94SEric Anholt }
16257692c94SEric Anholt 
16357692c94SEric Anholt /* Invalidates texture L2 cachelines */
16457692c94SEric Anholt static void
16557692c94SEric Anholt v3d_flush_l2t(struct v3d_dev *v3d, int core)
16657692c94SEric Anholt {
16751c1b6f9SEric Anholt 	/* While there is a busy bit (V3D_L2TCACTL_L2TFLS), we don't
16851c1b6f9SEric Anholt 	 * need to wait for completion before dispatching the job --
16951c1b6f9SEric Anholt 	 * L2T accesses will be stalled until the flush has completed.
170d223f98fSEric Anholt 	 * However, we do need to make sure we don't try to trigger a
171d223f98fSEric Anholt 	 * new flush while the L2_CLEAN queue is trying to
172d223f98fSEric Anholt 	 * synchronously clean after a job.
17351c1b6f9SEric Anholt 	 */
174d223f98fSEric Anholt 	mutex_lock(&v3d->cache_clean_lock);
17557692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL,
17657692c94SEric Anholt 		       V3D_L2TCACTL_L2TFLS |
17757692c94SEric Anholt 		       V3D_SET_FIELD(V3D_L2TCACTL_FLM_FLUSH, V3D_L2TCACTL_FLM));
178d223f98fSEric Anholt 	mutex_unlock(&v3d->cache_clean_lock);
179d223f98fSEric Anholt }
180d223f98fSEric Anholt 
181d223f98fSEric Anholt /* Cleans texture L1 and L2 cachelines (writing back dirty data).
182d223f98fSEric Anholt  *
183d223f98fSEric Anholt  * For cleaning, which happens from the CACHE_CLEAN queue after CSD has
184d223f98fSEric Anholt  * executed, we need to make sure that the clean is done before
185d223f98fSEric Anholt  * signaling job completion.  So, we synchronously wait before
186d223f98fSEric Anholt  * returning, and we make sure that L2 invalidates don't happen in the
187d223f98fSEric Anholt  * meantime to confuse our are-we-done checks.
188d223f98fSEric Anholt  */
189d223f98fSEric Anholt void
190d223f98fSEric Anholt v3d_clean_caches(struct v3d_dev *v3d)
191d223f98fSEric Anholt {
192d223f98fSEric Anholt 	struct drm_device *dev = &v3d->drm;
193d223f98fSEric Anholt 	int core = 0;
194d223f98fSEric Anholt 
195d223f98fSEric Anholt 	trace_v3d_cache_clean_begin(dev);
196d223f98fSEric Anholt 
197d223f98fSEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL, V3D_L2TCACTL_TMUWCF);
198d223f98fSEric Anholt 	if (wait_for(!(V3D_CORE_READ(core, V3D_CTL_L2TCACTL) &
199e4f86819SIago Toral Quiroga 		       V3D_L2TCACTL_TMUWCF), 100)) {
200e4f86819SIago Toral Quiroga 		DRM_ERROR("Timeout waiting for TMU write combiner flush\n");
201d223f98fSEric Anholt 	}
202d223f98fSEric Anholt 
203d223f98fSEric Anholt 	mutex_lock(&v3d->cache_clean_lock);
204d223f98fSEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL,
205d223f98fSEric Anholt 		       V3D_L2TCACTL_L2TFLS |
206d223f98fSEric Anholt 		       V3D_SET_FIELD(V3D_L2TCACTL_FLM_CLEAN, V3D_L2TCACTL_FLM));
207d223f98fSEric Anholt 
208d223f98fSEric Anholt 	if (wait_for(!(V3D_CORE_READ(core, V3D_CTL_L2TCACTL) &
209d223f98fSEric Anholt 		       V3D_L2TCACTL_L2TFLS), 100)) {
210d223f98fSEric Anholt 		DRM_ERROR("Timeout waiting for L2T clean\n");
211d223f98fSEric Anholt 	}
212d223f98fSEric Anholt 
213d223f98fSEric Anholt 	mutex_unlock(&v3d->cache_clean_lock);
214d223f98fSEric Anholt 
215d223f98fSEric Anholt 	trace_v3d_cache_clean_end(dev);
21657692c94SEric Anholt }
21757692c94SEric Anholt 
21857692c94SEric Anholt /* Invalidates the slice caches.  These are read-only caches. */
21957692c94SEric Anholt static void
22057692c94SEric Anholt v3d_invalidate_slices(struct v3d_dev *v3d, int core)
22157692c94SEric Anholt {
22257692c94SEric Anholt 	V3D_CORE_WRITE(core, V3D_CTL_SLCACTL,
22357692c94SEric Anholt 		       V3D_SET_FIELD(0xf, V3D_SLCACTL_TVCCS) |
22457692c94SEric Anholt 		       V3D_SET_FIELD(0xf, V3D_SLCACTL_TDCCS) |
22557692c94SEric Anholt 		       V3D_SET_FIELD(0xf, V3D_SLCACTL_UCC) |
22657692c94SEric Anholt 		       V3D_SET_FIELD(0xf, V3D_SLCACTL_ICC));
22757692c94SEric Anholt }
22857692c94SEric Anholt 
22957692c94SEric Anholt void
23057692c94SEric Anholt v3d_invalidate_caches(struct v3d_dev *v3d)
23157692c94SEric Anholt {
232aa5beec3SEric Anholt 	/* Invalidate the caches from the outside in.  That way if
233aa5beec3SEric Anholt 	 * another CL's concurrent use of nearby memory were to pull
234aa5beec3SEric Anholt 	 * an invalidated cacheline back in, we wouldn't leave stale
235aa5beec3SEric Anholt 	 * data in the inner cache.
236aa5beec3SEric Anholt 	 */
23757692c94SEric Anholt 	v3d_flush_l3(v3d);
2387b9d2fe4SEric Anholt 	v3d_invalidate_l2c(v3d, 0);
23957692c94SEric Anholt 	v3d_flush_l2t(v3d, 0);
240aa5beec3SEric Anholt 	v3d_invalidate_slices(v3d, 0);
24157692c94SEric Anholt }
24257692c94SEric Anholt 
24357692c94SEric Anholt /* Takes the reservation lock on all the BOs being referenced, so that
24457692c94SEric Anholt  * at queue submit time we can update the reservations.
24557692c94SEric Anholt  *
24657692c94SEric Anholt  * We don't lock the RCL the tile alloc/state BOs, or overflow memory
24757692c94SEric Anholt  * (all of which are on exec->unref_list).  They're entirely private
24857692c94SEric Anholt  * to v3d, so we don't attach dma-buf fences to them.
24957692c94SEric Anholt  */
25057692c94SEric Anholt static int
251dffa9b7aSEric Anholt v3d_lock_bo_reservations(struct v3d_job *job,
25257692c94SEric Anholt 			 struct ww_acquire_ctx *acquire_ctx)
25357692c94SEric Anholt {
25457692c94SEric Anholt 	int i, ret;
25557692c94SEric Anholt 
256dffa9b7aSEric Anholt 	ret = drm_gem_lock_reservations(job->bo, job->bo_count, acquire_ctx);
257c2b3e61aSEric Anholt 	if (ret)
25857692c94SEric Anholt 		return ret;
25957692c94SEric Anholt 
260dffa9b7aSEric Anholt 	for (i = 0; i < job->bo_count; i++) {
261c8d4c18bSChristian König 		ret = dma_resv_reserve_fences(job->bo[i]->resv, 1);
262c8d4c18bSChristian König 		if (ret)
263c8d4c18bSChristian König 			goto fail;
264c8d4c18bSChristian König 
265da3208e8SDaniel Vetter 		ret = drm_sched_job_add_implicit_dependencies(&job->base,
266dffa9b7aSEric Anholt 							      job->bo[i], true);
267c8d4c18bSChristian König 		if (ret)
268c8d4c18bSChristian König 			goto fail;
269dffa9b7aSEric Anholt 	}
270dffa9b7aSEric Anholt 
27157692c94SEric Anholt 	return 0;
272c8d4c18bSChristian König 
273c8d4c18bSChristian König fail:
274c8d4c18bSChristian König 	drm_gem_unlock_reservations(job->bo, job->bo_count, acquire_ctx);
275c8d4c18bSChristian König 	return ret;
27657692c94SEric Anholt }
27757692c94SEric Anholt 
27857692c94SEric Anholt /**
279a783a09eSEric Anholt  * v3d_lookup_bos() - Sets up job->bo[] with the GEM objects
28057692c94SEric Anholt  * referenced by the job.
28157692c94SEric Anholt  * @dev: DRM device
28257692c94SEric Anholt  * @file_priv: DRM file for this fd
283a783a09eSEric Anholt  * @job: V3D job being set up
284e226878eSLee Jones  * @bo_handles: GEM handles
285e226878eSLee Jones  * @bo_count: Number of GEM handles passed in
28657692c94SEric Anholt  *
28757692c94SEric Anholt  * The command validator needs to reference BOs by their index within
28857692c94SEric Anholt  * the submitted job's BO list.  This does the validation of the job's
28957692c94SEric Anholt  * BO list and reference counting for the lifetime of the job.
29057692c94SEric Anholt  *
29157692c94SEric Anholt  * Note that this function doesn't need to unreference the BOs on
29257692c94SEric Anholt  * failure, because that will happen at v3d_exec_cleanup() time.
29357692c94SEric Anholt  */
29457692c94SEric Anholt static int
295a783a09eSEric Anholt v3d_lookup_bos(struct drm_device *dev,
29657692c94SEric Anholt 	       struct drm_file *file_priv,
297a783a09eSEric Anholt 	       struct v3d_job *job,
298a783a09eSEric Anholt 	       u64 bo_handles,
299a783a09eSEric Anholt 	       u32 bo_count)
30057692c94SEric Anholt {
30157692c94SEric Anholt 	u32 *handles;
30257692c94SEric Anholt 	int ret = 0;
30357692c94SEric Anholt 	int i;
30457692c94SEric Anholt 
305a783a09eSEric Anholt 	job->bo_count = bo_count;
30657692c94SEric Anholt 
307a783a09eSEric Anholt 	if (!job->bo_count) {
30857692c94SEric Anholt 		/* See comment on bo_index for why we have to check
30957692c94SEric Anholt 		 * this.
31057692c94SEric Anholt 		 */
31157692c94SEric Anholt 		DRM_DEBUG("Rendering requires BOs\n");
31257692c94SEric Anholt 		return -EINVAL;
31357692c94SEric Anholt 	}
31457692c94SEric Anholt 
315a783a09eSEric Anholt 	job->bo = kvmalloc_array(job->bo_count,
31657692c94SEric Anholt 				 sizeof(struct drm_gem_cma_object *),
31757692c94SEric Anholt 				 GFP_KERNEL | __GFP_ZERO);
318a783a09eSEric Anholt 	if (!job->bo) {
31957692c94SEric Anholt 		DRM_DEBUG("Failed to allocate validated BO pointers\n");
32057692c94SEric Anholt 		return -ENOMEM;
32157692c94SEric Anholt 	}
32257692c94SEric Anholt 
323a783a09eSEric Anholt 	handles = kvmalloc_array(job->bo_count, sizeof(u32), GFP_KERNEL);
32457692c94SEric Anholt 	if (!handles) {
32557692c94SEric Anholt 		ret = -ENOMEM;
32657692c94SEric Anholt 		DRM_DEBUG("Failed to allocate incoming GEM handles\n");
32757692c94SEric Anholt 		goto fail;
32857692c94SEric Anholt 	}
32957692c94SEric Anholt 
33057692c94SEric Anholt 	if (copy_from_user(handles,
331a783a09eSEric Anholt 			   (void __user *)(uintptr_t)bo_handles,
332a783a09eSEric Anholt 			   job->bo_count * sizeof(u32))) {
33357692c94SEric Anholt 		ret = -EFAULT;
33457692c94SEric Anholt 		DRM_DEBUG("Failed to copy in GEM handles\n");
33557692c94SEric Anholt 		goto fail;
33657692c94SEric Anholt 	}
33757692c94SEric Anholt 
33857692c94SEric Anholt 	spin_lock(&file_priv->table_lock);
339a783a09eSEric Anholt 	for (i = 0; i < job->bo_count; i++) {
34057692c94SEric Anholt 		struct drm_gem_object *bo = idr_find(&file_priv->object_idr,
34157692c94SEric Anholt 						     handles[i]);
34257692c94SEric Anholt 		if (!bo) {
34357692c94SEric Anholt 			DRM_DEBUG("Failed to look up GEM BO %d: %d\n",
34457692c94SEric Anholt 				  i, handles[i]);
34557692c94SEric Anholt 			ret = -ENOENT;
34657692c94SEric Anholt 			spin_unlock(&file_priv->table_lock);
34757692c94SEric Anholt 			goto fail;
34857692c94SEric Anholt 		}
34957692c94SEric Anholt 		drm_gem_object_get(bo);
350a783a09eSEric Anholt 		job->bo[i] = bo;
35157692c94SEric Anholt 	}
35257692c94SEric Anholt 	spin_unlock(&file_priv->table_lock);
35357692c94SEric Anholt 
35457692c94SEric Anholt fail:
35557692c94SEric Anholt 	kvfree(handles);
35657692c94SEric Anholt 	return ret;
35757692c94SEric Anholt }
35857692c94SEric Anholt 
35957692c94SEric Anholt static void
360a783a09eSEric Anholt v3d_job_free(struct kref *ref)
36157692c94SEric Anholt {
362a783a09eSEric Anholt 	struct v3d_job *job = container_of(ref, struct v3d_job, refcount);
363a783a09eSEric Anholt 	int i;
36457692c94SEric Anholt 
365a783a09eSEric Anholt 	for (i = 0; i < job->bo_count; i++) {
3661584f16cSEric Anholt 		if (job->bo[i])
3672b86189eSEmil Velikov 			drm_gem_object_put(job->bo[i]);
3681584f16cSEric Anholt 	}
369a783a09eSEric Anholt 	kvfree(job->bo);
3701584f16cSEric Anholt 
371a783a09eSEric Anholt 	dma_fence_put(job->irq_fence);
372a783a09eSEric Anholt 	dma_fence_put(job->done_fence);
373a783a09eSEric Anholt 
37426a4dc29SJuan A. Suarez Romero 	if (job->perfmon)
37526a4dc29SJuan A. Suarez Romero 		v3d_perfmon_put(job->perfmon);
37626a4dc29SJuan A. Suarez Romero 
3771584f16cSEric Anholt 	kfree(job);
3781584f16cSEric Anholt }
3791584f16cSEric Anholt 
380a783a09eSEric Anholt static void
381a783a09eSEric Anholt v3d_render_job_free(struct kref *ref)
3821584f16cSEric Anholt {
383a783a09eSEric Anholt 	struct v3d_render_job *job = container_of(ref, struct v3d_render_job,
384a783a09eSEric Anholt 						  base.refcount);
385a783a09eSEric Anholt 	struct v3d_bo *bo, *save;
386a783a09eSEric Anholt 
387a783a09eSEric Anholt 	list_for_each_entry_safe(bo, save, &job->unref_list, unref_head) {
3882b86189eSEmil Velikov 		drm_gem_object_put(&bo->base.base);
389a783a09eSEric Anholt 	}
390a783a09eSEric Anholt 
391a783a09eSEric Anholt 	v3d_job_free(ref);
392a783a09eSEric Anholt }
393a783a09eSEric Anholt 
394916044faSDaniel Vetter void v3d_job_cleanup(struct v3d_job *job)
395916044faSDaniel Vetter {
39607c2a416SMelissa Wen 	if (!job)
39707c2a416SMelissa Wen 		return;
39807c2a416SMelissa Wen 
399916044faSDaniel Vetter 	drm_sched_job_cleanup(&job->base);
400916044faSDaniel Vetter 	v3d_job_put(job);
401916044faSDaniel Vetter }
402916044faSDaniel Vetter 
403a783a09eSEric Anholt void v3d_job_put(struct v3d_job *job)
404a783a09eSEric Anholt {
405a783a09eSEric Anholt 	kref_put(&job->refcount, job->free);
4061584f16cSEric Anholt }
4071584f16cSEric Anholt 
40857692c94SEric Anholt int
40957692c94SEric Anholt v3d_wait_bo_ioctl(struct drm_device *dev, void *data,
41057692c94SEric Anholt 		  struct drm_file *file_priv)
41157692c94SEric Anholt {
41257692c94SEric Anholt 	int ret;
41357692c94SEric Anholt 	struct drm_v3d_wait_bo *args = data;
41457692c94SEric Anholt 	ktime_t start = ktime_get();
41557692c94SEric Anholt 	u64 delta_ns;
41657692c94SEric Anholt 	unsigned long timeout_jiffies =
41757692c94SEric Anholt 		nsecs_to_jiffies_timeout(args->timeout_ns);
41857692c94SEric Anholt 
41957692c94SEric Anholt 	if (args->pad != 0)
42057692c94SEric Anholt 		return -EINVAL;
42157692c94SEric Anholt 
42252791eeeSChristian König 	ret = drm_gem_dma_resv_wait(file_priv, args->handle,
4238d668309SRob Herring 				    true, timeout_jiffies);
42457692c94SEric Anholt 
42557692c94SEric Anholt 	/* Decrement the user's timeout, in case we got interrupted
42657692c94SEric Anholt 	 * such that the ioctl will be restarted.
42757692c94SEric Anholt 	 */
42857692c94SEric Anholt 	delta_ns = ktime_to_ns(ktime_sub(ktime_get(), start));
42957692c94SEric Anholt 	if (delta_ns < args->timeout_ns)
43057692c94SEric Anholt 		args->timeout_ns -= delta_ns;
43157692c94SEric Anholt 	else
43257692c94SEric Anholt 		args->timeout_ns = 0;
43357692c94SEric Anholt 
43457692c94SEric Anholt 	/* Asked to wait beyond the jiffie/scheduler precision? */
43557692c94SEric Anholt 	if (ret == -ETIME && args->timeout_ns)
43657692c94SEric Anholt 		ret = -EAGAIN;
43757692c94SEric Anholt 
43857692c94SEric Anholt 	return ret;
43957692c94SEric Anholt }
44057692c94SEric Anholt 
441a783a09eSEric Anholt static int
442223583ddSMelissa Wen v3d_job_add_deps(struct drm_file *file_priv, struct v3d_job *job,
443223583ddSMelissa Wen 		 u32 in_sync, u32 point)
444223583ddSMelissa Wen {
445223583ddSMelissa Wen 	struct dma_fence *in_fence = NULL;
446223583ddSMelissa Wen 	int ret;
447223583ddSMelissa Wen 
448223583ddSMelissa Wen 	ret = drm_syncobj_find_fence(file_priv, in_sync, point, 0, &in_fence);
449223583ddSMelissa Wen 	if (ret == -EINVAL)
450223583ddSMelissa Wen 		return ret;
451223583ddSMelissa Wen 
452223583ddSMelissa Wen 	return drm_sched_job_add_dependency(&job->base, in_fence);
453223583ddSMelissa Wen }
454223583ddSMelissa Wen 
455223583ddSMelissa Wen static int
456a783a09eSEric Anholt v3d_job_init(struct v3d_dev *v3d, struct drm_file *file_priv,
45707c2a416SMelissa Wen 	     void **container, size_t size, void (*free)(struct kref *ref),
458e4165ae8SMelissa Wen 	     u32 in_sync, struct v3d_submit_ext *se, enum v3d_queue queue)
459a783a09eSEric Anholt {
460916044faSDaniel Vetter 	struct v3d_file_priv *v3d_priv = file_priv->driver_priv;
46107c2a416SMelissa Wen 	struct v3d_job *job;
462e4165ae8SMelissa Wen 	bool has_multisync = se && (se->flags & DRM_V3D_EXT_ID_MULTI_SYNC);
463e4165ae8SMelissa Wen 	int ret, i;
464a783a09eSEric Anholt 
46507c2a416SMelissa Wen 	*container = kcalloc(1, size, GFP_KERNEL);
46607c2a416SMelissa Wen 	if (!*container) {
46707c2a416SMelissa Wen 		DRM_ERROR("Cannot allocate memory for v3d job.");
46807c2a416SMelissa Wen 		return -ENOMEM;
46907c2a416SMelissa Wen 	}
47007c2a416SMelissa Wen 
47107c2a416SMelissa Wen 	job = *container;
472a783a09eSEric Anholt 	job->v3d = v3d;
473a783a09eSEric Anholt 	job->free = free;
474a783a09eSEric Anholt 
475916044faSDaniel Vetter 	ret = drm_sched_job_init(&job->base, &v3d_priv->sched_entity[queue],
476916044faSDaniel Vetter 				 v3d_priv);
477916044faSDaniel Vetter 	if (ret)
478*90a64adbSPeter Robinson 		goto fail;
479dffa9b7aSEric Anholt 
480e4165ae8SMelissa Wen 	if (has_multisync) {
481e4165ae8SMelissa Wen 		if (se->in_sync_count && se->wait_stage == queue) {
482e4165ae8SMelissa Wen 			struct drm_v3d_sem __user *handle = u64_to_user_ptr(se->in_syncs);
483e4165ae8SMelissa Wen 
484e4165ae8SMelissa Wen 			for (i = 0; i < se->in_sync_count; i++) {
485e4165ae8SMelissa Wen 				struct drm_v3d_sem in;
486e4165ae8SMelissa Wen 
487ee30840bSDan Carpenter 				if (copy_from_user(&in, handle++, sizeof(in))) {
488ee30840bSDan Carpenter 					ret = -EFAULT;
489e4165ae8SMelissa Wen 					DRM_DEBUG("Failed to copy wait dep handle.\n");
490e4165ae8SMelissa Wen 					goto fail_deps;
491e4165ae8SMelissa Wen 				}
492e4165ae8SMelissa Wen 				ret = v3d_job_add_deps(file_priv, job, in.handle, 0);
493e4165ae8SMelissa Wen 				if (ret)
494e4165ae8SMelissa Wen 					goto fail_deps;
495e4165ae8SMelissa Wen 			}
496e4165ae8SMelissa Wen 		}
497e4165ae8SMelissa Wen 	} else {
498223583ddSMelissa Wen 		ret = v3d_job_add_deps(file_priv, job, in_sync, 0);
499dffa9b7aSEric Anholt 		if (ret)
50007c2a416SMelissa Wen 			goto fail_deps;
501e4165ae8SMelissa Wen 	}
502a783a09eSEric Anholt 
503a783a09eSEric Anholt 	kref_init(&job->refcount);
504a783a09eSEric Anholt 
505a783a09eSEric Anholt 	return 0;
50607c2a416SMelissa Wen 
50707c2a416SMelissa Wen fail_deps:
508916044faSDaniel Vetter 	drm_sched_job_cleanup(&job->base);
50907c2a416SMelissa Wen fail:
51007c2a416SMelissa Wen 	kfree(*container);
51107c2a416SMelissa Wen 	*container = NULL;
51207c2a416SMelissa Wen 
513dffa9b7aSEric Anholt 	return ret;
514a783a09eSEric Anholt }
515a783a09eSEric Anholt 
516916044faSDaniel Vetter static void
517916044faSDaniel Vetter v3d_push_job(struct v3d_job *job)
518a783a09eSEric Anholt {
519dbe48d03SDaniel Vetter 	drm_sched_job_arm(&job->base);
520dbe48d03SDaniel Vetter 
521a783a09eSEric Anholt 	job->done_fence = dma_fence_get(&job->base.s_fence->finished);
522a783a09eSEric Anholt 
523a783a09eSEric Anholt 	/* put by scheduler job completion */
524a783a09eSEric Anholt 	kref_get(&job->refcount);
525a783a09eSEric Anholt 
5260e10e9a1SDaniel Vetter 	drm_sched_entity_push_job(&job->base);
527a783a09eSEric Anholt }
528a783a09eSEric Anholt 
529a783a09eSEric Anholt static void
530a783a09eSEric Anholt v3d_attach_fences_and_unlock_reservation(struct drm_file *file_priv,
531a783a09eSEric Anholt 					 struct v3d_job *job,
532a783a09eSEric Anholt 					 struct ww_acquire_ctx *acquire_ctx,
533d223f98fSEric Anholt 					 u32 out_sync,
534e4165ae8SMelissa Wen 					 struct v3d_submit_ext *se,
535d223f98fSEric Anholt 					 struct dma_fence *done_fence)
536a783a09eSEric Anholt {
537a783a09eSEric Anholt 	struct drm_syncobj *sync_out;
538e4165ae8SMelissa Wen 	bool has_multisync = se && (se->flags & DRM_V3D_EXT_ID_MULTI_SYNC);
539a783a09eSEric Anholt 	int i;
540a783a09eSEric Anholt 
541a783a09eSEric Anholt 	for (i = 0; i < job->bo_count; i++) {
542a783a09eSEric Anholt 		/* XXX: Use shared fences for read-only objects. */
54373511edfSChristian König 		dma_resv_add_fence(job->bo[i]->resv, job->done_fence,
54473511edfSChristian König 				   DMA_RESV_USAGE_WRITE);
545a783a09eSEric Anholt 	}
546a783a09eSEric Anholt 
547a783a09eSEric Anholt 	drm_gem_unlock_reservations(job->bo, job->bo_count, acquire_ctx);
548a783a09eSEric Anholt 
549a783a09eSEric Anholt 	/* Update the return sync object for the job */
550e4165ae8SMelissa Wen 	/* If it only supports a single signal semaphore*/
551e4165ae8SMelissa Wen 	if (!has_multisync) {
552a783a09eSEric Anholt 		sync_out = drm_syncobj_find(file_priv, out_sync);
553a783a09eSEric Anholt 		if (sync_out) {
554d223f98fSEric Anholt 			drm_syncobj_replace_fence(sync_out, done_fence);
555a783a09eSEric Anholt 			drm_syncobj_put(sync_out);
556a783a09eSEric Anholt 		}
557e4165ae8SMelissa Wen 		return;
558e4165ae8SMelissa Wen 	}
559e4165ae8SMelissa Wen 
560e4165ae8SMelissa Wen 	/* If multiple semaphores extension is supported */
561e4165ae8SMelissa Wen 	if (se->out_sync_count) {
562e4165ae8SMelissa Wen 		for (i = 0; i < se->out_sync_count; i++) {
563e4165ae8SMelissa Wen 			drm_syncobj_replace_fence(se->out_syncs[i].syncobj,
564e4165ae8SMelissa Wen 						  done_fence);
565e4165ae8SMelissa Wen 			drm_syncobj_put(se->out_syncs[i].syncobj);
566e4165ae8SMelissa Wen 		}
567e4165ae8SMelissa Wen 		kvfree(se->out_syncs);
568e4165ae8SMelissa Wen 	}
569e4165ae8SMelissa Wen }
570e4165ae8SMelissa Wen 
571e4165ae8SMelissa Wen static void
572e4165ae8SMelissa Wen v3d_put_multisync_post_deps(struct v3d_submit_ext *se)
573e4165ae8SMelissa Wen {
574e4165ae8SMelissa Wen 	unsigned int i;
575e4165ae8SMelissa Wen 
576e4165ae8SMelissa Wen 	if (!(se && se->out_sync_count))
577e4165ae8SMelissa Wen 		return;
578e4165ae8SMelissa Wen 
579e4165ae8SMelissa Wen 	for (i = 0; i < se->out_sync_count; i++)
580e4165ae8SMelissa Wen 		drm_syncobj_put(se->out_syncs[i].syncobj);
581e4165ae8SMelissa Wen 	kvfree(se->out_syncs);
582e4165ae8SMelissa Wen }
583e4165ae8SMelissa Wen 
584e4165ae8SMelissa Wen static int
585e4165ae8SMelissa Wen v3d_get_multisync_post_deps(struct drm_file *file_priv,
586e4165ae8SMelissa Wen 			    struct v3d_submit_ext *se,
587e4165ae8SMelissa Wen 			    u32 count, u64 handles)
588e4165ae8SMelissa Wen {
589e4165ae8SMelissa Wen 	struct drm_v3d_sem __user *post_deps;
590e4165ae8SMelissa Wen 	int i, ret;
591e4165ae8SMelissa Wen 
592e4165ae8SMelissa Wen 	if (!count)
593e4165ae8SMelissa Wen 		return 0;
594e4165ae8SMelissa Wen 
595e4165ae8SMelissa Wen 	se->out_syncs = (struct v3d_submit_outsync *)
596e4165ae8SMelissa Wen 			kvmalloc_array(count,
597e4165ae8SMelissa Wen 				       sizeof(struct v3d_submit_outsync),
598e4165ae8SMelissa Wen 				       GFP_KERNEL);
599e4165ae8SMelissa Wen 	if (!se->out_syncs)
600e4165ae8SMelissa Wen 		return -ENOMEM;
601e4165ae8SMelissa Wen 
602e4165ae8SMelissa Wen 	post_deps = u64_to_user_ptr(handles);
603e4165ae8SMelissa Wen 
604e4165ae8SMelissa Wen 	for (i = 0; i < count; i++) {
605e4165ae8SMelissa Wen 		struct drm_v3d_sem out;
606e4165ae8SMelissa Wen 
607ee30840bSDan Carpenter 		if (copy_from_user(&out, post_deps++, sizeof(out))) {
608ee30840bSDan Carpenter 			ret = -EFAULT;
609e4165ae8SMelissa Wen 			DRM_DEBUG("Failed to copy post dep handles\n");
610e4165ae8SMelissa Wen 			goto fail;
611e4165ae8SMelissa Wen 		}
612e4165ae8SMelissa Wen 
613e4165ae8SMelissa Wen 		se->out_syncs[i].syncobj = drm_syncobj_find(file_priv,
614e4165ae8SMelissa Wen 							    out.handle);
615e4165ae8SMelissa Wen 		if (!se->out_syncs[i].syncobj) {
616e4165ae8SMelissa Wen 			ret = -EINVAL;
617e4165ae8SMelissa Wen 			goto fail;
618e4165ae8SMelissa Wen 		}
619e4165ae8SMelissa Wen 	}
620e4165ae8SMelissa Wen 	se->out_sync_count = count;
621e4165ae8SMelissa Wen 
622e4165ae8SMelissa Wen 	return 0;
623e4165ae8SMelissa Wen 
624e4165ae8SMelissa Wen fail:
625e4165ae8SMelissa Wen 	for (i--; i >= 0; i--)
626e4165ae8SMelissa Wen 		drm_syncobj_put(se->out_syncs[i].syncobj);
627e4165ae8SMelissa Wen 	kvfree(se->out_syncs);
628e4165ae8SMelissa Wen 
629e4165ae8SMelissa Wen 	return ret;
630e4165ae8SMelissa Wen }
631e4165ae8SMelissa Wen 
632e4165ae8SMelissa Wen /* Get data for multiple binary semaphores synchronization. Parse syncobj
633e4165ae8SMelissa Wen  * to be signaled when job completes (out_sync).
634e4165ae8SMelissa Wen  */
635e4165ae8SMelissa Wen static int
636e4165ae8SMelissa Wen v3d_get_multisync_submit_deps(struct drm_file *file_priv,
637e4165ae8SMelissa Wen 			      struct drm_v3d_extension __user *ext,
638e4165ae8SMelissa Wen 			      void *data)
639e4165ae8SMelissa Wen {
640e4165ae8SMelissa Wen 	struct drm_v3d_multi_sync multisync;
641e4165ae8SMelissa Wen 	struct v3d_submit_ext *se = data;
642e4165ae8SMelissa Wen 	int ret;
643e4165ae8SMelissa Wen 
644ee30840bSDan Carpenter 	if (copy_from_user(&multisync, ext, sizeof(multisync)))
645ee30840bSDan Carpenter 		return -EFAULT;
646e4165ae8SMelissa Wen 
647e4165ae8SMelissa Wen 	if (multisync.pad)
648e4165ae8SMelissa Wen 		return -EINVAL;
649e4165ae8SMelissa Wen 
650e4165ae8SMelissa Wen 	ret = v3d_get_multisync_post_deps(file_priv, data, multisync.out_sync_count,
651e4165ae8SMelissa Wen 					  multisync.out_syncs);
652e4165ae8SMelissa Wen 	if (ret)
653e4165ae8SMelissa Wen 		return ret;
654e4165ae8SMelissa Wen 
655e4165ae8SMelissa Wen 	se->in_sync_count = multisync.in_sync_count;
656e4165ae8SMelissa Wen 	se->in_syncs = multisync.in_syncs;
657e4165ae8SMelissa Wen 	se->flags |= DRM_V3D_EXT_ID_MULTI_SYNC;
658e4165ae8SMelissa Wen 	se->wait_stage = multisync.wait_stage;
659e4165ae8SMelissa Wen 
660e4165ae8SMelissa Wen 	return 0;
661a783a09eSEric Anholt }
662a783a09eSEric Anholt 
663bb3425efSMelissa Wen /* Whenever userspace sets ioctl extensions, v3d_get_extensions parses data
664bb3425efSMelissa Wen  * according to the extension id (name).
665bb3425efSMelissa Wen  */
666bb3425efSMelissa Wen static int
667e4165ae8SMelissa Wen v3d_get_extensions(struct drm_file *file_priv,
668e4165ae8SMelissa Wen 		   u64 ext_handles,
669e4165ae8SMelissa Wen 		   void *data)
670bb3425efSMelissa Wen {
671bb3425efSMelissa Wen 	struct drm_v3d_extension __user *user_ext;
672e4165ae8SMelissa Wen 	int ret;
673bb3425efSMelissa Wen 
674bb3425efSMelissa Wen 	user_ext = u64_to_user_ptr(ext_handles);
675bb3425efSMelissa Wen 	while (user_ext) {
676bb3425efSMelissa Wen 		struct drm_v3d_extension ext;
677bb3425efSMelissa Wen 
678bb3425efSMelissa Wen 		if (copy_from_user(&ext, user_ext, sizeof(ext))) {
679bb3425efSMelissa Wen 			DRM_DEBUG("Failed to copy submit extension\n");
680bb3425efSMelissa Wen 			return -EFAULT;
681bb3425efSMelissa Wen 		}
682bb3425efSMelissa Wen 
683bb3425efSMelissa Wen 		switch (ext.id) {
684e4165ae8SMelissa Wen 		case DRM_V3D_EXT_ID_MULTI_SYNC:
685e4165ae8SMelissa Wen 			ret = v3d_get_multisync_submit_deps(file_priv, user_ext, data);
686e4165ae8SMelissa Wen 			if (ret)
687e4165ae8SMelissa Wen 				return ret;
688e4165ae8SMelissa Wen 			break;
689bb3425efSMelissa Wen 		default:
690bb3425efSMelissa Wen 			DRM_DEBUG_DRIVER("Unknown extension id: %d\n", ext.id);
691bb3425efSMelissa Wen 			return -EINVAL;
692bb3425efSMelissa Wen 		}
693bb3425efSMelissa Wen 
694bb3425efSMelissa Wen 		user_ext = u64_to_user_ptr(ext.next);
695bb3425efSMelissa Wen 	}
696bb3425efSMelissa Wen 
697bb3425efSMelissa Wen 	return 0;
698bb3425efSMelissa Wen }
699bb3425efSMelissa Wen 
70057692c94SEric Anholt /**
70157692c94SEric Anholt  * v3d_submit_cl_ioctl() - Submits a job (frame) to the V3D.
70257692c94SEric Anholt  * @dev: DRM device
70357692c94SEric Anholt  * @data: ioctl argument
70457692c94SEric Anholt  * @file_priv: DRM file for this fd
70557692c94SEric Anholt  *
70657692c94SEric Anholt  * This is the main entrypoint for userspace to submit a 3D frame to
70757692c94SEric Anholt  * the GPU.  Userspace provides the binner command list (if
70857692c94SEric Anholt  * applicable), and the kernel sets up the render command list to draw
70957692c94SEric Anholt  * to the framebuffer described in the ioctl, using the command lists
71057692c94SEric Anholt  * that the 3D engine's binner will produce.
71157692c94SEric Anholt  */
71257692c94SEric Anholt int
71357692c94SEric Anholt v3d_submit_cl_ioctl(struct drm_device *dev, void *data,
71457692c94SEric Anholt 		    struct drm_file *file_priv)
71557692c94SEric Anholt {
71657692c94SEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
71757692c94SEric Anholt 	struct v3d_file_priv *v3d_priv = file_priv->driver_priv;
71857692c94SEric Anholt 	struct drm_v3d_submit_cl *args = data;
719e4165ae8SMelissa Wen 	struct v3d_submit_ext se = {0};
720a783a09eSEric Anholt 	struct v3d_bin_job *bin = NULL;
72107c2a416SMelissa Wen 	struct v3d_render_job *render = NULL;
722455d56ceSIago Toral Quiroga 	struct v3d_job *clean_job = NULL;
723455d56ceSIago Toral Quiroga 	struct v3d_job *last_job;
72457692c94SEric Anholt 	struct ww_acquire_ctx acquire_ctx;
72557692c94SEric Anholt 	int ret = 0;
72657692c94SEric Anholt 
72755a9b748SEric Anholt 	trace_v3d_submit_cl_ioctl(&v3d->drm, args->rcl_start, args->rcl_end);
72855a9b748SEric Anholt 
729bb3425efSMelissa Wen 	if (args->pad)
73026a4dc29SJuan A. Suarez Romero 		return -EINVAL;
73126a4dc29SJuan A. Suarez Romero 
732bb3425efSMelissa Wen 	if (args->flags &&
733bb3425efSMelissa Wen 	    args->flags & ~(DRM_V3D_SUBMIT_CL_FLUSH_CACHE |
734bb3425efSMelissa Wen 			    DRM_V3D_SUBMIT_EXTENSION)) {
735455d56ceSIago Toral Quiroga 		DRM_INFO("invalid flags: %d\n", args->flags);
73657692c94SEric Anholt 		return -EINVAL;
73757692c94SEric Anholt 	}
73857692c94SEric Anholt 
739bb3425efSMelissa Wen 	if (args->flags & DRM_V3D_SUBMIT_EXTENSION) {
740e4165ae8SMelissa Wen 		ret = v3d_get_extensions(file_priv, args->extensions, &se);
741bb3425efSMelissa Wen 		if (ret) {
742bb3425efSMelissa Wen 			DRM_DEBUG("Failed to get extensions.\n");
743bb3425efSMelissa Wen 			return ret;
744bb3425efSMelissa Wen 		}
745bb3425efSMelissa Wen 	}
746bb3425efSMelissa Wen 
74707c2a416SMelissa Wen 	ret = v3d_job_init(v3d, file_priv, (void *)&render, sizeof(*render),
748e4165ae8SMelissa Wen 			   v3d_render_job_free, args->in_sync_rcl, &se, V3D_RENDER);
74907c2a416SMelissa Wen 	if (ret)
75007c2a416SMelissa Wen 		goto fail;
75157692c94SEric Anholt 
752a783a09eSEric Anholt 	render->start = args->rcl_start;
753a783a09eSEric Anholt 	render->end = args->rcl_end;
754a783a09eSEric Anholt 	INIT_LIST_HEAD(&render->unref_list);
755a783a09eSEric Anholt 
756a783a09eSEric Anholt 	if (args->bcl_start != args->bcl_end) {
75707c2a416SMelissa Wen 		ret = v3d_job_init(v3d, file_priv, (void *)&bin, sizeof(*bin),
758e4165ae8SMelissa Wen 				   v3d_job_free, args->in_sync_bcl, &se, V3D_BIN);
75907c2a416SMelissa Wen 		if (ret)
76007c2a416SMelissa Wen 			goto fail;
76157692c94SEric Anholt 
762a783a09eSEric Anholt 		bin->start = args->bcl_start;
763a783a09eSEric Anholt 		bin->end = args->bcl_end;
764a783a09eSEric Anholt 		bin->qma = args->qma;
765a783a09eSEric Anholt 		bin->qms = args->qms;
766a783a09eSEric Anholt 		bin->qts = args->qts;
767a783a09eSEric Anholt 		bin->render = render;
768a783a09eSEric Anholt 	}
76957692c94SEric Anholt 
770455d56ceSIago Toral Quiroga 	if (args->flags & DRM_V3D_SUBMIT_CL_FLUSH_CACHE) {
77107c2a416SMelissa Wen 		ret = v3d_job_init(v3d, file_priv, (void *)&clean_job, sizeof(*clean_job),
77275ad021fSYang Li 				   v3d_job_free, 0, NULL, V3D_CACHE_CLEAN);
77307c2a416SMelissa Wen 		if (ret)
774455d56ceSIago Toral Quiroga 			goto fail;
775455d56ceSIago Toral Quiroga 
776455d56ceSIago Toral Quiroga 		last_job = clean_job;
777455d56ceSIago Toral Quiroga 	} else {
778455d56ceSIago Toral Quiroga 		last_job = &render->base;
779455d56ceSIago Toral Quiroga 	}
780455d56ceSIago Toral Quiroga 
781455d56ceSIago Toral Quiroga 	ret = v3d_lookup_bos(dev, file_priv, last_job,
782a783a09eSEric Anholt 			     args->bo_handles, args->bo_handle_count);
78357692c94SEric Anholt 	if (ret)
78457692c94SEric Anholt 		goto fail;
78557692c94SEric Anholt 
786455d56ceSIago Toral Quiroga 	ret = v3d_lock_bo_reservations(last_job, &acquire_ctx);
78757692c94SEric Anholt 	if (ret)
78857692c94SEric Anholt 		goto fail;
78957692c94SEric Anholt 
79026a4dc29SJuan A. Suarez Romero 	if (args->perfmon_id) {
79126a4dc29SJuan A. Suarez Romero 		render->base.perfmon = v3d_perfmon_find(v3d_priv,
79226a4dc29SJuan A. Suarez Romero 							args->perfmon_id);
79326a4dc29SJuan A. Suarez Romero 
79426a4dc29SJuan A. Suarez Romero 		if (!render->base.perfmon) {
79526a4dc29SJuan A. Suarez Romero 			ret = -ENOENT;
796e57c1a3bSYongzhi Liu 			goto fail_perfmon;
79726a4dc29SJuan A. Suarez Romero 		}
79826a4dc29SJuan A. Suarez Romero 	}
79926a4dc29SJuan A. Suarez Romero 
8007122b68bSEric Anholt 	mutex_lock(&v3d->sched_lock);
801a783a09eSEric Anholt 	if (bin) {
80226a4dc29SJuan A. Suarez Romero 		bin->base.perfmon = render->base.perfmon;
80326a4dc29SJuan A. Suarez Romero 		v3d_perfmon_get(bin->base.perfmon);
804916044faSDaniel Vetter 		v3d_push_job(&bin->base);
80557692c94SEric Anholt 
806da3208e8SDaniel Vetter 		ret = drm_sched_job_add_dependency(&render->base.base,
807dffa9b7aSEric Anholt 						   dma_fence_get(bin->base.done_fence));
808dffa9b7aSEric Anholt 		if (ret)
809dffa9b7aSEric Anholt 			goto fail_unreserve;
81057692c94SEric Anholt 	}
81157692c94SEric Anholt 
812916044faSDaniel Vetter 	v3d_push_job(&render->base);
813455d56ceSIago Toral Quiroga 
814455d56ceSIago Toral Quiroga 	if (clean_job) {
815455d56ceSIago Toral Quiroga 		struct dma_fence *render_fence =
816455d56ceSIago Toral Quiroga 			dma_fence_get(render->base.done_fence);
817da3208e8SDaniel Vetter 		ret = drm_sched_job_add_dependency(&clean_job->base,
818da3208e8SDaniel Vetter 						   render_fence);
819455d56ceSIago Toral Quiroga 		if (ret)
820455d56ceSIago Toral Quiroga 			goto fail_unreserve;
82126a4dc29SJuan A. Suarez Romero 		clean_job->perfmon = render->base.perfmon;
82226a4dc29SJuan A. Suarez Romero 		v3d_perfmon_get(clean_job->perfmon);
823916044faSDaniel Vetter 		v3d_push_job(clean_job);
824455d56ceSIago Toral Quiroga 	}
825455d56ceSIago Toral Quiroga 
8267122b68bSEric Anholt 	mutex_unlock(&v3d->sched_lock);
82757692c94SEric Anholt 
828a783a09eSEric Anholt 	v3d_attach_fences_and_unlock_reservation(file_priv,
829455d56ceSIago Toral Quiroga 						 last_job,
830d223f98fSEric Anholt 						 &acquire_ctx,
831d223f98fSEric Anholt 						 args->out_sync,
832e4165ae8SMelissa Wen 						 &se,
833455d56ceSIago Toral Quiroga 						 last_job->done_fence);
83457692c94SEric Anholt 
835a783a09eSEric Anholt 	if (bin)
836a783a09eSEric Anholt 		v3d_job_put(&bin->base);
837a783a09eSEric Anholt 	v3d_job_put(&render->base);
838455d56ceSIago Toral Quiroga 	if (clean_job)
839455d56ceSIago Toral Quiroga 		v3d_job_put(clean_job);
84057692c94SEric Anholt 
84157692c94SEric Anholt 	return 0;
84257692c94SEric Anholt 
84357692c94SEric Anholt fail_unreserve:
8447122b68bSEric Anholt 	mutex_unlock(&v3d->sched_lock);
845e57c1a3bSYongzhi Liu fail_perfmon:
846455d56ceSIago Toral Quiroga 	drm_gem_unlock_reservations(last_job->bo,
847455d56ceSIago Toral Quiroga 				    last_job->bo_count, &acquire_ctx);
84857692c94SEric Anholt fail:
84907c2a416SMelissa Wen 	v3d_job_cleanup((void *)bin);
85007c2a416SMelissa Wen 	v3d_job_cleanup((void *)render);
851916044faSDaniel Vetter 	v3d_job_cleanup(clean_job);
852e4165ae8SMelissa Wen 	v3d_put_multisync_post_deps(&se);
85357692c94SEric Anholt 
85457692c94SEric Anholt 	return ret;
85557692c94SEric Anholt }
85657692c94SEric Anholt 
8571584f16cSEric Anholt /**
8581584f16cSEric Anholt  * v3d_submit_tfu_ioctl() - Submits a TFU (texture formatting) job to the V3D.
8591584f16cSEric Anholt  * @dev: DRM device
8601584f16cSEric Anholt  * @data: ioctl argument
8611584f16cSEric Anholt  * @file_priv: DRM file for this fd
8621584f16cSEric Anholt  *
8631584f16cSEric Anholt  * Userspace provides the register setup for the TFU, which we don't
8641584f16cSEric Anholt  * need to validate since the TFU is behind the MMU.
8651584f16cSEric Anholt  */
8661584f16cSEric Anholt int
8671584f16cSEric Anholt v3d_submit_tfu_ioctl(struct drm_device *dev, void *data,
8681584f16cSEric Anholt 		     struct drm_file *file_priv)
8691584f16cSEric Anholt {
8701584f16cSEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
8711584f16cSEric Anholt 	struct drm_v3d_submit_tfu *args = data;
872e4165ae8SMelissa Wen 	struct v3d_submit_ext se = {0};
87307c2a416SMelissa Wen 	struct v3d_tfu_job *job = NULL;
8741584f16cSEric Anholt 	struct ww_acquire_ctx acquire_ctx;
8751584f16cSEric Anholt 	int ret = 0;
8761584f16cSEric Anholt 
87755a9b748SEric Anholt 	trace_v3d_submit_tfu_ioctl(&v3d->drm, args->iia);
87855a9b748SEric Anholt 
879bb3425efSMelissa Wen 	if (args->flags && !(args->flags & DRM_V3D_SUBMIT_EXTENSION)) {
880bb3425efSMelissa Wen 		DRM_DEBUG("invalid flags: %d\n", args->flags);
881bb3425efSMelissa Wen 		return -EINVAL;
882bb3425efSMelissa Wen 	}
883bb3425efSMelissa Wen 
884bb3425efSMelissa Wen 	if (args->flags & DRM_V3D_SUBMIT_EXTENSION) {
885e4165ae8SMelissa Wen 		ret = v3d_get_extensions(file_priv, args->extensions, &se);
886bb3425efSMelissa Wen 		if (ret) {
887bb3425efSMelissa Wen 			DRM_DEBUG("Failed to get extensions.\n");
888bb3425efSMelissa Wen 			return ret;
889bb3425efSMelissa Wen 		}
890bb3425efSMelissa Wen 	}
891bb3425efSMelissa Wen 
89207c2a416SMelissa Wen 	ret = v3d_job_init(v3d, file_priv, (void *)&job, sizeof(*job),
893e4165ae8SMelissa Wen 			   v3d_job_free, args->in_sync, &se, V3D_TFU);
89407c2a416SMelissa Wen 	if (ret)
89507c2a416SMelissa Wen 		goto fail;
8961584f16cSEric Anholt 
897a783a09eSEric Anholt 	job->base.bo = kcalloc(ARRAY_SIZE(args->bo_handles),
898a783a09eSEric Anholt 			       sizeof(*job->base.bo), GFP_KERNEL);
899a783a09eSEric Anholt 	if (!job->base.bo) {
90007c2a416SMelissa Wen 		ret = -ENOMEM;
90107c2a416SMelissa Wen 		goto fail;
902a783a09eSEric Anholt 	}
9031584f16cSEric Anholt 
9041584f16cSEric Anholt 	job->args = *args;
9051584f16cSEric Anholt 
9061584f16cSEric Anholt 	spin_lock(&file_priv->table_lock);
907a783a09eSEric Anholt 	for (job->base.bo_count = 0;
908a783a09eSEric Anholt 	     job->base.bo_count < ARRAY_SIZE(args->bo_handles);
909a783a09eSEric Anholt 	     job->base.bo_count++) {
9101584f16cSEric Anholt 		struct drm_gem_object *bo;
9111584f16cSEric Anholt 
912a783a09eSEric Anholt 		if (!args->bo_handles[job->base.bo_count])
9131584f16cSEric Anholt 			break;
9141584f16cSEric Anholt 
9151584f16cSEric Anholt 		bo = idr_find(&file_priv->object_idr,
916a783a09eSEric Anholt 			      args->bo_handles[job->base.bo_count]);
9171584f16cSEric Anholt 		if (!bo) {
9181584f16cSEric Anholt 			DRM_DEBUG("Failed to look up GEM BO %d: %d\n",
919a783a09eSEric Anholt 				  job->base.bo_count,
920a783a09eSEric Anholt 				  args->bo_handles[job->base.bo_count]);
9211584f16cSEric Anholt 			ret = -ENOENT;
9221584f16cSEric Anholt 			spin_unlock(&file_priv->table_lock);
9231584f16cSEric Anholt 			goto fail;
9241584f16cSEric Anholt 		}
9251584f16cSEric Anholt 		drm_gem_object_get(bo);
926a783a09eSEric Anholt 		job->base.bo[job->base.bo_count] = bo;
9271584f16cSEric Anholt 	}
9281584f16cSEric Anholt 	spin_unlock(&file_priv->table_lock);
9291584f16cSEric Anholt 
930dffa9b7aSEric Anholt 	ret = v3d_lock_bo_reservations(&job->base, &acquire_ctx);
9311584f16cSEric Anholt 	if (ret)
9321584f16cSEric Anholt 		goto fail;
9331584f16cSEric Anholt 
9341584f16cSEric Anholt 	mutex_lock(&v3d->sched_lock);
935916044faSDaniel Vetter 	v3d_push_job(&job->base);
9361584f16cSEric Anholt 	mutex_unlock(&v3d->sched_lock);
9371584f16cSEric Anholt 
938a783a09eSEric Anholt 	v3d_attach_fences_and_unlock_reservation(file_priv,
939a783a09eSEric Anholt 						 &job->base, &acquire_ctx,
940d223f98fSEric Anholt 						 args->out_sync,
941e4165ae8SMelissa Wen 						 &se,
942d223f98fSEric Anholt 						 job->base.done_fence);
9431584f16cSEric Anholt 
944a783a09eSEric Anholt 	v3d_job_put(&job->base);
9451584f16cSEric Anholt 
9461584f16cSEric Anholt 	return 0;
9471584f16cSEric Anholt 
9481584f16cSEric Anholt fail:
94907c2a416SMelissa Wen 	v3d_job_cleanup((void *)job);
950e4165ae8SMelissa Wen 	v3d_put_multisync_post_deps(&se);
9511584f16cSEric Anholt 
9521584f16cSEric Anholt 	return ret;
9531584f16cSEric Anholt }
9541584f16cSEric Anholt 
955d223f98fSEric Anholt /**
956d223f98fSEric Anholt  * v3d_submit_csd_ioctl() - Submits a CSD (texture formatting) job to the V3D.
957d223f98fSEric Anholt  * @dev: DRM device
958d223f98fSEric Anholt  * @data: ioctl argument
959d223f98fSEric Anholt  * @file_priv: DRM file for this fd
960d223f98fSEric Anholt  *
961d223f98fSEric Anholt  * Userspace provides the register setup for the CSD, which we don't
962d223f98fSEric Anholt  * need to validate since the CSD is behind the MMU.
963d223f98fSEric Anholt  */
964d223f98fSEric Anholt int
965d223f98fSEric Anholt v3d_submit_csd_ioctl(struct drm_device *dev, void *data,
966d223f98fSEric Anholt 		     struct drm_file *file_priv)
967d223f98fSEric Anholt {
968d223f98fSEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
969d223f98fSEric Anholt 	struct v3d_file_priv *v3d_priv = file_priv->driver_priv;
970d223f98fSEric Anholt 	struct drm_v3d_submit_csd *args = data;
971e4165ae8SMelissa Wen 	struct v3d_submit_ext se = {0};
97207c2a416SMelissa Wen 	struct v3d_csd_job *job = NULL;
97307c2a416SMelissa Wen 	struct v3d_job *clean_job = NULL;
974d223f98fSEric Anholt 	struct ww_acquire_ctx acquire_ctx;
975d223f98fSEric Anholt 	int ret;
976d223f98fSEric Anholt 
977d223f98fSEric Anholt 	trace_v3d_submit_csd_ioctl(&v3d->drm, args->cfg[5], args->cfg[6]);
978d223f98fSEric Anholt 
979bb3425efSMelissa Wen 	if (args->pad)
980bb3425efSMelissa Wen 		return -EINVAL;
981bb3425efSMelissa Wen 
982d223f98fSEric Anholt 	if (!v3d_has_csd(v3d)) {
983d223f98fSEric Anholt 		DRM_DEBUG("Attempting CSD submit on non-CSD hardware\n");
984d223f98fSEric Anholt 		return -EINVAL;
985d223f98fSEric Anholt 	}
986d223f98fSEric Anholt 
987bb3425efSMelissa Wen 	if (args->flags && !(args->flags & DRM_V3D_SUBMIT_EXTENSION)) {
988bb3425efSMelissa Wen 		DRM_INFO("invalid flags: %d\n", args->flags);
989bb3425efSMelissa Wen 		return -EINVAL;
990bb3425efSMelissa Wen 	}
991bb3425efSMelissa Wen 
992bb3425efSMelissa Wen 	if (args->flags & DRM_V3D_SUBMIT_EXTENSION) {
993e4165ae8SMelissa Wen 		ret = v3d_get_extensions(file_priv, args->extensions, &se);
994bb3425efSMelissa Wen 		if (ret) {
995bb3425efSMelissa Wen 			DRM_DEBUG("Failed to get extensions.\n");
996bb3425efSMelissa Wen 			return ret;
997bb3425efSMelissa Wen 		}
998bb3425efSMelissa Wen 	}
999bb3425efSMelissa Wen 
100007c2a416SMelissa Wen 	ret = v3d_job_init(v3d, file_priv, (void *)&job, sizeof(*job),
1001e4165ae8SMelissa Wen 			   v3d_job_free, args->in_sync, &se, V3D_CSD);
100207c2a416SMelissa Wen 	if (ret)
100307c2a416SMelissa Wen 		goto fail;
1004d223f98fSEric Anholt 
100507c2a416SMelissa Wen 	ret = v3d_job_init(v3d, file_priv, (void *)&clean_job, sizeof(*clean_job),
100675ad021fSYang Li 			   v3d_job_free, 0, NULL, V3D_CACHE_CLEAN);
100707c2a416SMelissa Wen 	if (ret)
100807c2a416SMelissa Wen 		goto fail;
1009d223f98fSEric Anholt 
1010d223f98fSEric Anholt 	job->args = *args;
1011d223f98fSEric Anholt 
1012d223f98fSEric Anholt 	ret = v3d_lookup_bos(dev, file_priv, clean_job,
1013d223f98fSEric Anholt 			     args->bo_handles, args->bo_handle_count);
1014d223f98fSEric Anholt 	if (ret)
1015d223f98fSEric Anholt 		goto fail;
1016d223f98fSEric Anholt 
1017dffa9b7aSEric Anholt 	ret = v3d_lock_bo_reservations(clean_job, &acquire_ctx);
1018d223f98fSEric Anholt 	if (ret)
1019d223f98fSEric Anholt 		goto fail;
1020d223f98fSEric Anholt 
102126a4dc29SJuan A. Suarez Romero 	if (args->perfmon_id) {
102226a4dc29SJuan A. Suarez Romero 		job->base.perfmon = v3d_perfmon_find(v3d_priv,
102326a4dc29SJuan A. Suarez Romero 						     args->perfmon_id);
102426a4dc29SJuan A. Suarez Romero 		if (!job->base.perfmon) {
102526a4dc29SJuan A. Suarez Romero 			ret = -ENOENT;
1026e57c1a3bSYongzhi Liu 			goto fail_perfmon;
102726a4dc29SJuan A. Suarez Romero 		}
102826a4dc29SJuan A. Suarez Romero 	}
102926a4dc29SJuan A. Suarez Romero 
1030d223f98fSEric Anholt 	mutex_lock(&v3d->sched_lock);
1031916044faSDaniel Vetter 	v3d_push_job(&job->base);
1032d223f98fSEric Anholt 
1033da3208e8SDaniel Vetter 	ret = drm_sched_job_add_dependency(&clean_job->base,
1034dffa9b7aSEric Anholt 					   dma_fence_get(job->base.done_fence));
1035dffa9b7aSEric Anholt 	if (ret)
1036dffa9b7aSEric Anholt 		goto fail_unreserve;
1037dffa9b7aSEric Anholt 
1038916044faSDaniel Vetter 	v3d_push_job(clean_job);
1039d223f98fSEric Anholt 	mutex_unlock(&v3d->sched_lock);
1040d223f98fSEric Anholt 
1041d223f98fSEric Anholt 	v3d_attach_fences_and_unlock_reservation(file_priv,
1042d223f98fSEric Anholt 						 clean_job,
1043d223f98fSEric Anholt 						 &acquire_ctx,
1044d223f98fSEric Anholt 						 args->out_sync,
1045e4165ae8SMelissa Wen 						 &se,
1046d223f98fSEric Anholt 						 clean_job->done_fence);
1047d223f98fSEric Anholt 
1048d223f98fSEric Anholt 	v3d_job_put(&job->base);
1049d223f98fSEric Anholt 	v3d_job_put(clean_job);
1050d223f98fSEric Anholt 
1051d223f98fSEric Anholt 	return 0;
1052d223f98fSEric Anholt 
1053d223f98fSEric Anholt fail_unreserve:
1054d223f98fSEric Anholt 	mutex_unlock(&v3d->sched_lock);
1055e57c1a3bSYongzhi Liu fail_perfmon:
1056d223f98fSEric Anholt 	drm_gem_unlock_reservations(clean_job->bo, clean_job->bo_count,
1057d223f98fSEric Anholt 				    &acquire_ctx);
1058d223f98fSEric Anholt fail:
105907c2a416SMelissa Wen 	v3d_job_cleanup((void *)job);
1060916044faSDaniel Vetter 	v3d_job_cleanup(clean_job);
1061e4165ae8SMelissa Wen 	v3d_put_multisync_post_deps(&se);
1062d223f98fSEric Anholt 
1063d223f98fSEric Anholt 	return ret;
1064d223f98fSEric Anholt }
1065d223f98fSEric Anholt 
106657692c94SEric Anholt int
106757692c94SEric Anholt v3d_gem_init(struct drm_device *dev)
106857692c94SEric Anholt {
106957692c94SEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
107057692c94SEric Anholt 	u32 pt_size = 4096 * 1024;
107157692c94SEric Anholt 	int ret, i;
107257692c94SEric Anholt 
107357692c94SEric Anholt 	for (i = 0; i < V3D_MAX_QUEUES; i++)
107457692c94SEric Anholt 		v3d->queue[i].fence_context = dma_fence_context_alloc(1);
107557692c94SEric Anholt 
107657692c94SEric Anholt 	spin_lock_init(&v3d->mm_lock);
107757692c94SEric Anholt 	spin_lock_init(&v3d->job_lock);
107857692c94SEric Anholt 	mutex_init(&v3d->bo_lock);
107957692c94SEric Anholt 	mutex_init(&v3d->reset_lock);
10807122b68bSEric Anholt 	mutex_init(&v3d->sched_lock);
1081d223f98fSEric Anholt 	mutex_init(&v3d->cache_clean_lock);
108257692c94SEric Anholt 
108357692c94SEric Anholt 	/* Note: We don't allocate address 0.  Various bits of HW
108457692c94SEric Anholt 	 * treat 0 as special, such as the occlusion query counters
108557692c94SEric Anholt 	 * where 0 means "disabled".
108657692c94SEric Anholt 	 */
108757692c94SEric Anholt 	drm_mm_init(&v3d->mm, 1, pt_size / sizeof(u32) - 1);
108857692c94SEric Anholt 
1089bc662528SDaniel Vetter 	v3d->pt = dma_alloc_wc(v3d->drm.dev, pt_size,
109057692c94SEric Anholt 			       &v3d->pt_paddr,
109157692c94SEric Anholt 			       GFP_KERNEL | __GFP_NOWARN | __GFP_ZERO);
109257692c94SEric Anholt 	if (!v3d->pt) {
109357692c94SEric Anholt 		drm_mm_takedown(&v3d->mm);
1094bc662528SDaniel Vetter 		dev_err(v3d->drm.dev,
1095223583ddSMelissa Wen 			"Failed to allocate page tables. Please ensure you have CMA enabled.\n");
109657692c94SEric Anholt 		return -ENOMEM;
109757692c94SEric Anholt 	}
109857692c94SEric Anholt 
109957692c94SEric Anholt 	v3d_init_hw_state(v3d);
110057692c94SEric Anholt 	v3d_mmu_set_page_table(v3d);
110157692c94SEric Anholt 
110257692c94SEric Anholt 	ret = v3d_sched_init(v3d);
110357692c94SEric Anholt 	if (ret) {
110457692c94SEric Anholt 		drm_mm_takedown(&v3d->mm);
1105bc662528SDaniel Vetter 		dma_free_coherent(v3d->drm.dev, 4096 * 1024, (void *)v3d->pt,
110657692c94SEric Anholt 				  v3d->pt_paddr);
110757692c94SEric Anholt 	}
110857692c94SEric Anholt 
110957692c94SEric Anholt 	return 0;
111057692c94SEric Anholt }
111157692c94SEric Anholt 
111257692c94SEric Anholt void
111357692c94SEric Anholt v3d_gem_destroy(struct drm_device *dev)
111457692c94SEric Anholt {
111557692c94SEric Anholt 	struct v3d_dev *v3d = to_v3d_dev(dev);
111657692c94SEric Anholt 
111757692c94SEric Anholt 	v3d_sched_fini(v3d);
111857692c94SEric Anholt 
1119a783a09eSEric Anholt 	/* Waiting for jobs to finish would need to be done before
112057692c94SEric Anholt 	 * unregistering V3D.
112157692c94SEric Anholt 	 */
112214d1d190SEric Anholt 	WARN_ON(v3d->bin_job);
112314d1d190SEric Anholt 	WARN_ON(v3d->render_job);
112457692c94SEric Anholt 
112557692c94SEric Anholt 	drm_mm_takedown(&v3d->mm);
112657692c94SEric Anholt 
1127bc662528SDaniel Vetter 	dma_free_coherent(v3d->drm.dev, 4096 * 1024, (void *)v3d->pt,
1128bc662528SDaniel Vetter 			  v3d->pt_paddr);
112957692c94SEric Anholt }
1130