157692c94SEric Anholt // SPDX-License-Identifier: GPL-2.0+ 257692c94SEric Anholt /* Copyright (C) 2014-2018 Broadcom */ 357692c94SEric Anholt 457692c94SEric Anholt #include <drm/drmP.h> 557692c94SEric Anholt #include <drm/drm_syncobj.h> 657692c94SEric Anholt #include <linux/module.h> 757692c94SEric Anholt #include <linux/platform_device.h> 857692c94SEric Anholt #include <linux/pm_runtime.h> 957692c94SEric Anholt #include <linux/device.h> 1057692c94SEric Anholt #include <linux/io.h> 1157692c94SEric Anholt #include <linux/sched/signal.h> 1257692c94SEric Anholt 1357692c94SEric Anholt #include "uapi/drm/v3d_drm.h" 1457692c94SEric Anholt #include "v3d_drv.h" 1557692c94SEric Anholt #include "v3d_regs.h" 1657692c94SEric Anholt #include "v3d_trace.h" 1757692c94SEric Anholt 1857692c94SEric Anholt static void 1957692c94SEric Anholt v3d_init_core(struct v3d_dev *v3d, int core) 2057692c94SEric Anholt { 2157692c94SEric Anholt /* Set OVRTMUOUT, which means that the texture sampler uniform 2257692c94SEric Anholt * configuration's tmu output type field is used, instead of 2357692c94SEric Anholt * using the hardware default behavior based on the texture 2457692c94SEric Anholt * type. If you want the default behavior, you can still put 2557692c94SEric Anholt * "2" in the indirect texture state's output_type field. 2657692c94SEric Anholt */ 2757692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_MISCCFG, V3D_MISCCFG_OVRTMUOUT); 2857692c94SEric Anholt 2957692c94SEric Anholt /* Whenever we flush the L2T cache, we always want to flush 3057692c94SEric Anholt * the whole thing. 3157692c94SEric Anholt */ 3257692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2TFLSTA, 0); 3357692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2TFLEND, ~0); 3457692c94SEric Anholt } 3557692c94SEric Anholt 3657692c94SEric Anholt /* Sets invariant state for the HW. */ 3757692c94SEric Anholt static void 3857692c94SEric Anholt v3d_init_hw_state(struct v3d_dev *v3d) 3957692c94SEric Anholt { 4057692c94SEric Anholt v3d_init_core(v3d, 0); 4157692c94SEric Anholt } 4257692c94SEric Anholt 4357692c94SEric Anholt static void 4457692c94SEric Anholt v3d_idle_axi(struct v3d_dev *v3d, int core) 4557692c94SEric Anholt { 4657692c94SEric Anholt V3D_CORE_WRITE(core, V3D_GMP_CFG, V3D_GMP_CFG_STOP_REQ); 4757692c94SEric Anholt 4857692c94SEric Anholt if (wait_for((V3D_CORE_READ(core, V3D_GMP_STATUS) & 4957692c94SEric Anholt (V3D_GMP_STATUS_RD_COUNT_MASK | 5057692c94SEric Anholt V3D_GMP_STATUS_WR_COUNT_MASK | 5157692c94SEric Anholt V3D_GMP_STATUS_CFG_BUSY)) == 0, 100)) { 5257692c94SEric Anholt DRM_ERROR("Failed to wait for safe GMP shutdown\n"); 5357692c94SEric Anholt } 5457692c94SEric Anholt } 5557692c94SEric Anholt 5657692c94SEric Anholt static void 5757692c94SEric Anholt v3d_idle_gca(struct v3d_dev *v3d) 5857692c94SEric Anholt { 5957692c94SEric Anholt if (v3d->ver >= 41) 6057692c94SEric Anholt return; 6157692c94SEric Anholt 6257692c94SEric Anholt V3D_GCA_WRITE(V3D_GCA_SAFE_SHUTDOWN, V3D_GCA_SAFE_SHUTDOWN_EN); 6357692c94SEric Anholt 6457692c94SEric Anholt if (wait_for((V3D_GCA_READ(V3D_GCA_SAFE_SHUTDOWN_ACK) & 6557692c94SEric Anholt V3D_GCA_SAFE_SHUTDOWN_ACK_ACKED) == 6657692c94SEric Anholt V3D_GCA_SAFE_SHUTDOWN_ACK_ACKED, 100)) { 6757692c94SEric Anholt DRM_ERROR("Failed to wait for safe GCA shutdown\n"); 6857692c94SEric Anholt } 6957692c94SEric Anholt } 7057692c94SEric Anholt 7157692c94SEric Anholt static void 7257692c94SEric Anholt v3d_reset_v3d(struct v3d_dev *v3d) 7357692c94SEric Anholt { 7457692c94SEric Anholt int version = V3D_BRIDGE_READ(V3D_TOP_GR_BRIDGE_REVISION); 7557692c94SEric Anholt 7657692c94SEric Anholt if (V3D_GET_FIELD(version, V3D_TOP_GR_BRIDGE_MAJOR) == 2) { 7757692c94SEric Anholt V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_0, 7857692c94SEric Anholt V3D_TOP_GR_BRIDGE_SW_INIT_0_V3D_CLK_108_SW_INIT); 7957692c94SEric Anholt V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_0, 0); 8057692c94SEric Anholt 8157692c94SEric Anholt /* GFXH-1383: The SW_INIT may cause a stray write to address 0 8257692c94SEric Anholt * of the unit, so reset it to its power-on value here. 8357692c94SEric Anholt */ 8457692c94SEric Anholt V3D_WRITE(V3D_HUB_AXICFG, V3D_HUB_AXICFG_MAX_LEN_MASK); 8557692c94SEric Anholt } else { 8657692c94SEric Anholt WARN_ON_ONCE(V3D_GET_FIELD(version, 8757692c94SEric Anholt V3D_TOP_GR_BRIDGE_MAJOR) != 7); 8857692c94SEric Anholt V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_1, 8957692c94SEric Anholt V3D_TOP_GR_BRIDGE_SW_INIT_1_V3D_CLK_108_SW_INIT); 9057692c94SEric Anholt V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_1, 0); 9157692c94SEric Anholt } 9257692c94SEric Anholt 9357692c94SEric Anholt v3d_init_hw_state(v3d); 9457692c94SEric Anholt } 9557692c94SEric Anholt 9657692c94SEric Anholt void 9757692c94SEric Anholt v3d_reset(struct v3d_dev *v3d) 9857692c94SEric Anholt { 9957692c94SEric Anholt struct drm_device *dev = &v3d->drm; 10057692c94SEric Anholt 10157692c94SEric Anholt DRM_ERROR("Resetting GPU.\n"); 10257692c94SEric Anholt trace_v3d_reset_begin(dev); 10357692c94SEric Anholt 10457692c94SEric Anholt /* XXX: only needed for safe powerdown, not reset. */ 10557692c94SEric Anholt if (false) 10657692c94SEric Anholt v3d_idle_axi(v3d, 0); 10757692c94SEric Anholt 10857692c94SEric Anholt v3d_idle_gca(v3d); 10957692c94SEric Anholt v3d_reset_v3d(v3d); 11057692c94SEric Anholt 11157692c94SEric Anholt v3d_mmu_set_page_table(v3d); 11257692c94SEric Anholt v3d_irq_reset(v3d); 11357692c94SEric Anholt 11457692c94SEric Anholt trace_v3d_reset_end(dev); 11557692c94SEric Anholt } 11657692c94SEric Anholt 11757692c94SEric Anholt static void 11857692c94SEric Anholt v3d_flush_l3(struct v3d_dev *v3d) 11957692c94SEric Anholt { 12057692c94SEric Anholt if (v3d->ver < 41) { 12157692c94SEric Anholt u32 gca_ctrl = V3D_GCA_READ(V3D_GCA_CACHE_CTRL); 12257692c94SEric Anholt 12357692c94SEric Anholt V3D_GCA_WRITE(V3D_GCA_CACHE_CTRL, 12457692c94SEric Anholt gca_ctrl | V3D_GCA_CACHE_CTRL_FLUSH); 12557692c94SEric Anholt 12657692c94SEric Anholt if (v3d->ver < 33) { 12757692c94SEric Anholt V3D_GCA_WRITE(V3D_GCA_CACHE_CTRL, 12857692c94SEric Anholt gca_ctrl & ~V3D_GCA_CACHE_CTRL_FLUSH); 12957692c94SEric Anholt } 13057692c94SEric Anholt } 13157692c94SEric Anholt } 13257692c94SEric Anholt 133*7b9d2fe4SEric Anholt /* Invalidates the (read-only) L2C cache. This was the L2 cache for 134*7b9d2fe4SEric Anholt * uniforms and instructions on V3D 3.2. 135*7b9d2fe4SEric Anholt */ 13657692c94SEric Anholt static void 137*7b9d2fe4SEric Anholt v3d_invalidate_l2c(struct v3d_dev *v3d, int core) 13857692c94SEric Anholt { 139*7b9d2fe4SEric Anholt if (v3d->ver > 32) 140*7b9d2fe4SEric Anholt return; 141*7b9d2fe4SEric Anholt 14257692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2CACTL, 14357692c94SEric Anholt V3D_L2CACTL_L2CCLR | 14457692c94SEric Anholt V3D_L2CACTL_L2CENA); 14557692c94SEric Anholt } 14657692c94SEric Anholt 14757692c94SEric Anholt /* Invalidates texture L2 cachelines */ 14857692c94SEric Anholt static void 14957692c94SEric Anholt v3d_flush_l2t(struct v3d_dev *v3d, int core) 15057692c94SEric Anholt { 15151c1b6f9SEric Anholt /* While there is a busy bit (V3D_L2TCACTL_L2TFLS), we don't 15251c1b6f9SEric Anholt * need to wait for completion before dispatching the job -- 15351c1b6f9SEric Anholt * L2T accesses will be stalled until the flush has completed. 15451c1b6f9SEric Anholt */ 15557692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL, 15657692c94SEric Anholt V3D_L2TCACTL_L2TFLS | 15757692c94SEric Anholt V3D_SET_FIELD(V3D_L2TCACTL_FLM_FLUSH, V3D_L2TCACTL_FLM)); 15857692c94SEric Anholt } 15957692c94SEric Anholt 16057692c94SEric Anholt /* Invalidates the slice caches. These are read-only caches. */ 16157692c94SEric Anholt static void 16257692c94SEric Anholt v3d_invalidate_slices(struct v3d_dev *v3d, int core) 16357692c94SEric Anholt { 16457692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_SLCACTL, 16557692c94SEric Anholt V3D_SET_FIELD(0xf, V3D_SLCACTL_TVCCS) | 16657692c94SEric Anholt V3D_SET_FIELD(0xf, V3D_SLCACTL_TDCCS) | 16757692c94SEric Anholt V3D_SET_FIELD(0xf, V3D_SLCACTL_UCC) | 16857692c94SEric Anholt V3D_SET_FIELD(0xf, V3D_SLCACTL_ICC)); 16957692c94SEric Anholt } 17057692c94SEric Anholt 17157692c94SEric Anholt void 17257692c94SEric Anholt v3d_invalidate_caches(struct v3d_dev *v3d) 17357692c94SEric Anholt { 17457692c94SEric Anholt v3d_flush_l3(v3d); 17557692c94SEric Anholt 176*7b9d2fe4SEric Anholt v3d_invalidate_l2c(v3d, 0); 17757692c94SEric Anholt v3d_invalidate_slices(v3d, 0); 17857692c94SEric Anholt v3d_flush_l2t(v3d, 0); 17957692c94SEric Anholt } 18057692c94SEric Anholt 18157692c94SEric Anholt static void 1821584f16cSEric Anholt v3d_attach_object_fences(struct v3d_bo **bos, int bo_count, 1831584f16cSEric Anholt struct dma_fence *fence) 18457692c94SEric Anholt { 18557692c94SEric Anholt int i; 18657692c94SEric Anholt 1871584f16cSEric Anholt for (i = 0; i < bo_count; i++) { 18857692c94SEric Anholt /* XXX: Use shared fences for read-only objects. */ 1891584f16cSEric Anholt reservation_object_add_excl_fence(bos[i]->resv, fence); 19057692c94SEric Anholt } 19157692c94SEric Anholt } 19257692c94SEric Anholt 19357692c94SEric Anholt static void 194e14a07fcSEric Anholt v3d_unlock_bo_reservations(struct v3d_bo **bos, 1951584f16cSEric Anholt int bo_count, 19657692c94SEric Anholt struct ww_acquire_ctx *acquire_ctx) 19757692c94SEric Anholt { 19857692c94SEric Anholt int i; 19957692c94SEric Anholt 2001584f16cSEric Anholt for (i = 0; i < bo_count; i++) 2011584f16cSEric Anholt ww_mutex_unlock(&bos[i]->resv->lock); 20257692c94SEric Anholt 20357692c94SEric Anholt ww_acquire_fini(acquire_ctx); 20457692c94SEric Anholt } 20557692c94SEric Anholt 20657692c94SEric Anholt /* Takes the reservation lock on all the BOs being referenced, so that 20757692c94SEric Anholt * at queue submit time we can update the reservations. 20857692c94SEric Anholt * 20957692c94SEric Anholt * We don't lock the RCL the tile alloc/state BOs, or overflow memory 21057692c94SEric Anholt * (all of which are on exec->unref_list). They're entirely private 21157692c94SEric Anholt * to v3d, so we don't attach dma-buf fences to them. 21257692c94SEric Anholt */ 21357692c94SEric Anholt static int 214e14a07fcSEric Anholt v3d_lock_bo_reservations(struct v3d_bo **bos, 2151584f16cSEric Anholt int bo_count, 21657692c94SEric Anholt struct ww_acquire_ctx *acquire_ctx) 21757692c94SEric Anholt { 21857692c94SEric Anholt int contended_lock = -1; 21957692c94SEric Anholt int i, ret; 22057692c94SEric Anholt 22157692c94SEric Anholt ww_acquire_init(acquire_ctx, &reservation_ww_class); 22257692c94SEric Anholt 22357692c94SEric Anholt retry: 22457692c94SEric Anholt if (contended_lock != -1) { 2251584f16cSEric Anholt struct v3d_bo *bo = bos[contended_lock]; 2268f1cd826SEric Anholt 22757692c94SEric Anholt ret = ww_mutex_lock_slow_interruptible(&bo->resv->lock, 22857692c94SEric Anholt acquire_ctx); 22957692c94SEric Anholt if (ret) { 23057692c94SEric Anholt ww_acquire_done(acquire_ctx); 23157692c94SEric Anholt return ret; 23257692c94SEric Anholt } 23357692c94SEric Anholt } 23457692c94SEric Anholt 2351584f16cSEric Anholt for (i = 0; i < bo_count; i++) { 23657692c94SEric Anholt if (i == contended_lock) 23757692c94SEric Anholt continue; 23857692c94SEric Anholt 2391584f16cSEric Anholt ret = ww_mutex_lock_interruptible(&bos[i]->resv->lock, 2408f1cd826SEric Anholt acquire_ctx); 24157692c94SEric Anholt if (ret) { 24257692c94SEric Anholt int j; 24357692c94SEric Anholt 2448f1cd826SEric Anholt for (j = 0; j < i; j++) 2451584f16cSEric Anholt ww_mutex_unlock(&bos[j]->resv->lock); 24657692c94SEric Anholt 24757692c94SEric Anholt if (contended_lock != -1 && contended_lock >= i) { 2481584f16cSEric Anholt struct v3d_bo *bo = bos[contended_lock]; 24957692c94SEric Anholt 25057692c94SEric Anholt ww_mutex_unlock(&bo->resv->lock); 25157692c94SEric Anholt } 25257692c94SEric Anholt 25357692c94SEric Anholt if (ret == -EDEADLK) { 25457692c94SEric Anholt contended_lock = i; 25557692c94SEric Anholt goto retry; 25657692c94SEric Anholt } 25757692c94SEric Anholt 25857692c94SEric Anholt ww_acquire_done(acquire_ctx); 25957692c94SEric Anholt return ret; 26057692c94SEric Anholt } 26157692c94SEric Anholt } 26257692c94SEric Anholt 26357692c94SEric Anholt ww_acquire_done(acquire_ctx); 26457692c94SEric Anholt 26557692c94SEric Anholt /* Reserve space for our shared (read-only) fence references, 26657692c94SEric Anholt * before we commit the CL to the hardware. 26757692c94SEric Anholt */ 2681584f16cSEric Anholt for (i = 0; i < bo_count; i++) { 2691584f16cSEric Anholt ret = reservation_object_reserve_shared(bos[i]->resv, 1); 27057692c94SEric Anholt if (ret) { 271e14a07fcSEric Anholt v3d_unlock_bo_reservations(bos, bo_count, 2721584f16cSEric Anholt acquire_ctx); 27357692c94SEric Anholt return ret; 27457692c94SEric Anholt } 27557692c94SEric Anholt } 27657692c94SEric Anholt 27757692c94SEric Anholt return 0; 27857692c94SEric Anholt } 27957692c94SEric Anholt 28057692c94SEric Anholt /** 28157692c94SEric Anholt * v3d_cl_lookup_bos() - Sets up exec->bo[] with the GEM objects 28257692c94SEric Anholt * referenced by the job. 28357692c94SEric Anholt * @dev: DRM device 28457692c94SEric Anholt * @file_priv: DRM file for this fd 28557692c94SEric Anholt * @exec: V3D job being set up 28657692c94SEric Anholt * 28757692c94SEric Anholt * The command validator needs to reference BOs by their index within 28857692c94SEric Anholt * the submitted job's BO list. This does the validation of the job's 28957692c94SEric Anholt * BO list and reference counting for the lifetime of the job. 29057692c94SEric Anholt * 29157692c94SEric Anholt * Note that this function doesn't need to unreference the BOs on 29257692c94SEric Anholt * failure, because that will happen at v3d_exec_cleanup() time. 29357692c94SEric Anholt */ 29457692c94SEric Anholt static int 29557692c94SEric Anholt v3d_cl_lookup_bos(struct drm_device *dev, 29657692c94SEric Anholt struct drm_file *file_priv, 29757692c94SEric Anholt struct drm_v3d_submit_cl *args, 29857692c94SEric Anholt struct v3d_exec_info *exec) 29957692c94SEric Anholt { 30057692c94SEric Anholt u32 *handles; 30157692c94SEric Anholt int ret = 0; 30257692c94SEric Anholt int i; 30357692c94SEric Anholt 30457692c94SEric Anholt exec->bo_count = args->bo_handle_count; 30557692c94SEric Anholt 30657692c94SEric Anholt if (!exec->bo_count) { 30757692c94SEric Anholt /* See comment on bo_index for why we have to check 30857692c94SEric Anholt * this. 30957692c94SEric Anholt */ 31057692c94SEric Anholt DRM_DEBUG("Rendering requires BOs\n"); 31157692c94SEric Anholt return -EINVAL; 31257692c94SEric Anholt } 31357692c94SEric Anholt 31457692c94SEric Anholt exec->bo = kvmalloc_array(exec->bo_count, 31557692c94SEric Anholt sizeof(struct drm_gem_cma_object *), 31657692c94SEric Anholt GFP_KERNEL | __GFP_ZERO); 31757692c94SEric Anholt if (!exec->bo) { 31857692c94SEric Anholt DRM_DEBUG("Failed to allocate validated BO pointers\n"); 31957692c94SEric Anholt return -ENOMEM; 32057692c94SEric Anholt } 32157692c94SEric Anholt 32257692c94SEric Anholt handles = kvmalloc_array(exec->bo_count, sizeof(u32), GFP_KERNEL); 32357692c94SEric Anholt if (!handles) { 32457692c94SEric Anholt ret = -ENOMEM; 32557692c94SEric Anholt DRM_DEBUG("Failed to allocate incoming GEM handles\n"); 32657692c94SEric Anholt goto fail; 32757692c94SEric Anholt } 32857692c94SEric Anholt 32957692c94SEric Anholt if (copy_from_user(handles, 33057692c94SEric Anholt (void __user *)(uintptr_t)args->bo_handles, 33157692c94SEric Anholt exec->bo_count * sizeof(u32))) { 33257692c94SEric Anholt ret = -EFAULT; 33357692c94SEric Anholt DRM_DEBUG("Failed to copy in GEM handles\n"); 33457692c94SEric Anholt goto fail; 33557692c94SEric Anholt } 33657692c94SEric Anholt 33757692c94SEric Anholt spin_lock(&file_priv->table_lock); 33857692c94SEric Anholt for (i = 0; i < exec->bo_count; i++) { 33957692c94SEric Anholt struct drm_gem_object *bo = idr_find(&file_priv->object_idr, 34057692c94SEric Anholt handles[i]); 34157692c94SEric Anholt if (!bo) { 34257692c94SEric Anholt DRM_DEBUG("Failed to look up GEM BO %d: %d\n", 34357692c94SEric Anholt i, handles[i]); 34457692c94SEric Anholt ret = -ENOENT; 34557692c94SEric Anholt spin_unlock(&file_priv->table_lock); 34657692c94SEric Anholt goto fail; 34757692c94SEric Anholt } 34857692c94SEric Anholt drm_gem_object_get(bo); 34957692c94SEric Anholt exec->bo[i] = to_v3d_bo(bo); 35057692c94SEric Anholt } 35157692c94SEric Anholt spin_unlock(&file_priv->table_lock); 35257692c94SEric Anholt 35357692c94SEric Anholt fail: 35457692c94SEric Anholt kvfree(handles); 35557692c94SEric Anholt return ret; 35657692c94SEric Anholt } 35757692c94SEric Anholt 35857692c94SEric Anholt static void 35957692c94SEric Anholt v3d_exec_cleanup(struct kref *ref) 36057692c94SEric Anholt { 36157692c94SEric Anholt struct v3d_exec_info *exec = container_of(ref, struct v3d_exec_info, 36257692c94SEric Anholt refcount); 36357692c94SEric Anholt struct v3d_dev *v3d = exec->v3d; 36457692c94SEric Anholt unsigned int i; 36557692c94SEric Anholt struct v3d_bo *bo, *save; 36657692c94SEric Anholt 36757692c94SEric Anholt dma_fence_put(exec->bin.in_fence); 36857692c94SEric Anholt dma_fence_put(exec->render.in_fence); 36957692c94SEric Anholt 37057692c94SEric Anholt dma_fence_put(exec->bin.done_fence); 37157692c94SEric Anholt dma_fence_put(exec->render.done_fence); 37257692c94SEric Anholt 37357692c94SEric Anholt dma_fence_put(exec->bin_done_fence); 37434c2c4f6SEric Anholt dma_fence_put(exec->render_done_fence); 37557692c94SEric Anholt 37657692c94SEric Anholt for (i = 0; i < exec->bo_count; i++) 37757692c94SEric Anholt drm_gem_object_put_unlocked(&exec->bo[i]->base); 37857692c94SEric Anholt kvfree(exec->bo); 37957692c94SEric Anholt 38057692c94SEric Anholt list_for_each_entry_safe(bo, save, &exec->unref_list, unref_head) { 38157692c94SEric Anholt drm_gem_object_put_unlocked(&bo->base); 38257692c94SEric Anholt } 38357692c94SEric Anholt 38457692c94SEric Anholt pm_runtime_mark_last_busy(v3d->dev); 38557692c94SEric Anholt pm_runtime_put_autosuspend(v3d->dev); 38657692c94SEric Anholt 38757692c94SEric Anholt kfree(exec); 38857692c94SEric Anholt } 38957692c94SEric Anholt 39057692c94SEric Anholt void v3d_exec_put(struct v3d_exec_info *exec) 39157692c94SEric Anholt { 39257692c94SEric Anholt kref_put(&exec->refcount, v3d_exec_cleanup); 39357692c94SEric Anholt } 39457692c94SEric Anholt 3951584f16cSEric Anholt static void 3961584f16cSEric Anholt v3d_tfu_job_cleanup(struct kref *ref) 3971584f16cSEric Anholt { 3981584f16cSEric Anholt struct v3d_tfu_job *job = container_of(ref, struct v3d_tfu_job, 3991584f16cSEric Anholt refcount); 4001584f16cSEric Anholt struct v3d_dev *v3d = job->v3d; 4011584f16cSEric Anholt unsigned int i; 4021584f16cSEric Anholt 4031584f16cSEric Anholt dma_fence_put(job->in_fence); 4041584f16cSEric Anholt dma_fence_put(job->done_fence); 4051584f16cSEric Anholt 4061584f16cSEric Anholt for (i = 0; i < ARRAY_SIZE(job->bo); i++) { 4071584f16cSEric Anholt if (job->bo[i]) 4081584f16cSEric Anholt drm_gem_object_put_unlocked(&job->bo[i]->base); 4091584f16cSEric Anholt } 4101584f16cSEric Anholt 4111584f16cSEric Anholt pm_runtime_mark_last_busy(v3d->dev); 4121584f16cSEric Anholt pm_runtime_put_autosuspend(v3d->dev); 4131584f16cSEric Anholt 4141584f16cSEric Anholt kfree(job); 4151584f16cSEric Anholt } 4161584f16cSEric Anholt 4171584f16cSEric Anholt void v3d_tfu_job_put(struct v3d_tfu_job *job) 4181584f16cSEric Anholt { 4191584f16cSEric Anholt kref_put(&job->refcount, v3d_tfu_job_cleanup); 4201584f16cSEric Anholt } 4211584f16cSEric Anholt 42257692c94SEric Anholt int 42357692c94SEric Anholt v3d_wait_bo_ioctl(struct drm_device *dev, void *data, 42457692c94SEric Anholt struct drm_file *file_priv) 42557692c94SEric Anholt { 42657692c94SEric Anholt int ret; 42757692c94SEric Anholt struct drm_v3d_wait_bo *args = data; 42857692c94SEric Anholt struct drm_gem_object *gem_obj; 42957692c94SEric Anholt struct v3d_bo *bo; 43057692c94SEric Anholt ktime_t start = ktime_get(); 43157692c94SEric Anholt u64 delta_ns; 43257692c94SEric Anholt unsigned long timeout_jiffies = 43357692c94SEric Anholt nsecs_to_jiffies_timeout(args->timeout_ns); 43457692c94SEric Anholt 43557692c94SEric Anholt if (args->pad != 0) 43657692c94SEric Anholt return -EINVAL; 43757692c94SEric Anholt 43857692c94SEric Anholt gem_obj = drm_gem_object_lookup(file_priv, args->handle); 43957692c94SEric Anholt if (!gem_obj) { 44057692c94SEric Anholt DRM_DEBUG("Failed to look up GEM BO %d\n", args->handle); 44157692c94SEric Anholt return -EINVAL; 44257692c94SEric Anholt } 44357692c94SEric Anholt bo = to_v3d_bo(gem_obj); 44457692c94SEric Anholt 44557692c94SEric Anholt ret = reservation_object_wait_timeout_rcu(bo->resv, 44657692c94SEric Anholt true, true, 44757692c94SEric Anholt timeout_jiffies); 44857692c94SEric Anholt 44957692c94SEric Anholt if (ret == 0) 45057692c94SEric Anholt ret = -ETIME; 45157692c94SEric Anholt else if (ret > 0) 45257692c94SEric Anholt ret = 0; 45357692c94SEric Anholt 45457692c94SEric Anholt /* Decrement the user's timeout, in case we got interrupted 45557692c94SEric Anholt * such that the ioctl will be restarted. 45657692c94SEric Anholt */ 45757692c94SEric Anholt delta_ns = ktime_to_ns(ktime_sub(ktime_get(), start)); 45857692c94SEric Anholt if (delta_ns < args->timeout_ns) 45957692c94SEric Anholt args->timeout_ns -= delta_ns; 46057692c94SEric Anholt else 46157692c94SEric Anholt args->timeout_ns = 0; 46257692c94SEric Anholt 46357692c94SEric Anholt /* Asked to wait beyond the jiffie/scheduler precision? */ 46457692c94SEric Anholt if (ret == -ETIME && args->timeout_ns) 46557692c94SEric Anholt ret = -EAGAIN; 46657692c94SEric Anholt 46757692c94SEric Anholt drm_gem_object_put_unlocked(gem_obj); 46857692c94SEric Anholt 46957692c94SEric Anholt return ret; 47057692c94SEric Anholt } 47157692c94SEric Anholt 47257692c94SEric Anholt /** 47357692c94SEric Anholt * v3d_submit_cl_ioctl() - Submits a job (frame) to the V3D. 47457692c94SEric Anholt * @dev: DRM device 47557692c94SEric Anholt * @data: ioctl argument 47657692c94SEric Anholt * @file_priv: DRM file for this fd 47757692c94SEric Anholt * 47857692c94SEric Anholt * This is the main entrypoint for userspace to submit a 3D frame to 47957692c94SEric Anholt * the GPU. Userspace provides the binner command list (if 48057692c94SEric Anholt * applicable), and the kernel sets up the render command list to draw 48157692c94SEric Anholt * to the framebuffer described in the ioctl, using the command lists 48257692c94SEric Anholt * that the 3D engine's binner will produce. 48357692c94SEric Anholt */ 48457692c94SEric Anholt int 48557692c94SEric Anholt v3d_submit_cl_ioctl(struct drm_device *dev, void *data, 48657692c94SEric Anholt struct drm_file *file_priv) 48757692c94SEric Anholt { 48857692c94SEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 48957692c94SEric Anholt struct v3d_file_priv *v3d_priv = file_priv->driver_priv; 49057692c94SEric Anholt struct drm_v3d_submit_cl *args = data; 49157692c94SEric Anholt struct v3d_exec_info *exec; 49257692c94SEric Anholt struct ww_acquire_ctx acquire_ctx; 49357692c94SEric Anholt struct drm_syncobj *sync_out; 49457692c94SEric Anholt int ret = 0; 49557692c94SEric Anholt 49655a9b748SEric Anholt trace_v3d_submit_cl_ioctl(&v3d->drm, args->rcl_start, args->rcl_end); 49755a9b748SEric Anholt 49857692c94SEric Anholt if (args->pad != 0) { 49957692c94SEric Anholt DRM_INFO("pad must be zero: %d\n", args->pad); 50057692c94SEric Anholt return -EINVAL; 50157692c94SEric Anholt } 50257692c94SEric Anholt 50357692c94SEric Anholt exec = kcalloc(1, sizeof(*exec), GFP_KERNEL); 50457692c94SEric Anholt if (!exec) 50557692c94SEric Anholt return -ENOMEM; 50657692c94SEric Anholt 50757692c94SEric Anholt ret = pm_runtime_get_sync(v3d->dev); 50857692c94SEric Anholt if (ret < 0) { 50957692c94SEric Anholt kfree(exec); 51057692c94SEric Anholt return ret; 51157692c94SEric Anholt } 51257692c94SEric Anholt 51357692c94SEric Anholt kref_init(&exec->refcount); 51457692c94SEric Anholt 51557692c94SEric Anholt ret = drm_syncobj_find_fence(file_priv, args->in_sync_bcl, 516649fdce2SChunming Zhou 0, 0, &exec->bin.in_fence); 51757692c94SEric Anholt if (ret == -EINVAL) 51857692c94SEric Anholt goto fail; 51957692c94SEric Anholt 52057692c94SEric Anholt ret = drm_syncobj_find_fence(file_priv, args->in_sync_rcl, 521649fdce2SChunming Zhou 0, 0, &exec->render.in_fence); 52257692c94SEric Anholt if (ret == -EINVAL) 52357692c94SEric Anholt goto fail; 52457692c94SEric Anholt 52557692c94SEric Anholt exec->qma = args->qma; 52657692c94SEric Anholt exec->qms = args->qms; 52757692c94SEric Anholt exec->qts = args->qts; 52857692c94SEric Anholt exec->bin.exec = exec; 52957692c94SEric Anholt exec->bin.start = args->bcl_start; 53057692c94SEric Anholt exec->bin.end = args->bcl_end; 53157692c94SEric Anholt exec->render.exec = exec; 53257692c94SEric Anholt exec->render.start = args->rcl_start; 53357692c94SEric Anholt exec->render.end = args->rcl_end; 53457692c94SEric Anholt exec->v3d = v3d; 53557692c94SEric Anholt INIT_LIST_HEAD(&exec->unref_list); 53657692c94SEric Anholt 53757692c94SEric Anholt ret = v3d_cl_lookup_bos(dev, file_priv, args, exec); 53857692c94SEric Anholt if (ret) 53957692c94SEric Anholt goto fail; 54057692c94SEric Anholt 541e14a07fcSEric Anholt ret = v3d_lock_bo_reservations(exec->bo, exec->bo_count, 5421584f16cSEric Anholt &acquire_ctx); 54357692c94SEric Anholt if (ret) 54457692c94SEric Anholt goto fail; 54557692c94SEric Anholt 5467122b68bSEric Anholt mutex_lock(&v3d->sched_lock); 54757692c94SEric Anholt if (exec->bin.start != exec->bin.end) { 54857692c94SEric Anholt ret = drm_sched_job_init(&exec->bin.base, 54957692c94SEric Anholt &v3d_priv->sched_entity[V3D_BIN], 55057692c94SEric Anholt v3d_priv); 55157692c94SEric Anholt if (ret) 55257692c94SEric Anholt goto fail_unreserve; 55357692c94SEric Anholt 55457692c94SEric Anholt exec->bin_done_fence = 55557692c94SEric Anholt dma_fence_get(&exec->bin.base.s_fence->finished); 55657692c94SEric Anholt 55757692c94SEric Anholt kref_get(&exec->refcount); /* put by scheduler job completion */ 55857692c94SEric Anholt drm_sched_entity_push_job(&exec->bin.base, 55957692c94SEric Anholt &v3d_priv->sched_entity[V3D_BIN]); 56057692c94SEric Anholt } 56157692c94SEric Anholt 56257692c94SEric Anholt ret = drm_sched_job_init(&exec->render.base, 56357692c94SEric Anholt &v3d_priv->sched_entity[V3D_RENDER], 56457692c94SEric Anholt v3d_priv); 56557692c94SEric Anholt if (ret) 56657692c94SEric Anholt goto fail_unreserve; 56757692c94SEric Anholt 56834c2c4f6SEric Anholt exec->render_done_fence = 56934c2c4f6SEric Anholt dma_fence_get(&exec->render.base.s_fence->finished); 57034c2c4f6SEric Anholt 57157692c94SEric Anholt kref_get(&exec->refcount); /* put by scheduler job completion */ 57257692c94SEric Anholt drm_sched_entity_push_job(&exec->render.base, 57357692c94SEric Anholt &v3d_priv->sched_entity[V3D_RENDER]); 5747122b68bSEric Anholt mutex_unlock(&v3d->sched_lock); 57557692c94SEric Anholt 5761584f16cSEric Anholt v3d_attach_object_fences(exec->bo, exec->bo_count, 5771584f16cSEric Anholt exec->render_done_fence); 57857692c94SEric Anholt 579e14a07fcSEric Anholt v3d_unlock_bo_reservations(exec->bo, exec->bo_count, &acquire_ctx); 58057692c94SEric Anholt 58157692c94SEric Anholt /* Update the return sync object for the */ 58257692c94SEric Anholt sync_out = drm_syncobj_find(file_priv, args->out_sync); 58357692c94SEric Anholt if (sync_out) { 5840b258ed1SChristian König drm_syncobj_replace_fence(sync_out, exec->render_done_fence); 58557692c94SEric Anholt drm_syncobj_put(sync_out); 58657692c94SEric Anholt } 58757692c94SEric Anholt 58857692c94SEric Anholt v3d_exec_put(exec); 58957692c94SEric Anholt 59057692c94SEric Anholt return 0; 59157692c94SEric Anholt 59257692c94SEric Anholt fail_unreserve: 5937122b68bSEric Anholt mutex_unlock(&v3d->sched_lock); 594e14a07fcSEric Anholt v3d_unlock_bo_reservations(exec->bo, exec->bo_count, &acquire_ctx); 59557692c94SEric Anholt fail: 59657692c94SEric Anholt v3d_exec_put(exec); 59757692c94SEric Anholt 59857692c94SEric Anholt return ret; 59957692c94SEric Anholt } 60057692c94SEric Anholt 6011584f16cSEric Anholt /** 6021584f16cSEric Anholt * v3d_submit_tfu_ioctl() - Submits a TFU (texture formatting) job to the V3D. 6031584f16cSEric Anholt * @dev: DRM device 6041584f16cSEric Anholt * @data: ioctl argument 6051584f16cSEric Anholt * @file_priv: DRM file for this fd 6061584f16cSEric Anholt * 6071584f16cSEric Anholt * Userspace provides the register setup for the TFU, which we don't 6081584f16cSEric Anholt * need to validate since the TFU is behind the MMU. 6091584f16cSEric Anholt */ 6101584f16cSEric Anholt int 6111584f16cSEric Anholt v3d_submit_tfu_ioctl(struct drm_device *dev, void *data, 6121584f16cSEric Anholt struct drm_file *file_priv) 6131584f16cSEric Anholt { 6141584f16cSEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 6151584f16cSEric Anholt struct v3d_file_priv *v3d_priv = file_priv->driver_priv; 6161584f16cSEric Anholt struct drm_v3d_submit_tfu *args = data; 6171584f16cSEric Anholt struct v3d_tfu_job *job; 6181584f16cSEric Anholt struct ww_acquire_ctx acquire_ctx; 6191584f16cSEric Anholt struct drm_syncobj *sync_out; 6201584f16cSEric Anholt struct dma_fence *sched_done_fence; 6211584f16cSEric Anholt int ret = 0; 6221584f16cSEric Anholt int bo_count; 6231584f16cSEric Anholt 62455a9b748SEric Anholt trace_v3d_submit_tfu_ioctl(&v3d->drm, args->iia); 62555a9b748SEric Anholt 6261584f16cSEric Anholt job = kcalloc(1, sizeof(*job), GFP_KERNEL); 6271584f16cSEric Anholt if (!job) 6281584f16cSEric Anholt return -ENOMEM; 6291584f16cSEric Anholt 6301584f16cSEric Anholt ret = pm_runtime_get_sync(v3d->dev); 6311584f16cSEric Anholt if (ret < 0) { 6321584f16cSEric Anholt kfree(job); 6331584f16cSEric Anholt return ret; 6341584f16cSEric Anholt } 6351584f16cSEric Anholt 6361584f16cSEric Anholt kref_init(&job->refcount); 6371584f16cSEric Anholt 6381584f16cSEric Anholt ret = drm_syncobj_find_fence(file_priv, args->in_sync, 6391584f16cSEric Anholt 0, 0, &job->in_fence); 6401584f16cSEric Anholt if (ret == -EINVAL) 6411584f16cSEric Anholt goto fail; 6421584f16cSEric Anholt 6431584f16cSEric Anholt job->args = *args; 6441584f16cSEric Anholt job->v3d = v3d; 6451584f16cSEric Anholt 6461584f16cSEric Anholt spin_lock(&file_priv->table_lock); 6471584f16cSEric Anholt for (bo_count = 0; bo_count < ARRAY_SIZE(job->bo); bo_count++) { 6481584f16cSEric Anholt struct drm_gem_object *bo; 6491584f16cSEric Anholt 6501584f16cSEric Anholt if (!args->bo_handles[bo_count]) 6511584f16cSEric Anholt break; 6521584f16cSEric Anholt 6531584f16cSEric Anholt bo = idr_find(&file_priv->object_idr, 6541584f16cSEric Anholt args->bo_handles[bo_count]); 6551584f16cSEric Anholt if (!bo) { 6561584f16cSEric Anholt DRM_DEBUG("Failed to look up GEM BO %d: %d\n", 6571584f16cSEric Anholt bo_count, args->bo_handles[bo_count]); 6581584f16cSEric Anholt ret = -ENOENT; 6591584f16cSEric Anholt spin_unlock(&file_priv->table_lock); 6601584f16cSEric Anholt goto fail; 6611584f16cSEric Anholt } 6621584f16cSEric Anholt drm_gem_object_get(bo); 6631584f16cSEric Anholt job->bo[bo_count] = to_v3d_bo(bo); 6641584f16cSEric Anholt } 6651584f16cSEric Anholt spin_unlock(&file_priv->table_lock); 6661584f16cSEric Anholt 667e14a07fcSEric Anholt ret = v3d_lock_bo_reservations(job->bo, bo_count, &acquire_ctx); 6681584f16cSEric Anholt if (ret) 6691584f16cSEric Anholt goto fail; 6701584f16cSEric Anholt 6711584f16cSEric Anholt mutex_lock(&v3d->sched_lock); 6721584f16cSEric Anholt ret = drm_sched_job_init(&job->base, 6731584f16cSEric Anholt &v3d_priv->sched_entity[V3D_TFU], 6741584f16cSEric Anholt v3d_priv); 6751584f16cSEric Anholt if (ret) 6761584f16cSEric Anholt goto fail_unreserve; 6771584f16cSEric Anholt 6781584f16cSEric Anholt sched_done_fence = dma_fence_get(&job->base.s_fence->finished); 6791584f16cSEric Anholt 6801584f16cSEric Anholt kref_get(&job->refcount); /* put by scheduler job completion */ 6811584f16cSEric Anholt drm_sched_entity_push_job(&job->base, &v3d_priv->sched_entity[V3D_TFU]); 6821584f16cSEric Anholt mutex_unlock(&v3d->sched_lock); 6831584f16cSEric Anholt 6841584f16cSEric Anholt v3d_attach_object_fences(job->bo, bo_count, sched_done_fence); 6851584f16cSEric Anholt 686e14a07fcSEric Anholt v3d_unlock_bo_reservations(job->bo, bo_count, &acquire_ctx); 6871584f16cSEric Anholt 6881584f16cSEric Anholt /* Update the return sync object */ 6891584f16cSEric Anholt sync_out = drm_syncobj_find(file_priv, args->out_sync); 6901584f16cSEric Anholt if (sync_out) { 6912312f984SChristian König drm_syncobj_replace_fence(sync_out, sched_done_fence); 6921584f16cSEric Anholt drm_syncobj_put(sync_out); 6931584f16cSEric Anholt } 6941584f16cSEric Anholt dma_fence_put(sched_done_fence); 6951584f16cSEric Anholt 6961584f16cSEric Anholt v3d_tfu_job_put(job); 6971584f16cSEric Anholt 6981584f16cSEric Anholt return 0; 6991584f16cSEric Anholt 7001584f16cSEric Anholt fail_unreserve: 7011584f16cSEric Anholt mutex_unlock(&v3d->sched_lock); 702e14a07fcSEric Anholt v3d_unlock_bo_reservations(job->bo, bo_count, &acquire_ctx); 7031584f16cSEric Anholt fail: 7041584f16cSEric Anholt v3d_tfu_job_put(job); 7051584f16cSEric Anholt 7061584f16cSEric Anholt return ret; 7071584f16cSEric Anholt } 7081584f16cSEric Anholt 70957692c94SEric Anholt int 71057692c94SEric Anholt v3d_gem_init(struct drm_device *dev) 71157692c94SEric Anholt { 71257692c94SEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 71357692c94SEric Anholt u32 pt_size = 4096 * 1024; 71457692c94SEric Anholt int ret, i; 71557692c94SEric Anholt 71657692c94SEric Anholt for (i = 0; i < V3D_MAX_QUEUES; i++) 71757692c94SEric Anholt v3d->queue[i].fence_context = dma_fence_context_alloc(1); 71857692c94SEric Anholt 71957692c94SEric Anholt spin_lock_init(&v3d->mm_lock); 72057692c94SEric Anholt spin_lock_init(&v3d->job_lock); 72157692c94SEric Anholt mutex_init(&v3d->bo_lock); 72257692c94SEric Anholt mutex_init(&v3d->reset_lock); 7237122b68bSEric Anholt mutex_init(&v3d->sched_lock); 72457692c94SEric Anholt 72557692c94SEric Anholt /* Note: We don't allocate address 0. Various bits of HW 72657692c94SEric Anholt * treat 0 as special, such as the occlusion query counters 72757692c94SEric Anholt * where 0 means "disabled". 72857692c94SEric Anholt */ 72957692c94SEric Anholt drm_mm_init(&v3d->mm, 1, pt_size / sizeof(u32) - 1); 73057692c94SEric Anholt 73157692c94SEric Anholt v3d->pt = dma_alloc_wc(v3d->dev, pt_size, 73257692c94SEric Anholt &v3d->pt_paddr, 73357692c94SEric Anholt GFP_KERNEL | __GFP_NOWARN | __GFP_ZERO); 73457692c94SEric Anholt if (!v3d->pt) { 73557692c94SEric Anholt drm_mm_takedown(&v3d->mm); 73657692c94SEric Anholt dev_err(v3d->dev, 73757692c94SEric Anholt "Failed to allocate page tables. " 73857692c94SEric Anholt "Please ensure you have CMA enabled.\n"); 73957692c94SEric Anholt return -ENOMEM; 74057692c94SEric Anholt } 74157692c94SEric Anholt 74257692c94SEric Anholt v3d_init_hw_state(v3d); 74357692c94SEric Anholt v3d_mmu_set_page_table(v3d); 74457692c94SEric Anholt 74557692c94SEric Anholt ret = v3d_sched_init(v3d); 74657692c94SEric Anholt if (ret) { 74757692c94SEric Anholt drm_mm_takedown(&v3d->mm); 74857692c94SEric Anholt dma_free_coherent(v3d->dev, 4096 * 1024, (void *)v3d->pt, 74957692c94SEric Anholt v3d->pt_paddr); 75057692c94SEric Anholt } 75157692c94SEric Anholt 75257692c94SEric Anholt return 0; 75357692c94SEric Anholt } 75457692c94SEric Anholt 75557692c94SEric Anholt void 75657692c94SEric Anholt v3d_gem_destroy(struct drm_device *dev) 75757692c94SEric Anholt { 75857692c94SEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 75957692c94SEric Anholt 76057692c94SEric Anholt v3d_sched_fini(v3d); 76157692c94SEric Anholt 76257692c94SEric Anholt /* Waiting for exec to finish would need to be done before 76357692c94SEric Anholt * unregistering V3D. 76457692c94SEric Anholt */ 76514d1d190SEric Anholt WARN_ON(v3d->bin_job); 76614d1d190SEric Anholt WARN_ON(v3d->render_job); 76757692c94SEric Anholt 76857692c94SEric Anholt drm_mm_takedown(&v3d->mm); 76957692c94SEric Anholt 77057692c94SEric Anholt dma_free_coherent(v3d->dev, 4096 * 1024, (void *)v3d->pt, v3d->pt_paddr); 77157692c94SEric Anholt } 772