157692c94SEric Anholt // SPDX-License-Identifier: GPL-2.0+ 257692c94SEric Anholt /* Copyright (C) 2014-2018 Broadcom */ 357692c94SEric Anholt 4220989e7SSam Ravnborg #include <linux/device.h> 5220989e7SSam Ravnborg #include <linux/dma-mapping.h> 6220989e7SSam Ravnborg #include <linux/io.h> 757692c94SEric Anholt #include <linux/module.h> 857692c94SEric Anholt #include <linux/platform_device.h> 957692c94SEric Anholt #include <linux/pm_runtime.h> 10eea9b97bSEric Anholt #include <linux/reset.h> 1157692c94SEric Anholt #include <linux/sched/signal.h> 12220989e7SSam Ravnborg #include <linux/uaccess.h> 1357692c94SEric Anholt 14220989e7SSam Ravnborg #include <drm/drm_syncobj.h> 15220989e7SSam Ravnborg #include <uapi/drm/v3d_drm.h> 16220989e7SSam Ravnborg 1757692c94SEric Anholt #include "v3d_drv.h" 1857692c94SEric Anholt #include "v3d_regs.h" 1957692c94SEric Anholt #include "v3d_trace.h" 2057692c94SEric Anholt 2157692c94SEric Anholt static void 2257692c94SEric Anholt v3d_init_core(struct v3d_dev *v3d, int core) 2357692c94SEric Anholt { 2457692c94SEric Anholt /* Set OVRTMUOUT, which means that the texture sampler uniform 2557692c94SEric Anholt * configuration's tmu output type field is used, instead of 2657692c94SEric Anholt * using the hardware default behavior based on the texture 2757692c94SEric Anholt * type. If you want the default behavior, you can still put 2857692c94SEric Anholt * "2" in the indirect texture state's output_type field. 2957692c94SEric Anholt */ 30a7dde1b7SEric Anholt if (v3d->ver < 40) 3157692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_MISCCFG, V3D_MISCCFG_OVRTMUOUT); 3257692c94SEric Anholt 3357692c94SEric Anholt /* Whenever we flush the L2T cache, we always want to flush 3457692c94SEric Anholt * the whole thing. 3557692c94SEric Anholt */ 3657692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2TFLSTA, 0); 3757692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2TFLEND, ~0); 3857692c94SEric Anholt } 3957692c94SEric Anholt 4057692c94SEric Anholt /* Sets invariant state for the HW. */ 4157692c94SEric Anholt static void 4257692c94SEric Anholt v3d_init_hw_state(struct v3d_dev *v3d) 4357692c94SEric Anholt { 4457692c94SEric Anholt v3d_init_core(v3d, 0); 4557692c94SEric Anholt } 4657692c94SEric Anholt 4757692c94SEric Anholt static void 4857692c94SEric Anholt v3d_idle_axi(struct v3d_dev *v3d, int core) 4957692c94SEric Anholt { 5057692c94SEric Anholt V3D_CORE_WRITE(core, V3D_GMP_CFG, V3D_GMP_CFG_STOP_REQ); 5157692c94SEric Anholt 5257692c94SEric Anholt if (wait_for((V3D_CORE_READ(core, V3D_GMP_STATUS) & 5357692c94SEric Anholt (V3D_GMP_STATUS_RD_COUNT_MASK | 5457692c94SEric Anholt V3D_GMP_STATUS_WR_COUNT_MASK | 5557692c94SEric Anholt V3D_GMP_STATUS_CFG_BUSY)) == 0, 100)) { 5657692c94SEric Anholt DRM_ERROR("Failed to wait for safe GMP shutdown\n"); 5757692c94SEric Anholt } 5857692c94SEric Anholt } 5957692c94SEric Anholt 6057692c94SEric Anholt static void 6157692c94SEric Anholt v3d_idle_gca(struct v3d_dev *v3d) 6257692c94SEric Anholt { 6357692c94SEric Anholt if (v3d->ver >= 41) 6457692c94SEric Anholt return; 6557692c94SEric Anholt 6657692c94SEric Anholt V3D_GCA_WRITE(V3D_GCA_SAFE_SHUTDOWN, V3D_GCA_SAFE_SHUTDOWN_EN); 6757692c94SEric Anholt 6857692c94SEric Anholt if (wait_for((V3D_GCA_READ(V3D_GCA_SAFE_SHUTDOWN_ACK) & 6957692c94SEric Anholt V3D_GCA_SAFE_SHUTDOWN_ACK_ACKED) == 7057692c94SEric Anholt V3D_GCA_SAFE_SHUTDOWN_ACK_ACKED, 100)) { 7157692c94SEric Anholt DRM_ERROR("Failed to wait for safe GCA shutdown\n"); 7257692c94SEric Anholt } 7357692c94SEric Anholt } 7457692c94SEric Anholt 7557692c94SEric Anholt static void 76eea9b97bSEric Anholt v3d_reset_by_bridge(struct v3d_dev *v3d) 7757692c94SEric Anholt { 7857692c94SEric Anholt int version = V3D_BRIDGE_READ(V3D_TOP_GR_BRIDGE_REVISION); 7957692c94SEric Anholt 8057692c94SEric Anholt if (V3D_GET_FIELD(version, V3D_TOP_GR_BRIDGE_MAJOR) == 2) { 8157692c94SEric Anholt V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_0, 8257692c94SEric Anholt V3D_TOP_GR_BRIDGE_SW_INIT_0_V3D_CLK_108_SW_INIT); 8357692c94SEric Anholt V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_0, 0); 8457692c94SEric Anholt 8557692c94SEric Anholt /* GFXH-1383: The SW_INIT may cause a stray write to address 0 8657692c94SEric Anholt * of the unit, so reset it to its power-on value here. 8757692c94SEric Anholt */ 8857692c94SEric Anholt V3D_WRITE(V3D_HUB_AXICFG, V3D_HUB_AXICFG_MAX_LEN_MASK); 8957692c94SEric Anholt } else { 9057692c94SEric Anholt WARN_ON_ONCE(V3D_GET_FIELD(version, 9157692c94SEric Anholt V3D_TOP_GR_BRIDGE_MAJOR) != 7); 9257692c94SEric Anholt V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_1, 9357692c94SEric Anholt V3D_TOP_GR_BRIDGE_SW_INIT_1_V3D_CLK_108_SW_INIT); 9457692c94SEric Anholt V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_1, 0); 9557692c94SEric Anholt } 96eea9b97bSEric Anholt } 97eea9b97bSEric Anholt 98eea9b97bSEric Anholt static void 99eea9b97bSEric Anholt v3d_reset_v3d(struct v3d_dev *v3d) 100eea9b97bSEric Anholt { 101eea9b97bSEric Anholt if (v3d->reset) 102eea9b97bSEric Anholt reset_control_reset(v3d->reset); 103eea9b97bSEric Anholt else 104eea9b97bSEric Anholt v3d_reset_by_bridge(v3d); 10557692c94SEric Anholt 10657692c94SEric Anholt v3d_init_hw_state(v3d); 10757692c94SEric Anholt } 10857692c94SEric Anholt 10957692c94SEric Anholt void 11057692c94SEric Anholt v3d_reset(struct v3d_dev *v3d) 11157692c94SEric Anholt { 11257692c94SEric Anholt struct drm_device *dev = &v3d->drm; 11357692c94SEric Anholt 1141ba9d7cbSEric Anholt DRM_DEV_ERROR(dev->dev, "Resetting GPU for hang.\n"); 1151ba9d7cbSEric Anholt DRM_DEV_ERROR(dev->dev, "V3D_ERR_STAT: 0x%08x\n", 1161ba9d7cbSEric Anholt V3D_CORE_READ(0, V3D_ERR_STAT)); 11757692c94SEric Anholt trace_v3d_reset_begin(dev); 11857692c94SEric Anholt 11957692c94SEric Anholt /* XXX: only needed for safe powerdown, not reset. */ 12057692c94SEric Anholt if (false) 12157692c94SEric Anholt v3d_idle_axi(v3d, 0); 12257692c94SEric Anholt 12357692c94SEric Anholt v3d_idle_gca(v3d); 12457692c94SEric Anholt v3d_reset_v3d(v3d); 12557692c94SEric Anholt 12657692c94SEric Anholt v3d_mmu_set_page_table(v3d); 12757692c94SEric Anholt v3d_irq_reset(v3d); 12857692c94SEric Anholt 12957692c94SEric Anholt trace_v3d_reset_end(dev); 13057692c94SEric Anholt } 13157692c94SEric Anholt 13257692c94SEric Anholt static void 13357692c94SEric Anholt v3d_flush_l3(struct v3d_dev *v3d) 13457692c94SEric Anholt { 13557692c94SEric Anholt if (v3d->ver < 41) { 13657692c94SEric Anholt u32 gca_ctrl = V3D_GCA_READ(V3D_GCA_CACHE_CTRL); 13757692c94SEric Anholt 13857692c94SEric Anholt V3D_GCA_WRITE(V3D_GCA_CACHE_CTRL, 13957692c94SEric Anholt gca_ctrl | V3D_GCA_CACHE_CTRL_FLUSH); 14057692c94SEric Anholt 14157692c94SEric Anholt if (v3d->ver < 33) { 14257692c94SEric Anholt V3D_GCA_WRITE(V3D_GCA_CACHE_CTRL, 14357692c94SEric Anholt gca_ctrl & ~V3D_GCA_CACHE_CTRL_FLUSH); 14457692c94SEric Anholt } 14557692c94SEric Anholt } 14657692c94SEric Anholt } 14757692c94SEric Anholt 1487b9d2fe4SEric Anholt /* Invalidates the (read-only) L2C cache. This was the L2 cache for 1497b9d2fe4SEric Anholt * uniforms and instructions on V3D 3.2. 1507b9d2fe4SEric Anholt */ 15157692c94SEric Anholt static void 1527b9d2fe4SEric Anholt v3d_invalidate_l2c(struct v3d_dev *v3d, int core) 15357692c94SEric Anholt { 1547b9d2fe4SEric Anholt if (v3d->ver > 32) 1557b9d2fe4SEric Anholt return; 1567b9d2fe4SEric Anholt 15757692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2CACTL, 15857692c94SEric Anholt V3D_L2CACTL_L2CCLR | 15957692c94SEric Anholt V3D_L2CACTL_L2CENA); 16057692c94SEric Anholt } 16157692c94SEric Anholt 16257692c94SEric Anholt /* Invalidates texture L2 cachelines */ 16357692c94SEric Anholt static void 16457692c94SEric Anholt v3d_flush_l2t(struct v3d_dev *v3d, int core) 16557692c94SEric Anholt { 16651c1b6f9SEric Anholt /* While there is a busy bit (V3D_L2TCACTL_L2TFLS), we don't 16751c1b6f9SEric Anholt * need to wait for completion before dispatching the job -- 16851c1b6f9SEric Anholt * L2T accesses will be stalled until the flush has completed. 169d223f98fSEric Anholt * However, we do need to make sure we don't try to trigger a 170d223f98fSEric Anholt * new flush while the L2_CLEAN queue is trying to 171d223f98fSEric Anholt * synchronously clean after a job. 17251c1b6f9SEric Anholt */ 173d223f98fSEric Anholt mutex_lock(&v3d->cache_clean_lock); 17457692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL, 17557692c94SEric Anholt V3D_L2TCACTL_L2TFLS | 17657692c94SEric Anholt V3D_SET_FIELD(V3D_L2TCACTL_FLM_FLUSH, V3D_L2TCACTL_FLM)); 177d223f98fSEric Anholt mutex_unlock(&v3d->cache_clean_lock); 178d223f98fSEric Anholt } 179d223f98fSEric Anholt 180d223f98fSEric Anholt /* Cleans texture L1 and L2 cachelines (writing back dirty data). 181d223f98fSEric Anholt * 182d223f98fSEric Anholt * For cleaning, which happens from the CACHE_CLEAN queue after CSD has 183d223f98fSEric Anholt * executed, we need to make sure that the clean is done before 184d223f98fSEric Anholt * signaling job completion. So, we synchronously wait before 185d223f98fSEric Anholt * returning, and we make sure that L2 invalidates don't happen in the 186d223f98fSEric Anholt * meantime to confuse our are-we-done checks. 187d223f98fSEric Anholt */ 188d223f98fSEric Anholt void 189d223f98fSEric Anholt v3d_clean_caches(struct v3d_dev *v3d) 190d223f98fSEric Anholt { 191d223f98fSEric Anholt struct drm_device *dev = &v3d->drm; 192d223f98fSEric Anholt int core = 0; 193d223f98fSEric Anholt 194d223f98fSEric Anholt trace_v3d_cache_clean_begin(dev); 195d223f98fSEric Anholt 196d223f98fSEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL, V3D_L2TCACTL_TMUWCF); 197d223f98fSEric Anholt if (wait_for(!(V3D_CORE_READ(core, V3D_CTL_L2TCACTL) & 198d223f98fSEric Anholt V3D_L2TCACTL_L2TFLS), 100)) { 199d223f98fSEric Anholt DRM_ERROR("Timeout waiting for L1T write combiner flush\n"); 200d223f98fSEric Anholt } 201d223f98fSEric Anholt 202d223f98fSEric Anholt mutex_lock(&v3d->cache_clean_lock); 203d223f98fSEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL, 204d223f98fSEric Anholt V3D_L2TCACTL_L2TFLS | 205d223f98fSEric Anholt V3D_SET_FIELD(V3D_L2TCACTL_FLM_CLEAN, V3D_L2TCACTL_FLM)); 206d223f98fSEric Anholt 207d223f98fSEric Anholt if (wait_for(!(V3D_CORE_READ(core, V3D_CTL_L2TCACTL) & 208d223f98fSEric Anholt V3D_L2TCACTL_L2TFLS), 100)) { 209d223f98fSEric Anholt DRM_ERROR("Timeout waiting for L2T clean\n"); 210d223f98fSEric Anholt } 211d223f98fSEric Anholt 212d223f98fSEric Anholt mutex_unlock(&v3d->cache_clean_lock); 213d223f98fSEric Anholt 214d223f98fSEric Anholt trace_v3d_cache_clean_end(dev); 21557692c94SEric Anholt } 21657692c94SEric Anholt 21757692c94SEric Anholt /* Invalidates the slice caches. These are read-only caches. */ 21857692c94SEric Anholt static void 21957692c94SEric Anholt v3d_invalidate_slices(struct v3d_dev *v3d, int core) 22057692c94SEric Anholt { 22157692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_SLCACTL, 22257692c94SEric Anholt V3D_SET_FIELD(0xf, V3D_SLCACTL_TVCCS) | 22357692c94SEric Anholt V3D_SET_FIELD(0xf, V3D_SLCACTL_TDCCS) | 22457692c94SEric Anholt V3D_SET_FIELD(0xf, V3D_SLCACTL_UCC) | 22557692c94SEric Anholt V3D_SET_FIELD(0xf, V3D_SLCACTL_ICC)); 22657692c94SEric Anholt } 22757692c94SEric Anholt 22857692c94SEric Anholt void 22957692c94SEric Anholt v3d_invalidate_caches(struct v3d_dev *v3d) 23057692c94SEric Anholt { 231aa5beec3SEric Anholt /* Invalidate the caches from the outside in. That way if 232aa5beec3SEric Anholt * another CL's concurrent use of nearby memory were to pull 233aa5beec3SEric Anholt * an invalidated cacheline back in, we wouldn't leave stale 234aa5beec3SEric Anholt * data in the inner cache. 235aa5beec3SEric Anholt */ 23657692c94SEric Anholt v3d_flush_l3(v3d); 2377b9d2fe4SEric Anholt v3d_invalidate_l2c(v3d, 0); 23857692c94SEric Anholt v3d_flush_l2t(v3d, 0); 239aa5beec3SEric Anholt v3d_invalidate_slices(v3d, 0); 24057692c94SEric Anholt } 24157692c94SEric Anholt 24257692c94SEric Anholt /* Takes the reservation lock on all the BOs being referenced, so that 24357692c94SEric Anholt * at queue submit time we can update the reservations. 24457692c94SEric Anholt * 24557692c94SEric Anholt * We don't lock the RCL the tile alloc/state BOs, or overflow memory 24657692c94SEric Anholt * (all of which are on exec->unref_list). They're entirely private 24757692c94SEric Anholt * to v3d, so we don't attach dma-buf fences to them. 24857692c94SEric Anholt */ 24957692c94SEric Anholt static int 250dffa9b7aSEric Anholt v3d_lock_bo_reservations(struct v3d_job *job, 25157692c94SEric Anholt struct ww_acquire_ctx *acquire_ctx) 25257692c94SEric Anholt { 25357692c94SEric Anholt int i, ret; 25457692c94SEric Anholt 255dffa9b7aSEric Anholt ret = drm_gem_lock_reservations(job->bo, job->bo_count, acquire_ctx); 256c2b3e61aSEric Anholt if (ret) 25757692c94SEric Anholt return ret; 25857692c94SEric Anholt 259dffa9b7aSEric Anholt for (i = 0; i < job->bo_count; i++) { 260dffa9b7aSEric Anholt ret = drm_gem_fence_array_add_implicit(&job->deps, 261dffa9b7aSEric Anholt job->bo[i], true); 262dffa9b7aSEric Anholt if (ret) { 263dffa9b7aSEric Anholt drm_gem_unlock_reservations(job->bo, job->bo_count, 264dffa9b7aSEric Anholt acquire_ctx); 265dffa9b7aSEric Anholt return ret; 266dffa9b7aSEric Anholt } 267dffa9b7aSEric Anholt } 268dffa9b7aSEric Anholt 26957692c94SEric Anholt return 0; 27057692c94SEric Anholt } 27157692c94SEric Anholt 27257692c94SEric Anholt /** 273a783a09eSEric Anholt * v3d_lookup_bos() - Sets up job->bo[] with the GEM objects 27457692c94SEric Anholt * referenced by the job. 27557692c94SEric Anholt * @dev: DRM device 27657692c94SEric Anholt * @file_priv: DRM file for this fd 277a783a09eSEric Anholt * @job: V3D job being set up 27857692c94SEric Anholt * 27957692c94SEric Anholt * The command validator needs to reference BOs by their index within 28057692c94SEric Anholt * the submitted job's BO list. This does the validation of the job's 28157692c94SEric Anholt * BO list and reference counting for the lifetime of the job. 28257692c94SEric Anholt * 28357692c94SEric Anholt * Note that this function doesn't need to unreference the BOs on 28457692c94SEric Anholt * failure, because that will happen at v3d_exec_cleanup() time. 28557692c94SEric Anholt */ 28657692c94SEric Anholt static int 287a783a09eSEric Anholt v3d_lookup_bos(struct drm_device *dev, 28857692c94SEric Anholt struct drm_file *file_priv, 289a783a09eSEric Anholt struct v3d_job *job, 290a783a09eSEric Anholt u64 bo_handles, 291a783a09eSEric Anholt u32 bo_count) 29257692c94SEric Anholt { 29357692c94SEric Anholt u32 *handles; 29457692c94SEric Anholt int ret = 0; 29557692c94SEric Anholt int i; 29657692c94SEric Anholt 297a783a09eSEric Anholt job->bo_count = bo_count; 29857692c94SEric Anholt 299a783a09eSEric Anholt if (!job->bo_count) { 30057692c94SEric Anholt /* See comment on bo_index for why we have to check 30157692c94SEric Anholt * this. 30257692c94SEric Anholt */ 30357692c94SEric Anholt DRM_DEBUG("Rendering requires BOs\n"); 30457692c94SEric Anholt return -EINVAL; 30557692c94SEric Anholt } 30657692c94SEric Anholt 307a783a09eSEric Anholt job->bo = kvmalloc_array(job->bo_count, 30857692c94SEric Anholt sizeof(struct drm_gem_cma_object *), 30957692c94SEric Anholt GFP_KERNEL | __GFP_ZERO); 310a783a09eSEric Anholt if (!job->bo) { 31157692c94SEric Anholt DRM_DEBUG("Failed to allocate validated BO pointers\n"); 31257692c94SEric Anholt return -ENOMEM; 31357692c94SEric Anholt } 31457692c94SEric Anholt 315a783a09eSEric Anholt handles = kvmalloc_array(job->bo_count, sizeof(u32), GFP_KERNEL); 31657692c94SEric Anholt if (!handles) { 31757692c94SEric Anholt ret = -ENOMEM; 31857692c94SEric Anholt DRM_DEBUG("Failed to allocate incoming GEM handles\n"); 31957692c94SEric Anholt goto fail; 32057692c94SEric Anholt } 32157692c94SEric Anholt 32257692c94SEric Anholt if (copy_from_user(handles, 323a783a09eSEric Anholt (void __user *)(uintptr_t)bo_handles, 324a783a09eSEric Anholt job->bo_count * sizeof(u32))) { 32557692c94SEric Anholt ret = -EFAULT; 32657692c94SEric Anholt DRM_DEBUG("Failed to copy in GEM handles\n"); 32757692c94SEric Anholt goto fail; 32857692c94SEric Anholt } 32957692c94SEric Anholt 33057692c94SEric Anholt spin_lock(&file_priv->table_lock); 331a783a09eSEric Anholt for (i = 0; i < job->bo_count; i++) { 33257692c94SEric Anholt struct drm_gem_object *bo = idr_find(&file_priv->object_idr, 33357692c94SEric Anholt handles[i]); 33457692c94SEric Anholt if (!bo) { 33557692c94SEric Anholt DRM_DEBUG("Failed to look up GEM BO %d: %d\n", 33657692c94SEric Anholt i, handles[i]); 33757692c94SEric Anholt ret = -ENOENT; 33857692c94SEric Anholt spin_unlock(&file_priv->table_lock); 33957692c94SEric Anholt goto fail; 34057692c94SEric Anholt } 34157692c94SEric Anholt drm_gem_object_get(bo); 342a783a09eSEric Anholt job->bo[i] = bo; 34357692c94SEric Anholt } 34457692c94SEric Anholt spin_unlock(&file_priv->table_lock); 34557692c94SEric Anholt 34657692c94SEric Anholt fail: 34757692c94SEric Anholt kvfree(handles); 34857692c94SEric Anholt return ret; 34957692c94SEric Anholt } 35057692c94SEric Anholt 35157692c94SEric Anholt static void 352a783a09eSEric Anholt v3d_job_free(struct kref *ref) 35357692c94SEric Anholt { 354a783a09eSEric Anholt struct v3d_job *job = container_of(ref, struct v3d_job, refcount); 355dffa9b7aSEric Anholt unsigned long index; 356dffa9b7aSEric Anholt struct dma_fence *fence; 357a783a09eSEric Anholt int i; 35857692c94SEric Anholt 359a783a09eSEric Anholt for (i = 0; i < job->bo_count; i++) { 3601584f16cSEric Anholt if (job->bo[i]) 361*2b86189eSEmil Velikov drm_gem_object_put(job->bo[i]); 3621584f16cSEric Anholt } 363a783a09eSEric Anholt kvfree(job->bo); 3641584f16cSEric Anholt 365dffa9b7aSEric Anholt xa_for_each(&job->deps, index, fence) { 366dffa9b7aSEric Anholt dma_fence_put(fence); 367dffa9b7aSEric Anholt } 368dffa9b7aSEric Anholt xa_destroy(&job->deps); 369dffa9b7aSEric Anholt 370a783a09eSEric Anholt dma_fence_put(job->irq_fence); 371a783a09eSEric Anholt dma_fence_put(job->done_fence); 372a783a09eSEric Anholt 373bc662528SDaniel Vetter pm_runtime_mark_last_busy(job->v3d->drm.dev); 374bc662528SDaniel Vetter pm_runtime_put_autosuspend(job->v3d->drm.dev); 3751584f16cSEric Anholt 3761584f16cSEric Anholt kfree(job); 3771584f16cSEric Anholt } 3781584f16cSEric Anholt 379a783a09eSEric Anholt static void 380a783a09eSEric Anholt v3d_render_job_free(struct kref *ref) 3811584f16cSEric Anholt { 382a783a09eSEric Anholt struct v3d_render_job *job = container_of(ref, struct v3d_render_job, 383a783a09eSEric Anholt base.refcount); 384a783a09eSEric Anholt struct v3d_bo *bo, *save; 385a783a09eSEric Anholt 386a783a09eSEric Anholt list_for_each_entry_safe(bo, save, &job->unref_list, unref_head) { 387*2b86189eSEmil Velikov drm_gem_object_put(&bo->base.base); 388a783a09eSEric Anholt } 389a783a09eSEric Anholt 390a783a09eSEric Anholt v3d_job_free(ref); 391a783a09eSEric Anholt } 392a783a09eSEric Anholt 393a783a09eSEric Anholt void v3d_job_put(struct v3d_job *job) 394a783a09eSEric Anholt { 395a783a09eSEric Anholt kref_put(&job->refcount, job->free); 3961584f16cSEric Anholt } 3971584f16cSEric Anholt 39857692c94SEric Anholt int 39957692c94SEric Anholt v3d_wait_bo_ioctl(struct drm_device *dev, void *data, 40057692c94SEric Anholt struct drm_file *file_priv) 40157692c94SEric Anholt { 40257692c94SEric Anholt int ret; 40357692c94SEric Anholt struct drm_v3d_wait_bo *args = data; 40457692c94SEric Anholt ktime_t start = ktime_get(); 40557692c94SEric Anholt u64 delta_ns; 40657692c94SEric Anholt unsigned long timeout_jiffies = 40757692c94SEric Anholt nsecs_to_jiffies_timeout(args->timeout_ns); 40857692c94SEric Anholt 40957692c94SEric Anholt if (args->pad != 0) 41057692c94SEric Anholt return -EINVAL; 41157692c94SEric Anholt 41252791eeeSChristian König ret = drm_gem_dma_resv_wait(file_priv, args->handle, 4138d668309SRob Herring true, timeout_jiffies); 41457692c94SEric Anholt 41557692c94SEric Anholt /* Decrement the user's timeout, in case we got interrupted 41657692c94SEric Anholt * such that the ioctl will be restarted. 41757692c94SEric Anholt */ 41857692c94SEric Anholt delta_ns = ktime_to_ns(ktime_sub(ktime_get(), start)); 41957692c94SEric Anholt if (delta_ns < args->timeout_ns) 42057692c94SEric Anholt args->timeout_ns -= delta_ns; 42157692c94SEric Anholt else 42257692c94SEric Anholt args->timeout_ns = 0; 42357692c94SEric Anholt 42457692c94SEric Anholt /* Asked to wait beyond the jiffie/scheduler precision? */ 42557692c94SEric Anholt if (ret == -ETIME && args->timeout_ns) 42657692c94SEric Anholt ret = -EAGAIN; 42757692c94SEric Anholt 42857692c94SEric Anholt return ret; 42957692c94SEric Anholt } 43057692c94SEric Anholt 431a783a09eSEric Anholt static int 432a783a09eSEric Anholt v3d_job_init(struct v3d_dev *v3d, struct drm_file *file_priv, 433a783a09eSEric Anholt struct v3d_job *job, void (*free)(struct kref *ref), 434a783a09eSEric Anholt u32 in_sync) 435a783a09eSEric Anholt { 436dffa9b7aSEric Anholt struct dma_fence *in_fence = NULL; 437a783a09eSEric Anholt int ret; 438a783a09eSEric Anholt 439a783a09eSEric Anholt job->v3d = v3d; 440a783a09eSEric Anholt job->free = free; 441a783a09eSEric Anholt 442bc662528SDaniel Vetter ret = pm_runtime_get_sync(v3d->drm.dev); 443a783a09eSEric Anholt if (ret < 0) 444a783a09eSEric Anholt return ret; 445a783a09eSEric Anholt 446dffa9b7aSEric Anholt xa_init_flags(&job->deps, XA_FLAGS_ALLOC); 447dffa9b7aSEric Anholt 448dffa9b7aSEric Anholt ret = drm_syncobj_find_fence(file_priv, in_sync, 0, 0, &in_fence); 449dffa9b7aSEric Anholt if (ret == -EINVAL) 450dffa9b7aSEric Anholt goto fail; 451dffa9b7aSEric Anholt 452dffa9b7aSEric Anholt ret = drm_gem_fence_array_add(&job->deps, in_fence); 453dffa9b7aSEric Anholt if (ret) 454dffa9b7aSEric Anholt goto fail; 455a783a09eSEric Anholt 456a783a09eSEric Anholt kref_init(&job->refcount); 457a783a09eSEric Anholt 458a783a09eSEric Anholt return 0; 459dffa9b7aSEric Anholt fail: 460dffa9b7aSEric Anholt xa_destroy(&job->deps); 461bc662528SDaniel Vetter pm_runtime_put_autosuspend(v3d->drm.dev); 462dffa9b7aSEric Anholt return ret; 463a783a09eSEric Anholt } 464a783a09eSEric Anholt 465a783a09eSEric Anholt static int 466a783a09eSEric Anholt v3d_push_job(struct v3d_file_priv *v3d_priv, 467a783a09eSEric Anholt struct v3d_job *job, enum v3d_queue queue) 468a783a09eSEric Anholt { 469a783a09eSEric Anholt int ret; 470a783a09eSEric Anholt 471a783a09eSEric Anholt ret = drm_sched_job_init(&job->base, &v3d_priv->sched_entity[queue], 472a783a09eSEric Anholt v3d_priv); 473a783a09eSEric Anholt if (ret) 474a783a09eSEric Anholt return ret; 475a783a09eSEric Anholt 476a783a09eSEric Anholt job->done_fence = dma_fence_get(&job->base.s_fence->finished); 477a783a09eSEric Anholt 478a783a09eSEric Anholt /* put by scheduler job completion */ 479a783a09eSEric Anholt kref_get(&job->refcount); 480a783a09eSEric Anholt 481a783a09eSEric Anholt drm_sched_entity_push_job(&job->base, &v3d_priv->sched_entity[queue]); 482a783a09eSEric Anholt 483a783a09eSEric Anholt return 0; 484a783a09eSEric Anholt } 485a783a09eSEric Anholt 486a783a09eSEric Anholt static void 487a783a09eSEric Anholt v3d_attach_fences_and_unlock_reservation(struct drm_file *file_priv, 488a783a09eSEric Anholt struct v3d_job *job, 489a783a09eSEric Anholt struct ww_acquire_ctx *acquire_ctx, 490d223f98fSEric Anholt u32 out_sync, 491d223f98fSEric Anholt struct dma_fence *done_fence) 492a783a09eSEric Anholt { 493a783a09eSEric Anholt struct drm_syncobj *sync_out; 494a783a09eSEric Anholt int i; 495a783a09eSEric Anholt 496a783a09eSEric Anholt for (i = 0; i < job->bo_count; i++) { 497a783a09eSEric Anholt /* XXX: Use shared fences for read-only objects. */ 49852791eeeSChristian König dma_resv_add_excl_fence(job->bo[i]->resv, 499a783a09eSEric Anholt job->done_fence); 500a783a09eSEric Anholt } 501a783a09eSEric Anholt 502a783a09eSEric Anholt drm_gem_unlock_reservations(job->bo, job->bo_count, acquire_ctx); 503a783a09eSEric Anholt 504a783a09eSEric Anholt /* Update the return sync object for the job */ 505a783a09eSEric Anholt sync_out = drm_syncobj_find(file_priv, out_sync); 506a783a09eSEric Anholt if (sync_out) { 507d223f98fSEric Anholt drm_syncobj_replace_fence(sync_out, done_fence); 508a783a09eSEric Anholt drm_syncobj_put(sync_out); 509a783a09eSEric Anholt } 510a783a09eSEric Anholt } 511a783a09eSEric Anholt 51257692c94SEric Anholt /** 51357692c94SEric Anholt * v3d_submit_cl_ioctl() - Submits a job (frame) to the V3D. 51457692c94SEric Anholt * @dev: DRM device 51557692c94SEric Anholt * @data: ioctl argument 51657692c94SEric Anholt * @file_priv: DRM file for this fd 51757692c94SEric Anholt * 51857692c94SEric Anholt * This is the main entrypoint for userspace to submit a 3D frame to 51957692c94SEric Anholt * the GPU. Userspace provides the binner command list (if 52057692c94SEric Anholt * applicable), and the kernel sets up the render command list to draw 52157692c94SEric Anholt * to the framebuffer described in the ioctl, using the command lists 52257692c94SEric Anholt * that the 3D engine's binner will produce. 52357692c94SEric Anholt */ 52457692c94SEric Anholt int 52557692c94SEric Anholt v3d_submit_cl_ioctl(struct drm_device *dev, void *data, 52657692c94SEric Anholt struct drm_file *file_priv) 52757692c94SEric Anholt { 52857692c94SEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 52957692c94SEric Anholt struct v3d_file_priv *v3d_priv = file_priv->driver_priv; 53057692c94SEric Anholt struct drm_v3d_submit_cl *args = data; 531a783a09eSEric Anholt struct v3d_bin_job *bin = NULL; 532a783a09eSEric Anholt struct v3d_render_job *render; 533455d56ceSIago Toral Quiroga struct v3d_job *clean_job = NULL; 534455d56ceSIago Toral Quiroga struct v3d_job *last_job; 53557692c94SEric Anholt struct ww_acquire_ctx acquire_ctx; 53657692c94SEric Anholt int ret = 0; 53757692c94SEric Anholt 53855a9b748SEric Anholt trace_v3d_submit_cl_ioctl(&v3d->drm, args->rcl_start, args->rcl_end); 53955a9b748SEric Anholt 540455d56ceSIago Toral Quiroga if (args->flags != 0 && 541455d56ceSIago Toral Quiroga args->flags != DRM_V3D_SUBMIT_CL_FLUSH_CACHE) { 542455d56ceSIago Toral Quiroga DRM_INFO("invalid flags: %d\n", args->flags); 54357692c94SEric Anholt return -EINVAL; 54457692c94SEric Anholt } 54557692c94SEric Anholt 546a783a09eSEric Anholt render = kcalloc(1, sizeof(*render), GFP_KERNEL); 547a783a09eSEric Anholt if (!render) 54857692c94SEric Anholt return -ENOMEM; 54957692c94SEric Anholt 550a783a09eSEric Anholt render->start = args->rcl_start; 551a783a09eSEric Anholt render->end = args->rcl_end; 552a783a09eSEric Anholt INIT_LIST_HEAD(&render->unref_list); 553a783a09eSEric Anholt 554a783a09eSEric Anholt ret = v3d_job_init(v3d, file_priv, &render->base, 555a783a09eSEric Anholt v3d_render_job_free, args->in_sync_rcl); 556a783a09eSEric Anholt if (ret) { 557a783a09eSEric Anholt kfree(render); 55857692c94SEric Anholt return ret; 55957692c94SEric Anholt } 56057692c94SEric Anholt 561a783a09eSEric Anholt if (args->bcl_start != args->bcl_end) { 562a783a09eSEric Anholt bin = kcalloc(1, sizeof(*bin), GFP_KERNEL); 56329cd13cfSNavid Emamdoost if (!bin) { 56429cd13cfSNavid Emamdoost v3d_job_put(&render->base); 565a783a09eSEric Anholt return -ENOMEM; 56629cd13cfSNavid Emamdoost } 56757692c94SEric Anholt 568a783a09eSEric Anholt ret = v3d_job_init(v3d, file_priv, &bin->base, 569a783a09eSEric Anholt v3d_job_free, args->in_sync_bcl); 570a783a09eSEric Anholt if (ret) { 5710d352a3aSIago Toral Quiroga kfree(bin); 572a783a09eSEric Anholt v3d_job_put(&render->base); 57329cd13cfSNavid Emamdoost kfree(bin); 574a783a09eSEric Anholt return ret; 575a783a09eSEric Anholt } 57657692c94SEric Anholt 577a783a09eSEric Anholt bin->start = args->bcl_start; 578a783a09eSEric Anholt bin->end = args->bcl_end; 579a783a09eSEric Anholt bin->qma = args->qma; 580a783a09eSEric Anholt bin->qms = args->qms; 581a783a09eSEric Anholt bin->qts = args->qts; 582a783a09eSEric Anholt bin->render = render; 583a783a09eSEric Anholt } 58457692c94SEric Anholt 585455d56ceSIago Toral Quiroga if (args->flags & DRM_V3D_SUBMIT_CL_FLUSH_CACHE) { 586455d56ceSIago Toral Quiroga clean_job = kcalloc(1, sizeof(*clean_job), GFP_KERNEL); 587455d56ceSIago Toral Quiroga if (!clean_job) { 588455d56ceSIago Toral Quiroga ret = -ENOMEM; 589455d56ceSIago Toral Quiroga goto fail; 590455d56ceSIago Toral Quiroga } 591455d56ceSIago Toral Quiroga 592455d56ceSIago Toral Quiroga ret = v3d_job_init(v3d, file_priv, clean_job, v3d_job_free, 0); 593455d56ceSIago Toral Quiroga if (ret) { 594455d56ceSIago Toral Quiroga kfree(clean_job); 595455d56ceSIago Toral Quiroga clean_job = NULL; 596455d56ceSIago Toral Quiroga goto fail; 597455d56ceSIago Toral Quiroga } 598455d56ceSIago Toral Quiroga 599455d56ceSIago Toral Quiroga last_job = clean_job; 600455d56ceSIago Toral Quiroga } else { 601455d56ceSIago Toral Quiroga last_job = &render->base; 602455d56ceSIago Toral Quiroga } 603455d56ceSIago Toral Quiroga 604455d56ceSIago Toral Quiroga ret = v3d_lookup_bos(dev, file_priv, last_job, 605a783a09eSEric Anholt args->bo_handles, args->bo_handle_count); 60657692c94SEric Anholt if (ret) 60757692c94SEric Anholt goto fail; 60857692c94SEric Anholt 609455d56ceSIago Toral Quiroga ret = v3d_lock_bo_reservations(last_job, &acquire_ctx); 61057692c94SEric Anholt if (ret) 61157692c94SEric Anholt goto fail; 61257692c94SEric Anholt 6137122b68bSEric Anholt mutex_lock(&v3d->sched_lock); 614a783a09eSEric Anholt if (bin) { 615a783a09eSEric Anholt ret = v3d_push_job(v3d_priv, &bin->base, V3D_BIN); 61657692c94SEric Anholt if (ret) 61757692c94SEric Anholt goto fail_unreserve; 61857692c94SEric Anholt 619dffa9b7aSEric Anholt ret = drm_gem_fence_array_add(&render->base.deps, 620dffa9b7aSEric Anholt dma_fence_get(bin->base.done_fence)); 621dffa9b7aSEric Anholt if (ret) 622dffa9b7aSEric Anholt goto fail_unreserve; 62357692c94SEric Anholt } 62457692c94SEric Anholt 625a783a09eSEric Anholt ret = v3d_push_job(v3d_priv, &render->base, V3D_RENDER); 62657692c94SEric Anholt if (ret) 62757692c94SEric Anholt goto fail_unreserve; 628455d56ceSIago Toral Quiroga 629455d56ceSIago Toral Quiroga if (clean_job) { 630455d56ceSIago Toral Quiroga struct dma_fence *render_fence = 631455d56ceSIago Toral Quiroga dma_fence_get(render->base.done_fence); 632455d56ceSIago Toral Quiroga ret = drm_gem_fence_array_add(&clean_job->deps, render_fence); 633455d56ceSIago Toral Quiroga if (ret) 634455d56ceSIago Toral Quiroga goto fail_unreserve; 635455d56ceSIago Toral Quiroga ret = v3d_push_job(v3d_priv, clean_job, V3D_CACHE_CLEAN); 636455d56ceSIago Toral Quiroga if (ret) 637455d56ceSIago Toral Quiroga goto fail_unreserve; 638455d56ceSIago Toral Quiroga } 639455d56ceSIago Toral Quiroga 6407122b68bSEric Anholt mutex_unlock(&v3d->sched_lock); 64157692c94SEric Anholt 642a783a09eSEric Anholt v3d_attach_fences_and_unlock_reservation(file_priv, 643455d56ceSIago Toral Quiroga last_job, 644d223f98fSEric Anholt &acquire_ctx, 645d223f98fSEric Anholt args->out_sync, 646455d56ceSIago Toral Quiroga last_job->done_fence); 64757692c94SEric Anholt 648a783a09eSEric Anholt if (bin) 649a783a09eSEric Anholt v3d_job_put(&bin->base); 650a783a09eSEric Anholt v3d_job_put(&render->base); 651455d56ceSIago Toral Quiroga if (clean_job) 652455d56ceSIago Toral Quiroga v3d_job_put(clean_job); 65357692c94SEric Anholt 65457692c94SEric Anholt return 0; 65557692c94SEric Anholt 65657692c94SEric Anholt fail_unreserve: 6577122b68bSEric Anholt mutex_unlock(&v3d->sched_lock); 658455d56ceSIago Toral Quiroga drm_gem_unlock_reservations(last_job->bo, 659455d56ceSIago Toral Quiroga last_job->bo_count, &acquire_ctx); 66057692c94SEric Anholt fail: 661a783a09eSEric Anholt if (bin) 662a783a09eSEric Anholt v3d_job_put(&bin->base); 663a783a09eSEric Anholt v3d_job_put(&render->base); 664455d56ceSIago Toral Quiroga if (clean_job) 665455d56ceSIago Toral Quiroga v3d_job_put(clean_job); 66657692c94SEric Anholt 66757692c94SEric Anholt return ret; 66857692c94SEric Anholt } 66957692c94SEric Anholt 6701584f16cSEric Anholt /** 6711584f16cSEric Anholt * v3d_submit_tfu_ioctl() - Submits a TFU (texture formatting) job to the V3D. 6721584f16cSEric Anholt * @dev: DRM device 6731584f16cSEric Anholt * @data: ioctl argument 6741584f16cSEric Anholt * @file_priv: DRM file for this fd 6751584f16cSEric Anholt * 6761584f16cSEric Anholt * Userspace provides the register setup for the TFU, which we don't 6771584f16cSEric Anholt * need to validate since the TFU is behind the MMU. 6781584f16cSEric Anholt */ 6791584f16cSEric Anholt int 6801584f16cSEric Anholt v3d_submit_tfu_ioctl(struct drm_device *dev, void *data, 6811584f16cSEric Anholt struct drm_file *file_priv) 6821584f16cSEric Anholt { 6831584f16cSEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 6841584f16cSEric Anholt struct v3d_file_priv *v3d_priv = file_priv->driver_priv; 6851584f16cSEric Anholt struct drm_v3d_submit_tfu *args = data; 6861584f16cSEric Anholt struct v3d_tfu_job *job; 6871584f16cSEric Anholt struct ww_acquire_ctx acquire_ctx; 6881584f16cSEric Anholt int ret = 0; 6891584f16cSEric Anholt 69055a9b748SEric Anholt trace_v3d_submit_tfu_ioctl(&v3d->drm, args->iia); 69155a9b748SEric Anholt 6921584f16cSEric Anholt job = kcalloc(1, sizeof(*job), GFP_KERNEL); 6931584f16cSEric Anholt if (!job) 6941584f16cSEric Anholt return -ENOMEM; 6951584f16cSEric Anholt 696a783a09eSEric Anholt ret = v3d_job_init(v3d, file_priv, &job->base, 697a783a09eSEric Anholt v3d_job_free, args->in_sync); 698a783a09eSEric Anholt if (ret) { 6991584f16cSEric Anholt kfree(job); 7001584f16cSEric Anholt return ret; 7011584f16cSEric Anholt } 7021584f16cSEric Anholt 703a783a09eSEric Anholt job->base.bo = kcalloc(ARRAY_SIZE(args->bo_handles), 704a783a09eSEric Anholt sizeof(*job->base.bo), GFP_KERNEL); 705a783a09eSEric Anholt if (!job->base.bo) { 706a783a09eSEric Anholt v3d_job_put(&job->base); 707a783a09eSEric Anholt return -ENOMEM; 708a783a09eSEric Anholt } 7091584f16cSEric Anholt 7101584f16cSEric Anholt job->args = *args; 7111584f16cSEric Anholt 7121584f16cSEric Anholt spin_lock(&file_priv->table_lock); 713a783a09eSEric Anholt for (job->base.bo_count = 0; 714a783a09eSEric Anholt job->base.bo_count < ARRAY_SIZE(args->bo_handles); 715a783a09eSEric Anholt job->base.bo_count++) { 7161584f16cSEric Anholt struct drm_gem_object *bo; 7171584f16cSEric Anholt 718a783a09eSEric Anholt if (!args->bo_handles[job->base.bo_count]) 7191584f16cSEric Anholt break; 7201584f16cSEric Anholt 7211584f16cSEric Anholt bo = idr_find(&file_priv->object_idr, 722a783a09eSEric Anholt args->bo_handles[job->base.bo_count]); 7231584f16cSEric Anholt if (!bo) { 7241584f16cSEric Anholt DRM_DEBUG("Failed to look up GEM BO %d: %d\n", 725a783a09eSEric Anholt job->base.bo_count, 726a783a09eSEric Anholt args->bo_handles[job->base.bo_count]); 7271584f16cSEric Anholt ret = -ENOENT; 7281584f16cSEric Anholt spin_unlock(&file_priv->table_lock); 7291584f16cSEric Anholt goto fail; 7301584f16cSEric Anholt } 7311584f16cSEric Anholt drm_gem_object_get(bo); 732a783a09eSEric Anholt job->base.bo[job->base.bo_count] = bo; 7331584f16cSEric Anholt } 7341584f16cSEric Anholt spin_unlock(&file_priv->table_lock); 7351584f16cSEric Anholt 736dffa9b7aSEric Anholt ret = v3d_lock_bo_reservations(&job->base, &acquire_ctx); 7371584f16cSEric Anholt if (ret) 7381584f16cSEric Anholt goto fail; 7391584f16cSEric Anholt 7401584f16cSEric Anholt mutex_lock(&v3d->sched_lock); 741a783a09eSEric Anholt ret = v3d_push_job(v3d_priv, &job->base, V3D_TFU); 7421584f16cSEric Anholt if (ret) 7431584f16cSEric Anholt goto fail_unreserve; 7441584f16cSEric Anholt mutex_unlock(&v3d->sched_lock); 7451584f16cSEric Anholt 746a783a09eSEric Anholt v3d_attach_fences_and_unlock_reservation(file_priv, 747a783a09eSEric Anholt &job->base, &acquire_ctx, 748d223f98fSEric Anholt args->out_sync, 749d223f98fSEric Anholt job->base.done_fence); 7501584f16cSEric Anholt 751a783a09eSEric Anholt v3d_job_put(&job->base); 7521584f16cSEric Anholt 7531584f16cSEric Anholt return 0; 7541584f16cSEric Anholt 7551584f16cSEric Anholt fail_unreserve: 7561584f16cSEric Anholt mutex_unlock(&v3d->sched_lock); 757a783a09eSEric Anholt drm_gem_unlock_reservations(job->base.bo, job->base.bo_count, 758a783a09eSEric Anholt &acquire_ctx); 7591584f16cSEric Anholt fail: 760a783a09eSEric Anholt v3d_job_put(&job->base); 7611584f16cSEric Anholt 7621584f16cSEric Anholt return ret; 7631584f16cSEric Anholt } 7641584f16cSEric Anholt 765d223f98fSEric Anholt /** 766d223f98fSEric Anholt * v3d_submit_csd_ioctl() - Submits a CSD (texture formatting) job to the V3D. 767d223f98fSEric Anholt * @dev: DRM device 768d223f98fSEric Anholt * @data: ioctl argument 769d223f98fSEric Anholt * @file_priv: DRM file for this fd 770d223f98fSEric Anholt * 771d223f98fSEric Anholt * Userspace provides the register setup for the CSD, which we don't 772d223f98fSEric Anholt * need to validate since the CSD is behind the MMU. 773d223f98fSEric Anholt */ 774d223f98fSEric Anholt int 775d223f98fSEric Anholt v3d_submit_csd_ioctl(struct drm_device *dev, void *data, 776d223f98fSEric Anholt struct drm_file *file_priv) 777d223f98fSEric Anholt { 778d223f98fSEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 779d223f98fSEric Anholt struct v3d_file_priv *v3d_priv = file_priv->driver_priv; 780d223f98fSEric Anholt struct drm_v3d_submit_csd *args = data; 781d223f98fSEric Anholt struct v3d_csd_job *job; 782d223f98fSEric Anholt struct v3d_job *clean_job; 783d223f98fSEric Anholt struct ww_acquire_ctx acquire_ctx; 784d223f98fSEric Anholt int ret; 785d223f98fSEric Anholt 786d223f98fSEric Anholt trace_v3d_submit_csd_ioctl(&v3d->drm, args->cfg[5], args->cfg[6]); 787d223f98fSEric Anholt 788d223f98fSEric Anholt if (!v3d_has_csd(v3d)) { 789d223f98fSEric Anholt DRM_DEBUG("Attempting CSD submit on non-CSD hardware\n"); 790d223f98fSEric Anholt return -EINVAL; 791d223f98fSEric Anholt } 792d223f98fSEric Anholt 793d223f98fSEric Anholt job = kcalloc(1, sizeof(*job), GFP_KERNEL); 794d223f98fSEric Anholt if (!job) 795d223f98fSEric Anholt return -ENOMEM; 796d223f98fSEric Anholt 797d223f98fSEric Anholt ret = v3d_job_init(v3d, file_priv, &job->base, 798d223f98fSEric Anholt v3d_job_free, args->in_sync); 799d223f98fSEric Anholt if (ret) { 800d223f98fSEric Anholt kfree(job); 801d223f98fSEric Anholt return ret; 802d223f98fSEric Anholt } 803d223f98fSEric Anholt 804d223f98fSEric Anholt clean_job = kcalloc(1, sizeof(*clean_job), GFP_KERNEL); 805d223f98fSEric Anholt if (!clean_job) { 806d223f98fSEric Anholt v3d_job_put(&job->base); 807d223f98fSEric Anholt kfree(job); 808d223f98fSEric Anholt return -ENOMEM; 809d223f98fSEric Anholt } 810d223f98fSEric Anholt 811d223f98fSEric Anholt ret = v3d_job_init(v3d, file_priv, clean_job, v3d_job_free, 0); 812d223f98fSEric Anholt if (ret) { 813d223f98fSEric Anholt v3d_job_put(&job->base); 814d223f98fSEric Anholt kfree(clean_job); 815d223f98fSEric Anholt return ret; 816d223f98fSEric Anholt } 817d223f98fSEric Anholt 818d223f98fSEric Anholt job->args = *args; 819d223f98fSEric Anholt 820d223f98fSEric Anholt ret = v3d_lookup_bos(dev, file_priv, clean_job, 821d223f98fSEric Anholt args->bo_handles, args->bo_handle_count); 822d223f98fSEric Anholt if (ret) 823d223f98fSEric Anholt goto fail; 824d223f98fSEric Anholt 825dffa9b7aSEric Anholt ret = v3d_lock_bo_reservations(clean_job, &acquire_ctx); 826d223f98fSEric Anholt if (ret) 827d223f98fSEric Anholt goto fail; 828d223f98fSEric Anholt 829d223f98fSEric Anholt mutex_lock(&v3d->sched_lock); 830d223f98fSEric Anholt ret = v3d_push_job(v3d_priv, &job->base, V3D_CSD); 831d223f98fSEric Anholt if (ret) 832d223f98fSEric Anholt goto fail_unreserve; 833d223f98fSEric Anholt 834dffa9b7aSEric Anholt ret = drm_gem_fence_array_add(&clean_job->deps, 835dffa9b7aSEric Anholt dma_fence_get(job->base.done_fence)); 836dffa9b7aSEric Anholt if (ret) 837dffa9b7aSEric Anholt goto fail_unreserve; 838dffa9b7aSEric Anholt 839d223f98fSEric Anholt ret = v3d_push_job(v3d_priv, clean_job, V3D_CACHE_CLEAN); 840d223f98fSEric Anholt if (ret) 841d223f98fSEric Anholt goto fail_unreserve; 842d223f98fSEric Anholt mutex_unlock(&v3d->sched_lock); 843d223f98fSEric Anholt 844d223f98fSEric Anholt v3d_attach_fences_and_unlock_reservation(file_priv, 845d223f98fSEric Anholt clean_job, 846d223f98fSEric Anholt &acquire_ctx, 847d223f98fSEric Anholt args->out_sync, 848d223f98fSEric Anholt clean_job->done_fence); 849d223f98fSEric Anholt 850d223f98fSEric Anholt v3d_job_put(&job->base); 851d223f98fSEric Anholt v3d_job_put(clean_job); 852d223f98fSEric Anholt 853d223f98fSEric Anholt return 0; 854d223f98fSEric Anholt 855d223f98fSEric Anholt fail_unreserve: 856d223f98fSEric Anholt mutex_unlock(&v3d->sched_lock); 857d223f98fSEric Anholt drm_gem_unlock_reservations(clean_job->bo, clean_job->bo_count, 858d223f98fSEric Anholt &acquire_ctx); 859d223f98fSEric Anholt fail: 860d223f98fSEric Anholt v3d_job_put(&job->base); 861d223f98fSEric Anholt v3d_job_put(clean_job); 862d223f98fSEric Anholt 863d223f98fSEric Anholt return ret; 864d223f98fSEric Anholt } 865d223f98fSEric Anholt 86657692c94SEric Anholt int 86757692c94SEric Anholt v3d_gem_init(struct drm_device *dev) 86857692c94SEric Anholt { 86957692c94SEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 87057692c94SEric Anholt u32 pt_size = 4096 * 1024; 87157692c94SEric Anholt int ret, i; 87257692c94SEric Anholt 87357692c94SEric Anholt for (i = 0; i < V3D_MAX_QUEUES; i++) 87457692c94SEric Anholt v3d->queue[i].fence_context = dma_fence_context_alloc(1); 87557692c94SEric Anholt 87657692c94SEric Anholt spin_lock_init(&v3d->mm_lock); 87757692c94SEric Anholt spin_lock_init(&v3d->job_lock); 87857692c94SEric Anholt mutex_init(&v3d->bo_lock); 87957692c94SEric Anholt mutex_init(&v3d->reset_lock); 8807122b68bSEric Anholt mutex_init(&v3d->sched_lock); 881d223f98fSEric Anholt mutex_init(&v3d->cache_clean_lock); 88257692c94SEric Anholt 88357692c94SEric Anholt /* Note: We don't allocate address 0. Various bits of HW 88457692c94SEric Anholt * treat 0 as special, such as the occlusion query counters 88557692c94SEric Anholt * where 0 means "disabled". 88657692c94SEric Anholt */ 88757692c94SEric Anholt drm_mm_init(&v3d->mm, 1, pt_size / sizeof(u32) - 1); 88857692c94SEric Anholt 889bc662528SDaniel Vetter v3d->pt = dma_alloc_wc(v3d->drm.dev, pt_size, 89057692c94SEric Anholt &v3d->pt_paddr, 89157692c94SEric Anholt GFP_KERNEL | __GFP_NOWARN | __GFP_ZERO); 89257692c94SEric Anholt if (!v3d->pt) { 89357692c94SEric Anholt drm_mm_takedown(&v3d->mm); 894bc662528SDaniel Vetter dev_err(v3d->drm.dev, 89557692c94SEric Anholt "Failed to allocate page tables. " 89657692c94SEric Anholt "Please ensure you have CMA enabled.\n"); 89757692c94SEric Anholt return -ENOMEM; 89857692c94SEric Anholt } 89957692c94SEric Anholt 90057692c94SEric Anholt v3d_init_hw_state(v3d); 90157692c94SEric Anholt v3d_mmu_set_page_table(v3d); 90257692c94SEric Anholt 90357692c94SEric Anholt ret = v3d_sched_init(v3d); 90457692c94SEric Anholt if (ret) { 90557692c94SEric Anholt drm_mm_takedown(&v3d->mm); 906bc662528SDaniel Vetter dma_free_coherent(v3d->drm.dev, 4096 * 1024, (void *)v3d->pt, 90757692c94SEric Anholt v3d->pt_paddr); 90857692c94SEric Anholt } 90957692c94SEric Anholt 91057692c94SEric Anholt return 0; 91157692c94SEric Anholt } 91257692c94SEric Anholt 91357692c94SEric Anholt void 91457692c94SEric Anholt v3d_gem_destroy(struct drm_device *dev) 91557692c94SEric Anholt { 91657692c94SEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 91757692c94SEric Anholt 91857692c94SEric Anholt v3d_sched_fini(v3d); 91957692c94SEric Anholt 920a783a09eSEric Anholt /* Waiting for jobs to finish would need to be done before 92157692c94SEric Anholt * unregistering V3D. 92257692c94SEric Anholt */ 92314d1d190SEric Anholt WARN_ON(v3d->bin_job); 92414d1d190SEric Anholt WARN_ON(v3d->render_job); 92557692c94SEric Anholt 92657692c94SEric Anholt drm_mm_takedown(&v3d->mm); 92757692c94SEric Anholt 928bc662528SDaniel Vetter dma_free_coherent(v3d->drm.dev, 4096 * 1024, (void *)v3d->pt, 929bc662528SDaniel Vetter v3d->pt_paddr); 93057692c94SEric Anholt } 931