157692c94SEric Anholt // SPDX-License-Identifier: GPL-2.0+ 257692c94SEric Anholt /* Copyright (C) 2014-2018 Broadcom */ 357692c94SEric Anholt 457692c94SEric Anholt #include <drm/drmP.h> 557692c94SEric Anholt #include <drm/drm_syncobj.h> 657692c94SEric Anholt #include <linux/module.h> 757692c94SEric Anholt #include <linux/platform_device.h> 857692c94SEric Anholt #include <linux/pm_runtime.h> 9eea9b97bSEric Anholt #include <linux/reset.h> 1057692c94SEric Anholt #include <linux/device.h> 1157692c94SEric Anholt #include <linux/io.h> 1257692c94SEric Anholt #include <linux/sched/signal.h> 1357692c94SEric Anholt 1457692c94SEric Anholt #include "uapi/drm/v3d_drm.h" 1557692c94SEric Anholt #include "v3d_drv.h" 1657692c94SEric Anholt #include "v3d_regs.h" 1757692c94SEric Anholt #include "v3d_trace.h" 1857692c94SEric Anholt 1957692c94SEric Anholt static void 2057692c94SEric Anholt v3d_init_core(struct v3d_dev *v3d, int core) 2157692c94SEric Anholt { 2257692c94SEric Anholt /* Set OVRTMUOUT, which means that the texture sampler uniform 2357692c94SEric Anholt * configuration's tmu output type field is used, instead of 2457692c94SEric Anholt * using the hardware default behavior based on the texture 2557692c94SEric Anholt * type. If you want the default behavior, you can still put 2657692c94SEric Anholt * "2" in the indirect texture state's output_type field. 2757692c94SEric Anholt */ 28a7dde1b7SEric Anholt if (v3d->ver < 40) 2957692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_MISCCFG, V3D_MISCCFG_OVRTMUOUT); 3057692c94SEric Anholt 3157692c94SEric Anholt /* Whenever we flush the L2T cache, we always want to flush 3257692c94SEric Anholt * the whole thing. 3357692c94SEric Anholt */ 3457692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2TFLSTA, 0); 3557692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2TFLEND, ~0); 3657692c94SEric Anholt } 3757692c94SEric Anholt 3857692c94SEric Anholt /* Sets invariant state for the HW. */ 3957692c94SEric Anholt static void 4057692c94SEric Anholt v3d_init_hw_state(struct v3d_dev *v3d) 4157692c94SEric Anholt { 4257692c94SEric Anholt v3d_init_core(v3d, 0); 4357692c94SEric Anholt } 4457692c94SEric Anholt 4557692c94SEric Anholt static void 4657692c94SEric Anholt v3d_idle_axi(struct v3d_dev *v3d, int core) 4757692c94SEric Anholt { 4857692c94SEric Anholt V3D_CORE_WRITE(core, V3D_GMP_CFG, V3D_GMP_CFG_STOP_REQ); 4957692c94SEric Anholt 5057692c94SEric Anholt if (wait_for((V3D_CORE_READ(core, V3D_GMP_STATUS) & 5157692c94SEric Anholt (V3D_GMP_STATUS_RD_COUNT_MASK | 5257692c94SEric Anholt V3D_GMP_STATUS_WR_COUNT_MASK | 5357692c94SEric Anholt V3D_GMP_STATUS_CFG_BUSY)) == 0, 100)) { 5457692c94SEric Anholt DRM_ERROR("Failed to wait for safe GMP shutdown\n"); 5557692c94SEric Anholt } 5657692c94SEric Anholt } 5757692c94SEric Anholt 5857692c94SEric Anholt static void 5957692c94SEric Anholt v3d_idle_gca(struct v3d_dev *v3d) 6057692c94SEric Anholt { 6157692c94SEric Anholt if (v3d->ver >= 41) 6257692c94SEric Anholt return; 6357692c94SEric Anholt 6457692c94SEric Anholt V3D_GCA_WRITE(V3D_GCA_SAFE_SHUTDOWN, V3D_GCA_SAFE_SHUTDOWN_EN); 6557692c94SEric Anholt 6657692c94SEric Anholt if (wait_for((V3D_GCA_READ(V3D_GCA_SAFE_SHUTDOWN_ACK) & 6757692c94SEric Anholt V3D_GCA_SAFE_SHUTDOWN_ACK_ACKED) == 6857692c94SEric Anholt V3D_GCA_SAFE_SHUTDOWN_ACK_ACKED, 100)) { 6957692c94SEric Anholt DRM_ERROR("Failed to wait for safe GCA shutdown\n"); 7057692c94SEric Anholt } 7157692c94SEric Anholt } 7257692c94SEric Anholt 7357692c94SEric Anholt static void 74eea9b97bSEric Anholt v3d_reset_by_bridge(struct v3d_dev *v3d) 7557692c94SEric Anholt { 7657692c94SEric Anholt int version = V3D_BRIDGE_READ(V3D_TOP_GR_BRIDGE_REVISION); 7757692c94SEric Anholt 7857692c94SEric Anholt if (V3D_GET_FIELD(version, V3D_TOP_GR_BRIDGE_MAJOR) == 2) { 7957692c94SEric Anholt V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_0, 8057692c94SEric Anholt V3D_TOP_GR_BRIDGE_SW_INIT_0_V3D_CLK_108_SW_INIT); 8157692c94SEric Anholt V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_0, 0); 8257692c94SEric Anholt 8357692c94SEric Anholt /* GFXH-1383: The SW_INIT may cause a stray write to address 0 8457692c94SEric Anholt * of the unit, so reset it to its power-on value here. 8557692c94SEric Anholt */ 8657692c94SEric Anholt V3D_WRITE(V3D_HUB_AXICFG, V3D_HUB_AXICFG_MAX_LEN_MASK); 8757692c94SEric Anholt } else { 8857692c94SEric Anholt WARN_ON_ONCE(V3D_GET_FIELD(version, 8957692c94SEric Anholt V3D_TOP_GR_BRIDGE_MAJOR) != 7); 9057692c94SEric Anholt V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_1, 9157692c94SEric Anholt V3D_TOP_GR_BRIDGE_SW_INIT_1_V3D_CLK_108_SW_INIT); 9257692c94SEric Anholt V3D_BRIDGE_WRITE(V3D_TOP_GR_BRIDGE_SW_INIT_1, 0); 9357692c94SEric Anholt } 94eea9b97bSEric Anholt } 95eea9b97bSEric Anholt 96eea9b97bSEric Anholt static void 97eea9b97bSEric Anholt v3d_reset_v3d(struct v3d_dev *v3d) 98eea9b97bSEric Anholt { 99eea9b97bSEric Anholt if (v3d->reset) 100eea9b97bSEric Anholt reset_control_reset(v3d->reset); 101eea9b97bSEric Anholt else 102eea9b97bSEric Anholt v3d_reset_by_bridge(v3d); 10357692c94SEric Anholt 10457692c94SEric Anholt v3d_init_hw_state(v3d); 10557692c94SEric Anholt } 10657692c94SEric Anholt 10757692c94SEric Anholt void 10857692c94SEric Anholt v3d_reset(struct v3d_dev *v3d) 10957692c94SEric Anholt { 11057692c94SEric Anholt struct drm_device *dev = &v3d->drm; 11157692c94SEric Anholt 112*1ba9d7cbSEric Anholt DRM_DEV_ERROR(dev->dev, "Resetting GPU for hang.\n"); 113*1ba9d7cbSEric Anholt DRM_DEV_ERROR(dev->dev, "V3D_ERR_STAT: 0x%08x\n", 114*1ba9d7cbSEric Anholt V3D_CORE_READ(0, V3D_ERR_STAT)); 11557692c94SEric Anholt trace_v3d_reset_begin(dev); 11657692c94SEric Anholt 11757692c94SEric Anholt /* XXX: only needed for safe powerdown, not reset. */ 11857692c94SEric Anholt if (false) 11957692c94SEric Anholt v3d_idle_axi(v3d, 0); 12057692c94SEric Anholt 12157692c94SEric Anholt v3d_idle_gca(v3d); 12257692c94SEric Anholt v3d_reset_v3d(v3d); 12357692c94SEric Anholt 12457692c94SEric Anholt v3d_mmu_set_page_table(v3d); 12557692c94SEric Anholt v3d_irq_reset(v3d); 12657692c94SEric Anholt 12757692c94SEric Anholt trace_v3d_reset_end(dev); 12857692c94SEric Anholt } 12957692c94SEric Anholt 13057692c94SEric Anholt static void 13157692c94SEric Anholt v3d_flush_l3(struct v3d_dev *v3d) 13257692c94SEric Anholt { 13357692c94SEric Anholt if (v3d->ver < 41) { 13457692c94SEric Anholt u32 gca_ctrl = V3D_GCA_READ(V3D_GCA_CACHE_CTRL); 13557692c94SEric Anholt 13657692c94SEric Anholt V3D_GCA_WRITE(V3D_GCA_CACHE_CTRL, 13757692c94SEric Anholt gca_ctrl | V3D_GCA_CACHE_CTRL_FLUSH); 13857692c94SEric Anholt 13957692c94SEric Anholt if (v3d->ver < 33) { 14057692c94SEric Anholt V3D_GCA_WRITE(V3D_GCA_CACHE_CTRL, 14157692c94SEric Anholt gca_ctrl & ~V3D_GCA_CACHE_CTRL_FLUSH); 14257692c94SEric Anholt } 14357692c94SEric Anholt } 14457692c94SEric Anholt } 14557692c94SEric Anholt 1467b9d2fe4SEric Anholt /* Invalidates the (read-only) L2C cache. This was the L2 cache for 1477b9d2fe4SEric Anholt * uniforms and instructions on V3D 3.2. 1487b9d2fe4SEric Anholt */ 14957692c94SEric Anholt static void 1507b9d2fe4SEric Anholt v3d_invalidate_l2c(struct v3d_dev *v3d, int core) 15157692c94SEric Anholt { 1527b9d2fe4SEric Anholt if (v3d->ver > 32) 1537b9d2fe4SEric Anholt return; 1547b9d2fe4SEric Anholt 15557692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2CACTL, 15657692c94SEric Anholt V3D_L2CACTL_L2CCLR | 15757692c94SEric Anholt V3D_L2CACTL_L2CENA); 15857692c94SEric Anholt } 15957692c94SEric Anholt 16057692c94SEric Anholt /* Invalidates texture L2 cachelines */ 16157692c94SEric Anholt static void 16257692c94SEric Anholt v3d_flush_l2t(struct v3d_dev *v3d, int core) 16357692c94SEric Anholt { 16451c1b6f9SEric Anholt /* While there is a busy bit (V3D_L2TCACTL_L2TFLS), we don't 16551c1b6f9SEric Anholt * need to wait for completion before dispatching the job -- 16651c1b6f9SEric Anholt * L2T accesses will be stalled until the flush has completed. 167d223f98fSEric Anholt * However, we do need to make sure we don't try to trigger a 168d223f98fSEric Anholt * new flush while the L2_CLEAN queue is trying to 169d223f98fSEric Anholt * synchronously clean after a job. 17051c1b6f9SEric Anholt */ 171d223f98fSEric Anholt mutex_lock(&v3d->cache_clean_lock); 17257692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL, 17357692c94SEric Anholt V3D_L2TCACTL_L2TFLS | 17457692c94SEric Anholt V3D_SET_FIELD(V3D_L2TCACTL_FLM_FLUSH, V3D_L2TCACTL_FLM)); 175d223f98fSEric Anholt mutex_unlock(&v3d->cache_clean_lock); 176d223f98fSEric Anholt } 177d223f98fSEric Anholt 178d223f98fSEric Anholt /* Cleans texture L1 and L2 cachelines (writing back dirty data). 179d223f98fSEric Anholt * 180d223f98fSEric Anholt * For cleaning, which happens from the CACHE_CLEAN queue after CSD has 181d223f98fSEric Anholt * executed, we need to make sure that the clean is done before 182d223f98fSEric Anholt * signaling job completion. So, we synchronously wait before 183d223f98fSEric Anholt * returning, and we make sure that L2 invalidates don't happen in the 184d223f98fSEric Anholt * meantime to confuse our are-we-done checks. 185d223f98fSEric Anholt */ 186d223f98fSEric Anholt void 187d223f98fSEric Anholt v3d_clean_caches(struct v3d_dev *v3d) 188d223f98fSEric Anholt { 189d223f98fSEric Anholt struct drm_device *dev = &v3d->drm; 190d223f98fSEric Anholt int core = 0; 191d223f98fSEric Anholt 192d223f98fSEric Anholt trace_v3d_cache_clean_begin(dev); 193d223f98fSEric Anholt 194d223f98fSEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL, V3D_L2TCACTL_TMUWCF); 195d223f98fSEric Anholt if (wait_for(!(V3D_CORE_READ(core, V3D_CTL_L2TCACTL) & 196d223f98fSEric Anholt V3D_L2TCACTL_L2TFLS), 100)) { 197d223f98fSEric Anholt DRM_ERROR("Timeout waiting for L1T write combiner flush\n"); 198d223f98fSEric Anholt } 199d223f98fSEric Anholt 200d223f98fSEric Anholt mutex_lock(&v3d->cache_clean_lock); 201d223f98fSEric Anholt V3D_CORE_WRITE(core, V3D_CTL_L2TCACTL, 202d223f98fSEric Anholt V3D_L2TCACTL_L2TFLS | 203d223f98fSEric Anholt V3D_SET_FIELD(V3D_L2TCACTL_FLM_CLEAN, V3D_L2TCACTL_FLM)); 204d223f98fSEric Anholt 205d223f98fSEric Anholt if (wait_for(!(V3D_CORE_READ(core, V3D_CTL_L2TCACTL) & 206d223f98fSEric Anholt V3D_L2TCACTL_L2TFLS), 100)) { 207d223f98fSEric Anholt DRM_ERROR("Timeout waiting for L2T clean\n"); 208d223f98fSEric Anholt } 209d223f98fSEric Anholt 210d223f98fSEric Anholt mutex_unlock(&v3d->cache_clean_lock); 211d223f98fSEric Anholt 212d223f98fSEric Anholt trace_v3d_cache_clean_end(dev); 21357692c94SEric Anholt } 21457692c94SEric Anholt 21557692c94SEric Anholt /* Invalidates the slice caches. These are read-only caches. */ 21657692c94SEric Anholt static void 21757692c94SEric Anholt v3d_invalidate_slices(struct v3d_dev *v3d, int core) 21857692c94SEric Anholt { 21957692c94SEric Anholt V3D_CORE_WRITE(core, V3D_CTL_SLCACTL, 22057692c94SEric Anholt V3D_SET_FIELD(0xf, V3D_SLCACTL_TVCCS) | 22157692c94SEric Anholt V3D_SET_FIELD(0xf, V3D_SLCACTL_TDCCS) | 22257692c94SEric Anholt V3D_SET_FIELD(0xf, V3D_SLCACTL_UCC) | 22357692c94SEric Anholt V3D_SET_FIELD(0xf, V3D_SLCACTL_ICC)); 22457692c94SEric Anholt } 22557692c94SEric Anholt 22657692c94SEric Anholt void 22757692c94SEric Anholt v3d_invalidate_caches(struct v3d_dev *v3d) 22857692c94SEric Anholt { 229aa5beec3SEric Anholt /* Invalidate the caches from the outside in. That way if 230aa5beec3SEric Anholt * another CL's concurrent use of nearby memory were to pull 231aa5beec3SEric Anholt * an invalidated cacheline back in, we wouldn't leave stale 232aa5beec3SEric Anholt * data in the inner cache. 233aa5beec3SEric Anholt */ 23457692c94SEric Anholt v3d_flush_l3(v3d); 2357b9d2fe4SEric Anholt v3d_invalidate_l2c(v3d, 0); 23657692c94SEric Anholt v3d_flush_l2t(v3d, 0); 237aa5beec3SEric Anholt v3d_invalidate_slices(v3d, 0); 23857692c94SEric Anholt } 23957692c94SEric Anholt 24057692c94SEric Anholt /* Takes the reservation lock on all the BOs being referenced, so that 24157692c94SEric Anholt * at queue submit time we can update the reservations. 24257692c94SEric Anholt * 24357692c94SEric Anholt * We don't lock the RCL the tile alloc/state BOs, or overflow memory 24457692c94SEric Anholt * (all of which are on exec->unref_list). They're entirely private 24557692c94SEric Anholt * to v3d, so we don't attach dma-buf fences to them. 24657692c94SEric Anholt */ 24757692c94SEric Anholt static int 248dffa9b7aSEric Anholt v3d_lock_bo_reservations(struct v3d_job *job, 24957692c94SEric Anholt struct ww_acquire_ctx *acquire_ctx) 25057692c94SEric Anholt { 25157692c94SEric Anholt int i, ret; 25257692c94SEric Anholt 253dffa9b7aSEric Anholt ret = drm_gem_lock_reservations(job->bo, job->bo_count, acquire_ctx); 254c2b3e61aSEric Anholt if (ret) 25557692c94SEric Anholt return ret; 25657692c94SEric Anholt 257dffa9b7aSEric Anholt for (i = 0; i < job->bo_count; i++) { 258dffa9b7aSEric Anholt ret = drm_gem_fence_array_add_implicit(&job->deps, 259dffa9b7aSEric Anholt job->bo[i], true); 260dffa9b7aSEric Anholt if (ret) { 261dffa9b7aSEric Anholt drm_gem_unlock_reservations(job->bo, job->bo_count, 262dffa9b7aSEric Anholt acquire_ctx); 263dffa9b7aSEric Anholt return ret; 264dffa9b7aSEric Anholt } 265dffa9b7aSEric Anholt } 266dffa9b7aSEric Anholt 26757692c94SEric Anholt return 0; 26857692c94SEric Anholt } 26957692c94SEric Anholt 27057692c94SEric Anholt /** 271a783a09eSEric Anholt * v3d_lookup_bos() - Sets up job->bo[] with the GEM objects 27257692c94SEric Anholt * referenced by the job. 27357692c94SEric Anholt * @dev: DRM device 27457692c94SEric Anholt * @file_priv: DRM file for this fd 275a783a09eSEric Anholt * @job: V3D job being set up 27657692c94SEric Anholt * 27757692c94SEric Anholt * The command validator needs to reference BOs by their index within 27857692c94SEric Anholt * the submitted job's BO list. This does the validation of the job's 27957692c94SEric Anholt * BO list and reference counting for the lifetime of the job. 28057692c94SEric Anholt * 28157692c94SEric Anholt * Note that this function doesn't need to unreference the BOs on 28257692c94SEric Anholt * failure, because that will happen at v3d_exec_cleanup() time. 28357692c94SEric Anholt */ 28457692c94SEric Anholt static int 285a783a09eSEric Anholt v3d_lookup_bos(struct drm_device *dev, 28657692c94SEric Anholt struct drm_file *file_priv, 287a783a09eSEric Anholt struct v3d_job *job, 288a783a09eSEric Anholt u64 bo_handles, 289a783a09eSEric Anholt u32 bo_count) 29057692c94SEric Anholt { 29157692c94SEric Anholt u32 *handles; 29257692c94SEric Anholt int ret = 0; 29357692c94SEric Anholt int i; 29457692c94SEric Anholt 295a783a09eSEric Anholt job->bo_count = bo_count; 29657692c94SEric Anholt 297a783a09eSEric Anholt if (!job->bo_count) { 29857692c94SEric Anholt /* See comment on bo_index for why we have to check 29957692c94SEric Anholt * this. 30057692c94SEric Anholt */ 30157692c94SEric Anholt DRM_DEBUG("Rendering requires BOs\n"); 30257692c94SEric Anholt return -EINVAL; 30357692c94SEric Anholt } 30457692c94SEric Anholt 305a783a09eSEric Anholt job->bo = kvmalloc_array(job->bo_count, 30657692c94SEric Anholt sizeof(struct drm_gem_cma_object *), 30757692c94SEric Anholt GFP_KERNEL | __GFP_ZERO); 308a783a09eSEric Anholt if (!job->bo) { 30957692c94SEric Anholt DRM_DEBUG("Failed to allocate validated BO pointers\n"); 31057692c94SEric Anholt return -ENOMEM; 31157692c94SEric Anholt } 31257692c94SEric Anholt 313a783a09eSEric Anholt handles = kvmalloc_array(job->bo_count, sizeof(u32), GFP_KERNEL); 31457692c94SEric Anholt if (!handles) { 31557692c94SEric Anholt ret = -ENOMEM; 31657692c94SEric Anholt DRM_DEBUG("Failed to allocate incoming GEM handles\n"); 31757692c94SEric Anholt goto fail; 31857692c94SEric Anholt } 31957692c94SEric Anholt 32057692c94SEric Anholt if (copy_from_user(handles, 321a783a09eSEric Anholt (void __user *)(uintptr_t)bo_handles, 322a783a09eSEric Anholt job->bo_count * sizeof(u32))) { 32357692c94SEric Anholt ret = -EFAULT; 32457692c94SEric Anholt DRM_DEBUG("Failed to copy in GEM handles\n"); 32557692c94SEric Anholt goto fail; 32657692c94SEric Anholt } 32757692c94SEric Anholt 32857692c94SEric Anholt spin_lock(&file_priv->table_lock); 329a783a09eSEric Anholt for (i = 0; i < job->bo_count; i++) { 33057692c94SEric Anholt struct drm_gem_object *bo = idr_find(&file_priv->object_idr, 33157692c94SEric Anholt handles[i]); 33257692c94SEric Anholt if (!bo) { 33357692c94SEric Anholt DRM_DEBUG("Failed to look up GEM BO %d: %d\n", 33457692c94SEric Anholt i, handles[i]); 33557692c94SEric Anholt ret = -ENOENT; 33657692c94SEric Anholt spin_unlock(&file_priv->table_lock); 33757692c94SEric Anholt goto fail; 33857692c94SEric Anholt } 33957692c94SEric Anholt drm_gem_object_get(bo); 340a783a09eSEric Anholt job->bo[i] = bo; 34157692c94SEric Anholt } 34257692c94SEric Anholt spin_unlock(&file_priv->table_lock); 34357692c94SEric Anholt 34457692c94SEric Anholt fail: 34557692c94SEric Anholt kvfree(handles); 34657692c94SEric Anholt return ret; 34757692c94SEric Anholt } 34857692c94SEric Anholt 34957692c94SEric Anholt static void 350a783a09eSEric Anholt v3d_job_free(struct kref *ref) 35157692c94SEric Anholt { 352a783a09eSEric Anholt struct v3d_job *job = container_of(ref, struct v3d_job, refcount); 353dffa9b7aSEric Anholt unsigned long index; 354dffa9b7aSEric Anholt struct dma_fence *fence; 355a783a09eSEric Anholt int i; 35657692c94SEric Anholt 357a783a09eSEric Anholt for (i = 0; i < job->bo_count; i++) { 3581584f16cSEric Anholt if (job->bo[i]) 359d4c3022aSEric Anholt drm_gem_object_put_unlocked(job->bo[i]); 3601584f16cSEric Anholt } 361a783a09eSEric Anholt kvfree(job->bo); 3621584f16cSEric Anholt 363dffa9b7aSEric Anholt xa_for_each(&job->deps, index, fence) { 364dffa9b7aSEric Anholt dma_fence_put(fence); 365dffa9b7aSEric Anholt } 366dffa9b7aSEric Anholt xa_destroy(&job->deps); 367dffa9b7aSEric Anholt 368a783a09eSEric Anholt dma_fence_put(job->irq_fence); 369a783a09eSEric Anholt dma_fence_put(job->done_fence); 370a783a09eSEric Anholt 371a783a09eSEric Anholt pm_runtime_mark_last_busy(job->v3d->dev); 372a783a09eSEric Anholt pm_runtime_put_autosuspend(job->v3d->dev); 3731584f16cSEric Anholt 3741584f16cSEric Anholt kfree(job); 3751584f16cSEric Anholt } 3761584f16cSEric Anholt 377a783a09eSEric Anholt static void 378a783a09eSEric Anholt v3d_render_job_free(struct kref *ref) 3791584f16cSEric Anholt { 380a783a09eSEric Anholt struct v3d_render_job *job = container_of(ref, struct v3d_render_job, 381a783a09eSEric Anholt base.refcount); 382a783a09eSEric Anholt struct v3d_bo *bo, *save; 383a783a09eSEric Anholt 384a783a09eSEric Anholt list_for_each_entry_safe(bo, save, &job->unref_list, unref_head) { 385a783a09eSEric Anholt drm_gem_object_put_unlocked(&bo->base.base); 386a783a09eSEric Anholt } 387a783a09eSEric Anholt 388a783a09eSEric Anholt v3d_job_free(ref); 389a783a09eSEric Anholt } 390a783a09eSEric Anholt 391a783a09eSEric Anholt void v3d_job_put(struct v3d_job *job) 392a783a09eSEric Anholt { 393a783a09eSEric Anholt kref_put(&job->refcount, job->free); 3941584f16cSEric Anholt } 3951584f16cSEric Anholt 39657692c94SEric Anholt int 39757692c94SEric Anholt v3d_wait_bo_ioctl(struct drm_device *dev, void *data, 39857692c94SEric Anholt struct drm_file *file_priv) 39957692c94SEric Anholt { 40057692c94SEric Anholt int ret; 40157692c94SEric Anholt struct drm_v3d_wait_bo *args = data; 40257692c94SEric Anholt ktime_t start = ktime_get(); 40357692c94SEric Anholt u64 delta_ns; 40457692c94SEric Anholt unsigned long timeout_jiffies = 40557692c94SEric Anholt nsecs_to_jiffies_timeout(args->timeout_ns); 40657692c94SEric Anholt 40757692c94SEric Anholt if (args->pad != 0) 40857692c94SEric Anholt return -EINVAL; 40957692c94SEric Anholt 4108d668309SRob Herring ret = drm_gem_reservation_object_wait(file_priv, args->handle, 4118d668309SRob Herring true, timeout_jiffies); 41257692c94SEric Anholt 41357692c94SEric Anholt /* Decrement the user's timeout, in case we got interrupted 41457692c94SEric Anholt * such that the ioctl will be restarted. 41557692c94SEric Anholt */ 41657692c94SEric Anholt delta_ns = ktime_to_ns(ktime_sub(ktime_get(), start)); 41757692c94SEric Anholt if (delta_ns < args->timeout_ns) 41857692c94SEric Anholt args->timeout_ns -= delta_ns; 41957692c94SEric Anholt else 42057692c94SEric Anholt args->timeout_ns = 0; 42157692c94SEric Anholt 42257692c94SEric Anholt /* Asked to wait beyond the jiffie/scheduler precision? */ 42357692c94SEric Anholt if (ret == -ETIME && args->timeout_ns) 42457692c94SEric Anholt ret = -EAGAIN; 42557692c94SEric Anholt 42657692c94SEric Anholt return ret; 42757692c94SEric Anholt } 42857692c94SEric Anholt 429a783a09eSEric Anholt static int 430a783a09eSEric Anholt v3d_job_init(struct v3d_dev *v3d, struct drm_file *file_priv, 431a783a09eSEric Anholt struct v3d_job *job, void (*free)(struct kref *ref), 432a783a09eSEric Anholt u32 in_sync) 433a783a09eSEric Anholt { 434dffa9b7aSEric Anholt struct dma_fence *in_fence = NULL; 435a783a09eSEric Anholt int ret; 436a783a09eSEric Anholt 437a783a09eSEric Anholt job->v3d = v3d; 438a783a09eSEric Anholt job->free = free; 439a783a09eSEric Anholt 440a783a09eSEric Anholt ret = pm_runtime_get_sync(v3d->dev); 441a783a09eSEric Anholt if (ret < 0) 442a783a09eSEric Anholt return ret; 443a783a09eSEric Anholt 444dffa9b7aSEric Anholt xa_init_flags(&job->deps, XA_FLAGS_ALLOC); 445dffa9b7aSEric Anholt 446dffa9b7aSEric Anholt ret = drm_syncobj_find_fence(file_priv, in_sync, 0, 0, &in_fence); 447dffa9b7aSEric Anholt if (ret == -EINVAL) 448dffa9b7aSEric Anholt goto fail; 449dffa9b7aSEric Anholt 450dffa9b7aSEric Anholt ret = drm_gem_fence_array_add(&job->deps, in_fence); 451dffa9b7aSEric Anholt if (ret) 452dffa9b7aSEric Anholt goto fail; 453a783a09eSEric Anholt 454a783a09eSEric Anholt kref_init(&job->refcount); 455a783a09eSEric Anholt 456a783a09eSEric Anholt return 0; 457dffa9b7aSEric Anholt fail: 458dffa9b7aSEric Anholt xa_destroy(&job->deps); 459dffa9b7aSEric Anholt pm_runtime_put_autosuspend(v3d->dev); 460dffa9b7aSEric Anholt return ret; 461a783a09eSEric Anholt } 462a783a09eSEric Anholt 463a783a09eSEric Anholt static int 464a783a09eSEric Anholt v3d_push_job(struct v3d_file_priv *v3d_priv, 465a783a09eSEric Anholt struct v3d_job *job, enum v3d_queue queue) 466a783a09eSEric Anholt { 467a783a09eSEric Anholt int ret; 468a783a09eSEric Anholt 469a783a09eSEric Anholt ret = drm_sched_job_init(&job->base, &v3d_priv->sched_entity[queue], 470a783a09eSEric Anholt v3d_priv); 471a783a09eSEric Anholt if (ret) 472a783a09eSEric Anholt return ret; 473a783a09eSEric Anholt 474a783a09eSEric Anholt job->done_fence = dma_fence_get(&job->base.s_fence->finished); 475a783a09eSEric Anholt 476a783a09eSEric Anholt /* put by scheduler job completion */ 477a783a09eSEric Anholt kref_get(&job->refcount); 478a783a09eSEric Anholt 479a783a09eSEric Anholt drm_sched_entity_push_job(&job->base, &v3d_priv->sched_entity[queue]); 480a783a09eSEric Anholt 481a783a09eSEric Anholt return 0; 482a783a09eSEric Anholt } 483a783a09eSEric Anholt 484a783a09eSEric Anholt static void 485a783a09eSEric Anholt v3d_attach_fences_and_unlock_reservation(struct drm_file *file_priv, 486a783a09eSEric Anholt struct v3d_job *job, 487a783a09eSEric Anholt struct ww_acquire_ctx *acquire_ctx, 488d223f98fSEric Anholt u32 out_sync, 489d223f98fSEric Anholt struct dma_fence *done_fence) 490a783a09eSEric Anholt { 491a783a09eSEric Anholt struct drm_syncobj *sync_out; 492a783a09eSEric Anholt int i; 493a783a09eSEric Anholt 494a783a09eSEric Anholt for (i = 0; i < job->bo_count; i++) { 495a783a09eSEric Anholt /* XXX: Use shared fences for read-only objects. */ 496a783a09eSEric Anholt reservation_object_add_excl_fence(job->bo[i]->resv, 497a783a09eSEric Anholt job->done_fence); 498a783a09eSEric Anholt } 499a783a09eSEric Anholt 500a783a09eSEric Anholt drm_gem_unlock_reservations(job->bo, job->bo_count, acquire_ctx); 501a783a09eSEric Anholt 502a783a09eSEric Anholt /* Update the return sync object for the job */ 503a783a09eSEric Anholt sync_out = drm_syncobj_find(file_priv, out_sync); 504a783a09eSEric Anholt if (sync_out) { 505d223f98fSEric Anholt drm_syncobj_replace_fence(sync_out, done_fence); 506a783a09eSEric Anholt drm_syncobj_put(sync_out); 507a783a09eSEric Anholt } 508a783a09eSEric Anholt } 509a783a09eSEric Anholt 51057692c94SEric Anholt /** 51157692c94SEric Anholt * v3d_submit_cl_ioctl() - Submits a job (frame) to the V3D. 51257692c94SEric Anholt * @dev: DRM device 51357692c94SEric Anholt * @data: ioctl argument 51457692c94SEric Anholt * @file_priv: DRM file for this fd 51557692c94SEric Anholt * 51657692c94SEric Anholt * This is the main entrypoint for userspace to submit a 3D frame to 51757692c94SEric Anholt * the GPU. Userspace provides the binner command list (if 51857692c94SEric Anholt * applicable), and the kernel sets up the render command list to draw 51957692c94SEric Anholt * to the framebuffer described in the ioctl, using the command lists 52057692c94SEric Anholt * that the 3D engine's binner will produce. 52157692c94SEric Anholt */ 52257692c94SEric Anholt int 52357692c94SEric Anholt v3d_submit_cl_ioctl(struct drm_device *dev, void *data, 52457692c94SEric Anholt struct drm_file *file_priv) 52557692c94SEric Anholt { 52657692c94SEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 52757692c94SEric Anholt struct v3d_file_priv *v3d_priv = file_priv->driver_priv; 52857692c94SEric Anholt struct drm_v3d_submit_cl *args = data; 529a783a09eSEric Anholt struct v3d_bin_job *bin = NULL; 530a783a09eSEric Anholt struct v3d_render_job *render; 53157692c94SEric Anholt struct ww_acquire_ctx acquire_ctx; 53257692c94SEric Anholt int ret = 0; 53357692c94SEric Anholt 53455a9b748SEric Anholt trace_v3d_submit_cl_ioctl(&v3d->drm, args->rcl_start, args->rcl_end); 53555a9b748SEric Anholt 53657692c94SEric Anholt if (args->pad != 0) { 53757692c94SEric Anholt DRM_INFO("pad must be zero: %d\n", args->pad); 53857692c94SEric Anholt return -EINVAL; 53957692c94SEric Anholt } 54057692c94SEric Anholt 541a783a09eSEric Anholt render = kcalloc(1, sizeof(*render), GFP_KERNEL); 542a783a09eSEric Anholt if (!render) 54357692c94SEric Anholt return -ENOMEM; 54457692c94SEric Anholt 545a783a09eSEric Anholt render->start = args->rcl_start; 546a783a09eSEric Anholt render->end = args->rcl_end; 547a783a09eSEric Anholt INIT_LIST_HEAD(&render->unref_list); 548a783a09eSEric Anholt 549a783a09eSEric Anholt ret = v3d_job_init(v3d, file_priv, &render->base, 550a783a09eSEric Anholt v3d_render_job_free, args->in_sync_rcl); 551a783a09eSEric Anholt if (ret) { 552a783a09eSEric Anholt kfree(render); 55357692c94SEric Anholt return ret; 55457692c94SEric Anholt } 55557692c94SEric Anholt 556a783a09eSEric Anholt if (args->bcl_start != args->bcl_end) { 557a783a09eSEric Anholt bin = kcalloc(1, sizeof(*bin), GFP_KERNEL); 558a783a09eSEric Anholt if (!bin) 559a783a09eSEric Anholt return -ENOMEM; 56057692c94SEric Anholt 561a783a09eSEric Anholt ret = v3d_job_init(v3d, file_priv, &bin->base, 562a783a09eSEric Anholt v3d_job_free, args->in_sync_bcl); 563a783a09eSEric Anholt if (ret) { 564a783a09eSEric Anholt v3d_job_put(&render->base); 565a783a09eSEric Anholt return ret; 566a783a09eSEric Anholt } 56757692c94SEric Anholt 568a783a09eSEric Anholt bin->start = args->bcl_start; 569a783a09eSEric Anholt bin->end = args->bcl_end; 570a783a09eSEric Anholt bin->qma = args->qma; 571a783a09eSEric Anholt bin->qms = args->qms; 572a783a09eSEric Anholt bin->qts = args->qts; 573a783a09eSEric Anholt bin->render = render; 574a783a09eSEric Anholt } 57557692c94SEric Anholt 576a783a09eSEric Anholt ret = v3d_lookup_bos(dev, file_priv, &render->base, 577a783a09eSEric Anholt args->bo_handles, args->bo_handle_count); 57857692c94SEric Anholt if (ret) 57957692c94SEric Anholt goto fail; 58057692c94SEric Anholt 581dffa9b7aSEric Anholt ret = v3d_lock_bo_reservations(&render->base, &acquire_ctx); 58257692c94SEric Anholt if (ret) 58357692c94SEric Anholt goto fail; 58457692c94SEric Anholt 5857122b68bSEric Anholt mutex_lock(&v3d->sched_lock); 586a783a09eSEric Anholt if (bin) { 587a783a09eSEric Anholt ret = v3d_push_job(v3d_priv, &bin->base, V3D_BIN); 58857692c94SEric Anholt if (ret) 58957692c94SEric Anholt goto fail_unreserve; 59057692c94SEric Anholt 591dffa9b7aSEric Anholt ret = drm_gem_fence_array_add(&render->base.deps, 592dffa9b7aSEric Anholt dma_fence_get(bin->base.done_fence)); 593dffa9b7aSEric Anholt if (ret) 594dffa9b7aSEric Anholt goto fail_unreserve; 59557692c94SEric Anholt } 59657692c94SEric Anholt 597a783a09eSEric Anholt ret = v3d_push_job(v3d_priv, &render->base, V3D_RENDER); 59857692c94SEric Anholt if (ret) 59957692c94SEric Anholt goto fail_unreserve; 6007122b68bSEric Anholt mutex_unlock(&v3d->sched_lock); 60157692c94SEric Anholt 602a783a09eSEric Anholt v3d_attach_fences_and_unlock_reservation(file_priv, 603d223f98fSEric Anholt &render->base, 604d223f98fSEric Anholt &acquire_ctx, 605d223f98fSEric Anholt args->out_sync, 606d223f98fSEric Anholt render->base.done_fence); 60757692c94SEric Anholt 608a783a09eSEric Anholt if (bin) 609a783a09eSEric Anholt v3d_job_put(&bin->base); 610a783a09eSEric Anholt v3d_job_put(&render->base); 61157692c94SEric Anholt 61257692c94SEric Anholt return 0; 61357692c94SEric Anholt 61457692c94SEric Anholt fail_unreserve: 6157122b68bSEric Anholt mutex_unlock(&v3d->sched_lock); 616a783a09eSEric Anholt drm_gem_unlock_reservations(render->base.bo, 617a783a09eSEric Anholt render->base.bo_count, &acquire_ctx); 61857692c94SEric Anholt fail: 619a783a09eSEric Anholt if (bin) 620a783a09eSEric Anholt v3d_job_put(&bin->base); 621a783a09eSEric Anholt v3d_job_put(&render->base); 62257692c94SEric Anholt 62357692c94SEric Anholt return ret; 62457692c94SEric Anholt } 62557692c94SEric Anholt 6261584f16cSEric Anholt /** 6271584f16cSEric Anholt * v3d_submit_tfu_ioctl() - Submits a TFU (texture formatting) job to the V3D. 6281584f16cSEric Anholt * @dev: DRM device 6291584f16cSEric Anholt * @data: ioctl argument 6301584f16cSEric Anholt * @file_priv: DRM file for this fd 6311584f16cSEric Anholt * 6321584f16cSEric Anholt * Userspace provides the register setup for the TFU, which we don't 6331584f16cSEric Anholt * need to validate since the TFU is behind the MMU. 6341584f16cSEric Anholt */ 6351584f16cSEric Anholt int 6361584f16cSEric Anholt v3d_submit_tfu_ioctl(struct drm_device *dev, void *data, 6371584f16cSEric Anholt struct drm_file *file_priv) 6381584f16cSEric Anholt { 6391584f16cSEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 6401584f16cSEric Anholt struct v3d_file_priv *v3d_priv = file_priv->driver_priv; 6411584f16cSEric Anholt struct drm_v3d_submit_tfu *args = data; 6421584f16cSEric Anholt struct v3d_tfu_job *job; 6431584f16cSEric Anholt struct ww_acquire_ctx acquire_ctx; 6441584f16cSEric Anholt int ret = 0; 6451584f16cSEric Anholt 64655a9b748SEric Anholt trace_v3d_submit_tfu_ioctl(&v3d->drm, args->iia); 64755a9b748SEric Anholt 6481584f16cSEric Anholt job = kcalloc(1, sizeof(*job), GFP_KERNEL); 6491584f16cSEric Anholt if (!job) 6501584f16cSEric Anholt return -ENOMEM; 6511584f16cSEric Anholt 652a783a09eSEric Anholt ret = v3d_job_init(v3d, file_priv, &job->base, 653a783a09eSEric Anholt v3d_job_free, args->in_sync); 654a783a09eSEric Anholt if (ret) { 6551584f16cSEric Anholt kfree(job); 6561584f16cSEric Anholt return ret; 6571584f16cSEric Anholt } 6581584f16cSEric Anholt 659a783a09eSEric Anholt job->base.bo = kcalloc(ARRAY_SIZE(args->bo_handles), 660a783a09eSEric Anholt sizeof(*job->base.bo), GFP_KERNEL); 661a783a09eSEric Anholt if (!job->base.bo) { 662a783a09eSEric Anholt v3d_job_put(&job->base); 663a783a09eSEric Anholt return -ENOMEM; 664a783a09eSEric Anholt } 6651584f16cSEric Anholt 6661584f16cSEric Anholt job->args = *args; 6671584f16cSEric Anholt 6681584f16cSEric Anholt spin_lock(&file_priv->table_lock); 669a783a09eSEric Anholt for (job->base.bo_count = 0; 670a783a09eSEric Anholt job->base.bo_count < ARRAY_SIZE(args->bo_handles); 671a783a09eSEric Anholt job->base.bo_count++) { 6721584f16cSEric Anholt struct drm_gem_object *bo; 6731584f16cSEric Anholt 674a783a09eSEric Anholt if (!args->bo_handles[job->base.bo_count]) 6751584f16cSEric Anholt break; 6761584f16cSEric Anholt 6771584f16cSEric Anholt bo = idr_find(&file_priv->object_idr, 678a783a09eSEric Anholt args->bo_handles[job->base.bo_count]); 6791584f16cSEric Anholt if (!bo) { 6801584f16cSEric Anholt DRM_DEBUG("Failed to look up GEM BO %d: %d\n", 681a783a09eSEric Anholt job->base.bo_count, 682a783a09eSEric Anholt args->bo_handles[job->base.bo_count]); 6831584f16cSEric Anholt ret = -ENOENT; 6841584f16cSEric Anholt spin_unlock(&file_priv->table_lock); 6851584f16cSEric Anholt goto fail; 6861584f16cSEric Anholt } 6871584f16cSEric Anholt drm_gem_object_get(bo); 688a783a09eSEric Anholt job->base.bo[job->base.bo_count] = bo; 6891584f16cSEric Anholt } 6901584f16cSEric Anholt spin_unlock(&file_priv->table_lock); 6911584f16cSEric Anholt 692dffa9b7aSEric Anholt ret = v3d_lock_bo_reservations(&job->base, &acquire_ctx); 6931584f16cSEric Anholt if (ret) 6941584f16cSEric Anholt goto fail; 6951584f16cSEric Anholt 6961584f16cSEric Anholt mutex_lock(&v3d->sched_lock); 697a783a09eSEric Anholt ret = v3d_push_job(v3d_priv, &job->base, V3D_TFU); 6981584f16cSEric Anholt if (ret) 6991584f16cSEric Anholt goto fail_unreserve; 7001584f16cSEric Anholt mutex_unlock(&v3d->sched_lock); 7011584f16cSEric Anholt 702a783a09eSEric Anholt v3d_attach_fences_and_unlock_reservation(file_priv, 703a783a09eSEric Anholt &job->base, &acquire_ctx, 704d223f98fSEric Anholt args->out_sync, 705d223f98fSEric Anholt job->base.done_fence); 7061584f16cSEric Anholt 707a783a09eSEric Anholt v3d_job_put(&job->base); 7081584f16cSEric Anholt 7091584f16cSEric Anholt return 0; 7101584f16cSEric Anholt 7111584f16cSEric Anholt fail_unreserve: 7121584f16cSEric Anholt mutex_unlock(&v3d->sched_lock); 713a783a09eSEric Anholt drm_gem_unlock_reservations(job->base.bo, job->base.bo_count, 714a783a09eSEric Anholt &acquire_ctx); 7151584f16cSEric Anholt fail: 716a783a09eSEric Anholt v3d_job_put(&job->base); 7171584f16cSEric Anholt 7181584f16cSEric Anholt return ret; 7191584f16cSEric Anholt } 7201584f16cSEric Anholt 721d223f98fSEric Anholt /** 722d223f98fSEric Anholt * v3d_submit_csd_ioctl() - Submits a CSD (texture formatting) job to the V3D. 723d223f98fSEric Anholt * @dev: DRM device 724d223f98fSEric Anholt * @data: ioctl argument 725d223f98fSEric Anholt * @file_priv: DRM file for this fd 726d223f98fSEric Anholt * 727d223f98fSEric Anholt * Userspace provides the register setup for the CSD, which we don't 728d223f98fSEric Anholt * need to validate since the CSD is behind the MMU. 729d223f98fSEric Anholt */ 730d223f98fSEric Anholt int 731d223f98fSEric Anholt v3d_submit_csd_ioctl(struct drm_device *dev, void *data, 732d223f98fSEric Anholt struct drm_file *file_priv) 733d223f98fSEric Anholt { 734d223f98fSEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 735d223f98fSEric Anholt struct v3d_file_priv *v3d_priv = file_priv->driver_priv; 736d223f98fSEric Anholt struct drm_v3d_submit_csd *args = data; 737d223f98fSEric Anholt struct v3d_csd_job *job; 738d223f98fSEric Anholt struct v3d_job *clean_job; 739d223f98fSEric Anholt struct ww_acquire_ctx acquire_ctx; 740d223f98fSEric Anholt int ret; 741d223f98fSEric Anholt 742d223f98fSEric Anholt trace_v3d_submit_csd_ioctl(&v3d->drm, args->cfg[5], args->cfg[6]); 743d223f98fSEric Anholt 744d223f98fSEric Anholt if (!v3d_has_csd(v3d)) { 745d223f98fSEric Anholt DRM_DEBUG("Attempting CSD submit on non-CSD hardware\n"); 746d223f98fSEric Anholt return -EINVAL; 747d223f98fSEric Anholt } 748d223f98fSEric Anholt 749d223f98fSEric Anholt job = kcalloc(1, sizeof(*job), GFP_KERNEL); 750d223f98fSEric Anholt if (!job) 751d223f98fSEric Anholt return -ENOMEM; 752d223f98fSEric Anholt 753d223f98fSEric Anholt ret = v3d_job_init(v3d, file_priv, &job->base, 754d223f98fSEric Anholt v3d_job_free, args->in_sync); 755d223f98fSEric Anholt if (ret) { 756d223f98fSEric Anholt kfree(job); 757d223f98fSEric Anholt return ret; 758d223f98fSEric Anholt } 759d223f98fSEric Anholt 760d223f98fSEric Anholt clean_job = kcalloc(1, sizeof(*clean_job), GFP_KERNEL); 761d223f98fSEric Anholt if (!clean_job) { 762d223f98fSEric Anholt v3d_job_put(&job->base); 763d223f98fSEric Anholt kfree(job); 764d223f98fSEric Anholt return -ENOMEM; 765d223f98fSEric Anholt } 766d223f98fSEric Anholt 767d223f98fSEric Anholt ret = v3d_job_init(v3d, file_priv, clean_job, v3d_job_free, 0); 768d223f98fSEric Anholt if (ret) { 769d223f98fSEric Anholt v3d_job_put(&job->base); 770d223f98fSEric Anholt kfree(clean_job); 771d223f98fSEric Anholt return ret; 772d223f98fSEric Anholt } 773d223f98fSEric Anholt 774d223f98fSEric Anholt job->args = *args; 775d223f98fSEric Anholt 776d223f98fSEric Anholt ret = v3d_lookup_bos(dev, file_priv, clean_job, 777d223f98fSEric Anholt args->bo_handles, args->bo_handle_count); 778d223f98fSEric Anholt if (ret) 779d223f98fSEric Anholt goto fail; 780d223f98fSEric Anholt 781dffa9b7aSEric Anholt ret = v3d_lock_bo_reservations(clean_job, &acquire_ctx); 782d223f98fSEric Anholt if (ret) 783d223f98fSEric Anholt goto fail; 784d223f98fSEric Anholt 785d223f98fSEric Anholt mutex_lock(&v3d->sched_lock); 786d223f98fSEric Anholt ret = v3d_push_job(v3d_priv, &job->base, V3D_CSD); 787d223f98fSEric Anholt if (ret) 788d223f98fSEric Anholt goto fail_unreserve; 789d223f98fSEric Anholt 790dffa9b7aSEric Anholt ret = drm_gem_fence_array_add(&clean_job->deps, 791dffa9b7aSEric Anholt dma_fence_get(job->base.done_fence)); 792dffa9b7aSEric Anholt if (ret) 793dffa9b7aSEric Anholt goto fail_unreserve; 794dffa9b7aSEric Anholt 795d223f98fSEric Anholt ret = v3d_push_job(v3d_priv, clean_job, V3D_CACHE_CLEAN); 796d223f98fSEric Anholt if (ret) 797d223f98fSEric Anholt goto fail_unreserve; 798d223f98fSEric Anholt mutex_unlock(&v3d->sched_lock); 799d223f98fSEric Anholt 800d223f98fSEric Anholt v3d_attach_fences_and_unlock_reservation(file_priv, 801d223f98fSEric Anholt clean_job, 802d223f98fSEric Anholt &acquire_ctx, 803d223f98fSEric Anholt args->out_sync, 804d223f98fSEric Anholt clean_job->done_fence); 805d223f98fSEric Anholt 806d223f98fSEric Anholt v3d_job_put(&job->base); 807d223f98fSEric Anholt v3d_job_put(clean_job); 808d223f98fSEric Anholt 809d223f98fSEric Anholt return 0; 810d223f98fSEric Anholt 811d223f98fSEric Anholt fail_unreserve: 812d223f98fSEric Anholt mutex_unlock(&v3d->sched_lock); 813d223f98fSEric Anholt drm_gem_unlock_reservations(clean_job->bo, clean_job->bo_count, 814d223f98fSEric Anholt &acquire_ctx); 815d223f98fSEric Anholt fail: 816d223f98fSEric Anholt v3d_job_put(&job->base); 817d223f98fSEric Anholt v3d_job_put(clean_job); 818d223f98fSEric Anholt 819d223f98fSEric Anholt return ret; 820d223f98fSEric Anholt } 821d223f98fSEric Anholt 82257692c94SEric Anholt int 82357692c94SEric Anholt v3d_gem_init(struct drm_device *dev) 82457692c94SEric Anholt { 82557692c94SEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 82657692c94SEric Anholt u32 pt_size = 4096 * 1024; 82757692c94SEric Anholt int ret, i; 82857692c94SEric Anholt 82957692c94SEric Anholt for (i = 0; i < V3D_MAX_QUEUES; i++) 83057692c94SEric Anholt v3d->queue[i].fence_context = dma_fence_context_alloc(1); 83157692c94SEric Anholt 83257692c94SEric Anholt spin_lock_init(&v3d->mm_lock); 83357692c94SEric Anholt spin_lock_init(&v3d->job_lock); 83457692c94SEric Anholt mutex_init(&v3d->bo_lock); 83557692c94SEric Anholt mutex_init(&v3d->reset_lock); 8367122b68bSEric Anholt mutex_init(&v3d->sched_lock); 837d223f98fSEric Anholt mutex_init(&v3d->cache_clean_lock); 83857692c94SEric Anholt 83957692c94SEric Anholt /* Note: We don't allocate address 0. Various bits of HW 84057692c94SEric Anholt * treat 0 as special, such as the occlusion query counters 84157692c94SEric Anholt * where 0 means "disabled". 84257692c94SEric Anholt */ 84357692c94SEric Anholt drm_mm_init(&v3d->mm, 1, pt_size / sizeof(u32) - 1); 84457692c94SEric Anholt 84557692c94SEric Anholt v3d->pt = dma_alloc_wc(v3d->dev, pt_size, 84657692c94SEric Anholt &v3d->pt_paddr, 84757692c94SEric Anholt GFP_KERNEL | __GFP_NOWARN | __GFP_ZERO); 84857692c94SEric Anholt if (!v3d->pt) { 84957692c94SEric Anholt drm_mm_takedown(&v3d->mm); 85057692c94SEric Anholt dev_err(v3d->dev, 85157692c94SEric Anholt "Failed to allocate page tables. " 85257692c94SEric Anholt "Please ensure you have CMA enabled.\n"); 85357692c94SEric Anholt return -ENOMEM; 85457692c94SEric Anholt } 85557692c94SEric Anholt 85657692c94SEric Anholt v3d_init_hw_state(v3d); 85757692c94SEric Anholt v3d_mmu_set_page_table(v3d); 85857692c94SEric Anholt 85957692c94SEric Anholt ret = v3d_sched_init(v3d); 86057692c94SEric Anholt if (ret) { 86157692c94SEric Anholt drm_mm_takedown(&v3d->mm); 86257692c94SEric Anholt dma_free_coherent(v3d->dev, 4096 * 1024, (void *)v3d->pt, 86357692c94SEric Anholt v3d->pt_paddr); 86457692c94SEric Anholt } 86557692c94SEric Anholt 86657692c94SEric Anholt return 0; 86757692c94SEric Anholt } 86857692c94SEric Anholt 86957692c94SEric Anholt void 87057692c94SEric Anholt v3d_gem_destroy(struct drm_device *dev) 87157692c94SEric Anholt { 87257692c94SEric Anholt struct v3d_dev *v3d = to_v3d_dev(dev); 87357692c94SEric Anholt 87457692c94SEric Anholt v3d_sched_fini(v3d); 87557692c94SEric Anholt 876a783a09eSEric Anholt /* Waiting for jobs to finish would need to be done before 87757692c94SEric Anholt * unregistering V3D. 87857692c94SEric Anholt */ 87914d1d190SEric Anholt WARN_ON(v3d->bin_job); 88014d1d190SEric Anholt WARN_ON(v3d->render_job); 88157692c94SEric Anholt 88257692c94SEric Anholt drm_mm_takedown(&v3d->mm); 88357692c94SEric Anholt 88457692c94SEric Anholt dma_free_coherent(v3d->dev, 4096 * 1024, (void *)v3d->pt, v3d->pt_paddr); 88557692c94SEric Anholt } 886