112eb90f1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 25320918bSDave Airlie /* 35320918bSDave Airlie * Copyright (C) 2012 Red Hat 45320918bSDave Airlie * 55320918bSDave Airlie * based in parts on udlfb.c: 65320918bSDave Airlie * Copyright (C) 2009 Roberto De Ioris <roberto@unbit.it> 75320918bSDave Airlie * Copyright (C) 2009 Jaya Kumar <jayakumar.lkml@gmail.com> 85320918bSDave Airlie * Copyright (C) 2009 Bernie Thompson <bernie@plugable.com> 95320918bSDave Airlie 105320918bSDave Airlie */ 115320918bSDave Airlie 12760285e7SDavid Howells #include <drm/drm_crtc_helper.h> 13a9dcf380SSam Ravnborg #include <drm/drm_modeset_helper_vtables.h> 14a9dcf380SSam Ravnborg #include <drm/drm_vblank.h> 15a9dcf380SSam Ravnborg 165320918bSDave Airlie #include "udl_drv.h" 175320918bSDave Airlie 185320918bSDave Airlie /* 195320918bSDave Airlie * All DisplayLink bulk operations start with 0xAF, followed by specific code 205320918bSDave Airlie * All operations are written to buffers which then later get sent to device 215320918bSDave Airlie */ 225320918bSDave Airlie static char *udl_set_register(char *buf, u8 reg, u8 val) 235320918bSDave Airlie { 245320918bSDave Airlie *buf++ = 0xAF; 255320918bSDave Airlie *buf++ = 0x20; 265320918bSDave Airlie *buf++ = reg; 275320918bSDave Airlie *buf++ = val; 285320918bSDave Airlie return buf; 295320918bSDave Airlie } 305320918bSDave Airlie 315320918bSDave Airlie static char *udl_vidreg_lock(char *buf) 325320918bSDave Airlie { 335320918bSDave Airlie return udl_set_register(buf, 0xFF, 0x00); 345320918bSDave Airlie } 355320918bSDave Airlie 365320918bSDave Airlie static char *udl_vidreg_unlock(char *buf) 375320918bSDave Airlie { 385320918bSDave Airlie return udl_set_register(buf, 0xFF, 0xFF); 395320918bSDave Airlie } 405320918bSDave Airlie 415320918bSDave Airlie /* 425320918bSDave Airlie * On/Off for driving the DisplayLink framebuffer to the display 435320918bSDave Airlie * 0x00 H and V sync on 445320918bSDave Airlie * 0x01 H and V sync off (screen blank but powered) 455320918bSDave Airlie * 0x07 DPMS powerdown (requires modeset to come back) 465320918bSDave Airlie */ 475bd42f69SDave Airlie static char *udl_set_blank(char *buf, int dpms_mode) 485320918bSDave Airlie { 495bd42f69SDave Airlie u8 reg; 505bd42f69SDave Airlie switch (dpms_mode) { 515bd42f69SDave Airlie case DRM_MODE_DPMS_OFF: 525bd42f69SDave Airlie reg = 0x07; 535bd42f69SDave Airlie break; 545bd42f69SDave Airlie case DRM_MODE_DPMS_STANDBY: 555bd42f69SDave Airlie reg = 0x05; 565bd42f69SDave Airlie break; 575bd42f69SDave Airlie case DRM_MODE_DPMS_SUSPEND: 585bd42f69SDave Airlie reg = 0x01; 595bd42f69SDave Airlie break; 605bd42f69SDave Airlie case DRM_MODE_DPMS_ON: 615bd42f69SDave Airlie reg = 0x00; 625bd42f69SDave Airlie break; 635bd42f69SDave Airlie } 645bd42f69SDave Airlie 655bd42f69SDave Airlie return udl_set_register(buf, 0x1f, reg); 665320918bSDave Airlie } 675320918bSDave Airlie 685320918bSDave Airlie static char *udl_set_color_depth(char *buf, u8 selection) 695320918bSDave Airlie { 705320918bSDave Airlie return udl_set_register(buf, 0x00, selection); 715320918bSDave Airlie } 725320918bSDave Airlie 735320918bSDave Airlie static char *udl_set_base16bpp(char *wrptr, u32 base) 745320918bSDave Airlie { 755320918bSDave Airlie /* the base pointer is 16 bits wide, 0x20 is hi byte. */ 765320918bSDave Airlie wrptr = udl_set_register(wrptr, 0x20, base >> 16); 775320918bSDave Airlie wrptr = udl_set_register(wrptr, 0x21, base >> 8); 785320918bSDave Airlie return udl_set_register(wrptr, 0x22, base); 795320918bSDave Airlie } 805320918bSDave Airlie 815320918bSDave Airlie /* 825320918bSDave Airlie * DisplayLink HW has separate 16bpp and 8bpp framebuffers. 835320918bSDave Airlie * In 24bpp modes, the low 323 RGB bits go in the 8bpp framebuffer 845320918bSDave Airlie */ 855320918bSDave Airlie static char *udl_set_base8bpp(char *wrptr, u32 base) 865320918bSDave Airlie { 875320918bSDave Airlie wrptr = udl_set_register(wrptr, 0x26, base >> 16); 885320918bSDave Airlie wrptr = udl_set_register(wrptr, 0x27, base >> 8); 895320918bSDave Airlie return udl_set_register(wrptr, 0x28, base); 905320918bSDave Airlie } 915320918bSDave Airlie 925320918bSDave Airlie static char *udl_set_register_16(char *wrptr, u8 reg, u16 value) 935320918bSDave Airlie { 945320918bSDave Airlie wrptr = udl_set_register(wrptr, reg, value >> 8); 955320918bSDave Airlie return udl_set_register(wrptr, reg+1, value); 965320918bSDave Airlie } 975320918bSDave Airlie 985320918bSDave Airlie /* 995320918bSDave Airlie * This is kind of weird because the controller takes some 1005320918bSDave Airlie * register values in a different byte order than other registers. 1015320918bSDave Airlie */ 1025320918bSDave Airlie static char *udl_set_register_16be(char *wrptr, u8 reg, u16 value) 1035320918bSDave Airlie { 1045320918bSDave Airlie wrptr = udl_set_register(wrptr, reg, value); 1055320918bSDave Airlie return udl_set_register(wrptr, reg+1, value >> 8); 1065320918bSDave Airlie } 1075320918bSDave Airlie 1085320918bSDave Airlie /* 1095320918bSDave Airlie * LFSR is linear feedback shift register. The reason we have this is 1105320918bSDave Airlie * because the display controller needs to minimize the clock depth of 1115320918bSDave Airlie * various counters used in the display path. So this code reverses the 1125320918bSDave Airlie * provided value into the lfsr16 value by counting backwards to get 1135320918bSDave Airlie * the value that needs to be set in the hardware comparator to get the 1145320918bSDave Airlie * same actual count. This makes sense once you read above a couple of 1155320918bSDave Airlie * times and think about it from a hardware perspective. 1165320918bSDave Airlie */ 1175320918bSDave Airlie static u16 udl_lfsr16(u16 actual_count) 1185320918bSDave Airlie { 1195320918bSDave Airlie u32 lv = 0xFFFF; /* This is the lfsr value that the hw starts with */ 1205320918bSDave Airlie 1215320918bSDave Airlie while (actual_count--) { 1225320918bSDave Airlie lv = ((lv << 1) | 1235320918bSDave Airlie (((lv >> 15) ^ (lv >> 4) ^ (lv >> 2) ^ (lv >> 1)) & 1)) 1245320918bSDave Airlie & 0xFFFF; 1255320918bSDave Airlie } 1265320918bSDave Airlie 1275320918bSDave Airlie return (u16) lv; 1285320918bSDave Airlie } 1295320918bSDave Airlie 1305320918bSDave Airlie /* 1315320918bSDave Airlie * This does LFSR conversion on the value that is to be written. 1325320918bSDave Airlie * See LFSR explanation above for more detail. 1335320918bSDave Airlie */ 1345320918bSDave Airlie static char *udl_set_register_lfsr16(char *wrptr, u8 reg, u16 value) 1355320918bSDave Airlie { 1365320918bSDave Airlie return udl_set_register_16(wrptr, reg, udl_lfsr16(value)); 1375320918bSDave Airlie } 1385320918bSDave Airlie 1395320918bSDave Airlie /* 1405320918bSDave Airlie * This takes a standard fbdev screeninfo struct and all of its monitor mode 1415320918bSDave Airlie * details and converts them into the DisplayLink equivalent register commands. 1425320918bSDave Airlie ERR(vreg(dev, 0x00, (color_depth == 16) ? 0 : 1)); 1435320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x01, xDisplayStart)); 1445320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x03, xDisplayEnd)); 1455320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x05, yDisplayStart)); 1465320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x07, yDisplayEnd)); 1475320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x09, xEndCount)); 1485320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x0B, hSyncStart)); 1495320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x0D, hSyncEnd)); 1505320918bSDave Airlie ERR(vreg_big_endian(dev, 0x0F, hPixels)); 1515320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x11, yEndCount)); 1525320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x13, vSyncStart)); 1535320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x15, vSyncEnd)); 1545320918bSDave Airlie ERR(vreg_big_endian(dev, 0x17, vPixels)); 1555320918bSDave Airlie ERR(vreg_little_endian(dev, 0x1B, pixelClock5KHz)); 1565320918bSDave Airlie 1575320918bSDave Airlie ERR(vreg(dev, 0x1F, 0)); 1585320918bSDave Airlie 1595320918bSDave Airlie ERR(vbuf(dev, WRITE_VIDREG_UNLOCK, DSIZEOF(WRITE_VIDREG_UNLOCK))); 1605320918bSDave Airlie */ 1615320918bSDave Airlie static char *udl_set_vid_cmds(char *wrptr, struct drm_display_mode *mode) 1625320918bSDave Airlie { 1635320918bSDave Airlie u16 xds, yds; 1645320918bSDave Airlie u16 xde, yde; 1655320918bSDave Airlie u16 yec; 1665320918bSDave Airlie 1675320918bSDave Airlie /* x display start */ 1685320918bSDave Airlie xds = mode->crtc_htotal - mode->crtc_hsync_start; 1695320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x01, xds); 1705320918bSDave Airlie /* x display end */ 1715320918bSDave Airlie xde = xds + mode->crtc_hdisplay; 1725320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x03, xde); 1735320918bSDave Airlie 1745320918bSDave Airlie /* y display start */ 1755320918bSDave Airlie yds = mode->crtc_vtotal - mode->crtc_vsync_start; 1765320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x05, yds); 1775320918bSDave Airlie /* y display end */ 1785320918bSDave Airlie yde = yds + mode->crtc_vdisplay; 1795320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x07, yde); 1805320918bSDave Airlie 1815320918bSDave Airlie /* x end count is active + blanking - 1 */ 1825320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x09, 1835320918bSDave Airlie mode->crtc_htotal - 1); 1845320918bSDave Airlie 1855320918bSDave Airlie /* libdlo hardcodes hsync start to 1 */ 1865320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x0B, 1); 1875320918bSDave Airlie 1885320918bSDave Airlie /* hsync end is width of sync pulse + 1 */ 1895320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x0D, 1905320918bSDave Airlie mode->crtc_hsync_end - mode->crtc_hsync_start + 1); 1915320918bSDave Airlie 1925320918bSDave Airlie /* hpixels is active pixels */ 1935320918bSDave Airlie wrptr = udl_set_register_16(wrptr, 0x0F, mode->hdisplay); 1945320918bSDave Airlie 1955320918bSDave Airlie /* yendcount is vertical active + vertical blanking */ 1965320918bSDave Airlie yec = mode->crtc_vtotal; 1975320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x11, yec); 1985320918bSDave Airlie 1995320918bSDave Airlie /* libdlo hardcodes vsync start to 0 */ 2005320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x13, 0); 2015320918bSDave Airlie 2025320918bSDave Airlie /* vsync end is width of vsync pulse */ 2035320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x15, mode->crtc_vsync_end - mode->crtc_vsync_start); 2045320918bSDave Airlie 2055320918bSDave Airlie /* vpixels is active pixels */ 2065320918bSDave Airlie wrptr = udl_set_register_16(wrptr, 0x17, mode->crtc_vdisplay); 2075320918bSDave Airlie 2085320918bSDave Airlie wrptr = udl_set_register_16be(wrptr, 0x1B, 2095320918bSDave Airlie mode->clock / 5); 2105320918bSDave Airlie 2115320918bSDave Airlie return wrptr; 2125320918bSDave Airlie } 2135320918bSDave Airlie 2145bd42f69SDave Airlie static char *udl_dummy_render(char *wrptr) 2155bd42f69SDave Airlie { 2165bd42f69SDave Airlie *wrptr++ = 0xAF; 2175bd42f69SDave Airlie *wrptr++ = 0x6A; /* copy */ 2185bd42f69SDave Airlie *wrptr++ = 0x00; /* from addr */ 2195bd42f69SDave Airlie *wrptr++ = 0x00; 2205bd42f69SDave Airlie *wrptr++ = 0x00; 2215bd42f69SDave Airlie *wrptr++ = 0x01; /* one pixel */ 2225bd42f69SDave Airlie *wrptr++ = 0x00; /* to address */ 2235bd42f69SDave Airlie *wrptr++ = 0x00; 2245bd42f69SDave Airlie *wrptr++ = 0x00; 2255bd42f69SDave Airlie return wrptr; 2265bd42f69SDave Airlie } 2275bd42f69SDave Airlie 2285320918bSDave Airlie static int udl_crtc_write_mode_to_hw(struct drm_crtc *crtc) 2295320918bSDave Airlie { 2305320918bSDave Airlie struct drm_device *dev = crtc->dev; 2315320918bSDave Airlie struct udl_device *udl = dev->dev_private; 2325320918bSDave Airlie struct urb *urb; 2335320918bSDave Airlie char *buf; 2345320918bSDave Airlie int retval; 2355320918bSDave Airlie 2365320918bSDave Airlie urb = udl_get_urb(dev); 2375320918bSDave Airlie if (!urb) 2385320918bSDave Airlie return -ENOMEM; 2395320918bSDave Airlie 2405320918bSDave Airlie buf = (char *)urb->transfer_buffer; 2415320918bSDave Airlie 2425320918bSDave Airlie memcpy(buf, udl->mode_buf, udl->mode_buf_len); 2435320918bSDave Airlie retval = udl_submit_urb(dev, urb, udl->mode_buf_len); 24490991209SMikulas Patocka DRM_DEBUG("write mode info %d\n", udl->mode_buf_len); 2455320918bSDave Airlie return retval; 2465320918bSDave Airlie } 2475320918bSDave Airlie 2485320918bSDave Airlie 2495320918bSDave Airlie static void udl_crtc_dpms(struct drm_crtc *crtc, int mode) 2505320918bSDave Airlie { 2515320918bSDave Airlie struct drm_device *dev = crtc->dev; 2525320918bSDave Airlie struct udl_device *udl = dev->dev_private; 2535320918bSDave Airlie int retval; 2545320918bSDave Airlie 2555320918bSDave Airlie if (mode == DRM_MODE_DPMS_OFF) { 2565320918bSDave Airlie char *buf; 2575320918bSDave Airlie struct urb *urb; 2585320918bSDave Airlie urb = udl_get_urb(dev); 2595320918bSDave Airlie if (!urb) 2605320918bSDave Airlie return; 2615320918bSDave Airlie 2625320918bSDave Airlie buf = (char *)urb->transfer_buffer; 2635320918bSDave Airlie buf = udl_vidreg_lock(buf); 2645bd42f69SDave Airlie buf = udl_set_blank(buf, mode); 2655320918bSDave Airlie buf = udl_vidreg_unlock(buf); 2665320918bSDave Airlie 2675bd42f69SDave Airlie buf = udl_dummy_render(buf); 2685320918bSDave Airlie retval = udl_submit_urb(dev, urb, buf - (char *) 2695320918bSDave Airlie urb->transfer_buffer); 2705320918bSDave Airlie } else { 2715320918bSDave Airlie if (udl->mode_buf_len == 0) { 2725320918bSDave Airlie DRM_ERROR("Trying to enable DPMS with no mode\n"); 2735320918bSDave Airlie return; 2745320918bSDave Airlie } 2755320918bSDave Airlie udl_crtc_write_mode_to_hw(crtc); 2765320918bSDave Airlie } 2775320918bSDave Airlie 2785320918bSDave Airlie } 2795320918bSDave Airlie 2805320918bSDave Airlie #if 0 2815320918bSDave Airlie static int 2825320918bSDave Airlie udl_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb, 2835320918bSDave Airlie int x, int y, enum mode_set_atomic state) 2845320918bSDave Airlie { 2855320918bSDave Airlie return 0; 2865320918bSDave Airlie } 2875320918bSDave Airlie 2885320918bSDave Airlie static int 2895320918bSDave Airlie udl_pipe_set_base(struct drm_crtc *crtc, int x, int y, 2905320918bSDave Airlie struct drm_framebuffer *old_fb) 2915320918bSDave Airlie { 2925320918bSDave Airlie return 0; 2935320918bSDave Airlie } 2945320918bSDave Airlie #endif 2955320918bSDave Airlie 2965320918bSDave Airlie static int udl_crtc_mode_set(struct drm_crtc *crtc, 2975320918bSDave Airlie struct drm_display_mode *mode, 2985320918bSDave Airlie struct drm_display_mode *adjusted_mode, 2995320918bSDave Airlie int x, int y, 3005320918bSDave Airlie struct drm_framebuffer *old_fb) 3015320918bSDave Airlie 3025320918bSDave Airlie { 3035320918bSDave Airlie struct drm_device *dev = crtc->dev; 30483446035SThomas Zimmermann struct drm_framebuffer *fb = crtc->primary->fb; 3055320918bSDave Airlie struct udl_device *udl = dev->dev_private; 3065320918bSDave Airlie char *buf; 3075320918bSDave Airlie char *wrptr; 3085320918bSDave Airlie int color_depth = 0; 3095320918bSDave Airlie 310737ba109SHaixia Shi udl->crtc = crtc; 311737ba109SHaixia Shi 3125320918bSDave Airlie buf = (char *)udl->mode_buf; 3135320918bSDave Airlie 3145320918bSDave Airlie /* for now we just clip 24 -> 16 - if we fix that fix this */ 3155320918bSDave Airlie /*if (crtc->fb->bits_per_pixel != 16) 3165320918bSDave Airlie color_depth = 1; */ 3175320918bSDave Airlie 3185320918bSDave Airlie /* This first section has to do with setting the base address on the 3195320918bSDave Airlie * controller * associated with the display. There are 2 base 3205320918bSDave Airlie * pointers, currently, we only * use the 16 bpp segment. 3215320918bSDave Airlie */ 3225320918bSDave Airlie wrptr = udl_vidreg_lock(buf); 3235320918bSDave Airlie wrptr = udl_set_color_depth(wrptr, color_depth); 3245320918bSDave Airlie /* set base for 16bpp segment to 0 */ 3255320918bSDave Airlie wrptr = udl_set_base16bpp(wrptr, 0); 3265320918bSDave Airlie /* set base for 8bpp segment to end of fb */ 3275320918bSDave Airlie wrptr = udl_set_base8bpp(wrptr, 2 * mode->vdisplay * mode->hdisplay); 3285320918bSDave Airlie 3295320918bSDave Airlie wrptr = udl_set_vid_cmds(wrptr, adjusted_mode); 3305bd42f69SDave Airlie wrptr = udl_set_blank(wrptr, DRM_MODE_DPMS_ON); 3315320918bSDave Airlie wrptr = udl_vidreg_unlock(wrptr); 3325320918bSDave Airlie 3335bd42f69SDave Airlie wrptr = udl_dummy_render(wrptr); 3345bd42f69SDave Airlie 335ba59b015SThomas Zimmermann spin_lock(&udl->active_fb_16_lock); 33683446035SThomas Zimmermann udl->active_fb_16 = fb; 337ba59b015SThomas Zimmermann spin_unlock(&udl->active_fb_16_lock); 3385320918bSDave Airlie udl->mode_buf_len = wrptr - buf; 3395320918bSDave Airlie 3405320918bSDave Airlie /* damage all of it */ 34183446035SThomas Zimmermann udl_handle_damage(fb, 0, 0, fb->width, fb->height); 3425320918bSDave Airlie return 0; 3435320918bSDave Airlie } 3445320918bSDave Airlie 3455320918bSDave Airlie 3465320918bSDave Airlie static void udl_crtc_disable(struct drm_crtc *crtc) 3475320918bSDave Airlie { 348d5c2c20eSDave Airlie udl_crtc_dpms(crtc, DRM_MODE_DPMS_OFF); 3495320918bSDave Airlie } 3505320918bSDave Airlie 3515320918bSDave Airlie static void udl_crtc_destroy(struct drm_crtc *crtc) 3525320918bSDave Airlie { 3535320918bSDave Airlie drm_crtc_cleanup(crtc); 3545320918bSDave Airlie kfree(crtc); 3555320918bSDave Airlie } 3565320918bSDave Airlie 35740377ef2SStéphane Marchesin static int udl_crtc_page_flip(struct drm_crtc *crtc, 35840377ef2SStéphane Marchesin struct drm_framebuffer *fb, 35940377ef2SStéphane Marchesin struct drm_pending_vblank_event *event, 36041292b1fSDaniel Vetter uint32_t page_flip_flags, 36141292b1fSDaniel Vetter struct drm_modeset_acquire_ctx *ctx) 36240377ef2SStéphane Marchesin { 36340377ef2SStéphane Marchesin struct drm_device *dev = crtc->dev; 364ba59b015SThomas Zimmermann struct udl_device *udl = dev->dev_private; 36540377ef2SStéphane Marchesin 366ba59b015SThomas Zimmermann spin_lock(&udl->active_fb_16_lock); 367ba59b015SThomas Zimmermann udl->active_fb_16 = fb; 368ba59b015SThomas Zimmermann spin_unlock(&udl->active_fb_16_lock); 3696c3912d6SHaixia Shi 37083446035SThomas Zimmermann udl_handle_damage(fb, 0, 0, fb->width, fb->height); 37140377ef2SStéphane Marchesin 372c2f53119SMikulas Patocka spin_lock_irq(&dev->event_lock); 37340377ef2SStéphane Marchesin if (event) 37406413e4bSGustavo Padovan drm_crtc_send_vblank_event(crtc, event); 375c2f53119SMikulas Patocka spin_unlock_irq(&dev->event_lock); 37640377ef2SStéphane Marchesin crtc->primary->fb = fb; 37740377ef2SStéphane Marchesin 37840377ef2SStéphane Marchesin return 0; 37940377ef2SStéphane Marchesin } 38040377ef2SStéphane Marchesin 3815320918bSDave Airlie static void udl_crtc_prepare(struct drm_crtc *crtc) 3825320918bSDave Airlie { 3835320918bSDave Airlie } 3845320918bSDave Airlie 3855320918bSDave Airlie static void udl_crtc_commit(struct drm_crtc *crtc) 3865320918bSDave Airlie { 3875320918bSDave Airlie udl_crtc_dpms(crtc, DRM_MODE_DPMS_ON); 3885320918bSDave Airlie } 3895320918bSDave Airlie 390a942d739SVille Syrjälä static const struct drm_crtc_helper_funcs udl_helper_funcs = { 3915320918bSDave Airlie .dpms = udl_crtc_dpms, 3925320918bSDave Airlie .mode_set = udl_crtc_mode_set, 3935320918bSDave Airlie .prepare = udl_crtc_prepare, 3945320918bSDave Airlie .commit = udl_crtc_commit, 3955320918bSDave Airlie .disable = udl_crtc_disable, 3965320918bSDave Airlie }; 3975320918bSDave Airlie 3985320918bSDave Airlie static const struct drm_crtc_funcs udl_crtc_funcs = { 3995320918bSDave Airlie .set_config = drm_crtc_helper_set_config, 4005320918bSDave Airlie .destroy = udl_crtc_destroy, 40140377ef2SStéphane Marchesin .page_flip = udl_crtc_page_flip, 4025320918bSDave Airlie }; 4035320918bSDave Airlie 4048d42a919SSachin Kamat static int udl_crtc_init(struct drm_device *dev) 4055320918bSDave Airlie { 4065320918bSDave Airlie struct drm_crtc *crtc; 4075320918bSDave Airlie 4085320918bSDave Airlie crtc = kzalloc(sizeof(struct drm_crtc) + sizeof(struct drm_connector *), GFP_KERNEL); 4095320918bSDave Airlie if (crtc == NULL) 4105320918bSDave Airlie return -ENOMEM; 4115320918bSDave Airlie 4125320918bSDave Airlie drm_crtc_init(dev, crtc, &udl_crtc_funcs); 4135320918bSDave Airlie drm_crtc_helper_add(crtc, &udl_helper_funcs); 4145320918bSDave Airlie 4155320918bSDave Airlie return 0; 4165320918bSDave Airlie } 4175320918bSDave Airlie 4185320918bSDave Airlie static const struct drm_mode_config_funcs udl_mode_funcs = { 4195320918bSDave Airlie .fb_create = udl_fb_user_fb_create, 4205320918bSDave Airlie }; 4215320918bSDave Airlie 4225320918bSDave Airlie int udl_modeset_init(struct drm_device *dev) 4235320918bSDave Airlie { 424*e829cf0bSThomas Zimmermann struct drm_connector *connector; 4255320918bSDave Airlie struct drm_encoder *encoder; 426*e829cf0bSThomas Zimmermann int ret; 427*e829cf0bSThomas Zimmermann 4285320918bSDave Airlie drm_mode_config_init(dev); 4295320918bSDave Airlie 4305320918bSDave Airlie dev->mode_config.min_width = 640; 4315320918bSDave Airlie dev->mode_config.min_height = 480; 4325320918bSDave Airlie 4335320918bSDave Airlie dev->mode_config.max_width = 2048; 4345320918bSDave Airlie dev->mode_config.max_height = 2048; 4355320918bSDave Airlie 4365320918bSDave Airlie dev->mode_config.prefer_shadow = 0; 4375320918bSDave Airlie dev->mode_config.preferred_depth = 24; 4385320918bSDave Airlie 439e6ecefaaSLaurent Pinchart dev->mode_config.funcs = &udl_mode_funcs; 4405320918bSDave Airlie 441*e829cf0bSThomas Zimmermann connector = udl_connector_init(dev); 442*e829cf0bSThomas Zimmermann if (IS_ERR(connector)) { 443*e829cf0bSThomas Zimmermann ret = PTR_ERR(connector); 444*e829cf0bSThomas Zimmermann goto err_drm_mode_config_cleanup; 445*e829cf0bSThomas Zimmermann } 446*e829cf0bSThomas Zimmermann 4475320918bSDave Airlie udl_crtc_init(dev); 4485320918bSDave Airlie 4495320918bSDave Airlie encoder = udl_encoder_init(dev); 450*e829cf0bSThomas Zimmermann drm_connector_attach_encoder(connector, encoder); 4515320918bSDave Airlie 4525320918bSDave Airlie return 0; 453*e829cf0bSThomas Zimmermann 454*e829cf0bSThomas Zimmermann err_drm_mode_config_cleanup: 455*e829cf0bSThomas Zimmermann drm_mode_config_cleanup(dev); 456*e829cf0bSThomas Zimmermann return ret; 4575320918bSDave Airlie } 4585320918bSDave Airlie 459737ba109SHaixia Shi void udl_modeset_restore(struct drm_device *dev) 460737ba109SHaixia Shi { 461737ba109SHaixia Shi struct udl_device *udl = dev->dev_private; 46283446035SThomas Zimmermann struct drm_framebuffer *fb; 463737ba109SHaixia Shi 464737ba109SHaixia Shi if (!udl->crtc || !udl->crtc->primary->fb) 465737ba109SHaixia Shi return; 466737ba109SHaixia Shi udl_crtc_commit(udl->crtc); 46783446035SThomas Zimmermann fb = udl->crtc->primary->fb; 46883446035SThomas Zimmermann udl_handle_damage(fb, 0, 0, fb->width, fb->height); 469737ba109SHaixia Shi } 470737ba109SHaixia Shi 4715320918bSDave Airlie void udl_modeset_cleanup(struct drm_device *dev) 4725320918bSDave Airlie { 4735320918bSDave Airlie drm_mode_config_cleanup(dev); 4745320918bSDave Airlie } 475