112eb90f1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 25320918bSDave Airlie /* 35320918bSDave Airlie * Copyright (C) 2012 Red Hat 45320918bSDave Airlie * 55320918bSDave Airlie * based in parts on udlfb.c: 65320918bSDave Airlie * Copyright (C) 2009 Roberto De Ioris <roberto@unbit.it> 75320918bSDave Airlie * Copyright (C) 2009 Jaya Kumar <jayakumar.lkml@gmail.com> 85320918bSDave Airlie * Copyright (C) 2009 Bernie Thompson <bernie@plugable.com> 95320918bSDave Airlie */ 105320918bSDave Airlie 119fda81e0SThomas Zimmermann #include <drm/drm_atomic_helper.h> 12760285e7SDavid Howells #include <drm/drm_crtc_helper.h> 13230b8b04SThomas Zimmermann #include <drm/drm_damage_helper.h> 14a8109f5bSThomas Zimmermann #include <drm/drm_fourcc.h> 155ceeb328SThomas Zimmermann #include <drm/drm_gem_atomic_helper.h> 169fda81e0SThomas Zimmermann #include <drm/drm_gem_framebuffer_helper.h> 17a8109f5bSThomas Zimmermann #include <drm/drm_gem_shmem_helper.h> 18a9dcf380SSam Ravnborg #include <drm/drm_modeset_helper_vtables.h> 19a9dcf380SSam Ravnborg #include <drm/drm_vblank.h> 20a9dcf380SSam Ravnborg 215320918bSDave Airlie #include "udl_drv.h" 225320918bSDave Airlie 239fda81e0SThomas Zimmermann #define UDL_COLOR_DEPTH_16BPP 0 249fda81e0SThomas Zimmermann 255320918bSDave Airlie /* 265320918bSDave Airlie * All DisplayLink bulk operations start with 0xAF, followed by specific code 275320918bSDave Airlie * All operations are written to buffers which then later get sent to device 285320918bSDave Airlie */ 295320918bSDave Airlie static char *udl_set_register(char *buf, u8 reg, u8 val) 305320918bSDave Airlie { 315320918bSDave Airlie *buf++ = 0xAF; 325320918bSDave Airlie *buf++ = 0x20; 335320918bSDave Airlie *buf++ = reg; 345320918bSDave Airlie *buf++ = val; 355320918bSDave Airlie return buf; 365320918bSDave Airlie } 375320918bSDave Airlie 385320918bSDave Airlie static char *udl_vidreg_lock(char *buf) 395320918bSDave Airlie { 405320918bSDave Airlie return udl_set_register(buf, 0xFF, 0x00); 415320918bSDave Airlie } 425320918bSDave Airlie 435320918bSDave Airlie static char *udl_vidreg_unlock(char *buf) 445320918bSDave Airlie { 455320918bSDave Airlie return udl_set_register(buf, 0xFF, 0xFF); 465320918bSDave Airlie } 475320918bSDave Airlie 48997d33c3SThomas Zimmermann static char *udl_set_blank_mode(char *buf, u8 mode) 495320918bSDave Airlie { 50997d33c3SThomas Zimmermann return udl_set_register(buf, UDL_REG_BLANK_MODE, mode); 515320918bSDave Airlie } 525320918bSDave Airlie 535320918bSDave Airlie static char *udl_set_color_depth(char *buf, u8 selection) 545320918bSDave Airlie { 555320918bSDave Airlie return udl_set_register(buf, 0x00, selection); 565320918bSDave Airlie } 575320918bSDave Airlie 585320918bSDave Airlie static char *udl_set_base16bpp(char *wrptr, u32 base) 595320918bSDave Airlie { 605320918bSDave Airlie /* the base pointer is 16 bits wide, 0x20 is hi byte. */ 615320918bSDave Airlie wrptr = udl_set_register(wrptr, 0x20, base >> 16); 625320918bSDave Airlie wrptr = udl_set_register(wrptr, 0x21, base >> 8); 635320918bSDave Airlie return udl_set_register(wrptr, 0x22, base); 645320918bSDave Airlie } 655320918bSDave Airlie 665320918bSDave Airlie /* 675320918bSDave Airlie * DisplayLink HW has separate 16bpp and 8bpp framebuffers. 685320918bSDave Airlie * In 24bpp modes, the low 323 RGB bits go in the 8bpp framebuffer 695320918bSDave Airlie */ 705320918bSDave Airlie static char *udl_set_base8bpp(char *wrptr, u32 base) 715320918bSDave Airlie { 725320918bSDave Airlie wrptr = udl_set_register(wrptr, 0x26, base >> 16); 735320918bSDave Airlie wrptr = udl_set_register(wrptr, 0x27, base >> 8); 745320918bSDave Airlie return udl_set_register(wrptr, 0x28, base); 755320918bSDave Airlie } 765320918bSDave Airlie 775320918bSDave Airlie static char *udl_set_register_16(char *wrptr, u8 reg, u16 value) 785320918bSDave Airlie { 795320918bSDave Airlie wrptr = udl_set_register(wrptr, reg, value >> 8); 805320918bSDave Airlie return udl_set_register(wrptr, reg+1, value); 815320918bSDave Airlie } 825320918bSDave Airlie 835320918bSDave Airlie /* 845320918bSDave Airlie * This is kind of weird because the controller takes some 855320918bSDave Airlie * register values in a different byte order than other registers. 865320918bSDave Airlie */ 875320918bSDave Airlie static char *udl_set_register_16be(char *wrptr, u8 reg, u16 value) 885320918bSDave Airlie { 895320918bSDave Airlie wrptr = udl_set_register(wrptr, reg, value); 905320918bSDave Airlie return udl_set_register(wrptr, reg+1, value >> 8); 915320918bSDave Airlie } 925320918bSDave Airlie 935320918bSDave Airlie /* 945320918bSDave Airlie * LFSR is linear feedback shift register. The reason we have this is 955320918bSDave Airlie * because the display controller needs to minimize the clock depth of 965320918bSDave Airlie * various counters used in the display path. So this code reverses the 975320918bSDave Airlie * provided value into the lfsr16 value by counting backwards to get 985320918bSDave Airlie * the value that needs to be set in the hardware comparator to get the 995320918bSDave Airlie * same actual count. This makes sense once you read above a couple of 1005320918bSDave Airlie * times and think about it from a hardware perspective. 1015320918bSDave Airlie */ 1025320918bSDave Airlie static u16 udl_lfsr16(u16 actual_count) 1035320918bSDave Airlie { 1045320918bSDave Airlie u32 lv = 0xFFFF; /* This is the lfsr value that the hw starts with */ 1055320918bSDave Airlie 1065320918bSDave Airlie while (actual_count--) { 1075320918bSDave Airlie lv = ((lv << 1) | 1085320918bSDave Airlie (((lv >> 15) ^ (lv >> 4) ^ (lv >> 2) ^ (lv >> 1)) & 1)) 1095320918bSDave Airlie & 0xFFFF; 1105320918bSDave Airlie } 1115320918bSDave Airlie 1125320918bSDave Airlie return (u16) lv; 1135320918bSDave Airlie } 1145320918bSDave Airlie 1155320918bSDave Airlie /* 1165320918bSDave Airlie * This does LFSR conversion on the value that is to be written. 1175320918bSDave Airlie * See LFSR explanation above for more detail. 1185320918bSDave Airlie */ 1195320918bSDave Airlie static char *udl_set_register_lfsr16(char *wrptr, u8 reg, u16 value) 1205320918bSDave Airlie { 1215320918bSDave Airlie return udl_set_register_16(wrptr, reg, udl_lfsr16(value)); 1225320918bSDave Airlie } 1235320918bSDave Airlie 1245320918bSDave Airlie /* 1255320918bSDave Airlie * This takes a standard fbdev screeninfo struct and all of its monitor mode 1265320918bSDave Airlie * details and converts them into the DisplayLink equivalent register commands. 1275320918bSDave Airlie ERR(vreg(dev, 0x00, (color_depth == 16) ? 0 : 1)); 1285320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x01, xDisplayStart)); 1295320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x03, xDisplayEnd)); 1305320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x05, yDisplayStart)); 1315320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x07, yDisplayEnd)); 1325320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x09, xEndCount)); 1335320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x0B, hSyncStart)); 1345320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x0D, hSyncEnd)); 1355320918bSDave Airlie ERR(vreg_big_endian(dev, 0x0F, hPixels)); 1365320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x11, yEndCount)); 1375320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x13, vSyncStart)); 1385320918bSDave Airlie ERR(vreg_lfsr16(dev, 0x15, vSyncEnd)); 1395320918bSDave Airlie ERR(vreg_big_endian(dev, 0x17, vPixels)); 1405320918bSDave Airlie ERR(vreg_little_endian(dev, 0x1B, pixelClock5KHz)); 1415320918bSDave Airlie 1425320918bSDave Airlie ERR(vreg(dev, 0x1F, 0)); 1435320918bSDave Airlie 1445320918bSDave Airlie ERR(vbuf(dev, WRITE_VIDREG_UNLOCK, DSIZEOF(WRITE_VIDREG_UNLOCK))); 1455320918bSDave Airlie */ 1465320918bSDave Airlie static char *udl_set_vid_cmds(char *wrptr, struct drm_display_mode *mode) 1475320918bSDave Airlie { 1485320918bSDave Airlie u16 xds, yds; 1495320918bSDave Airlie u16 xde, yde; 1505320918bSDave Airlie u16 yec; 1515320918bSDave Airlie 1525320918bSDave Airlie /* x display start */ 1535320918bSDave Airlie xds = mode->crtc_htotal - mode->crtc_hsync_start; 1545320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x01, xds); 1555320918bSDave Airlie /* x display end */ 1565320918bSDave Airlie xde = xds + mode->crtc_hdisplay; 1575320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x03, xde); 1585320918bSDave Airlie 1595320918bSDave Airlie /* y display start */ 1605320918bSDave Airlie yds = mode->crtc_vtotal - mode->crtc_vsync_start; 1615320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x05, yds); 1625320918bSDave Airlie /* y display end */ 1635320918bSDave Airlie yde = yds + mode->crtc_vdisplay; 1645320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x07, yde); 1655320918bSDave Airlie 1665320918bSDave Airlie /* x end count is active + blanking - 1 */ 1675320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x09, 1685320918bSDave Airlie mode->crtc_htotal - 1); 1695320918bSDave Airlie 1705320918bSDave Airlie /* libdlo hardcodes hsync start to 1 */ 1715320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x0B, 1); 1725320918bSDave Airlie 1735320918bSDave Airlie /* hsync end is width of sync pulse + 1 */ 1745320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x0D, 1755320918bSDave Airlie mode->crtc_hsync_end - mode->crtc_hsync_start + 1); 1765320918bSDave Airlie 1775320918bSDave Airlie /* hpixels is active pixels */ 1785320918bSDave Airlie wrptr = udl_set_register_16(wrptr, 0x0F, mode->hdisplay); 1795320918bSDave Airlie 1805320918bSDave Airlie /* yendcount is vertical active + vertical blanking */ 1815320918bSDave Airlie yec = mode->crtc_vtotal; 1825320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x11, yec); 1835320918bSDave Airlie 1845320918bSDave Airlie /* libdlo hardcodes vsync start to 0 */ 1855320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x13, 0); 1865320918bSDave Airlie 1875320918bSDave Airlie /* vsync end is width of vsync pulse */ 1885320918bSDave Airlie wrptr = udl_set_register_lfsr16(wrptr, 0x15, mode->crtc_vsync_end - mode->crtc_vsync_start); 1895320918bSDave Airlie 1905320918bSDave Airlie /* vpixels is active pixels */ 1915320918bSDave Airlie wrptr = udl_set_register_16(wrptr, 0x17, mode->crtc_vdisplay); 1925320918bSDave Airlie 1935320918bSDave Airlie wrptr = udl_set_register_16be(wrptr, 0x1B, 1945320918bSDave Airlie mode->clock / 5); 1955320918bSDave Airlie 1965320918bSDave Airlie return wrptr; 1975320918bSDave Airlie } 1985320918bSDave Airlie 1995bd42f69SDave Airlie static char *udl_dummy_render(char *wrptr) 2005bd42f69SDave Airlie { 2015bd42f69SDave Airlie *wrptr++ = 0xAF; 2025bd42f69SDave Airlie *wrptr++ = 0x6A; /* copy */ 2035bd42f69SDave Airlie *wrptr++ = 0x00; /* from addr */ 2045bd42f69SDave Airlie *wrptr++ = 0x00; 2055bd42f69SDave Airlie *wrptr++ = 0x00; 2065bd42f69SDave Airlie *wrptr++ = 0x01; /* one pixel */ 2075bd42f69SDave Airlie *wrptr++ = 0x00; /* to address */ 2085bd42f69SDave Airlie *wrptr++ = 0x00; 2095bd42f69SDave Airlie *wrptr++ = 0x00; 2105bd42f69SDave Airlie return wrptr; 2115bd42f69SDave Airlie } 2125bd42f69SDave Airlie 2135320918bSDave Airlie static int udl_crtc_write_mode_to_hw(struct drm_crtc *crtc) 2145320918bSDave Airlie { 2155320918bSDave Airlie struct drm_device *dev = crtc->dev; 2166ae355a2SDaniel Vetter struct udl_device *udl = to_udl(dev); 2175320918bSDave Airlie struct urb *urb; 2185320918bSDave Airlie char *buf; 2195320918bSDave Airlie int retval; 2205320918bSDave Airlie 221997d33c3SThomas Zimmermann if (udl->mode_buf_len == 0) { 222997d33c3SThomas Zimmermann DRM_ERROR("No mode set\n"); 223997d33c3SThomas Zimmermann return -EINVAL; 224997d33c3SThomas Zimmermann } 225997d33c3SThomas Zimmermann 2265320918bSDave Airlie urb = udl_get_urb(dev); 2275320918bSDave Airlie if (!urb) 2285320918bSDave Airlie return -ENOMEM; 2295320918bSDave Airlie 2305320918bSDave Airlie buf = (char *)urb->transfer_buffer; 2315320918bSDave Airlie 2325320918bSDave Airlie memcpy(buf, udl->mode_buf, udl->mode_buf_len); 2335320918bSDave Airlie retval = udl_submit_urb(dev, urb, udl->mode_buf_len); 23490991209SMikulas Patocka DRM_DEBUG("write mode info %d\n", udl->mode_buf_len); 2355320918bSDave Airlie return retval; 2365320918bSDave Airlie } 2375320918bSDave Airlie 238a8109f5bSThomas Zimmermann static long udl_log_cpp(unsigned int cpp) 239a8109f5bSThomas Zimmermann { 240a8109f5bSThomas Zimmermann if (WARN_ON(!is_power_of_2(cpp))) 241a8109f5bSThomas Zimmermann return -EINVAL; 242a8109f5bSThomas Zimmermann return __ffs(cpp); 243a8109f5bSThomas Zimmermann } 244a8109f5bSThomas Zimmermann 2457938f421SLucas De Marchi static int udl_handle_damage(struct drm_framebuffer *fb, 2467938f421SLucas De Marchi const struct iosys_map *map, 247b13fa27aSTakashi Iwai const struct drm_rect *clip) 248a8109f5bSThomas Zimmermann { 249a8109f5bSThomas Zimmermann struct drm_device *dev = fb->dev; 2505ceeb328SThomas Zimmermann void *vaddr = map->vaddr; /* TODO: Use mapping abstraction properly */ 251ce724470SThomas Zimmermann int i, ret; 252a8109f5bSThomas Zimmermann char *cmd; 253a8109f5bSThomas Zimmermann struct urb *urb; 254a8109f5bSThomas Zimmermann int log_bpp; 255a8109f5bSThomas Zimmermann 256a8109f5bSThomas Zimmermann ret = udl_log_cpp(fb->format->cpp[0]); 257a8109f5bSThomas Zimmermann if (ret < 0) 258a8109f5bSThomas Zimmermann return ret; 259a8109f5bSThomas Zimmermann log_bpp = ret; 260a8109f5bSThomas Zimmermann 261ce724470SThomas Zimmermann ret = drm_gem_fb_begin_cpu_access(fb, DMA_FROM_DEVICE); 262a8109f5bSThomas Zimmermann if (ret) 263a8109f5bSThomas Zimmermann return ret; 264a8109f5bSThomas Zimmermann 265a8109f5bSThomas Zimmermann urb = udl_get_urb(dev); 266a7319c8fSDan Carpenter if (!urb) { 267a7319c8fSDan Carpenter ret = -ENOMEM; 268ce724470SThomas Zimmermann goto out_drm_gem_fb_end_cpu_access; 269a7319c8fSDan Carpenter } 270a8109f5bSThomas Zimmermann cmd = urb->transfer_buffer; 271a8109f5bSThomas Zimmermann 272b13fa27aSTakashi Iwai for (i = clip->y1; i < clip->y2; i++) { 273a8109f5bSThomas Zimmermann const int line_offset = fb->pitches[0] * i; 274b13fa27aSTakashi Iwai const int byte_offset = line_offset + (clip->x1 << log_bpp); 275b13fa27aSTakashi Iwai const int dev_byte_offset = (fb->width * i + clip->x1) << log_bpp; 276b13fa27aSTakashi Iwai const int byte_width = drm_rect_width(clip) << log_bpp; 277a8109f5bSThomas Zimmermann ret = udl_render_hline(dev, log_bpp, &urb, (char *)vaddr, 278a8109f5bSThomas Zimmermann &cmd, byte_offset, dev_byte_offset, 279a8109f5bSThomas Zimmermann byte_width); 280a8109f5bSThomas Zimmermann if (ret) 281ce724470SThomas Zimmermann goto out_drm_gem_fb_end_cpu_access; 282a8109f5bSThomas Zimmermann } 283a8109f5bSThomas Zimmermann 284a8109f5bSThomas Zimmermann if (cmd > (char *)urb->transfer_buffer) { 285a8109f5bSThomas Zimmermann /* Send partial buffer remaining before exiting */ 286a8109f5bSThomas Zimmermann int len; 287a8109f5bSThomas Zimmermann if (cmd < (char *)urb->transfer_buffer + urb->transfer_buffer_length) 288a8109f5bSThomas Zimmermann *cmd++ = 0xAF; 289a8109f5bSThomas Zimmermann len = cmd - (char *)urb->transfer_buffer; 290a8109f5bSThomas Zimmermann ret = udl_submit_urb(dev, urb, len); 291a8109f5bSThomas Zimmermann } else { 292a8109f5bSThomas Zimmermann udl_urb_completion(urb); 293a8109f5bSThomas Zimmermann } 294a8109f5bSThomas Zimmermann 295a8109f5bSThomas Zimmermann ret = 0; 296a8109f5bSThomas Zimmermann 297ce724470SThomas Zimmermann out_drm_gem_fb_end_cpu_access: 298ce724470SThomas Zimmermann drm_gem_fb_end_cpu_access(fb, DMA_FROM_DEVICE); 299a8109f5bSThomas Zimmermann return ret; 300a8109f5bSThomas Zimmermann } 301a8109f5bSThomas Zimmermann 3029fda81e0SThomas Zimmermann /* 3039fda81e0SThomas Zimmermann * Simple display pipeline 3049fda81e0SThomas Zimmermann */ 3059fda81e0SThomas Zimmermann 3069fda81e0SThomas Zimmermann static const uint32_t udl_simple_display_pipe_formats[] = { 3079fda81e0SThomas Zimmermann DRM_FORMAT_RGB565, 3089fda81e0SThomas Zimmermann DRM_FORMAT_XRGB8888, 3099fda81e0SThomas Zimmermann }; 3109fda81e0SThomas Zimmermann 3119fda81e0SThomas Zimmermann static enum drm_mode_status 3129fda81e0SThomas Zimmermann udl_simple_display_pipe_mode_valid(struct drm_simple_display_pipe *pipe, 3139fda81e0SThomas Zimmermann const struct drm_display_mode *mode) 3145320918bSDave Airlie { 3159fda81e0SThomas Zimmermann return MODE_OK; 3165320918bSDave Airlie } 3175320918bSDave Airlie 3189fda81e0SThomas Zimmermann static void 3199fda81e0SThomas Zimmermann udl_simple_display_pipe_enable(struct drm_simple_display_pipe *pipe, 3209fda81e0SThomas Zimmermann struct drm_crtc_state *crtc_state, 3219fda81e0SThomas Zimmermann struct drm_plane_state *plane_state) 3225320918bSDave Airlie { 3239fda81e0SThomas Zimmermann struct drm_crtc *crtc = &pipe->crtc; 3245320918bSDave Airlie struct drm_device *dev = crtc->dev; 3259fda81e0SThomas Zimmermann struct drm_framebuffer *fb = plane_state->fb; 3266ae355a2SDaniel Vetter struct udl_device *udl = to_udl(dev); 3279fda81e0SThomas Zimmermann struct drm_display_mode *mode = &crtc_state->mode; 3285ceeb328SThomas Zimmermann struct drm_shadow_plane_state *shadow_plane_state = to_drm_shadow_plane_state(plane_state); 329b13fa27aSTakashi Iwai struct drm_rect clip = DRM_RECT_INIT(0, 0, fb->width, fb->height); 3305320918bSDave Airlie char *buf; 3315320918bSDave Airlie char *wrptr; 3329fda81e0SThomas Zimmermann int color_depth = UDL_COLOR_DEPTH_16BPP; 3335320918bSDave Airlie 3345320918bSDave Airlie buf = (char *)udl->mode_buf; 3355320918bSDave Airlie 3365320918bSDave Airlie /* This first section has to do with setting the base address on the 3379fda81e0SThomas Zimmermann * controller associated with the display. There are 2 base 3389fda81e0SThomas Zimmermann * pointers, currently, we only use the 16 bpp segment. 3395320918bSDave Airlie */ 3405320918bSDave Airlie wrptr = udl_vidreg_lock(buf); 3415320918bSDave Airlie wrptr = udl_set_color_depth(wrptr, color_depth); 3425320918bSDave Airlie /* set base for 16bpp segment to 0 */ 3435320918bSDave Airlie wrptr = udl_set_base16bpp(wrptr, 0); 3445320918bSDave Airlie /* set base for 8bpp segment to end of fb */ 3455320918bSDave Airlie wrptr = udl_set_base8bpp(wrptr, 2 * mode->vdisplay * mode->hdisplay); 3465320918bSDave Airlie 3479fda81e0SThomas Zimmermann wrptr = udl_set_vid_cmds(wrptr, mode); 348997d33c3SThomas Zimmermann wrptr = udl_set_blank_mode(wrptr, UDL_BLANK_MODE_ON); 3495320918bSDave Airlie wrptr = udl_vidreg_unlock(wrptr); 3505320918bSDave Airlie 3515bd42f69SDave Airlie wrptr = udl_dummy_render(wrptr); 3525bd42f69SDave Airlie 3535320918bSDave Airlie udl->mode_buf_len = wrptr - buf; 3545320918bSDave Airlie 355b13fa27aSTakashi Iwai udl_handle_damage(fb, &shadow_plane_state->data[0], &clip); 3569fda81e0SThomas Zimmermann 357997d33c3SThomas Zimmermann /* enable display */ 358997d33c3SThomas Zimmermann udl_crtc_write_mode_to_hw(crtc); 3599fda81e0SThomas Zimmermann } 3609fda81e0SThomas Zimmermann 3619fda81e0SThomas Zimmermann static void 3629fda81e0SThomas Zimmermann udl_simple_display_pipe_disable(struct drm_simple_display_pipe *pipe) 3639fda81e0SThomas Zimmermann { 364997d33c3SThomas Zimmermann struct drm_crtc *crtc = &pipe->crtc; 365997d33c3SThomas Zimmermann struct drm_device *dev = crtc->dev; 366997d33c3SThomas Zimmermann struct urb *urb; 367997d33c3SThomas Zimmermann char *buf; 368997d33c3SThomas Zimmermann 369997d33c3SThomas Zimmermann urb = udl_get_urb(dev); 370997d33c3SThomas Zimmermann if (!urb) 371997d33c3SThomas Zimmermann return; 372997d33c3SThomas Zimmermann 373997d33c3SThomas Zimmermann buf = (char *)urb->transfer_buffer; 374997d33c3SThomas Zimmermann buf = udl_vidreg_lock(buf); 375997d33c3SThomas Zimmermann buf = udl_set_blank_mode(buf, UDL_BLANK_MODE_POWERDOWN); 376997d33c3SThomas Zimmermann buf = udl_vidreg_unlock(buf); 377997d33c3SThomas Zimmermann buf = udl_dummy_render(buf); 378997d33c3SThomas Zimmermann 379997d33c3SThomas Zimmermann udl_submit_urb(dev, urb, buf - (char *)urb->transfer_buffer); 3809fda81e0SThomas Zimmermann } 3819fda81e0SThomas Zimmermann 3829fda81e0SThomas Zimmermann static void 3839fda81e0SThomas Zimmermann udl_simple_display_pipe_update(struct drm_simple_display_pipe *pipe, 3849fda81e0SThomas Zimmermann struct drm_plane_state *old_plane_state) 3855320918bSDave Airlie { 386230b8b04SThomas Zimmermann struct drm_plane_state *state = pipe->plane.state; 3875ceeb328SThomas Zimmermann struct drm_shadow_plane_state *shadow_plane_state = to_drm_shadow_plane_state(state); 388230b8b04SThomas Zimmermann struct drm_framebuffer *fb = state->fb; 389230b8b04SThomas Zimmermann struct drm_rect rect; 39040377ef2SStéphane Marchesin 3919fda81e0SThomas Zimmermann if (!fb) 3929fda81e0SThomas Zimmermann return; 3939fda81e0SThomas Zimmermann 394230b8b04SThomas Zimmermann if (drm_atomic_helper_damage_merged(old_plane_state, state, &rect)) 395b13fa27aSTakashi Iwai udl_handle_damage(fb, &shadow_plane_state->data[0], &rect); 39640377ef2SStéphane Marchesin } 39740377ef2SStéphane Marchesin 3985ceeb328SThomas Zimmermann static const struct drm_simple_display_pipe_funcs udl_simple_display_pipe_funcs = { 3999fda81e0SThomas Zimmermann .mode_valid = udl_simple_display_pipe_mode_valid, 4009fda81e0SThomas Zimmermann .enable = udl_simple_display_pipe_enable, 4019fda81e0SThomas Zimmermann .disable = udl_simple_display_pipe_disable, 4029fda81e0SThomas Zimmermann .update = udl_simple_display_pipe_update, 4035ceeb328SThomas Zimmermann DRM_GEM_SIMPLE_DISPLAY_PIPE_SHADOW_PLANE_FUNCS, 4045320918bSDave Airlie }; 4055320918bSDave Airlie 4069fda81e0SThomas Zimmermann /* 4079fda81e0SThomas Zimmermann * Modesetting 4089fda81e0SThomas Zimmermann */ 4095320918bSDave Airlie 410*c020f660SThomas Zimmermann static enum drm_mode_status udl_mode_config_mode_valid(struct drm_device *dev, 411*c020f660SThomas Zimmermann const struct drm_display_mode *mode) 412*c020f660SThomas Zimmermann { 413*c020f660SThomas Zimmermann struct udl_device *udl = to_udl(dev); 414*c020f660SThomas Zimmermann 415*c020f660SThomas Zimmermann if (udl->sku_pixel_limit) { 416*c020f660SThomas Zimmermann if (mode->vdisplay * mode->hdisplay > udl->sku_pixel_limit) 417*c020f660SThomas Zimmermann return MODE_MEM; 418*c020f660SThomas Zimmermann } 419*c020f660SThomas Zimmermann 420*c020f660SThomas Zimmermann return MODE_OK; 421*c020f660SThomas Zimmermann } 422*c020f660SThomas Zimmermann 4235320918bSDave Airlie static const struct drm_mode_config_funcs udl_mode_funcs = { 424230b8b04SThomas Zimmermann .fb_create = drm_gem_fb_create_with_dirty, 425*c020f660SThomas Zimmermann .mode_valid = udl_mode_config_mode_valid, 4269fda81e0SThomas Zimmermann .atomic_check = drm_atomic_helper_check, 4279fda81e0SThomas Zimmermann .atomic_commit = drm_atomic_helper_commit, 4285320918bSDave Airlie }; 4295320918bSDave Airlie 4305320918bSDave Airlie int udl_modeset_init(struct drm_device *dev) 4315320918bSDave Airlie { 4329fda81e0SThomas Zimmermann size_t format_count = ARRAY_SIZE(udl_simple_display_pipe_formats); 4336ae355a2SDaniel Vetter struct udl_device *udl = to_udl(dev); 434e829cf0bSThomas Zimmermann struct drm_connector *connector; 435e829cf0bSThomas Zimmermann int ret; 436e829cf0bSThomas Zimmermann 437fe5b7c86SDaniel Vetter ret = drmm_mode_config_init(dev); 438fe5b7c86SDaniel Vetter if (ret) 439fe5b7c86SDaniel Vetter return ret; 4405320918bSDave Airlie 4415320918bSDave Airlie dev->mode_config.min_width = 640; 4425320918bSDave Airlie dev->mode_config.min_height = 480; 4435320918bSDave Airlie 4445320918bSDave Airlie dev->mode_config.max_width = 2048; 4455320918bSDave Airlie dev->mode_config.max_height = 2048; 4465320918bSDave Airlie 4475320918bSDave Airlie dev->mode_config.prefer_shadow = 0; 448d8177841SThomas Zimmermann dev->mode_config.preferred_depth = 16; 4495320918bSDave Airlie 450e6ecefaaSLaurent Pinchart dev->mode_config.funcs = &udl_mode_funcs; 4515320918bSDave Airlie 452e829cf0bSThomas Zimmermann connector = udl_connector_init(dev); 453fe5b7c86SDaniel Vetter if (IS_ERR(connector)) 454fe5b7c86SDaniel Vetter return PTR_ERR(connector); 455e829cf0bSThomas Zimmermann 4569fda81e0SThomas Zimmermann format_count = ARRAY_SIZE(udl_simple_display_pipe_formats); 4575320918bSDave Airlie 4589fda81e0SThomas Zimmermann ret = drm_simple_display_pipe_init(dev, &udl->display_pipe, 4599fda81e0SThomas Zimmermann &udl_simple_display_pipe_funcs, 4609fda81e0SThomas Zimmermann udl_simple_display_pipe_formats, 4619fda81e0SThomas Zimmermann format_count, NULL, connector); 4629fda81e0SThomas Zimmermann if (ret) 463fe5b7c86SDaniel Vetter return ret; 4640a80005dSThomas Zimmermann drm_plane_enable_fb_damage_clips(&udl->display_pipe.plane); 4659fda81e0SThomas Zimmermann 4669fda81e0SThomas Zimmermann drm_mode_config_reset(dev); 4675320918bSDave Airlie 4685320918bSDave Airlie return 0; 4695320918bSDave Airlie } 470