xref: /openbmc/linux/drivers/gpu/drm/udl/udl_modeset.c (revision 9fda81e00e060e3ab9a56d77552d2d5e296f1007)
112eb90f1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
25320918bSDave Airlie /*
35320918bSDave Airlie  * Copyright (C) 2012 Red Hat
45320918bSDave Airlie  *
55320918bSDave Airlie  * based in parts on udlfb.c:
65320918bSDave Airlie  * Copyright (C) 2009 Roberto De Ioris <roberto@unbit.it>
75320918bSDave Airlie  * Copyright (C) 2009 Jaya Kumar <jayakumar.lkml@gmail.com>
85320918bSDave Airlie  * Copyright (C) 2009 Bernie Thompson <bernie@plugable.com>
95320918bSDave Airlie 
105320918bSDave Airlie  */
115320918bSDave Airlie 
12*9fda81e0SThomas Zimmermann #include <drm/drm_atomic_helper.h>
13760285e7SDavid Howells #include <drm/drm_crtc_helper.h>
14*9fda81e0SThomas Zimmermann #include <drm/drm_gem_framebuffer_helper.h>
15a9dcf380SSam Ravnborg #include <drm/drm_modeset_helper_vtables.h>
16a9dcf380SSam Ravnborg #include <drm/drm_vblank.h>
17a9dcf380SSam Ravnborg 
185320918bSDave Airlie #include "udl_drv.h"
195320918bSDave Airlie 
20*9fda81e0SThomas Zimmermann #define UDL_COLOR_DEPTH_16BPP	0
21*9fda81e0SThomas Zimmermann 
225320918bSDave Airlie /*
235320918bSDave Airlie  * All DisplayLink bulk operations start with 0xAF, followed by specific code
245320918bSDave Airlie  * All operations are written to buffers which then later get sent to device
255320918bSDave Airlie  */
265320918bSDave Airlie static char *udl_set_register(char *buf, u8 reg, u8 val)
275320918bSDave Airlie {
285320918bSDave Airlie 	*buf++ = 0xAF;
295320918bSDave Airlie 	*buf++ = 0x20;
305320918bSDave Airlie 	*buf++ = reg;
315320918bSDave Airlie 	*buf++ = val;
325320918bSDave Airlie 	return buf;
335320918bSDave Airlie }
345320918bSDave Airlie 
355320918bSDave Airlie static char *udl_vidreg_lock(char *buf)
365320918bSDave Airlie {
375320918bSDave Airlie 	return udl_set_register(buf, 0xFF, 0x00);
385320918bSDave Airlie }
395320918bSDave Airlie 
405320918bSDave Airlie static char *udl_vidreg_unlock(char *buf)
415320918bSDave Airlie {
425320918bSDave Airlie 	return udl_set_register(buf, 0xFF, 0xFF);
435320918bSDave Airlie }
445320918bSDave Airlie 
455320918bSDave Airlie /*
465320918bSDave Airlie  * On/Off for driving the DisplayLink framebuffer to the display
475320918bSDave Airlie  *  0x00 H and V sync on
485320918bSDave Airlie  *  0x01 H and V sync off (screen blank but powered)
495320918bSDave Airlie  *  0x07 DPMS powerdown (requires modeset to come back)
505320918bSDave Airlie  */
515bd42f69SDave Airlie static char *udl_set_blank(char *buf, int dpms_mode)
525320918bSDave Airlie {
535bd42f69SDave Airlie 	u8 reg;
545bd42f69SDave Airlie 	switch (dpms_mode) {
555bd42f69SDave Airlie 	case DRM_MODE_DPMS_OFF:
565bd42f69SDave Airlie 		reg = 0x07;
575bd42f69SDave Airlie 		break;
585bd42f69SDave Airlie 	case DRM_MODE_DPMS_STANDBY:
595bd42f69SDave Airlie 		reg = 0x05;
605bd42f69SDave Airlie 		break;
615bd42f69SDave Airlie 	case DRM_MODE_DPMS_SUSPEND:
625bd42f69SDave Airlie 		reg = 0x01;
635bd42f69SDave Airlie 		break;
645bd42f69SDave Airlie 	case DRM_MODE_DPMS_ON:
655bd42f69SDave Airlie 		reg = 0x00;
665bd42f69SDave Airlie 		break;
675bd42f69SDave Airlie 	}
685bd42f69SDave Airlie 
695bd42f69SDave Airlie 	return udl_set_register(buf, 0x1f, reg);
705320918bSDave Airlie }
715320918bSDave Airlie 
725320918bSDave Airlie static char *udl_set_color_depth(char *buf, u8 selection)
735320918bSDave Airlie {
745320918bSDave Airlie 	return udl_set_register(buf, 0x00, selection);
755320918bSDave Airlie }
765320918bSDave Airlie 
775320918bSDave Airlie static char *udl_set_base16bpp(char *wrptr, u32 base)
785320918bSDave Airlie {
795320918bSDave Airlie 	/* the base pointer is 16 bits wide, 0x20 is hi byte. */
805320918bSDave Airlie 	wrptr = udl_set_register(wrptr, 0x20, base >> 16);
815320918bSDave Airlie 	wrptr = udl_set_register(wrptr, 0x21, base >> 8);
825320918bSDave Airlie 	return udl_set_register(wrptr, 0x22, base);
835320918bSDave Airlie }
845320918bSDave Airlie 
855320918bSDave Airlie /*
865320918bSDave Airlie  * DisplayLink HW has separate 16bpp and 8bpp framebuffers.
875320918bSDave Airlie  * In 24bpp modes, the low 323 RGB bits go in the 8bpp framebuffer
885320918bSDave Airlie  */
895320918bSDave Airlie static char *udl_set_base8bpp(char *wrptr, u32 base)
905320918bSDave Airlie {
915320918bSDave Airlie 	wrptr = udl_set_register(wrptr, 0x26, base >> 16);
925320918bSDave Airlie 	wrptr = udl_set_register(wrptr, 0x27, base >> 8);
935320918bSDave Airlie 	return udl_set_register(wrptr, 0x28, base);
945320918bSDave Airlie }
955320918bSDave Airlie 
965320918bSDave Airlie static char *udl_set_register_16(char *wrptr, u8 reg, u16 value)
975320918bSDave Airlie {
985320918bSDave Airlie 	wrptr = udl_set_register(wrptr, reg, value >> 8);
995320918bSDave Airlie 	return udl_set_register(wrptr, reg+1, value);
1005320918bSDave Airlie }
1015320918bSDave Airlie 
1025320918bSDave Airlie /*
1035320918bSDave Airlie  * This is kind of weird because the controller takes some
1045320918bSDave Airlie  * register values in a different byte order than other registers.
1055320918bSDave Airlie  */
1065320918bSDave Airlie static char *udl_set_register_16be(char *wrptr, u8 reg, u16 value)
1075320918bSDave Airlie {
1085320918bSDave Airlie 	wrptr = udl_set_register(wrptr, reg, value);
1095320918bSDave Airlie 	return udl_set_register(wrptr, reg+1, value >> 8);
1105320918bSDave Airlie }
1115320918bSDave Airlie 
1125320918bSDave Airlie /*
1135320918bSDave Airlie  * LFSR is linear feedback shift register. The reason we have this is
1145320918bSDave Airlie  * because the display controller needs to minimize the clock depth of
1155320918bSDave Airlie  * various counters used in the display path. So this code reverses the
1165320918bSDave Airlie  * provided value into the lfsr16 value by counting backwards to get
1175320918bSDave Airlie  * the value that needs to be set in the hardware comparator to get the
1185320918bSDave Airlie  * same actual count. This makes sense once you read above a couple of
1195320918bSDave Airlie  * times and think about it from a hardware perspective.
1205320918bSDave Airlie  */
1215320918bSDave Airlie static u16 udl_lfsr16(u16 actual_count)
1225320918bSDave Airlie {
1235320918bSDave Airlie 	u32 lv = 0xFFFF; /* This is the lfsr value that the hw starts with */
1245320918bSDave Airlie 
1255320918bSDave Airlie 	while (actual_count--) {
1265320918bSDave Airlie 		lv =	 ((lv << 1) |
1275320918bSDave Airlie 			(((lv >> 15) ^ (lv >> 4) ^ (lv >> 2) ^ (lv >> 1)) & 1))
1285320918bSDave Airlie 			& 0xFFFF;
1295320918bSDave Airlie 	}
1305320918bSDave Airlie 
1315320918bSDave Airlie 	return (u16) lv;
1325320918bSDave Airlie }
1335320918bSDave Airlie 
1345320918bSDave Airlie /*
1355320918bSDave Airlie  * This does LFSR conversion on the value that is to be written.
1365320918bSDave Airlie  * See LFSR explanation above for more detail.
1375320918bSDave Airlie  */
1385320918bSDave Airlie static char *udl_set_register_lfsr16(char *wrptr, u8 reg, u16 value)
1395320918bSDave Airlie {
1405320918bSDave Airlie 	return udl_set_register_16(wrptr, reg, udl_lfsr16(value));
1415320918bSDave Airlie }
1425320918bSDave Airlie 
1435320918bSDave Airlie /*
1445320918bSDave Airlie  * This takes a standard fbdev screeninfo struct and all of its monitor mode
1455320918bSDave Airlie  * details and converts them into the DisplayLink equivalent register commands.
1465320918bSDave Airlie   ERR(vreg(dev,               0x00, (color_depth == 16) ? 0 : 1));
1475320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x01, xDisplayStart));
1485320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x03, xDisplayEnd));
1495320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x05, yDisplayStart));
1505320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x07, yDisplayEnd));
1515320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x09, xEndCount));
1525320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x0B, hSyncStart));
1535320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x0D, hSyncEnd));
1545320918bSDave Airlie   ERR(vreg_big_endian(dev,    0x0F, hPixels));
1555320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x11, yEndCount));
1565320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x13, vSyncStart));
1575320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x15, vSyncEnd));
1585320918bSDave Airlie   ERR(vreg_big_endian(dev,    0x17, vPixels));
1595320918bSDave Airlie   ERR(vreg_little_endian(dev, 0x1B, pixelClock5KHz));
1605320918bSDave Airlie 
1615320918bSDave Airlie   ERR(vreg(dev,               0x1F, 0));
1625320918bSDave Airlie 
1635320918bSDave Airlie   ERR(vbuf(dev, WRITE_VIDREG_UNLOCK, DSIZEOF(WRITE_VIDREG_UNLOCK)));
1645320918bSDave Airlie  */
1655320918bSDave Airlie static char *udl_set_vid_cmds(char *wrptr, struct drm_display_mode *mode)
1665320918bSDave Airlie {
1675320918bSDave Airlie 	u16 xds, yds;
1685320918bSDave Airlie 	u16 xde, yde;
1695320918bSDave Airlie 	u16 yec;
1705320918bSDave Airlie 
1715320918bSDave Airlie 	/* x display start */
1725320918bSDave Airlie 	xds = mode->crtc_htotal - mode->crtc_hsync_start;
1735320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x01, xds);
1745320918bSDave Airlie 	/* x display end */
1755320918bSDave Airlie 	xde = xds + mode->crtc_hdisplay;
1765320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x03, xde);
1775320918bSDave Airlie 
1785320918bSDave Airlie 	/* y display start */
1795320918bSDave Airlie 	yds = mode->crtc_vtotal - mode->crtc_vsync_start;
1805320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x05, yds);
1815320918bSDave Airlie 	/* y display end */
1825320918bSDave Airlie 	yde = yds + mode->crtc_vdisplay;
1835320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x07, yde);
1845320918bSDave Airlie 
1855320918bSDave Airlie 	/* x end count is active + blanking - 1 */
1865320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x09,
1875320918bSDave Airlie 					mode->crtc_htotal - 1);
1885320918bSDave Airlie 
1895320918bSDave Airlie 	/* libdlo hardcodes hsync start to 1 */
1905320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x0B, 1);
1915320918bSDave Airlie 
1925320918bSDave Airlie 	/* hsync end is width of sync pulse + 1 */
1935320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x0D,
1945320918bSDave Airlie 					mode->crtc_hsync_end - mode->crtc_hsync_start + 1);
1955320918bSDave Airlie 
1965320918bSDave Airlie 	/* hpixels is active pixels */
1975320918bSDave Airlie 	wrptr = udl_set_register_16(wrptr, 0x0F, mode->hdisplay);
1985320918bSDave Airlie 
1995320918bSDave Airlie 	/* yendcount is vertical active + vertical blanking */
2005320918bSDave Airlie 	yec = mode->crtc_vtotal;
2015320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x11, yec);
2025320918bSDave Airlie 
2035320918bSDave Airlie 	/* libdlo hardcodes vsync start to 0 */
2045320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x13, 0);
2055320918bSDave Airlie 
2065320918bSDave Airlie 	/* vsync end is width of vsync pulse */
2075320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x15, mode->crtc_vsync_end - mode->crtc_vsync_start);
2085320918bSDave Airlie 
2095320918bSDave Airlie 	/* vpixels is active pixels */
2105320918bSDave Airlie 	wrptr = udl_set_register_16(wrptr, 0x17, mode->crtc_vdisplay);
2115320918bSDave Airlie 
2125320918bSDave Airlie 	wrptr = udl_set_register_16be(wrptr, 0x1B,
2135320918bSDave Airlie 				      mode->clock / 5);
2145320918bSDave Airlie 
2155320918bSDave Airlie 	return wrptr;
2165320918bSDave Airlie }
2175320918bSDave Airlie 
2185bd42f69SDave Airlie static char *udl_dummy_render(char *wrptr)
2195bd42f69SDave Airlie {
2205bd42f69SDave Airlie 	*wrptr++ = 0xAF;
2215bd42f69SDave Airlie 	*wrptr++ = 0x6A; /* copy */
2225bd42f69SDave Airlie 	*wrptr++ = 0x00; /* from addr */
2235bd42f69SDave Airlie 	*wrptr++ = 0x00;
2245bd42f69SDave Airlie 	*wrptr++ = 0x00;
2255bd42f69SDave Airlie 	*wrptr++ = 0x01; /* one pixel */
2265bd42f69SDave Airlie 	*wrptr++ = 0x00; /* to address */
2275bd42f69SDave Airlie 	*wrptr++ = 0x00;
2285bd42f69SDave Airlie 	*wrptr++ = 0x00;
2295bd42f69SDave Airlie 	return wrptr;
2305bd42f69SDave Airlie }
2315bd42f69SDave Airlie 
2325320918bSDave Airlie static int udl_crtc_write_mode_to_hw(struct drm_crtc *crtc)
2335320918bSDave Airlie {
2345320918bSDave Airlie 	struct drm_device *dev = crtc->dev;
2355320918bSDave Airlie 	struct udl_device *udl = dev->dev_private;
2365320918bSDave Airlie 	struct urb *urb;
2375320918bSDave Airlie 	char *buf;
2385320918bSDave Airlie 	int retval;
2395320918bSDave Airlie 
2405320918bSDave Airlie 	urb = udl_get_urb(dev);
2415320918bSDave Airlie 	if (!urb)
2425320918bSDave Airlie 		return -ENOMEM;
2435320918bSDave Airlie 
2445320918bSDave Airlie 	buf = (char *)urb->transfer_buffer;
2455320918bSDave Airlie 
2465320918bSDave Airlie 	memcpy(buf, udl->mode_buf, udl->mode_buf_len);
2475320918bSDave Airlie 	retval = udl_submit_urb(dev, urb, udl->mode_buf_len);
24890991209SMikulas Patocka 	DRM_DEBUG("write mode info %d\n", udl->mode_buf_len);
2495320918bSDave Airlie 	return retval;
2505320918bSDave Airlie }
2515320918bSDave Airlie 
2525320918bSDave Airlie 
2535320918bSDave Airlie static void udl_crtc_dpms(struct drm_crtc *crtc, int mode)
2545320918bSDave Airlie {
2555320918bSDave Airlie 	struct drm_device *dev = crtc->dev;
2565320918bSDave Airlie 	struct udl_device *udl = dev->dev_private;
2575320918bSDave Airlie 	int retval;
2585320918bSDave Airlie 
2595320918bSDave Airlie 	if (mode == DRM_MODE_DPMS_OFF) {
2605320918bSDave Airlie 		char *buf;
2615320918bSDave Airlie 		struct urb *urb;
2625320918bSDave Airlie 		urb = udl_get_urb(dev);
2635320918bSDave Airlie 		if (!urb)
2645320918bSDave Airlie 			return;
2655320918bSDave Airlie 
2665320918bSDave Airlie 		buf = (char *)urb->transfer_buffer;
2675320918bSDave Airlie 		buf = udl_vidreg_lock(buf);
2685bd42f69SDave Airlie 		buf = udl_set_blank(buf, mode);
2695320918bSDave Airlie 		buf = udl_vidreg_unlock(buf);
2705320918bSDave Airlie 
2715bd42f69SDave Airlie 		buf = udl_dummy_render(buf);
2725320918bSDave Airlie 		retval = udl_submit_urb(dev, urb, buf - (char *)
2735320918bSDave Airlie 					urb->transfer_buffer);
2745320918bSDave Airlie 	} else {
2755320918bSDave Airlie 		if (udl->mode_buf_len == 0) {
2765320918bSDave Airlie 			DRM_ERROR("Trying to enable DPMS with no mode\n");
2775320918bSDave Airlie 			return;
2785320918bSDave Airlie 		}
2795320918bSDave Airlie 		udl_crtc_write_mode_to_hw(crtc);
2805320918bSDave Airlie 	}
2815320918bSDave Airlie 
2825320918bSDave Airlie }
2835320918bSDave Airlie 
284*9fda81e0SThomas Zimmermann /*
285*9fda81e0SThomas Zimmermann  * Simple display pipeline
286*9fda81e0SThomas Zimmermann  */
287*9fda81e0SThomas Zimmermann 
288*9fda81e0SThomas Zimmermann static const uint32_t udl_simple_display_pipe_formats[] = {
289*9fda81e0SThomas Zimmermann 	DRM_FORMAT_RGB565,
290*9fda81e0SThomas Zimmermann 	DRM_FORMAT_XRGB8888,
291*9fda81e0SThomas Zimmermann };
292*9fda81e0SThomas Zimmermann 
293*9fda81e0SThomas Zimmermann static enum drm_mode_status
294*9fda81e0SThomas Zimmermann udl_simple_display_pipe_mode_valid(struct drm_simple_display_pipe *pipe,
295*9fda81e0SThomas Zimmermann 				   const struct drm_display_mode *mode)
2965320918bSDave Airlie {
297*9fda81e0SThomas Zimmermann 	return MODE_OK;
2985320918bSDave Airlie }
2995320918bSDave Airlie 
300*9fda81e0SThomas Zimmermann static void
301*9fda81e0SThomas Zimmermann udl_simple_display_pipe_enable(struct drm_simple_display_pipe *pipe,
302*9fda81e0SThomas Zimmermann 			       struct drm_crtc_state *crtc_state,
303*9fda81e0SThomas Zimmermann 			       struct drm_plane_state *plane_state)
3045320918bSDave Airlie {
305*9fda81e0SThomas Zimmermann 	struct drm_crtc *crtc = &pipe->crtc;
3065320918bSDave Airlie 	struct drm_device *dev = crtc->dev;
307*9fda81e0SThomas Zimmermann 	struct drm_framebuffer *fb = plane_state->fb;
3085320918bSDave Airlie 	struct udl_device *udl = dev->dev_private;
309*9fda81e0SThomas Zimmermann 	struct drm_display_mode *mode = &crtc_state->mode;
3105320918bSDave Airlie 	char *buf;
3115320918bSDave Airlie 	char *wrptr;
312*9fda81e0SThomas Zimmermann 	int color_depth = UDL_COLOR_DEPTH_16BPP;
3135320918bSDave Airlie 
314*9fda81e0SThomas Zimmermann 	crtc_state->no_vblank = true;
315737ba109SHaixia Shi 
3165320918bSDave Airlie 	buf = (char *)udl->mode_buf;
3175320918bSDave Airlie 
3185320918bSDave Airlie 	/* This first section has to do with setting the base address on the
319*9fda81e0SThomas Zimmermann 	 * controller associated with the display. There are 2 base
320*9fda81e0SThomas Zimmermann 	 * pointers, currently, we only use the 16 bpp segment.
3215320918bSDave Airlie 	 */
3225320918bSDave Airlie 	wrptr = udl_vidreg_lock(buf);
3235320918bSDave Airlie 	wrptr = udl_set_color_depth(wrptr, color_depth);
3245320918bSDave Airlie 	/* set base for 16bpp segment to 0 */
3255320918bSDave Airlie 	wrptr = udl_set_base16bpp(wrptr, 0);
3265320918bSDave Airlie 	/* set base for 8bpp segment to end of fb */
3275320918bSDave Airlie 	wrptr = udl_set_base8bpp(wrptr, 2 * mode->vdisplay * mode->hdisplay);
3285320918bSDave Airlie 
329*9fda81e0SThomas Zimmermann 	wrptr = udl_set_vid_cmds(wrptr, mode);
3305bd42f69SDave Airlie 	wrptr = udl_set_blank(wrptr, DRM_MODE_DPMS_ON);
3315320918bSDave Airlie 	wrptr = udl_vidreg_unlock(wrptr);
3325320918bSDave Airlie 
3335bd42f69SDave Airlie 	wrptr = udl_dummy_render(wrptr);
3345bd42f69SDave Airlie 
335ba59b015SThomas Zimmermann 	spin_lock(&udl->active_fb_16_lock);
33683446035SThomas Zimmermann 	udl->active_fb_16 = fb;
337ba59b015SThomas Zimmermann 	spin_unlock(&udl->active_fb_16_lock);
3385320918bSDave Airlie 	udl->mode_buf_len = wrptr - buf;
3395320918bSDave Airlie 
34083446035SThomas Zimmermann 	udl_handle_damage(fb, 0, 0, fb->width, fb->height);
341*9fda81e0SThomas Zimmermann 
342*9fda81e0SThomas Zimmermann 	udl_crtc_dpms(&pipe->crtc, DRM_MODE_DPMS_ON);
343*9fda81e0SThomas Zimmermann }
344*9fda81e0SThomas Zimmermann 
345*9fda81e0SThomas Zimmermann static void
346*9fda81e0SThomas Zimmermann udl_simple_display_pipe_disable(struct drm_simple_display_pipe *pipe)
347*9fda81e0SThomas Zimmermann {
348*9fda81e0SThomas Zimmermann 	udl_crtc_dpms(&pipe->crtc, DRM_MODE_DPMS_OFF);
349*9fda81e0SThomas Zimmermann }
350*9fda81e0SThomas Zimmermann 
351*9fda81e0SThomas Zimmermann static int
352*9fda81e0SThomas Zimmermann udl_simple_display_pipe_check(struct drm_simple_display_pipe *pipe,
353*9fda81e0SThomas Zimmermann 			      struct drm_plane_state *plane_state,
354*9fda81e0SThomas Zimmermann 			      struct drm_crtc_state *crtc_state)
355*9fda81e0SThomas Zimmermann {
3565320918bSDave Airlie 	return 0;
3575320918bSDave Airlie }
3585320918bSDave Airlie 
359*9fda81e0SThomas Zimmermann static void
360*9fda81e0SThomas Zimmermann udl_simple_display_pipe_update(struct drm_simple_display_pipe *pipe,
361*9fda81e0SThomas Zimmermann 			       struct drm_plane_state *old_plane_state)
3625320918bSDave Airlie {
363*9fda81e0SThomas Zimmermann 	struct drm_device *dev = pipe->crtc.dev;
364ba59b015SThomas Zimmermann 	struct udl_device *udl = dev->dev_private;
365*9fda81e0SThomas Zimmermann 	struct drm_framebuffer *fb = pipe->plane.state->fb;
36640377ef2SStéphane Marchesin 
367ba59b015SThomas Zimmermann 	spin_lock(&udl->active_fb_16_lock);
368ba59b015SThomas Zimmermann 	udl->active_fb_16 = fb;
369ba59b015SThomas Zimmermann 	spin_unlock(&udl->active_fb_16_lock);
3706c3912d6SHaixia Shi 
371*9fda81e0SThomas Zimmermann 	if (!fb)
372*9fda81e0SThomas Zimmermann 		return;
373*9fda81e0SThomas Zimmermann 
37483446035SThomas Zimmermann 	udl_handle_damage(fb, 0, 0, fb->width, fb->height);
37540377ef2SStéphane Marchesin }
37640377ef2SStéphane Marchesin 
377*9fda81e0SThomas Zimmermann static const
378*9fda81e0SThomas Zimmermann struct drm_simple_display_pipe_funcs udl_simple_display_pipe_funcs = {
379*9fda81e0SThomas Zimmermann 	.mode_valid = udl_simple_display_pipe_mode_valid,
380*9fda81e0SThomas Zimmermann 	.enable = udl_simple_display_pipe_enable,
381*9fda81e0SThomas Zimmermann 	.disable = udl_simple_display_pipe_disable,
382*9fda81e0SThomas Zimmermann 	.check = udl_simple_display_pipe_check,
383*9fda81e0SThomas Zimmermann 	.update = udl_simple_display_pipe_update,
384*9fda81e0SThomas Zimmermann 	.prepare_fb = drm_gem_fb_simple_display_pipe_prepare_fb,
3855320918bSDave Airlie };
3865320918bSDave Airlie 
387*9fda81e0SThomas Zimmermann /*
388*9fda81e0SThomas Zimmermann  * Modesetting
389*9fda81e0SThomas Zimmermann  */
3905320918bSDave Airlie 
3915320918bSDave Airlie static const struct drm_mode_config_funcs udl_mode_funcs = {
3925320918bSDave Airlie 	.fb_create = udl_fb_user_fb_create,
393*9fda81e0SThomas Zimmermann 	.atomic_check  = drm_atomic_helper_check,
394*9fda81e0SThomas Zimmermann 	.atomic_commit = drm_atomic_helper_commit,
3955320918bSDave Airlie };
3965320918bSDave Airlie 
3975320918bSDave Airlie int udl_modeset_init(struct drm_device *dev)
3985320918bSDave Airlie {
399*9fda81e0SThomas Zimmermann 	size_t format_count = ARRAY_SIZE(udl_simple_display_pipe_formats);
400*9fda81e0SThomas Zimmermann 	struct udl_device *udl = dev->dev_private;
401e829cf0bSThomas Zimmermann 	struct drm_connector *connector;
402e829cf0bSThomas Zimmermann 	int ret;
403e829cf0bSThomas Zimmermann 
4045320918bSDave Airlie 	drm_mode_config_init(dev);
4055320918bSDave Airlie 
4065320918bSDave Airlie 	dev->mode_config.min_width = 640;
4075320918bSDave Airlie 	dev->mode_config.min_height = 480;
4085320918bSDave Airlie 
4095320918bSDave Airlie 	dev->mode_config.max_width = 2048;
4105320918bSDave Airlie 	dev->mode_config.max_height = 2048;
4115320918bSDave Airlie 
4125320918bSDave Airlie 	dev->mode_config.prefer_shadow = 0;
4135320918bSDave Airlie 	dev->mode_config.preferred_depth = 24;
4145320918bSDave Airlie 
415e6ecefaaSLaurent Pinchart 	dev->mode_config.funcs = &udl_mode_funcs;
4165320918bSDave Airlie 
417e829cf0bSThomas Zimmermann 	connector = udl_connector_init(dev);
418e829cf0bSThomas Zimmermann 	if (IS_ERR(connector)) {
419e829cf0bSThomas Zimmermann 		ret = PTR_ERR(connector);
420e829cf0bSThomas Zimmermann 		goto err_drm_mode_config_cleanup;
421e829cf0bSThomas Zimmermann 	}
422e829cf0bSThomas Zimmermann 
423*9fda81e0SThomas Zimmermann 	format_count = ARRAY_SIZE(udl_simple_display_pipe_formats);
4245320918bSDave Airlie 
425*9fda81e0SThomas Zimmermann 	ret = drm_simple_display_pipe_init(dev, &udl->display_pipe,
426*9fda81e0SThomas Zimmermann 					   &udl_simple_display_pipe_funcs,
427*9fda81e0SThomas Zimmermann 					   udl_simple_display_pipe_formats,
428*9fda81e0SThomas Zimmermann 					   format_count, NULL, connector);
429*9fda81e0SThomas Zimmermann 	if (ret)
430*9fda81e0SThomas Zimmermann 		goto err_drm_mode_config_cleanup;
431*9fda81e0SThomas Zimmermann 
432*9fda81e0SThomas Zimmermann 	drm_mode_config_reset(dev);
4335320918bSDave Airlie 
4345320918bSDave Airlie 	return 0;
435e829cf0bSThomas Zimmermann 
436e829cf0bSThomas Zimmermann err_drm_mode_config_cleanup:
437e829cf0bSThomas Zimmermann 	drm_mode_config_cleanup(dev);
438e829cf0bSThomas Zimmermann 	return ret;
4395320918bSDave Airlie }
4405320918bSDave Airlie 
441737ba109SHaixia Shi void udl_modeset_restore(struct drm_device *dev)
442737ba109SHaixia Shi {
443737ba109SHaixia Shi 	struct udl_device *udl = dev->dev_private;
444*9fda81e0SThomas Zimmermann 	struct drm_crtc *crtc = &udl->display_pipe.crtc;
445*9fda81e0SThomas Zimmermann 	struct drm_plane *primary = &udl->display_pipe.plane;
446*9fda81e0SThomas Zimmermann 	struct drm_framebuffer *fb = primary->fb;
447737ba109SHaixia Shi 
448*9fda81e0SThomas Zimmermann 	if (!fb)
449737ba109SHaixia Shi 		return;
450*9fda81e0SThomas Zimmermann 
451*9fda81e0SThomas Zimmermann 	udl_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
45283446035SThomas Zimmermann 	udl_handle_damage(fb, 0, 0, fb->width, fb->height);
453737ba109SHaixia Shi }
454737ba109SHaixia Shi 
4555320918bSDave Airlie void udl_modeset_cleanup(struct drm_device *dev)
4565320918bSDave Airlie {
4575320918bSDave Airlie 	drm_mode_config_cleanup(dev);
4585320918bSDave Airlie }
459