xref: /openbmc/linux/drivers/gpu/drm/udl/udl_modeset.c (revision 90991209837ab619555a46a97a88dead7a960d2d)
15320918bSDave Airlie /*
25320918bSDave Airlie  * Copyright (C) 2012 Red Hat
35320918bSDave Airlie  *
45320918bSDave Airlie  * based in parts on udlfb.c:
55320918bSDave Airlie  * Copyright (C) 2009 Roberto De Ioris <roberto@unbit.it>
65320918bSDave Airlie  * Copyright (C) 2009 Jaya Kumar <jayakumar.lkml@gmail.com>
75320918bSDave Airlie  * Copyright (C) 2009 Bernie Thompson <bernie@plugable.com>
85320918bSDave Airlie 
95320918bSDave Airlie  * This file is subject to the terms and conditions of the GNU General Public
105320918bSDave Airlie  * License v2. See the file COPYING in the main directory of this archive for
115320918bSDave Airlie  * more details.
125320918bSDave Airlie  */
135320918bSDave Airlie 
14760285e7SDavid Howells #include <drm/drmP.h>
15760285e7SDavid Howells #include <drm/drm_crtc.h>
16760285e7SDavid Howells #include <drm/drm_crtc_helper.h>
173cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h>
185320918bSDave Airlie #include "udl_drv.h"
195320918bSDave Airlie 
205320918bSDave Airlie /*
215320918bSDave Airlie  * All DisplayLink bulk operations start with 0xAF, followed by specific code
225320918bSDave Airlie  * All operations are written to buffers which then later get sent to device
235320918bSDave Airlie  */
245320918bSDave Airlie static char *udl_set_register(char *buf, u8 reg, u8 val)
255320918bSDave Airlie {
265320918bSDave Airlie 	*buf++ = 0xAF;
275320918bSDave Airlie 	*buf++ = 0x20;
285320918bSDave Airlie 	*buf++ = reg;
295320918bSDave Airlie 	*buf++ = val;
305320918bSDave Airlie 	return buf;
315320918bSDave Airlie }
325320918bSDave Airlie 
335320918bSDave Airlie static char *udl_vidreg_lock(char *buf)
345320918bSDave Airlie {
355320918bSDave Airlie 	return udl_set_register(buf, 0xFF, 0x00);
365320918bSDave Airlie }
375320918bSDave Airlie 
385320918bSDave Airlie static char *udl_vidreg_unlock(char *buf)
395320918bSDave Airlie {
405320918bSDave Airlie 	return udl_set_register(buf, 0xFF, 0xFF);
415320918bSDave Airlie }
425320918bSDave Airlie 
435320918bSDave Airlie /*
445320918bSDave Airlie  * On/Off for driving the DisplayLink framebuffer to the display
455320918bSDave Airlie  *  0x00 H and V sync on
465320918bSDave Airlie  *  0x01 H and V sync off (screen blank but powered)
475320918bSDave Airlie  *  0x07 DPMS powerdown (requires modeset to come back)
485320918bSDave Airlie  */
495bd42f69SDave Airlie static char *udl_set_blank(char *buf, int dpms_mode)
505320918bSDave Airlie {
515bd42f69SDave Airlie 	u8 reg;
525bd42f69SDave Airlie 	switch (dpms_mode) {
535bd42f69SDave Airlie 	case DRM_MODE_DPMS_OFF:
545bd42f69SDave Airlie 		reg = 0x07;
555bd42f69SDave Airlie 		break;
565bd42f69SDave Airlie 	case DRM_MODE_DPMS_STANDBY:
575bd42f69SDave Airlie 		reg = 0x05;
585bd42f69SDave Airlie 		break;
595bd42f69SDave Airlie 	case DRM_MODE_DPMS_SUSPEND:
605bd42f69SDave Airlie 		reg = 0x01;
615bd42f69SDave Airlie 		break;
625bd42f69SDave Airlie 	case DRM_MODE_DPMS_ON:
635bd42f69SDave Airlie 		reg = 0x00;
645bd42f69SDave Airlie 		break;
655bd42f69SDave Airlie 	}
665bd42f69SDave Airlie 
675bd42f69SDave Airlie 	return udl_set_register(buf, 0x1f, reg);
685320918bSDave Airlie }
695320918bSDave Airlie 
705320918bSDave Airlie static char *udl_set_color_depth(char *buf, u8 selection)
715320918bSDave Airlie {
725320918bSDave Airlie 	return udl_set_register(buf, 0x00, selection);
735320918bSDave Airlie }
745320918bSDave Airlie 
755320918bSDave Airlie static char *udl_set_base16bpp(char *wrptr, u32 base)
765320918bSDave Airlie {
775320918bSDave Airlie 	/* the base pointer is 16 bits wide, 0x20 is hi byte. */
785320918bSDave Airlie 	wrptr = udl_set_register(wrptr, 0x20, base >> 16);
795320918bSDave Airlie 	wrptr = udl_set_register(wrptr, 0x21, base >> 8);
805320918bSDave Airlie 	return udl_set_register(wrptr, 0x22, base);
815320918bSDave Airlie }
825320918bSDave Airlie 
835320918bSDave Airlie /*
845320918bSDave Airlie  * DisplayLink HW has separate 16bpp and 8bpp framebuffers.
855320918bSDave Airlie  * In 24bpp modes, the low 323 RGB bits go in the 8bpp framebuffer
865320918bSDave Airlie  */
875320918bSDave Airlie static char *udl_set_base8bpp(char *wrptr, u32 base)
885320918bSDave Airlie {
895320918bSDave Airlie 	wrptr = udl_set_register(wrptr, 0x26, base >> 16);
905320918bSDave Airlie 	wrptr = udl_set_register(wrptr, 0x27, base >> 8);
915320918bSDave Airlie 	return udl_set_register(wrptr, 0x28, base);
925320918bSDave Airlie }
935320918bSDave Airlie 
945320918bSDave Airlie static char *udl_set_register_16(char *wrptr, u8 reg, u16 value)
955320918bSDave Airlie {
965320918bSDave Airlie 	wrptr = udl_set_register(wrptr, reg, value >> 8);
975320918bSDave Airlie 	return udl_set_register(wrptr, reg+1, value);
985320918bSDave Airlie }
995320918bSDave Airlie 
1005320918bSDave Airlie /*
1015320918bSDave Airlie  * This is kind of weird because the controller takes some
1025320918bSDave Airlie  * register values in a different byte order than other registers.
1035320918bSDave Airlie  */
1045320918bSDave Airlie static char *udl_set_register_16be(char *wrptr, u8 reg, u16 value)
1055320918bSDave Airlie {
1065320918bSDave Airlie 	wrptr = udl_set_register(wrptr, reg, value);
1075320918bSDave Airlie 	return udl_set_register(wrptr, reg+1, value >> 8);
1085320918bSDave Airlie }
1095320918bSDave Airlie 
1105320918bSDave Airlie /*
1115320918bSDave Airlie  * LFSR is linear feedback shift register. The reason we have this is
1125320918bSDave Airlie  * because the display controller needs to minimize the clock depth of
1135320918bSDave Airlie  * various counters used in the display path. So this code reverses the
1145320918bSDave Airlie  * provided value into the lfsr16 value by counting backwards to get
1155320918bSDave Airlie  * the value that needs to be set in the hardware comparator to get the
1165320918bSDave Airlie  * same actual count. This makes sense once you read above a couple of
1175320918bSDave Airlie  * times and think about it from a hardware perspective.
1185320918bSDave Airlie  */
1195320918bSDave Airlie static u16 udl_lfsr16(u16 actual_count)
1205320918bSDave Airlie {
1215320918bSDave Airlie 	u32 lv = 0xFFFF; /* This is the lfsr value that the hw starts with */
1225320918bSDave Airlie 
1235320918bSDave Airlie 	while (actual_count--) {
1245320918bSDave Airlie 		lv =	 ((lv << 1) |
1255320918bSDave Airlie 			(((lv >> 15) ^ (lv >> 4) ^ (lv >> 2) ^ (lv >> 1)) & 1))
1265320918bSDave Airlie 			& 0xFFFF;
1275320918bSDave Airlie 	}
1285320918bSDave Airlie 
1295320918bSDave Airlie 	return (u16) lv;
1305320918bSDave Airlie }
1315320918bSDave Airlie 
1325320918bSDave Airlie /*
1335320918bSDave Airlie  * This does LFSR conversion on the value that is to be written.
1345320918bSDave Airlie  * See LFSR explanation above for more detail.
1355320918bSDave Airlie  */
1365320918bSDave Airlie static char *udl_set_register_lfsr16(char *wrptr, u8 reg, u16 value)
1375320918bSDave Airlie {
1385320918bSDave Airlie 	return udl_set_register_16(wrptr, reg, udl_lfsr16(value));
1395320918bSDave Airlie }
1405320918bSDave Airlie 
1415320918bSDave Airlie /*
1425320918bSDave Airlie  * This takes a standard fbdev screeninfo struct and all of its monitor mode
1435320918bSDave Airlie  * details and converts them into the DisplayLink equivalent register commands.
1445320918bSDave Airlie   ERR(vreg(dev,               0x00, (color_depth == 16) ? 0 : 1));
1455320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x01, xDisplayStart));
1465320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x03, xDisplayEnd));
1475320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x05, yDisplayStart));
1485320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x07, yDisplayEnd));
1495320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x09, xEndCount));
1505320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x0B, hSyncStart));
1515320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x0D, hSyncEnd));
1525320918bSDave Airlie   ERR(vreg_big_endian(dev,    0x0F, hPixels));
1535320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x11, yEndCount));
1545320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x13, vSyncStart));
1555320918bSDave Airlie   ERR(vreg_lfsr16(dev,        0x15, vSyncEnd));
1565320918bSDave Airlie   ERR(vreg_big_endian(dev,    0x17, vPixels));
1575320918bSDave Airlie   ERR(vreg_little_endian(dev, 0x1B, pixelClock5KHz));
1585320918bSDave Airlie 
1595320918bSDave Airlie   ERR(vreg(dev,               0x1F, 0));
1605320918bSDave Airlie 
1615320918bSDave Airlie   ERR(vbuf(dev, WRITE_VIDREG_UNLOCK, DSIZEOF(WRITE_VIDREG_UNLOCK)));
1625320918bSDave Airlie  */
1635320918bSDave Airlie static char *udl_set_vid_cmds(char *wrptr, struct drm_display_mode *mode)
1645320918bSDave Airlie {
1655320918bSDave Airlie 	u16 xds, yds;
1665320918bSDave Airlie 	u16 xde, yde;
1675320918bSDave Airlie 	u16 yec;
1685320918bSDave Airlie 
1695320918bSDave Airlie 	/* x display start */
1705320918bSDave Airlie 	xds = mode->crtc_htotal - mode->crtc_hsync_start;
1715320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x01, xds);
1725320918bSDave Airlie 	/* x display end */
1735320918bSDave Airlie 	xde = xds + mode->crtc_hdisplay;
1745320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x03, xde);
1755320918bSDave Airlie 
1765320918bSDave Airlie 	/* y display start */
1775320918bSDave Airlie 	yds = mode->crtc_vtotal - mode->crtc_vsync_start;
1785320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x05, yds);
1795320918bSDave Airlie 	/* y display end */
1805320918bSDave Airlie 	yde = yds + mode->crtc_vdisplay;
1815320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x07, yde);
1825320918bSDave Airlie 
1835320918bSDave Airlie 	/* x end count is active + blanking - 1 */
1845320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x09,
1855320918bSDave Airlie 					mode->crtc_htotal - 1);
1865320918bSDave Airlie 
1875320918bSDave Airlie 	/* libdlo hardcodes hsync start to 1 */
1885320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x0B, 1);
1895320918bSDave Airlie 
1905320918bSDave Airlie 	/* hsync end is width of sync pulse + 1 */
1915320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x0D,
1925320918bSDave Airlie 					mode->crtc_hsync_end - mode->crtc_hsync_start + 1);
1935320918bSDave Airlie 
1945320918bSDave Airlie 	/* hpixels is active pixels */
1955320918bSDave Airlie 	wrptr = udl_set_register_16(wrptr, 0x0F, mode->hdisplay);
1965320918bSDave Airlie 
1975320918bSDave Airlie 	/* yendcount is vertical active + vertical blanking */
1985320918bSDave Airlie 	yec = mode->crtc_vtotal;
1995320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x11, yec);
2005320918bSDave Airlie 
2015320918bSDave Airlie 	/* libdlo hardcodes vsync start to 0 */
2025320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x13, 0);
2035320918bSDave Airlie 
2045320918bSDave Airlie 	/* vsync end is width of vsync pulse */
2055320918bSDave Airlie 	wrptr = udl_set_register_lfsr16(wrptr, 0x15, mode->crtc_vsync_end - mode->crtc_vsync_start);
2065320918bSDave Airlie 
2075320918bSDave Airlie 	/* vpixels is active pixels */
2085320918bSDave Airlie 	wrptr = udl_set_register_16(wrptr, 0x17, mode->crtc_vdisplay);
2095320918bSDave Airlie 
2105320918bSDave Airlie 	wrptr = udl_set_register_16be(wrptr, 0x1B,
2115320918bSDave Airlie 				      mode->clock / 5);
2125320918bSDave Airlie 
2135320918bSDave Airlie 	return wrptr;
2145320918bSDave Airlie }
2155320918bSDave Airlie 
2165bd42f69SDave Airlie static char *udl_dummy_render(char *wrptr)
2175bd42f69SDave Airlie {
2185bd42f69SDave Airlie 	*wrptr++ = 0xAF;
2195bd42f69SDave Airlie 	*wrptr++ = 0x6A; /* copy */
2205bd42f69SDave Airlie 	*wrptr++ = 0x00; /* from addr */
2215bd42f69SDave Airlie 	*wrptr++ = 0x00;
2225bd42f69SDave Airlie 	*wrptr++ = 0x00;
2235bd42f69SDave Airlie 	*wrptr++ = 0x01; /* one pixel */
2245bd42f69SDave Airlie 	*wrptr++ = 0x00; /* to address */
2255bd42f69SDave Airlie 	*wrptr++ = 0x00;
2265bd42f69SDave Airlie 	*wrptr++ = 0x00;
2275bd42f69SDave Airlie 	return wrptr;
2285bd42f69SDave Airlie }
2295bd42f69SDave Airlie 
2305320918bSDave Airlie static int udl_crtc_write_mode_to_hw(struct drm_crtc *crtc)
2315320918bSDave Airlie {
2325320918bSDave Airlie 	struct drm_device *dev = crtc->dev;
2335320918bSDave Airlie 	struct udl_device *udl = dev->dev_private;
2345320918bSDave Airlie 	struct urb *urb;
2355320918bSDave Airlie 	char *buf;
2365320918bSDave Airlie 	int retval;
2375320918bSDave Airlie 
2385320918bSDave Airlie 	urb = udl_get_urb(dev);
2395320918bSDave Airlie 	if (!urb)
2405320918bSDave Airlie 		return -ENOMEM;
2415320918bSDave Airlie 
2425320918bSDave Airlie 	buf = (char *)urb->transfer_buffer;
2435320918bSDave Airlie 
2445320918bSDave Airlie 	memcpy(buf, udl->mode_buf, udl->mode_buf_len);
2455320918bSDave Airlie 	retval = udl_submit_urb(dev, urb, udl->mode_buf_len);
246*90991209SMikulas Patocka 	DRM_DEBUG("write mode info %d\n", udl->mode_buf_len);
2475320918bSDave Airlie 	return retval;
2485320918bSDave Airlie }
2495320918bSDave Airlie 
2505320918bSDave Airlie 
2515320918bSDave Airlie static void udl_crtc_dpms(struct drm_crtc *crtc, int mode)
2525320918bSDave Airlie {
2535320918bSDave Airlie 	struct drm_device *dev = crtc->dev;
2545320918bSDave Airlie 	struct udl_device *udl = dev->dev_private;
2555320918bSDave Airlie 	int retval;
2565320918bSDave Airlie 
2575320918bSDave Airlie 	if (mode == DRM_MODE_DPMS_OFF) {
2585320918bSDave Airlie 		char *buf;
2595320918bSDave Airlie 		struct urb *urb;
2605320918bSDave Airlie 		urb = udl_get_urb(dev);
2615320918bSDave Airlie 		if (!urb)
2625320918bSDave Airlie 			return;
2635320918bSDave Airlie 
2645320918bSDave Airlie 		buf = (char *)urb->transfer_buffer;
2655320918bSDave Airlie 		buf = udl_vidreg_lock(buf);
2665bd42f69SDave Airlie 		buf = udl_set_blank(buf, mode);
2675320918bSDave Airlie 		buf = udl_vidreg_unlock(buf);
2685320918bSDave Airlie 
2695bd42f69SDave Airlie 		buf = udl_dummy_render(buf);
2705320918bSDave Airlie 		retval = udl_submit_urb(dev, urb, buf - (char *)
2715320918bSDave Airlie 					urb->transfer_buffer);
2725320918bSDave Airlie 	} else {
2735320918bSDave Airlie 		if (udl->mode_buf_len == 0) {
2745320918bSDave Airlie 			DRM_ERROR("Trying to enable DPMS with no mode\n");
2755320918bSDave Airlie 			return;
2765320918bSDave Airlie 		}
2775320918bSDave Airlie 		udl_crtc_write_mode_to_hw(crtc);
2785320918bSDave Airlie 	}
2795320918bSDave Airlie 
2805320918bSDave Airlie }
2815320918bSDave Airlie 
2825320918bSDave Airlie #if 0
2835320918bSDave Airlie static int
2845320918bSDave Airlie udl_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2855320918bSDave Airlie 			   int x, int y, enum mode_set_atomic state)
2865320918bSDave Airlie {
2875320918bSDave Airlie 	return 0;
2885320918bSDave Airlie }
2895320918bSDave Airlie 
2905320918bSDave Airlie static int
2915320918bSDave Airlie udl_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2925320918bSDave Airlie 		    struct drm_framebuffer *old_fb)
2935320918bSDave Airlie {
2945320918bSDave Airlie 	return 0;
2955320918bSDave Airlie }
2965320918bSDave Airlie #endif
2975320918bSDave Airlie 
2985320918bSDave Airlie static int udl_crtc_mode_set(struct drm_crtc *crtc,
2995320918bSDave Airlie 			       struct drm_display_mode *mode,
3005320918bSDave Airlie 			       struct drm_display_mode *adjusted_mode,
3015320918bSDave Airlie 			       int x, int y,
3025320918bSDave Airlie 			       struct drm_framebuffer *old_fb)
3035320918bSDave Airlie 
3045320918bSDave Airlie {
3055320918bSDave Airlie 	struct drm_device *dev = crtc->dev;
306f4510a27SMatt Roper 	struct udl_framebuffer *ufb = to_udl_fb(crtc->primary->fb);
3075320918bSDave Airlie 	struct udl_device *udl = dev->dev_private;
3085320918bSDave Airlie 	char *buf;
3095320918bSDave Airlie 	char *wrptr;
3105320918bSDave Airlie 	int color_depth = 0;
3115320918bSDave Airlie 
312737ba109SHaixia Shi 	udl->crtc = crtc;
313737ba109SHaixia Shi 
3145320918bSDave Airlie 	buf = (char *)udl->mode_buf;
3155320918bSDave Airlie 
3165320918bSDave Airlie 	/* for now we just clip 24 -> 16 - if we fix that fix this */
3175320918bSDave Airlie 	/*if  (crtc->fb->bits_per_pixel != 16)
3185320918bSDave Airlie 	  color_depth = 1; */
3195320918bSDave Airlie 
3205320918bSDave Airlie 	/* This first section has to do with setting the base address on the
3215320918bSDave Airlie 	* controller * associated with the display. There are 2 base
3225320918bSDave Airlie 	* pointers, currently, we only * use the 16 bpp segment.
3235320918bSDave Airlie 	*/
3245320918bSDave Airlie 	wrptr = udl_vidreg_lock(buf);
3255320918bSDave Airlie 	wrptr = udl_set_color_depth(wrptr, color_depth);
3265320918bSDave Airlie 	/* set base for 16bpp segment to 0 */
3275320918bSDave Airlie 	wrptr = udl_set_base16bpp(wrptr, 0);
3285320918bSDave Airlie 	/* set base for 8bpp segment to end of fb */
3295320918bSDave Airlie 	wrptr = udl_set_base8bpp(wrptr, 2 * mode->vdisplay * mode->hdisplay);
3305320918bSDave Airlie 
3315320918bSDave Airlie 	wrptr = udl_set_vid_cmds(wrptr, adjusted_mode);
3325bd42f69SDave Airlie 	wrptr = udl_set_blank(wrptr, DRM_MODE_DPMS_ON);
3335320918bSDave Airlie 	wrptr = udl_vidreg_unlock(wrptr);
3345320918bSDave Airlie 
3355bd42f69SDave Airlie 	wrptr = udl_dummy_render(wrptr);
3365bd42f69SDave Airlie 
3375320918bSDave Airlie 	if (old_fb) {
3385320918bSDave Airlie 		struct udl_framebuffer *uold_fb = to_udl_fb(old_fb);
3395320918bSDave Airlie 		uold_fb->active_16 = false;
3405320918bSDave Airlie 	}
3416c3912d6SHaixia Shi 	ufb->active_16 = true;
3425320918bSDave Airlie 	udl->mode_buf_len = wrptr - buf;
3435320918bSDave Airlie 
3445320918bSDave Airlie 	/* damage all of it */
3455320918bSDave Airlie 	udl_handle_damage(ufb, 0, 0, ufb->base.width, ufb->base.height);
3465320918bSDave Airlie 	return 0;
3475320918bSDave Airlie }
3485320918bSDave Airlie 
3495320918bSDave Airlie 
3505320918bSDave Airlie static void udl_crtc_disable(struct drm_crtc *crtc)
3515320918bSDave Airlie {
352d5c2c20eSDave Airlie 	udl_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
3535320918bSDave Airlie }
3545320918bSDave Airlie 
3555320918bSDave Airlie static void udl_crtc_destroy(struct drm_crtc *crtc)
3565320918bSDave Airlie {
3575320918bSDave Airlie 	drm_crtc_cleanup(crtc);
3585320918bSDave Airlie 	kfree(crtc);
3595320918bSDave Airlie }
3605320918bSDave Airlie 
36140377ef2SStéphane Marchesin static int udl_crtc_page_flip(struct drm_crtc *crtc,
36240377ef2SStéphane Marchesin 			      struct drm_framebuffer *fb,
36340377ef2SStéphane Marchesin 			      struct drm_pending_vblank_event *event,
36441292b1fSDaniel Vetter 			      uint32_t page_flip_flags,
36541292b1fSDaniel Vetter 			      struct drm_modeset_acquire_ctx *ctx)
36640377ef2SStéphane Marchesin {
36740377ef2SStéphane Marchesin 	struct udl_framebuffer *ufb = to_udl_fb(fb);
36840377ef2SStéphane Marchesin 	struct drm_device *dev = crtc->dev;
36940377ef2SStéphane Marchesin 
3706c3912d6SHaixia Shi 	struct drm_framebuffer *old_fb = crtc->primary->fb;
3716c3912d6SHaixia Shi 	if (old_fb) {
3726c3912d6SHaixia Shi 		struct udl_framebuffer *uold_fb = to_udl_fb(old_fb);
3736c3912d6SHaixia Shi 		uold_fb->active_16 = false;
3746c3912d6SHaixia Shi 	}
3756c3912d6SHaixia Shi 	ufb->active_16 = true;
3766c3912d6SHaixia Shi 
37740377ef2SStéphane Marchesin 	udl_handle_damage(ufb, 0, 0, fb->width, fb->height);
37840377ef2SStéphane Marchesin 
379c2f53119SMikulas Patocka 	spin_lock_irq(&dev->event_lock);
38040377ef2SStéphane Marchesin 	if (event)
38106413e4bSGustavo Padovan 		drm_crtc_send_vblank_event(crtc, event);
382c2f53119SMikulas Patocka 	spin_unlock_irq(&dev->event_lock);
38340377ef2SStéphane Marchesin 	crtc->primary->fb = fb;
38440377ef2SStéphane Marchesin 
38540377ef2SStéphane Marchesin 	return 0;
38640377ef2SStéphane Marchesin }
38740377ef2SStéphane Marchesin 
3885320918bSDave Airlie static void udl_crtc_prepare(struct drm_crtc *crtc)
3895320918bSDave Airlie {
3905320918bSDave Airlie }
3915320918bSDave Airlie 
3925320918bSDave Airlie static void udl_crtc_commit(struct drm_crtc *crtc)
3935320918bSDave Airlie {
3945320918bSDave Airlie 	udl_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
3955320918bSDave Airlie }
3965320918bSDave Airlie 
397a942d739SVille Syrjälä static const struct drm_crtc_helper_funcs udl_helper_funcs = {
3985320918bSDave Airlie 	.dpms = udl_crtc_dpms,
3995320918bSDave Airlie 	.mode_set = udl_crtc_mode_set,
4005320918bSDave Airlie 	.prepare = udl_crtc_prepare,
4015320918bSDave Airlie 	.commit = udl_crtc_commit,
4025320918bSDave Airlie 	.disable = udl_crtc_disable,
4035320918bSDave Airlie };
4045320918bSDave Airlie 
4055320918bSDave Airlie static const struct drm_crtc_funcs udl_crtc_funcs = {
4065320918bSDave Airlie 	.set_config = drm_crtc_helper_set_config,
4075320918bSDave Airlie 	.destroy = udl_crtc_destroy,
40840377ef2SStéphane Marchesin 	.page_flip = udl_crtc_page_flip,
4095320918bSDave Airlie };
4105320918bSDave Airlie 
4118d42a919SSachin Kamat static int udl_crtc_init(struct drm_device *dev)
4125320918bSDave Airlie {
4135320918bSDave Airlie 	struct drm_crtc *crtc;
4145320918bSDave Airlie 
4155320918bSDave Airlie 	crtc = kzalloc(sizeof(struct drm_crtc) + sizeof(struct drm_connector *), GFP_KERNEL);
4165320918bSDave Airlie 	if (crtc == NULL)
4175320918bSDave Airlie 		return -ENOMEM;
4185320918bSDave Airlie 
4195320918bSDave Airlie 	drm_crtc_init(dev, crtc, &udl_crtc_funcs);
4205320918bSDave Airlie 	drm_crtc_helper_add(crtc, &udl_helper_funcs);
4215320918bSDave Airlie 
4225320918bSDave Airlie 	return 0;
4235320918bSDave Airlie }
4245320918bSDave Airlie 
4255320918bSDave Airlie static const struct drm_mode_config_funcs udl_mode_funcs = {
4265320918bSDave Airlie 	.fb_create = udl_fb_user_fb_create,
4275320918bSDave Airlie 	.output_poll_changed = NULL,
4285320918bSDave Airlie };
4295320918bSDave Airlie 
4305320918bSDave Airlie int udl_modeset_init(struct drm_device *dev)
4315320918bSDave Airlie {
4325320918bSDave Airlie 	struct drm_encoder *encoder;
4335320918bSDave Airlie 	drm_mode_config_init(dev);
4345320918bSDave Airlie 
4355320918bSDave Airlie 	dev->mode_config.min_width = 640;
4365320918bSDave Airlie 	dev->mode_config.min_height = 480;
4375320918bSDave Airlie 
4385320918bSDave Airlie 	dev->mode_config.max_width = 2048;
4395320918bSDave Airlie 	dev->mode_config.max_height = 2048;
4405320918bSDave Airlie 
4415320918bSDave Airlie 	dev->mode_config.prefer_shadow = 0;
4425320918bSDave Airlie 	dev->mode_config.preferred_depth = 24;
4435320918bSDave Airlie 
444e6ecefaaSLaurent Pinchart 	dev->mode_config.funcs = &udl_mode_funcs;
4455320918bSDave Airlie 
4465320918bSDave Airlie 	udl_crtc_init(dev);
4475320918bSDave Airlie 
4485320918bSDave Airlie 	encoder = udl_encoder_init(dev);
4495320918bSDave Airlie 
4505320918bSDave Airlie 	udl_connector_init(dev, encoder);
4515320918bSDave Airlie 
4525320918bSDave Airlie 	return 0;
4535320918bSDave Airlie }
4545320918bSDave Airlie 
455737ba109SHaixia Shi void udl_modeset_restore(struct drm_device *dev)
456737ba109SHaixia Shi {
457737ba109SHaixia Shi 	struct udl_device *udl = dev->dev_private;
458737ba109SHaixia Shi 	struct udl_framebuffer *ufb;
459737ba109SHaixia Shi 
460737ba109SHaixia Shi 	if (!udl->crtc || !udl->crtc->primary->fb)
461737ba109SHaixia Shi 		return;
462737ba109SHaixia Shi 	udl_crtc_commit(udl->crtc);
463737ba109SHaixia Shi 	ufb = to_udl_fb(udl->crtc->primary->fb);
464737ba109SHaixia Shi 	udl_handle_damage(ufb, 0, 0, ufb->base.width, ufb->base.height);
465737ba109SHaixia Shi }
466737ba109SHaixia Shi 
4675320918bSDave Airlie void udl_modeset_cleanup(struct drm_device *dev)
4685320918bSDave Airlie {
4695320918bSDave Airlie 	drm_mode_config_cleanup(dev);
4705320918bSDave Airlie }
471