xref: /openbmc/linux/drivers/gpu/drm/tiny/mi0283qt.c (revision 9a87ffc99ec8eb8d35eed7c4f816d75f5cc9662e)
1043386a0SNoralf Trønnes // SPDX-License-Identifier: GPL-2.0-or-later
2043386a0SNoralf Trønnes /*
3043386a0SNoralf Trønnes  * DRM driver for Multi-Inno MI0283QT panels
4043386a0SNoralf Trønnes  *
5043386a0SNoralf Trønnes  * Copyright 2016 Noralf Trønnes
6043386a0SNoralf Trønnes  */
7043386a0SNoralf Trønnes 
8043386a0SNoralf Trønnes #include <linux/backlight.h>
9043386a0SNoralf Trønnes #include <linux/delay.h>
10043386a0SNoralf Trønnes #include <linux/gpio/consumer.h>
11043386a0SNoralf Trønnes #include <linux/module.h>
12043386a0SNoralf Trønnes #include <linux/property.h>
13043386a0SNoralf Trønnes #include <linux/regulator/consumer.h>
14043386a0SNoralf Trønnes #include <linux/spi/spi.h>
15043386a0SNoralf Trønnes 
16043386a0SNoralf Trønnes #include <drm/drm_atomic_helper.h>
17043386a0SNoralf Trønnes #include <drm/drm_drv.h>
188ab59da2SThomas Zimmermann #include <drm/drm_fbdev_generic.h>
19820c1707SThomas Zimmermann #include <drm/drm_gem_atomic_helper.h>
204a83c26aSDanilo Krummrich #include <drm/drm_gem_dma_helper.h>
21f5ad671bSDaniel Vetter #include <drm/drm_managed.h>
22043386a0SNoralf Trønnes #include <drm/drm_mipi_dbi.h>
23043386a0SNoralf Trønnes #include <drm/drm_modeset_helper.h>
24043386a0SNoralf Trønnes #include <video/mipi_display.h>
25043386a0SNoralf Trønnes 
26043386a0SNoralf Trønnes #define ILI9341_FRMCTR1		0xb1
27043386a0SNoralf Trønnes #define ILI9341_DISCTRL		0xb6
28043386a0SNoralf Trønnes #define ILI9341_ETMOD		0xb7
29043386a0SNoralf Trønnes 
30043386a0SNoralf Trønnes #define ILI9341_PWCTRL1		0xc0
31043386a0SNoralf Trønnes #define ILI9341_PWCTRL2		0xc1
32043386a0SNoralf Trønnes #define ILI9341_VMCTRL1		0xc5
33043386a0SNoralf Trønnes #define ILI9341_VMCTRL2		0xc7
34043386a0SNoralf Trønnes #define ILI9341_PWCTRLA		0xcb
35043386a0SNoralf Trønnes #define ILI9341_PWCTRLB		0xcf
36043386a0SNoralf Trønnes 
37043386a0SNoralf Trønnes #define ILI9341_PGAMCTRL	0xe0
38043386a0SNoralf Trønnes #define ILI9341_NGAMCTRL	0xe1
39043386a0SNoralf Trønnes #define ILI9341_DTCTRLA		0xe8
40043386a0SNoralf Trønnes #define ILI9341_DTCTRLB		0xea
41043386a0SNoralf Trønnes #define ILI9341_PWRSEQ		0xed
42043386a0SNoralf Trønnes 
43043386a0SNoralf Trønnes #define ILI9341_EN3GAM		0xf2
44043386a0SNoralf Trønnes #define ILI9341_PUMPCTRL	0xf7
45043386a0SNoralf Trønnes 
46043386a0SNoralf Trønnes #define ILI9341_MADCTL_BGR	BIT(3)
47043386a0SNoralf Trønnes #define ILI9341_MADCTL_MV	BIT(5)
48043386a0SNoralf Trønnes #define ILI9341_MADCTL_MX	BIT(6)
49043386a0SNoralf Trønnes #define ILI9341_MADCTL_MY	BIT(7)
50043386a0SNoralf Trønnes 
mi0283qt_enable(struct drm_simple_display_pipe * pipe,struct drm_crtc_state * crtc_state,struct drm_plane_state * plane_state)51043386a0SNoralf Trønnes static void mi0283qt_enable(struct drm_simple_display_pipe *pipe,
52043386a0SNoralf Trønnes 			    struct drm_crtc_state *crtc_state,
53043386a0SNoralf Trønnes 			    struct drm_plane_state *plane_state)
54043386a0SNoralf Trønnes {
55043386a0SNoralf Trønnes 	struct mipi_dbi_dev *dbidev = drm_to_mipi_dbi_dev(pipe->crtc.dev);
56043386a0SNoralf Trønnes 	struct mipi_dbi *dbi = &dbidev->dbi;
57043386a0SNoralf Trønnes 	u8 addr_mode;
58043386a0SNoralf Trønnes 	int ret, idx;
59043386a0SNoralf Trønnes 
60043386a0SNoralf Trønnes 	if (!drm_dev_enter(pipe->crtc.dev, &idx))
61043386a0SNoralf Trønnes 		return;
62043386a0SNoralf Trønnes 
63043386a0SNoralf Trønnes 	DRM_DEBUG_KMS("\n");
64043386a0SNoralf Trønnes 
65043386a0SNoralf Trønnes 	ret = mipi_dbi_poweron_conditional_reset(dbidev);
66043386a0SNoralf Trønnes 	if (ret < 0)
67043386a0SNoralf Trønnes 		goto out_exit;
68043386a0SNoralf Trønnes 	if (ret == 1)
69043386a0SNoralf Trønnes 		goto out_enable;
70043386a0SNoralf Trønnes 
71043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, MIPI_DCS_SET_DISPLAY_OFF);
72043386a0SNoralf Trønnes 
73043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_PWCTRLB, 0x00, 0x83, 0x30);
74043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_PWRSEQ, 0x64, 0x03, 0x12, 0x81);
75043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_DTCTRLA, 0x85, 0x01, 0x79);
76043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_PWCTRLA, 0x39, 0x2c, 0x00, 0x34, 0x02);
77043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_PUMPCTRL, 0x20);
78043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_DTCTRLB, 0x00, 0x00);
79043386a0SNoralf Trønnes 
80043386a0SNoralf Trønnes 	/* Power Control */
81043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_PWCTRL1, 0x26);
82043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_PWCTRL2, 0x11);
83043386a0SNoralf Trønnes 	/* VCOM */
84043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_VMCTRL1, 0x35, 0x3e);
85043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_VMCTRL2, 0xbe);
86043386a0SNoralf Trønnes 
87043386a0SNoralf Trønnes 	/* Memory Access Control */
88043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, MIPI_DCS_SET_PIXEL_FORMAT, MIPI_DCS_PIXEL_FMT_16BIT);
89043386a0SNoralf Trønnes 
90043386a0SNoralf Trønnes 	/* Frame Rate */
91043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_FRMCTR1, 0x00, 0x1b);
92043386a0SNoralf Trønnes 
93043386a0SNoralf Trønnes 	/* Gamma */
94043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_EN3GAM, 0x08);
95043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, MIPI_DCS_SET_GAMMA_CURVE, 0x01);
96043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_PGAMCTRL,
97043386a0SNoralf Trønnes 		       0x1f, 0x1a, 0x18, 0x0a, 0x0f, 0x06, 0x45, 0x87,
98043386a0SNoralf Trønnes 		       0x32, 0x0a, 0x07, 0x02, 0x07, 0x05, 0x00);
99043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_NGAMCTRL,
100043386a0SNoralf Trønnes 		       0x00, 0x25, 0x27, 0x05, 0x10, 0x09, 0x3a, 0x78,
101043386a0SNoralf Trønnes 		       0x4d, 0x05, 0x18, 0x0d, 0x38, 0x3a, 0x1f);
102043386a0SNoralf Trønnes 
103043386a0SNoralf Trønnes 	/* DDRAM */
104043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_ETMOD, 0x07);
105043386a0SNoralf Trønnes 
106043386a0SNoralf Trønnes 	/* Display */
107043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, ILI9341_DISCTRL, 0x0a, 0x82, 0x27, 0x00);
108043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, MIPI_DCS_EXIT_SLEEP_MODE);
109043386a0SNoralf Trønnes 	msleep(100);
110043386a0SNoralf Trønnes 
111043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, MIPI_DCS_SET_DISPLAY_ON);
112043386a0SNoralf Trønnes 	msleep(100);
113043386a0SNoralf Trønnes 
114043386a0SNoralf Trønnes out_enable:
115043386a0SNoralf Trønnes 	/* The PiTFT (ili9340) has a hardware reset circuit that
116043386a0SNoralf Trønnes 	 * resets only on power-on and not on each reboot through
117043386a0SNoralf Trønnes 	 * a gpio like the rpi-display does.
118043386a0SNoralf Trønnes 	 * As a result, we need to always apply the rotation value
119043386a0SNoralf Trønnes 	 * regardless of the display "on/off" state.
120043386a0SNoralf Trønnes 	 */
121043386a0SNoralf Trønnes 	switch (dbidev->rotation) {
122043386a0SNoralf Trønnes 	default:
123043386a0SNoralf Trønnes 		addr_mode = ILI9341_MADCTL_MV | ILI9341_MADCTL_MY |
124043386a0SNoralf Trønnes 			    ILI9341_MADCTL_MX;
125043386a0SNoralf Trønnes 		break;
126043386a0SNoralf Trønnes 	case 90:
127043386a0SNoralf Trønnes 		addr_mode = ILI9341_MADCTL_MY;
128043386a0SNoralf Trønnes 		break;
129043386a0SNoralf Trønnes 	case 180:
130043386a0SNoralf Trønnes 		addr_mode = ILI9341_MADCTL_MV;
131043386a0SNoralf Trønnes 		break;
132043386a0SNoralf Trønnes 	case 270:
133043386a0SNoralf Trønnes 		addr_mode = ILI9341_MADCTL_MX;
134043386a0SNoralf Trønnes 		break;
135043386a0SNoralf Trønnes 	}
136043386a0SNoralf Trønnes 	addr_mode |= ILI9341_MADCTL_BGR;
137043386a0SNoralf Trønnes 	mipi_dbi_command(dbi, MIPI_DCS_SET_ADDRESS_MODE, addr_mode);
138043386a0SNoralf Trønnes 	mipi_dbi_enable_flush(dbidev, crtc_state, plane_state);
139043386a0SNoralf Trønnes out_exit:
140043386a0SNoralf Trønnes 	drm_dev_exit(idx);
141043386a0SNoralf Trønnes }
142043386a0SNoralf Trønnes 
143043386a0SNoralf Trønnes static const struct drm_simple_display_pipe_funcs mi0283qt_pipe_funcs = {
144*63aa5ec6SThomas Zimmermann 	DRM_MIPI_DBI_SIMPLE_DISPLAY_PIPE_FUNCS(mi0283qt_enable),
145043386a0SNoralf Trønnes };
146043386a0SNoralf Trønnes 
147043386a0SNoralf Trønnes static const struct drm_display_mode mi0283qt_mode = {
148043386a0SNoralf Trønnes 	DRM_SIMPLE_MODE(320, 240, 58, 43),
149043386a0SNoralf Trønnes };
150043386a0SNoralf Trønnes 
1514a83c26aSDanilo Krummrich DEFINE_DRM_GEM_DMA_FOPS(mi0283qt_fops);
152043386a0SNoralf Trønnes 
15370a59dd8SDaniel Vetter static const struct drm_driver mi0283qt_driver = {
154043386a0SNoralf Trønnes 	.driver_features	= DRIVER_GEM | DRIVER_MODESET | DRIVER_ATOMIC,
155043386a0SNoralf Trønnes 	.fops			= &mi0283qt_fops,
1564a83c26aSDanilo Krummrich 	DRM_GEM_DMA_DRIVER_OPS_VMAP,
157043386a0SNoralf Trønnes 	.debugfs_init		= mipi_dbi_debugfs_init,
158043386a0SNoralf Trønnes 	.name			= "mi0283qt",
159043386a0SNoralf Trønnes 	.desc			= "Multi-Inno MI0283QT",
160043386a0SNoralf Trønnes 	.date			= "20160614",
161043386a0SNoralf Trønnes 	.major			= 1,
162043386a0SNoralf Trønnes 	.minor			= 0,
163043386a0SNoralf Trønnes };
164043386a0SNoralf Trønnes 
165043386a0SNoralf Trønnes static const struct of_device_id mi0283qt_of_match[] = {
166043386a0SNoralf Trønnes 	{ .compatible = "multi-inno,mi0283qt" },
167043386a0SNoralf Trønnes 	{},
168043386a0SNoralf Trønnes };
169043386a0SNoralf Trønnes MODULE_DEVICE_TABLE(of, mi0283qt_of_match);
170043386a0SNoralf Trønnes 
171043386a0SNoralf Trønnes static const struct spi_device_id mi0283qt_id[] = {
172043386a0SNoralf Trønnes 	{ "mi0283qt", 0 },
173043386a0SNoralf Trønnes 	{ },
174043386a0SNoralf Trønnes };
175043386a0SNoralf Trønnes MODULE_DEVICE_TABLE(spi, mi0283qt_id);
176043386a0SNoralf Trønnes 
mi0283qt_probe(struct spi_device * spi)177043386a0SNoralf Trønnes static int mi0283qt_probe(struct spi_device *spi)
178043386a0SNoralf Trønnes {
179043386a0SNoralf Trønnes 	struct device *dev = &spi->dev;
180043386a0SNoralf Trønnes 	struct mipi_dbi_dev *dbidev;
181043386a0SNoralf Trønnes 	struct drm_device *drm;
182043386a0SNoralf Trønnes 	struct mipi_dbi *dbi;
183043386a0SNoralf Trønnes 	struct gpio_desc *dc;
184043386a0SNoralf Trønnes 	u32 rotation = 0;
185043386a0SNoralf Trønnes 	int ret;
186043386a0SNoralf Trønnes 
18735d8ef4bSDaniel Vetter 	dbidev = devm_drm_dev_alloc(dev, &mi0283qt_driver,
18835d8ef4bSDaniel Vetter 				    struct mipi_dbi_dev, drm);
18935d8ef4bSDaniel Vetter 	if (IS_ERR(dbidev))
19035d8ef4bSDaniel Vetter 		return PTR_ERR(dbidev);
191043386a0SNoralf Trønnes 
192043386a0SNoralf Trønnes 	dbi = &dbidev->dbi;
193043386a0SNoralf Trønnes 	drm = &dbidev->drm;
194043386a0SNoralf Trønnes 
195043386a0SNoralf Trønnes 	dbi->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_HIGH);
196db695d19SAndy Shevchenko 	if (IS_ERR(dbi->reset))
197db695d19SAndy Shevchenko 		return dev_err_probe(dev, PTR_ERR(dbi->reset), "Failed to get GPIO 'reset'\n");
198043386a0SNoralf Trønnes 
199043386a0SNoralf Trønnes 	dc = devm_gpiod_get_optional(dev, "dc", GPIOD_OUT_LOW);
200db695d19SAndy Shevchenko 	if (IS_ERR(dc))
201db695d19SAndy Shevchenko 		return dev_err_probe(dev, PTR_ERR(dc), "Failed to get GPIO 'dc'\n");
202043386a0SNoralf Trønnes 
203043386a0SNoralf Trønnes 	dbidev->regulator = devm_regulator_get(dev, "power");
204043386a0SNoralf Trønnes 	if (IS_ERR(dbidev->regulator))
205043386a0SNoralf Trønnes 		return PTR_ERR(dbidev->regulator);
206043386a0SNoralf Trønnes 
207043386a0SNoralf Trønnes 	dbidev->backlight = devm_of_find_backlight(dev);
208043386a0SNoralf Trønnes 	if (IS_ERR(dbidev->backlight))
209043386a0SNoralf Trønnes 		return PTR_ERR(dbidev->backlight);
210043386a0SNoralf Trønnes 
211043386a0SNoralf Trønnes 	device_property_read_u32(dev, "rotation", &rotation);
212043386a0SNoralf Trønnes 
213043386a0SNoralf Trønnes 	ret = mipi_dbi_spi_init(spi, dbi, dc);
214043386a0SNoralf Trønnes 	if (ret)
215043386a0SNoralf Trønnes 		return ret;
216043386a0SNoralf Trønnes 
217043386a0SNoralf Trønnes 	ret = mipi_dbi_dev_init(dbidev, &mi0283qt_pipe_funcs, &mi0283qt_mode, rotation);
218043386a0SNoralf Trønnes 	if (ret)
219043386a0SNoralf Trønnes 		return ret;
220043386a0SNoralf Trønnes 
221043386a0SNoralf Trønnes 	drm_mode_config_reset(drm);
222043386a0SNoralf Trønnes 
223043386a0SNoralf Trønnes 	ret = drm_dev_register(drm, 0);
224043386a0SNoralf Trønnes 	if (ret)
225043386a0SNoralf Trønnes 		return ret;
226043386a0SNoralf Trønnes 
227043386a0SNoralf Trønnes 	spi_set_drvdata(spi, drm);
228043386a0SNoralf Trønnes 
229043386a0SNoralf Trønnes 	drm_fbdev_generic_setup(drm, 0);
230043386a0SNoralf Trønnes 
231043386a0SNoralf Trønnes 	return 0;
232043386a0SNoralf Trønnes }
233043386a0SNoralf Trønnes 
mi0283qt_remove(struct spi_device * spi)234a0386bbaSUwe Kleine-König static void mi0283qt_remove(struct spi_device *spi)
235043386a0SNoralf Trønnes {
236043386a0SNoralf Trønnes 	struct drm_device *drm = spi_get_drvdata(spi);
237043386a0SNoralf Trønnes 
238043386a0SNoralf Trønnes 	drm_dev_unplug(drm);
239043386a0SNoralf Trønnes 	drm_atomic_helper_shutdown(drm);
240043386a0SNoralf Trønnes }
241043386a0SNoralf Trønnes 
mi0283qt_shutdown(struct spi_device * spi)242043386a0SNoralf Trønnes static void mi0283qt_shutdown(struct spi_device *spi)
243043386a0SNoralf Trønnes {
244043386a0SNoralf Trønnes 	drm_atomic_helper_shutdown(spi_get_drvdata(spi));
245043386a0SNoralf Trønnes }
246043386a0SNoralf Trønnes 
mi0283qt_pm_suspend(struct device * dev)247043386a0SNoralf Trønnes static int __maybe_unused mi0283qt_pm_suspend(struct device *dev)
248043386a0SNoralf Trønnes {
249043386a0SNoralf Trønnes 	return drm_mode_config_helper_suspend(dev_get_drvdata(dev));
250043386a0SNoralf Trønnes }
251043386a0SNoralf Trønnes 
mi0283qt_pm_resume(struct device * dev)252043386a0SNoralf Trønnes static int __maybe_unused mi0283qt_pm_resume(struct device *dev)
253043386a0SNoralf Trønnes {
254043386a0SNoralf Trønnes 	drm_mode_config_helper_resume(dev_get_drvdata(dev));
255043386a0SNoralf Trønnes 
256043386a0SNoralf Trønnes 	return 0;
257043386a0SNoralf Trønnes }
258043386a0SNoralf Trønnes 
259043386a0SNoralf Trønnes static const struct dev_pm_ops mi0283qt_pm_ops = {
260043386a0SNoralf Trønnes 	SET_SYSTEM_SLEEP_PM_OPS(mi0283qt_pm_suspend, mi0283qt_pm_resume)
261043386a0SNoralf Trønnes };
262043386a0SNoralf Trønnes 
263043386a0SNoralf Trønnes static struct spi_driver mi0283qt_spi_driver = {
264043386a0SNoralf Trønnes 	.driver = {
265043386a0SNoralf Trønnes 		.name = "mi0283qt",
266043386a0SNoralf Trønnes 		.owner = THIS_MODULE,
267043386a0SNoralf Trønnes 		.of_match_table = mi0283qt_of_match,
268043386a0SNoralf Trønnes 		.pm = &mi0283qt_pm_ops,
269043386a0SNoralf Trønnes 	},
270043386a0SNoralf Trønnes 	.id_table = mi0283qt_id,
271043386a0SNoralf Trønnes 	.probe = mi0283qt_probe,
272043386a0SNoralf Trønnes 	.remove = mi0283qt_remove,
273043386a0SNoralf Trønnes 	.shutdown = mi0283qt_shutdown,
274043386a0SNoralf Trønnes };
275043386a0SNoralf Trønnes module_spi_driver(mi0283qt_spi_driver);
276043386a0SNoralf Trønnes 
277043386a0SNoralf Trønnes MODULE_DESCRIPTION("Multi-Inno MI0283QT DRM driver");
278043386a0SNoralf Trønnes MODULE_AUTHOR("Noralf Trønnes");
279043386a0SNoralf Trønnes MODULE_LICENSE("GPL");
280