1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
20ae797a8SArto Merilainen /*
30ae797a8SArto Merilainen * Copyright (c) 2015, NVIDIA Corporation.
40ae797a8SArto Merilainen */
50ae797a8SArto Merilainen
60ae797a8SArto Merilainen #include <linux/clk.h>
7eb1df694SSam Ravnborg #include <linux/delay.h>
85566174cSRobin Murphy #include <linux/dma-mapping.h>
90ae797a8SArto Merilainen #include <linux/host1x.h>
100ae797a8SArto Merilainen #include <linux/iommu.h>
110ae797a8SArto Merilainen #include <linux/module.h>
120ae797a8SArto Merilainen #include <linux/of.h>
130ae797a8SArto Merilainen #include <linux/platform_device.h>
140ae797a8SArto Merilainen #include <linux/pm_runtime.h>
150ae797a8SArto Merilainen #include <linux/reset.h>
160ae797a8SArto Merilainen
170ae797a8SArto Merilainen #include <soc/tegra/pmc.h>
180ae797a8SArto Merilainen
190ae797a8SArto Merilainen #include "drm.h"
200ae797a8SArto Merilainen #include "falcon.h"
210ae797a8SArto Merilainen #include "vic.h"
220ae797a8SArto Merilainen
230ae797a8SArto Merilainen struct vic_config {
240ae797a8SArto Merilainen const char *firmware;
250ae797a8SArto Merilainen unsigned int version;
260ae797a8SArto Merilainen bool supports_sid;
27acae8a9dSThierry Reding };
28f3779cb1SThierry Reding
290ae797a8SArto Merilainen struct vic {
300ae797a8SArto Merilainen struct falcon falcon;
310ae797a8SArto Merilainen
320ae797a8SArto Merilainen void __iomem *regs;
330ae797a8SArto Merilainen struct tegra_drm_client client;
340ae797a8SArto Merilainen struct host1x_channel *channel;
350ae797a8SArto Merilainen struct device *dev;
360ae797a8SArto Merilainen struct clk *clk;
370ae797a8SArto Merilainen struct reset_control *rst;
380ae797a8SArto Merilainen
390dc34e19SThierry Reding bool can_use_context;
400ae797a8SArto Merilainen
41bf0297acSMikko Perttunen /* Platform configuration */
42bf0297acSMikko Perttunen const struct vic_config *config;
430ae797a8SArto Merilainen };
440ae797a8SArto Merilainen
to_vic(struct tegra_drm_client * client)450ae797a8SArto Merilainen static inline struct vic *to_vic(struct tegra_drm_client *client)
460ae797a8SArto Merilainen {
470ae797a8SArto Merilainen return container_of(client, struct vic, client);
480ae797a8SArto Merilainen }
490ae797a8SArto Merilainen
vic_writel(struct vic * vic,u32 value,unsigned int offset)500ae797a8SArto Merilainen static void vic_writel(struct vic *vic, u32 value, unsigned int offset)
510ae797a8SArto Merilainen {
520ae797a8SArto Merilainen writel(value, vic->regs + offset);
530ae797a8SArto Merilainen }
540ae797a8SArto Merilainen
vic_boot(struct vic * vic)550ae797a8SArto Merilainen static int vic_boot(struct vic *vic)
560ae797a8SArto Merilainen {
570ae797a8SArto Merilainen u32 fce_ucode_size, fce_bin_data_offset, stream_id;
580ae797a8SArto Merilainen void *hdr;
59dd631e8aSThierry Reding int err = 0;
60dd631e8aSThierry Reding
61dd631e8aSThierry Reding if (vic->config->supports_sid && tegra_dev_iommu_get_stream_id(vic->dev, &stream_id)) {
620ae797a8SArto Merilainen u32 value;
630ae797a8SArto Merilainen
640ae797a8SArto Merilainen value = TRANSCFG_ATT(1, TRANSCFG_SID_FALCON) |
650ae797a8SArto Merilainen TRANSCFG_ATT(0, TRANSCFG_SID_HW);
66509869a2SAnders Roxell vic_writel(vic, value, VIC_TFBIF_TRANSCFG);
67dd631e8aSThierry Reding
68f3779cb1SThierry Reding /*
69f3779cb1SThierry Reding * STREAMID0 is used for input/output buffers. Initialize it to SID_VIC in case
70f3779cb1SThierry Reding * context isolation is not enabled, and SID_VIC is used for both firmware and
71f3779cb1SThierry Reding * data buffers.
72f3779cb1SThierry Reding *
73f3779cb1SThierry Reding * If context isolation is enabled, it will be overridden by the SETSTREAMID
74dd631e8aSThierry Reding * opcode as part of each job.
75f3779cb1SThierry Reding */
76f3779cb1SThierry Reding vic_writel(vic, stream_id, VIC_THI_STREAMID0);
7759e520a6SMikko Perttunen
7859e520a6SMikko Perttunen /* STREAMID1 is used for firmware loading. */
7959e520a6SMikko Perttunen vic_writel(vic, stream_id, VIC_THI_STREAMID1);
8059e520a6SMikko Perttunen }
8159e520a6SMikko Perttunen
8259e520a6SMikko Perttunen /* setup clockgating registers */
8359e520a6SMikko Perttunen vic_writel(vic, CG_IDLE_CG_DLY_CNT(4) |
8459e520a6SMikko Perttunen CG_IDLE_CG_EN |
8559e520a6SMikko Perttunen CG_WAKEUP_DLY_CNT(4),
8659e520a6SMikko Perttunen NV_PVIC_MISC_PRI_VIC_CG);
87f3779cb1SThierry Reding
8859e520a6SMikko Perttunen err = falcon_boot(&vic->falcon);
8959e520a6SMikko Perttunen if (err < 0)
90f3779cb1SThierry Reding return err;
91f3779cb1SThierry Reding
92f3779cb1SThierry Reding hdr = vic->falcon.firmware.virt;
93509869a2SAnders Roxell fce_bin_data_offset = *(u32 *)(hdr + VIC_UCODE_FCE_DATA_OFFSET);
94f3779cb1SThierry Reding
950ae797a8SArto Merilainen /* Old VIC firmware needs kernel help with setting up FCE microcode. */
960ae797a8SArto Merilainen if (fce_bin_data_offset != 0x0 && fce_bin_data_offset != 0xa5a5a5a5) {
970ae797a8SArto Merilainen hdr = vic->falcon.firmware.virt +
980ae797a8SArto Merilainen *(u32 *)(hdr + VIC_UCODE_FCE_HEADER_OFFSET);
990ae797a8SArto Merilainen fce_ucode_size = *(u32 *)(hdr + FCE_UCODE_SIZE_OFFSET);
1000ae797a8SArto Merilainen
1010ae797a8SArto Merilainen falcon_execute_method(&vic->falcon, VIC_SET_FCE_UCODE_SIZE,
1020ae797a8SArto Merilainen fce_ucode_size);
1030ae797a8SArto Merilainen falcon_execute_method(
1040ae797a8SArto Merilainen &vic->falcon, VIC_SET_FCE_UCODE_OFFSET,
105d972d624SThierry Reding (vic->falcon.firmware.iova + fce_bin_data_offset) >> 8);
1060ae797a8SArto Merilainen }
10758ef3aebSMikko Perttunen
10858ef3aebSMikko Perttunen err = falcon_wait_idle(&vic->falcon);
10958ef3aebSMikko Perttunen if (err < 0) {
110d972d624SThierry Reding dev_err(vic->dev,
1110ae797a8SArto Merilainen "failed to set application ID and FCE base\n");
1120ae797a8SArto Merilainen return err;
1130ae797a8SArto Merilainen }
1140ae797a8SArto Merilainen
1150ae797a8SArto Merilainen return 0;
11658ef3aebSMikko Perttunen }
11758ef3aebSMikko Perttunen
vic_init(struct host1x_client * client)11858ef3aebSMikko Perttunen static int vic_init(struct host1x_client *client)
11958ef3aebSMikko Perttunen {
1200ae797a8SArto Merilainen struct tegra_drm_client *drm = host1x_to_drm_client(client);
1210ae797a8SArto Merilainen struct drm_device *dev = dev_get_drvdata(client->host);
1220ae797a8SArto Merilainen struct tegra_drm *tegra = dev->dev_private;
1230ae797a8SArto Merilainen struct vic *vic = to_vic(drm);
1240ae797a8SArto Merilainen int err;
1250ae797a8SArto Merilainen
1260ae797a8SArto Merilainen err = host1x_client_iommu_attach(client);
1270ae797a8SArto Merilainen if (err < 0 && err != -ENODEV) {
1280ae797a8SArto Merilainen dev_err(vic->dev, "failed to attach to domain: %d\n", err);
1290ae797a8SArto Merilainen return err;
1300ae797a8SArto Merilainen }
1310ae797a8SArto Merilainen
1320ae797a8SArto Merilainen vic->channel = host1x_channel_request(client);
1330ae797a8SArto Merilainen if (!vic->channel) {
134608f43adSThierry Reding err = -ENOMEM;
1350ae797a8SArto Merilainen goto detach;
1360ae797a8SArto Merilainen }
1370ae797a8SArto Merilainen
1380ae797a8SArto Merilainen client->syncpts[0] = host1x_syncpt_request(client, 0);
1397edd7961SThierry Reding if (!client->syncpts[0]) {
140a8817489SThierry Reding err = -ENOMEM;
1417baa943eSThierry Reding goto free_channel;
1420ae797a8SArto Merilainen }
1430ae797a8SArto Merilainen
1440ae797a8SArto Merilainen err = tegra_drm_register_client(tegra, drm);
145caccddcfSThierry Reding if (err < 0)
1460ae797a8SArto Merilainen goto free_syncpt;
1470ae797a8SArto Merilainen
148bc8828bdSThierry Reding /*
1490ae797a8SArto Merilainen * Inherit the DMA parameters (such as maximum segment size) from the
1500ae797a8SArto Merilainen * parent host1x device.
151617dd7ccSThierry Reding */
1520ae797a8SArto Merilainen client->dev->dma_parms = client->host->dma_parms;
1530ae797a8SArto Merilainen
1540ae797a8SArto Merilainen return 0;
1550ae797a8SArto Merilainen
1560ae797a8SArto Merilainen free_syncpt:
1571e15f5b9SDmitry Osipenko host1x_syncpt_put(client->syncpts[0]);
1581e15f5b9SDmitry Osipenko free_channel:
1591e15f5b9SDmitry Osipenko host1x_channel_put(vic->channel);
1601e15f5b9SDmitry Osipenko detach:
1610ae797a8SArto Merilainen host1x_client_iommu_detach(client);
1620ae797a8SArto Merilainen
1631e15f5b9SDmitry Osipenko return err;
1640ae797a8SArto Merilainen }
16547b15779SThierry Reding
vic_exit(struct host1x_client * client)16647b15779SThierry Reding static int vic_exit(struct host1x_client *client)
167608f43adSThierry Reding {
16847b15779SThierry Reding struct tegra_drm_client *drm = host1x_to_drm_client(client);
169608f43adSThierry Reding struct drm_device *dev = dev_get_drvdata(client->host);
17047b15779SThierry Reding struct tegra_drm *tegra = dev->dev_private;
1710ae797a8SArto Merilainen struct vic *vic = to_vic(drm);
1720ae797a8SArto Merilainen int err;
1731e15f5b9SDmitry Osipenko
1741e15f5b9SDmitry Osipenko /* avoid a dangling pointer just in case this disappears */
1751e15f5b9SDmitry Osipenko client->dev->dma_parms = NULL;
1761e15f5b9SDmitry Osipenko
1772aed4f5aSMikko Perttunen err = tegra_drm_unregister_client(tegra, drm);
1780ae797a8SArto Merilainen if (err < 0)
1798474b025SMikko Perttunen return err;
180bc8828bdSThierry Reding
181aacdf198SThierry Reding pm_runtime_dont_use_autosuspend(client->dev);
1820ae797a8SArto Merilainen pm_runtime_force_suspend(client->dev);
1830ae797a8SArto Merilainen
1840ae797a8SArto Merilainen host1x_syncpt_put(client->syncpts[0]);
1850ae797a8SArto Merilainen host1x_channel_put(vic->channel);
1860ae797a8SArto Merilainen host1x_client_iommu_detach(client);
1870ae797a8SArto Merilainen
1880ae797a8SArto Merilainen vic->channel = NULL;
189608f43adSThierry Reding
1900ae797a8SArto Merilainen if (client->group) {
1910ae797a8SArto Merilainen dma_unmap_single(vic->dev, vic->falcon.firmware.phys,
1920ae797a8SArto Merilainen vic->falcon.firmware.size, DMA_TO_DEVICE);
1930ae797a8SArto Merilainen tegra_drm_free(tegra, vic->falcon.firmware.size,
19447b15779SThierry Reding vic->falcon.firmware.virt,
19547b15779SThierry Reding vic->falcon.firmware.iova);
19647b15779SThierry Reding } else {
1970ae797a8SArto Merilainen dma_free_coherent(vic->dev, vic->falcon.firmware.size,
1980ae797a8SArto Merilainen vic->falcon.firmware.virt,
1990ae797a8SArto Merilainen vic->falcon.firmware.iova);
2000ae797a8SArto Merilainen }
2011e15f5b9SDmitry Osipenko
2021e15f5b9SDmitry Osipenko return 0;
2031e15f5b9SDmitry Osipenko }
2042aed4f5aSMikko Perttunen
2058474b025SMikko Perttunen static const struct host1x_client_ops vic_client_ops = {
206aacdf198SThierry Reding .init = vic_init,
2070ae797a8SArto Merilainen .exit = vic_exit,
2081e15f5b9SDmitry Osipenko };
2091e15f5b9SDmitry Osipenko
vic_load_firmware(struct vic * vic)210d972d624SThierry Reding static int vic_load_firmware(struct vic *vic)
211d972d624SThierry Reding {
212d972d624SThierry Reding struct host1x_client *client = &vic->client.base;
21320e7dce2SThierry Reding struct tegra_drm *tegra = vic->client.drm;
214d972d624SThierry Reding static DEFINE_MUTEX(lock);
215d972d624SThierry Reding u32 fce_bin_data_offset;
216d972d624SThierry Reding dma_addr_t iova;
21720e7dce2SThierry Reding size_t size;
218d972d624SThierry Reding void *virt;
219d972d624SThierry Reding int err;
220d972d624SThierry Reding
22120e7dce2SThierry Reding mutex_lock(&lock);
2220ae797a8SArto Merilainen
2230ae797a8SArto Merilainen if (vic->falcon.firmware.virt) {
2240ae797a8SArto Merilainen err = 0;
2250ae797a8SArto Merilainen goto unlock;
2260ae797a8SArto Merilainen }
2270ae797a8SArto Merilainen
2280ae797a8SArto Merilainen err = falcon_read_firmware(&vic->falcon, vic->config->firmware);
2290ae797a8SArto Merilainen if (err < 0)
23077a0b09dSThierry Reding goto unlock;
23177a0b09dSThierry Reding
23220e7dce2SThierry Reding size = vic->falcon.firmware.size;
23320e7dce2SThierry Reding
234bf0297acSMikko Perttunen if (!client->group) {
235bf0297acSMikko Perttunen virt = dma_alloc_coherent(vic->dev, size, &iova, GFP_KERNEL);
236d972d624SThierry Reding if (!virt) {
23720e7dce2SThierry Reding err = -ENOMEM;
23820e7dce2SThierry Reding goto unlock;
23977a0b09dSThierry Reding }
24077a0b09dSThierry Reding } else {
241bf0297acSMikko Perttunen virt = tegra_drm_alloc(tegra, size, &iova);
242bf0297acSMikko Perttunen if (IS_ERR(virt)) {
243bf0297acSMikko Perttunen err = PTR_ERR(virt);
244bf0297acSMikko Perttunen goto unlock;
245bf0297acSMikko Perttunen }
246bf0297acSMikko Perttunen }
24777a0b09dSThierry Reding
24877a0b09dSThierry Reding vic->falcon.firmware.virt = virt;
24977a0b09dSThierry Reding vic->falcon.firmware.iova = iova;
250bf0297acSMikko Perttunen
25120e7dce2SThierry Reding err = falcon_load_firmware(&vic->falcon);
25220e7dce2SThierry Reding if (err < 0)
25320e7dce2SThierry Reding goto cleanup;
25420e7dce2SThierry Reding
255d972d624SThierry Reding /*
256bf0297acSMikko Perttunen * In this case we have received an IOVA from the shared domain, so we
257bf0297acSMikko Perttunen * need to make sure to get the physical address so that the DMA API
258bf0297acSMikko Perttunen * knows what memory pages to flush the cache for.
259bf0297acSMikko Perttunen */
26020e7dce2SThierry Reding if (client->group) {
261d972d624SThierry Reding dma_addr_t phys;
262bf0297acSMikko Perttunen
263bf0297acSMikko Perttunen phys = dma_map_single(vic->dev, virt, size, DMA_TO_DEVICE);
264bf0297acSMikko Perttunen
265bf0297acSMikko Perttunen err = dma_mapping_error(vic->dev, phys);
26620e7dce2SThierry Reding if (err < 0)
26720e7dce2SThierry Reding goto cleanup;
268d972d624SThierry Reding
269d972d624SThierry Reding vic->falcon.firmware.phys = phys;
27077a0b09dSThierry Reding }
27177a0b09dSThierry Reding
27277a0b09dSThierry Reding /*
27377a0b09dSThierry Reding * Check if firmware is new enough to not require mapping firmware
27477a0b09dSThierry Reding * to data buffer domains.
27520e7dce2SThierry Reding */
27620e7dce2SThierry Reding fce_bin_data_offset = *(u32 *)(virt + VIC_UCODE_FCE_DATA_OFFSET);
27720e7dce2SThierry Reding
27820e7dce2SThierry Reding if (!vic->config->supports_sid) {
27920e7dce2SThierry Reding vic->can_use_context = false;
28020e7dce2SThierry Reding } else if (fce_bin_data_offset != 0x0 && fce_bin_data_offset != 0xa5a5a5a5) {
281d972d624SThierry Reding /*
282d972d624SThierry Reding * Firmware will access FCE through STREAMID0, so context
28320e7dce2SThierry Reding * isolation cannot be used.
28420e7dce2SThierry Reding */
28520e7dce2SThierry Reding vic->can_use_context = false;
28620e7dce2SThierry Reding dev_warn_once(vic->dev, "context isolation disabled due to old firmware\n");
28720e7dce2SThierry Reding } else {
28820e7dce2SThierry Reding vic->can_use_context = true;
289d972d624SThierry Reding }
29020e7dce2SThierry Reding
29120e7dce2SThierry Reding unlock:
292bf0297acSMikko Perttunen mutex_unlock(&lock);
293bf0297acSMikko Perttunen return err;
294bf0297acSMikko Perttunen
295bf0297acSMikko Perttunen cleanup:
296bf0297acSMikko Perttunen if (!client->group)
297bf0297acSMikko Perttunen dma_free_coherent(vic->dev, size, virt, iova);
298bf0297acSMikko Perttunen else
299bf0297acSMikko Perttunen tegra_drm_free(tegra, size, virt, iova);
300bf0297acSMikko Perttunen
301bf0297acSMikko Perttunen mutex_unlock(&lock);
302bf0297acSMikko Perttunen return err;
303bf0297acSMikko Perttunen }
304bf0297acSMikko Perttunen
305bf0297acSMikko Perttunen
vic_runtime_resume(struct device * dev)306bf0297acSMikko Perttunen static int __maybe_unused vic_runtime_resume(struct device *dev)
307bf0297acSMikko Perttunen {
308bf0297acSMikko Perttunen struct vic *vic = dev_get_drvdata(dev);
309bf0297acSMikko Perttunen int err;
310bf0297acSMikko Perttunen
311bf0297acSMikko Perttunen err = clk_prepare_enable(vic->clk);
312bf0297acSMikko Perttunen if (err < 0)
313bf0297acSMikko Perttunen return err;
31477a0b09dSThierry Reding
31577a0b09dSThierry Reding usleep_range(10, 20);
31620e7dce2SThierry Reding
317d972d624SThierry Reding err = reset_control_deassert(vic->rst);
31820e7dce2SThierry Reding if (err < 0)
319d972d624SThierry Reding goto disable;
32020e7dce2SThierry Reding
321bf0297acSMikko Perttunen usleep_range(10, 20);
32277a0b09dSThierry Reding
32377a0b09dSThierry Reding err = vic_load_firmware(vic);
32477a0b09dSThierry Reding if (err < 0)
32599166123SMikko Perttunen goto assert;
326b5d5288aSYueHaibing
32799166123SMikko Perttunen err = vic_boot(vic);
32899166123SMikko Perttunen if (err < 0)
32999166123SMikko Perttunen goto assert;
33099166123SMikko Perttunen
33199166123SMikko Perttunen return 0;
33299166123SMikko Perttunen
33399166123SMikko Perttunen assert:
33499166123SMikko Perttunen reset_control_assert(vic->rst);
33599166123SMikko Perttunen disable:
33699166123SMikko Perttunen clk_disable_unprepare(vic->clk);
33799166123SMikko Perttunen return err;
33899166123SMikko Perttunen }
33999166123SMikko Perttunen
vic_runtime_suspend(struct device * dev)34099166123SMikko Perttunen static int __maybe_unused vic_runtime_suspend(struct device *dev)
34199166123SMikko Perttunen {
34299166123SMikko Perttunen struct vic *vic = dev_get_drvdata(dev);
34399166123SMikko Perttunen int err;
34499166123SMikko Perttunen
34599166123SMikko Perttunen host1x_channel_stop(vic->channel);
34699166123SMikko Perttunen
34799166123SMikko Perttunen err = reset_control_assert(vic->rst);
34899166123SMikko Perttunen if (err < 0)
34999166123SMikko Perttunen return err;
35099166123SMikko Perttunen
35199166123SMikko Perttunen usleep_range(2000, 4000);
35299166123SMikko Perttunen
35399166123SMikko Perttunen clk_disable_unprepare(vic->clk);
35499166123SMikko Perttunen
35599166123SMikko Perttunen return 0;
35699166123SMikko Perttunen }
35799166123SMikko Perttunen
vic_open_channel(struct tegra_drm_client * client,struct tegra_drm_context * context)35899166123SMikko Perttunen static int vic_open_channel(struct tegra_drm_client *client,
35999166123SMikko Perttunen struct tegra_drm_context *context)
360b5d5288aSYueHaibing {
36199166123SMikko Perttunen struct vic *vic = to_vic(client);
36299166123SMikko Perttunen
36399166123SMikko Perttunen context->channel = host1x_channel_get(vic->channel);
36499166123SMikko Perttunen if (!context->channel)
3651e15f5b9SDmitry Osipenko return -ENOMEM;
3661e15f5b9SDmitry Osipenko
36799166123SMikko Perttunen return 0;
36899166123SMikko Perttunen }
36999166123SMikko Perttunen
vic_close_channel(struct tegra_drm_context * context)37099166123SMikko Perttunen static void vic_close_channel(struct tegra_drm_context *context)
37199166123SMikko Perttunen {
37299166123SMikko Perttunen host1x_channel_put(context->channel);
37399166123SMikko Perttunen }
37499166123SMikko Perttunen
vic_can_use_memory_ctx(struct tegra_drm_client * client,bool * supported)37599166123SMikko Perttunen static int vic_can_use_memory_ctx(struct tegra_drm_client *client, bool *supported)
37699166123SMikko Perttunen {
37799166123SMikko Perttunen struct vic *vic = to_vic(client);
3780ae797a8SArto Merilainen int err;
3790ae797a8SArto Merilainen
3800ae797a8SArto Merilainen /* This doesn't access HW so it's safe to call without powering up. */
3810ae797a8SArto Merilainen err = vic_load_firmware(vic);
3820ae797a8SArto Merilainen if (err < 0)
3830ae797a8SArto Merilainen return err;
38458ed47adSDmitry Osipenko
38599166123SMikko Perttunen *supported = vic->can_use_context;
3860ae797a8SArto Merilainen
3870ae797a8SArto Merilainen return 0;
3880ae797a8SArto Merilainen }
3890ae797a8SArto Merilainen
3900ae797a8SArto Merilainen static const struct tegra_drm_client_ops vic_ops = {
3910ae797a8SArto Merilainen .open_channel = vic_open_channel,
3920ae797a8SArto Merilainen .close_channel = vic_close_channel,
3930ae797a8SArto Merilainen .submit = tegra_drm_submit,
3940ae797a8SArto Merilainen .get_streamid_offset = tegra_drm_get_streamid_offset_thi,
395bf0297acSMikko Perttunen .can_use_memory_ctx = vic_can_use_memory_ctx,
396bf0297acSMikko Perttunen };
397bf0297acSMikko Perttunen
398bf0297acSMikko Perttunen #define NVIDIA_TEGRA_124_VIC_FIRMWARE "nvidia/tegra124/vic03_ucode.bin"
399bf0297acSMikko Perttunen
400bf0297acSMikko Perttunen static const struct vic_config vic_t124_config = {
401bf0297acSMikko Perttunen .firmware = NVIDIA_TEGRA_124_VIC_FIRMWARE,
402bf0297acSMikko Perttunen .version = 0x40,
403bf0297acSMikko Perttunen .supports_sid = false,
404bf0297acSMikko Perttunen };
405bf0297acSMikko Perttunen
406bf0297acSMikko Perttunen #define NVIDIA_TEGRA_210_VIC_FIRMWARE "nvidia/tegra210/vic04_ucode.bin"
407bf0297acSMikko Perttunen
408bf0297acSMikko Perttunen static const struct vic_config vic_t210_config = {
409bf0297acSMikko Perttunen .firmware = NVIDIA_TEGRA_210_VIC_FIRMWARE,
4100ae797a8SArto Merilainen .version = 0x21,
4110ae797a8SArto Merilainen .supports_sid = false,
4120ae797a8SArto Merilainen };
4130ae797a8SArto Merilainen
414bf0297acSMikko Perttunen #define NVIDIA_TEGRA_186_VIC_FIRMWARE "nvidia/tegra186/vic04_ucode.bin"
415bf0297acSMikko Perttunen
4160ae797a8SArto Merilainen static const struct vic_config vic_t186_config = {
4170ae797a8SArto Merilainen .firmware = NVIDIA_TEGRA_186_VIC_FIRMWARE,
418788ff4b6SNicolas Chauvet .version = 0x18,
419788ff4b6SNicolas Chauvet .supports_sid = true,
4200ae797a8SArto Merilainen };
421788ff4b6SNicolas Chauvet
422acae8a9dSThierry Reding #define NVIDIA_TEGRA_194_VIC_FIRMWARE "nvidia/tegra194/vic.bin"
423f3779cb1SThierry Reding
4240ae797a8SArto Merilainen static const struct vic_config vic_t194_config = {
4250ae797a8SArto Merilainen .firmware = NVIDIA_TEGRA_194_VIC_FIRMWARE,
426788ff4b6SNicolas Chauvet .version = 0x19,
427788ff4b6SNicolas Chauvet .supports_sid = true,
4280ae797a8SArto Merilainen };
429788ff4b6SNicolas Chauvet
430acae8a9dSThierry Reding #define NVIDIA_TEGRA_234_VIC_FIRMWARE "nvidia/tegra234/vic.bin"
431f3779cb1SThierry Reding
4320ae797a8SArto Merilainen static const struct vic_config vic_t234_config = {
4330ae797a8SArto Merilainen .firmware = NVIDIA_TEGRA_234_VIC_FIRMWARE,
4346e44b9adSMikko Perttunen .version = 0x23,
4356e44b9adSMikko Perttunen .supports_sid = true,
4366e44b9adSMikko Perttunen };
4376e44b9adSMikko Perttunen
438acae8a9dSThierry Reding static const struct of_device_id tegra_vic_of_match[] = {
439f3779cb1SThierry Reding { .compatible = "nvidia,tegra124-vic", .data = &vic_t124_config },
4406e44b9adSMikko Perttunen { .compatible = "nvidia,tegra210-vic", .data = &vic_t210_config },
4416e44b9adSMikko Perttunen { .compatible = "nvidia,tegra186-vic", .data = &vic_t186_config },
442d6b9bc02SThierry Reding { .compatible = "nvidia,tegra194-vic", .data = &vic_t194_config },
443d6b9bc02SThierry Reding { .compatible = "nvidia,tegra234-vic", .data = &vic_t234_config },
444d6b9bc02SThierry Reding { },
445d6b9bc02SThierry Reding };
446d6b9bc02SThierry Reding MODULE_DEVICE_TABLE(of, tegra_vic_of_match);
447f3779cb1SThierry Reding
vic_probe(struct platform_device * pdev)448d6b9bc02SThierry Reding static int vic_probe(struct platform_device *pdev)
449d6b9bc02SThierry Reding {
4509550669cSMikko Perttunen struct device *dev = &pdev->dev;
4519550669cSMikko Perttunen struct host1x_syncpt **syncpts;
4529550669cSMikko Perttunen struct vic *vic;
4539550669cSMikko Perttunen int err;
4549550669cSMikko Perttunen
4559550669cSMikko Perttunen /* inherit DMA mask from host1x parent */
4569550669cSMikko Perttunen err = dma_coerce_mask_and_coherent(dev, *dev->parent->dma_mask);
4579550669cSMikko Perttunen if (err < 0) {
45882d73874SThierry Reding dev_err(&pdev->dev, "failed to set DMA mask: %d\n", err);
4590ae797a8SArto Merilainen return err;
4600ae797a8SArto Merilainen }
4616e44b9adSMikko Perttunen
462d6b9bc02SThierry Reding vic = devm_kzalloc(dev, sizeof(*vic), GFP_KERNEL);
4639550669cSMikko Perttunen if (!vic)
4640ae797a8SArto Merilainen return -ENOMEM;
4650ae797a8SArto Merilainen
46682d73874SThierry Reding vic->config = of_device_get_match_data(dev);
4670ae797a8SArto Merilainen
4680ae797a8SArto Merilainen syncpts = devm_kzalloc(dev, sizeof(*syncpts), GFP_KERNEL);
4690ae797a8SArto Merilainen if (!syncpts)
4700ae797a8SArto Merilainen return -ENOMEM;
4710ae797a8SArto Merilainen
4720ae797a8SArto Merilainen vic->regs = devm_platform_ioremap_resource(pdev, 0);
4730ae797a8SArto Merilainen if (IS_ERR(vic->regs))
4740ae797a8SArto Merilainen return PTR_ERR(vic->regs);
475d5ad0e3dSThierry Reding
476d5ad0e3dSThierry Reding vic->clk = devm_clk_get(dev, NULL);
477d5ad0e3dSThierry Reding if (IS_ERR(vic->clk)) {
478d5ad0e3dSThierry Reding dev_err(&pdev->dev, "failed to get clock\n");
479d5ad0e3dSThierry Reding return PTR_ERR(vic->clk);
480d5ad0e3dSThierry Reding }
481d5ad0e3dSThierry Reding
4820ae797a8SArto Merilainen err = clk_set_rate(vic->clk, ULONG_MAX);
4830ae797a8SArto Merilainen if (err < 0) {
4840ae797a8SArto Merilainen dev_err(&pdev->dev, "failed to set clock rate\n");
4850ae797a8SArto Merilainen return err;
486829ce7a6SThierry Reding }
487829ce7a6SThierry Reding
4880ae797a8SArto Merilainen if (!dev->pm_domain) {
4890ae797a8SArto Merilainen vic->rst = devm_reset_control_get(dev, "vic");
4900ae797a8SArto Merilainen if (IS_ERR(vic->rst)) {
4910ae797a8SArto Merilainen dev_err(&pdev->dev, "failed to get reset\n");
492*135f4c55SLv Ruyi return PTR_ERR(vic->rst);
4930ae797a8SArto Merilainen }
4940ae797a8SArto Merilainen }
4950ae797a8SArto Merilainen
4960ae797a8SArto Merilainen vic->falcon.dev = dev;
4970ae797a8SArto Merilainen vic->falcon.regs = vic->regs;
4980ae797a8SArto Merilainen
4990ae797a8SArto Merilainen err = falcon_init(&vic->falcon);
5000ae797a8SArto Merilainen if (err < 0)
5010ae797a8SArto Merilainen return err;
502e97a951fSMikko Perttunen
503e97a951fSMikko Perttunen platform_set_drvdata(pdev, vic);
504e97a951fSMikko Perttunen
505e97a951fSMikko Perttunen INIT_LIST_HEAD(&vic->client.base.list);
506e97a951fSMikko Perttunen vic->client.base.ops = &vic_client_ops;
507e97a951fSMikko Perttunen vic->client.base.dev = dev;
5080dc34e19SThierry Reding vic->client.base.class = HOST1X_CLASS_VIC;
5090dc34e19SThierry Reding vic->client.base.syncpts = syncpts;
5100dc34e19SThierry Reding vic->client.base.num_syncpts = 1;
5110dc34e19SThierry Reding vic->dev = dev;
5120dc34e19SThierry Reding
5130dc34e19SThierry Reding INIT_LIST_HEAD(&vic->client.list);
5140dc34e19SThierry Reding vic->client.version = vic->config->version;
5150dc34e19SThierry Reding vic->client.ops = &vic_ops;
5160ae797a8SArto Merilainen
5170ae797a8SArto Merilainen err = host1x_client_register(&vic->client.base);
5180ae797a8SArto Merilainen if (err < 0) {
5190ae797a8SArto Merilainen dev_err(dev, "failed to register host1x client: %d\n", err);
5200ae797a8SArto Merilainen goto exit_falcon;
5210ae797a8SArto Merilainen }
5220ae797a8SArto Merilainen
5230ae797a8SArto Merilainen pm_runtime_enable(dev);
5240ae797a8SArto Merilainen pm_runtime_use_autosuspend(dev);
5250ae797a8SArto Merilainen pm_runtime_set_autosuspend_delay(dev, 500);
5260ae797a8SArto Merilainen
5270ae797a8SArto Merilainen return 0;
5280ae797a8SArto Merilainen
5290ae797a8SArto Merilainen exit_falcon:
5300ae797a8SArto Merilainen falcon_exit(&vic->falcon);
5310ae797a8SArto Merilainen
5320ae797a8SArto Merilainen return err;
5330ae797a8SArto Merilainen }
534acae8a9dSThierry Reding
vic_remove(struct platform_device * pdev)5350ae797a8SArto Merilainen static void vic_remove(struct platform_device *pdev)
5360ae797a8SArto Merilainen {
5370ae797a8SArto Merilainen struct vic *vic = platform_get_drvdata(pdev);
5380ae797a8SArto Merilainen
5390ae797a8SArto Merilainen pm_runtime_disable(&pdev->dev);
5400ae797a8SArto Merilainen host1x_client_unregister(&vic->client.base);
5410ae797a8SArto Merilainen falcon_exit(&vic->falcon);
5420ae797a8SArto Merilainen }
5430ae797a8SArto Merilainen
5440ae797a8SArto Merilainen static const struct dev_pm_ops vic_pm_ops = {
5450ae797a8SArto Merilainen RUNTIME_PM_OPS(vic_runtime_suspend, vic_runtime_resume, NULL)
5460ae797a8SArto Merilainen SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, pm_runtime_force_resume)
5470ae797a8SArto Merilainen };
5480ae797a8SArto Merilainen
5490ae797a8SArto Merilainen struct platform_driver tegra_vic_driver = {
5500ae797a8SArto Merilainen .driver = {
5510ae797a8SArto Merilainen .name = "tegra-vic",
5520ae797a8SArto Merilainen .of_match_table = tegra_vic_of_match,
5530ae797a8SArto Merilainen .pm = &vic_pm_ops
5540ae797a8SArto Merilainen },
5550ae797a8SArto Merilainen .probe = vic_probe,
5560ae797a8SArto Merilainen .remove_new = vic_remove,
5570ae797a8SArto Merilainen };
5580ae797a8SArto Merilainen
5590ae797a8SArto Merilainen #if IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC)
5600ae797a8SArto Merilainen MODULE_FIRMWARE(NVIDIA_TEGRA_124_VIC_FIRMWARE);
5610ae797a8SArto Merilainen #endif
5620ae797a8SArto Merilainen #if IS_ENABLED(CONFIG_ARCH_TEGRA_210_SOC)
5630ae797a8SArto Merilainen MODULE_FIRMWARE(NVIDIA_TEGRA_210_VIC_FIRMWARE);
5640ae797a8SArto Merilainen #endif
5650ae797a8SArto Merilainen #if IS_ENABLED(CONFIG_ARCH_TEGRA_186_SOC)
5660ae797a8SArto Merilainen MODULE_FIRMWARE(NVIDIA_TEGRA_186_VIC_FIRMWARE);
5670ae797a8SArto Merilainen #endif
5680ae797a8SArto Merilainen #if IS_ENABLED(CONFIG_ARCH_TEGRA_194_SOC)
56942457494SArnd Bergmann MODULE_FIRMWARE(NVIDIA_TEGRA_194_VIC_FIRMWARE);
57042457494SArnd Bergmann #endif
5710ae797a8SArto Merilainen #if IS_ENABLED(CONFIG_ARCH_TEGRA_234_SOC)
5720ae797a8SArto Merilainen MODULE_FIRMWARE(NVIDIA_TEGRA_234_VIC_FIRMWARE);
5730ae797a8SArto Merilainen #endif
5740ae797a8SArto Merilainen