xref: /openbmc/linux/drivers/gpu/drm/tegra/sor.c (revision f1f20eb9705566f861330f8da7e2f2a84dae46af)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
26b6b6042SThierry Reding /*
36b6b6042SThierry Reding  * Copyright (C) 2013 NVIDIA Corporation
46b6b6042SThierry Reding  */
56b6b6042SThierry Reding 
66b6b6042SThierry Reding #include <linux/clk.h>
7b299221cSThierry Reding #include <linux/clk-provider.h>
8a82752e1SThierry Reding #include <linux/debugfs.h>
96fad8f66SThierry Reding #include <linux/gpio.h>
106b6b6042SThierry Reding #include <linux/io.h>
11eb1df694SSam Ravnborg #include <linux/module.h>
12459cc2c6SThierry Reding #include <linux/of_device.h>
136b6b6042SThierry Reding #include <linux/platform_device.h>
14aaff8bd2SThierry Reding #include <linux/pm_runtime.h>
15459cc2c6SThierry Reding #include <linux/regulator/consumer.h>
166b6b6042SThierry Reding #include <linux/reset.h>
17306a7f91SThierry Reding 
187232398aSThierry Reding #include <soc/tegra/pmc.h>
196b6b6042SThierry Reding 
204aa3df71SThierry Reding #include <drm/drm_atomic_helper.h>
21eb1df694SSam Ravnborg #include <drm/drm_debugfs.h>
226b6b6042SThierry Reding #include <drm/drm_dp_helper.h>
23eb1df694SSam Ravnborg #include <drm/drm_file.h>
246fad8f66SThierry Reding #include <drm/drm_panel.h>
2536e90221SThierry Reding #include <drm/drm_scdc_helper.h>
266b6b6042SThierry Reding 
276b6b6042SThierry Reding #include "dc.h"
289a42c7c6SThierry Reding #include "dp.h"
296b6b6042SThierry Reding #include "drm.h"
30fad7b806SThierry Reding #include "hda.h"
316b6b6042SThierry Reding #include "sor.h"
32932f6529SThierry Reding #include "trace.h"
336b6b6042SThierry Reding 
34459cc2c6SThierry Reding #define SOR_REKEY 0x38
35459cc2c6SThierry Reding 
36459cc2c6SThierry Reding struct tegra_sor_hdmi_settings {
37459cc2c6SThierry Reding 	unsigned long frequency;
38459cc2c6SThierry Reding 
39459cc2c6SThierry Reding 	u8 vcocap;
40c57997bcSThierry Reding 	u8 filter;
41459cc2c6SThierry Reding 	u8 ichpmp;
42459cc2c6SThierry Reding 	u8 loadadj;
43c57997bcSThierry Reding 	u8 tmds_termadj;
44c57997bcSThierry Reding 	u8 tx_pu_value;
45c57997bcSThierry Reding 	u8 bg_temp_coef;
46c57997bcSThierry Reding 	u8 bg_vref_level;
47c57997bcSThierry Reding 	u8 avdd10_level;
48c57997bcSThierry Reding 	u8 avdd14_level;
49c57997bcSThierry Reding 	u8 sparepll;
50459cc2c6SThierry Reding 
51459cc2c6SThierry Reding 	u8 drive_current[4];
52459cc2c6SThierry Reding 	u8 preemphasis[4];
53459cc2c6SThierry Reding };
54459cc2c6SThierry Reding 
55459cc2c6SThierry Reding #if 1
56459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
57459cc2c6SThierry Reding 	{
58459cc2c6SThierry Reding 		.frequency = 54000000,
59459cc2c6SThierry Reding 		.vcocap = 0x0,
60c57997bcSThierry Reding 		.filter = 0x0,
61459cc2c6SThierry Reding 		.ichpmp = 0x1,
62459cc2c6SThierry Reding 		.loadadj = 0x3,
63c57997bcSThierry Reding 		.tmds_termadj = 0x9,
64c57997bcSThierry Reding 		.tx_pu_value = 0x10,
65c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
66c57997bcSThierry Reding 		.bg_vref_level = 0x8,
67c57997bcSThierry Reding 		.avdd10_level = 0x4,
68c57997bcSThierry Reding 		.avdd14_level = 0x4,
69c57997bcSThierry Reding 		.sparepll = 0x0,
70459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
71459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
72459cc2c6SThierry Reding 	}, {
73459cc2c6SThierry Reding 		.frequency = 75000000,
74459cc2c6SThierry Reding 		.vcocap = 0x3,
75c57997bcSThierry Reding 		.filter = 0x0,
76459cc2c6SThierry Reding 		.ichpmp = 0x1,
77459cc2c6SThierry Reding 		.loadadj = 0x3,
78c57997bcSThierry Reding 		.tmds_termadj = 0x9,
79c57997bcSThierry Reding 		.tx_pu_value = 0x40,
80c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
81c57997bcSThierry Reding 		.bg_vref_level = 0x8,
82c57997bcSThierry Reding 		.avdd10_level = 0x4,
83c57997bcSThierry Reding 		.avdd14_level = 0x4,
84c57997bcSThierry Reding 		.sparepll = 0x0,
85459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
86459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
87459cc2c6SThierry Reding 	}, {
88459cc2c6SThierry Reding 		.frequency = 150000000,
89459cc2c6SThierry Reding 		.vcocap = 0x3,
90c57997bcSThierry Reding 		.filter = 0x0,
91459cc2c6SThierry Reding 		.ichpmp = 0x1,
92459cc2c6SThierry Reding 		.loadadj = 0x3,
93c57997bcSThierry Reding 		.tmds_termadj = 0x9,
94c57997bcSThierry Reding 		.tx_pu_value = 0x66,
95c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
96c57997bcSThierry Reding 		.bg_vref_level = 0x8,
97c57997bcSThierry Reding 		.avdd10_level = 0x4,
98c57997bcSThierry Reding 		.avdd14_level = 0x4,
99c57997bcSThierry Reding 		.sparepll = 0x0,
100459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
101459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
102459cc2c6SThierry Reding 	}, {
103459cc2c6SThierry Reding 		.frequency = 300000000,
104459cc2c6SThierry Reding 		.vcocap = 0x3,
105c57997bcSThierry Reding 		.filter = 0x0,
106459cc2c6SThierry Reding 		.ichpmp = 0x1,
107459cc2c6SThierry Reding 		.loadadj = 0x3,
108c57997bcSThierry Reding 		.tmds_termadj = 0x9,
109c57997bcSThierry Reding 		.tx_pu_value = 0x66,
110c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
111c57997bcSThierry Reding 		.bg_vref_level = 0xa,
112c57997bcSThierry Reding 		.avdd10_level = 0x4,
113c57997bcSThierry Reding 		.avdd14_level = 0x4,
114c57997bcSThierry Reding 		.sparepll = 0x0,
115459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
116459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x17, 0x17, 0x17 },
117459cc2c6SThierry Reding 	}, {
118459cc2c6SThierry Reding 		.frequency = 600000000,
119459cc2c6SThierry Reding 		.vcocap = 0x3,
120c57997bcSThierry Reding 		.filter = 0x0,
121459cc2c6SThierry Reding 		.ichpmp = 0x1,
122459cc2c6SThierry Reding 		.loadadj = 0x3,
123c57997bcSThierry Reding 		.tmds_termadj = 0x9,
124c57997bcSThierry Reding 		.tx_pu_value = 0x66,
125c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
126c57997bcSThierry Reding 		.bg_vref_level = 0x8,
127c57997bcSThierry Reding 		.avdd10_level = 0x4,
128c57997bcSThierry Reding 		.avdd14_level = 0x4,
129c57997bcSThierry Reding 		.sparepll = 0x0,
130459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
131459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
132459cc2c6SThierry Reding 	},
133459cc2c6SThierry Reding };
134459cc2c6SThierry Reding #else
135459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
136459cc2c6SThierry Reding 	{
137459cc2c6SThierry Reding 		.frequency = 75000000,
138459cc2c6SThierry Reding 		.vcocap = 0x3,
139c57997bcSThierry Reding 		.filter = 0x0,
140459cc2c6SThierry Reding 		.ichpmp = 0x1,
141459cc2c6SThierry Reding 		.loadadj = 0x3,
142c57997bcSThierry Reding 		.tmds_termadj = 0x9,
143c57997bcSThierry Reding 		.tx_pu_value = 0x40,
144c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
145c57997bcSThierry Reding 		.bg_vref_level = 0x8,
146c57997bcSThierry Reding 		.avdd10_level = 0x4,
147c57997bcSThierry Reding 		.avdd14_level = 0x4,
148c57997bcSThierry Reding 		.sparepll = 0x0,
149459cc2c6SThierry Reding 		.drive_current = { 0x29, 0x29, 0x29, 0x29 },
150459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
151459cc2c6SThierry Reding 	}, {
152459cc2c6SThierry Reding 		.frequency = 150000000,
153459cc2c6SThierry Reding 		.vcocap = 0x3,
154c57997bcSThierry Reding 		.filter = 0x0,
155459cc2c6SThierry Reding 		.ichpmp = 0x1,
156459cc2c6SThierry Reding 		.loadadj = 0x3,
157c57997bcSThierry Reding 		.tmds_termadj = 0x9,
158c57997bcSThierry Reding 		.tx_pu_value = 0x66,
159c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
160c57997bcSThierry Reding 		.bg_vref_level = 0x8,
161c57997bcSThierry Reding 		.avdd10_level = 0x4,
162c57997bcSThierry Reding 		.avdd14_level = 0x4,
163c57997bcSThierry Reding 		.sparepll = 0x0,
164459cc2c6SThierry Reding 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
165459cc2c6SThierry Reding 		.preemphasis = { 0x01, 0x02, 0x02, 0x02 },
166459cc2c6SThierry Reding 	}, {
167459cc2c6SThierry Reding 		.frequency = 300000000,
168459cc2c6SThierry Reding 		.vcocap = 0x3,
169c57997bcSThierry Reding 		.filter = 0x0,
170459cc2c6SThierry Reding 		.ichpmp = 0x6,
171459cc2c6SThierry Reding 		.loadadj = 0x3,
172c57997bcSThierry Reding 		.tmds_termadj = 0x9,
173c57997bcSThierry Reding 		.tx_pu_value = 0x66,
174c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
175c57997bcSThierry Reding 		.bg_vref_level = 0xf,
176c57997bcSThierry Reding 		.avdd10_level = 0x4,
177c57997bcSThierry Reding 		.avdd14_level = 0x4,
178c57997bcSThierry Reding 		.sparepll = 0x0,
179459cc2c6SThierry Reding 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
180459cc2c6SThierry Reding 		.preemphasis = { 0x10, 0x3e, 0x3e, 0x3e },
181459cc2c6SThierry Reding 	}, {
182459cc2c6SThierry Reding 		.frequency = 600000000,
183459cc2c6SThierry Reding 		.vcocap = 0x3,
184c57997bcSThierry Reding 		.filter = 0x0,
185459cc2c6SThierry Reding 		.ichpmp = 0xa,
186459cc2c6SThierry Reding 		.loadadj = 0x3,
187c57997bcSThierry Reding 		.tmds_termadj = 0xb,
188c57997bcSThierry Reding 		.tx_pu_value = 0x66,
189c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
190c57997bcSThierry Reding 		.bg_vref_level = 0xe,
191c57997bcSThierry Reding 		.avdd10_level = 0x4,
192c57997bcSThierry Reding 		.avdd14_level = 0x4,
193c57997bcSThierry Reding 		.sparepll = 0x0,
194459cc2c6SThierry Reding 		.drive_current = { 0x35, 0x3e, 0x3e, 0x3e },
195459cc2c6SThierry Reding 		.preemphasis = { 0x02, 0x3f, 0x3f, 0x3f },
196459cc2c6SThierry Reding 	},
197459cc2c6SThierry Reding };
198459cc2c6SThierry Reding #endif
199459cc2c6SThierry Reding 
200c57997bcSThierry Reding static const struct tegra_sor_hdmi_settings tegra186_sor_hdmi_defaults[] = {
201c57997bcSThierry Reding 	{
202c57997bcSThierry Reding 		.frequency = 54000000,
203c57997bcSThierry Reding 		.vcocap = 0,
204c57997bcSThierry Reding 		.filter = 5,
205c57997bcSThierry Reding 		.ichpmp = 5,
206c57997bcSThierry Reding 		.loadadj = 3,
207c57997bcSThierry Reding 		.tmds_termadj = 0xf,
208c57997bcSThierry Reding 		.tx_pu_value = 0,
209c57997bcSThierry Reding 		.bg_temp_coef = 3,
210c57997bcSThierry Reding 		.bg_vref_level = 8,
211c57997bcSThierry Reding 		.avdd10_level = 4,
212c57997bcSThierry Reding 		.avdd14_level = 4,
213c57997bcSThierry Reding 		.sparepll = 0x54,
214c57997bcSThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
215c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
216c57997bcSThierry Reding 	}, {
217c57997bcSThierry Reding 		.frequency = 75000000,
218c57997bcSThierry Reding 		.vcocap = 1,
219c57997bcSThierry Reding 		.filter = 5,
220c57997bcSThierry Reding 		.ichpmp = 5,
221c57997bcSThierry Reding 		.loadadj = 3,
222c57997bcSThierry Reding 		.tmds_termadj = 0xf,
223c57997bcSThierry Reding 		.tx_pu_value = 0,
224c57997bcSThierry Reding 		.bg_temp_coef = 3,
225c57997bcSThierry Reding 		.bg_vref_level = 8,
226c57997bcSThierry Reding 		.avdd10_level = 4,
227c57997bcSThierry Reding 		.avdd14_level = 4,
228c57997bcSThierry Reding 		.sparepll = 0x44,
229c57997bcSThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
230c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
231c57997bcSThierry Reding 	}, {
232c57997bcSThierry Reding 		.frequency = 150000000,
233c57997bcSThierry Reding 		.vcocap = 3,
234c57997bcSThierry Reding 		.filter = 5,
235c57997bcSThierry Reding 		.ichpmp = 5,
236c57997bcSThierry Reding 		.loadadj = 3,
237c57997bcSThierry Reding 		.tmds_termadj = 15,
238c57997bcSThierry Reding 		.tx_pu_value = 0x66 /* 0 */,
239c57997bcSThierry Reding 		.bg_temp_coef = 3,
240c57997bcSThierry Reding 		.bg_vref_level = 8,
241c57997bcSThierry Reding 		.avdd10_level = 4,
242c57997bcSThierry Reding 		.avdd14_level = 4,
243c57997bcSThierry Reding 		.sparepll = 0x00, /* 0x34 */
244c57997bcSThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x37 },
245c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
246c57997bcSThierry Reding 	}, {
247c57997bcSThierry Reding 		.frequency = 300000000,
248c57997bcSThierry Reding 		.vcocap = 3,
249c57997bcSThierry Reding 		.filter = 5,
250c57997bcSThierry Reding 		.ichpmp = 5,
251c57997bcSThierry Reding 		.loadadj = 3,
252c57997bcSThierry Reding 		.tmds_termadj = 15,
253c57997bcSThierry Reding 		.tx_pu_value = 64,
254c57997bcSThierry Reding 		.bg_temp_coef = 3,
255c57997bcSThierry Reding 		.bg_vref_level = 8,
256c57997bcSThierry Reding 		.avdd10_level = 4,
257c57997bcSThierry Reding 		.avdd14_level = 4,
258c57997bcSThierry Reding 		.sparepll = 0x34,
259c57997bcSThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
260c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
261c57997bcSThierry Reding 	}, {
262c57997bcSThierry Reding 		.frequency = 600000000,
263c57997bcSThierry Reding 		.vcocap = 3,
264c57997bcSThierry Reding 		.filter = 5,
265c57997bcSThierry Reding 		.ichpmp = 5,
266c57997bcSThierry Reding 		.loadadj = 3,
267c57997bcSThierry Reding 		.tmds_termadj = 12,
268c57997bcSThierry Reding 		.tx_pu_value = 96,
269c57997bcSThierry Reding 		.bg_temp_coef = 3,
270c57997bcSThierry Reding 		.bg_vref_level = 8,
271c57997bcSThierry Reding 		.avdd10_level = 4,
272c57997bcSThierry Reding 		.avdd14_level = 4,
273c57997bcSThierry Reding 		.sparepll = 0x34,
274c57997bcSThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
275c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
276c57997bcSThierry Reding 	}
277c57997bcSThierry Reding };
278c57997bcSThierry Reding 
2799b6c14b8SThierry Reding static const struct tegra_sor_hdmi_settings tegra194_sor_hdmi_defaults[] = {
2809b6c14b8SThierry Reding 	{
2819b6c14b8SThierry Reding 		.frequency = 54000000,
2829b6c14b8SThierry Reding 		.vcocap = 0,
2839b6c14b8SThierry Reding 		.filter = 5,
2849b6c14b8SThierry Reding 		.ichpmp = 5,
2859b6c14b8SThierry Reding 		.loadadj = 3,
2869b6c14b8SThierry Reding 		.tmds_termadj = 0xf,
2879b6c14b8SThierry Reding 		.tx_pu_value = 0,
2889b6c14b8SThierry Reding 		.bg_temp_coef = 3,
2899b6c14b8SThierry Reding 		.bg_vref_level = 8,
2909b6c14b8SThierry Reding 		.avdd10_level = 4,
2919b6c14b8SThierry Reding 		.avdd14_level = 4,
2929b6c14b8SThierry Reding 		.sparepll = 0x54,
2939b6c14b8SThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
2949b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
2959b6c14b8SThierry Reding 	}, {
2969b6c14b8SThierry Reding 		.frequency = 75000000,
2979b6c14b8SThierry Reding 		.vcocap = 1,
2989b6c14b8SThierry Reding 		.filter = 5,
2999b6c14b8SThierry Reding 		.ichpmp = 5,
3009b6c14b8SThierry Reding 		.loadadj = 3,
3019b6c14b8SThierry Reding 		.tmds_termadj = 0xf,
3029b6c14b8SThierry Reding 		.tx_pu_value = 0,
3039b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3049b6c14b8SThierry Reding 		.bg_vref_level = 8,
3059b6c14b8SThierry Reding 		.avdd10_level = 4,
3069b6c14b8SThierry Reding 		.avdd14_level = 4,
3079b6c14b8SThierry Reding 		.sparepll = 0x44,
3089b6c14b8SThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
3099b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3109b6c14b8SThierry Reding 	}, {
3119b6c14b8SThierry Reding 		.frequency = 150000000,
3129b6c14b8SThierry Reding 		.vcocap = 3,
3139b6c14b8SThierry Reding 		.filter = 5,
3149b6c14b8SThierry Reding 		.ichpmp = 5,
3159b6c14b8SThierry Reding 		.loadadj = 3,
3169b6c14b8SThierry Reding 		.tmds_termadj = 15,
3179b6c14b8SThierry Reding 		.tx_pu_value = 0x66 /* 0 */,
3189b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3199b6c14b8SThierry Reding 		.bg_vref_level = 8,
3209b6c14b8SThierry Reding 		.avdd10_level = 4,
3219b6c14b8SThierry Reding 		.avdd14_level = 4,
3229b6c14b8SThierry Reding 		.sparepll = 0x00, /* 0x34 */
3239b6c14b8SThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x37 },
3249b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3259b6c14b8SThierry Reding 	}, {
3269b6c14b8SThierry Reding 		.frequency = 300000000,
3279b6c14b8SThierry Reding 		.vcocap = 3,
3289b6c14b8SThierry Reding 		.filter = 5,
3299b6c14b8SThierry Reding 		.ichpmp = 5,
3309b6c14b8SThierry Reding 		.loadadj = 3,
3319b6c14b8SThierry Reding 		.tmds_termadj = 15,
3329b6c14b8SThierry Reding 		.tx_pu_value = 64,
3339b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3349b6c14b8SThierry Reding 		.bg_vref_level = 8,
3359b6c14b8SThierry Reding 		.avdd10_level = 4,
3369b6c14b8SThierry Reding 		.avdd14_level = 4,
3379b6c14b8SThierry Reding 		.sparepll = 0x34,
3389b6c14b8SThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
3399b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3409b6c14b8SThierry Reding 	}, {
3419b6c14b8SThierry Reding 		.frequency = 600000000,
3429b6c14b8SThierry Reding 		.vcocap = 3,
3439b6c14b8SThierry Reding 		.filter = 5,
3449b6c14b8SThierry Reding 		.ichpmp = 5,
3459b6c14b8SThierry Reding 		.loadadj = 3,
3469b6c14b8SThierry Reding 		.tmds_termadj = 12,
3479b6c14b8SThierry Reding 		.tx_pu_value = 96,
3489b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3499b6c14b8SThierry Reding 		.bg_vref_level = 8,
3509b6c14b8SThierry Reding 		.avdd10_level = 4,
3519b6c14b8SThierry Reding 		.avdd14_level = 4,
3529b6c14b8SThierry Reding 		.sparepll = 0x34,
3539b6c14b8SThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
3549b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3559b6c14b8SThierry Reding 	}
3569b6c14b8SThierry Reding };
3579b6c14b8SThierry Reding 
358880cee0bSThierry Reding struct tegra_sor_regs {
359880cee0bSThierry Reding 	unsigned int head_state0;
360880cee0bSThierry Reding 	unsigned int head_state1;
361880cee0bSThierry Reding 	unsigned int head_state2;
362880cee0bSThierry Reding 	unsigned int head_state3;
363880cee0bSThierry Reding 	unsigned int head_state4;
364880cee0bSThierry Reding 	unsigned int head_state5;
365880cee0bSThierry Reding 	unsigned int pll0;
366880cee0bSThierry Reding 	unsigned int pll1;
367880cee0bSThierry Reding 	unsigned int pll2;
368880cee0bSThierry Reding 	unsigned int pll3;
369880cee0bSThierry Reding 	unsigned int dp_padctl0;
370880cee0bSThierry Reding 	unsigned int dp_padctl2;
371880cee0bSThierry Reding };
372880cee0bSThierry Reding 
373459cc2c6SThierry Reding struct tegra_sor_soc {
374459cc2c6SThierry Reding 	bool supports_edp;
375459cc2c6SThierry Reding 	bool supports_lvds;
376459cc2c6SThierry Reding 	bool supports_hdmi;
377459cc2c6SThierry Reding 	bool supports_dp;
378459cc2c6SThierry Reding 
379880cee0bSThierry Reding 	const struct tegra_sor_regs *regs;
380c57997bcSThierry Reding 	bool has_nvdisplay;
381880cee0bSThierry Reding 
382459cc2c6SThierry Reding 	const struct tegra_sor_hdmi_settings *settings;
383459cc2c6SThierry Reding 	unsigned int num_settings;
38430b49435SThierry Reding 
38530b49435SThierry Reding 	const u8 *xbar_cfg;
386459cc2c6SThierry Reding };
387459cc2c6SThierry Reding 
388459cc2c6SThierry Reding struct tegra_sor;
389459cc2c6SThierry Reding 
390459cc2c6SThierry Reding struct tegra_sor_ops {
391459cc2c6SThierry Reding 	const char *name;
392459cc2c6SThierry Reding 	int (*probe)(struct tegra_sor *sor);
393459cc2c6SThierry Reding 	int (*remove)(struct tegra_sor *sor);
394459cc2c6SThierry Reding };
395459cc2c6SThierry Reding 
3966b6b6042SThierry Reding struct tegra_sor {
3976b6b6042SThierry Reding 	struct host1x_client client;
3986b6b6042SThierry Reding 	struct tegra_output output;
3996b6b6042SThierry Reding 	struct device *dev;
4006b6b6042SThierry Reding 
401459cc2c6SThierry Reding 	const struct tegra_sor_soc *soc;
4026b6b6042SThierry Reding 	void __iomem *regs;
403c57997bcSThierry Reding 	unsigned int index;
4048e2988a7SThierry Reding 	unsigned int irq;
4056b6b6042SThierry Reding 
4066b6b6042SThierry Reding 	struct reset_control *rst;
4076b6b6042SThierry Reding 	struct clk *clk_parent;
4086b6b6042SThierry Reding 	struct clk *clk_safe;
409e1335e2fSThierry Reding 	struct clk *clk_out;
410e1335e2fSThierry Reding 	struct clk *clk_pad;
4116b6b6042SThierry Reding 	struct clk *clk_dp;
4126b6b6042SThierry Reding 	struct clk *clk;
4136b6b6042SThierry Reding 
4146d6c815dSThierry Reding 	u8 xbar_cfg[5];
4156d6c815dSThierry Reding 
4169542c237SThierry Reding 	struct drm_dp_aux *aux;
4176b6b6042SThierry Reding 
418dab16336SThierry Reding 	struct drm_info_list *debugfs_files;
419459cc2c6SThierry Reding 
420459cc2c6SThierry Reding 	const struct tegra_sor_ops *ops;
421c57997bcSThierry Reding 	enum tegra_io_pad pad;
422459cc2c6SThierry Reding 
423459cc2c6SThierry Reding 	/* for HDMI 2.0 */
424459cc2c6SThierry Reding 	struct tegra_sor_hdmi_settings *settings;
425459cc2c6SThierry Reding 	unsigned int num_settings;
426459cc2c6SThierry Reding 
427459cc2c6SThierry Reding 	struct regulator *avdd_io_supply;
428459cc2c6SThierry Reding 	struct regulator *vdd_pll_supply;
429459cc2c6SThierry Reding 	struct regulator *hdmi_supply;
43036e90221SThierry Reding 
43136e90221SThierry Reding 	struct delayed_work scdc;
43236e90221SThierry Reding 	bool scdc_enabled;
4338e2988a7SThierry Reding 
434fad7b806SThierry Reding 	struct tegra_hda_format format;
4356b6b6042SThierry Reding };
4366b6b6042SThierry Reding 
437c31efa7aSThierry Reding struct tegra_sor_state {
438c31efa7aSThierry Reding 	struct drm_connector_state base;
439c31efa7aSThierry Reding 
44036e90221SThierry Reding 	unsigned int link_speed;
44136e90221SThierry Reding 	unsigned long pclk;
442c31efa7aSThierry Reding 	unsigned int bpc;
443c31efa7aSThierry Reding };
444c31efa7aSThierry Reding 
445c31efa7aSThierry Reding static inline struct tegra_sor_state *
446c31efa7aSThierry Reding to_sor_state(struct drm_connector_state *state)
447c31efa7aSThierry Reding {
448c31efa7aSThierry Reding 	return container_of(state, struct tegra_sor_state, base);
449c31efa7aSThierry Reding }
450c31efa7aSThierry Reding 
45134fa183bSThierry Reding struct tegra_sor_config {
45234fa183bSThierry Reding 	u32 bits_per_pixel;
45334fa183bSThierry Reding 
45434fa183bSThierry Reding 	u32 active_polarity;
45534fa183bSThierry Reding 	u32 active_count;
45634fa183bSThierry Reding 	u32 tu_size;
45734fa183bSThierry Reding 	u32 active_frac;
45834fa183bSThierry Reding 	u32 watermark;
4597890b576SThierry Reding 
4607890b576SThierry Reding 	u32 hblank_symbols;
4617890b576SThierry Reding 	u32 vblank_symbols;
46234fa183bSThierry Reding };
46334fa183bSThierry Reding 
4646b6b6042SThierry Reding static inline struct tegra_sor *
4656b6b6042SThierry Reding host1x_client_to_sor(struct host1x_client *client)
4666b6b6042SThierry Reding {
4676b6b6042SThierry Reding 	return container_of(client, struct tegra_sor, client);
4686b6b6042SThierry Reding }
4696b6b6042SThierry Reding 
4706b6b6042SThierry Reding static inline struct tegra_sor *to_sor(struct tegra_output *output)
4716b6b6042SThierry Reding {
4726b6b6042SThierry Reding 	return container_of(output, struct tegra_sor, output);
4736b6b6042SThierry Reding }
4746b6b6042SThierry Reding 
4755c5f1301SThierry Reding static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned int offset)
4766b6b6042SThierry Reding {
477932f6529SThierry Reding 	u32 value = readl(sor->regs + (offset << 2));
478932f6529SThierry Reding 
479932f6529SThierry Reding 	trace_sor_readl(sor->dev, offset, value);
480932f6529SThierry Reding 
481932f6529SThierry Reding 	return value;
4826b6b6042SThierry Reding }
4836b6b6042SThierry Reding 
48428fe2076SThierry Reding static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value,
4855c5f1301SThierry Reding 				    unsigned int offset)
4866b6b6042SThierry Reding {
487932f6529SThierry Reding 	trace_sor_writel(sor->dev, offset, value);
4886b6b6042SThierry Reding 	writel(value, sor->regs + (offset << 2));
4896b6b6042SThierry Reding }
4906b6b6042SThierry Reding 
49125bb2cecSThierry Reding static int tegra_sor_set_parent_clock(struct tegra_sor *sor, struct clk *parent)
49225bb2cecSThierry Reding {
49325bb2cecSThierry Reding 	int err;
49425bb2cecSThierry Reding 
49525bb2cecSThierry Reding 	clk_disable_unprepare(sor->clk);
49625bb2cecSThierry Reding 
497e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk_out, parent);
49825bb2cecSThierry Reding 	if (err < 0)
49925bb2cecSThierry Reding 		return err;
50025bb2cecSThierry Reding 
50125bb2cecSThierry Reding 	err = clk_prepare_enable(sor->clk);
50225bb2cecSThierry Reding 	if (err < 0)
50325bb2cecSThierry Reding 		return err;
50425bb2cecSThierry Reding 
50525bb2cecSThierry Reding 	return 0;
50625bb2cecSThierry Reding }
50725bb2cecSThierry Reding 
508e1335e2fSThierry Reding struct tegra_clk_sor_pad {
509b299221cSThierry Reding 	struct clk_hw hw;
510b299221cSThierry Reding 	struct tegra_sor *sor;
511b299221cSThierry Reding };
512b299221cSThierry Reding 
513e1335e2fSThierry Reding static inline struct tegra_clk_sor_pad *to_pad(struct clk_hw *hw)
514b299221cSThierry Reding {
515e1335e2fSThierry Reding 	return container_of(hw, struct tegra_clk_sor_pad, hw);
516b299221cSThierry Reding }
517b299221cSThierry Reding 
518e1335e2fSThierry Reding static const char * const tegra_clk_sor_pad_parents[] = {
519b299221cSThierry Reding 	"pll_d2_out0", "pll_dp"
520b299221cSThierry Reding };
521b299221cSThierry Reding 
522e1335e2fSThierry Reding static int tegra_clk_sor_pad_set_parent(struct clk_hw *hw, u8 index)
523b299221cSThierry Reding {
524e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad = to_pad(hw);
525e1335e2fSThierry Reding 	struct tegra_sor *sor = pad->sor;
526b299221cSThierry Reding 	u32 value;
527b299221cSThierry Reding 
528b299221cSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
529b299221cSThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
530b299221cSThierry Reding 
531b299221cSThierry Reding 	switch (index) {
532b299221cSThierry Reding 	case 0:
533b299221cSThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
534b299221cSThierry Reding 		break;
535b299221cSThierry Reding 
536b299221cSThierry Reding 	case 1:
537b299221cSThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
538b299221cSThierry Reding 		break;
539b299221cSThierry Reding 	}
540b299221cSThierry Reding 
541b299221cSThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
542b299221cSThierry Reding 
543b299221cSThierry Reding 	return 0;
544b299221cSThierry Reding }
545b299221cSThierry Reding 
546e1335e2fSThierry Reding static u8 tegra_clk_sor_pad_get_parent(struct clk_hw *hw)
547b299221cSThierry Reding {
548e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad = to_pad(hw);
549e1335e2fSThierry Reding 	struct tegra_sor *sor = pad->sor;
550b299221cSThierry Reding 	u8 parent = U8_MAX;
551b299221cSThierry Reding 	u32 value;
552b299221cSThierry Reding 
553b299221cSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
554b299221cSThierry Reding 
555b299221cSThierry Reding 	switch (value & SOR_CLK_CNTRL_DP_CLK_SEL_MASK) {
556b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK:
557b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK:
558b299221cSThierry Reding 		parent = 0;
559b299221cSThierry Reding 		break;
560b299221cSThierry Reding 
561b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK:
562b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK:
563b299221cSThierry Reding 		parent = 1;
564b299221cSThierry Reding 		break;
565b299221cSThierry Reding 	}
566b299221cSThierry Reding 
567b299221cSThierry Reding 	return parent;
568b299221cSThierry Reding }
569b299221cSThierry Reding 
570e1335e2fSThierry Reding static const struct clk_ops tegra_clk_sor_pad_ops = {
571e1335e2fSThierry Reding 	.set_parent = tegra_clk_sor_pad_set_parent,
572e1335e2fSThierry Reding 	.get_parent = tegra_clk_sor_pad_get_parent,
573b299221cSThierry Reding };
574b299221cSThierry Reding 
575e1335e2fSThierry Reding static struct clk *tegra_clk_sor_pad_register(struct tegra_sor *sor,
576b299221cSThierry Reding 					      const char *name)
577b299221cSThierry Reding {
578e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad;
579b299221cSThierry Reding 	struct clk_init_data init;
580b299221cSThierry Reding 	struct clk *clk;
581b299221cSThierry Reding 
582e1335e2fSThierry Reding 	pad = devm_kzalloc(sor->dev, sizeof(*pad), GFP_KERNEL);
583e1335e2fSThierry Reding 	if (!pad)
584b299221cSThierry Reding 		return ERR_PTR(-ENOMEM);
585b299221cSThierry Reding 
586e1335e2fSThierry Reding 	pad->sor = sor;
587b299221cSThierry Reding 
588b299221cSThierry Reding 	init.name = name;
589b299221cSThierry Reding 	init.flags = 0;
590e1335e2fSThierry Reding 	init.parent_names = tegra_clk_sor_pad_parents;
591e1335e2fSThierry Reding 	init.num_parents = ARRAY_SIZE(tegra_clk_sor_pad_parents);
592e1335e2fSThierry Reding 	init.ops = &tegra_clk_sor_pad_ops;
593b299221cSThierry Reding 
594e1335e2fSThierry Reding 	pad->hw.init = &init;
595b299221cSThierry Reding 
596e1335e2fSThierry Reding 	clk = devm_clk_register(sor->dev, &pad->hw);
597b299221cSThierry Reding 
598b299221cSThierry Reding 	return clk;
599b299221cSThierry Reding }
600b299221cSThierry Reding 
6016b6b6042SThierry Reding static int tegra_sor_dp_train_fast(struct tegra_sor *sor,
6026b6b6042SThierry Reding 				   struct drm_dp_link *link)
6036b6b6042SThierry Reding {
6046b6b6042SThierry Reding 	unsigned int i;
6056b6b6042SThierry Reding 	u8 pattern;
60628fe2076SThierry Reding 	u32 value;
6076b6b6042SThierry Reding 	int err;
6086b6b6042SThierry Reding 
6096b6b6042SThierry Reding 	/* setup lane parameters */
6106b6b6042SThierry Reding 	value = SOR_LANE_DRIVE_CURRENT_LANE3(0x40) |
6116b6b6042SThierry Reding 		SOR_LANE_DRIVE_CURRENT_LANE2(0x40) |
6126b6b6042SThierry Reding 		SOR_LANE_DRIVE_CURRENT_LANE1(0x40) |
6136b6b6042SThierry Reding 		SOR_LANE_DRIVE_CURRENT_LANE0(0x40);
614a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
6156b6b6042SThierry Reding 
6166b6b6042SThierry Reding 	value = SOR_LANE_PREEMPHASIS_LANE3(0x0f) |
6176b6b6042SThierry Reding 		SOR_LANE_PREEMPHASIS_LANE2(0x0f) |
6186b6b6042SThierry Reding 		SOR_LANE_PREEMPHASIS_LANE1(0x0f) |
6196b6b6042SThierry Reding 		SOR_LANE_PREEMPHASIS_LANE0(0x0f);
620a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
6216b6b6042SThierry Reding 
622a9a9e4fdSThierry Reding 	value = SOR_LANE_POSTCURSOR_LANE3(0x00) |
623a9a9e4fdSThierry Reding 		SOR_LANE_POSTCURSOR_LANE2(0x00) |
624a9a9e4fdSThierry Reding 		SOR_LANE_POSTCURSOR_LANE1(0x00) |
625a9a9e4fdSThierry Reding 		SOR_LANE_POSTCURSOR_LANE0(0x00);
626a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_POSTCURSOR0);
6276b6b6042SThierry Reding 
6286b6b6042SThierry Reding 	/* disable LVDS mode */
6296b6b6042SThierry Reding 	tegra_sor_writel(sor, 0, SOR_LVDS);
6306b6b6042SThierry Reding 
631880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
6326b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
6336b6b6042SThierry Reding 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
6346b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU(2); /* XXX: don't hardcode? */
635880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
6366b6b6042SThierry Reding 
637880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
6386b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
6396b6b6042SThierry Reding 		 SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0;
640880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
6416b6b6042SThierry Reding 
6426b6b6042SThierry Reding 	usleep_range(10, 100);
6436b6b6042SThierry Reding 
644880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
6456b6b6042SThierry Reding 	value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
6466b6b6042SThierry Reding 		   SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0);
647880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
6486b6b6042SThierry Reding 
6499542c237SThierry Reding 	err = drm_dp_aux_prepare(sor->aux, DP_SET_ANSI_8B10B);
6506b6b6042SThierry Reding 	if (err < 0)
6516b6b6042SThierry Reding 		return err;
6526b6b6042SThierry Reding 
6536b6b6042SThierry Reding 	for (i = 0, value = 0; i < link->num_lanes; i++) {
6546b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
6556b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_NONE |
6566b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_TRAIN1;
6576b6b6042SThierry Reding 		value = (value << 8) | lane;
6586b6b6042SThierry Reding 	}
6596b6b6042SThierry Reding 
6606b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
6616b6b6042SThierry Reding 
6626b6b6042SThierry Reding 	pattern = DP_TRAINING_PATTERN_1;
6636b6b6042SThierry Reding 
6649542c237SThierry Reding 	err = drm_dp_aux_train(sor->aux, link, pattern);
6656b6b6042SThierry Reding 	if (err < 0)
6666b6b6042SThierry Reding 		return err;
6676b6b6042SThierry Reding 
668a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
6696b6b6042SThierry Reding 	value |= SOR_DP_SPARE_SEQ_ENABLE;
6706b6b6042SThierry Reding 	value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
6716b6b6042SThierry Reding 	value |= SOR_DP_SPARE_MACRO_SOR_CLK;
672a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
6736b6b6042SThierry Reding 
6746b6b6042SThierry Reding 	for (i = 0, value = 0; i < link->num_lanes; i++) {
6756b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
6766b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_NONE |
6776b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_TRAIN2;
6786b6b6042SThierry Reding 		value = (value << 8) | lane;
6796b6b6042SThierry Reding 	}
6806b6b6042SThierry Reding 
6816b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
6826b6b6042SThierry Reding 
6836b6b6042SThierry Reding 	pattern = DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_2;
6846b6b6042SThierry Reding 
6859542c237SThierry Reding 	err = drm_dp_aux_train(sor->aux, link, pattern);
6866b6b6042SThierry Reding 	if (err < 0)
6876b6b6042SThierry Reding 		return err;
6886b6b6042SThierry Reding 
6896b6b6042SThierry Reding 	for (i = 0, value = 0; i < link->num_lanes; i++) {
6906b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
6916b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_GALIOS |
6926b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_NONE;
6936b6b6042SThierry Reding 		value = (value << 8) | lane;
6946b6b6042SThierry Reding 	}
6956b6b6042SThierry Reding 
6966b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
6976b6b6042SThierry Reding 
6986b6b6042SThierry Reding 	pattern = DP_TRAINING_PATTERN_DISABLE;
6996b6b6042SThierry Reding 
7009542c237SThierry Reding 	err = drm_dp_aux_train(sor->aux, link, pattern);
7016b6b6042SThierry Reding 	if (err < 0)
7026b6b6042SThierry Reding 		return err;
7036b6b6042SThierry Reding 
7046b6b6042SThierry Reding 	return 0;
7056b6b6042SThierry Reding }
7066b6b6042SThierry Reding 
7076b6b6042SThierry Reding static void tegra_sor_super_update(struct tegra_sor *sor)
7086b6b6042SThierry Reding {
709a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
710a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 1, SOR_SUPER_STATE0);
711a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
7126b6b6042SThierry Reding }
7136b6b6042SThierry Reding 
7146b6b6042SThierry Reding static void tegra_sor_update(struct tegra_sor *sor)
7156b6b6042SThierry Reding {
716a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE0);
717a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 1, SOR_STATE0);
718a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE0);
7196b6b6042SThierry Reding }
7206b6b6042SThierry Reding 
7216b6b6042SThierry Reding static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout)
7226b6b6042SThierry Reding {
72328fe2076SThierry Reding 	u32 value;
7246b6b6042SThierry Reding 
7256b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWM_DIV);
7266b6b6042SThierry Reding 	value &= ~SOR_PWM_DIV_MASK;
7276b6b6042SThierry Reding 	value |= 0x400; /* period */
7286b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWM_DIV);
7296b6b6042SThierry Reding 
7306b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWM_CTL);
7316b6b6042SThierry Reding 	value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK;
7326b6b6042SThierry Reding 	value |= 0x400; /* duty cycle */
7336b6b6042SThierry Reding 	value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */
7346b6b6042SThierry Reding 	value |= SOR_PWM_CTL_TRIGGER;
7356b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWM_CTL);
7366b6b6042SThierry Reding 
7376b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
7386b6b6042SThierry Reding 
7396b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
7406b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWM_CTL);
7416b6b6042SThierry Reding 		if ((value & SOR_PWM_CTL_TRIGGER) == 0)
7426b6b6042SThierry Reding 			return 0;
7436b6b6042SThierry Reding 
7446b6b6042SThierry Reding 		usleep_range(25, 100);
7456b6b6042SThierry Reding 	}
7466b6b6042SThierry Reding 
7476b6b6042SThierry Reding 	return -ETIMEDOUT;
7486b6b6042SThierry Reding }
7496b6b6042SThierry Reding 
7506b6b6042SThierry Reding static int tegra_sor_attach(struct tegra_sor *sor)
7516b6b6042SThierry Reding {
7526b6b6042SThierry Reding 	unsigned long value, timeout;
7536b6b6042SThierry Reding 
7546b6b6042SThierry Reding 	/* wake up in normal mode */
755a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
7566b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE;
7576b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_MODE_NORMAL;
758a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
7596b6b6042SThierry Reding 	tegra_sor_super_update(sor);
7606b6b6042SThierry Reding 
7616b6b6042SThierry Reding 	/* attach */
762a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
7636b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_ATTACHED;
764a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
7656b6b6042SThierry Reding 	tegra_sor_super_update(sor);
7666b6b6042SThierry Reding 
7676b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
7686b6b6042SThierry Reding 
7696b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
7706b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
7716b6b6042SThierry Reding 		if ((value & SOR_TEST_ATTACHED) != 0)
7726b6b6042SThierry Reding 			return 0;
7736b6b6042SThierry Reding 
7746b6b6042SThierry Reding 		usleep_range(25, 100);
7756b6b6042SThierry Reding 	}
7766b6b6042SThierry Reding 
7776b6b6042SThierry Reding 	return -ETIMEDOUT;
7786b6b6042SThierry Reding }
7796b6b6042SThierry Reding 
7806b6b6042SThierry Reding static int tegra_sor_wakeup(struct tegra_sor *sor)
7816b6b6042SThierry Reding {
7826b6b6042SThierry Reding 	unsigned long value, timeout;
7836b6b6042SThierry Reding 
7846b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
7856b6b6042SThierry Reding 
7866b6b6042SThierry Reding 	/* wait for head to wake up */
7876b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
7886b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
7896b6b6042SThierry Reding 		value &= SOR_TEST_HEAD_MODE_MASK;
7906b6b6042SThierry Reding 
7916b6b6042SThierry Reding 		if (value == SOR_TEST_HEAD_MODE_AWAKE)
7926b6b6042SThierry Reding 			return 0;
7936b6b6042SThierry Reding 
7946b6b6042SThierry Reding 		usleep_range(25, 100);
7956b6b6042SThierry Reding 	}
7966b6b6042SThierry Reding 
7976b6b6042SThierry Reding 	return -ETIMEDOUT;
7986b6b6042SThierry Reding }
7996b6b6042SThierry Reding 
8006b6b6042SThierry Reding static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout)
8016b6b6042SThierry Reding {
80228fe2076SThierry Reding 	u32 value;
8036b6b6042SThierry Reding 
8046b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWR);
8056b6b6042SThierry Reding 	value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU;
8066b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWR);
8076b6b6042SThierry Reding 
8086b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
8096b6b6042SThierry Reding 
8106b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
8116b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
8126b6b6042SThierry Reding 		if ((value & SOR_PWR_TRIGGER) == 0)
8136b6b6042SThierry Reding 			return 0;
8146b6b6042SThierry Reding 
8156b6b6042SThierry Reding 		usleep_range(25, 100);
8166b6b6042SThierry Reding 	}
8176b6b6042SThierry Reding 
8186b6b6042SThierry Reding 	return -ETIMEDOUT;
8196b6b6042SThierry Reding }
8206b6b6042SThierry Reding 
82134fa183bSThierry Reding struct tegra_sor_params {
82234fa183bSThierry Reding 	/* number of link clocks per line */
82334fa183bSThierry Reding 	unsigned int num_clocks;
82434fa183bSThierry Reding 	/* ratio between input and output */
82534fa183bSThierry Reding 	u64 ratio;
82634fa183bSThierry Reding 	/* precision factor */
82734fa183bSThierry Reding 	u64 precision;
82834fa183bSThierry Reding 
82934fa183bSThierry Reding 	unsigned int active_polarity;
83034fa183bSThierry Reding 	unsigned int active_count;
83134fa183bSThierry Reding 	unsigned int active_frac;
83234fa183bSThierry Reding 	unsigned int tu_size;
83334fa183bSThierry Reding 	unsigned int error;
83434fa183bSThierry Reding };
83534fa183bSThierry Reding 
83634fa183bSThierry Reding static int tegra_sor_compute_params(struct tegra_sor *sor,
83734fa183bSThierry Reding 				    struct tegra_sor_params *params,
83834fa183bSThierry Reding 				    unsigned int tu_size)
83934fa183bSThierry Reding {
84034fa183bSThierry Reding 	u64 active_sym, active_count, frac, approx;
84134fa183bSThierry Reding 	u32 active_polarity, active_frac = 0;
84234fa183bSThierry Reding 	const u64 f = params->precision;
84334fa183bSThierry Reding 	s64 error;
84434fa183bSThierry Reding 
84534fa183bSThierry Reding 	active_sym = params->ratio * tu_size;
84634fa183bSThierry Reding 	active_count = div_u64(active_sym, f) * f;
84734fa183bSThierry Reding 	frac = active_sym - active_count;
84834fa183bSThierry Reding 
84934fa183bSThierry Reding 	/* fraction < 0.5 */
85034fa183bSThierry Reding 	if (frac >= (f / 2)) {
85134fa183bSThierry Reding 		active_polarity = 1;
85234fa183bSThierry Reding 		frac = f - frac;
85334fa183bSThierry Reding 	} else {
85434fa183bSThierry Reding 		active_polarity = 0;
85534fa183bSThierry Reding 	}
85634fa183bSThierry Reding 
85734fa183bSThierry Reding 	if (frac != 0) {
85834fa183bSThierry Reding 		frac = div_u64(f * f,  frac); /* 1/fraction */
85934fa183bSThierry Reding 		if (frac <= (15 * f)) {
86034fa183bSThierry Reding 			active_frac = div_u64(frac, f);
86134fa183bSThierry Reding 
86234fa183bSThierry Reding 			/* round up */
86334fa183bSThierry Reding 			if (active_polarity)
86434fa183bSThierry Reding 				active_frac++;
86534fa183bSThierry Reding 		} else {
86634fa183bSThierry Reding 			active_frac = active_polarity ? 1 : 15;
86734fa183bSThierry Reding 		}
86834fa183bSThierry Reding 	}
86934fa183bSThierry Reding 
87034fa183bSThierry Reding 	if (active_frac == 1)
87134fa183bSThierry Reding 		active_polarity = 0;
87234fa183bSThierry Reding 
87334fa183bSThierry Reding 	if (active_polarity == 1) {
87434fa183bSThierry Reding 		if (active_frac) {
87534fa183bSThierry Reding 			approx = active_count + (active_frac * (f - 1)) * f;
87634fa183bSThierry Reding 			approx = div_u64(approx, active_frac * f);
87734fa183bSThierry Reding 		} else {
87834fa183bSThierry Reding 			approx = active_count + f;
87934fa183bSThierry Reding 		}
88034fa183bSThierry Reding 	} else {
88134fa183bSThierry Reding 		if (active_frac)
88234fa183bSThierry Reding 			approx = active_count + div_u64(f, active_frac);
88334fa183bSThierry Reding 		else
88434fa183bSThierry Reding 			approx = active_count;
88534fa183bSThierry Reding 	}
88634fa183bSThierry Reding 
88734fa183bSThierry Reding 	error = div_s64(active_sym - approx, tu_size);
88834fa183bSThierry Reding 	error *= params->num_clocks;
88934fa183bSThierry Reding 
89079211c8eSAndrew Morton 	if (error <= 0 && abs(error) < params->error) {
89134fa183bSThierry Reding 		params->active_count = div_u64(active_count, f);
89234fa183bSThierry Reding 		params->active_polarity = active_polarity;
89334fa183bSThierry Reding 		params->active_frac = active_frac;
89479211c8eSAndrew Morton 		params->error = abs(error);
89534fa183bSThierry Reding 		params->tu_size = tu_size;
89634fa183bSThierry Reding 
89734fa183bSThierry Reding 		if (error == 0)
89834fa183bSThierry Reding 			return true;
89934fa183bSThierry Reding 	}
90034fa183bSThierry Reding 
90134fa183bSThierry Reding 	return false;
90234fa183bSThierry Reding }
90334fa183bSThierry Reding 
904a198359eSThierry Reding static int tegra_sor_compute_config(struct tegra_sor *sor,
90580444495SThierry Reding 				    const struct drm_display_mode *mode,
90634fa183bSThierry Reding 				    struct tegra_sor_config *config,
90734fa183bSThierry Reding 				    struct drm_dp_link *link)
90834fa183bSThierry Reding {
90934fa183bSThierry Reding 	const u64 f = 100000, link_rate = link->rate * 1000;
91034fa183bSThierry Reding 	const u64 pclk = mode->clock * 1000;
9117890b576SThierry Reding 	u64 input, output, watermark, num;
91234fa183bSThierry Reding 	struct tegra_sor_params params;
91334fa183bSThierry Reding 	u32 num_syms_per_line;
91434fa183bSThierry Reding 	unsigned int i;
91534fa183bSThierry Reding 
91634fa183bSThierry Reding 	if (!link_rate || !link->num_lanes || !pclk || !config->bits_per_pixel)
91734fa183bSThierry Reding 		return -EINVAL;
91834fa183bSThierry Reding 
91934fa183bSThierry Reding 	output = link_rate * 8 * link->num_lanes;
92034fa183bSThierry Reding 	input = pclk * config->bits_per_pixel;
92134fa183bSThierry Reding 
92234fa183bSThierry Reding 	if (input >= output)
92334fa183bSThierry Reding 		return -ERANGE;
92434fa183bSThierry Reding 
92534fa183bSThierry Reding 	memset(&params, 0, sizeof(params));
92634fa183bSThierry Reding 	params.ratio = div64_u64(input * f, output);
92734fa183bSThierry Reding 	params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk);
92834fa183bSThierry Reding 	params.precision = f;
92934fa183bSThierry Reding 	params.error = 64 * f;
93034fa183bSThierry Reding 	params.tu_size = 64;
93134fa183bSThierry Reding 
93234fa183bSThierry Reding 	for (i = params.tu_size; i >= 32; i--)
93334fa183bSThierry Reding 		if (tegra_sor_compute_params(sor, &params, i))
93434fa183bSThierry Reding 			break;
93534fa183bSThierry Reding 
93634fa183bSThierry Reding 	if (params.active_frac == 0) {
93734fa183bSThierry Reding 		config->active_polarity = 0;
93834fa183bSThierry Reding 		config->active_count = params.active_count;
93934fa183bSThierry Reding 
94034fa183bSThierry Reding 		if (!params.active_polarity)
94134fa183bSThierry Reding 			config->active_count--;
94234fa183bSThierry Reding 
94334fa183bSThierry Reding 		config->tu_size = params.tu_size;
94434fa183bSThierry Reding 		config->active_frac = 1;
94534fa183bSThierry Reding 	} else {
94634fa183bSThierry Reding 		config->active_polarity = params.active_polarity;
94734fa183bSThierry Reding 		config->active_count = params.active_count;
94834fa183bSThierry Reding 		config->active_frac = params.active_frac;
94934fa183bSThierry Reding 		config->tu_size = params.tu_size;
95034fa183bSThierry Reding 	}
95134fa183bSThierry Reding 
95234fa183bSThierry Reding 	dev_dbg(sor->dev,
95334fa183bSThierry Reding 		"polarity: %d active count: %d tu size: %d active frac: %d\n",
95434fa183bSThierry Reding 		config->active_polarity, config->active_count,
95534fa183bSThierry Reding 		config->tu_size, config->active_frac);
95634fa183bSThierry Reding 
95734fa183bSThierry Reding 	watermark = params.ratio * config->tu_size * (f - params.ratio);
95834fa183bSThierry Reding 	watermark = div_u64(watermark, f);
95934fa183bSThierry Reding 
96034fa183bSThierry Reding 	watermark = div_u64(watermark + params.error, f);
96134fa183bSThierry Reding 	config->watermark = watermark + (config->bits_per_pixel / 8) + 2;
96234fa183bSThierry Reding 	num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) *
96334fa183bSThierry Reding 			    (link->num_lanes * 8);
96434fa183bSThierry Reding 
96534fa183bSThierry Reding 	if (config->watermark > 30) {
96634fa183bSThierry Reding 		config->watermark = 30;
96734fa183bSThierry Reding 		dev_err(sor->dev,
96834fa183bSThierry Reding 			"unable to compute TU size, forcing watermark to %u\n",
96934fa183bSThierry Reding 			config->watermark);
97034fa183bSThierry Reding 	} else if (config->watermark > num_syms_per_line) {
97134fa183bSThierry Reding 		config->watermark = num_syms_per_line;
97234fa183bSThierry Reding 		dev_err(sor->dev, "watermark too high, forcing to %u\n",
97334fa183bSThierry Reding 			config->watermark);
97434fa183bSThierry Reding 	}
97534fa183bSThierry Reding 
9767890b576SThierry Reding 	/* compute the number of symbols per horizontal blanking interval */
9777890b576SThierry Reding 	num = ((mode->htotal - mode->hdisplay) - 7) * link_rate;
9787890b576SThierry Reding 	config->hblank_symbols = div_u64(num, pclk);
9797890b576SThierry Reding 
9807890b576SThierry Reding 	if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
9817890b576SThierry Reding 		config->hblank_symbols -= 3;
9827890b576SThierry Reding 
9837890b576SThierry Reding 	config->hblank_symbols -= 12 / link->num_lanes;
9847890b576SThierry Reding 
9857890b576SThierry Reding 	/* compute the number of symbols per vertical blanking interval */
9867890b576SThierry Reding 	num = (mode->hdisplay - 25) * link_rate;
9877890b576SThierry Reding 	config->vblank_symbols = div_u64(num, pclk);
9887890b576SThierry Reding 	config->vblank_symbols -= 36 / link->num_lanes + 4;
9897890b576SThierry Reding 
9907890b576SThierry Reding 	dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols,
9917890b576SThierry Reding 		config->vblank_symbols);
9927890b576SThierry Reding 
99334fa183bSThierry Reding 	return 0;
99434fa183bSThierry Reding }
99534fa183bSThierry Reding 
996402f6bcdSThierry Reding static void tegra_sor_apply_config(struct tegra_sor *sor,
997402f6bcdSThierry Reding 				   const struct tegra_sor_config *config)
998402f6bcdSThierry Reding {
999402f6bcdSThierry Reding 	u32 value;
1000402f6bcdSThierry Reding 
1001402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
1002402f6bcdSThierry Reding 	value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK;
1003402f6bcdSThierry Reding 	value |= SOR_DP_LINKCTL_TU_SIZE(config->tu_size);
1004402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
1005402f6bcdSThierry Reding 
1006402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_CONFIG0);
1007402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_WATERMARK_MASK;
1008402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_WATERMARK(config->watermark);
1009402f6bcdSThierry Reding 
1010402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK;
1011402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config->active_count);
1012402f6bcdSThierry Reding 
1013402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK;
1014402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config->active_frac);
1015402f6bcdSThierry Reding 
1016402f6bcdSThierry Reding 	if (config->active_polarity)
1017402f6bcdSThierry Reding 		value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
1018402f6bcdSThierry Reding 	else
1019402f6bcdSThierry Reding 		value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
1020402f6bcdSThierry Reding 
1021402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE;
1022402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE;
1023402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_CONFIG0);
1024402f6bcdSThierry Reding 
1025402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS);
1026402f6bcdSThierry Reding 	value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK;
1027402f6bcdSThierry Reding 	value |= config->hblank_symbols & 0xffff;
1028402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS);
1029402f6bcdSThierry Reding 
1030402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS);
1031402f6bcdSThierry Reding 	value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK;
1032402f6bcdSThierry Reding 	value |= config->vblank_symbols & 0xffff;
1033402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS);
1034402f6bcdSThierry Reding }
1035402f6bcdSThierry Reding 
10362bd1dd39SThierry Reding static void tegra_sor_mode_set(struct tegra_sor *sor,
10372bd1dd39SThierry Reding 			       const struct drm_display_mode *mode,
1038c31efa7aSThierry Reding 			       struct tegra_sor_state *state)
10392bd1dd39SThierry Reding {
10402bd1dd39SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(sor->output.encoder.crtc);
10412bd1dd39SThierry Reding 	unsigned int vbe, vse, hbe, hse, vbs, hbs;
10422bd1dd39SThierry Reding 	u32 value;
10432bd1dd39SThierry Reding 
10442bd1dd39SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
10452bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_PIXELDEPTH_MASK;
10462bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
10472bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_OWNER_MASK;
10482bd1dd39SThierry Reding 
10492bd1dd39SThierry Reding 	value |= SOR_STATE_ASY_CRC_MODE_COMPLETE |
10502bd1dd39SThierry Reding 		 SOR_STATE_ASY_OWNER(dc->pipe + 1);
10512bd1dd39SThierry Reding 
10522bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
10532bd1dd39SThierry Reding 		value &= ~SOR_STATE_ASY_HSYNCPOL;
10542bd1dd39SThierry Reding 
10552bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
10562bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_HSYNCPOL;
10572bd1dd39SThierry Reding 
10582bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
10592bd1dd39SThierry Reding 		value &= ~SOR_STATE_ASY_VSYNCPOL;
10602bd1dd39SThierry Reding 
10612bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
10622bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_VSYNCPOL;
10632bd1dd39SThierry Reding 
1064c31efa7aSThierry Reding 	switch (state->bpc) {
1065c31efa7aSThierry Reding 	case 16:
1066c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_48_444;
1067c31efa7aSThierry Reding 		break;
1068c31efa7aSThierry Reding 
1069c31efa7aSThierry Reding 	case 12:
1070c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_36_444;
1071c31efa7aSThierry Reding 		break;
1072c31efa7aSThierry Reding 
1073c31efa7aSThierry Reding 	case 10:
1074c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_30_444;
1075c31efa7aSThierry Reding 		break;
1076c31efa7aSThierry Reding 
10772bd1dd39SThierry Reding 	case 8:
10782bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
10792bd1dd39SThierry Reding 		break;
10802bd1dd39SThierry Reding 
10812bd1dd39SThierry Reding 	case 6:
10822bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444;
10832bd1dd39SThierry Reding 		break;
10842bd1dd39SThierry Reding 
10852bd1dd39SThierry Reding 	default:
1086c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
10872bd1dd39SThierry Reding 		break;
10882bd1dd39SThierry Reding 	}
10892bd1dd39SThierry Reding 
10902bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
10912bd1dd39SThierry Reding 
10922bd1dd39SThierry Reding 	/*
10932bd1dd39SThierry Reding 	 * TODO: The video timing programming below doesn't seem to match the
10942bd1dd39SThierry Reding 	 * register definitions.
10952bd1dd39SThierry Reding 	 */
10962bd1dd39SThierry Reding 
10972bd1dd39SThierry Reding 	value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff);
1098880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state1 + dc->pipe);
10992bd1dd39SThierry Reding 
11002bd1dd39SThierry Reding 	/* sync end = sync width - 1 */
11012bd1dd39SThierry Reding 	vse = mode->vsync_end - mode->vsync_start - 1;
11022bd1dd39SThierry Reding 	hse = mode->hsync_end - mode->hsync_start - 1;
11032bd1dd39SThierry Reding 
11042bd1dd39SThierry Reding 	value = ((vse & 0x7fff) << 16) | (hse & 0x7fff);
1105880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state2 + dc->pipe);
11062bd1dd39SThierry Reding 
11072bd1dd39SThierry Reding 	/* blank end = sync end + back porch */
11082bd1dd39SThierry Reding 	vbe = vse + (mode->vtotal - mode->vsync_end);
11092bd1dd39SThierry Reding 	hbe = hse + (mode->htotal - mode->hsync_end);
11102bd1dd39SThierry Reding 
11112bd1dd39SThierry Reding 	value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff);
1112880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state3 + dc->pipe);
11132bd1dd39SThierry Reding 
11142bd1dd39SThierry Reding 	/* blank start = blank end + active */
11152bd1dd39SThierry Reding 	vbs = vbe + mode->vdisplay;
11162bd1dd39SThierry Reding 	hbs = hbe + mode->hdisplay;
11172bd1dd39SThierry Reding 
11182bd1dd39SThierry Reding 	value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff);
1119880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state4 + dc->pipe);
11202bd1dd39SThierry Reding 
11212bd1dd39SThierry Reding 	/* XXX interlacing support */
1122880cee0bSThierry Reding 	tegra_sor_writel(sor, 0x001, sor->soc->regs->head_state5 + dc->pipe);
11232bd1dd39SThierry Reding }
11242bd1dd39SThierry Reding 
11256fad8f66SThierry Reding static int tegra_sor_detach(struct tegra_sor *sor)
11266b6b6042SThierry Reding {
11276fad8f66SThierry Reding 	unsigned long value, timeout;
11286fad8f66SThierry Reding 
11296fad8f66SThierry Reding 	/* switch to safe mode */
1130a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
11316fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_MODE_NORMAL;
1132a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
11336fad8f66SThierry Reding 	tegra_sor_super_update(sor);
11346fad8f66SThierry Reding 
11356fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
11366fad8f66SThierry Reding 
11376fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
11386fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
11396fad8f66SThierry Reding 		if (value & SOR_PWR_MODE_SAFE)
11406fad8f66SThierry Reding 			break;
11416fad8f66SThierry Reding 	}
11426fad8f66SThierry Reding 
11436fad8f66SThierry Reding 	if ((value & SOR_PWR_MODE_SAFE) == 0)
11446fad8f66SThierry Reding 		return -ETIMEDOUT;
11456fad8f66SThierry Reding 
11466fad8f66SThierry Reding 	/* go to sleep */
1147a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
11486fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK;
1149a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
11506fad8f66SThierry Reding 	tegra_sor_super_update(sor);
11516fad8f66SThierry Reding 
11526fad8f66SThierry Reding 	/* detach */
1153a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
11546fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_ATTACHED;
1155a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
11566fad8f66SThierry Reding 	tegra_sor_super_update(sor);
11576fad8f66SThierry Reding 
11586fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
11596fad8f66SThierry Reding 
11606fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
11616fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
11626fad8f66SThierry Reding 		if ((value & SOR_TEST_ATTACHED) == 0)
11636fad8f66SThierry Reding 			break;
11646fad8f66SThierry Reding 
11656fad8f66SThierry Reding 		usleep_range(25, 100);
11666fad8f66SThierry Reding 	}
11676fad8f66SThierry Reding 
11686fad8f66SThierry Reding 	if ((value & SOR_TEST_ATTACHED) != 0)
11696fad8f66SThierry Reding 		return -ETIMEDOUT;
11706fad8f66SThierry Reding 
11716fad8f66SThierry Reding 	return 0;
11726fad8f66SThierry Reding }
11736fad8f66SThierry Reding 
11746fad8f66SThierry Reding static int tegra_sor_power_down(struct tegra_sor *sor)
11756fad8f66SThierry Reding {
11766fad8f66SThierry Reding 	unsigned long value, timeout;
11776fad8f66SThierry Reding 	int err;
11786fad8f66SThierry Reding 
11796fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWR);
11806fad8f66SThierry Reding 	value &= ~SOR_PWR_NORMAL_STATE_PU;
11816fad8f66SThierry Reding 	value |= SOR_PWR_TRIGGER;
11826fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWR);
11836fad8f66SThierry Reding 
11846fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
11856fad8f66SThierry Reding 
11866fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
11876fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
11886fad8f66SThierry Reding 		if ((value & SOR_PWR_TRIGGER) == 0)
11896fad8f66SThierry Reding 			return 0;
11906fad8f66SThierry Reding 
11916fad8f66SThierry Reding 		usleep_range(25, 100);
11926fad8f66SThierry Reding 	}
11936fad8f66SThierry Reding 
11946fad8f66SThierry Reding 	if ((value & SOR_PWR_TRIGGER) != 0)
11956fad8f66SThierry Reding 		return -ETIMEDOUT;
11966fad8f66SThierry Reding 
119725bb2cecSThierry Reding 	/* switch to safe parent clock */
119825bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
1199e1335e2fSThierry Reding 	if (err < 0) {
12006fad8f66SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
1201e1335e2fSThierry Reding 		return err;
1202e1335e2fSThierry Reding 	}
12036fad8f66SThierry Reding 
1204880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
12056fad8f66SThierry Reding 	value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
12066fad8f66SThierry Reding 		   SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2);
1207880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
12086fad8f66SThierry Reding 
12096fad8f66SThierry Reding 	/* stop lane sequencer */
12106fad8f66SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP |
12116fad8f66SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_DOWN;
12126fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
12136fad8f66SThierry Reding 
12146fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
12156fad8f66SThierry Reding 
12166fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
12176fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
12186fad8f66SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
12196fad8f66SThierry Reding 			break;
12206fad8f66SThierry Reding 
12216fad8f66SThierry Reding 		usleep_range(25, 100);
12226fad8f66SThierry Reding 	}
12236fad8f66SThierry Reding 
12246fad8f66SThierry Reding 	if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0)
12256fad8f66SThierry Reding 		return -ETIMEDOUT;
12266fad8f66SThierry Reding 
1227880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1228a9a9e4fdSThierry Reding 	value |= SOR_PLL2_PORT_POWERDOWN;
1229880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
12306fad8f66SThierry Reding 
12316fad8f66SThierry Reding 	usleep_range(20, 100);
12326fad8f66SThierry Reding 
1233880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
1234a9a9e4fdSThierry Reding 	value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
1235880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
12366fad8f66SThierry Reding 
1237880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1238a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD;
1239a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1240880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
12416fad8f66SThierry Reding 
12426fad8f66SThierry Reding 	usleep_range(20, 100);
12436fad8f66SThierry Reding 
12446fad8f66SThierry Reding 	return 0;
12456fad8f66SThierry Reding }
12466fad8f66SThierry Reding 
12476fad8f66SThierry Reding static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout)
12486fad8f66SThierry Reding {
12496fad8f66SThierry Reding 	u32 value;
12506fad8f66SThierry Reding 
12516fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
12526fad8f66SThierry Reding 
12536fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
1254a9a9e4fdSThierry Reding 		value = tegra_sor_readl(sor, SOR_CRCA);
1255a9a9e4fdSThierry Reding 		if (value & SOR_CRCA_VALID)
12566fad8f66SThierry Reding 			return 0;
12576fad8f66SThierry Reding 
12586fad8f66SThierry Reding 		usleep_range(100, 200);
12596fad8f66SThierry Reding 	}
12606fad8f66SThierry Reding 
12616fad8f66SThierry Reding 	return -ETIMEDOUT;
12626fad8f66SThierry Reding }
12636fad8f66SThierry Reding 
1264530239a8SThierry Reding static int tegra_sor_show_crc(struct seq_file *s, void *data)
12656fad8f66SThierry Reding {
1266530239a8SThierry Reding 	struct drm_info_node *node = s->private;
1267530239a8SThierry Reding 	struct tegra_sor *sor = node->info_ent->data;
1268850bab44SThierry Reding 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1269850bab44SThierry Reding 	struct drm_device *drm = node->minor->dev;
1270530239a8SThierry Reding 	int err = 0;
12716fad8f66SThierry Reding 	u32 value;
12726fad8f66SThierry Reding 
1273850bab44SThierry Reding 	drm_modeset_lock_all(drm);
12746fad8f66SThierry Reding 
1275850bab44SThierry Reding 	if (!crtc || !crtc->state->active) {
1276850bab44SThierry Reding 		err = -EBUSY;
12776fad8f66SThierry Reding 		goto unlock;
12786fad8f66SThierry Reding 	}
12796fad8f66SThierry Reding 
1280a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
12816fad8f66SThierry Reding 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
1282a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
12836fad8f66SThierry Reding 
12846fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_CRC_CNTRL);
12856fad8f66SThierry Reding 	value |= SOR_CRC_CNTRL_ENABLE;
12866fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_CRC_CNTRL);
12876fad8f66SThierry Reding 
12886fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_TEST);
12896fad8f66SThierry Reding 	value &= ~SOR_TEST_CRC_POST_SERIALIZE;
12906fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_TEST);
12916fad8f66SThierry Reding 
12926fad8f66SThierry Reding 	err = tegra_sor_crc_wait(sor, 100);
12936fad8f66SThierry Reding 	if (err < 0)
12946fad8f66SThierry Reding 		goto unlock;
12956fad8f66SThierry Reding 
1296a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA);
1297a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_CRCB);
12986fad8f66SThierry Reding 
1299530239a8SThierry Reding 	seq_printf(s, "%08x\n", value);
13006fad8f66SThierry Reding 
13016fad8f66SThierry Reding unlock:
1302850bab44SThierry Reding 	drm_modeset_unlock_all(drm);
13036fad8f66SThierry Reding 	return err;
13046fad8f66SThierry Reding }
13056fad8f66SThierry Reding 
1306062f5b2cSThierry Reding #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name }
1307062f5b2cSThierry Reding 
1308062f5b2cSThierry Reding static const struct debugfs_reg32 tegra_sor_regs[] = {
1309062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CTXSW),
1310062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SUPER_STATE0),
1311062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SUPER_STATE1),
1312062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_STATE0),
1313062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_STATE1),
1314062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE0(0)),
1315062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE0(1)),
1316062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE1(0)),
1317062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE1(1)),
1318062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE2(0)),
1319062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE2(1)),
1320062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE3(0)),
1321062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE3(1)),
1322062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE4(0)),
1323062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE4(1)),
1324062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE5(0)),
1325062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE5(1)),
1326062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRC_CNTRL),
1327062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG_MVID),
1328062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CLK_CNTRL),
1329062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CAP),
1330062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWR),
1331062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_TEST),
1332062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL0),
1333062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL1),
1334062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL2),
1335062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL3),
1336062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CSTM),
1337062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LVDS),
1338062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRCA),
1339062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRCB),
1340062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_BLANK),
1341062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_CTL),
1342062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_SEQ_CTL),
1343062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(0)),
1344062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(1)),
1345062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(2)),
1346062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(3)),
1347062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(4)),
1348062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(5)),
1349062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(6)),
1350062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(7)),
1351062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(8)),
1352062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(9)),
1353062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(10)),
1354062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(11)),
1355062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(12)),
1356062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(13)),
1357062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(14)),
1358062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(15)),
1359062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWM_DIV),
1360062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWM_CTL),
1361062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_A0),
1362062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_A1),
1363062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_B0),
1364062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_B1),
1365062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_A0),
1366062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_A1),
1367062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_B0),
1368062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_B1),
1369062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_A0),
1370062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_A1),
1371062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_B0),
1372062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_B1),
1373062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_A0),
1374062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_A1),
1375062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_B0),
1376062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_B1),
1377062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_A0),
1378062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_A1),
1379062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_B0),
1380062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_B1),
1381062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_TRIG),
1382062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_MSCHECK),
1383062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_XBAR_CTRL),
1384062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_XBAR_POL),
1385062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LINKCTL0),
1386062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LINKCTL1),
1387062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT0),
1388062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT1),
1389062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT0),
1390062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT1),
1391062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_PREEMPHASIS0),
1392062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_PREEMPHASIS1),
1393062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS0),
1394062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS1),
1395062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_POSTCURSOR0),
1396062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_POSTCURSOR1),
1397062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_CONFIG0),
1398062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_CONFIG1),
1399062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_MN0),
1400062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_MN1),
1401062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL0),
1402062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL1),
1403c57997bcSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL2),
1404062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG0),
1405062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG1),
1406062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_SPARE0),
1407062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_SPARE1),
1408062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_CTRL),
1409062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_HBLANK_SYMBOLS),
1410062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_VBLANK_SYMBOLS),
1411062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_HEADER),
1412062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK0),
1413062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK1),
1414062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK2),
1415062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK3),
1416062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK4),
1417062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK5),
1418062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK6),
1419062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_TPG),
1420062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_TPG_CONFIG),
1421062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM0),
1422062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM1),
1423062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM2),
1424062f5b2cSThierry Reding };
1425062f5b2cSThierry Reding 
1426dab16336SThierry Reding static int tegra_sor_show_regs(struct seq_file *s, void *data)
1427dab16336SThierry Reding {
1428dab16336SThierry Reding 	struct drm_info_node *node = s->private;
1429dab16336SThierry Reding 	struct tegra_sor *sor = node->info_ent->data;
1430850bab44SThierry Reding 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1431850bab44SThierry Reding 	struct drm_device *drm = node->minor->dev;
1432062f5b2cSThierry Reding 	unsigned int i;
1433850bab44SThierry Reding 	int err = 0;
1434850bab44SThierry Reding 
1435850bab44SThierry Reding 	drm_modeset_lock_all(drm);
1436850bab44SThierry Reding 
1437850bab44SThierry Reding 	if (!crtc || !crtc->state->active) {
1438850bab44SThierry Reding 		err = -EBUSY;
1439850bab44SThierry Reding 		goto unlock;
1440850bab44SThierry Reding 	}
1441dab16336SThierry Reding 
1442062f5b2cSThierry Reding 	for (i = 0; i < ARRAY_SIZE(tegra_sor_regs); i++) {
1443062f5b2cSThierry Reding 		unsigned int offset = tegra_sor_regs[i].offset;
1444dab16336SThierry Reding 
1445062f5b2cSThierry Reding 		seq_printf(s, "%-38s %#05x %08x\n", tegra_sor_regs[i].name,
1446062f5b2cSThierry Reding 			   offset, tegra_sor_readl(sor, offset));
1447062f5b2cSThierry Reding 	}
1448dab16336SThierry Reding 
1449850bab44SThierry Reding unlock:
1450850bab44SThierry Reding 	drm_modeset_unlock_all(drm);
1451850bab44SThierry Reding 	return err;
1452dab16336SThierry Reding }
1453dab16336SThierry Reding 
1454dab16336SThierry Reding static const struct drm_info_list debugfs_files[] = {
1455530239a8SThierry Reding 	{ "crc", tegra_sor_show_crc, 0, NULL },
1456dab16336SThierry Reding 	{ "regs", tegra_sor_show_regs, 0, NULL },
1457dab16336SThierry Reding };
1458dab16336SThierry Reding 
14595b8e043bSThierry Reding static int tegra_sor_late_register(struct drm_connector *connector)
14606fad8f66SThierry Reding {
14615b8e043bSThierry Reding 	struct tegra_output *output = connector_to_output(connector);
14625b8e043bSThierry Reding 	unsigned int i, count = ARRAY_SIZE(debugfs_files);
14635b8e043bSThierry Reding 	struct drm_minor *minor = connector->dev->primary;
14645b8e043bSThierry Reding 	struct dentry *root = connector->debugfs_entry;
14655b8e043bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
1466530239a8SThierry Reding 	int err;
14676fad8f66SThierry Reding 
1468dab16336SThierry Reding 	sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1469dab16336SThierry Reding 				     GFP_KERNEL);
14705b8e043bSThierry Reding 	if (!sor->debugfs_files)
14715b8e043bSThierry Reding 		return -ENOMEM;
14726fad8f66SThierry Reding 
14735b8e043bSThierry Reding 	for (i = 0; i < count; i++)
1474dab16336SThierry Reding 		sor->debugfs_files[i].data = sor;
1475dab16336SThierry Reding 
14765b8e043bSThierry Reding 	err = drm_debugfs_create_files(sor->debugfs_files, count, root, minor);
1477dab16336SThierry Reding 	if (err < 0)
1478dab16336SThierry Reding 		goto free;
1479dab16336SThierry Reding 
1480530239a8SThierry Reding 	return 0;
14816fad8f66SThierry Reding 
1482dab16336SThierry Reding free:
1483dab16336SThierry Reding 	kfree(sor->debugfs_files);
1484dab16336SThierry Reding 	sor->debugfs_files = NULL;
14855b8e043bSThierry Reding 
14866fad8f66SThierry Reding 	return err;
14876fad8f66SThierry Reding }
14886fad8f66SThierry Reding 
14895b8e043bSThierry Reding static void tegra_sor_early_unregister(struct drm_connector *connector)
14906fad8f66SThierry Reding {
14915b8e043bSThierry Reding 	struct tegra_output *output = connector_to_output(connector);
14925b8e043bSThierry Reding 	unsigned int count = ARRAY_SIZE(debugfs_files);
14935b8e043bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
1494d92e6009SThierry Reding 
14955b8e043bSThierry Reding 	drm_debugfs_remove_files(sor->debugfs_files, count,
14965b8e043bSThierry Reding 				 connector->dev->primary);
1497dab16336SThierry Reding 	kfree(sor->debugfs_files);
1498066d30f8SThierry Reding 	sor->debugfs_files = NULL;
14996fad8f66SThierry Reding }
15006fad8f66SThierry Reding 
1501c31efa7aSThierry Reding static void tegra_sor_connector_reset(struct drm_connector *connector)
1502c31efa7aSThierry Reding {
1503c31efa7aSThierry Reding 	struct tegra_sor_state *state;
1504c31efa7aSThierry Reding 
1505c31efa7aSThierry Reding 	state = kzalloc(sizeof(*state), GFP_KERNEL);
1506c31efa7aSThierry Reding 	if (!state)
1507c31efa7aSThierry Reding 		return;
1508c31efa7aSThierry Reding 
1509c31efa7aSThierry Reding 	if (connector->state) {
1510c31efa7aSThierry Reding 		__drm_atomic_helper_connector_destroy_state(connector->state);
1511c31efa7aSThierry Reding 		kfree(connector->state);
1512c31efa7aSThierry Reding 	}
1513c31efa7aSThierry Reding 
1514c31efa7aSThierry Reding 	__drm_atomic_helper_connector_reset(connector, &state->base);
1515c31efa7aSThierry Reding }
1516c31efa7aSThierry Reding 
15176fad8f66SThierry Reding static enum drm_connector_status
15186fad8f66SThierry Reding tegra_sor_connector_detect(struct drm_connector *connector, bool force)
15196fad8f66SThierry Reding {
15206fad8f66SThierry Reding 	struct tegra_output *output = connector_to_output(connector);
15216fad8f66SThierry Reding 	struct tegra_sor *sor = to_sor(output);
15226fad8f66SThierry Reding 
15239542c237SThierry Reding 	if (sor->aux)
15249542c237SThierry Reding 		return drm_dp_aux_detect(sor->aux);
15256fad8f66SThierry Reding 
1526459cc2c6SThierry Reding 	return tegra_output_connector_detect(connector, force);
15276fad8f66SThierry Reding }
15286fad8f66SThierry Reding 
1529c31efa7aSThierry Reding static struct drm_connector_state *
1530c31efa7aSThierry Reding tegra_sor_connector_duplicate_state(struct drm_connector *connector)
1531c31efa7aSThierry Reding {
1532c31efa7aSThierry Reding 	struct tegra_sor_state *state = to_sor_state(connector->state);
1533c31efa7aSThierry Reding 	struct tegra_sor_state *copy;
1534c31efa7aSThierry Reding 
1535c31efa7aSThierry Reding 	copy = kmemdup(state, sizeof(*state), GFP_KERNEL);
1536c31efa7aSThierry Reding 	if (!copy)
1537c31efa7aSThierry Reding 		return NULL;
1538c31efa7aSThierry Reding 
1539c31efa7aSThierry Reding 	__drm_atomic_helper_connector_duplicate_state(connector, &copy->base);
1540c31efa7aSThierry Reding 
1541c31efa7aSThierry Reding 	return &copy->base;
1542c31efa7aSThierry Reding }
1543c31efa7aSThierry Reding 
15446fad8f66SThierry Reding static const struct drm_connector_funcs tegra_sor_connector_funcs = {
1545c31efa7aSThierry Reding 	.reset = tegra_sor_connector_reset,
15466fad8f66SThierry Reding 	.detect = tegra_sor_connector_detect,
15476fad8f66SThierry Reding 	.fill_modes = drm_helper_probe_single_connector_modes,
15486fad8f66SThierry Reding 	.destroy = tegra_output_connector_destroy,
1549c31efa7aSThierry Reding 	.atomic_duplicate_state = tegra_sor_connector_duplicate_state,
15504aa3df71SThierry Reding 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
15515b8e043bSThierry Reding 	.late_register = tegra_sor_late_register,
15525b8e043bSThierry Reding 	.early_unregister = tegra_sor_early_unregister,
15536fad8f66SThierry Reding };
15546fad8f66SThierry Reding 
15556fad8f66SThierry Reding static int tegra_sor_connector_get_modes(struct drm_connector *connector)
15566fad8f66SThierry Reding {
15576fad8f66SThierry Reding 	struct tegra_output *output = connector_to_output(connector);
15586fad8f66SThierry Reding 	struct tegra_sor *sor = to_sor(output);
15596fad8f66SThierry Reding 	int err;
15606fad8f66SThierry Reding 
15619542c237SThierry Reding 	if (sor->aux)
15629542c237SThierry Reding 		drm_dp_aux_enable(sor->aux);
15636fad8f66SThierry Reding 
15646fad8f66SThierry Reding 	err = tegra_output_connector_get_modes(connector);
15656fad8f66SThierry Reding 
15669542c237SThierry Reding 	if (sor->aux)
15679542c237SThierry Reding 		drm_dp_aux_disable(sor->aux);
15686fad8f66SThierry Reding 
15696fad8f66SThierry Reding 	return err;
15706fad8f66SThierry Reding }
15716fad8f66SThierry Reding 
15726fad8f66SThierry Reding static enum drm_mode_status
15736fad8f66SThierry Reding tegra_sor_connector_mode_valid(struct drm_connector *connector,
15746fad8f66SThierry Reding 			       struct drm_display_mode *mode)
15756fad8f66SThierry Reding {
15766fad8f66SThierry Reding 	return MODE_OK;
15776fad8f66SThierry Reding }
15786fad8f66SThierry Reding 
15796fad8f66SThierry Reding static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = {
15806fad8f66SThierry Reding 	.get_modes = tegra_sor_connector_get_modes,
15816fad8f66SThierry Reding 	.mode_valid = tegra_sor_connector_mode_valid,
15826fad8f66SThierry Reding };
15836fad8f66SThierry Reding 
15846fad8f66SThierry Reding static const struct drm_encoder_funcs tegra_sor_encoder_funcs = {
15856fad8f66SThierry Reding 	.destroy = tegra_output_encoder_destroy,
15866fad8f66SThierry Reding };
15876fad8f66SThierry Reding 
1588850bab44SThierry Reding static void tegra_sor_edp_disable(struct drm_encoder *encoder)
15896fad8f66SThierry Reding {
1590850bab44SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1591850bab44SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
1592850bab44SThierry Reding 	struct tegra_sor *sor = to_sor(output);
1593850bab44SThierry Reding 	u32 value;
1594850bab44SThierry Reding 	int err;
1595850bab44SThierry Reding 
1596850bab44SThierry Reding 	if (output->panel)
1597850bab44SThierry Reding 		drm_panel_disable(output->panel);
1598850bab44SThierry Reding 
1599850bab44SThierry Reding 	err = tegra_sor_detach(sor);
1600850bab44SThierry Reding 	if (err < 0)
1601850bab44SThierry Reding 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
1602850bab44SThierry Reding 
1603850bab44SThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE1);
1604850bab44SThierry Reding 	tegra_sor_update(sor);
1605850bab44SThierry Reding 
1606850bab44SThierry Reding 	/*
1607850bab44SThierry Reding 	 * The following accesses registers of the display controller, so make
1608850bab44SThierry Reding 	 * sure it's only executed when the output is attached to one.
1609850bab44SThierry Reding 	 */
1610850bab44SThierry Reding 	if (dc) {
1611850bab44SThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1612c57997bcSThierry Reding 		value &= ~SOR_ENABLE(0);
1613850bab44SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
1614850bab44SThierry Reding 
1615850bab44SThierry Reding 		tegra_dc_commit(dc);
16166fad8f66SThierry Reding 	}
16176fad8f66SThierry Reding 
1618850bab44SThierry Reding 	err = tegra_sor_power_down(sor);
1619850bab44SThierry Reding 	if (err < 0)
1620850bab44SThierry Reding 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
1621850bab44SThierry Reding 
16229542c237SThierry Reding 	if (sor->aux) {
16239542c237SThierry Reding 		err = drm_dp_aux_disable(sor->aux);
1624850bab44SThierry Reding 		if (err < 0)
1625850bab44SThierry Reding 			dev_err(sor->dev, "failed to disable DP: %d\n", err);
16266fad8f66SThierry Reding 	}
16276fad8f66SThierry Reding 
1628c57997bcSThierry Reding 	err = tegra_io_pad_power_disable(sor->pad);
1629850bab44SThierry Reding 	if (err < 0)
1630c57997bcSThierry Reding 		dev_err(sor->dev, "failed to power off I/O pad: %d\n", err);
1631850bab44SThierry Reding 
1632850bab44SThierry Reding 	if (output->panel)
1633850bab44SThierry Reding 		drm_panel_unprepare(output->panel);
1634850bab44SThierry Reding 
1635aaff8bd2SThierry Reding 	pm_runtime_put(sor->dev);
16366fad8f66SThierry Reding }
16376fad8f66SThierry Reding 
1638459cc2c6SThierry Reding #if 0
1639459cc2c6SThierry Reding static int calc_h_ref_to_sync(const struct drm_display_mode *mode,
1640459cc2c6SThierry Reding 			      unsigned int *value)
1641459cc2c6SThierry Reding {
1642459cc2c6SThierry Reding 	unsigned int hfp, hsw, hbp, a = 0, b;
1643459cc2c6SThierry Reding 
1644459cc2c6SThierry Reding 	hfp = mode->hsync_start - mode->hdisplay;
1645459cc2c6SThierry Reding 	hsw = mode->hsync_end - mode->hsync_start;
1646459cc2c6SThierry Reding 	hbp = mode->htotal - mode->hsync_end;
1647459cc2c6SThierry Reding 
1648459cc2c6SThierry Reding 	pr_info("hfp: %u, hsw: %u, hbp: %u\n", hfp, hsw, hbp);
1649459cc2c6SThierry Reding 
1650459cc2c6SThierry Reding 	b = hfp - 1;
1651459cc2c6SThierry Reding 
1652459cc2c6SThierry Reding 	pr_info("a: %u, b: %u\n", a, b);
1653459cc2c6SThierry Reding 	pr_info("a + hsw + hbp = %u\n", a + hsw + hbp);
1654459cc2c6SThierry Reding 
1655459cc2c6SThierry Reding 	if (a + hsw + hbp <= 11) {
1656459cc2c6SThierry Reding 		a = 1 + 11 - hsw - hbp;
1657459cc2c6SThierry Reding 		pr_info("a: %u\n", a);
1658459cc2c6SThierry Reding 	}
1659459cc2c6SThierry Reding 
1660459cc2c6SThierry Reding 	if (a > b)
1661459cc2c6SThierry Reding 		return -EINVAL;
1662459cc2c6SThierry Reding 
1663459cc2c6SThierry Reding 	if (hsw < 1)
1664459cc2c6SThierry Reding 		return -EINVAL;
1665459cc2c6SThierry Reding 
1666459cc2c6SThierry Reding 	if (mode->hdisplay < 16)
1667459cc2c6SThierry Reding 		return -EINVAL;
1668459cc2c6SThierry Reding 
1669459cc2c6SThierry Reding 	if (value) {
1670459cc2c6SThierry Reding 		if (b > a && a % 2)
1671459cc2c6SThierry Reding 			*value = a + 1;
1672459cc2c6SThierry Reding 		else
1673459cc2c6SThierry Reding 			*value = a;
1674459cc2c6SThierry Reding 	}
1675459cc2c6SThierry Reding 
1676459cc2c6SThierry Reding 	return 0;
1677459cc2c6SThierry Reding }
1678459cc2c6SThierry Reding #endif
1679459cc2c6SThierry Reding 
1680850bab44SThierry Reding static void tegra_sor_edp_enable(struct drm_encoder *encoder)
16816fad8f66SThierry Reding {
1682850bab44SThierry Reding 	struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
16836fad8f66SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
16846fad8f66SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
16856b6b6042SThierry Reding 	struct tegra_sor *sor = to_sor(output);
168634fa183bSThierry Reding 	struct tegra_sor_config config;
1687c31efa7aSThierry Reding 	struct tegra_sor_state *state;
168834fa183bSThierry Reding 	struct drm_dp_link link;
168901b9bea0SThierry Reding 	u8 rate, lanes;
16902bd1dd39SThierry Reding 	unsigned int i;
169186f5c52dSThierry Reding 	int err = 0;
169228fe2076SThierry Reding 	u32 value;
169386f5c52dSThierry Reding 
1694c31efa7aSThierry Reding 	state = to_sor_state(output->connector.state);
16956b6b6042SThierry Reding 
1696aaff8bd2SThierry Reding 	pm_runtime_get_sync(sor->dev);
16976b6b6042SThierry Reding 
16986fad8f66SThierry Reding 	if (output->panel)
16996fad8f66SThierry Reding 		drm_panel_prepare(output->panel);
17006fad8f66SThierry Reding 
17019542c237SThierry Reding 	err = drm_dp_aux_enable(sor->aux);
17026b6b6042SThierry Reding 	if (err < 0)
17036b6b6042SThierry Reding 		dev_err(sor->dev, "failed to enable DP: %d\n", err);
170434fa183bSThierry Reding 
17059542c237SThierry Reding 	err = drm_dp_link_probe(sor->aux, &link);
170634fa183bSThierry Reding 	if (err < 0) {
170701b9bea0SThierry Reding 		dev_err(sor->dev, "failed to probe eDP link: %d\n", err);
1708850bab44SThierry Reding 		return;
170934fa183bSThierry Reding 	}
17106b6b6042SThierry Reding 
171125bb2cecSThierry Reding 	/* switch to safe parent clock */
171225bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
17136b6b6042SThierry Reding 	if (err < 0)
17146b6b6042SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
17156b6b6042SThierry Reding 
171634fa183bSThierry Reding 	memset(&config, 0, sizeof(config));
1717c31efa7aSThierry Reding 	config.bits_per_pixel = state->bpc * 3;
171834fa183bSThierry Reding 
1719a198359eSThierry Reding 	err = tegra_sor_compute_config(sor, mode, &config, &link);
172034fa183bSThierry Reding 	if (err < 0)
1721a198359eSThierry Reding 		dev_err(sor->dev, "failed to compute configuration: %d\n", err);
172234fa183bSThierry Reding 
17236b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
17246b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
17256b6b6042SThierry Reding 	value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
17266b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
17276b6b6042SThierry Reding 
1728880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1729a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
1730880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
17316b6b6042SThierry Reding 	usleep_range(20, 100);
17326b6b6042SThierry Reding 
1733880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
1734a9a9e4fdSThierry Reding 	value |= SOR_PLL3_PLL_VDD_MODE_3V3;
1735880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
17366b6b6042SThierry Reding 
1737a9a9e4fdSThierry Reding 	value = SOR_PLL0_ICHPMP(0xf) | SOR_PLL0_VCOCAP_RST |
1738a9a9e4fdSThierry Reding 		SOR_PLL0_PLLREG_LEVEL_V45 | SOR_PLL0_RESISTOR_EXT;
1739880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
17406b6b6042SThierry Reding 
1741880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1742a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD;
1743a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1744a9a9e4fdSThierry Reding 	value |= SOR_PLL2_LVDS_ENABLE;
1745880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
17466b6b6042SThierry Reding 
1747a9a9e4fdSThierry Reding 	value = SOR_PLL1_TERM_COMPOUT | SOR_PLL1_TMDS_TERM;
1748880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
17496b6b6042SThierry Reding 
17506b6b6042SThierry Reding 	while (true) {
1751880cee0bSThierry Reding 		value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1752a9a9e4fdSThierry Reding 		if ((value & SOR_PLL2_SEQ_PLLCAPPD_ENFORCE) == 0)
17536b6b6042SThierry Reding 			break;
17546b6b6042SThierry Reding 
17556b6b6042SThierry Reding 		usleep_range(250, 1000);
17566b6b6042SThierry Reding 	}
17576b6b6042SThierry Reding 
1758880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1759a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
1760a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
1761880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
17626b6b6042SThierry Reding 
17636b6b6042SThierry Reding 	/*
17646b6b6042SThierry Reding 	 * power up
17656b6b6042SThierry Reding 	 */
17666b6b6042SThierry Reding 
17676b6b6042SThierry Reding 	/* set safe link bandwidth (1.62 Gbps) */
17686b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
17696b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
17706b6b6042SThierry Reding 	value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G1_62;
17716b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
17726b6b6042SThierry Reding 
17736b6b6042SThierry Reding 	/* step 1 */
1774880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1775a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE | SOR_PLL2_PORT_POWERDOWN |
1776a9a9e4fdSThierry Reding 		 SOR_PLL2_BANDGAP_POWERDOWN;
1777880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
17786b6b6042SThierry Reding 
1779880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
1780a9a9e4fdSThierry Reding 	value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
1781880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
17826b6b6042SThierry Reding 
1783880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
17846b6b6042SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
1785880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
17866b6b6042SThierry Reding 
17876b6b6042SThierry Reding 	/* step 2 */
1788c57997bcSThierry Reding 	err = tegra_io_pad_power_enable(sor->pad);
1789850bab44SThierry Reding 	if (err < 0)
1790c57997bcSThierry Reding 		dev_err(sor->dev, "failed to power on I/O pad: %d\n", err);
17916b6b6042SThierry Reding 
17926b6b6042SThierry Reding 	usleep_range(5, 100);
17936b6b6042SThierry Reding 
17946b6b6042SThierry Reding 	/* step 3 */
1795880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1796a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
1797880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
17986b6b6042SThierry Reding 
17996b6b6042SThierry Reding 	usleep_range(20, 100);
18006b6b6042SThierry Reding 
18016b6b6042SThierry Reding 	/* step 4 */
1802880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
1803a9a9e4fdSThierry Reding 	value &= ~SOR_PLL0_VCOPD;
1804a9a9e4fdSThierry Reding 	value &= ~SOR_PLL0_PWR;
1805880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
18066b6b6042SThierry Reding 
1807880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1808a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1809880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
18106b6b6042SThierry Reding 
18116b6b6042SThierry Reding 	usleep_range(200, 1000);
18126b6b6042SThierry Reding 
18136b6b6042SThierry Reding 	/* step 5 */
1814880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1815a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
1816880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
18176b6b6042SThierry Reding 
181830b49435SThierry Reding 	/* XXX not in TRM */
181930b49435SThierry Reding 	for (value = 0, i = 0; i < 5; i++)
18206d6c815dSThierry Reding 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->xbar_cfg[i]) |
182130b49435SThierry Reding 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
182230b49435SThierry Reding 
182330b49435SThierry Reding 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
182430b49435SThierry Reding 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
182530b49435SThierry Reding 
182625bb2cecSThierry Reding 	/* switch to DP parent clock */
182725bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_dp);
18286b6b6042SThierry Reding 	if (err < 0)
182925bb2cecSThierry Reding 		dev_err(sor->dev, "failed to set parent clock: %d\n", err);
18306b6b6042SThierry Reding 
1831899451b7SThierry Reding 	/* power DP lanes */
1832880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
1833899451b7SThierry Reding 
1834899451b7SThierry Reding 	if (link.num_lanes <= 2)
1835899451b7SThierry Reding 		value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2);
1836899451b7SThierry Reding 	else
1837899451b7SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2;
1838899451b7SThierry Reding 
1839899451b7SThierry Reding 	if (link.num_lanes <= 1)
1840899451b7SThierry Reding 		value &= ~SOR_DP_PADCTL_PD_TXD_1;
1841899451b7SThierry Reding 	else
1842899451b7SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD_1;
1843899451b7SThierry Reding 
1844899451b7SThierry Reding 	if (link.num_lanes == 0)
1845899451b7SThierry Reding 		value &= ~SOR_DP_PADCTL_PD_TXD_0;
1846899451b7SThierry Reding 	else
1847899451b7SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD_0;
1848899451b7SThierry Reding 
1849880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
18506b6b6042SThierry Reding 
1851a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
18526b6b6042SThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
18530c90a184SThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(link.num_lanes);
1854a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
18556b6b6042SThierry Reding 
18566b6b6042SThierry Reding 	/* start lane sequencer */
18576b6b6042SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
18586b6b6042SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_UP;
18596b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
18606b6b6042SThierry Reding 
18616b6b6042SThierry Reding 	while (true) {
18626b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
18636b6b6042SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
18646b6b6042SThierry Reding 			break;
18656b6b6042SThierry Reding 
18666b6b6042SThierry Reding 		usleep_range(250, 1000);
18676b6b6042SThierry Reding 	}
18686b6b6042SThierry Reding 
1869a4263fedSThierry Reding 	/* set link bandwidth */
18706b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
18716b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
1872a4263fedSThierry Reding 	value |= drm_dp_link_rate_to_bw_code(link.rate) << 2;
18736b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
18746b6b6042SThierry Reding 
1875402f6bcdSThierry Reding 	tegra_sor_apply_config(sor, &config);
1876402f6bcdSThierry Reding 
1877402f6bcdSThierry Reding 	/* enable link */
1878a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
18796b6b6042SThierry Reding 	value |= SOR_DP_LINKCTL_ENABLE;
18806b6b6042SThierry Reding 	value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
1881a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
18826b6b6042SThierry Reding 
18836b6b6042SThierry Reding 	for (i = 0, value = 0; i < 4; i++) {
18846b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
18856b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_GALIOS |
18866b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_NONE;
18876b6b6042SThierry Reding 		value = (value << 8) | lane;
18886b6b6042SThierry Reding 	}
18896b6b6042SThierry Reding 
18906b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
18916b6b6042SThierry Reding 
18926b6b6042SThierry Reding 	/* enable pad calibration logic */
1893880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
18946b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
1895880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
18966b6b6042SThierry Reding 
18979542c237SThierry Reding 	err = drm_dp_link_probe(sor->aux, &link);
1898850bab44SThierry Reding 	if (err < 0)
189901b9bea0SThierry Reding 		dev_err(sor->dev, "failed to probe eDP link: %d\n", err);
19006b6b6042SThierry Reding 
19019542c237SThierry Reding 	err = drm_dp_link_power_up(sor->aux, &link);
1902850bab44SThierry Reding 	if (err < 0)
190301b9bea0SThierry Reding 		dev_err(sor->dev, "failed to power up eDP link: %d\n", err);
19046b6b6042SThierry Reding 
19059542c237SThierry Reding 	err = drm_dp_link_configure(sor->aux, &link);
1906850bab44SThierry Reding 	if (err < 0)
190701b9bea0SThierry Reding 		dev_err(sor->dev, "failed to configure eDP link: %d\n", err);
19086b6b6042SThierry Reding 
19096b6b6042SThierry Reding 	rate = drm_dp_link_rate_to_bw_code(link.rate);
19106b6b6042SThierry Reding 	lanes = link.num_lanes;
19116b6b6042SThierry Reding 
19126b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
19136b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
19146b6b6042SThierry Reding 	value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate);
19156b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
19166b6b6042SThierry Reding 
1917a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
19186b6b6042SThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
19196b6b6042SThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(lanes);
19206b6b6042SThierry Reding 
19216b6b6042SThierry Reding 	if (link.capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
19226b6b6042SThierry Reding 		value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
19236b6b6042SThierry Reding 
1924a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
19256b6b6042SThierry Reding 
19266b6b6042SThierry Reding 	/* disable training pattern generator */
19276b6b6042SThierry Reding 
19286b6b6042SThierry Reding 	for (i = 0; i < link.num_lanes; i++) {
19296b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
19306b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_GALIOS |
19316b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_NONE;
19326b6b6042SThierry Reding 		value = (value << 8) | lane;
19336b6b6042SThierry Reding 	}
19346b6b6042SThierry Reding 
19356b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
19366b6b6042SThierry Reding 
19376b6b6042SThierry Reding 	err = tegra_sor_dp_train_fast(sor, &link);
193801b9bea0SThierry Reding 	if (err < 0)
193901b9bea0SThierry Reding 		dev_err(sor->dev, "DP fast link training failed: %d\n", err);
19406b6b6042SThierry Reding 
19416b6b6042SThierry Reding 	dev_dbg(sor->dev, "fast link training succeeded\n");
19426b6b6042SThierry Reding 
19436b6b6042SThierry Reding 	err = tegra_sor_power_up(sor, 250);
1944850bab44SThierry Reding 	if (err < 0)
19456b6b6042SThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
19466b6b6042SThierry Reding 
19476b6b6042SThierry Reding 	/* CSTM (LVDS, link A/B, upper) */
1948143b1df2SStéphane Marchesin 	value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B |
19496b6b6042SThierry Reding 		SOR_CSTM_UPPER;
19506b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CSTM);
19516b6b6042SThierry Reding 
19522bd1dd39SThierry Reding 	/* use DP-A protocol */
19532bd1dd39SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
19542bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
19552bd1dd39SThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_DP_A;
19562bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
19572bd1dd39SThierry Reding 
1958c31efa7aSThierry Reding 	tegra_sor_mode_set(sor, mode, state);
19592bd1dd39SThierry Reding 
19606b6b6042SThierry Reding 	/* PWM setup */
19616b6b6042SThierry Reding 	err = tegra_sor_setup_pwm(sor, 250);
1962850bab44SThierry Reding 	if (err < 0)
19636b6b6042SThierry Reding 		dev_err(sor->dev, "failed to setup PWM: %d\n", err);
19646b6b6042SThierry Reding 
1965666cb873SThierry Reding 	tegra_sor_update(sor);
1966666cb873SThierry Reding 
19676b6b6042SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1968c57997bcSThierry Reding 	value |= SOR_ENABLE(0);
19696b6b6042SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
19706b6b6042SThierry Reding 
1971666cb873SThierry Reding 	tegra_dc_commit(dc);
19726b6b6042SThierry Reding 
19736b6b6042SThierry Reding 	err = tegra_sor_attach(sor);
1974850bab44SThierry Reding 	if (err < 0)
19756b6b6042SThierry Reding 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
19766b6b6042SThierry Reding 
19776b6b6042SThierry Reding 	err = tegra_sor_wakeup(sor);
1978850bab44SThierry Reding 	if (err < 0)
19796b6b6042SThierry Reding 		dev_err(sor->dev, "failed to enable DC: %d\n", err);
19806b6b6042SThierry Reding 
19816fad8f66SThierry Reding 	if (output->panel)
19826fad8f66SThierry Reding 		drm_panel_enable(output->panel);
19836b6b6042SThierry Reding }
19846b6b6042SThierry Reding 
198582f1511cSThierry Reding static int
198682f1511cSThierry Reding tegra_sor_encoder_atomic_check(struct drm_encoder *encoder,
198782f1511cSThierry Reding 			       struct drm_crtc_state *crtc_state,
198882f1511cSThierry Reding 			       struct drm_connector_state *conn_state)
198982f1511cSThierry Reding {
199082f1511cSThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1991c31efa7aSThierry Reding 	struct tegra_sor_state *state = to_sor_state(conn_state);
199282f1511cSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
199382f1511cSThierry Reding 	unsigned long pclk = crtc_state->mode.clock * 1000;
199482f1511cSThierry Reding 	struct tegra_sor *sor = to_sor(output);
1995c31efa7aSThierry Reding 	struct drm_display_info *info;
199682f1511cSThierry Reding 	int err;
199782f1511cSThierry Reding 
1998c31efa7aSThierry Reding 	info = &output->connector.display_info;
1999c31efa7aSThierry Reding 
200036e90221SThierry Reding 	/*
200136e90221SThierry Reding 	 * For HBR2 modes, the SOR brick needs to use the x20 multiplier, so
200236e90221SThierry Reding 	 * the pixel clock must be corrected accordingly.
200336e90221SThierry Reding 	 */
200436e90221SThierry Reding 	if (pclk >= 340000000) {
200536e90221SThierry Reding 		state->link_speed = 20;
200636e90221SThierry Reding 		state->pclk = pclk / 2;
200736e90221SThierry Reding 	} else {
200836e90221SThierry Reding 		state->link_speed = 10;
200936e90221SThierry Reding 		state->pclk = pclk;
201036e90221SThierry Reding 	}
201136e90221SThierry Reding 
201282f1511cSThierry Reding 	err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent,
201382f1511cSThierry Reding 					 pclk, 0);
201482f1511cSThierry Reding 	if (err < 0) {
201582f1511cSThierry Reding 		dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
201682f1511cSThierry Reding 		return err;
201782f1511cSThierry Reding 	}
201882f1511cSThierry Reding 
2019c31efa7aSThierry Reding 	switch (info->bpc) {
2020c31efa7aSThierry Reding 	case 8:
2021c31efa7aSThierry Reding 	case 6:
2022c31efa7aSThierry Reding 		state->bpc = info->bpc;
2023c31efa7aSThierry Reding 		break;
2024c31efa7aSThierry Reding 
2025c31efa7aSThierry Reding 	default:
2026c31efa7aSThierry Reding 		DRM_DEBUG_KMS("%u bits-per-color not supported\n", info->bpc);
2027c31efa7aSThierry Reding 		state->bpc = 8;
2028c31efa7aSThierry Reding 		break;
2029c31efa7aSThierry Reding 	}
2030c31efa7aSThierry Reding 
203182f1511cSThierry Reding 	return 0;
203282f1511cSThierry Reding }
203382f1511cSThierry Reding 
2034459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_edp_helpers = {
2035850bab44SThierry Reding 	.disable = tegra_sor_edp_disable,
2036850bab44SThierry Reding 	.enable = tegra_sor_edp_enable,
203782f1511cSThierry Reding 	.atomic_check = tegra_sor_encoder_atomic_check,
20386b6b6042SThierry Reding };
20396b6b6042SThierry Reding 
2040459cc2c6SThierry Reding static inline u32 tegra_sor_hdmi_subpack(const u8 *ptr, size_t size)
2041459cc2c6SThierry Reding {
2042459cc2c6SThierry Reding 	u32 value = 0;
2043459cc2c6SThierry Reding 	size_t i;
2044459cc2c6SThierry Reding 
2045459cc2c6SThierry Reding 	for (i = size; i > 0; i--)
2046459cc2c6SThierry Reding 		value = (value << 8) | ptr[i - 1];
2047459cc2c6SThierry Reding 
2048459cc2c6SThierry Reding 	return value;
2049459cc2c6SThierry Reding }
2050459cc2c6SThierry Reding 
2051459cc2c6SThierry Reding static void tegra_sor_hdmi_write_infopack(struct tegra_sor *sor,
2052459cc2c6SThierry Reding 					  const void *data, size_t size)
2053459cc2c6SThierry Reding {
2054459cc2c6SThierry Reding 	const u8 *ptr = data;
2055459cc2c6SThierry Reding 	unsigned long offset;
2056459cc2c6SThierry Reding 	size_t i, j;
2057459cc2c6SThierry Reding 	u32 value;
2058459cc2c6SThierry Reding 
2059459cc2c6SThierry Reding 	switch (ptr[0]) {
2060459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_AVI:
2061459cc2c6SThierry Reding 		offset = SOR_HDMI_AVI_INFOFRAME_HEADER;
2062459cc2c6SThierry Reding 		break;
2063459cc2c6SThierry Reding 
2064459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_AUDIO:
2065459cc2c6SThierry Reding 		offset = SOR_HDMI_AUDIO_INFOFRAME_HEADER;
2066459cc2c6SThierry Reding 		break;
2067459cc2c6SThierry Reding 
2068459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_VENDOR:
2069459cc2c6SThierry Reding 		offset = SOR_HDMI_VSI_INFOFRAME_HEADER;
2070459cc2c6SThierry Reding 		break;
2071459cc2c6SThierry Reding 
2072459cc2c6SThierry Reding 	default:
2073459cc2c6SThierry Reding 		dev_err(sor->dev, "unsupported infoframe type: %02x\n",
2074459cc2c6SThierry Reding 			ptr[0]);
2075459cc2c6SThierry Reding 		return;
2076459cc2c6SThierry Reding 	}
2077459cc2c6SThierry Reding 
2078459cc2c6SThierry Reding 	value = INFOFRAME_HEADER_TYPE(ptr[0]) |
2079459cc2c6SThierry Reding 		INFOFRAME_HEADER_VERSION(ptr[1]) |
2080459cc2c6SThierry Reding 		INFOFRAME_HEADER_LEN(ptr[2]);
2081459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, offset);
2082459cc2c6SThierry Reding 	offset++;
2083459cc2c6SThierry Reding 
2084459cc2c6SThierry Reding 	/*
2085459cc2c6SThierry Reding 	 * Each subpack contains 7 bytes, divided into:
2086459cc2c6SThierry Reding 	 * - subpack_low: bytes 0 - 3
2087459cc2c6SThierry Reding 	 * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
2088459cc2c6SThierry Reding 	 */
2089459cc2c6SThierry Reding 	for (i = 3, j = 0; i < size; i += 7, j += 8) {
2090459cc2c6SThierry Reding 		size_t rem = size - i, num = min_t(size_t, rem, 4);
2091459cc2c6SThierry Reding 
2092459cc2c6SThierry Reding 		value = tegra_sor_hdmi_subpack(&ptr[i], num);
2093459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, offset++);
2094459cc2c6SThierry Reding 
2095459cc2c6SThierry Reding 		num = min_t(size_t, rem - num, 3);
2096459cc2c6SThierry Reding 
2097459cc2c6SThierry Reding 		value = tegra_sor_hdmi_subpack(&ptr[i + 4], num);
2098459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, offset++);
2099459cc2c6SThierry Reding 	}
2100459cc2c6SThierry Reding }
2101459cc2c6SThierry Reding 
2102459cc2c6SThierry Reding static int
2103459cc2c6SThierry Reding tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor *sor,
2104459cc2c6SThierry Reding 				   const struct drm_display_mode *mode)
2105459cc2c6SThierry Reding {
2106459cc2c6SThierry Reding 	u8 buffer[HDMI_INFOFRAME_SIZE(AVI)];
2107459cc2c6SThierry Reding 	struct hdmi_avi_infoframe frame;
2108459cc2c6SThierry Reding 	u32 value;
2109459cc2c6SThierry Reding 	int err;
2110459cc2c6SThierry Reding 
2111459cc2c6SThierry Reding 	/* disable AVI infoframe */
2112459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
2113459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_SINGLE;
2114459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_OTHER;
2115459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_ENABLE;
2116459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
2117459cc2c6SThierry Reding 
211813d0add3SVille Syrjälä 	err = drm_hdmi_avi_infoframe_from_display_mode(&frame,
211913d0add3SVille Syrjälä 						       &sor->output.connector, mode);
2120459cc2c6SThierry Reding 	if (err < 0) {
2121459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
2122459cc2c6SThierry Reding 		return err;
2123459cc2c6SThierry Reding 	}
2124459cc2c6SThierry Reding 
2125459cc2c6SThierry Reding 	err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
2126459cc2c6SThierry Reding 	if (err < 0) {
2127459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to pack AVI infoframe: %d\n", err);
2128459cc2c6SThierry Reding 		return err;
2129459cc2c6SThierry Reding 	}
2130459cc2c6SThierry Reding 
2131459cc2c6SThierry Reding 	tegra_sor_hdmi_write_infopack(sor, buffer, err);
2132459cc2c6SThierry Reding 
2133459cc2c6SThierry Reding 	/* enable AVI infoframe */
2134459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
2135459cc2c6SThierry Reding 	value |= INFOFRAME_CTRL_CHECKSUM_ENABLE;
2136459cc2c6SThierry Reding 	value |= INFOFRAME_CTRL_ENABLE;
2137459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
2138459cc2c6SThierry Reding 
2139459cc2c6SThierry Reding 	return 0;
2140459cc2c6SThierry Reding }
2141459cc2c6SThierry Reding 
21428e2988a7SThierry Reding static void tegra_sor_write_eld(struct tegra_sor *sor)
21438e2988a7SThierry Reding {
21448e2988a7SThierry Reding 	size_t length = drm_eld_size(sor->output.connector.eld), i;
21458e2988a7SThierry Reding 
21468e2988a7SThierry Reding 	for (i = 0; i < length; i++)
21478e2988a7SThierry Reding 		tegra_sor_writel(sor, i << 8 | sor->output.connector.eld[i],
21488e2988a7SThierry Reding 				 SOR_AUDIO_HDA_ELD_BUFWR);
21498e2988a7SThierry Reding 
21508e2988a7SThierry Reding 	/*
21518e2988a7SThierry Reding 	 * The HDA codec will always report an ELD buffer size of 96 bytes and
21528e2988a7SThierry Reding 	 * the HDA codec driver will check that each byte read from the buffer
21538e2988a7SThierry Reding 	 * is valid. Therefore every byte must be written, even if no 96 bytes
21548e2988a7SThierry Reding 	 * were parsed from EDID.
21558e2988a7SThierry Reding 	 */
21568e2988a7SThierry Reding 	for (i = length; i < 96; i++)
21578e2988a7SThierry Reding 		tegra_sor_writel(sor, i << 8 | 0, SOR_AUDIO_HDA_ELD_BUFWR);
21588e2988a7SThierry Reding }
21598e2988a7SThierry Reding 
21608e2988a7SThierry Reding static void tegra_sor_audio_prepare(struct tegra_sor *sor)
21618e2988a7SThierry Reding {
21628e2988a7SThierry Reding 	u32 value;
21638e2988a7SThierry Reding 
2164*f1f20eb9SThierry Reding 	/*
2165*f1f20eb9SThierry Reding 	 * Enable and unmask the HDA codec SCRATCH0 register interrupt. This
2166*f1f20eb9SThierry Reding 	 * is used for interoperability between the HDA codec driver and the
2167*f1f20eb9SThierry Reding 	 * HDMI/DP driver.
2168*f1f20eb9SThierry Reding 	 */
2169*f1f20eb9SThierry Reding 	value = SOR_INT_CODEC_SCRATCH1 | SOR_INT_CODEC_SCRATCH0;
2170*f1f20eb9SThierry Reding 	tegra_sor_writel(sor, value, SOR_INT_ENABLE);
2171*f1f20eb9SThierry Reding 	tegra_sor_writel(sor, value, SOR_INT_MASK);
2172*f1f20eb9SThierry Reding 
21738e2988a7SThierry Reding 	tegra_sor_write_eld(sor);
21748e2988a7SThierry Reding 
21758e2988a7SThierry Reding 	value = SOR_AUDIO_HDA_PRESENSE_ELDV | SOR_AUDIO_HDA_PRESENSE_PD;
21768e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_HDA_PRESENSE);
21778e2988a7SThierry Reding }
21788e2988a7SThierry Reding 
21798e2988a7SThierry Reding static void tegra_sor_audio_unprepare(struct tegra_sor *sor)
21808e2988a7SThierry Reding {
21818e2988a7SThierry Reding 	tegra_sor_writel(sor, 0, SOR_AUDIO_HDA_PRESENSE);
2182*f1f20eb9SThierry Reding 	tegra_sor_writel(sor, 0, SOR_INT_MASK);
2183*f1f20eb9SThierry Reding 	tegra_sor_writel(sor, 0, SOR_INT_ENABLE);
21848e2988a7SThierry Reding }
21858e2988a7SThierry Reding 
21868e2988a7SThierry Reding static int tegra_sor_hdmi_enable_audio_infoframe(struct tegra_sor *sor)
21878e2988a7SThierry Reding {
21888e2988a7SThierry Reding 	u8 buffer[HDMI_INFOFRAME_SIZE(AUDIO)];
21898e2988a7SThierry Reding 	struct hdmi_audio_infoframe frame;
21908e2988a7SThierry Reding 	u32 value;
21918e2988a7SThierry Reding 	int err;
21928e2988a7SThierry Reding 
21938e2988a7SThierry Reding 	err = hdmi_audio_infoframe_init(&frame);
21948e2988a7SThierry Reding 	if (err < 0) {
21958e2988a7SThierry Reding 		dev_err(sor->dev, "failed to setup audio infoframe: %d\n", err);
21968e2988a7SThierry Reding 		return err;
21978e2988a7SThierry Reding 	}
21988e2988a7SThierry Reding 
2199fad7b806SThierry Reding 	frame.channels = sor->format.channels;
22008e2988a7SThierry Reding 
22018e2988a7SThierry Reding 	err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
22028e2988a7SThierry Reding 	if (err < 0) {
22038e2988a7SThierry Reding 		dev_err(sor->dev, "failed to pack audio infoframe: %d\n", err);
22048e2988a7SThierry Reding 		return err;
22058e2988a7SThierry Reding 	}
22068e2988a7SThierry Reding 
22078e2988a7SThierry Reding 	tegra_sor_hdmi_write_infopack(sor, buffer, err);
22088e2988a7SThierry Reding 
22098e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
22108e2988a7SThierry Reding 	value |= INFOFRAME_CTRL_CHECKSUM_ENABLE;
22118e2988a7SThierry Reding 	value |= INFOFRAME_CTRL_ENABLE;
22128e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
22138e2988a7SThierry Reding 
22148e2988a7SThierry Reding 	return 0;
22158e2988a7SThierry Reding }
22168e2988a7SThierry Reding 
22178e2988a7SThierry Reding static void tegra_sor_hdmi_audio_enable(struct tegra_sor *sor)
22188e2988a7SThierry Reding {
22198e2988a7SThierry Reding 	u32 value;
22208e2988a7SThierry Reding 
22218e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_AUDIO_CNTRL);
22228e2988a7SThierry Reding 
22238e2988a7SThierry Reding 	/* select HDA audio input */
22248e2988a7SThierry Reding 	value &= ~SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_MASK);
22258e2988a7SThierry Reding 	value |= SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_HDA);
22268e2988a7SThierry Reding 
22278e2988a7SThierry Reding 	/* inject null samples */
2228fad7b806SThierry Reding 	if (sor->format.channels != 2)
22298e2988a7SThierry Reding 		value &= ~SOR_AUDIO_CNTRL_INJECT_NULLSMPL;
22308e2988a7SThierry Reding 	else
22318e2988a7SThierry Reding 		value |= SOR_AUDIO_CNTRL_INJECT_NULLSMPL;
22328e2988a7SThierry Reding 
22338e2988a7SThierry Reding 	value |= SOR_AUDIO_CNTRL_AFIFO_FLUSH;
22348e2988a7SThierry Reding 
22358e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_CNTRL);
22368e2988a7SThierry Reding 
22378e2988a7SThierry Reding 	/* enable advertising HBR capability */
22388e2988a7SThierry Reding 	tegra_sor_writel(sor, SOR_AUDIO_SPARE_HBR_ENABLE, SOR_AUDIO_SPARE);
22398e2988a7SThierry Reding 
22408e2988a7SThierry Reding 	tegra_sor_writel(sor, 0, SOR_HDMI_ACR_CTRL);
22418e2988a7SThierry Reding 
22428e2988a7SThierry Reding 	value = SOR_HDMI_SPARE_ACR_PRIORITY_HIGH |
22438e2988a7SThierry Reding 		SOR_HDMI_SPARE_CTS_RESET(1) |
22448e2988a7SThierry Reding 		SOR_HDMI_SPARE_HW_CTS_ENABLE;
22458e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_SPARE);
22468e2988a7SThierry Reding 
22478e2988a7SThierry Reding 	/* enable HW CTS */
22488e2988a7SThierry Reding 	value = SOR_HDMI_ACR_SUBPACK_LOW_SB1(0);
22498e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_LOW);
22508e2988a7SThierry Reding 
22518e2988a7SThierry Reding 	/* allow packet to be sent */
22528e2988a7SThierry Reding 	value = SOR_HDMI_ACR_SUBPACK_HIGH_ENABLE;
22538e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_HIGH);
22548e2988a7SThierry Reding 
22558e2988a7SThierry Reding 	/* reset N counter and enable lookup */
22568e2988a7SThierry Reding 	value = SOR_HDMI_AUDIO_N_RESET | SOR_HDMI_AUDIO_N_LOOKUP;
22578e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N);
22588e2988a7SThierry Reding 
2259fad7b806SThierry Reding 	value = (24000 * 4096) / (128 * sor->format.sample_rate / 1000);
22608e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0320);
22618e2988a7SThierry Reding 	tegra_sor_writel(sor, 4096, SOR_AUDIO_NVAL_0320);
22628e2988a7SThierry Reding 
22638e2988a7SThierry Reding 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0441);
22648e2988a7SThierry Reding 	tegra_sor_writel(sor, 4704, SOR_AUDIO_NVAL_0441);
22658e2988a7SThierry Reding 
22668e2988a7SThierry Reding 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0882);
22678e2988a7SThierry Reding 	tegra_sor_writel(sor, 9408, SOR_AUDIO_NVAL_0882);
22688e2988a7SThierry Reding 
22698e2988a7SThierry Reding 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_1764);
22708e2988a7SThierry Reding 	tegra_sor_writel(sor, 18816, SOR_AUDIO_NVAL_1764);
22718e2988a7SThierry Reding 
2272fad7b806SThierry Reding 	value = (24000 * 6144) / (128 * sor->format.sample_rate / 1000);
22738e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0480);
22748e2988a7SThierry Reding 	tegra_sor_writel(sor, 6144, SOR_AUDIO_NVAL_0480);
22758e2988a7SThierry Reding 
2276fad7b806SThierry Reding 	value = (24000 * 12288) / (128 * sor->format.sample_rate / 1000);
22778e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0960);
22788e2988a7SThierry Reding 	tegra_sor_writel(sor, 12288, SOR_AUDIO_NVAL_0960);
22798e2988a7SThierry Reding 
2280fad7b806SThierry Reding 	value = (24000 * 24576) / (128 * sor->format.sample_rate / 1000);
22818e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_1920);
22828e2988a7SThierry Reding 	tegra_sor_writel(sor, 24576, SOR_AUDIO_NVAL_1920);
22838e2988a7SThierry Reding 
22848e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_N);
22858e2988a7SThierry Reding 	value &= ~SOR_HDMI_AUDIO_N_RESET;
22868e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N);
22878e2988a7SThierry Reding 
22888e2988a7SThierry Reding 	tegra_sor_hdmi_enable_audio_infoframe(sor);
22898e2988a7SThierry Reding }
22908e2988a7SThierry Reding 
2291459cc2c6SThierry Reding static void tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor *sor)
2292459cc2c6SThierry Reding {
2293459cc2c6SThierry Reding 	u32 value;
2294459cc2c6SThierry Reding 
2295459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
2296459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_ENABLE;
2297459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
2298459cc2c6SThierry Reding }
2299459cc2c6SThierry Reding 
23008e2988a7SThierry Reding static void tegra_sor_hdmi_audio_disable(struct tegra_sor *sor)
23018e2988a7SThierry Reding {
23028e2988a7SThierry Reding 	tegra_sor_hdmi_disable_audio_infoframe(sor);
23038e2988a7SThierry Reding }
23048e2988a7SThierry Reding 
2305459cc2c6SThierry Reding static struct tegra_sor_hdmi_settings *
2306459cc2c6SThierry Reding tegra_sor_hdmi_find_settings(struct tegra_sor *sor, unsigned long frequency)
2307459cc2c6SThierry Reding {
2308459cc2c6SThierry Reding 	unsigned int i;
2309459cc2c6SThierry Reding 
2310459cc2c6SThierry Reding 	for (i = 0; i < sor->num_settings; i++)
2311459cc2c6SThierry Reding 		if (frequency <= sor->settings[i].frequency)
2312459cc2c6SThierry Reding 			return &sor->settings[i];
2313459cc2c6SThierry Reding 
2314459cc2c6SThierry Reding 	return NULL;
2315459cc2c6SThierry Reding }
2316459cc2c6SThierry Reding 
231736e90221SThierry Reding static void tegra_sor_hdmi_disable_scrambling(struct tegra_sor *sor)
231836e90221SThierry Reding {
231936e90221SThierry Reding 	u32 value;
232036e90221SThierry Reding 
232136e90221SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI2_CTRL);
232236e90221SThierry Reding 	value &= ~SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4;
232336e90221SThierry Reding 	value &= ~SOR_HDMI2_CTRL_SCRAMBLE;
232436e90221SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI2_CTRL);
232536e90221SThierry Reding }
232636e90221SThierry Reding 
232736e90221SThierry Reding static void tegra_sor_hdmi_scdc_disable(struct tegra_sor *sor)
232836e90221SThierry Reding {
232936e90221SThierry Reding 	struct i2c_adapter *ddc = sor->output.ddc;
233036e90221SThierry Reding 
233136e90221SThierry Reding 	drm_scdc_set_high_tmds_clock_ratio(ddc, false);
233236e90221SThierry Reding 	drm_scdc_set_scrambling(ddc, false);
233336e90221SThierry Reding 
233436e90221SThierry Reding 	tegra_sor_hdmi_disable_scrambling(sor);
233536e90221SThierry Reding }
233636e90221SThierry Reding 
233736e90221SThierry Reding static void tegra_sor_hdmi_scdc_stop(struct tegra_sor *sor)
233836e90221SThierry Reding {
233936e90221SThierry Reding 	if (sor->scdc_enabled) {
234036e90221SThierry Reding 		cancel_delayed_work_sync(&sor->scdc);
234136e90221SThierry Reding 		tegra_sor_hdmi_scdc_disable(sor);
234236e90221SThierry Reding 	}
234336e90221SThierry Reding }
234436e90221SThierry Reding 
234536e90221SThierry Reding static void tegra_sor_hdmi_enable_scrambling(struct tegra_sor *sor)
234636e90221SThierry Reding {
234736e90221SThierry Reding 	u32 value;
234836e90221SThierry Reding 
234936e90221SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI2_CTRL);
235036e90221SThierry Reding 	value |= SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4;
235136e90221SThierry Reding 	value |= SOR_HDMI2_CTRL_SCRAMBLE;
235236e90221SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI2_CTRL);
235336e90221SThierry Reding }
235436e90221SThierry Reding 
235536e90221SThierry Reding static void tegra_sor_hdmi_scdc_enable(struct tegra_sor *sor)
235636e90221SThierry Reding {
235736e90221SThierry Reding 	struct i2c_adapter *ddc = sor->output.ddc;
235836e90221SThierry Reding 
235936e90221SThierry Reding 	drm_scdc_set_high_tmds_clock_ratio(ddc, true);
236036e90221SThierry Reding 	drm_scdc_set_scrambling(ddc, true);
236136e90221SThierry Reding 
236236e90221SThierry Reding 	tegra_sor_hdmi_enable_scrambling(sor);
236336e90221SThierry Reding }
236436e90221SThierry Reding 
236536e90221SThierry Reding static void tegra_sor_hdmi_scdc_work(struct work_struct *work)
236636e90221SThierry Reding {
236736e90221SThierry Reding 	struct tegra_sor *sor = container_of(work, struct tegra_sor, scdc.work);
236836e90221SThierry Reding 	struct i2c_adapter *ddc = sor->output.ddc;
236936e90221SThierry Reding 
237036e90221SThierry Reding 	if (!drm_scdc_get_scrambling_status(ddc)) {
237136e90221SThierry Reding 		DRM_DEBUG_KMS("SCDC not scrambled\n");
237236e90221SThierry Reding 		tegra_sor_hdmi_scdc_enable(sor);
237336e90221SThierry Reding 	}
237436e90221SThierry Reding 
237536e90221SThierry Reding 	schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000));
237636e90221SThierry Reding }
237736e90221SThierry Reding 
237836e90221SThierry Reding static void tegra_sor_hdmi_scdc_start(struct tegra_sor *sor)
237936e90221SThierry Reding {
238036e90221SThierry Reding 	struct drm_scdc *scdc = &sor->output.connector.display_info.hdmi.scdc;
238136e90221SThierry Reding 	struct drm_display_mode *mode;
238236e90221SThierry Reding 
238336e90221SThierry Reding 	mode = &sor->output.encoder.crtc->state->adjusted_mode;
238436e90221SThierry Reding 
238536e90221SThierry Reding 	if (mode->clock >= 340000 && scdc->supported) {
238636e90221SThierry Reding 		schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000));
238736e90221SThierry Reding 		tegra_sor_hdmi_scdc_enable(sor);
238836e90221SThierry Reding 		sor->scdc_enabled = true;
238936e90221SThierry Reding 	}
239036e90221SThierry Reding }
239136e90221SThierry Reding 
2392459cc2c6SThierry Reding static void tegra_sor_hdmi_disable(struct drm_encoder *encoder)
2393459cc2c6SThierry Reding {
2394459cc2c6SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
2395459cc2c6SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
2396459cc2c6SThierry Reding 	struct tegra_sor *sor = to_sor(output);
2397459cc2c6SThierry Reding 	u32 value;
2398459cc2c6SThierry Reding 	int err;
2399459cc2c6SThierry Reding 
24008e2988a7SThierry Reding 	tegra_sor_audio_unprepare(sor);
240136e90221SThierry Reding 	tegra_sor_hdmi_scdc_stop(sor);
240236e90221SThierry Reding 
2403459cc2c6SThierry Reding 	err = tegra_sor_detach(sor);
2404459cc2c6SThierry Reding 	if (err < 0)
2405459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
2406459cc2c6SThierry Reding 
2407459cc2c6SThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE1);
2408459cc2c6SThierry Reding 	tegra_sor_update(sor);
2409459cc2c6SThierry Reding 
2410459cc2c6SThierry Reding 	/* disable display to SOR clock */
2411459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2412c57997bcSThierry Reding 
2413c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay)
2414c57997bcSThierry Reding 		value &= ~(SOR1_TIMING_CYA | SOR_ENABLE(1));
2415c57997bcSThierry Reding 	else
2416c57997bcSThierry Reding 		value &= ~SOR_ENABLE(sor->index);
2417c57997bcSThierry Reding 
2418459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2419459cc2c6SThierry Reding 
2420459cc2c6SThierry Reding 	tegra_dc_commit(dc);
2421459cc2c6SThierry Reding 
2422459cc2c6SThierry Reding 	err = tegra_sor_power_down(sor);
2423459cc2c6SThierry Reding 	if (err < 0)
2424459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
2425459cc2c6SThierry Reding 
2426c57997bcSThierry Reding 	err = tegra_io_pad_power_disable(sor->pad);
2427459cc2c6SThierry Reding 	if (err < 0)
2428c57997bcSThierry Reding 		dev_err(sor->dev, "failed to power off I/O pad: %d\n", err);
2429459cc2c6SThierry Reding 
2430aaff8bd2SThierry Reding 	pm_runtime_put(sor->dev);
2431459cc2c6SThierry Reding }
2432459cc2c6SThierry Reding 
2433459cc2c6SThierry Reding static void tegra_sor_hdmi_enable(struct drm_encoder *encoder)
2434459cc2c6SThierry Reding {
2435459cc2c6SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
2436459cc2c6SThierry Reding 	unsigned int h_ref_to_sync = 1, pulse_start, max_ac;
2437459cc2c6SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
2438459cc2c6SThierry Reding 	struct tegra_sor_hdmi_settings *settings;
2439459cc2c6SThierry Reding 	struct tegra_sor *sor = to_sor(output);
2440c31efa7aSThierry Reding 	struct tegra_sor_state *state;
2441459cc2c6SThierry Reding 	struct drm_display_mode *mode;
244236e90221SThierry Reding 	unsigned long rate, pclk;
244330b49435SThierry Reding 	unsigned int div, i;
2444459cc2c6SThierry Reding 	u32 value;
2445459cc2c6SThierry Reding 	int err;
2446459cc2c6SThierry Reding 
2447c31efa7aSThierry Reding 	state = to_sor_state(output->connector.state);
2448459cc2c6SThierry Reding 	mode = &encoder->crtc->state->adjusted_mode;
244936e90221SThierry Reding 	pclk = mode->clock * 1000;
2450459cc2c6SThierry Reding 
2451aaff8bd2SThierry Reding 	pm_runtime_get_sync(sor->dev);
2452459cc2c6SThierry Reding 
245325bb2cecSThierry Reding 	/* switch to safe parent clock */
245425bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
2455e1335e2fSThierry Reding 	if (err < 0) {
2456459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
2457e1335e2fSThierry Reding 		return;
2458e1335e2fSThierry Reding 	}
2459459cc2c6SThierry Reding 
2460459cc2c6SThierry Reding 	div = clk_get_rate(sor->clk) / 1000000 * 4;
2461459cc2c6SThierry Reding 
2462c57997bcSThierry Reding 	err = tegra_io_pad_power_enable(sor->pad);
2463459cc2c6SThierry Reding 	if (err < 0)
2464c57997bcSThierry Reding 		dev_err(sor->dev, "failed to power on I/O pad: %d\n", err);
2465459cc2c6SThierry Reding 
2466459cc2c6SThierry Reding 	usleep_range(20, 100);
2467459cc2c6SThierry Reding 
2468880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2469459cc2c6SThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
2470880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2471459cc2c6SThierry Reding 
2472459cc2c6SThierry Reding 	usleep_range(20, 100);
2473459cc2c6SThierry Reding 
2474880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
2475459cc2c6SThierry Reding 	value &= ~SOR_PLL3_PLL_VDD_MODE_3V3;
2476880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
2477459cc2c6SThierry Reding 
2478880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
2479459cc2c6SThierry Reding 	value &= ~SOR_PLL0_VCOPD;
2480459cc2c6SThierry Reding 	value &= ~SOR_PLL0_PWR;
2481880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
2482459cc2c6SThierry Reding 
2483880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2484459cc2c6SThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
2485880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2486459cc2c6SThierry Reding 
2487459cc2c6SThierry Reding 	usleep_range(200, 400);
2488459cc2c6SThierry Reding 
2489880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2490459cc2c6SThierry Reding 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
2491459cc2c6SThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
2492880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2493459cc2c6SThierry Reding 
2494459cc2c6SThierry Reding 	usleep_range(20, 100);
2495459cc2c6SThierry Reding 
2496880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2497459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
2498459cc2c6SThierry Reding 		 SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2;
2499880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2500459cc2c6SThierry Reding 
2501459cc2c6SThierry Reding 	while (true) {
2502459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2503459cc2c6SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_STATE_BUSY) == 0)
2504459cc2c6SThierry Reding 			break;
2505459cc2c6SThierry Reding 
2506459cc2c6SThierry Reding 		usleep_range(250, 1000);
2507459cc2c6SThierry Reding 	}
2508459cc2c6SThierry Reding 
2509459cc2c6SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
2510459cc2c6SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_UP | SOR_LANE_SEQ_CTL_DELAY(5);
2511459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
2512459cc2c6SThierry Reding 
2513459cc2c6SThierry Reding 	while (true) {
2514459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2515459cc2c6SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
2516459cc2c6SThierry Reding 			break;
2517459cc2c6SThierry Reding 
2518459cc2c6SThierry Reding 		usleep_range(250, 1000);
2519459cc2c6SThierry Reding 	}
2520459cc2c6SThierry Reding 
2521459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
2522459cc2c6SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
2523459cc2c6SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
2524459cc2c6SThierry Reding 
252536e90221SThierry Reding 	if (mode->clock < 340000) {
252636e90221SThierry Reding 		DRM_DEBUG_KMS("setting 2.7 GHz link speed\n");
2527459cc2c6SThierry Reding 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70;
252836e90221SThierry Reding 	} else {
252936e90221SThierry Reding 		DRM_DEBUG_KMS("setting 5.4 GHz link speed\n");
2530459cc2c6SThierry Reding 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40;
253136e90221SThierry Reding 	}
2532459cc2c6SThierry Reding 
2533459cc2c6SThierry Reding 	value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
2534459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
2535459cc2c6SThierry Reding 
2536c57997bcSThierry Reding 	/* SOR pad PLL stabilization time */
2537c57997bcSThierry Reding 	usleep_range(250, 1000);
2538c57997bcSThierry Reding 
2539c57997bcSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
2540c57997bcSThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
2541c57997bcSThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(4);
2542c57997bcSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
2543c57997bcSThierry Reding 
2544459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
2545c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE;
2546459cc2c6SThierry Reding 	value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
2547c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_SEQ_ENABLE;
2548c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_MACRO_SOR_CLK;
2549459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
2550459cc2c6SThierry Reding 
2551459cc2c6SThierry Reding 	value = SOR_SEQ_CTL_PU_PC(0) | SOR_SEQ_CTL_PU_PC_ALT(0) |
2552459cc2c6SThierry Reding 		SOR_SEQ_CTL_PD_PC(8) | SOR_SEQ_CTL_PD_PC_ALT(8);
2553459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_CTL);
2554459cc2c6SThierry Reding 
2555459cc2c6SThierry Reding 	value = SOR_SEQ_INST_DRIVE_PWM_OUT_LO | SOR_SEQ_INST_HALT |
2556459cc2c6SThierry Reding 		SOR_SEQ_INST_WAIT_VSYNC | SOR_SEQ_INST_WAIT(1);
2557459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_INST(0));
2558459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_INST(8));
2559459cc2c6SThierry Reding 
2560c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay) {
2561459cc2c6SThierry Reding 		/* program the reference clock */
2562459cc2c6SThierry Reding 		value = SOR_REFCLK_DIV_INT(div) | SOR_REFCLK_DIV_FRAC(div);
2563459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, SOR_REFCLK);
2564c57997bcSThierry Reding 	}
2565459cc2c6SThierry Reding 
256630b49435SThierry Reding 	/* XXX not in TRM */
256730b49435SThierry Reding 	for (value = 0, i = 0; i < 5; i++)
25686d6c815dSThierry Reding 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->xbar_cfg[i]) |
256930b49435SThierry Reding 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
2570459cc2c6SThierry Reding 
2571459cc2c6SThierry Reding 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
257230b49435SThierry Reding 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
2573459cc2c6SThierry Reding 
257425bb2cecSThierry Reding 	/* switch to parent clock */
2575e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk, sor->clk_parent);
2576e1335e2fSThierry Reding 	if (err < 0) {
2577459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to set parent clock: %d\n", err);
2578e1335e2fSThierry Reding 		return;
2579e1335e2fSThierry Reding 	}
2580e1335e2fSThierry Reding 
2581e1335e2fSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_pad);
2582e1335e2fSThierry Reding 	if (err < 0) {
2583e1335e2fSThierry Reding 		dev_err(sor->dev, "failed to set pad clock: %d\n", err);
2584e1335e2fSThierry Reding 		return;
2585e1335e2fSThierry Reding 	}
2586459cc2c6SThierry Reding 
258736e90221SThierry Reding 	/* adjust clock rate for HDMI 2.0 modes */
258836e90221SThierry Reding 	rate = clk_get_rate(sor->clk_parent);
258936e90221SThierry Reding 
259036e90221SThierry Reding 	if (mode->clock >= 340000)
259136e90221SThierry Reding 		rate /= 2;
259236e90221SThierry Reding 
259336e90221SThierry Reding 	DRM_DEBUG_KMS("setting clock to %lu Hz, mode: %lu Hz\n", rate, pclk);
259436e90221SThierry Reding 
259536e90221SThierry Reding 	clk_set_rate(sor->clk, rate);
2596c57997bcSThierry Reding 
2597c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay) {
2598459cc2c6SThierry Reding 		value = SOR_INPUT_CONTROL_HDMI_SRC_SELECT(dc->pipe);
2599459cc2c6SThierry Reding 
2600459cc2c6SThierry Reding 		/* XXX is this the proper check? */
2601459cc2c6SThierry Reding 		if (mode->clock < 75000)
2602459cc2c6SThierry Reding 			value |= SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED;
2603459cc2c6SThierry Reding 
2604459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, SOR_INPUT_CONTROL);
2605c57997bcSThierry Reding 	}
2606459cc2c6SThierry Reding 
2607459cc2c6SThierry Reding 	max_ac = ((mode->htotal - mode->hdisplay) - SOR_REKEY - 18) / 32;
2608459cc2c6SThierry Reding 
2609459cc2c6SThierry Reding 	value = SOR_HDMI_CTRL_ENABLE | SOR_HDMI_CTRL_MAX_AC_PACKET(max_ac) |
2610459cc2c6SThierry Reding 		SOR_HDMI_CTRL_AUDIO_LAYOUT | SOR_HDMI_CTRL_REKEY(SOR_REKEY);
2611459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_CTRL);
2612459cc2c6SThierry Reding 
2613c57997bcSThierry Reding 	if (!dc->soc->has_nvdisplay) {
2614459cc2c6SThierry Reding 		/* H_PULSE2 setup */
2615c57997bcSThierry Reding 		pulse_start = h_ref_to_sync +
2616c57997bcSThierry Reding 			      (mode->hsync_end - mode->hsync_start) +
2617459cc2c6SThierry Reding 			      (mode->htotal - mode->hsync_end) - 10;
2618459cc2c6SThierry Reding 
2619459cc2c6SThierry Reding 		value = PULSE_LAST_END_A | PULSE_QUAL_VACTIVE |
2620459cc2c6SThierry Reding 			PULSE_POLARITY_HIGH | PULSE_MODE_NORMAL;
2621459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
2622459cc2c6SThierry Reding 
2623459cc2c6SThierry Reding 		value = PULSE_END(pulse_start + 8) | PULSE_START(pulse_start);
2624459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
2625459cc2c6SThierry Reding 
2626459cc2c6SThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_SIGNAL_OPTIONS0);
2627459cc2c6SThierry Reding 		value |= H_PULSE2_ENABLE;
2628459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_SIGNAL_OPTIONS0);
2629c57997bcSThierry Reding 	}
2630459cc2c6SThierry Reding 
2631459cc2c6SThierry Reding 	/* infoframe setup */
2632459cc2c6SThierry Reding 	err = tegra_sor_hdmi_setup_avi_infoframe(sor, mode);
2633459cc2c6SThierry Reding 	if (err < 0)
2634459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
2635459cc2c6SThierry Reding 
2636459cc2c6SThierry Reding 	/* XXX HDMI audio support not implemented yet */
2637459cc2c6SThierry Reding 	tegra_sor_hdmi_disable_audio_infoframe(sor);
2638459cc2c6SThierry Reding 
2639459cc2c6SThierry Reding 	/* use single TMDS protocol */
2640459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
2641459cc2c6SThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
2642459cc2c6SThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A;
2643459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
2644459cc2c6SThierry Reding 
2645459cc2c6SThierry Reding 	/* power up pad calibration */
2646880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2647459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
2648880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2649459cc2c6SThierry Reding 
2650459cc2c6SThierry Reding 	/* production settings */
2651459cc2c6SThierry Reding 	settings = tegra_sor_hdmi_find_settings(sor, mode->clock * 1000);
2652db8b42fbSDan Carpenter 	if (!settings) {
2653db8b42fbSDan Carpenter 		dev_err(sor->dev, "no settings for pixel clock %d Hz\n",
2654db8b42fbSDan Carpenter 			mode->clock * 1000);
2655459cc2c6SThierry Reding 		return;
2656459cc2c6SThierry Reding 	}
2657459cc2c6SThierry Reding 
2658880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
2659459cc2c6SThierry Reding 	value &= ~SOR_PLL0_ICHPMP_MASK;
2660c57997bcSThierry Reding 	value &= ~SOR_PLL0_FILTER_MASK;
2661459cc2c6SThierry Reding 	value &= ~SOR_PLL0_VCOCAP_MASK;
2662459cc2c6SThierry Reding 	value |= SOR_PLL0_ICHPMP(settings->ichpmp);
2663c57997bcSThierry Reding 	value |= SOR_PLL0_FILTER(settings->filter);
2664459cc2c6SThierry Reding 	value |= SOR_PLL0_VCOCAP(settings->vcocap);
2665880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
2666459cc2c6SThierry Reding 
2667c57997bcSThierry Reding 	/* XXX not in TRM */
2668880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
2669459cc2c6SThierry Reding 	value &= ~SOR_PLL1_LOADADJ_MASK;
2670c57997bcSThierry Reding 	value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
2671459cc2c6SThierry Reding 	value |= SOR_PLL1_LOADADJ(settings->loadadj);
2672c57997bcSThierry Reding 	value |= SOR_PLL1_TMDS_TERMADJ(settings->tmds_termadj);
2673c57997bcSThierry Reding 	value |= SOR_PLL1_TMDS_TERM;
2674880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
2675459cc2c6SThierry Reding 
2676880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
2677c57997bcSThierry Reding 	value &= ~SOR_PLL3_BG_TEMP_COEF_MASK;
2678459cc2c6SThierry Reding 	value &= ~SOR_PLL3_BG_VREF_LEVEL_MASK;
2679c57997bcSThierry Reding 	value &= ~SOR_PLL3_AVDD10_LEVEL_MASK;
2680c57997bcSThierry Reding 	value &= ~SOR_PLL3_AVDD14_LEVEL_MASK;
2681c57997bcSThierry Reding 	value |= SOR_PLL3_BG_TEMP_COEF(settings->bg_temp_coef);
2682c57997bcSThierry Reding 	value |= SOR_PLL3_BG_VREF_LEVEL(settings->bg_vref_level);
2683c57997bcSThierry Reding 	value |= SOR_PLL3_AVDD10_LEVEL(settings->avdd10_level);
2684c57997bcSThierry Reding 	value |= SOR_PLL3_AVDD14_LEVEL(settings->avdd14_level);
2685880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
2686459cc2c6SThierry Reding 
2687c57997bcSThierry Reding 	value = settings->drive_current[3] << 24 |
2688c57997bcSThierry Reding 		settings->drive_current[2] << 16 |
2689c57997bcSThierry Reding 		settings->drive_current[1] <<  8 |
2690c57997bcSThierry Reding 		settings->drive_current[0] <<  0;
2691459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
2692459cc2c6SThierry Reding 
2693c57997bcSThierry Reding 	value = settings->preemphasis[3] << 24 |
2694c57997bcSThierry Reding 		settings->preemphasis[2] << 16 |
2695c57997bcSThierry Reding 		settings->preemphasis[1] <<  8 |
2696c57997bcSThierry Reding 		settings->preemphasis[0] <<  0;
2697459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
2698459cc2c6SThierry Reding 
2699880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2700459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
2701459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
2702c57997bcSThierry Reding 	value |= SOR_DP_PADCTL_TX_PU(settings->tx_pu_value);
2703880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2704459cc2c6SThierry Reding 
2705c57997bcSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl2);
2706c57997bcSThierry Reding 	value &= ~SOR_DP_PADCTL_SPAREPLL_MASK;
2707c57997bcSThierry Reding 	value |= SOR_DP_PADCTL_SPAREPLL(settings->sparepll);
2708c57997bcSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl2);
2709c57997bcSThierry Reding 
2710459cc2c6SThierry Reding 	/* power down pad calibration */
2711880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2712459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
2713880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2714459cc2c6SThierry Reding 
2715c57997bcSThierry Reding 	if (!dc->soc->has_nvdisplay) {
2716459cc2c6SThierry Reding 		/* miscellaneous display controller settings */
2717459cc2c6SThierry Reding 		value = VSYNC_H_POSITION(1);
2718459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_TIMING_OPTIONS);
2719c57997bcSThierry Reding 	}
2720459cc2c6SThierry Reding 
2721459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_COLOR_CONTROL);
2722459cc2c6SThierry Reding 	value &= ~DITHER_CONTROL_MASK;
2723459cc2c6SThierry Reding 	value &= ~BASE_COLOR_SIZE_MASK;
2724459cc2c6SThierry Reding 
2725c31efa7aSThierry Reding 	switch (state->bpc) {
2726459cc2c6SThierry Reding 	case 6:
2727459cc2c6SThierry Reding 		value |= BASE_COLOR_SIZE_666;
2728459cc2c6SThierry Reding 		break;
2729459cc2c6SThierry Reding 
2730459cc2c6SThierry Reding 	case 8:
2731459cc2c6SThierry Reding 		value |= BASE_COLOR_SIZE_888;
2732459cc2c6SThierry Reding 		break;
2733459cc2c6SThierry Reding 
2734c57997bcSThierry Reding 	case 10:
2735c57997bcSThierry Reding 		value |= BASE_COLOR_SIZE_101010;
2736c57997bcSThierry Reding 		break;
2737c57997bcSThierry Reding 
2738c57997bcSThierry Reding 	case 12:
2739c57997bcSThierry Reding 		value |= BASE_COLOR_SIZE_121212;
2740c57997bcSThierry Reding 		break;
2741c57997bcSThierry Reding 
2742459cc2c6SThierry Reding 	default:
2743c31efa7aSThierry Reding 		WARN(1, "%u bits-per-color not supported\n", state->bpc);
2744c31efa7aSThierry Reding 		value |= BASE_COLOR_SIZE_888;
2745459cc2c6SThierry Reding 		break;
2746459cc2c6SThierry Reding 	}
2747459cc2c6SThierry Reding 
2748459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_COLOR_CONTROL);
2749459cc2c6SThierry Reding 
2750c57997bcSThierry Reding 	/* XXX set display head owner */
2751c57997bcSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
2752c57997bcSThierry Reding 	value &= ~SOR_STATE_ASY_OWNER_MASK;
2753c57997bcSThierry Reding 	value |= SOR_STATE_ASY_OWNER(1 + dc->pipe);
2754c57997bcSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
2755c57997bcSThierry Reding 
2756459cc2c6SThierry Reding 	err = tegra_sor_power_up(sor, 250);
2757459cc2c6SThierry Reding 	if (err < 0)
2758459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
2759459cc2c6SThierry Reding 
27602bd1dd39SThierry Reding 	/* configure dynamic range of output */
2761880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe);
2762459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_RANGECOMPRESS_MASK;
2763459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_DYNRANGE_MASK;
2764880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe);
2765459cc2c6SThierry Reding 
27662bd1dd39SThierry Reding 	/* configure colorspace */
2767880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe);
2768459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_COLORSPACE_MASK;
2769459cc2c6SThierry Reding 	value |= SOR_HEAD_STATE_COLORSPACE_RGB;
2770880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe);
2771459cc2c6SThierry Reding 
2772c31efa7aSThierry Reding 	tegra_sor_mode_set(sor, mode, state);
2773459cc2c6SThierry Reding 
2774459cc2c6SThierry Reding 	tegra_sor_update(sor);
2775459cc2c6SThierry Reding 
2776c57997bcSThierry Reding 	/* program preamble timing in SOR (XXX) */
2777c57997bcSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
2778c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE;
2779c57997bcSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
2780c57997bcSThierry Reding 
2781459cc2c6SThierry Reding 	err = tegra_sor_attach(sor);
2782459cc2c6SThierry Reding 	if (err < 0)
2783459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
2784459cc2c6SThierry Reding 
2785459cc2c6SThierry Reding 	/* enable display to SOR clock and generate HDMI preamble */
2786459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2787c57997bcSThierry Reding 
2788c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay)
2789c57997bcSThierry Reding 		value |= SOR_ENABLE(1) | SOR1_TIMING_CYA;
2790c57997bcSThierry Reding 	else
2791c57997bcSThierry Reding 		value |= SOR_ENABLE(sor->index);
2792c57997bcSThierry Reding 
2793459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2794459cc2c6SThierry Reding 
2795c57997bcSThierry Reding 	if (dc->soc->has_nvdisplay) {
2796c57997bcSThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_CORE_SOR_SET_CONTROL(sor->index));
2797c57997bcSThierry Reding 		value &= ~PROTOCOL_MASK;
2798c57997bcSThierry Reding 		value |= PROTOCOL_SINGLE_TMDS_A;
2799c57997bcSThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_CORE_SOR_SET_CONTROL(sor->index));
2800c57997bcSThierry Reding 	}
2801c57997bcSThierry Reding 
2802459cc2c6SThierry Reding 	tegra_dc_commit(dc);
2803459cc2c6SThierry Reding 
2804459cc2c6SThierry Reding 	err = tegra_sor_wakeup(sor);
2805459cc2c6SThierry Reding 	if (err < 0)
2806459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to wakeup SOR: %d\n", err);
280736e90221SThierry Reding 
280836e90221SThierry Reding 	tegra_sor_hdmi_scdc_start(sor);
28098e2988a7SThierry Reding 	tegra_sor_audio_prepare(sor);
2810459cc2c6SThierry Reding }
2811459cc2c6SThierry Reding 
2812459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_hdmi_helpers = {
2813459cc2c6SThierry Reding 	.disable = tegra_sor_hdmi_disable,
2814459cc2c6SThierry Reding 	.enable = tegra_sor_hdmi_enable,
2815459cc2c6SThierry Reding 	.atomic_check = tegra_sor_encoder_atomic_check,
2816459cc2c6SThierry Reding };
2817459cc2c6SThierry Reding 
28186b6b6042SThierry Reding static int tegra_sor_init(struct host1x_client *client)
28196b6b6042SThierry Reding {
28209910f5c4SThierry Reding 	struct drm_device *drm = dev_get_drvdata(client->parent);
2821459cc2c6SThierry Reding 	const struct drm_encoder_helper_funcs *helpers = NULL;
28226b6b6042SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
2823459cc2c6SThierry Reding 	int connector = DRM_MODE_CONNECTOR_Unknown;
2824459cc2c6SThierry Reding 	int encoder = DRM_MODE_ENCODER_NONE;
28256b6b6042SThierry Reding 	int err;
28266b6b6042SThierry Reding 
28279542c237SThierry Reding 	if (!sor->aux) {
2828459cc2c6SThierry Reding 		if (sor->soc->supports_hdmi) {
2829459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_HDMIA;
2830459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
2831459cc2c6SThierry Reding 			helpers = &tegra_sor_hdmi_helpers;
2832459cc2c6SThierry Reding 		} else if (sor->soc->supports_lvds) {
2833459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_LVDS;
2834459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_LVDS;
2835459cc2c6SThierry Reding 		}
2836459cc2c6SThierry Reding 	} else {
2837459cc2c6SThierry Reding 		if (sor->soc->supports_edp) {
2838459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_eDP;
2839459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
2840459cc2c6SThierry Reding 			helpers = &tegra_sor_edp_helpers;
2841459cc2c6SThierry Reding 		} else if (sor->soc->supports_dp) {
2842459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_DisplayPort;
2843459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
2844459cc2c6SThierry Reding 		}
2845459cc2c6SThierry Reding 	}
28466b6b6042SThierry Reding 
28476b6b6042SThierry Reding 	sor->output.dev = sor->dev;
28486b6b6042SThierry Reding 
28496fad8f66SThierry Reding 	drm_connector_init(drm, &sor->output.connector,
28506fad8f66SThierry Reding 			   &tegra_sor_connector_funcs,
2851459cc2c6SThierry Reding 			   connector);
28526fad8f66SThierry Reding 	drm_connector_helper_add(&sor->output.connector,
28536fad8f66SThierry Reding 				 &tegra_sor_connector_helper_funcs);
28546fad8f66SThierry Reding 	sor->output.connector.dpms = DRM_MODE_DPMS_OFF;
28556fad8f66SThierry Reding 
28566fad8f66SThierry Reding 	drm_encoder_init(drm, &sor->output.encoder, &tegra_sor_encoder_funcs,
285713a3d91fSVille Syrjälä 			 encoder, NULL);
2858459cc2c6SThierry Reding 	drm_encoder_helper_add(&sor->output.encoder, helpers);
28596fad8f66SThierry Reding 
2860cde4c44dSDaniel Vetter 	drm_connector_attach_encoder(&sor->output.connector,
28616fad8f66SThierry Reding 					  &sor->output.encoder);
28626fad8f66SThierry Reding 	drm_connector_register(&sor->output.connector);
28636fad8f66SThierry Reding 
2864ea130b24SThierry Reding 	err = tegra_output_init(drm, &sor->output);
2865ea130b24SThierry Reding 	if (err < 0) {
2866ea130b24SThierry Reding 		dev_err(client->dev, "failed to initialize output: %d\n", err);
2867ea130b24SThierry Reding 		return err;
2868ea130b24SThierry Reding 	}
28696fad8f66SThierry Reding 
2870c57997bcSThierry Reding 	tegra_output_find_possible_crtcs(&sor->output, drm);
28716b6b6042SThierry Reding 
28729542c237SThierry Reding 	if (sor->aux) {
28739542c237SThierry Reding 		err = drm_dp_aux_attach(sor->aux, &sor->output);
28746b6b6042SThierry Reding 		if (err < 0) {
28756b6b6042SThierry Reding 			dev_err(sor->dev, "failed to attach DP: %d\n", err);
28766b6b6042SThierry Reding 			return err;
28776b6b6042SThierry Reding 		}
28786b6b6042SThierry Reding 	}
28796b6b6042SThierry Reding 
2880535a65dbSTomeu Vizoso 	/*
2881535a65dbSTomeu Vizoso 	 * XXX: Remove this reset once proper hand-over from firmware to
2882535a65dbSTomeu Vizoso 	 * kernel is possible.
2883535a65dbSTomeu Vizoso 	 */
2884f8c79120SJon Hunter 	if (sor->rst) {
288511c632e1SThierry Reding 		err = reset_control_acquire(sor->rst);
288611c632e1SThierry Reding 		if (err < 0) {
288711c632e1SThierry Reding 			dev_err(sor->dev, "failed to acquire SOR reset: %d\n",
288811c632e1SThierry Reding 				err);
288911c632e1SThierry Reding 			return err;
289011c632e1SThierry Reding 		}
289111c632e1SThierry Reding 
2892535a65dbSTomeu Vizoso 		err = reset_control_assert(sor->rst);
2893535a65dbSTomeu Vizoso 		if (err < 0) {
2894f8c79120SJon Hunter 			dev_err(sor->dev, "failed to assert SOR reset: %d\n",
2895f8c79120SJon Hunter 				err);
2896535a65dbSTomeu Vizoso 			return err;
2897535a65dbSTomeu Vizoso 		}
2898f8c79120SJon Hunter 	}
2899535a65dbSTomeu Vizoso 
29006fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk);
29016fad8f66SThierry Reding 	if (err < 0) {
29026fad8f66SThierry Reding 		dev_err(sor->dev, "failed to enable clock: %d\n", err);
29036fad8f66SThierry Reding 		return err;
29046fad8f66SThierry Reding 	}
29056fad8f66SThierry Reding 
2906535a65dbSTomeu Vizoso 	usleep_range(1000, 3000);
2907535a65dbSTomeu Vizoso 
2908f8c79120SJon Hunter 	if (sor->rst) {
2909535a65dbSTomeu Vizoso 		err = reset_control_deassert(sor->rst);
2910535a65dbSTomeu Vizoso 		if (err < 0) {
2911f8c79120SJon Hunter 			dev_err(sor->dev, "failed to deassert SOR reset: %d\n",
2912f8c79120SJon Hunter 				err);
2913535a65dbSTomeu Vizoso 			return err;
2914535a65dbSTomeu Vizoso 		}
291511c632e1SThierry Reding 
291611c632e1SThierry Reding 		reset_control_release(sor->rst);
2917f8c79120SJon Hunter 	}
2918535a65dbSTomeu Vizoso 
29196fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk_safe);
29206fad8f66SThierry Reding 	if (err < 0)
29216fad8f66SThierry Reding 		return err;
29226fad8f66SThierry Reding 
29236fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk_dp);
29246fad8f66SThierry Reding 	if (err < 0)
29256fad8f66SThierry Reding 		return err;
29266fad8f66SThierry Reding 
29276b6b6042SThierry Reding 	return 0;
29286b6b6042SThierry Reding }
29296b6b6042SThierry Reding 
29306b6b6042SThierry Reding static int tegra_sor_exit(struct host1x_client *client)
29316b6b6042SThierry Reding {
29326b6b6042SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
29336b6b6042SThierry Reding 	int err;
29346b6b6042SThierry Reding 
2935328ec69eSThierry Reding 	tegra_output_exit(&sor->output);
2936328ec69eSThierry Reding 
29379542c237SThierry Reding 	if (sor->aux) {
29389542c237SThierry Reding 		err = drm_dp_aux_detach(sor->aux);
29396b6b6042SThierry Reding 		if (err < 0) {
29406b6b6042SThierry Reding 			dev_err(sor->dev, "failed to detach DP: %d\n", err);
29416b6b6042SThierry Reding 			return err;
29426b6b6042SThierry Reding 		}
29436b6b6042SThierry Reding 	}
29446b6b6042SThierry Reding 
29456fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk_safe);
29466fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk_dp);
29476fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk);
29486fad8f66SThierry Reding 
29496b6b6042SThierry Reding 	return 0;
29506b6b6042SThierry Reding }
29516b6b6042SThierry Reding 
29526b6b6042SThierry Reding static const struct host1x_client_ops sor_client_ops = {
29536b6b6042SThierry Reding 	.init = tegra_sor_init,
29546b6b6042SThierry Reding 	.exit = tegra_sor_exit,
29556b6b6042SThierry Reding };
29566b6b6042SThierry Reding 
2957459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_edp_ops = {
2958459cc2c6SThierry Reding 	.name = "eDP",
2959459cc2c6SThierry Reding };
2960459cc2c6SThierry Reding 
2961459cc2c6SThierry Reding static int tegra_sor_hdmi_probe(struct tegra_sor *sor)
2962459cc2c6SThierry Reding {
2963459cc2c6SThierry Reding 	int err;
2964459cc2c6SThierry Reding 
2965459cc2c6SThierry Reding 	sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io");
2966459cc2c6SThierry Reding 	if (IS_ERR(sor->avdd_io_supply)) {
2967459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get AVDD I/O supply: %ld\n",
2968459cc2c6SThierry Reding 			PTR_ERR(sor->avdd_io_supply));
2969459cc2c6SThierry Reding 		return PTR_ERR(sor->avdd_io_supply);
2970459cc2c6SThierry Reding 	}
2971459cc2c6SThierry Reding 
2972459cc2c6SThierry Reding 	err = regulator_enable(sor->avdd_io_supply);
2973459cc2c6SThierry Reding 	if (err < 0) {
2974459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable AVDD I/O supply: %d\n",
2975459cc2c6SThierry Reding 			err);
2976459cc2c6SThierry Reding 		return err;
2977459cc2c6SThierry Reding 	}
2978459cc2c6SThierry Reding 
2979459cc2c6SThierry Reding 	sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-pll");
2980459cc2c6SThierry Reding 	if (IS_ERR(sor->vdd_pll_supply)) {
2981459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get VDD PLL supply: %ld\n",
2982459cc2c6SThierry Reding 			PTR_ERR(sor->vdd_pll_supply));
2983459cc2c6SThierry Reding 		return PTR_ERR(sor->vdd_pll_supply);
2984459cc2c6SThierry Reding 	}
2985459cc2c6SThierry Reding 
2986459cc2c6SThierry Reding 	err = regulator_enable(sor->vdd_pll_supply);
2987459cc2c6SThierry Reding 	if (err < 0) {
2988459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable VDD PLL supply: %d\n",
2989459cc2c6SThierry Reding 			err);
2990459cc2c6SThierry Reding 		return err;
2991459cc2c6SThierry Reding 	}
2992459cc2c6SThierry Reding 
2993459cc2c6SThierry Reding 	sor->hdmi_supply = devm_regulator_get(sor->dev, "hdmi");
2994459cc2c6SThierry Reding 	if (IS_ERR(sor->hdmi_supply)) {
2995459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get HDMI supply: %ld\n",
2996459cc2c6SThierry Reding 			PTR_ERR(sor->hdmi_supply));
2997459cc2c6SThierry Reding 		return PTR_ERR(sor->hdmi_supply);
2998459cc2c6SThierry Reding 	}
2999459cc2c6SThierry Reding 
3000459cc2c6SThierry Reding 	err = regulator_enable(sor->hdmi_supply);
3001459cc2c6SThierry Reding 	if (err < 0) {
3002459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable HDMI supply: %d\n", err);
3003459cc2c6SThierry Reding 		return err;
3004459cc2c6SThierry Reding 	}
3005459cc2c6SThierry Reding 
300636e90221SThierry Reding 	INIT_DELAYED_WORK(&sor->scdc, tegra_sor_hdmi_scdc_work);
300736e90221SThierry Reding 
3008459cc2c6SThierry Reding 	return 0;
3009459cc2c6SThierry Reding }
3010459cc2c6SThierry Reding 
3011459cc2c6SThierry Reding static int tegra_sor_hdmi_remove(struct tegra_sor *sor)
3012459cc2c6SThierry Reding {
3013459cc2c6SThierry Reding 	regulator_disable(sor->hdmi_supply);
3014459cc2c6SThierry Reding 	regulator_disable(sor->vdd_pll_supply);
3015459cc2c6SThierry Reding 	regulator_disable(sor->avdd_io_supply);
3016459cc2c6SThierry Reding 
3017459cc2c6SThierry Reding 	return 0;
3018459cc2c6SThierry Reding }
3019459cc2c6SThierry Reding 
3020459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_hdmi_ops = {
3021459cc2c6SThierry Reding 	.name = "HDMI",
3022459cc2c6SThierry Reding 	.probe = tegra_sor_hdmi_probe,
3023459cc2c6SThierry Reding 	.remove = tegra_sor_hdmi_remove,
3024459cc2c6SThierry Reding };
3025459cc2c6SThierry Reding 
302630b49435SThierry Reding static const u8 tegra124_sor_xbar_cfg[5] = {
302730b49435SThierry Reding 	0, 1, 2, 3, 4
302830b49435SThierry Reding };
302930b49435SThierry Reding 
3030880cee0bSThierry Reding static const struct tegra_sor_regs tegra124_sor_regs = {
3031880cee0bSThierry Reding 	.head_state0 = 0x05,
3032880cee0bSThierry Reding 	.head_state1 = 0x07,
3033880cee0bSThierry Reding 	.head_state2 = 0x09,
3034880cee0bSThierry Reding 	.head_state3 = 0x0b,
3035880cee0bSThierry Reding 	.head_state4 = 0x0d,
3036880cee0bSThierry Reding 	.head_state5 = 0x0f,
3037880cee0bSThierry Reding 	.pll0 = 0x17,
3038880cee0bSThierry Reding 	.pll1 = 0x18,
3039880cee0bSThierry Reding 	.pll2 = 0x19,
3040880cee0bSThierry Reding 	.pll3 = 0x1a,
3041880cee0bSThierry Reding 	.dp_padctl0 = 0x5c,
3042880cee0bSThierry Reding 	.dp_padctl2 = 0x73,
3043880cee0bSThierry Reding };
3044880cee0bSThierry Reding 
3045459cc2c6SThierry Reding static const struct tegra_sor_soc tegra124_sor = {
3046459cc2c6SThierry Reding 	.supports_edp = true,
3047459cc2c6SThierry Reding 	.supports_lvds = true,
3048459cc2c6SThierry Reding 	.supports_hdmi = false,
3049459cc2c6SThierry Reding 	.supports_dp = false,
3050880cee0bSThierry Reding 	.regs = &tegra124_sor_regs,
3051c57997bcSThierry Reding 	.has_nvdisplay = false,
305230b49435SThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
3053459cc2c6SThierry Reding };
3054459cc2c6SThierry Reding 
3055880cee0bSThierry Reding static const struct tegra_sor_regs tegra210_sor_regs = {
3056880cee0bSThierry Reding 	.head_state0 = 0x05,
3057880cee0bSThierry Reding 	.head_state1 = 0x07,
3058880cee0bSThierry Reding 	.head_state2 = 0x09,
3059880cee0bSThierry Reding 	.head_state3 = 0x0b,
3060880cee0bSThierry Reding 	.head_state4 = 0x0d,
3061880cee0bSThierry Reding 	.head_state5 = 0x0f,
3062880cee0bSThierry Reding 	.pll0 = 0x17,
3063880cee0bSThierry Reding 	.pll1 = 0x18,
3064880cee0bSThierry Reding 	.pll2 = 0x19,
3065880cee0bSThierry Reding 	.pll3 = 0x1a,
3066880cee0bSThierry Reding 	.dp_padctl0 = 0x5c,
3067880cee0bSThierry Reding 	.dp_padctl2 = 0x73,
3068880cee0bSThierry Reding };
3069880cee0bSThierry Reding 
3070459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor = {
3071459cc2c6SThierry Reding 	.supports_edp = true,
3072459cc2c6SThierry Reding 	.supports_lvds = false,
3073459cc2c6SThierry Reding 	.supports_hdmi = false,
3074459cc2c6SThierry Reding 	.supports_dp = false,
3075880cee0bSThierry Reding 	.regs = &tegra210_sor_regs,
3076c57997bcSThierry Reding 	.has_nvdisplay = false,
307730b49435SThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
307830b49435SThierry Reding };
307930b49435SThierry Reding 
308030b49435SThierry Reding static const u8 tegra210_sor_xbar_cfg[5] = {
308130b49435SThierry Reding 	2, 1, 0, 3, 4
3082459cc2c6SThierry Reding };
3083459cc2c6SThierry Reding 
3084459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor1 = {
3085459cc2c6SThierry Reding 	.supports_edp = false,
3086459cc2c6SThierry Reding 	.supports_lvds = false,
3087459cc2c6SThierry Reding 	.supports_hdmi = true,
3088459cc2c6SThierry Reding 	.supports_dp = true,
3089459cc2c6SThierry Reding 
3090880cee0bSThierry Reding 	.regs = &tegra210_sor_regs,
3091c57997bcSThierry Reding 	.has_nvdisplay = false,
3092880cee0bSThierry Reding 
3093459cc2c6SThierry Reding 	.num_settings = ARRAY_SIZE(tegra210_sor_hdmi_defaults),
3094459cc2c6SThierry Reding 	.settings = tegra210_sor_hdmi_defaults,
309530b49435SThierry Reding 
309630b49435SThierry Reding 	.xbar_cfg = tegra210_sor_xbar_cfg,
3097459cc2c6SThierry Reding };
3098459cc2c6SThierry Reding 
3099c57997bcSThierry Reding static const struct tegra_sor_regs tegra186_sor_regs = {
3100c57997bcSThierry Reding 	.head_state0 = 0x151,
3101c57997bcSThierry Reding 	.head_state1 = 0x154,
3102c57997bcSThierry Reding 	.head_state2 = 0x157,
3103c57997bcSThierry Reding 	.head_state3 = 0x15a,
3104c57997bcSThierry Reding 	.head_state4 = 0x15d,
3105c57997bcSThierry Reding 	.head_state5 = 0x160,
3106c57997bcSThierry Reding 	.pll0 = 0x163,
3107c57997bcSThierry Reding 	.pll1 = 0x164,
3108c57997bcSThierry Reding 	.pll2 = 0x165,
3109c57997bcSThierry Reding 	.pll3 = 0x166,
3110c57997bcSThierry Reding 	.dp_padctl0 = 0x168,
3111c57997bcSThierry Reding 	.dp_padctl2 = 0x16a,
3112c57997bcSThierry Reding };
3113c57997bcSThierry Reding 
3114c57997bcSThierry Reding static const struct tegra_sor_soc tegra186_sor = {
3115c57997bcSThierry Reding 	.supports_edp = false,
3116c57997bcSThierry Reding 	.supports_lvds = false,
3117c57997bcSThierry Reding 	.supports_hdmi = false,
3118c57997bcSThierry Reding 	.supports_dp = true,
3119c57997bcSThierry Reding 
3120c57997bcSThierry Reding 	.regs = &tegra186_sor_regs,
3121c57997bcSThierry Reding 	.has_nvdisplay = true,
3122c57997bcSThierry Reding 
3123c57997bcSThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
3124c57997bcSThierry Reding };
3125c57997bcSThierry Reding 
3126c57997bcSThierry Reding static const struct tegra_sor_soc tegra186_sor1 = {
3127c57997bcSThierry Reding 	.supports_edp = false,
3128c57997bcSThierry Reding 	.supports_lvds = false,
3129c57997bcSThierry Reding 	.supports_hdmi = true,
3130c57997bcSThierry Reding 	.supports_dp = true,
3131c57997bcSThierry Reding 
3132c57997bcSThierry Reding 	.regs = &tegra186_sor_regs,
3133c57997bcSThierry Reding 	.has_nvdisplay = true,
3134c57997bcSThierry Reding 
3135c57997bcSThierry Reding 	.num_settings = ARRAY_SIZE(tegra186_sor_hdmi_defaults),
3136c57997bcSThierry Reding 	.settings = tegra186_sor_hdmi_defaults,
3137c57997bcSThierry Reding 
3138c57997bcSThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
3139c57997bcSThierry Reding };
3140c57997bcSThierry Reding 
31419b6c14b8SThierry Reding static const struct tegra_sor_regs tegra194_sor_regs = {
31429b6c14b8SThierry Reding 	.head_state0 = 0x151,
31439b6c14b8SThierry Reding 	.head_state1 = 0x155,
31449b6c14b8SThierry Reding 	.head_state2 = 0x159,
31459b6c14b8SThierry Reding 	.head_state3 = 0x15d,
31469b6c14b8SThierry Reding 	.head_state4 = 0x161,
31479b6c14b8SThierry Reding 	.head_state5 = 0x165,
31489b6c14b8SThierry Reding 	.pll0 = 0x169,
31499b6c14b8SThierry Reding 	.pll1 = 0x16a,
31509b6c14b8SThierry Reding 	.pll2 = 0x16b,
31519b6c14b8SThierry Reding 	.pll3 = 0x16c,
31529b6c14b8SThierry Reding 	.dp_padctl0 = 0x16e,
31539b6c14b8SThierry Reding 	.dp_padctl2 = 0x16f,
31549b6c14b8SThierry Reding };
31559b6c14b8SThierry Reding 
31569b6c14b8SThierry Reding static const struct tegra_sor_soc tegra194_sor = {
31579b6c14b8SThierry Reding 	.supports_edp = true,
31589b6c14b8SThierry Reding 	.supports_lvds = false,
31599b6c14b8SThierry Reding 	.supports_hdmi = true,
31609b6c14b8SThierry Reding 	.supports_dp = true,
31619b6c14b8SThierry Reding 
31629b6c14b8SThierry Reding 	.regs = &tegra194_sor_regs,
31639b6c14b8SThierry Reding 	.has_nvdisplay = true,
31649b6c14b8SThierry Reding 
31659b6c14b8SThierry Reding 	.num_settings = ARRAY_SIZE(tegra194_sor_hdmi_defaults),
31669b6c14b8SThierry Reding 	.settings = tegra194_sor_hdmi_defaults,
31679b6c14b8SThierry Reding 
31689b6c14b8SThierry Reding 	.xbar_cfg = tegra210_sor_xbar_cfg,
31699b6c14b8SThierry Reding };
31709b6c14b8SThierry Reding 
3171459cc2c6SThierry Reding static const struct of_device_id tegra_sor_of_match[] = {
31729b6c14b8SThierry Reding 	{ .compatible = "nvidia,tegra194-sor", .data = &tegra194_sor },
3173c57997bcSThierry Reding 	{ .compatible = "nvidia,tegra186-sor1", .data = &tegra186_sor1 },
3174c57997bcSThierry Reding 	{ .compatible = "nvidia,tegra186-sor", .data = &tegra186_sor },
3175459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra210-sor1", .data = &tegra210_sor1 },
3176459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra210-sor", .data = &tegra210_sor },
3177459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra124-sor", .data = &tegra124_sor },
3178459cc2c6SThierry Reding 	{ },
3179459cc2c6SThierry Reding };
3180459cc2c6SThierry Reding MODULE_DEVICE_TABLE(of, tegra_sor_of_match);
3181459cc2c6SThierry Reding 
3182c57997bcSThierry Reding static int tegra_sor_parse_dt(struct tegra_sor *sor)
3183c57997bcSThierry Reding {
3184c57997bcSThierry Reding 	struct device_node *np = sor->dev->of_node;
31856d6c815dSThierry Reding 	u32 xbar_cfg[5];
31866d6c815dSThierry Reding 	unsigned int i;
3187c57997bcSThierry Reding 	u32 value;
3188c57997bcSThierry Reding 	int err;
3189c57997bcSThierry Reding 
3190c57997bcSThierry Reding 	if (sor->soc->has_nvdisplay) {
3191c57997bcSThierry Reding 		err = of_property_read_u32(np, "nvidia,interface", &value);
3192c57997bcSThierry Reding 		if (err < 0)
3193c57997bcSThierry Reding 			return err;
3194c57997bcSThierry Reding 
3195c57997bcSThierry Reding 		sor->index = value;
3196c57997bcSThierry Reding 
3197c57997bcSThierry Reding 		/*
3198c57997bcSThierry Reding 		 * override the default that we already set for Tegra210 and
3199c57997bcSThierry Reding 		 * earlier
3200c57997bcSThierry Reding 		 */
3201c57997bcSThierry Reding 		sor->pad = TEGRA_IO_PAD_HDMI_DP0 + sor->index;
3202c57997bcSThierry Reding 	}
3203c57997bcSThierry Reding 
32046d6c815dSThierry Reding 	err = of_property_read_u32_array(np, "nvidia,xbar-cfg", xbar_cfg, 5);
32056d6c815dSThierry Reding 	if (err < 0) {
32066d6c815dSThierry Reding 		/* fall back to default per-SoC XBAR configuration */
32076d6c815dSThierry Reding 		for (i = 0; i < 5; i++)
32086d6c815dSThierry Reding 			sor->xbar_cfg[i] = sor->soc->xbar_cfg[i];
32096d6c815dSThierry Reding 	} else {
32106d6c815dSThierry Reding 		/* copy cells to SOR XBAR configuration */
32116d6c815dSThierry Reding 		for (i = 0; i < 5; i++)
32126d6c815dSThierry Reding 			sor->xbar_cfg[i] = xbar_cfg[i];
3213c57997bcSThierry Reding 	}
3214c57997bcSThierry Reding 
32156b6b6042SThierry Reding 	return 0;
32168e2988a7SThierry Reding }
32178e2988a7SThierry Reding 
32188e2988a7SThierry Reding static irqreturn_t tegra_sor_irq(int irq, void *data)
32198e2988a7SThierry Reding {
32208e2988a7SThierry Reding 	struct tegra_sor *sor = data;
32218e2988a7SThierry Reding 	u32 value;
32228e2988a7SThierry Reding 
32238e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_INT_STATUS);
32248e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_INT_STATUS);
32258e2988a7SThierry Reding 
32268e2988a7SThierry Reding 	if (value & SOR_INT_CODEC_SCRATCH0) {
32278e2988a7SThierry Reding 		value = tegra_sor_readl(sor, SOR_AUDIO_HDA_CODEC_SCRATCH0);
32288e2988a7SThierry Reding 
32298e2988a7SThierry Reding 		if (value & SOR_AUDIO_HDA_CODEC_SCRATCH0_VALID) {
3230cd54fb96SThierry Reding 			unsigned int format;
32318e2988a7SThierry Reding 
32328e2988a7SThierry Reding 			format = value & SOR_AUDIO_HDA_CODEC_SCRATCH0_FMT_MASK;
32338e2988a7SThierry Reding 
3234fad7b806SThierry Reding 			tegra_hda_parse_format(format, &sor->format);
32358e2988a7SThierry Reding 
32368e2988a7SThierry Reding 			tegra_sor_hdmi_audio_enable(sor);
32378e2988a7SThierry Reding 		} else {
32388e2988a7SThierry Reding 			tegra_sor_hdmi_audio_disable(sor);
32398e2988a7SThierry Reding 		}
32408e2988a7SThierry Reding 	}
32418e2988a7SThierry Reding 
32428e2988a7SThierry Reding 	return IRQ_HANDLED;
32438e2988a7SThierry Reding }
32448e2988a7SThierry Reding 
32456b6b6042SThierry Reding static int tegra_sor_probe(struct platform_device *pdev)
32466b6b6042SThierry Reding {
32476b6b6042SThierry Reding 	struct device_node *np;
32486b6b6042SThierry Reding 	struct tegra_sor *sor;
32496b6b6042SThierry Reding 	struct resource *regs;
32506b6b6042SThierry Reding 	int err;
32516b6b6042SThierry Reding 
32526b6b6042SThierry Reding 	sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL);
32536b6b6042SThierry Reding 	if (!sor)
32546b6b6042SThierry Reding 		return -ENOMEM;
32556b6b6042SThierry Reding 
32565faea3d0SThierry Reding 	sor->soc = of_device_get_match_data(&pdev->dev);
32576b6b6042SThierry Reding 	sor->output.dev = sor->dev = &pdev->dev;
3258459cc2c6SThierry Reding 
3259459cc2c6SThierry Reding 	sor->settings = devm_kmemdup(&pdev->dev, sor->soc->settings,
3260459cc2c6SThierry Reding 				     sor->soc->num_settings *
3261459cc2c6SThierry Reding 					sizeof(*sor->settings),
3262459cc2c6SThierry Reding 				     GFP_KERNEL);
3263459cc2c6SThierry Reding 	if (!sor->settings)
3264459cc2c6SThierry Reding 		return -ENOMEM;
3265459cc2c6SThierry Reding 
3266459cc2c6SThierry Reding 	sor->num_settings = sor->soc->num_settings;
32676b6b6042SThierry Reding 
32686b6b6042SThierry Reding 	np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0);
32696b6b6042SThierry Reding 	if (np) {
32709542c237SThierry Reding 		sor->aux = drm_dp_aux_find_by_of_node(np);
32716b6b6042SThierry Reding 		of_node_put(np);
32726b6b6042SThierry Reding 
32739542c237SThierry Reding 		if (!sor->aux)
32746b6b6042SThierry Reding 			return -EPROBE_DEFER;
32756b6b6042SThierry Reding 	}
32766b6b6042SThierry Reding 
32779542c237SThierry Reding 	if (!sor->aux) {
3278459cc2c6SThierry Reding 		if (sor->soc->supports_hdmi) {
3279459cc2c6SThierry Reding 			sor->ops = &tegra_sor_hdmi_ops;
3280c57997bcSThierry Reding 			sor->pad = TEGRA_IO_PAD_HDMI;
3281459cc2c6SThierry Reding 		} else if (sor->soc->supports_lvds) {
3282459cc2c6SThierry Reding 			dev_err(&pdev->dev, "LVDS not supported yet\n");
3283459cc2c6SThierry Reding 			return -ENODEV;
3284459cc2c6SThierry Reding 		} else {
3285459cc2c6SThierry Reding 			dev_err(&pdev->dev, "unknown (non-DP) support\n");
3286459cc2c6SThierry Reding 			return -ENODEV;
3287459cc2c6SThierry Reding 		}
3288459cc2c6SThierry Reding 	} else {
3289459cc2c6SThierry Reding 		if (sor->soc->supports_edp) {
3290459cc2c6SThierry Reding 			sor->ops = &tegra_sor_edp_ops;
3291c57997bcSThierry Reding 			sor->pad = TEGRA_IO_PAD_LVDS;
3292459cc2c6SThierry Reding 		} else if (sor->soc->supports_dp) {
3293459cc2c6SThierry Reding 			dev_err(&pdev->dev, "DisplayPort not supported yet\n");
3294459cc2c6SThierry Reding 			return -ENODEV;
3295459cc2c6SThierry Reding 		} else {
3296459cc2c6SThierry Reding 			dev_err(&pdev->dev, "unknown (DP) support\n");
3297459cc2c6SThierry Reding 			return -ENODEV;
3298459cc2c6SThierry Reding 		}
3299459cc2c6SThierry Reding 	}
3300459cc2c6SThierry Reding 
3301c57997bcSThierry Reding 	err = tegra_sor_parse_dt(sor);
3302c57997bcSThierry Reding 	if (err < 0)
3303c57997bcSThierry Reding 		return err;
3304c57997bcSThierry Reding 
33056b6b6042SThierry Reding 	err = tegra_output_probe(&sor->output);
33064dbdc740SThierry Reding 	if (err < 0) {
33074dbdc740SThierry Reding 		dev_err(&pdev->dev, "failed to probe output: %d\n", err);
33086b6b6042SThierry Reding 		return err;
33094dbdc740SThierry Reding 	}
33106b6b6042SThierry Reding 
3311459cc2c6SThierry Reding 	if (sor->ops && sor->ops->probe) {
3312459cc2c6SThierry Reding 		err = sor->ops->probe(sor);
3313459cc2c6SThierry Reding 		if (err < 0) {
3314459cc2c6SThierry Reding 			dev_err(&pdev->dev, "failed to probe %s: %d\n",
3315459cc2c6SThierry Reding 				sor->ops->name, err);
3316459cc2c6SThierry Reding 			goto output;
3317459cc2c6SThierry Reding 		}
3318459cc2c6SThierry Reding 	}
3319459cc2c6SThierry Reding 
33206b6b6042SThierry Reding 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
33216b6b6042SThierry Reding 	sor->regs = devm_ioremap_resource(&pdev->dev, regs);
3322459cc2c6SThierry Reding 	if (IS_ERR(sor->regs)) {
3323459cc2c6SThierry Reding 		err = PTR_ERR(sor->regs);
3324459cc2c6SThierry Reding 		goto remove;
3325459cc2c6SThierry Reding 	}
33266b6b6042SThierry Reding 
33278e2988a7SThierry Reding 	err = platform_get_irq(pdev, 0);
33288e2988a7SThierry Reding 	if (err < 0) {
33298e2988a7SThierry Reding 		dev_err(&pdev->dev, "failed to get IRQ: %d\n", err);
33308e2988a7SThierry Reding 		goto remove;
33318e2988a7SThierry Reding 	}
33328e2988a7SThierry Reding 
33338e2988a7SThierry Reding 	sor->irq = err;
33348e2988a7SThierry Reding 
33358e2988a7SThierry Reding 	err = devm_request_irq(sor->dev, sor->irq, tegra_sor_irq, 0,
33368e2988a7SThierry Reding 			       dev_name(sor->dev), sor);
33378e2988a7SThierry Reding 	if (err < 0) {
33388e2988a7SThierry Reding 		dev_err(&pdev->dev, "failed to request IRQ: %d\n", err);
33398e2988a7SThierry Reding 		goto remove;
33408e2988a7SThierry Reding 	}
33418e2988a7SThierry Reding 
334211c632e1SThierry Reding 	sor->rst = devm_reset_control_get_exclusive_released(&pdev->dev, "sor");
33434dbdc740SThierry Reding 	if (IS_ERR(sor->rst)) {
3344459cc2c6SThierry Reding 		err = PTR_ERR(sor->rst);
3345180b46ecSThierry Reding 
3346180b46ecSThierry Reding 		if (err != -EBUSY || WARN_ON(!pdev->dev.pm_domain)) {
3347f8c79120SJon Hunter 			dev_err(&pdev->dev, "failed to get reset control: %d\n",
3348f8c79120SJon Hunter 				err);
3349459cc2c6SThierry Reding 			goto remove;
33504dbdc740SThierry Reding 		}
3351180b46ecSThierry Reding 
3352180b46ecSThierry Reding 		/*
3353180b46ecSThierry Reding 		 * At this point, the reset control is most likely being used
3354180b46ecSThierry Reding 		 * by the generic power domain implementation. With any luck
3355180b46ecSThierry Reding 		 * the power domain will have taken care of resetting the SOR
3356180b46ecSThierry Reding 		 * and we don't have to do anything.
3357180b46ecSThierry Reding 		 */
3358180b46ecSThierry Reding 		sor->rst = NULL;
3359f8c79120SJon Hunter 	}
33606b6b6042SThierry Reding 
33616b6b6042SThierry Reding 	sor->clk = devm_clk_get(&pdev->dev, NULL);
33624dbdc740SThierry Reding 	if (IS_ERR(sor->clk)) {
3363459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk);
3364459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get module clock: %d\n", err);
3365459cc2c6SThierry Reding 		goto remove;
33664dbdc740SThierry Reding 	}
33676b6b6042SThierry Reding 
3368618dee39SThierry Reding 	if (sor->soc->supports_hdmi || sor->soc->supports_dp) {
3369e1335e2fSThierry Reding 		struct device_node *np = pdev->dev.of_node;
3370e1335e2fSThierry Reding 		const char *name;
3371e1335e2fSThierry Reding 
3372e1335e2fSThierry Reding 		/*
3373e1335e2fSThierry Reding 		 * For backwards compatibility with Tegra210 device trees,
3374e1335e2fSThierry Reding 		 * fall back to the old clock name "source" if the new "out"
3375e1335e2fSThierry Reding 		 * clock is not available.
3376e1335e2fSThierry Reding 		 */
3377e1335e2fSThierry Reding 		if (of_property_match_string(np, "clock-names", "out") < 0)
3378e1335e2fSThierry Reding 			name = "source";
3379e1335e2fSThierry Reding 		else
3380e1335e2fSThierry Reding 			name = "out";
3381e1335e2fSThierry Reding 
3382e1335e2fSThierry Reding 		sor->clk_out = devm_clk_get(&pdev->dev, name);
3383e1335e2fSThierry Reding 		if (IS_ERR(sor->clk_out)) {
3384e1335e2fSThierry Reding 			err = PTR_ERR(sor->clk_out);
3385e1335e2fSThierry Reding 			dev_err(sor->dev, "failed to get %s clock: %d\n",
3386e1335e2fSThierry Reding 				name, err);
3387618dee39SThierry Reding 			goto remove;
3388618dee39SThierry Reding 		}
33891087fac1SThierry Reding 	} else {
3390d780537fSThierry Reding 		/* fall back to the module clock on SOR0 (eDP/LVDS only) */
33911087fac1SThierry Reding 		sor->clk_out = sor->clk;
3392618dee39SThierry Reding 	}
3393618dee39SThierry Reding 
33946b6b6042SThierry Reding 	sor->clk_parent = devm_clk_get(&pdev->dev, "parent");
33954dbdc740SThierry Reding 	if (IS_ERR(sor->clk_parent)) {
3396459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_parent);
3397459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get parent clock: %d\n", err);
3398459cc2c6SThierry Reding 		goto remove;
33994dbdc740SThierry Reding 	}
34006b6b6042SThierry Reding 
34016b6b6042SThierry Reding 	sor->clk_safe = devm_clk_get(&pdev->dev, "safe");
34024dbdc740SThierry Reding 	if (IS_ERR(sor->clk_safe)) {
3403459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_safe);
3404459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get safe clock: %d\n", err);
3405459cc2c6SThierry Reding 		goto remove;
34064dbdc740SThierry Reding 	}
34076b6b6042SThierry Reding 
34086b6b6042SThierry Reding 	sor->clk_dp = devm_clk_get(&pdev->dev, "dp");
34094dbdc740SThierry Reding 	if (IS_ERR(sor->clk_dp)) {
3410459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_dp);
3411459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get DP clock: %d\n", err);
3412459cc2c6SThierry Reding 		goto remove;
34134dbdc740SThierry Reding 	}
34146b6b6042SThierry Reding 
3415e1335e2fSThierry Reding 	/*
3416e1335e2fSThierry Reding 	 * Starting with Tegra186, the BPMP provides an implementation for
3417e1335e2fSThierry Reding 	 * the pad output clock, so we have to look it up from device tree.
3418e1335e2fSThierry Reding 	 */
3419e1335e2fSThierry Reding 	sor->clk_pad = devm_clk_get(&pdev->dev, "pad");
3420e1335e2fSThierry Reding 	if (IS_ERR(sor->clk_pad)) {
3421e1335e2fSThierry Reding 		if (sor->clk_pad != ERR_PTR(-ENOENT)) {
3422e1335e2fSThierry Reding 			err = PTR_ERR(sor->clk_pad);
3423e1335e2fSThierry Reding 			goto remove;
3424e1335e2fSThierry Reding 		}
3425e1335e2fSThierry Reding 
3426e1335e2fSThierry Reding 		/*
3427e1335e2fSThierry Reding 		 * If the pad output clock is not available, then we assume
3428e1335e2fSThierry Reding 		 * we're on Tegra210 or earlier and have to provide our own
3429e1335e2fSThierry Reding 		 * implementation.
3430e1335e2fSThierry Reding 		 */
3431e1335e2fSThierry Reding 		sor->clk_pad = NULL;
3432e1335e2fSThierry Reding 	}
3433e1335e2fSThierry Reding 
3434e1335e2fSThierry Reding 	/*
3435e1335e2fSThierry Reding 	 * The bootloader may have set up the SOR such that it's module clock
3436e1335e2fSThierry Reding 	 * is sourced by one of the display PLLs. However, that doesn't work
3437e1335e2fSThierry Reding 	 * without properly having set up other bits of the SOR.
3438e1335e2fSThierry Reding 	 */
3439e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk_out, sor->clk_safe);
3440e1335e2fSThierry Reding 	if (err < 0) {
3441e1335e2fSThierry Reding 		dev_err(&pdev->dev, "failed to use safe clock: %d\n", err);
3442e1335e2fSThierry Reding 		goto remove;
3443e1335e2fSThierry Reding 	}
3444e1335e2fSThierry Reding 
3445aaff8bd2SThierry Reding 	platform_set_drvdata(pdev, sor);
3446aaff8bd2SThierry Reding 	pm_runtime_enable(&pdev->dev);
3447aaff8bd2SThierry Reding 
3448e1335e2fSThierry Reding 	/*
3449e1335e2fSThierry Reding 	 * On Tegra210 and earlier, provide our own implementation for the
3450e1335e2fSThierry Reding 	 * pad output clock.
3451e1335e2fSThierry Reding 	 */
3452e1335e2fSThierry Reding 	if (!sor->clk_pad) {
3453e1335e2fSThierry Reding 		err = pm_runtime_get_sync(&pdev->dev);
3454e1335e2fSThierry Reding 		if (err < 0) {
3455e1335e2fSThierry Reding 			dev_err(&pdev->dev, "failed to get runtime PM: %d\n",
3456e1335e2fSThierry Reding 				err);
3457e1335e2fSThierry Reding 			goto remove;
3458e1335e2fSThierry Reding 		}
3459b299221cSThierry Reding 
3460e1335e2fSThierry Reding 		sor->clk_pad = tegra_clk_sor_pad_register(sor,
3461e1335e2fSThierry Reding 							  "sor1_pad_clkout");
3462e1335e2fSThierry Reding 		pm_runtime_put(&pdev->dev);
3463e1335e2fSThierry Reding 	}
3464e1335e2fSThierry Reding 
3465e1335e2fSThierry Reding 	if (IS_ERR(sor->clk_pad)) {
3466e1335e2fSThierry Reding 		err = PTR_ERR(sor->clk_pad);
3467e1335e2fSThierry Reding 		dev_err(&pdev->dev, "failed to register SOR pad clock: %d\n",
3468e1335e2fSThierry Reding 			err);
3469b299221cSThierry Reding 		goto remove;
3470b299221cSThierry Reding 	}
3471b299221cSThierry Reding 
34726b6b6042SThierry Reding 	INIT_LIST_HEAD(&sor->client.list);
34736b6b6042SThierry Reding 	sor->client.ops = &sor_client_ops;
34746b6b6042SThierry Reding 	sor->client.dev = &pdev->dev;
34756b6b6042SThierry Reding 
34766b6b6042SThierry Reding 	err = host1x_client_register(&sor->client);
34776b6b6042SThierry Reding 	if (err < 0) {
34786b6b6042SThierry Reding 		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
34796b6b6042SThierry Reding 			err);
3480459cc2c6SThierry Reding 		goto remove;
34816b6b6042SThierry Reding 	}
34826b6b6042SThierry Reding 
34836b6b6042SThierry Reding 	return 0;
3484459cc2c6SThierry Reding 
3485459cc2c6SThierry Reding remove:
3486459cc2c6SThierry Reding 	if (sor->ops && sor->ops->remove)
3487459cc2c6SThierry Reding 		sor->ops->remove(sor);
3488459cc2c6SThierry Reding output:
3489459cc2c6SThierry Reding 	tegra_output_remove(&sor->output);
3490459cc2c6SThierry Reding 	return err;
34916b6b6042SThierry Reding }
34926b6b6042SThierry Reding 
34936b6b6042SThierry Reding static int tegra_sor_remove(struct platform_device *pdev)
34946b6b6042SThierry Reding {
34956b6b6042SThierry Reding 	struct tegra_sor *sor = platform_get_drvdata(pdev);
34966b6b6042SThierry Reding 	int err;
34976b6b6042SThierry Reding 
3498aaff8bd2SThierry Reding 	pm_runtime_disable(&pdev->dev);
3499aaff8bd2SThierry Reding 
35006b6b6042SThierry Reding 	err = host1x_client_unregister(&sor->client);
35016b6b6042SThierry Reding 	if (err < 0) {
35026b6b6042SThierry Reding 		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
35036b6b6042SThierry Reding 			err);
35046b6b6042SThierry Reding 		return err;
35056b6b6042SThierry Reding 	}
35066b6b6042SThierry Reding 
3507459cc2c6SThierry Reding 	if (sor->ops && sor->ops->remove) {
3508459cc2c6SThierry Reding 		err = sor->ops->remove(sor);
3509459cc2c6SThierry Reding 		if (err < 0)
3510459cc2c6SThierry Reding 			dev_err(&pdev->dev, "failed to remove SOR: %d\n", err);
3511459cc2c6SThierry Reding 	}
3512459cc2c6SThierry Reding 
3513328ec69eSThierry Reding 	tegra_output_remove(&sor->output);
35146b6b6042SThierry Reding 
35156b6b6042SThierry Reding 	return 0;
35166b6b6042SThierry Reding }
35176b6b6042SThierry Reding 
3518aaff8bd2SThierry Reding #ifdef CONFIG_PM
3519aaff8bd2SThierry Reding static int tegra_sor_suspend(struct device *dev)
3520aaff8bd2SThierry Reding {
3521aaff8bd2SThierry Reding 	struct tegra_sor *sor = dev_get_drvdata(dev);
3522aaff8bd2SThierry Reding 	int err;
3523aaff8bd2SThierry Reding 
3524f8c79120SJon Hunter 	if (sor->rst) {
3525aaff8bd2SThierry Reding 		err = reset_control_assert(sor->rst);
3526aaff8bd2SThierry Reding 		if (err < 0) {
3527aaff8bd2SThierry Reding 			dev_err(dev, "failed to assert reset: %d\n", err);
3528aaff8bd2SThierry Reding 			return err;
3529aaff8bd2SThierry Reding 		}
353011c632e1SThierry Reding 
353111c632e1SThierry Reding 		reset_control_release(sor->rst);
3532f8c79120SJon Hunter 	}
3533aaff8bd2SThierry Reding 
3534aaff8bd2SThierry Reding 	usleep_range(1000, 2000);
3535aaff8bd2SThierry Reding 
3536aaff8bd2SThierry Reding 	clk_disable_unprepare(sor->clk);
3537aaff8bd2SThierry Reding 
3538aaff8bd2SThierry Reding 	return 0;
3539aaff8bd2SThierry Reding }
3540aaff8bd2SThierry Reding 
3541aaff8bd2SThierry Reding static int tegra_sor_resume(struct device *dev)
3542aaff8bd2SThierry Reding {
3543aaff8bd2SThierry Reding 	struct tegra_sor *sor = dev_get_drvdata(dev);
3544aaff8bd2SThierry Reding 	int err;
3545aaff8bd2SThierry Reding 
3546aaff8bd2SThierry Reding 	err = clk_prepare_enable(sor->clk);
3547aaff8bd2SThierry Reding 	if (err < 0) {
3548aaff8bd2SThierry Reding 		dev_err(dev, "failed to enable clock: %d\n", err);
3549aaff8bd2SThierry Reding 		return err;
3550aaff8bd2SThierry Reding 	}
3551aaff8bd2SThierry Reding 
3552aaff8bd2SThierry Reding 	usleep_range(1000, 2000);
3553aaff8bd2SThierry Reding 
3554f8c79120SJon Hunter 	if (sor->rst) {
355511c632e1SThierry Reding 		err = reset_control_acquire(sor->rst);
355611c632e1SThierry Reding 		if (err < 0) {
355711c632e1SThierry Reding 			dev_err(dev, "failed to acquire reset: %d\n", err);
355811c632e1SThierry Reding 			clk_disable_unprepare(sor->clk);
355911c632e1SThierry Reding 			return err;
356011c632e1SThierry Reding 		}
356111c632e1SThierry Reding 
3562aaff8bd2SThierry Reding 		err = reset_control_deassert(sor->rst);
3563aaff8bd2SThierry Reding 		if (err < 0) {
3564aaff8bd2SThierry Reding 			dev_err(dev, "failed to deassert reset: %d\n", err);
356511c632e1SThierry Reding 			reset_control_release(sor->rst);
3566aaff8bd2SThierry Reding 			clk_disable_unprepare(sor->clk);
3567aaff8bd2SThierry Reding 			return err;
3568aaff8bd2SThierry Reding 		}
3569f8c79120SJon Hunter 	}
3570aaff8bd2SThierry Reding 
3571aaff8bd2SThierry Reding 	return 0;
3572aaff8bd2SThierry Reding }
3573aaff8bd2SThierry Reding #endif
3574aaff8bd2SThierry Reding 
3575aaff8bd2SThierry Reding static const struct dev_pm_ops tegra_sor_pm_ops = {
3576aaff8bd2SThierry Reding 	SET_RUNTIME_PM_OPS(tegra_sor_suspend, tegra_sor_resume, NULL)
3577aaff8bd2SThierry Reding };
3578aaff8bd2SThierry Reding 
35796b6b6042SThierry Reding struct platform_driver tegra_sor_driver = {
35806b6b6042SThierry Reding 	.driver = {
35816b6b6042SThierry Reding 		.name = "tegra-sor",
35826b6b6042SThierry Reding 		.of_match_table = tegra_sor_of_match,
3583aaff8bd2SThierry Reding 		.pm = &tegra_sor_pm_ops,
35846b6b6042SThierry Reding 	},
35856b6b6042SThierry Reding 	.probe = tegra_sor_probe,
35866b6b6042SThierry Reding 	.remove = tegra_sor_remove,
35876b6b6042SThierry Reding };
3588