xref: /openbmc/linux/drivers/gpu/drm/tegra/sor.c (revision d780537f9b49e9d714a454e5ed989d909beab8ec)
16b6b6042SThierry Reding /*
26b6b6042SThierry Reding  * Copyright (C) 2013 NVIDIA Corporation
36b6b6042SThierry Reding  *
46b6b6042SThierry Reding  * This program is free software; you can redistribute it and/or modify
56b6b6042SThierry Reding  * it under the terms of the GNU General Public License version 2 as
66b6b6042SThierry Reding  * published by the Free Software Foundation.
76b6b6042SThierry Reding  */
86b6b6042SThierry Reding 
96b6b6042SThierry Reding #include <linux/clk.h>
10b299221cSThierry Reding #include <linux/clk-provider.h>
11a82752e1SThierry Reding #include <linux/debugfs.h>
126fad8f66SThierry Reding #include <linux/gpio.h>
136b6b6042SThierry Reding #include <linux/io.h>
14459cc2c6SThierry Reding #include <linux/of_device.h>
156b6b6042SThierry Reding #include <linux/platform_device.h>
16aaff8bd2SThierry Reding #include <linux/pm_runtime.h>
17459cc2c6SThierry Reding #include <linux/regulator/consumer.h>
186b6b6042SThierry Reding #include <linux/reset.h>
19306a7f91SThierry Reding 
207232398aSThierry Reding #include <soc/tegra/pmc.h>
216b6b6042SThierry Reding 
224aa3df71SThierry Reding #include <drm/drm_atomic_helper.h>
236b6b6042SThierry Reding #include <drm/drm_dp_helper.h>
246fad8f66SThierry Reding #include <drm/drm_panel.h>
256b6b6042SThierry Reding 
266b6b6042SThierry Reding #include "dc.h"
276b6b6042SThierry Reding #include "drm.h"
286b6b6042SThierry Reding #include "sor.h"
29932f6529SThierry Reding #include "trace.h"
306b6b6042SThierry Reding 
31459cc2c6SThierry Reding #define SOR_REKEY 0x38
32459cc2c6SThierry Reding 
33459cc2c6SThierry Reding struct tegra_sor_hdmi_settings {
34459cc2c6SThierry Reding 	unsigned long frequency;
35459cc2c6SThierry Reding 
36459cc2c6SThierry Reding 	u8 vcocap;
37459cc2c6SThierry Reding 	u8 ichpmp;
38459cc2c6SThierry Reding 	u8 loadadj;
39459cc2c6SThierry Reding 	u8 termadj;
40459cc2c6SThierry Reding 	u8 tx_pu;
41459cc2c6SThierry Reding 	u8 bg_vref;
42459cc2c6SThierry Reding 
43459cc2c6SThierry Reding 	u8 drive_current[4];
44459cc2c6SThierry Reding 	u8 preemphasis[4];
45459cc2c6SThierry Reding };
46459cc2c6SThierry Reding 
47459cc2c6SThierry Reding #if 1
48459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
49459cc2c6SThierry Reding 	{
50459cc2c6SThierry Reding 		.frequency = 54000000,
51459cc2c6SThierry Reding 		.vcocap = 0x0,
52459cc2c6SThierry Reding 		.ichpmp = 0x1,
53459cc2c6SThierry Reding 		.loadadj = 0x3,
54459cc2c6SThierry Reding 		.termadj = 0x9,
55459cc2c6SThierry Reding 		.tx_pu = 0x10,
56459cc2c6SThierry Reding 		.bg_vref = 0x8,
57459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
58459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
59459cc2c6SThierry Reding 	}, {
60459cc2c6SThierry Reding 		.frequency = 75000000,
61459cc2c6SThierry Reding 		.vcocap = 0x3,
62459cc2c6SThierry Reding 		.ichpmp = 0x1,
63459cc2c6SThierry Reding 		.loadadj = 0x3,
64459cc2c6SThierry Reding 		.termadj = 0x9,
65459cc2c6SThierry Reding 		.tx_pu = 0x40,
66459cc2c6SThierry Reding 		.bg_vref = 0x8,
67459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
68459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
69459cc2c6SThierry Reding 	}, {
70459cc2c6SThierry Reding 		.frequency = 150000000,
71459cc2c6SThierry Reding 		.vcocap = 0x3,
72459cc2c6SThierry Reding 		.ichpmp = 0x1,
73459cc2c6SThierry Reding 		.loadadj = 0x3,
74459cc2c6SThierry Reding 		.termadj = 0x9,
75459cc2c6SThierry Reding 		.tx_pu = 0x66,
76459cc2c6SThierry Reding 		.bg_vref = 0x8,
77459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
78459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
79459cc2c6SThierry Reding 	}, {
80459cc2c6SThierry Reding 		.frequency = 300000000,
81459cc2c6SThierry Reding 		.vcocap = 0x3,
82459cc2c6SThierry Reding 		.ichpmp = 0x1,
83459cc2c6SThierry Reding 		.loadadj = 0x3,
84459cc2c6SThierry Reding 		.termadj = 0x9,
85459cc2c6SThierry Reding 		.tx_pu = 0x66,
86459cc2c6SThierry Reding 		.bg_vref = 0xa,
87459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
88459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x17, 0x17, 0x17 },
89459cc2c6SThierry Reding 	}, {
90459cc2c6SThierry Reding 		.frequency = 600000000,
91459cc2c6SThierry Reding 		.vcocap = 0x3,
92459cc2c6SThierry Reding 		.ichpmp = 0x1,
93459cc2c6SThierry Reding 		.loadadj = 0x3,
94459cc2c6SThierry Reding 		.termadj = 0x9,
95459cc2c6SThierry Reding 		.tx_pu = 0x66,
96459cc2c6SThierry Reding 		.bg_vref = 0x8,
97459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
98459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
99459cc2c6SThierry Reding 	},
100459cc2c6SThierry Reding };
101459cc2c6SThierry Reding #else
102459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
103459cc2c6SThierry Reding 	{
104459cc2c6SThierry Reding 		.frequency = 75000000,
105459cc2c6SThierry Reding 		.vcocap = 0x3,
106459cc2c6SThierry Reding 		.ichpmp = 0x1,
107459cc2c6SThierry Reding 		.loadadj = 0x3,
108459cc2c6SThierry Reding 		.termadj = 0x9,
109459cc2c6SThierry Reding 		.tx_pu = 0x40,
110459cc2c6SThierry Reding 		.bg_vref = 0x8,
111459cc2c6SThierry Reding 		.drive_current = { 0x29, 0x29, 0x29, 0x29 },
112459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
113459cc2c6SThierry Reding 	}, {
114459cc2c6SThierry Reding 		.frequency = 150000000,
115459cc2c6SThierry Reding 		.vcocap = 0x3,
116459cc2c6SThierry Reding 		.ichpmp = 0x1,
117459cc2c6SThierry Reding 		.loadadj = 0x3,
118459cc2c6SThierry Reding 		.termadj = 0x9,
119459cc2c6SThierry Reding 		.tx_pu = 0x66,
120459cc2c6SThierry Reding 		.bg_vref = 0x8,
121459cc2c6SThierry Reding 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
122459cc2c6SThierry Reding 		.preemphasis = { 0x01, 0x02, 0x02, 0x02 },
123459cc2c6SThierry Reding 	}, {
124459cc2c6SThierry Reding 		.frequency = 300000000,
125459cc2c6SThierry Reding 		.vcocap = 0x3,
126459cc2c6SThierry Reding 		.ichpmp = 0x6,
127459cc2c6SThierry Reding 		.loadadj = 0x3,
128459cc2c6SThierry Reding 		.termadj = 0x9,
129459cc2c6SThierry Reding 		.tx_pu = 0x66,
130459cc2c6SThierry Reding 		.bg_vref = 0xf,
131459cc2c6SThierry Reding 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
132459cc2c6SThierry Reding 		.preemphasis = { 0x10, 0x3e, 0x3e, 0x3e },
133459cc2c6SThierry Reding 	}, {
134459cc2c6SThierry Reding 		.frequency = 600000000,
135459cc2c6SThierry Reding 		.vcocap = 0x3,
136459cc2c6SThierry Reding 		.ichpmp = 0xa,
137459cc2c6SThierry Reding 		.loadadj = 0x3,
138459cc2c6SThierry Reding 		.termadj = 0xb,
139459cc2c6SThierry Reding 		.tx_pu = 0x66,
140459cc2c6SThierry Reding 		.bg_vref = 0xe,
141459cc2c6SThierry Reding 		.drive_current = { 0x35, 0x3e, 0x3e, 0x3e },
142459cc2c6SThierry Reding 		.preemphasis = { 0x02, 0x3f, 0x3f, 0x3f },
143459cc2c6SThierry Reding 	},
144459cc2c6SThierry Reding };
145459cc2c6SThierry Reding #endif
146459cc2c6SThierry Reding 
147459cc2c6SThierry Reding struct tegra_sor_soc {
148459cc2c6SThierry Reding 	bool supports_edp;
149459cc2c6SThierry Reding 	bool supports_lvds;
150459cc2c6SThierry Reding 	bool supports_hdmi;
151459cc2c6SThierry Reding 	bool supports_dp;
152459cc2c6SThierry Reding 
153459cc2c6SThierry Reding 	const struct tegra_sor_hdmi_settings *settings;
154459cc2c6SThierry Reding 	unsigned int num_settings;
15530b49435SThierry Reding 
15630b49435SThierry Reding 	const u8 *xbar_cfg;
157459cc2c6SThierry Reding };
158459cc2c6SThierry Reding 
159459cc2c6SThierry Reding struct tegra_sor;
160459cc2c6SThierry Reding 
161459cc2c6SThierry Reding struct tegra_sor_ops {
162459cc2c6SThierry Reding 	const char *name;
163459cc2c6SThierry Reding 	int (*probe)(struct tegra_sor *sor);
164459cc2c6SThierry Reding 	int (*remove)(struct tegra_sor *sor);
165459cc2c6SThierry Reding };
166459cc2c6SThierry Reding 
1676b6b6042SThierry Reding struct tegra_sor {
1686b6b6042SThierry Reding 	struct host1x_client client;
1696b6b6042SThierry Reding 	struct tegra_output output;
1706b6b6042SThierry Reding 	struct device *dev;
1716b6b6042SThierry Reding 
172459cc2c6SThierry Reding 	const struct tegra_sor_soc *soc;
1736b6b6042SThierry Reding 	void __iomem *regs;
1746b6b6042SThierry Reding 
1756b6b6042SThierry Reding 	struct reset_control *rst;
1766b6b6042SThierry Reding 	struct clk *clk_parent;
1776b6b6042SThierry Reding 	struct clk *clk_safe;
178e1335e2fSThierry Reding 	struct clk *clk_out;
179e1335e2fSThierry Reding 	struct clk *clk_pad;
1806b6b6042SThierry Reding 	struct clk *clk_dp;
1816b6b6042SThierry Reding 	struct clk *clk;
1826b6b6042SThierry Reding 
1839542c237SThierry Reding 	struct drm_dp_aux *aux;
1846b6b6042SThierry Reding 
185dab16336SThierry Reding 	struct drm_info_list *debugfs_files;
186dab16336SThierry Reding 	struct drm_minor *minor;
187a82752e1SThierry Reding 	struct dentry *debugfs;
188459cc2c6SThierry Reding 
189459cc2c6SThierry Reding 	const struct tegra_sor_ops *ops;
190459cc2c6SThierry Reding 
191459cc2c6SThierry Reding 	/* for HDMI 2.0 */
192459cc2c6SThierry Reding 	struct tegra_sor_hdmi_settings *settings;
193459cc2c6SThierry Reding 	unsigned int num_settings;
194459cc2c6SThierry Reding 
195459cc2c6SThierry Reding 	struct regulator *avdd_io_supply;
196459cc2c6SThierry Reding 	struct regulator *vdd_pll_supply;
197459cc2c6SThierry Reding 	struct regulator *hdmi_supply;
1986b6b6042SThierry Reding };
1996b6b6042SThierry Reding 
200c31efa7aSThierry Reding struct tegra_sor_state {
201c31efa7aSThierry Reding 	struct drm_connector_state base;
202c31efa7aSThierry Reding 
203c31efa7aSThierry Reding 	unsigned int bpc;
204c31efa7aSThierry Reding };
205c31efa7aSThierry Reding 
206c31efa7aSThierry Reding static inline struct tegra_sor_state *
207c31efa7aSThierry Reding to_sor_state(struct drm_connector_state *state)
208c31efa7aSThierry Reding {
209c31efa7aSThierry Reding 	return container_of(state, struct tegra_sor_state, base);
210c31efa7aSThierry Reding }
211c31efa7aSThierry Reding 
21234fa183bSThierry Reding struct tegra_sor_config {
21334fa183bSThierry Reding 	u32 bits_per_pixel;
21434fa183bSThierry Reding 
21534fa183bSThierry Reding 	u32 active_polarity;
21634fa183bSThierry Reding 	u32 active_count;
21734fa183bSThierry Reding 	u32 tu_size;
21834fa183bSThierry Reding 	u32 active_frac;
21934fa183bSThierry Reding 	u32 watermark;
2207890b576SThierry Reding 
2217890b576SThierry Reding 	u32 hblank_symbols;
2227890b576SThierry Reding 	u32 vblank_symbols;
22334fa183bSThierry Reding };
22434fa183bSThierry Reding 
2256b6b6042SThierry Reding static inline struct tegra_sor *
2266b6b6042SThierry Reding host1x_client_to_sor(struct host1x_client *client)
2276b6b6042SThierry Reding {
2286b6b6042SThierry Reding 	return container_of(client, struct tegra_sor, client);
2296b6b6042SThierry Reding }
2306b6b6042SThierry Reding 
2316b6b6042SThierry Reding static inline struct tegra_sor *to_sor(struct tegra_output *output)
2326b6b6042SThierry Reding {
2336b6b6042SThierry Reding 	return container_of(output, struct tegra_sor, output);
2346b6b6042SThierry Reding }
2356b6b6042SThierry Reding 
2365c5f1301SThierry Reding static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned int offset)
2376b6b6042SThierry Reding {
238932f6529SThierry Reding 	u32 value = readl(sor->regs + (offset << 2));
239932f6529SThierry Reding 
240932f6529SThierry Reding 	trace_sor_readl(sor->dev, offset, value);
241932f6529SThierry Reding 
242932f6529SThierry Reding 	return value;
2436b6b6042SThierry Reding }
2446b6b6042SThierry Reding 
24528fe2076SThierry Reding static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value,
2465c5f1301SThierry Reding 				    unsigned int offset)
2476b6b6042SThierry Reding {
248932f6529SThierry Reding 	trace_sor_writel(sor->dev, offset, value);
2496b6b6042SThierry Reding 	writel(value, sor->regs + (offset << 2));
2506b6b6042SThierry Reding }
2516b6b6042SThierry Reding 
25225bb2cecSThierry Reding static int tegra_sor_set_parent_clock(struct tegra_sor *sor, struct clk *parent)
25325bb2cecSThierry Reding {
25425bb2cecSThierry Reding 	int err;
25525bb2cecSThierry Reding 
25625bb2cecSThierry Reding 	clk_disable_unprepare(sor->clk);
25725bb2cecSThierry Reding 
258e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk_out, parent);
25925bb2cecSThierry Reding 	if (err < 0)
26025bb2cecSThierry Reding 		return err;
26125bb2cecSThierry Reding 
26225bb2cecSThierry Reding 	err = clk_prepare_enable(sor->clk);
26325bb2cecSThierry Reding 	if (err < 0)
26425bb2cecSThierry Reding 		return err;
26525bb2cecSThierry Reding 
26625bb2cecSThierry Reding 	return 0;
26725bb2cecSThierry Reding }
26825bb2cecSThierry Reding 
269e1335e2fSThierry Reding struct tegra_clk_sor_pad {
270b299221cSThierry Reding 	struct clk_hw hw;
271b299221cSThierry Reding 	struct tegra_sor *sor;
272b299221cSThierry Reding };
273b299221cSThierry Reding 
274e1335e2fSThierry Reding static inline struct tegra_clk_sor_pad *to_pad(struct clk_hw *hw)
275b299221cSThierry Reding {
276e1335e2fSThierry Reding 	return container_of(hw, struct tegra_clk_sor_pad, hw);
277b299221cSThierry Reding }
278b299221cSThierry Reding 
279e1335e2fSThierry Reding static const char * const tegra_clk_sor_pad_parents[] = {
280b299221cSThierry Reding 	"pll_d2_out0", "pll_dp"
281b299221cSThierry Reding };
282b299221cSThierry Reding 
283e1335e2fSThierry Reding static int tegra_clk_sor_pad_set_parent(struct clk_hw *hw, u8 index)
284b299221cSThierry Reding {
285e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad = to_pad(hw);
286e1335e2fSThierry Reding 	struct tegra_sor *sor = pad->sor;
287b299221cSThierry Reding 	u32 value;
288b299221cSThierry Reding 
289b299221cSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
290b299221cSThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
291b299221cSThierry Reding 
292b299221cSThierry Reding 	switch (index) {
293b299221cSThierry Reding 	case 0:
294b299221cSThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
295b299221cSThierry Reding 		break;
296b299221cSThierry Reding 
297b299221cSThierry Reding 	case 1:
298b299221cSThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
299b299221cSThierry Reding 		break;
300b299221cSThierry Reding 	}
301b299221cSThierry Reding 
302b299221cSThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
303b299221cSThierry Reding 
304b299221cSThierry Reding 	return 0;
305b299221cSThierry Reding }
306b299221cSThierry Reding 
307e1335e2fSThierry Reding static u8 tegra_clk_sor_pad_get_parent(struct clk_hw *hw)
308b299221cSThierry Reding {
309e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad = to_pad(hw);
310e1335e2fSThierry Reding 	struct tegra_sor *sor = pad->sor;
311b299221cSThierry Reding 	u8 parent = U8_MAX;
312b299221cSThierry Reding 	u32 value;
313b299221cSThierry Reding 
314b299221cSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
315b299221cSThierry Reding 
316b299221cSThierry Reding 	switch (value & SOR_CLK_CNTRL_DP_CLK_SEL_MASK) {
317b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK:
318b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK:
319b299221cSThierry Reding 		parent = 0;
320b299221cSThierry Reding 		break;
321b299221cSThierry Reding 
322b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK:
323b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK:
324b299221cSThierry Reding 		parent = 1;
325b299221cSThierry Reding 		break;
326b299221cSThierry Reding 	}
327b299221cSThierry Reding 
328b299221cSThierry Reding 	return parent;
329b299221cSThierry Reding }
330b299221cSThierry Reding 
331e1335e2fSThierry Reding static const struct clk_ops tegra_clk_sor_pad_ops = {
332e1335e2fSThierry Reding 	.set_parent = tegra_clk_sor_pad_set_parent,
333e1335e2fSThierry Reding 	.get_parent = tegra_clk_sor_pad_get_parent,
334b299221cSThierry Reding };
335b299221cSThierry Reding 
336e1335e2fSThierry Reding static struct clk *tegra_clk_sor_pad_register(struct tegra_sor *sor,
337b299221cSThierry Reding 					      const char *name)
338b299221cSThierry Reding {
339e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad;
340b299221cSThierry Reding 	struct clk_init_data init;
341b299221cSThierry Reding 	struct clk *clk;
342b299221cSThierry Reding 
343e1335e2fSThierry Reding 	pad = devm_kzalloc(sor->dev, sizeof(*pad), GFP_KERNEL);
344e1335e2fSThierry Reding 	if (!pad)
345b299221cSThierry Reding 		return ERR_PTR(-ENOMEM);
346b299221cSThierry Reding 
347e1335e2fSThierry Reding 	pad->sor = sor;
348b299221cSThierry Reding 
349b299221cSThierry Reding 	init.name = name;
350b299221cSThierry Reding 	init.flags = 0;
351e1335e2fSThierry Reding 	init.parent_names = tegra_clk_sor_pad_parents;
352e1335e2fSThierry Reding 	init.num_parents = ARRAY_SIZE(tegra_clk_sor_pad_parents);
353e1335e2fSThierry Reding 	init.ops = &tegra_clk_sor_pad_ops;
354b299221cSThierry Reding 
355e1335e2fSThierry Reding 	pad->hw.init = &init;
356b299221cSThierry Reding 
357e1335e2fSThierry Reding 	clk = devm_clk_register(sor->dev, &pad->hw);
358b299221cSThierry Reding 
359b299221cSThierry Reding 	return clk;
360b299221cSThierry Reding }
361b299221cSThierry Reding 
3626b6b6042SThierry Reding static int tegra_sor_dp_train_fast(struct tegra_sor *sor,
3636b6b6042SThierry Reding 				   struct drm_dp_link *link)
3646b6b6042SThierry Reding {
3656b6b6042SThierry Reding 	unsigned int i;
3666b6b6042SThierry Reding 	u8 pattern;
36728fe2076SThierry Reding 	u32 value;
3686b6b6042SThierry Reding 	int err;
3696b6b6042SThierry Reding 
3706b6b6042SThierry Reding 	/* setup lane parameters */
3716b6b6042SThierry Reding 	value = SOR_LANE_DRIVE_CURRENT_LANE3(0x40) |
3726b6b6042SThierry Reding 		SOR_LANE_DRIVE_CURRENT_LANE2(0x40) |
3736b6b6042SThierry Reding 		SOR_LANE_DRIVE_CURRENT_LANE1(0x40) |
3746b6b6042SThierry Reding 		SOR_LANE_DRIVE_CURRENT_LANE0(0x40);
375a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
3766b6b6042SThierry Reding 
3776b6b6042SThierry Reding 	value = SOR_LANE_PREEMPHASIS_LANE3(0x0f) |
3786b6b6042SThierry Reding 		SOR_LANE_PREEMPHASIS_LANE2(0x0f) |
3796b6b6042SThierry Reding 		SOR_LANE_PREEMPHASIS_LANE1(0x0f) |
3806b6b6042SThierry Reding 		SOR_LANE_PREEMPHASIS_LANE0(0x0f);
381a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
3826b6b6042SThierry Reding 
383a9a9e4fdSThierry Reding 	value = SOR_LANE_POSTCURSOR_LANE3(0x00) |
384a9a9e4fdSThierry Reding 		SOR_LANE_POSTCURSOR_LANE2(0x00) |
385a9a9e4fdSThierry Reding 		SOR_LANE_POSTCURSOR_LANE1(0x00) |
386a9a9e4fdSThierry Reding 		SOR_LANE_POSTCURSOR_LANE0(0x00);
387a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_POSTCURSOR0);
3886b6b6042SThierry Reding 
3896b6b6042SThierry Reding 	/* disable LVDS mode */
3906b6b6042SThierry Reding 	tegra_sor_writel(sor, 0, SOR_LVDS);
3916b6b6042SThierry Reding 
392a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
3936b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
3946b6b6042SThierry Reding 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
3956b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU(2); /* XXX: don't hardcode? */
396a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
3976b6b6042SThierry Reding 
398a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
3996b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
4006b6b6042SThierry Reding 		 SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0;
401a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
4026b6b6042SThierry Reding 
4036b6b6042SThierry Reding 	usleep_range(10, 100);
4046b6b6042SThierry Reding 
405a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
4066b6b6042SThierry Reding 	value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
4076b6b6042SThierry Reding 		   SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0);
408a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
4096b6b6042SThierry Reding 
4109542c237SThierry Reding 	err = drm_dp_aux_prepare(sor->aux, DP_SET_ANSI_8B10B);
4116b6b6042SThierry Reding 	if (err < 0)
4126b6b6042SThierry Reding 		return err;
4136b6b6042SThierry Reding 
4146b6b6042SThierry Reding 	for (i = 0, value = 0; i < link->num_lanes; i++) {
4156b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
4166b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_NONE |
4176b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_TRAIN1;
4186b6b6042SThierry Reding 		value = (value << 8) | lane;
4196b6b6042SThierry Reding 	}
4206b6b6042SThierry Reding 
4216b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
4226b6b6042SThierry Reding 
4236b6b6042SThierry Reding 	pattern = DP_TRAINING_PATTERN_1;
4246b6b6042SThierry Reding 
4259542c237SThierry Reding 	err = drm_dp_aux_train(sor->aux, link, pattern);
4266b6b6042SThierry Reding 	if (err < 0)
4276b6b6042SThierry Reding 		return err;
4286b6b6042SThierry Reding 
429a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
4306b6b6042SThierry Reding 	value |= SOR_DP_SPARE_SEQ_ENABLE;
4316b6b6042SThierry Reding 	value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
4326b6b6042SThierry Reding 	value |= SOR_DP_SPARE_MACRO_SOR_CLK;
433a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
4346b6b6042SThierry Reding 
4356b6b6042SThierry Reding 	for (i = 0, value = 0; i < link->num_lanes; i++) {
4366b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
4376b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_NONE |
4386b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_TRAIN2;
4396b6b6042SThierry Reding 		value = (value << 8) | lane;
4406b6b6042SThierry Reding 	}
4416b6b6042SThierry Reding 
4426b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
4436b6b6042SThierry Reding 
4446b6b6042SThierry Reding 	pattern = DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_2;
4456b6b6042SThierry Reding 
4469542c237SThierry Reding 	err = drm_dp_aux_train(sor->aux, link, pattern);
4476b6b6042SThierry Reding 	if (err < 0)
4486b6b6042SThierry Reding 		return err;
4496b6b6042SThierry Reding 
4506b6b6042SThierry Reding 	for (i = 0, value = 0; i < link->num_lanes; i++) {
4516b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
4526b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_GALIOS |
4536b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_NONE;
4546b6b6042SThierry Reding 		value = (value << 8) | lane;
4556b6b6042SThierry Reding 	}
4566b6b6042SThierry Reding 
4576b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
4586b6b6042SThierry Reding 
4596b6b6042SThierry Reding 	pattern = DP_TRAINING_PATTERN_DISABLE;
4606b6b6042SThierry Reding 
4619542c237SThierry Reding 	err = drm_dp_aux_train(sor->aux, link, pattern);
4626b6b6042SThierry Reding 	if (err < 0)
4636b6b6042SThierry Reding 		return err;
4646b6b6042SThierry Reding 
4656b6b6042SThierry Reding 	return 0;
4666b6b6042SThierry Reding }
4676b6b6042SThierry Reding 
468459cc2c6SThierry Reding static void tegra_sor_dp_term_calibrate(struct tegra_sor *sor)
469459cc2c6SThierry Reding {
470459cc2c6SThierry Reding 	u32 mask = 0x08, adj = 0, value;
471459cc2c6SThierry Reding 
472459cc2c6SThierry Reding 	/* enable pad calibration logic */
473459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
474459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
475459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
476459cc2c6SThierry Reding 
477459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL1);
478459cc2c6SThierry Reding 	value |= SOR_PLL1_TMDS_TERM;
479459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL1);
480459cc2c6SThierry Reding 
481459cc2c6SThierry Reding 	while (mask) {
482459cc2c6SThierry Reding 		adj |= mask;
483459cc2c6SThierry Reding 
484459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_PLL1);
485459cc2c6SThierry Reding 		value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
486459cc2c6SThierry Reding 		value |= SOR_PLL1_TMDS_TERMADJ(adj);
487459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, SOR_PLL1);
488459cc2c6SThierry Reding 
489459cc2c6SThierry Reding 		usleep_range(100, 200);
490459cc2c6SThierry Reding 
491459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_PLL1);
492459cc2c6SThierry Reding 		if (value & SOR_PLL1_TERM_COMPOUT)
493459cc2c6SThierry Reding 			adj &= ~mask;
494459cc2c6SThierry Reding 
495459cc2c6SThierry Reding 		mask >>= 1;
496459cc2c6SThierry Reding 	}
497459cc2c6SThierry Reding 
498459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL1);
499459cc2c6SThierry Reding 	value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
500459cc2c6SThierry Reding 	value |= SOR_PLL1_TMDS_TERMADJ(adj);
501459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL1);
502459cc2c6SThierry Reding 
503459cc2c6SThierry Reding 	/* disable pad calibration logic */
504459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
505459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
506459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
507459cc2c6SThierry Reding }
508459cc2c6SThierry Reding 
5096b6b6042SThierry Reding static void tegra_sor_super_update(struct tegra_sor *sor)
5106b6b6042SThierry Reding {
511a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
512a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 1, SOR_SUPER_STATE0);
513a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
5146b6b6042SThierry Reding }
5156b6b6042SThierry Reding 
5166b6b6042SThierry Reding static void tegra_sor_update(struct tegra_sor *sor)
5176b6b6042SThierry Reding {
518a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE0);
519a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 1, SOR_STATE0);
520a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE0);
5216b6b6042SThierry Reding }
5226b6b6042SThierry Reding 
5236b6b6042SThierry Reding static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout)
5246b6b6042SThierry Reding {
52528fe2076SThierry Reding 	u32 value;
5266b6b6042SThierry Reding 
5276b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWM_DIV);
5286b6b6042SThierry Reding 	value &= ~SOR_PWM_DIV_MASK;
5296b6b6042SThierry Reding 	value |= 0x400; /* period */
5306b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWM_DIV);
5316b6b6042SThierry Reding 
5326b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWM_CTL);
5336b6b6042SThierry Reding 	value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK;
5346b6b6042SThierry Reding 	value |= 0x400; /* duty cycle */
5356b6b6042SThierry Reding 	value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */
5366b6b6042SThierry Reding 	value |= SOR_PWM_CTL_TRIGGER;
5376b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWM_CTL);
5386b6b6042SThierry Reding 
5396b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
5406b6b6042SThierry Reding 
5416b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
5426b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWM_CTL);
5436b6b6042SThierry Reding 		if ((value & SOR_PWM_CTL_TRIGGER) == 0)
5446b6b6042SThierry Reding 			return 0;
5456b6b6042SThierry Reding 
5466b6b6042SThierry Reding 		usleep_range(25, 100);
5476b6b6042SThierry Reding 	}
5486b6b6042SThierry Reding 
5496b6b6042SThierry Reding 	return -ETIMEDOUT;
5506b6b6042SThierry Reding }
5516b6b6042SThierry Reding 
5526b6b6042SThierry Reding static int tegra_sor_attach(struct tegra_sor *sor)
5536b6b6042SThierry Reding {
5546b6b6042SThierry Reding 	unsigned long value, timeout;
5556b6b6042SThierry Reding 
5566b6b6042SThierry Reding 	/* wake up in normal mode */
557a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
5586b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE;
5596b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_MODE_NORMAL;
560a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
5616b6b6042SThierry Reding 	tegra_sor_super_update(sor);
5626b6b6042SThierry Reding 
5636b6b6042SThierry Reding 	/* attach */
564a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
5656b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_ATTACHED;
566a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
5676b6b6042SThierry Reding 	tegra_sor_super_update(sor);
5686b6b6042SThierry Reding 
5696b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
5706b6b6042SThierry Reding 
5716b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
5726b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
5736b6b6042SThierry Reding 		if ((value & SOR_TEST_ATTACHED) != 0)
5746b6b6042SThierry Reding 			return 0;
5756b6b6042SThierry Reding 
5766b6b6042SThierry Reding 		usleep_range(25, 100);
5776b6b6042SThierry Reding 	}
5786b6b6042SThierry Reding 
5796b6b6042SThierry Reding 	return -ETIMEDOUT;
5806b6b6042SThierry Reding }
5816b6b6042SThierry Reding 
5826b6b6042SThierry Reding static int tegra_sor_wakeup(struct tegra_sor *sor)
5836b6b6042SThierry Reding {
5846b6b6042SThierry Reding 	unsigned long value, timeout;
5856b6b6042SThierry Reding 
5866b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
5876b6b6042SThierry Reding 
5886b6b6042SThierry Reding 	/* wait for head to wake up */
5896b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
5906b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
5916b6b6042SThierry Reding 		value &= SOR_TEST_HEAD_MODE_MASK;
5926b6b6042SThierry Reding 
5936b6b6042SThierry Reding 		if (value == SOR_TEST_HEAD_MODE_AWAKE)
5946b6b6042SThierry Reding 			return 0;
5956b6b6042SThierry Reding 
5966b6b6042SThierry Reding 		usleep_range(25, 100);
5976b6b6042SThierry Reding 	}
5986b6b6042SThierry Reding 
5996b6b6042SThierry Reding 	return -ETIMEDOUT;
6006b6b6042SThierry Reding }
6016b6b6042SThierry Reding 
6026b6b6042SThierry Reding static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout)
6036b6b6042SThierry Reding {
60428fe2076SThierry Reding 	u32 value;
6056b6b6042SThierry Reding 
6066b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWR);
6076b6b6042SThierry Reding 	value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU;
6086b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWR);
6096b6b6042SThierry Reding 
6106b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
6116b6b6042SThierry Reding 
6126b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
6136b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
6146b6b6042SThierry Reding 		if ((value & SOR_PWR_TRIGGER) == 0)
6156b6b6042SThierry Reding 			return 0;
6166b6b6042SThierry Reding 
6176b6b6042SThierry Reding 		usleep_range(25, 100);
6186b6b6042SThierry Reding 	}
6196b6b6042SThierry Reding 
6206b6b6042SThierry Reding 	return -ETIMEDOUT;
6216b6b6042SThierry Reding }
6226b6b6042SThierry Reding 
62334fa183bSThierry Reding struct tegra_sor_params {
62434fa183bSThierry Reding 	/* number of link clocks per line */
62534fa183bSThierry Reding 	unsigned int num_clocks;
62634fa183bSThierry Reding 	/* ratio between input and output */
62734fa183bSThierry Reding 	u64 ratio;
62834fa183bSThierry Reding 	/* precision factor */
62934fa183bSThierry Reding 	u64 precision;
63034fa183bSThierry Reding 
63134fa183bSThierry Reding 	unsigned int active_polarity;
63234fa183bSThierry Reding 	unsigned int active_count;
63334fa183bSThierry Reding 	unsigned int active_frac;
63434fa183bSThierry Reding 	unsigned int tu_size;
63534fa183bSThierry Reding 	unsigned int error;
63634fa183bSThierry Reding };
63734fa183bSThierry Reding 
63834fa183bSThierry Reding static int tegra_sor_compute_params(struct tegra_sor *sor,
63934fa183bSThierry Reding 				    struct tegra_sor_params *params,
64034fa183bSThierry Reding 				    unsigned int tu_size)
64134fa183bSThierry Reding {
64234fa183bSThierry Reding 	u64 active_sym, active_count, frac, approx;
64334fa183bSThierry Reding 	u32 active_polarity, active_frac = 0;
64434fa183bSThierry Reding 	const u64 f = params->precision;
64534fa183bSThierry Reding 	s64 error;
64634fa183bSThierry Reding 
64734fa183bSThierry Reding 	active_sym = params->ratio * tu_size;
64834fa183bSThierry Reding 	active_count = div_u64(active_sym, f) * f;
64934fa183bSThierry Reding 	frac = active_sym - active_count;
65034fa183bSThierry Reding 
65134fa183bSThierry Reding 	/* fraction < 0.5 */
65234fa183bSThierry Reding 	if (frac >= (f / 2)) {
65334fa183bSThierry Reding 		active_polarity = 1;
65434fa183bSThierry Reding 		frac = f - frac;
65534fa183bSThierry Reding 	} else {
65634fa183bSThierry Reding 		active_polarity = 0;
65734fa183bSThierry Reding 	}
65834fa183bSThierry Reding 
65934fa183bSThierry Reding 	if (frac != 0) {
66034fa183bSThierry Reding 		frac = div_u64(f * f,  frac); /* 1/fraction */
66134fa183bSThierry Reding 		if (frac <= (15 * f)) {
66234fa183bSThierry Reding 			active_frac = div_u64(frac, f);
66334fa183bSThierry Reding 
66434fa183bSThierry Reding 			/* round up */
66534fa183bSThierry Reding 			if (active_polarity)
66634fa183bSThierry Reding 				active_frac++;
66734fa183bSThierry Reding 		} else {
66834fa183bSThierry Reding 			active_frac = active_polarity ? 1 : 15;
66934fa183bSThierry Reding 		}
67034fa183bSThierry Reding 	}
67134fa183bSThierry Reding 
67234fa183bSThierry Reding 	if (active_frac == 1)
67334fa183bSThierry Reding 		active_polarity = 0;
67434fa183bSThierry Reding 
67534fa183bSThierry Reding 	if (active_polarity == 1) {
67634fa183bSThierry Reding 		if (active_frac) {
67734fa183bSThierry Reding 			approx = active_count + (active_frac * (f - 1)) * f;
67834fa183bSThierry Reding 			approx = div_u64(approx, active_frac * f);
67934fa183bSThierry Reding 		} else {
68034fa183bSThierry Reding 			approx = active_count + f;
68134fa183bSThierry Reding 		}
68234fa183bSThierry Reding 	} else {
68334fa183bSThierry Reding 		if (active_frac)
68434fa183bSThierry Reding 			approx = active_count + div_u64(f, active_frac);
68534fa183bSThierry Reding 		else
68634fa183bSThierry Reding 			approx = active_count;
68734fa183bSThierry Reding 	}
68834fa183bSThierry Reding 
68934fa183bSThierry Reding 	error = div_s64(active_sym - approx, tu_size);
69034fa183bSThierry Reding 	error *= params->num_clocks;
69134fa183bSThierry Reding 
69279211c8eSAndrew Morton 	if (error <= 0 && abs(error) < params->error) {
69334fa183bSThierry Reding 		params->active_count = div_u64(active_count, f);
69434fa183bSThierry Reding 		params->active_polarity = active_polarity;
69534fa183bSThierry Reding 		params->active_frac = active_frac;
69679211c8eSAndrew Morton 		params->error = abs(error);
69734fa183bSThierry Reding 		params->tu_size = tu_size;
69834fa183bSThierry Reding 
69934fa183bSThierry Reding 		if (error == 0)
70034fa183bSThierry Reding 			return true;
70134fa183bSThierry Reding 	}
70234fa183bSThierry Reding 
70334fa183bSThierry Reding 	return false;
70434fa183bSThierry Reding }
70534fa183bSThierry Reding 
706a198359eSThierry Reding static int tegra_sor_compute_config(struct tegra_sor *sor,
70780444495SThierry Reding 				    const struct drm_display_mode *mode,
70834fa183bSThierry Reding 				    struct tegra_sor_config *config,
70934fa183bSThierry Reding 				    struct drm_dp_link *link)
71034fa183bSThierry Reding {
71134fa183bSThierry Reding 	const u64 f = 100000, link_rate = link->rate * 1000;
71234fa183bSThierry Reding 	const u64 pclk = mode->clock * 1000;
7137890b576SThierry Reding 	u64 input, output, watermark, num;
71434fa183bSThierry Reding 	struct tegra_sor_params params;
71534fa183bSThierry Reding 	u32 num_syms_per_line;
71634fa183bSThierry Reding 	unsigned int i;
71734fa183bSThierry Reding 
71834fa183bSThierry Reding 	if (!link_rate || !link->num_lanes || !pclk || !config->bits_per_pixel)
71934fa183bSThierry Reding 		return -EINVAL;
72034fa183bSThierry Reding 
72134fa183bSThierry Reding 	output = link_rate * 8 * link->num_lanes;
72234fa183bSThierry Reding 	input = pclk * config->bits_per_pixel;
72334fa183bSThierry Reding 
72434fa183bSThierry Reding 	if (input >= output)
72534fa183bSThierry Reding 		return -ERANGE;
72634fa183bSThierry Reding 
72734fa183bSThierry Reding 	memset(&params, 0, sizeof(params));
72834fa183bSThierry Reding 	params.ratio = div64_u64(input * f, output);
72934fa183bSThierry Reding 	params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk);
73034fa183bSThierry Reding 	params.precision = f;
73134fa183bSThierry Reding 	params.error = 64 * f;
73234fa183bSThierry Reding 	params.tu_size = 64;
73334fa183bSThierry Reding 
73434fa183bSThierry Reding 	for (i = params.tu_size; i >= 32; i--)
73534fa183bSThierry Reding 		if (tegra_sor_compute_params(sor, &params, i))
73634fa183bSThierry Reding 			break;
73734fa183bSThierry Reding 
73834fa183bSThierry Reding 	if (params.active_frac == 0) {
73934fa183bSThierry Reding 		config->active_polarity = 0;
74034fa183bSThierry Reding 		config->active_count = params.active_count;
74134fa183bSThierry Reding 
74234fa183bSThierry Reding 		if (!params.active_polarity)
74334fa183bSThierry Reding 			config->active_count--;
74434fa183bSThierry Reding 
74534fa183bSThierry Reding 		config->tu_size = params.tu_size;
74634fa183bSThierry Reding 		config->active_frac = 1;
74734fa183bSThierry Reding 	} else {
74834fa183bSThierry Reding 		config->active_polarity = params.active_polarity;
74934fa183bSThierry Reding 		config->active_count = params.active_count;
75034fa183bSThierry Reding 		config->active_frac = params.active_frac;
75134fa183bSThierry Reding 		config->tu_size = params.tu_size;
75234fa183bSThierry Reding 	}
75334fa183bSThierry Reding 
75434fa183bSThierry Reding 	dev_dbg(sor->dev,
75534fa183bSThierry Reding 		"polarity: %d active count: %d tu size: %d active frac: %d\n",
75634fa183bSThierry Reding 		config->active_polarity, config->active_count,
75734fa183bSThierry Reding 		config->tu_size, config->active_frac);
75834fa183bSThierry Reding 
75934fa183bSThierry Reding 	watermark = params.ratio * config->tu_size * (f - params.ratio);
76034fa183bSThierry Reding 	watermark = div_u64(watermark, f);
76134fa183bSThierry Reding 
76234fa183bSThierry Reding 	watermark = div_u64(watermark + params.error, f);
76334fa183bSThierry Reding 	config->watermark = watermark + (config->bits_per_pixel / 8) + 2;
76434fa183bSThierry Reding 	num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) *
76534fa183bSThierry Reding 			    (link->num_lanes * 8);
76634fa183bSThierry Reding 
76734fa183bSThierry Reding 	if (config->watermark > 30) {
76834fa183bSThierry Reding 		config->watermark = 30;
76934fa183bSThierry Reding 		dev_err(sor->dev,
77034fa183bSThierry Reding 			"unable to compute TU size, forcing watermark to %u\n",
77134fa183bSThierry Reding 			config->watermark);
77234fa183bSThierry Reding 	} else if (config->watermark > num_syms_per_line) {
77334fa183bSThierry Reding 		config->watermark = num_syms_per_line;
77434fa183bSThierry Reding 		dev_err(sor->dev, "watermark too high, forcing to %u\n",
77534fa183bSThierry Reding 			config->watermark);
77634fa183bSThierry Reding 	}
77734fa183bSThierry Reding 
7787890b576SThierry Reding 	/* compute the number of symbols per horizontal blanking interval */
7797890b576SThierry Reding 	num = ((mode->htotal - mode->hdisplay) - 7) * link_rate;
7807890b576SThierry Reding 	config->hblank_symbols = div_u64(num, pclk);
7817890b576SThierry Reding 
7827890b576SThierry Reding 	if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
7837890b576SThierry Reding 		config->hblank_symbols -= 3;
7847890b576SThierry Reding 
7857890b576SThierry Reding 	config->hblank_symbols -= 12 / link->num_lanes;
7867890b576SThierry Reding 
7877890b576SThierry Reding 	/* compute the number of symbols per vertical blanking interval */
7887890b576SThierry Reding 	num = (mode->hdisplay - 25) * link_rate;
7897890b576SThierry Reding 	config->vblank_symbols = div_u64(num, pclk);
7907890b576SThierry Reding 	config->vblank_symbols -= 36 / link->num_lanes + 4;
7917890b576SThierry Reding 
7927890b576SThierry Reding 	dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols,
7937890b576SThierry Reding 		config->vblank_symbols);
7947890b576SThierry Reding 
79534fa183bSThierry Reding 	return 0;
79634fa183bSThierry Reding }
79734fa183bSThierry Reding 
798402f6bcdSThierry Reding static void tegra_sor_apply_config(struct tegra_sor *sor,
799402f6bcdSThierry Reding 				   const struct tegra_sor_config *config)
800402f6bcdSThierry Reding {
801402f6bcdSThierry Reding 	u32 value;
802402f6bcdSThierry Reding 
803402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
804402f6bcdSThierry Reding 	value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK;
805402f6bcdSThierry Reding 	value |= SOR_DP_LINKCTL_TU_SIZE(config->tu_size);
806402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
807402f6bcdSThierry Reding 
808402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_CONFIG0);
809402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_WATERMARK_MASK;
810402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_WATERMARK(config->watermark);
811402f6bcdSThierry Reding 
812402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK;
813402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config->active_count);
814402f6bcdSThierry Reding 
815402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK;
816402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config->active_frac);
817402f6bcdSThierry Reding 
818402f6bcdSThierry Reding 	if (config->active_polarity)
819402f6bcdSThierry Reding 		value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
820402f6bcdSThierry Reding 	else
821402f6bcdSThierry Reding 		value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
822402f6bcdSThierry Reding 
823402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE;
824402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE;
825402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_CONFIG0);
826402f6bcdSThierry Reding 
827402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS);
828402f6bcdSThierry Reding 	value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK;
829402f6bcdSThierry Reding 	value |= config->hblank_symbols & 0xffff;
830402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS);
831402f6bcdSThierry Reding 
832402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS);
833402f6bcdSThierry Reding 	value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK;
834402f6bcdSThierry Reding 	value |= config->vblank_symbols & 0xffff;
835402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS);
836402f6bcdSThierry Reding }
837402f6bcdSThierry Reding 
8382bd1dd39SThierry Reding static void tegra_sor_mode_set(struct tegra_sor *sor,
8392bd1dd39SThierry Reding 			       const struct drm_display_mode *mode,
840c31efa7aSThierry Reding 			       struct tegra_sor_state *state)
8412bd1dd39SThierry Reding {
8422bd1dd39SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(sor->output.encoder.crtc);
8432bd1dd39SThierry Reding 	unsigned int vbe, vse, hbe, hse, vbs, hbs;
8442bd1dd39SThierry Reding 	u32 value;
8452bd1dd39SThierry Reding 
8462bd1dd39SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
8472bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_PIXELDEPTH_MASK;
8482bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
8492bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_OWNER_MASK;
8502bd1dd39SThierry Reding 
8512bd1dd39SThierry Reding 	value |= SOR_STATE_ASY_CRC_MODE_COMPLETE |
8522bd1dd39SThierry Reding 		 SOR_STATE_ASY_OWNER(dc->pipe + 1);
8532bd1dd39SThierry Reding 
8542bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
8552bd1dd39SThierry Reding 		value &= ~SOR_STATE_ASY_HSYNCPOL;
8562bd1dd39SThierry Reding 
8572bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
8582bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_HSYNCPOL;
8592bd1dd39SThierry Reding 
8602bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
8612bd1dd39SThierry Reding 		value &= ~SOR_STATE_ASY_VSYNCPOL;
8622bd1dd39SThierry Reding 
8632bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
8642bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_VSYNCPOL;
8652bd1dd39SThierry Reding 
866c31efa7aSThierry Reding 	switch (state->bpc) {
867c31efa7aSThierry Reding 	case 16:
868c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_48_444;
869c31efa7aSThierry Reding 		break;
870c31efa7aSThierry Reding 
871c31efa7aSThierry Reding 	case 12:
872c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_36_444;
873c31efa7aSThierry Reding 		break;
874c31efa7aSThierry Reding 
875c31efa7aSThierry Reding 	case 10:
876c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_30_444;
877c31efa7aSThierry Reding 		break;
878c31efa7aSThierry Reding 
8792bd1dd39SThierry Reding 	case 8:
8802bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
8812bd1dd39SThierry Reding 		break;
8822bd1dd39SThierry Reding 
8832bd1dd39SThierry Reding 	case 6:
8842bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444;
8852bd1dd39SThierry Reding 		break;
8862bd1dd39SThierry Reding 
8872bd1dd39SThierry Reding 	default:
888c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
8892bd1dd39SThierry Reding 		break;
8902bd1dd39SThierry Reding 	}
8912bd1dd39SThierry Reding 
8922bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
8932bd1dd39SThierry Reding 
8942bd1dd39SThierry Reding 	/*
8952bd1dd39SThierry Reding 	 * TODO: The video timing programming below doesn't seem to match the
8962bd1dd39SThierry Reding 	 * register definitions.
8972bd1dd39SThierry Reding 	 */
8982bd1dd39SThierry Reding 
8992bd1dd39SThierry Reding 	value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff);
9002bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_HEAD_STATE1(dc->pipe));
9012bd1dd39SThierry Reding 
9022bd1dd39SThierry Reding 	/* sync end = sync width - 1 */
9032bd1dd39SThierry Reding 	vse = mode->vsync_end - mode->vsync_start - 1;
9042bd1dd39SThierry Reding 	hse = mode->hsync_end - mode->hsync_start - 1;
9052bd1dd39SThierry Reding 
9062bd1dd39SThierry Reding 	value = ((vse & 0x7fff) << 16) | (hse & 0x7fff);
9072bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_HEAD_STATE2(dc->pipe));
9082bd1dd39SThierry Reding 
9092bd1dd39SThierry Reding 	/* blank end = sync end + back porch */
9102bd1dd39SThierry Reding 	vbe = vse + (mode->vtotal - mode->vsync_end);
9112bd1dd39SThierry Reding 	hbe = hse + (mode->htotal - mode->hsync_end);
9122bd1dd39SThierry Reding 
9132bd1dd39SThierry Reding 	value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff);
9142bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_HEAD_STATE3(dc->pipe));
9152bd1dd39SThierry Reding 
9162bd1dd39SThierry Reding 	/* blank start = blank end + active */
9172bd1dd39SThierry Reding 	vbs = vbe + mode->vdisplay;
9182bd1dd39SThierry Reding 	hbs = hbe + mode->hdisplay;
9192bd1dd39SThierry Reding 
9202bd1dd39SThierry Reding 	value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff);
9212bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_HEAD_STATE4(dc->pipe));
9222bd1dd39SThierry Reding 
9232bd1dd39SThierry Reding 	/* XXX interlacing support */
9242bd1dd39SThierry Reding 	tegra_sor_writel(sor, 0x001, SOR_HEAD_STATE5(dc->pipe));
9252bd1dd39SThierry Reding }
9262bd1dd39SThierry Reding 
9276fad8f66SThierry Reding static int tegra_sor_detach(struct tegra_sor *sor)
9286b6b6042SThierry Reding {
9296fad8f66SThierry Reding 	unsigned long value, timeout;
9306fad8f66SThierry Reding 
9316fad8f66SThierry Reding 	/* switch to safe mode */
932a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
9336fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_MODE_NORMAL;
934a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
9356fad8f66SThierry Reding 	tegra_sor_super_update(sor);
9366fad8f66SThierry Reding 
9376fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
9386fad8f66SThierry Reding 
9396fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
9406fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
9416fad8f66SThierry Reding 		if (value & SOR_PWR_MODE_SAFE)
9426fad8f66SThierry Reding 			break;
9436fad8f66SThierry Reding 	}
9446fad8f66SThierry Reding 
9456fad8f66SThierry Reding 	if ((value & SOR_PWR_MODE_SAFE) == 0)
9466fad8f66SThierry Reding 		return -ETIMEDOUT;
9476fad8f66SThierry Reding 
9486fad8f66SThierry Reding 	/* go to sleep */
949a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
9506fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK;
951a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
9526fad8f66SThierry Reding 	tegra_sor_super_update(sor);
9536fad8f66SThierry Reding 
9546fad8f66SThierry Reding 	/* detach */
955a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
9566fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_ATTACHED;
957a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
9586fad8f66SThierry Reding 	tegra_sor_super_update(sor);
9596fad8f66SThierry Reding 
9606fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
9616fad8f66SThierry Reding 
9626fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
9636fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
9646fad8f66SThierry Reding 		if ((value & SOR_TEST_ATTACHED) == 0)
9656fad8f66SThierry Reding 			break;
9666fad8f66SThierry Reding 
9676fad8f66SThierry Reding 		usleep_range(25, 100);
9686fad8f66SThierry Reding 	}
9696fad8f66SThierry Reding 
9706fad8f66SThierry Reding 	if ((value & SOR_TEST_ATTACHED) != 0)
9716fad8f66SThierry Reding 		return -ETIMEDOUT;
9726fad8f66SThierry Reding 
9736fad8f66SThierry Reding 	return 0;
9746fad8f66SThierry Reding }
9756fad8f66SThierry Reding 
9766fad8f66SThierry Reding static int tegra_sor_power_down(struct tegra_sor *sor)
9776fad8f66SThierry Reding {
9786fad8f66SThierry Reding 	unsigned long value, timeout;
9796fad8f66SThierry Reding 	int err;
9806fad8f66SThierry Reding 
9816fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWR);
9826fad8f66SThierry Reding 	value &= ~SOR_PWR_NORMAL_STATE_PU;
9836fad8f66SThierry Reding 	value |= SOR_PWR_TRIGGER;
9846fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWR);
9856fad8f66SThierry Reding 
9866fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
9876fad8f66SThierry Reding 
9886fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
9896fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
9906fad8f66SThierry Reding 		if ((value & SOR_PWR_TRIGGER) == 0)
9916fad8f66SThierry Reding 			return 0;
9926fad8f66SThierry Reding 
9936fad8f66SThierry Reding 		usleep_range(25, 100);
9946fad8f66SThierry Reding 	}
9956fad8f66SThierry Reding 
9966fad8f66SThierry Reding 	if ((value & SOR_PWR_TRIGGER) != 0)
9976fad8f66SThierry Reding 		return -ETIMEDOUT;
9986fad8f66SThierry Reding 
99925bb2cecSThierry Reding 	/* switch to safe parent clock */
100025bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
1001e1335e2fSThierry Reding 	if (err < 0) {
10026fad8f66SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
1003e1335e2fSThierry Reding 		return err;
1004e1335e2fSThierry Reding 	}
10056fad8f66SThierry Reding 
1006a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
10076fad8f66SThierry Reding 	value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
10086fad8f66SThierry Reding 		   SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2);
1009a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
10106fad8f66SThierry Reding 
10116fad8f66SThierry Reding 	/* stop lane sequencer */
10126fad8f66SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP |
10136fad8f66SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_DOWN;
10146fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
10156fad8f66SThierry Reding 
10166fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
10176fad8f66SThierry Reding 
10186fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
10196fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
10206fad8f66SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
10216fad8f66SThierry Reding 			break;
10226fad8f66SThierry Reding 
10236fad8f66SThierry Reding 		usleep_range(25, 100);
10246fad8f66SThierry Reding 	}
10256fad8f66SThierry Reding 
10266fad8f66SThierry Reding 	if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0)
10276fad8f66SThierry Reding 		return -ETIMEDOUT;
10286fad8f66SThierry Reding 
1029a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1030a9a9e4fdSThierry Reding 	value |= SOR_PLL2_PORT_POWERDOWN;
1031a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
10326fad8f66SThierry Reding 
10336fad8f66SThierry Reding 	usleep_range(20, 100);
10346fad8f66SThierry Reding 
1035a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL0);
1036a9a9e4fdSThierry Reding 	value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
1037a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL0);
10386fad8f66SThierry Reding 
1039a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1040a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD;
1041a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1042a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
10436fad8f66SThierry Reding 
10446fad8f66SThierry Reding 	usleep_range(20, 100);
10456fad8f66SThierry Reding 
10466fad8f66SThierry Reding 	return 0;
10476fad8f66SThierry Reding }
10486fad8f66SThierry Reding 
10496fad8f66SThierry Reding static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout)
10506fad8f66SThierry Reding {
10516fad8f66SThierry Reding 	u32 value;
10526fad8f66SThierry Reding 
10536fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
10546fad8f66SThierry Reding 
10556fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
1056a9a9e4fdSThierry Reding 		value = tegra_sor_readl(sor, SOR_CRCA);
1057a9a9e4fdSThierry Reding 		if (value & SOR_CRCA_VALID)
10586fad8f66SThierry Reding 			return 0;
10596fad8f66SThierry Reding 
10606fad8f66SThierry Reding 		usleep_range(100, 200);
10616fad8f66SThierry Reding 	}
10626fad8f66SThierry Reding 
10636fad8f66SThierry Reding 	return -ETIMEDOUT;
10646fad8f66SThierry Reding }
10656fad8f66SThierry Reding 
1066530239a8SThierry Reding static int tegra_sor_show_crc(struct seq_file *s, void *data)
10676fad8f66SThierry Reding {
1068530239a8SThierry Reding 	struct drm_info_node *node = s->private;
1069530239a8SThierry Reding 	struct tegra_sor *sor = node->info_ent->data;
1070850bab44SThierry Reding 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1071850bab44SThierry Reding 	struct drm_device *drm = node->minor->dev;
1072530239a8SThierry Reding 	int err = 0;
10736fad8f66SThierry Reding 	u32 value;
10746fad8f66SThierry Reding 
1075850bab44SThierry Reding 	drm_modeset_lock_all(drm);
10766fad8f66SThierry Reding 
1077850bab44SThierry Reding 	if (!crtc || !crtc->state->active) {
1078850bab44SThierry Reding 		err = -EBUSY;
10796fad8f66SThierry Reding 		goto unlock;
10806fad8f66SThierry Reding 	}
10816fad8f66SThierry Reding 
1082a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
10836fad8f66SThierry Reding 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
1084a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
10856fad8f66SThierry Reding 
10866fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_CRC_CNTRL);
10876fad8f66SThierry Reding 	value |= SOR_CRC_CNTRL_ENABLE;
10886fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_CRC_CNTRL);
10896fad8f66SThierry Reding 
10906fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_TEST);
10916fad8f66SThierry Reding 	value &= ~SOR_TEST_CRC_POST_SERIALIZE;
10926fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_TEST);
10936fad8f66SThierry Reding 
10946fad8f66SThierry Reding 	err = tegra_sor_crc_wait(sor, 100);
10956fad8f66SThierry Reding 	if (err < 0)
10966fad8f66SThierry Reding 		goto unlock;
10976fad8f66SThierry Reding 
1098a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA);
1099a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_CRCB);
11006fad8f66SThierry Reding 
1101530239a8SThierry Reding 	seq_printf(s, "%08x\n", value);
11026fad8f66SThierry Reding 
11036fad8f66SThierry Reding unlock:
1104850bab44SThierry Reding 	drm_modeset_unlock_all(drm);
11056fad8f66SThierry Reding 	return err;
11066fad8f66SThierry Reding }
11076fad8f66SThierry Reding 
1108dab16336SThierry Reding static int tegra_sor_show_regs(struct seq_file *s, void *data)
1109dab16336SThierry Reding {
1110dab16336SThierry Reding 	struct drm_info_node *node = s->private;
1111dab16336SThierry Reding 	struct tegra_sor *sor = node->info_ent->data;
1112850bab44SThierry Reding 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1113850bab44SThierry Reding 	struct drm_device *drm = node->minor->dev;
1114850bab44SThierry Reding 	int err = 0;
1115850bab44SThierry Reding 
1116850bab44SThierry Reding 	drm_modeset_lock_all(drm);
1117850bab44SThierry Reding 
1118850bab44SThierry Reding 	if (!crtc || !crtc->state->active) {
1119850bab44SThierry Reding 		err = -EBUSY;
1120850bab44SThierry Reding 		goto unlock;
1121850bab44SThierry Reding 	}
1122dab16336SThierry Reding 
1123dab16336SThierry Reding #define DUMP_REG(name)						\
1124dab16336SThierry Reding 	seq_printf(s, "%-38s %#05x %08x\n", #name, name,	\
1125dab16336SThierry Reding 		   tegra_sor_readl(sor, name))
1126dab16336SThierry Reding 
1127dab16336SThierry Reding 	DUMP_REG(SOR_CTXSW);
1128a9a9e4fdSThierry Reding 	DUMP_REG(SOR_SUPER_STATE0);
1129a9a9e4fdSThierry Reding 	DUMP_REG(SOR_SUPER_STATE1);
1130a9a9e4fdSThierry Reding 	DUMP_REG(SOR_STATE0);
1131a9a9e4fdSThierry Reding 	DUMP_REG(SOR_STATE1);
1132a9a9e4fdSThierry Reding 	DUMP_REG(SOR_HEAD_STATE0(0));
1133a9a9e4fdSThierry Reding 	DUMP_REG(SOR_HEAD_STATE0(1));
1134a9a9e4fdSThierry Reding 	DUMP_REG(SOR_HEAD_STATE1(0));
1135a9a9e4fdSThierry Reding 	DUMP_REG(SOR_HEAD_STATE1(1));
1136a9a9e4fdSThierry Reding 	DUMP_REG(SOR_HEAD_STATE2(0));
1137a9a9e4fdSThierry Reding 	DUMP_REG(SOR_HEAD_STATE2(1));
1138a9a9e4fdSThierry Reding 	DUMP_REG(SOR_HEAD_STATE3(0));
1139a9a9e4fdSThierry Reding 	DUMP_REG(SOR_HEAD_STATE3(1));
1140a9a9e4fdSThierry Reding 	DUMP_REG(SOR_HEAD_STATE4(0));
1141a9a9e4fdSThierry Reding 	DUMP_REG(SOR_HEAD_STATE4(1));
1142a9a9e4fdSThierry Reding 	DUMP_REG(SOR_HEAD_STATE5(0));
1143a9a9e4fdSThierry Reding 	DUMP_REG(SOR_HEAD_STATE5(1));
1144dab16336SThierry Reding 	DUMP_REG(SOR_CRC_CNTRL);
1145dab16336SThierry Reding 	DUMP_REG(SOR_DP_DEBUG_MVID);
1146dab16336SThierry Reding 	DUMP_REG(SOR_CLK_CNTRL);
1147dab16336SThierry Reding 	DUMP_REG(SOR_CAP);
1148dab16336SThierry Reding 	DUMP_REG(SOR_PWR);
1149dab16336SThierry Reding 	DUMP_REG(SOR_TEST);
1150a9a9e4fdSThierry Reding 	DUMP_REG(SOR_PLL0);
1151a9a9e4fdSThierry Reding 	DUMP_REG(SOR_PLL1);
1152a9a9e4fdSThierry Reding 	DUMP_REG(SOR_PLL2);
1153a9a9e4fdSThierry Reding 	DUMP_REG(SOR_PLL3);
1154dab16336SThierry Reding 	DUMP_REG(SOR_CSTM);
1155dab16336SThierry Reding 	DUMP_REG(SOR_LVDS);
1156a9a9e4fdSThierry Reding 	DUMP_REG(SOR_CRCA);
1157a9a9e4fdSThierry Reding 	DUMP_REG(SOR_CRCB);
1158dab16336SThierry Reding 	DUMP_REG(SOR_BLANK);
1159dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_CTL);
1160dab16336SThierry Reding 	DUMP_REG(SOR_LANE_SEQ_CTL);
1161dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(0));
1162dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(1));
1163dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(2));
1164dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(3));
1165dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(4));
1166dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(5));
1167dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(6));
1168dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(7));
1169dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(8));
1170dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(9));
1171dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(10));
1172dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(11));
1173dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(12));
1174dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(13));
1175dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(14));
1176dab16336SThierry Reding 	DUMP_REG(SOR_SEQ_INST(15));
1177dab16336SThierry Reding 	DUMP_REG(SOR_PWM_DIV);
1178dab16336SThierry Reding 	DUMP_REG(SOR_PWM_CTL);
1179a9a9e4fdSThierry Reding 	DUMP_REG(SOR_VCRC_A0);
1180a9a9e4fdSThierry Reding 	DUMP_REG(SOR_VCRC_A1);
1181a9a9e4fdSThierry Reding 	DUMP_REG(SOR_VCRC_B0);
1182a9a9e4fdSThierry Reding 	DUMP_REG(SOR_VCRC_B1);
1183a9a9e4fdSThierry Reding 	DUMP_REG(SOR_CCRC_A0);
1184a9a9e4fdSThierry Reding 	DUMP_REG(SOR_CCRC_A1);
1185a9a9e4fdSThierry Reding 	DUMP_REG(SOR_CCRC_B0);
1186a9a9e4fdSThierry Reding 	DUMP_REG(SOR_CCRC_B1);
1187a9a9e4fdSThierry Reding 	DUMP_REG(SOR_EDATA_A0);
1188a9a9e4fdSThierry Reding 	DUMP_REG(SOR_EDATA_A1);
1189a9a9e4fdSThierry Reding 	DUMP_REG(SOR_EDATA_B0);
1190a9a9e4fdSThierry Reding 	DUMP_REG(SOR_EDATA_B1);
1191a9a9e4fdSThierry Reding 	DUMP_REG(SOR_COUNT_A0);
1192a9a9e4fdSThierry Reding 	DUMP_REG(SOR_COUNT_A1);
1193a9a9e4fdSThierry Reding 	DUMP_REG(SOR_COUNT_B0);
1194a9a9e4fdSThierry Reding 	DUMP_REG(SOR_COUNT_B1);
1195a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DEBUG_A0);
1196a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DEBUG_A1);
1197a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DEBUG_B0);
1198a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DEBUG_B1);
1199dab16336SThierry Reding 	DUMP_REG(SOR_TRIG);
1200dab16336SThierry Reding 	DUMP_REG(SOR_MSCHECK);
1201dab16336SThierry Reding 	DUMP_REG(SOR_XBAR_CTRL);
1202dab16336SThierry Reding 	DUMP_REG(SOR_XBAR_POL);
1203a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_LINKCTL0);
1204a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_LINKCTL1);
1205a9a9e4fdSThierry Reding 	DUMP_REG(SOR_LANE_DRIVE_CURRENT0);
1206a9a9e4fdSThierry Reding 	DUMP_REG(SOR_LANE_DRIVE_CURRENT1);
1207a9a9e4fdSThierry Reding 	DUMP_REG(SOR_LANE4_DRIVE_CURRENT0);
1208a9a9e4fdSThierry Reding 	DUMP_REG(SOR_LANE4_DRIVE_CURRENT1);
1209a9a9e4fdSThierry Reding 	DUMP_REG(SOR_LANE_PREEMPHASIS0);
1210a9a9e4fdSThierry Reding 	DUMP_REG(SOR_LANE_PREEMPHASIS1);
1211a9a9e4fdSThierry Reding 	DUMP_REG(SOR_LANE4_PREEMPHASIS0);
1212a9a9e4fdSThierry Reding 	DUMP_REG(SOR_LANE4_PREEMPHASIS1);
1213a9a9e4fdSThierry Reding 	DUMP_REG(SOR_LANE_POSTCURSOR0);
1214a9a9e4fdSThierry Reding 	DUMP_REG(SOR_LANE_POSTCURSOR1);
1215a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_CONFIG0);
1216a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_CONFIG1);
1217a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_MN0);
1218a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_MN1);
1219a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_PADCTL0);
1220a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_PADCTL1);
1221a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_DEBUG0);
1222a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_DEBUG1);
1223a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_SPARE0);
1224a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_SPARE1);
1225dab16336SThierry Reding 	DUMP_REG(SOR_DP_AUDIO_CTRL);
1226dab16336SThierry Reding 	DUMP_REG(SOR_DP_AUDIO_HBLANK_SYMBOLS);
1227dab16336SThierry Reding 	DUMP_REG(SOR_DP_AUDIO_VBLANK_SYMBOLS);
1228dab16336SThierry Reding 	DUMP_REG(SOR_DP_GENERIC_INFOFRAME_HEADER);
1229a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK0);
1230a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK1);
1231a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK2);
1232a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK3);
1233a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK4);
1234a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK5);
1235a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK6);
1236dab16336SThierry Reding 	DUMP_REG(SOR_DP_TPG);
1237dab16336SThierry Reding 	DUMP_REG(SOR_DP_TPG_CONFIG);
1238a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_LQ_CSTM0);
1239a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_LQ_CSTM1);
1240a9a9e4fdSThierry Reding 	DUMP_REG(SOR_DP_LQ_CSTM2);
1241dab16336SThierry Reding 
1242dab16336SThierry Reding #undef DUMP_REG
1243dab16336SThierry Reding 
1244850bab44SThierry Reding unlock:
1245850bab44SThierry Reding 	drm_modeset_unlock_all(drm);
1246850bab44SThierry Reding 	return err;
1247dab16336SThierry Reding }
1248dab16336SThierry Reding 
1249dab16336SThierry Reding static const struct drm_info_list debugfs_files[] = {
1250530239a8SThierry Reding 	{ "crc", tegra_sor_show_crc, 0, NULL },
1251dab16336SThierry Reding 	{ "regs", tegra_sor_show_regs, 0, NULL },
1252dab16336SThierry Reding };
1253dab16336SThierry Reding 
12546fad8f66SThierry Reding static int tegra_sor_debugfs_init(struct tegra_sor *sor,
12556fad8f66SThierry Reding 				  struct drm_minor *minor)
12566fad8f66SThierry Reding {
1257459cc2c6SThierry Reding 	const char *name = sor->soc->supports_dp ? "sor1" : "sor";
1258dab16336SThierry Reding 	unsigned int i;
1259530239a8SThierry Reding 	int err;
12606fad8f66SThierry Reding 
1261459cc2c6SThierry Reding 	sor->debugfs = debugfs_create_dir(name, minor->debugfs_root);
12626fad8f66SThierry Reding 	if (!sor->debugfs)
12636fad8f66SThierry Reding 		return -ENOMEM;
12646fad8f66SThierry Reding 
1265dab16336SThierry Reding 	sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1266dab16336SThierry Reding 				     GFP_KERNEL);
1267dab16336SThierry Reding 	if (!sor->debugfs_files) {
12686fad8f66SThierry Reding 		err = -ENOMEM;
12696fad8f66SThierry Reding 		goto remove;
12706fad8f66SThierry Reding 	}
12716fad8f66SThierry Reding 
1272dab16336SThierry Reding 	for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1273dab16336SThierry Reding 		sor->debugfs_files[i].data = sor;
1274dab16336SThierry Reding 
1275dab16336SThierry Reding 	err = drm_debugfs_create_files(sor->debugfs_files,
1276dab16336SThierry Reding 				       ARRAY_SIZE(debugfs_files),
1277dab16336SThierry Reding 				       sor->debugfs, minor);
1278dab16336SThierry Reding 	if (err < 0)
1279dab16336SThierry Reding 		goto free;
1280dab16336SThierry Reding 
12813ff1f22cSThierry Reding 	sor->minor = minor;
12823ff1f22cSThierry Reding 
1283530239a8SThierry Reding 	return 0;
12846fad8f66SThierry Reding 
1285dab16336SThierry Reding free:
1286dab16336SThierry Reding 	kfree(sor->debugfs_files);
1287dab16336SThierry Reding 	sor->debugfs_files = NULL;
12886fad8f66SThierry Reding remove:
1289dab16336SThierry Reding 	debugfs_remove_recursive(sor->debugfs);
12906fad8f66SThierry Reding 	sor->debugfs = NULL;
12916fad8f66SThierry Reding 	return err;
12926fad8f66SThierry Reding }
12936fad8f66SThierry Reding 
12944009c224SThierry Reding static void tegra_sor_debugfs_exit(struct tegra_sor *sor)
12956fad8f66SThierry Reding {
1296dab16336SThierry Reding 	drm_debugfs_remove_files(sor->debugfs_files, ARRAY_SIZE(debugfs_files),
1297dab16336SThierry Reding 				 sor->minor);
1298dab16336SThierry Reding 	sor->minor = NULL;
1299dab16336SThierry Reding 
1300dab16336SThierry Reding 	kfree(sor->debugfs_files);
1301066d30f8SThierry Reding 	sor->debugfs_files = NULL;
1302dab16336SThierry Reding 
1303dab16336SThierry Reding 	debugfs_remove_recursive(sor->debugfs);
1304066d30f8SThierry Reding 	sor->debugfs = NULL;
13056fad8f66SThierry Reding }
13066fad8f66SThierry Reding 
1307c31efa7aSThierry Reding static void tegra_sor_connector_reset(struct drm_connector *connector)
1308c31efa7aSThierry Reding {
1309c31efa7aSThierry Reding 	struct tegra_sor_state *state;
1310c31efa7aSThierry Reding 
1311c31efa7aSThierry Reding 	state = kzalloc(sizeof(*state), GFP_KERNEL);
1312c31efa7aSThierry Reding 	if (!state)
1313c31efa7aSThierry Reding 		return;
1314c31efa7aSThierry Reding 
1315c31efa7aSThierry Reding 	if (connector->state) {
1316c31efa7aSThierry Reding 		__drm_atomic_helper_connector_destroy_state(connector->state);
1317c31efa7aSThierry Reding 		kfree(connector->state);
1318c31efa7aSThierry Reding 	}
1319c31efa7aSThierry Reding 
1320c31efa7aSThierry Reding 	__drm_atomic_helper_connector_reset(connector, &state->base);
1321c31efa7aSThierry Reding }
1322c31efa7aSThierry Reding 
13236fad8f66SThierry Reding static enum drm_connector_status
13246fad8f66SThierry Reding tegra_sor_connector_detect(struct drm_connector *connector, bool force)
13256fad8f66SThierry Reding {
13266fad8f66SThierry Reding 	struct tegra_output *output = connector_to_output(connector);
13276fad8f66SThierry Reding 	struct tegra_sor *sor = to_sor(output);
13286fad8f66SThierry Reding 
13299542c237SThierry Reding 	if (sor->aux)
13309542c237SThierry Reding 		return drm_dp_aux_detect(sor->aux);
13316fad8f66SThierry Reding 
1332459cc2c6SThierry Reding 	return tegra_output_connector_detect(connector, force);
13336fad8f66SThierry Reding }
13346fad8f66SThierry Reding 
1335c31efa7aSThierry Reding static struct drm_connector_state *
1336c31efa7aSThierry Reding tegra_sor_connector_duplicate_state(struct drm_connector *connector)
1337c31efa7aSThierry Reding {
1338c31efa7aSThierry Reding 	struct tegra_sor_state *state = to_sor_state(connector->state);
1339c31efa7aSThierry Reding 	struct tegra_sor_state *copy;
1340c31efa7aSThierry Reding 
1341c31efa7aSThierry Reding 	copy = kmemdup(state, sizeof(*state), GFP_KERNEL);
1342c31efa7aSThierry Reding 	if (!copy)
1343c31efa7aSThierry Reding 		return NULL;
1344c31efa7aSThierry Reding 
1345c31efa7aSThierry Reding 	__drm_atomic_helper_connector_duplicate_state(connector, &copy->base);
1346c31efa7aSThierry Reding 
1347c31efa7aSThierry Reding 	return &copy->base;
1348c31efa7aSThierry Reding }
1349c31efa7aSThierry Reding 
13506fad8f66SThierry Reding static const struct drm_connector_funcs tegra_sor_connector_funcs = {
1351c31efa7aSThierry Reding 	.reset = tegra_sor_connector_reset,
13526fad8f66SThierry Reding 	.detect = tegra_sor_connector_detect,
13536fad8f66SThierry Reding 	.fill_modes = drm_helper_probe_single_connector_modes,
13546fad8f66SThierry Reding 	.destroy = tegra_output_connector_destroy,
1355c31efa7aSThierry Reding 	.atomic_duplicate_state = tegra_sor_connector_duplicate_state,
13564aa3df71SThierry Reding 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
13576fad8f66SThierry Reding };
13586fad8f66SThierry Reding 
13596fad8f66SThierry Reding static int tegra_sor_connector_get_modes(struct drm_connector *connector)
13606fad8f66SThierry Reding {
13616fad8f66SThierry Reding 	struct tegra_output *output = connector_to_output(connector);
13626fad8f66SThierry Reding 	struct tegra_sor *sor = to_sor(output);
13636fad8f66SThierry Reding 	int err;
13646fad8f66SThierry Reding 
13659542c237SThierry Reding 	if (sor->aux)
13669542c237SThierry Reding 		drm_dp_aux_enable(sor->aux);
13676fad8f66SThierry Reding 
13686fad8f66SThierry Reding 	err = tegra_output_connector_get_modes(connector);
13696fad8f66SThierry Reding 
13709542c237SThierry Reding 	if (sor->aux)
13719542c237SThierry Reding 		drm_dp_aux_disable(sor->aux);
13726fad8f66SThierry Reding 
13736fad8f66SThierry Reding 	return err;
13746fad8f66SThierry Reding }
13756fad8f66SThierry Reding 
13766fad8f66SThierry Reding static enum drm_mode_status
13776fad8f66SThierry Reding tegra_sor_connector_mode_valid(struct drm_connector *connector,
13786fad8f66SThierry Reding 			       struct drm_display_mode *mode)
13796fad8f66SThierry Reding {
138064ea25c3SThierry Reding 	/* HDMI 2.0 modes are not yet supported */
138164ea25c3SThierry Reding 	if (mode->clock > 340000)
138264ea25c3SThierry Reding 		return MODE_NOCLOCK;
138364ea25c3SThierry Reding 
13846fad8f66SThierry Reding 	return MODE_OK;
13856fad8f66SThierry Reding }
13866fad8f66SThierry Reding 
13876fad8f66SThierry Reding static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = {
13886fad8f66SThierry Reding 	.get_modes = tegra_sor_connector_get_modes,
13896fad8f66SThierry Reding 	.mode_valid = tegra_sor_connector_mode_valid,
13906fad8f66SThierry Reding };
13916fad8f66SThierry Reding 
13926fad8f66SThierry Reding static const struct drm_encoder_funcs tegra_sor_encoder_funcs = {
13936fad8f66SThierry Reding 	.destroy = tegra_output_encoder_destroy,
13946fad8f66SThierry Reding };
13956fad8f66SThierry Reding 
1396850bab44SThierry Reding static void tegra_sor_edp_disable(struct drm_encoder *encoder)
13976fad8f66SThierry Reding {
1398850bab44SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1399850bab44SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
1400850bab44SThierry Reding 	struct tegra_sor *sor = to_sor(output);
1401850bab44SThierry Reding 	u32 value;
1402850bab44SThierry Reding 	int err;
1403850bab44SThierry Reding 
1404850bab44SThierry Reding 	if (output->panel)
1405850bab44SThierry Reding 		drm_panel_disable(output->panel);
1406850bab44SThierry Reding 
1407850bab44SThierry Reding 	err = tegra_sor_detach(sor);
1408850bab44SThierry Reding 	if (err < 0)
1409850bab44SThierry Reding 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
1410850bab44SThierry Reding 
1411850bab44SThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE1);
1412850bab44SThierry Reding 	tegra_sor_update(sor);
1413850bab44SThierry Reding 
1414850bab44SThierry Reding 	/*
1415850bab44SThierry Reding 	 * The following accesses registers of the display controller, so make
1416850bab44SThierry Reding 	 * sure it's only executed when the output is attached to one.
1417850bab44SThierry Reding 	 */
1418850bab44SThierry Reding 	if (dc) {
1419850bab44SThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1420850bab44SThierry Reding 		value &= ~SOR_ENABLE;
1421850bab44SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
1422850bab44SThierry Reding 
1423850bab44SThierry Reding 		tegra_dc_commit(dc);
14246fad8f66SThierry Reding 	}
14256fad8f66SThierry Reding 
1426850bab44SThierry Reding 	err = tegra_sor_power_down(sor);
1427850bab44SThierry Reding 	if (err < 0)
1428850bab44SThierry Reding 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
1429850bab44SThierry Reding 
14309542c237SThierry Reding 	if (sor->aux) {
14319542c237SThierry Reding 		err = drm_dp_aux_disable(sor->aux);
1432850bab44SThierry Reding 		if (err < 0)
1433850bab44SThierry Reding 			dev_err(sor->dev, "failed to disable DP: %d\n", err);
14346fad8f66SThierry Reding 	}
14356fad8f66SThierry Reding 
1436850bab44SThierry Reding 	err = tegra_io_rail_power_off(TEGRA_IO_RAIL_LVDS);
1437850bab44SThierry Reding 	if (err < 0)
1438850bab44SThierry Reding 		dev_err(sor->dev, "failed to power off I/O rail: %d\n", err);
1439850bab44SThierry Reding 
1440850bab44SThierry Reding 	if (output->panel)
1441850bab44SThierry Reding 		drm_panel_unprepare(output->panel);
1442850bab44SThierry Reding 
1443aaff8bd2SThierry Reding 	pm_runtime_put(sor->dev);
14446fad8f66SThierry Reding }
14456fad8f66SThierry Reding 
1446459cc2c6SThierry Reding #if 0
1447459cc2c6SThierry Reding static int calc_h_ref_to_sync(const struct drm_display_mode *mode,
1448459cc2c6SThierry Reding 			      unsigned int *value)
1449459cc2c6SThierry Reding {
1450459cc2c6SThierry Reding 	unsigned int hfp, hsw, hbp, a = 0, b;
1451459cc2c6SThierry Reding 
1452459cc2c6SThierry Reding 	hfp = mode->hsync_start - mode->hdisplay;
1453459cc2c6SThierry Reding 	hsw = mode->hsync_end - mode->hsync_start;
1454459cc2c6SThierry Reding 	hbp = mode->htotal - mode->hsync_end;
1455459cc2c6SThierry Reding 
1456459cc2c6SThierry Reding 	pr_info("hfp: %u, hsw: %u, hbp: %u\n", hfp, hsw, hbp);
1457459cc2c6SThierry Reding 
1458459cc2c6SThierry Reding 	b = hfp - 1;
1459459cc2c6SThierry Reding 
1460459cc2c6SThierry Reding 	pr_info("a: %u, b: %u\n", a, b);
1461459cc2c6SThierry Reding 	pr_info("a + hsw + hbp = %u\n", a + hsw + hbp);
1462459cc2c6SThierry Reding 
1463459cc2c6SThierry Reding 	if (a + hsw + hbp <= 11) {
1464459cc2c6SThierry Reding 		a = 1 + 11 - hsw - hbp;
1465459cc2c6SThierry Reding 		pr_info("a: %u\n", a);
1466459cc2c6SThierry Reding 	}
1467459cc2c6SThierry Reding 
1468459cc2c6SThierry Reding 	if (a > b)
1469459cc2c6SThierry Reding 		return -EINVAL;
1470459cc2c6SThierry Reding 
1471459cc2c6SThierry Reding 	if (hsw < 1)
1472459cc2c6SThierry Reding 		return -EINVAL;
1473459cc2c6SThierry Reding 
1474459cc2c6SThierry Reding 	if (mode->hdisplay < 16)
1475459cc2c6SThierry Reding 		return -EINVAL;
1476459cc2c6SThierry Reding 
1477459cc2c6SThierry Reding 	if (value) {
1478459cc2c6SThierry Reding 		if (b > a && a % 2)
1479459cc2c6SThierry Reding 			*value = a + 1;
1480459cc2c6SThierry Reding 		else
1481459cc2c6SThierry Reding 			*value = a;
1482459cc2c6SThierry Reding 	}
1483459cc2c6SThierry Reding 
1484459cc2c6SThierry Reding 	return 0;
1485459cc2c6SThierry Reding }
1486459cc2c6SThierry Reding #endif
1487459cc2c6SThierry Reding 
1488850bab44SThierry Reding static void tegra_sor_edp_enable(struct drm_encoder *encoder)
14896fad8f66SThierry Reding {
1490850bab44SThierry Reding 	struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
14916fad8f66SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
14926fad8f66SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
14936b6b6042SThierry Reding 	struct tegra_sor *sor = to_sor(output);
149434fa183bSThierry Reding 	struct tegra_sor_config config;
1495c31efa7aSThierry Reding 	struct tegra_sor_state *state;
149634fa183bSThierry Reding 	struct drm_dp_link link;
149701b9bea0SThierry Reding 	u8 rate, lanes;
14982bd1dd39SThierry Reding 	unsigned int i;
149986f5c52dSThierry Reding 	int err = 0;
150028fe2076SThierry Reding 	u32 value;
150186f5c52dSThierry Reding 
1502c31efa7aSThierry Reding 	state = to_sor_state(output->connector.state);
15036b6b6042SThierry Reding 
1504aaff8bd2SThierry Reding 	pm_runtime_get_sync(sor->dev);
15056b6b6042SThierry Reding 
15066fad8f66SThierry Reding 	if (output->panel)
15076fad8f66SThierry Reding 		drm_panel_prepare(output->panel);
15086fad8f66SThierry Reding 
15099542c237SThierry Reding 	err = drm_dp_aux_enable(sor->aux);
15106b6b6042SThierry Reding 	if (err < 0)
15116b6b6042SThierry Reding 		dev_err(sor->dev, "failed to enable DP: %d\n", err);
151234fa183bSThierry Reding 
15139542c237SThierry Reding 	err = drm_dp_link_probe(sor->aux, &link);
151434fa183bSThierry Reding 	if (err < 0) {
151501b9bea0SThierry Reding 		dev_err(sor->dev, "failed to probe eDP link: %d\n", err);
1516850bab44SThierry Reding 		return;
151734fa183bSThierry Reding 	}
15186b6b6042SThierry Reding 
151925bb2cecSThierry Reding 	/* switch to safe parent clock */
152025bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
15216b6b6042SThierry Reding 	if (err < 0)
15226b6b6042SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
15236b6b6042SThierry Reding 
152434fa183bSThierry Reding 	memset(&config, 0, sizeof(config));
1525c31efa7aSThierry Reding 	config.bits_per_pixel = state->bpc * 3;
152634fa183bSThierry Reding 
1527a198359eSThierry Reding 	err = tegra_sor_compute_config(sor, mode, &config, &link);
152834fa183bSThierry Reding 	if (err < 0)
1529a198359eSThierry Reding 		dev_err(sor->dev, "failed to compute configuration: %d\n", err);
153034fa183bSThierry Reding 
15316b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
15326b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
15336b6b6042SThierry Reding 	value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
15346b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
15356b6b6042SThierry Reding 
1536a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1537a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
1538a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
15396b6b6042SThierry Reding 	usleep_range(20, 100);
15406b6b6042SThierry Reding 
1541a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL3);
1542a9a9e4fdSThierry Reding 	value |= SOR_PLL3_PLL_VDD_MODE_3V3;
1543a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL3);
15446b6b6042SThierry Reding 
1545a9a9e4fdSThierry Reding 	value = SOR_PLL0_ICHPMP(0xf) | SOR_PLL0_VCOCAP_RST |
1546a9a9e4fdSThierry Reding 		SOR_PLL0_PLLREG_LEVEL_V45 | SOR_PLL0_RESISTOR_EXT;
1547a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL0);
15486b6b6042SThierry Reding 
1549a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1550a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD;
1551a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1552a9a9e4fdSThierry Reding 	value |= SOR_PLL2_LVDS_ENABLE;
1553a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
15546b6b6042SThierry Reding 
1555a9a9e4fdSThierry Reding 	value = SOR_PLL1_TERM_COMPOUT | SOR_PLL1_TMDS_TERM;
1556a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL1);
15576b6b6042SThierry Reding 
15586b6b6042SThierry Reding 	while (true) {
1559a9a9e4fdSThierry Reding 		value = tegra_sor_readl(sor, SOR_PLL2);
1560a9a9e4fdSThierry Reding 		if ((value & SOR_PLL2_SEQ_PLLCAPPD_ENFORCE) == 0)
15616b6b6042SThierry Reding 			break;
15626b6b6042SThierry Reding 
15636b6b6042SThierry Reding 		usleep_range(250, 1000);
15646b6b6042SThierry Reding 	}
15656b6b6042SThierry Reding 
1566a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1567a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
1568a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
1569a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
15706b6b6042SThierry Reding 
15716b6b6042SThierry Reding 	/*
15726b6b6042SThierry Reding 	 * power up
15736b6b6042SThierry Reding 	 */
15746b6b6042SThierry Reding 
15756b6b6042SThierry Reding 	/* set safe link bandwidth (1.62 Gbps) */
15766b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
15776b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
15786b6b6042SThierry Reding 	value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G1_62;
15796b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
15806b6b6042SThierry Reding 
15816b6b6042SThierry Reding 	/* step 1 */
1582a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1583a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE | SOR_PLL2_PORT_POWERDOWN |
1584a9a9e4fdSThierry Reding 		 SOR_PLL2_BANDGAP_POWERDOWN;
1585a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
15866b6b6042SThierry Reding 
1587a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL0);
1588a9a9e4fdSThierry Reding 	value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
1589a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL0);
15906b6b6042SThierry Reding 
1591a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
15926b6b6042SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
1593a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
15946b6b6042SThierry Reding 
15956b6b6042SThierry Reding 	/* step 2 */
15966b6b6042SThierry Reding 	err = tegra_io_rail_power_on(TEGRA_IO_RAIL_LVDS);
1597850bab44SThierry Reding 	if (err < 0)
15986b6b6042SThierry Reding 		dev_err(sor->dev, "failed to power on I/O rail: %d\n", err);
15996b6b6042SThierry Reding 
16006b6b6042SThierry Reding 	usleep_range(5, 100);
16016b6b6042SThierry Reding 
16026b6b6042SThierry Reding 	/* step 3 */
1603a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1604a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
1605a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
16066b6b6042SThierry Reding 
16076b6b6042SThierry Reding 	usleep_range(20, 100);
16086b6b6042SThierry Reding 
16096b6b6042SThierry Reding 	/* step 4 */
1610a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL0);
1611a9a9e4fdSThierry Reding 	value &= ~SOR_PLL0_VCOPD;
1612a9a9e4fdSThierry Reding 	value &= ~SOR_PLL0_PWR;
1613a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL0);
16146b6b6042SThierry Reding 
1615a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1616a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1617a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
16186b6b6042SThierry Reding 
16196b6b6042SThierry Reding 	usleep_range(200, 1000);
16206b6b6042SThierry Reding 
16216b6b6042SThierry Reding 	/* step 5 */
1622a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1623a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
1624a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
16256b6b6042SThierry Reding 
162630b49435SThierry Reding 	/* XXX not in TRM */
162730b49435SThierry Reding 	for (value = 0, i = 0; i < 5; i++)
162830b49435SThierry Reding 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) |
162930b49435SThierry Reding 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
163030b49435SThierry Reding 
163130b49435SThierry Reding 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
163230b49435SThierry Reding 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
163330b49435SThierry Reding 
163425bb2cecSThierry Reding 	/* switch to DP parent clock */
163525bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_dp);
16366b6b6042SThierry Reding 	if (err < 0)
163725bb2cecSThierry Reding 		dev_err(sor->dev, "failed to set parent clock: %d\n", err);
16386b6b6042SThierry Reding 
1639899451b7SThierry Reding 	/* power DP lanes */
1640a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
1641899451b7SThierry Reding 
1642899451b7SThierry Reding 	if (link.num_lanes <= 2)
1643899451b7SThierry Reding 		value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2);
1644899451b7SThierry Reding 	else
1645899451b7SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2;
1646899451b7SThierry Reding 
1647899451b7SThierry Reding 	if (link.num_lanes <= 1)
1648899451b7SThierry Reding 		value &= ~SOR_DP_PADCTL_PD_TXD_1;
1649899451b7SThierry Reding 	else
1650899451b7SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD_1;
1651899451b7SThierry Reding 
1652899451b7SThierry Reding 	if (link.num_lanes == 0)
1653899451b7SThierry Reding 		value &= ~SOR_DP_PADCTL_PD_TXD_0;
1654899451b7SThierry Reding 	else
1655899451b7SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD_0;
1656899451b7SThierry Reding 
1657a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
16586b6b6042SThierry Reding 
1659a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
16606b6b6042SThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
16610c90a184SThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(link.num_lanes);
1662a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
16636b6b6042SThierry Reding 
16646b6b6042SThierry Reding 	/* start lane sequencer */
16656b6b6042SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
16666b6b6042SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_UP;
16676b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
16686b6b6042SThierry Reding 
16696b6b6042SThierry Reding 	while (true) {
16706b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
16716b6b6042SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
16726b6b6042SThierry Reding 			break;
16736b6b6042SThierry Reding 
16746b6b6042SThierry Reding 		usleep_range(250, 1000);
16756b6b6042SThierry Reding 	}
16766b6b6042SThierry Reding 
1677a4263fedSThierry Reding 	/* set link bandwidth */
16786b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
16796b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
1680a4263fedSThierry Reding 	value |= drm_dp_link_rate_to_bw_code(link.rate) << 2;
16816b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
16826b6b6042SThierry Reding 
1683402f6bcdSThierry Reding 	tegra_sor_apply_config(sor, &config);
1684402f6bcdSThierry Reding 
1685402f6bcdSThierry Reding 	/* enable link */
1686a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
16876b6b6042SThierry Reding 	value |= SOR_DP_LINKCTL_ENABLE;
16886b6b6042SThierry Reding 	value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
1689a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
16906b6b6042SThierry Reding 
16916b6b6042SThierry Reding 	for (i = 0, value = 0; i < 4; i++) {
16926b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
16936b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_GALIOS |
16946b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_NONE;
16956b6b6042SThierry Reding 		value = (value << 8) | lane;
16966b6b6042SThierry Reding 	}
16976b6b6042SThierry Reding 
16986b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
16996b6b6042SThierry Reding 
17006b6b6042SThierry Reding 	/* enable pad calibration logic */
1701a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
17026b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
1703a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
17046b6b6042SThierry Reding 
17059542c237SThierry Reding 	err = drm_dp_link_probe(sor->aux, &link);
1706850bab44SThierry Reding 	if (err < 0)
170701b9bea0SThierry Reding 		dev_err(sor->dev, "failed to probe eDP link: %d\n", err);
17086b6b6042SThierry Reding 
17099542c237SThierry Reding 	err = drm_dp_link_power_up(sor->aux, &link);
1710850bab44SThierry Reding 	if (err < 0)
171101b9bea0SThierry Reding 		dev_err(sor->dev, "failed to power up eDP link: %d\n", err);
17126b6b6042SThierry Reding 
17139542c237SThierry Reding 	err = drm_dp_link_configure(sor->aux, &link);
1714850bab44SThierry Reding 	if (err < 0)
171501b9bea0SThierry Reding 		dev_err(sor->dev, "failed to configure eDP link: %d\n", err);
17166b6b6042SThierry Reding 
17176b6b6042SThierry Reding 	rate = drm_dp_link_rate_to_bw_code(link.rate);
17186b6b6042SThierry Reding 	lanes = link.num_lanes;
17196b6b6042SThierry Reding 
17206b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
17216b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
17226b6b6042SThierry Reding 	value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate);
17236b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
17246b6b6042SThierry Reding 
1725a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
17266b6b6042SThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
17276b6b6042SThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(lanes);
17286b6b6042SThierry Reding 
17296b6b6042SThierry Reding 	if (link.capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
17306b6b6042SThierry Reding 		value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
17316b6b6042SThierry Reding 
1732a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
17336b6b6042SThierry Reding 
17346b6b6042SThierry Reding 	/* disable training pattern generator */
17356b6b6042SThierry Reding 
17366b6b6042SThierry Reding 	for (i = 0; i < link.num_lanes; i++) {
17376b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
17386b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_GALIOS |
17396b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_NONE;
17406b6b6042SThierry Reding 		value = (value << 8) | lane;
17416b6b6042SThierry Reding 	}
17426b6b6042SThierry Reding 
17436b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
17446b6b6042SThierry Reding 
17456b6b6042SThierry Reding 	err = tegra_sor_dp_train_fast(sor, &link);
174601b9bea0SThierry Reding 	if (err < 0)
174701b9bea0SThierry Reding 		dev_err(sor->dev, "DP fast link training failed: %d\n", err);
17486b6b6042SThierry Reding 
17496b6b6042SThierry Reding 	dev_dbg(sor->dev, "fast link training succeeded\n");
17506b6b6042SThierry Reding 
17516b6b6042SThierry Reding 	err = tegra_sor_power_up(sor, 250);
1752850bab44SThierry Reding 	if (err < 0)
17536b6b6042SThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
17546b6b6042SThierry Reding 
17556b6b6042SThierry Reding 	/* CSTM (LVDS, link A/B, upper) */
1756143b1df2SStéphane Marchesin 	value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B |
17576b6b6042SThierry Reding 		SOR_CSTM_UPPER;
17586b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CSTM);
17596b6b6042SThierry Reding 
17602bd1dd39SThierry Reding 	/* use DP-A protocol */
17612bd1dd39SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
17622bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
17632bd1dd39SThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_DP_A;
17642bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
17652bd1dd39SThierry Reding 
1766c31efa7aSThierry Reding 	tegra_sor_mode_set(sor, mode, state);
17672bd1dd39SThierry Reding 
17686b6b6042SThierry Reding 	/* PWM setup */
17696b6b6042SThierry Reding 	err = tegra_sor_setup_pwm(sor, 250);
1770850bab44SThierry Reding 	if (err < 0)
17716b6b6042SThierry Reding 		dev_err(sor->dev, "failed to setup PWM: %d\n", err);
17726b6b6042SThierry Reding 
1773666cb873SThierry Reding 	tegra_sor_update(sor);
1774666cb873SThierry Reding 
17756b6b6042SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
17766b6b6042SThierry Reding 	value |= SOR_ENABLE;
17776b6b6042SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
17786b6b6042SThierry Reding 
1779666cb873SThierry Reding 	tegra_dc_commit(dc);
17806b6b6042SThierry Reding 
17816b6b6042SThierry Reding 	err = tegra_sor_attach(sor);
1782850bab44SThierry Reding 	if (err < 0)
17836b6b6042SThierry Reding 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
17846b6b6042SThierry Reding 
17856b6b6042SThierry Reding 	err = tegra_sor_wakeup(sor);
1786850bab44SThierry Reding 	if (err < 0)
17876b6b6042SThierry Reding 		dev_err(sor->dev, "failed to enable DC: %d\n", err);
17886b6b6042SThierry Reding 
17896fad8f66SThierry Reding 	if (output->panel)
17906fad8f66SThierry Reding 		drm_panel_enable(output->panel);
17916b6b6042SThierry Reding }
17926b6b6042SThierry Reding 
179382f1511cSThierry Reding static int
179482f1511cSThierry Reding tegra_sor_encoder_atomic_check(struct drm_encoder *encoder,
179582f1511cSThierry Reding 			       struct drm_crtc_state *crtc_state,
179682f1511cSThierry Reding 			       struct drm_connector_state *conn_state)
179782f1511cSThierry Reding {
179882f1511cSThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1799c31efa7aSThierry Reding 	struct tegra_sor_state *state = to_sor_state(conn_state);
180082f1511cSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
180182f1511cSThierry Reding 	unsigned long pclk = crtc_state->mode.clock * 1000;
180282f1511cSThierry Reding 	struct tegra_sor *sor = to_sor(output);
1803c31efa7aSThierry Reding 	struct drm_display_info *info;
180482f1511cSThierry Reding 	int err;
180582f1511cSThierry Reding 
1806c31efa7aSThierry Reding 	info = &output->connector.display_info;
1807c31efa7aSThierry Reding 
180882f1511cSThierry Reding 	err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent,
180982f1511cSThierry Reding 					 pclk, 0);
181082f1511cSThierry Reding 	if (err < 0) {
181182f1511cSThierry Reding 		dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
181282f1511cSThierry Reding 		return err;
181382f1511cSThierry Reding 	}
181482f1511cSThierry Reding 
1815c31efa7aSThierry Reding 	switch (info->bpc) {
1816c31efa7aSThierry Reding 	case 8:
1817c31efa7aSThierry Reding 	case 6:
1818c31efa7aSThierry Reding 		state->bpc = info->bpc;
1819c31efa7aSThierry Reding 		break;
1820c31efa7aSThierry Reding 
1821c31efa7aSThierry Reding 	default:
1822c31efa7aSThierry Reding 		DRM_DEBUG_KMS("%u bits-per-color not supported\n", info->bpc);
1823c31efa7aSThierry Reding 		state->bpc = 8;
1824c31efa7aSThierry Reding 		break;
1825c31efa7aSThierry Reding 	}
1826c31efa7aSThierry Reding 
182782f1511cSThierry Reding 	return 0;
182882f1511cSThierry Reding }
182982f1511cSThierry Reding 
1830459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_edp_helpers = {
1831850bab44SThierry Reding 	.disable = tegra_sor_edp_disable,
1832850bab44SThierry Reding 	.enable = tegra_sor_edp_enable,
183382f1511cSThierry Reding 	.atomic_check = tegra_sor_encoder_atomic_check,
18346b6b6042SThierry Reding };
18356b6b6042SThierry Reding 
1836459cc2c6SThierry Reding static inline u32 tegra_sor_hdmi_subpack(const u8 *ptr, size_t size)
1837459cc2c6SThierry Reding {
1838459cc2c6SThierry Reding 	u32 value = 0;
1839459cc2c6SThierry Reding 	size_t i;
1840459cc2c6SThierry Reding 
1841459cc2c6SThierry Reding 	for (i = size; i > 0; i--)
1842459cc2c6SThierry Reding 		value = (value << 8) | ptr[i - 1];
1843459cc2c6SThierry Reding 
1844459cc2c6SThierry Reding 	return value;
1845459cc2c6SThierry Reding }
1846459cc2c6SThierry Reding 
1847459cc2c6SThierry Reding static void tegra_sor_hdmi_write_infopack(struct tegra_sor *sor,
1848459cc2c6SThierry Reding 					  const void *data, size_t size)
1849459cc2c6SThierry Reding {
1850459cc2c6SThierry Reding 	const u8 *ptr = data;
1851459cc2c6SThierry Reding 	unsigned long offset;
1852459cc2c6SThierry Reding 	size_t i, j;
1853459cc2c6SThierry Reding 	u32 value;
1854459cc2c6SThierry Reding 
1855459cc2c6SThierry Reding 	switch (ptr[0]) {
1856459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_AVI:
1857459cc2c6SThierry Reding 		offset = SOR_HDMI_AVI_INFOFRAME_HEADER;
1858459cc2c6SThierry Reding 		break;
1859459cc2c6SThierry Reding 
1860459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_AUDIO:
1861459cc2c6SThierry Reding 		offset = SOR_HDMI_AUDIO_INFOFRAME_HEADER;
1862459cc2c6SThierry Reding 		break;
1863459cc2c6SThierry Reding 
1864459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_VENDOR:
1865459cc2c6SThierry Reding 		offset = SOR_HDMI_VSI_INFOFRAME_HEADER;
1866459cc2c6SThierry Reding 		break;
1867459cc2c6SThierry Reding 
1868459cc2c6SThierry Reding 	default:
1869459cc2c6SThierry Reding 		dev_err(sor->dev, "unsupported infoframe type: %02x\n",
1870459cc2c6SThierry Reding 			ptr[0]);
1871459cc2c6SThierry Reding 		return;
1872459cc2c6SThierry Reding 	}
1873459cc2c6SThierry Reding 
1874459cc2c6SThierry Reding 	value = INFOFRAME_HEADER_TYPE(ptr[0]) |
1875459cc2c6SThierry Reding 		INFOFRAME_HEADER_VERSION(ptr[1]) |
1876459cc2c6SThierry Reding 		INFOFRAME_HEADER_LEN(ptr[2]);
1877459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, offset);
1878459cc2c6SThierry Reding 	offset++;
1879459cc2c6SThierry Reding 
1880459cc2c6SThierry Reding 	/*
1881459cc2c6SThierry Reding 	 * Each subpack contains 7 bytes, divided into:
1882459cc2c6SThierry Reding 	 * - subpack_low: bytes 0 - 3
1883459cc2c6SThierry Reding 	 * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
1884459cc2c6SThierry Reding 	 */
1885459cc2c6SThierry Reding 	for (i = 3, j = 0; i < size; i += 7, j += 8) {
1886459cc2c6SThierry Reding 		size_t rem = size - i, num = min_t(size_t, rem, 4);
1887459cc2c6SThierry Reding 
1888459cc2c6SThierry Reding 		value = tegra_sor_hdmi_subpack(&ptr[i], num);
1889459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, offset++);
1890459cc2c6SThierry Reding 
1891459cc2c6SThierry Reding 		num = min_t(size_t, rem - num, 3);
1892459cc2c6SThierry Reding 
1893459cc2c6SThierry Reding 		value = tegra_sor_hdmi_subpack(&ptr[i + 4], num);
1894459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, offset++);
1895459cc2c6SThierry Reding 	}
1896459cc2c6SThierry Reding }
1897459cc2c6SThierry Reding 
1898459cc2c6SThierry Reding static int
1899459cc2c6SThierry Reding tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor *sor,
1900459cc2c6SThierry Reding 				   const struct drm_display_mode *mode)
1901459cc2c6SThierry Reding {
1902459cc2c6SThierry Reding 	u8 buffer[HDMI_INFOFRAME_SIZE(AVI)];
1903459cc2c6SThierry Reding 	struct hdmi_avi_infoframe frame;
1904459cc2c6SThierry Reding 	u32 value;
1905459cc2c6SThierry Reding 	int err;
1906459cc2c6SThierry Reding 
1907459cc2c6SThierry Reding 	/* disable AVI infoframe */
1908459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
1909459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_SINGLE;
1910459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_OTHER;
1911459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_ENABLE;
1912459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
1913459cc2c6SThierry Reding 
19140c1f528cSShashank Sharma 	err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false);
1915459cc2c6SThierry Reding 	if (err < 0) {
1916459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
1917459cc2c6SThierry Reding 		return err;
1918459cc2c6SThierry Reding 	}
1919459cc2c6SThierry Reding 
1920459cc2c6SThierry Reding 	err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
1921459cc2c6SThierry Reding 	if (err < 0) {
1922459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to pack AVI infoframe: %d\n", err);
1923459cc2c6SThierry Reding 		return err;
1924459cc2c6SThierry Reding 	}
1925459cc2c6SThierry Reding 
1926459cc2c6SThierry Reding 	tegra_sor_hdmi_write_infopack(sor, buffer, err);
1927459cc2c6SThierry Reding 
1928459cc2c6SThierry Reding 	/* enable AVI infoframe */
1929459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
1930459cc2c6SThierry Reding 	value |= INFOFRAME_CTRL_CHECKSUM_ENABLE;
1931459cc2c6SThierry Reding 	value |= INFOFRAME_CTRL_ENABLE;
1932459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
1933459cc2c6SThierry Reding 
1934459cc2c6SThierry Reding 	return 0;
1935459cc2c6SThierry Reding }
1936459cc2c6SThierry Reding 
1937459cc2c6SThierry Reding static void tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor *sor)
1938459cc2c6SThierry Reding {
1939459cc2c6SThierry Reding 	u32 value;
1940459cc2c6SThierry Reding 
1941459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
1942459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_ENABLE;
1943459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
1944459cc2c6SThierry Reding }
1945459cc2c6SThierry Reding 
1946459cc2c6SThierry Reding static struct tegra_sor_hdmi_settings *
1947459cc2c6SThierry Reding tegra_sor_hdmi_find_settings(struct tegra_sor *sor, unsigned long frequency)
1948459cc2c6SThierry Reding {
1949459cc2c6SThierry Reding 	unsigned int i;
1950459cc2c6SThierry Reding 
1951459cc2c6SThierry Reding 	for (i = 0; i < sor->num_settings; i++)
1952459cc2c6SThierry Reding 		if (frequency <= sor->settings[i].frequency)
1953459cc2c6SThierry Reding 			return &sor->settings[i];
1954459cc2c6SThierry Reding 
1955459cc2c6SThierry Reding 	return NULL;
1956459cc2c6SThierry Reding }
1957459cc2c6SThierry Reding 
1958459cc2c6SThierry Reding static void tegra_sor_hdmi_disable(struct drm_encoder *encoder)
1959459cc2c6SThierry Reding {
1960459cc2c6SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1961459cc2c6SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
1962459cc2c6SThierry Reding 	struct tegra_sor *sor = to_sor(output);
1963459cc2c6SThierry Reding 	u32 value;
1964459cc2c6SThierry Reding 	int err;
1965459cc2c6SThierry Reding 
1966459cc2c6SThierry Reding 	err = tegra_sor_detach(sor);
1967459cc2c6SThierry Reding 	if (err < 0)
1968459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
1969459cc2c6SThierry Reding 
1970459cc2c6SThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE1);
1971459cc2c6SThierry Reding 	tegra_sor_update(sor);
1972459cc2c6SThierry Reding 
1973459cc2c6SThierry Reding 	/* disable display to SOR clock */
1974459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1975459cc2c6SThierry Reding 	value &= ~SOR1_TIMING_CYA;
1976459cc2c6SThierry Reding 	value &= ~SOR1_ENABLE;
1977459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
1978459cc2c6SThierry Reding 
1979459cc2c6SThierry Reding 	tegra_dc_commit(dc);
1980459cc2c6SThierry Reding 
1981459cc2c6SThierry Reding 	err = tegra_sor_power_down(sor);
1982459cc2c6SThierry Reding 	if (err < 0)
1983459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
1984459cc2c6SThierry Reding 
1985459cc2c6SThierry Reding 	err = tegra_io_rail_power_off(TEGRA_IO_RAIL_HDMI);
1986459cc2c6SThierry Reding 	if (err < 0)
1987459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power off HDMI rail: %d\n", err);
1988459cc2c6SThierry Reding 
1989aaff8bd2SThierry Reding 	pm_runtime_put(sor->dev);
1990459cc2c6SThierry Reding }
1991459cc2c6SThierry Reding 
1992459cc2c6SThierry Reding static void tegra_sor_hdmi_enable(struct drm_encoder *encoder)
1993459cc2c6SThierry Reding {
1994459cc2c6SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1995459cc2c6SThierry Reding 	unsigned int h_ref_to_sync = 1, pulse_start, max_ac;
1996459cc2c6SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
1997459cc2c6SThierry Reding 	struct tegra_sor_hdmi_settings *settings;
1998459cc2c6SThierry Reding 	struct tegra_sor *sor = to_sor(output);
1999c31efa7aSThierry Reding 	struct tegra_sor_state *state;
2000459cc2c6SThierry Reding 	struct drm_display_mode *mode;
200130b49435SThierry Reding 	unsigned int div, i;
2002459cc2c6SThierry Reding 	u32 value;
2003459cc2c6SThierry Reding 	int err;
2004459cc2c6SThierry Reding 
2005c31efa7aSThierry Reding 	state = to_sor_state(output->connector.state);
2006459cc2c6SThierry Reding 	mode = &encoder->crtc->state->adjusted_mode;
2007459cc2c6SThierry Reding 
2008aaff8bd2SThierry Reding 	pm_runtime_get_sync(sor->dev);
2009459cc2c6SThierry Reding 
201025bb2cecSThierry Reding 	/* switch to safe parent clock */
201125bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
2012e1335e2fSThierry Reding 	if (err < 0) {
2013459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
2014e1335e2fSThierry Reding 		return;
2015e1335e2fSThierry Reding 	}
2016459cc2c6SThierry Reding 
2017459cc2c6SThierry Reding 	div = clk_get_rate(sor->clk) / 1000000 * 4;
2018459cc2c6SThierry Reding 
2019459cc2c6SThierry Reding 	err = tegra_io_rail_power_on(TEGRA_IO_RAIL_HDMI);
2020459cc2c6SThierry Reding 	if (err < 0)
2021459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power on HDMI rail: %d\n", err);
2022459cc2c6SThierry Reding 
2023459cc2c6SThierry Reding 	usleep_range(20, 100);
2024459cc2c6SThierry Reding 
2025459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
2026459cc2c6SThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
2027459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
2028459cc2c6SThierry Reding 
2029459cc2c6SThierry Reding 	usleep_range(20, 100);
2030459cc2c6SThierry Reding 
2031459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL3);
2032459cc2c6SThierry Reding 	value &= ~SOR_PLL3_PLL_VDD_MODE_3V3;
2033459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL3);
2034459cc2c6SThierry Reding 
2035459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL0);
2036459cc2c6SThierry Reding 	value &= ~SOR_PLL0_VCOPD;
2037459cc2c6SThierry Reding 	value &= ~SOR_PLL0_PWR;
2038459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL0);
2039459cc2c6SThierry Reding 
2040459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
2041459cc2c6SThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
2042459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
2043459cc2c6SThierry Reding 
2044459cc2c6SThierry Reding 	usleep_range(200, 400);
2045459cc2c6SThierry Reding 
2046459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
2047459cc2c6SThierry Reding 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
2048459cc2c6SThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
2049459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
2050459cc2c6SThierry Reding 
2051459cc2c6SThierry Reding 	usleep_range(20, 100);
2052459cc2c6SThierry Reding 
2053459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
2054459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
2055459cc2c6SThierry Reding 		 SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2;
2056459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
2057459cc2c6SThierry Reding 
2058459cc2c6SThierry Reding 	while (true) {
2059459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2060459cc2c6SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_STATE_BUSY) == 0)
2061459cc2c6SThierry Reding 			break;
2062459cc2c6SThierry Reding 
2063459cc2c6SThierry Reding 		usleep_range(250, 1000);
2064459cc2c6SThierry Reding 	}
2065459cc2c6SThierry Reding 
2066459cc2c6SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
2067459cc2c6SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_UP | SOR_LANE_SEQ_CTL_DELAY(5);
2068459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
2069459cc2c6SThierry Reding 
2070459cc2c6SThierry Reding 	while (true) {
2071459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2072459cc2c6SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
2073459cc2c6SThierry Reding 			break;
2074459cc2c6SThierry Reding 
2075459cc2c6SThierry Reding 		usleep_range(250, 1000);
2076459cc2c6SThierry Reding 	}
2077459cc2c6SThierry Reding 
2078459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
2079459cc2c6SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
2080459cc2c6SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
2081459cc2c6SThierry Reding 
2082459cc2c6SThierry Reding 	if (mode->clock < 340000)
2083459cc2c6SThierry Reding 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70;
2084459cc2c6SThierry Reding 	else
2085459cc2c6SThierry Reding 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40;
2086459cc2c6SThierry Reding 
2087459cc2c6SThierry Reding 	value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
2088459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
2089459cc2c6SThierry Reding 
2090459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
2091459cc2c6SThierry Reding 	value |= SOR_DP_SPARE_DISP_VIDEO_PREAMBLE;
2092459cc2c6SThierry Reding 	value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
2093459cc2c6SThierry Reding 	value |= SOR_DP_SPARE_SEQ_ENABLE;
2094459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
2095459cc2c6SThierry Reding 
2096459cc2c6SThierry Reding 	value = SOR_SEQ_CTL_PU_PC(0) | SOR_SEQ_CTL_PU_PC_ALT(0) |
2097459cc2c6SThierry Reding 		SOR_SEQ_CTL_PD_PC(8) | SOR_SEQ_CTL_PD_PC_ALT(8);
2098459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_CTL);
2099459cc2c6SThierry Reding 
2100459cc2c6SThierry Reding 	value = SOR_SEQ_INST_DRIVE_PWM_OUT_LO | SOR_SEQ_INST_HALT |
2101459cc2c6SThierry Reding 		SOR_SEQ_INST_WAIT_VSYNC | SOR_SEQ_INST_WAIT(1);
2102459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_INST(0));
2103459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_INST(8));
2104459cc2c6SThierry Reding 
2105459cc2c6SThierry Reding 	/* program the reference clock */
2106459cc2c6SThierry Reding 	value = SOR_REFCLK_DIV_INT(div) | SOR_REFCLK_DIV_FRAC(div);
2107459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_REFCLK);
2108459cc2c6SThierry Reding 
210930b49435SThierry Reding 	/* XXX not in TRM */
211030b49435SThierry Reding 	for (value = 0, i = 0; i < 5; i++)
211130b49435SThierry Reding 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) |
211230b49435SThierry Reding 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
2113459cc2c6SThierry Reding 
2114459cc2c6SThierry Reding 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
211530b49435SThierry Reding 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
2116459cc2c6SThierry Reding 
211725bb2cecSThierry Reding 	/* switch to parent clock */
2118e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk, sor->clk_parent);
2119e1335e2fSThierry Reding 	if (err < 0) {
2120459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to set parent clock: %d\n", err);
2121e1335e2fSThierry Reding 		return;
2122e1335e2fSThierry Reding 	}
2123e1335e2fSThierry Reding 
2124e1335e2fSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_pad);
2125e1335e2fSThierry Reding 	if (err < 0) {
2126e1335e2fSThierry Reding 		dev_err(sor->dev, "failed to set pad clock: %d\n", err);
2127e1335e2fSThierry Reding 		return;
2128e1335e2fSThierry Reding 	}
2129459cc2c6SThierry Reding 
2130459cc2c6SThierry Reding 	value = SOR_INPUT_CONTROL_HDMI_SRC_SELECT(dc->pipe);
2131459cc2c6SThierry Reding 
2132459cc2c6SThierry Reding 	/* XXX is this the proper check? */
2133459cc2c6SThierry Reding 	if (mode->clock < 75000)
2134459cc2c6SThierry Reding 		value |= SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED;
2135459cc2c6SThierry Reding 
2136459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_INPUT_CONTROL);
2137459cc2c6SThierry Reding 
2138459cc2c6SThierry Reding 	max_ac = ((mode->htotal - mode->hdisplay) - SOR_REKEY - 18) / 32;
2139459cc2c6SThierry Reding 
2140459cc2c6SThierry Reding 	value = SOR_HDMI_CTRL_ENABLE | SOR_HDMI_CTRL_MAX_AC_PACKET(max_ac) |
2141459cc2c6SThierry Reding 		SOR_HDMI_CTRL_AUDIO_LAYOUT | SOR_HDMI_CTRL_REKEY(SOR_REKEY);
2142459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_CTRL);
2143459cc2c6SThierry Reding 
2144459cc2c6SThierry Reding 	/* H_PULSE2 setup */
2145459cc2c6SThierry Reding 	pulse_start = h_ref_to_sync + (mode->hsync_end - mode->hsync_start) +
2146459cc2c6SThierry Reding 		      (mode->htotal - mode->hsync_end) - 10;
2147459cc2c6SThierry Reding 
2148459cc2c6SThierry Reding 	value = PULSE_LAST_END_A | PULSE_QUAL_VACTIVE |
2149459cc2c6SThierry Reding 		PULSE_POLARITY_HIGH | PULSE_MODE_NORMAL;
2150459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
2151459cc2c6SThierry Reding 
2152459cc2c6SThierry Reding 	value = PULSE_END(pulse_start + 8) | PULSE_START(pulse_start);
2153459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
2154459cc2c6SThierry Reding 
2155459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_SIGNAL_OPTIONS0);
2156459cc2c6SThierry Reding 	value |= H_PULSE2_ENABLE;
2157459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_SIGNAL_OPTIONS0);
2158459cc2c6SThierry Reding 
2159459cc2c6SThierry Reding 	/* infoframe setup */
2160459cc2c6SThierry Reding 	err = tegra_sor_hdmi_setup_avi_infoframe(sor, mode);
2161459cc2c6SThierry Reding 	if (err < 0)
2162459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
2163459cc2c6SThierry Reding 
2164459cc2c6SThierry Reding 	/* XXX HDMI audio support not implemented yet */
2165459cc2c6SThierry Reding 	tegra_sor_hdmi_disable_audio_infoframe(sor);
2166459cc2c6SThierry Reding 
2167459cc2c6SThierry Reding 	/* use single TMDS protocol */
2168459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
2169459cc2c6SThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
2170459cc2c6SThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A;
2171459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
2172459cc2c6SThierry Reding 
2173459cc2c6SThierry Reding 	/* power up pad calibration */
2174459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
2175459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
2176459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
2177459cc2c6SThierry Reding 
2178459cc2c6SThierry Reding 	/* production settings */
2179459cc2c6SThierry Reding 	settings = tegra_sor_hdmi_find_settings(sor, mode->clock * 1000);
2180db8b42fbSDan Carpenter 	if (!settings) {
2181db8b42fbSDan Carpenter 		dev_err(sor->dev, "no settings for pixel clock %d Hz\n",
2182db8b42fbSDan Carpenter 			mode->clock * 1000);
2183459cc2c6SThierry Reding 		return;
2184459cc2c6SThierry Reding 	}
2185459cc2c6SThierry Reding 
2186459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL0);
2187459cc2c6SThierry Reding 	value &= ~SOR_PLL0_ICHPMP_MASK;
2188459cc2c6SThierry Reding 	value &= ~SOR_PLL0_VCOCAP_MASK;
2189459cc2c6SThierry Reding 	value |= SOR_PLL0_ICHPMP(settings->ichpmp);
2190459cc2c6SThierry Reding 	value |= SOR_PLL0_VCOCAP(settings->vcocap);
2191459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL0);
2192459cc2c6SThierry Reding 
2193459cc2c6SThierry Reding 	tegra_sor_dp_term_calibrate(sor);
2194459cc2c6SThierry Reding 
2195459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL1);
2196459cc2c6SThierry Reding 	value &= ~SOR_PLL1_LOADADJ_MASK;
2197459cc2c6SThierry Reding 	value |= SOR_PLL1_LOADADJ(settings->loadadj);
2198459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL1);
2199459cc2c6SThierry Reding 
2200459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL3);
2201459cc2c6SThierry Reding 	value &= ~SOR_PLL3_BG_VREF_LEVEL_MASK;
2202459cc2c6SThierry Reding 	value |= SOR_PLL3_BG_VREF_LEVEL(settings->bg_vref);
2203459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL3);
2204459cc2c6SThierry Reding 
2205459cc2c6SThierry Reding 	value = settings->drive_current[0] << 24 |
2206459cc2c6SThierry Reding 		settings->drive_current[1] << 16 |
2207459cc2c6SThierry Reding 		settings->drive_current[2] <<  8 |
2208459cc2c6SThierry Reding 		settings->drive_current[3] <<  0;
2209459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
2210459cc2c6SThierry Reding 
2211459cc2c6SThierry Reding 	value = settings->preemphasis[0] << 24 |
2212459cc2c6SThierry Reding 		settings->preemphasis[1] << 16 |
2213459cc2c6SThierry Reding 		settings->preemphasis[2] <<  8 |
2214459cc2c6SThierry Reding 		settings->preemphasis[3] <<  0;
2215459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
2216459cc2c6SThierry Reding 
2217459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
2218459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
2219459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
2220459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU(settings->tx_pu);
2221459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
2222459cc2c6SThierry Reding 
2223459cc2c6SThierry Reding 	/* power down pad calibration */
2224459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
2225459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
2226459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
2227459cc2c6SThierry Reding 
2228459cc2c6SThierry Reding 	/* miscellaneous display controller settings */
2229459cc2c6SThierry Reding 	value = VSYNC_H_POSITION(1);
2230459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_TIMING_OPTIONS);
2231459cc2c6SThierry Reding 
2232459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_COLOR_CONTROL);
2233459cc2c6SThierry Reding 	value &= ~DITHER_CONTROL_MASK;
2234459cc2c6SThierry Reding 	value &= ~BASE_COLOR_SIZE_MASK;
2235459cc2c6SThierry Reding 
2236c31efa7aSThierry Reding 	switch (state->bpc) {
2237459cc2c6SThierry Reding 	case 6:
2238459cc2c6SThierry Reding 		value |= BASE_COLOR_SIZE_666;
2239459cc2c6SThierry Reding 		break;
2240459cc2c6SThierry Reding 
2241459cc2c6SThierry Reding 	case 8:
2242459cc2c6SThierry Reding 		value |= BASE_COLOR_SIZE_888;
2243459cc2c6SThierry Reding 		break;
2244459cc2c6SThierry Reding 
2245459cc2c6SThierry Reding 	default:
2246c31efa7aSThierry Reding 		WARN(1, "%u bits-per-color not supported\n", state->bpc);
2247c31efa7aSThierry Reding 		value |= BASE_COLOR_SIZE_888;
2248459cc2c6SThierry Reding 		break;
2249459cc2c6SThierry Reding 	}
2250459cc2c6SThierry Reding 
2251459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_COLOR_CONTROL);
2252459cc2c6SThierry Reding 
2253459cc2c6SThierry Reding 	err = tegra_sor_power_up(sor, 250);
2254459cc2c6SThierry Reding 	if (err < 0)
2255459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
2256459cc2c6SThierry Reding 
22572bd1dd39SThierry Reding 	/* configure dynamic range of output */
2258459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HEAD_STATE0(dc->pipe));
2259459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_RANGECOMPRESS_MASK;
2260459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_DYNRANGE_MASK;
2261459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HEAD_STATE0(dc->pipe));
2262459cc2c6SThierry Reding 
22632bd1dd39SThierry Reding 	/* configure colorspace */
2264459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HEAD_STATE0(dc->pipe));
2265459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_COLORSPACE_MASK;
2266459cc2c6SThierry Reding 	value |= SOR_HEAD_STATE_COLORSPACE_RGB;
2267459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HEAD_STATE0(dc->pipe));
2268459cc2c6SThierry Reding 
2269c31efa7aSThierry Reding 	tegra_sor_mode_set(sor, mode, state);
2270459cc2c6SThierry Reding 
2271459cc2c6SThierry Reding 	tegra_sor_update(sor);
2272459cc2c6SThierry Reding 
2273459cc2c6SThierry Reding 	err = tegra_sor_attach(sor);
2274459cc2c6SThierry Reding 	if (err < 0)
2275459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
2276459cc2c6SThierry Reding 
2277459cc2c6SThierry Reding 	/* enable display to SOR clock and generate HDMI preamble */
2278459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2279459cc2c6SThierry Reding 	value |= SOR1_ENABLE | SOR1_TIMING_CYA;
2280459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2281459cc2c6SThierry Reding 
2282459cc2c6SThierry Reding 	tegra_dc_commit(dc);
2283459cc2c6SThierry Reding 
2284459cc2c6SThierry Reding 	err = tegra_sor_wakeup(sor);
2285459cc2c6SThierry Reding 	if (err < 0)
2286459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to wakeup SOR: %d\n", err);
2287459cc2c6SThierry Reding }
2288459cc2c6SThierry Reding 
2289459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_hdmi_helpers = {
2290459cc2c6SThierry Reding 	.disable = tegra_sor_hdmi_disable,
2291459cc2c6SThierry Reding 	.enable = tegra_sor_hdmi_enable,
2292459cc2c6SThierry Reding 	.atomic_check = tegra_sor_encoder_atomic_check,
2293459cc2c6SThierry Reding };
2294459cc2c6SThierry Reding 
22956b6b6042SThierry Reding static int tegra_sor_init(struct host1x_client *client)
22966b6b6042SThierry Reding {
22979910f5c4SThierry Reding 	struct drm_device *drm = dev_get_drvdata(client->parent);
2298459cc2c6SThierry Reding 	const struct drm_encoder_helper_funcs *helpers = NULL;
22996b6b6042SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
2300459cc2c6SThierry Reding 	int connector = DRM_MODE_CONNECTOR_Unknown;
2301459cc2c6SThierry Reding 	int encoder = DRM_MODE_ENCODER_NONE;
23026b6b6042SThierry Reding 	int err;
23036b6b6042SThierry Reding 
23049542c237SThierry Reding 	if (!sor->aux) {
2305459cc2c6SThierry Reding 		if (sor->soc->supports_hdmi) {
2306459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_HDMIA;
2307459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
2308459cc2c6SThierry Reding 			helpers = &tegra_sor_hdmi_helpers;
2309459cc2c6SThierry Reding 		} else if (sor->soc->supports_lvds) {
2310459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_LVDS;
2311459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_LVDS;
2312459cc2c6SThierry Reding 		}
2313459cc2c6SThierry Reding 	} else {
2314459cc2c6SThierry Reding 		if (sor->soc->supports_edp) {
2315459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_eDP;
2316459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
2317459cc2c6SThierry Reding 			helpers = &tegra_sor_edp_helpers;
2318459cc2c6SThierry Reding 		} else if (sor->soc->supports_dp) {
2319459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_DisplayPort;
2320459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
2321459cc2c6SThierry Reding 		}
2322459cc2c6SThierry Reding 	}
23236b6b6042SThierry Reding 
23246b6b6042SThierry Reding 	sor->output.dev = sor->dev;
23256b6b6042SThierry Reding 
23266fad8f66SThierry Reding 	drm_connector_init(drm, &sor->output.connector,
23276fad8f66SThierry Reding 			   &tegra_sor_connector_funcs,
2328459cc2c6SThierry Reding 			   connector);
23296fad8f66SThierry Reding 	drm_connector_helper_add(&sor->output.connector,
23306fad8f66SThierry Reding 				 &tegra_sor_connector_helper_funcs);
23316fad8f66SThierry Reding 	sor->output.connector.dpms = DRM_MODE_DPMS_OFF;
23326fad8f66SThierry Reding 
23336fad8f66SThierry Reding 	drm_encoder_init(drm, &sor->output.encoder, &tegra_sor_encoder_funcs,
233413a3d91fSVille Syrjälä 			 encoder, NULL);
2335459cc2c6SThierry Reding 	drm_encoder_helper_add(&sor->output.encoder, helpers);
23366fad8f66SThierry Reding 
23376fad8f66SThierry Reding 	drm_mode_connector_attach_encoder(&sor->output.connector,
23386fad8f66SThierry Reding 					  &sor->output.encoder);
23396fad8f66SThierry Reding 	drm_connector_register(&sor->output.connector);
23406fad8f66SThierry Reding 
2341ea130b24SThierry Reding 	err = tegra_output_init(drm, &sor->output);
2342ea130b24SThierry Reding 	if (err < 0) {
2343ea130b24SThierry Reding 		dev_err(client->dev, "failed to initialize output: %d\n", err);
2344ea130b24SThierry Reding 		return err;
2345ea130b24SThierry Reding 	}
23466fad8f66SThierry Reding 
2347ea130b24SThierry Reding 	sor->output.encoder.possible_crtcs = 0x3;
23486b6b6042SThierry Reding 
2349a82752e1SThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
23501b0c7b48SThierry Reding 		err = tegra_sor_debugfs_init(sor, drm->primary);
2351a82752e1SThierry Reding 		if (err < 0)
2352a82752e1SThierry Reding 			dev_err(sor->dev, "debugfs setup failed: %d\n", err);
2353a82752e1SThierry Reding 	}
2354a82752e1SThierry Reding 
23559542c237SThierry Reding 	if (sor->aux) {
23569542c237SThierry Reding 		err = drm_dp_aux_attach(sor->aux, &sor->output);
23576b6b6042SThierry Reding 		if (err < 0) {
23586b6b6042SThierry Reding 			dev_err(sor->dev, "failed to attach DP: %d\n", err);
23596b6b6042SThierry Reding 			return err;
23606b6b6042SThierry Reding 		}
23616b6b6042SThierry Reding 	}
23626b6b6042SThierry Reding 
2363535a65dbSTomeu Vizoso 	/*
2364535a65dbSTomeu Vizoso 	 * XXX: Remove this reset once proper hand-over from firmware to
2365535a65dbSTomeu Vizoso 	 * kernel is possible.
2366535a65dbSTomeu Vizoso 	 */
2367f8c79120SJon Hunter 	if (sor->rst) {
2368535a65dbSTomeu Vizoso 		err = reset_control_assert(sor->rst);
2369535a65dbSTomeu Vizoso 		if (err < 0) {
2370f8c79120SJon Hunter 			dev_err(sor->dev, "failed to assert SOR reset: %d\n",
2371f8c79120SJon Hunter 				err);
2372535a65dbSTomeu Vizoso 			return err;
2373535a65dbSTomeu Vizoso 		}
2374f8c79120SJon Hunter 	}
2375535a65dbSTomeu Vizoso 
23766fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk);
23776fad8f66SThierry Reding 	if (err < 0) {
23786fad8f66SThierry Reding 		dev_err(sor->dev, "failed to enable clock: %d\n", err);
23796fad8f66SThierry Reding 		return err;
23806fad8f66SThierry Reding 	}
23816fad8f66SThierry Reding 
2382535a65dbSTomeu Vizoso 	usleep_range(1000, 3000);
2383535a65dbSTomeu Vizoso 
2384f8c79120SJon Hunter 	if (sor->rst) {
2385535a65dbSTomeu Vizoso 		err = reset_control_deassert(sor->rst);
2386535a65dbSTomeu Vizoso 		if (err < 0) {
2387f8c79120SJon Hunter 			dev_err(sor->dev, "failed to deassert SOR reset: %d\n",
2388f8c79120SJon Hunter 				err);
2389535a65dbSTomeu Vizoso 			return err;
2390535a65dbSTomeu Vizoso 		}
2391f8c79120SJon Hunter 	}
2392535a65dbSTomeu Vizoso 
23936fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk_safe);
23946fad8f66SThierry Reding 	if (err < 0)
23956fad8f66SThierry Reding 		return err;
23966fad8f66SThierry Reding 
23976fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk_dp);
23986fad8f66SThierry Reding 	if (err < 0)
23996fad8f66SThierry Reding 		return err;
24006fad8f66SThierry Reding 
24016b6b6042SThierry Reding 	return 0;
24026b6b6042SThierry Reding }
24036b6b6042SThierry Reding 
24046b6b6042SThierry Reding static int tegra_sor_exit(struct host1x_client *client)
24056b6b6042SThierry Reding {
24066b6b6042SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
24076b6b6042SThierry Reding 	int err;
24086b6b6042SThierry Reding 
2409328ec69eSThierry Reding 	tegra_output_exit(&sor->output);
2410328ec69eSThierry Reding 
24119542c237SThierry Reding 	if (sor->aux) {
24129542c237SThierry Reding 		err = drm_dp_aux_detach(sor->aux);
24136b6b6042SThierry Reding 		if (err < 0) {
24146b6b6042SThierry Reding 			dev_err(sor->dev, "failed to detach DP: %d\n", err);
24156b6b6042SThierry Reding 			return err;
24166b6b6042SThierry Reding 		}
24176b6b6042SThierry Reding 	}
24186b6b6042SThierry Reding 
24196fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk_safe);
24206fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk_dp);
24216fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk);
24226fad8f66SThierry Reding 
24234009c224SThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS))
24244009c224SThierry Reding 		tegra_sor_debugfs_exit(sor);
2425a82752e1SThierry Reding 
24266b6b6042SThierry Reding 	return 0;
24276b6b6042SThierry Reding }
24286b6b6042SThierry Reding 
24296b6b6042SThierry Reding static const struct host1x_client_ops sor_client_ops = {
24306b6b6042SThierry Reding 	.init = tegra_sor_init,
24316b6b6042SThierry Reding 	.exit = tegra_sor_exit,
24326b6b6042SThierry Reding };
24336b6b6042SThierry Reding 
2434459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_edp_ops = {
2435459cc2c6SThierry Reding 	.name = "eDP",
2436459cc2c6SThierry Reding };
2437459cc2c6SThierry Reding 
2438459cc2c6SThierry Reding static int tegra_sor_hdmi_probe(struct tegra_sor *sor)
2439459cc2c6SThierry Reding {
2440459cc2c6SThierry Reding 	int err;
2441459cc2c6SThierry Reding 
2442459cc2c6SThierry Reding 	sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io");
2443459cc2c6SThierry Reding 	if (IS_ERR(sor->avdd_io_supply)) {
2444459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get AVDD I/O supply: %ld\n",
2445459cc2c6SThierry Reding 			PTR_ERR(sor->avdd_io_supply));
2446459cc2c6SThierry Reding 		return PTR_ERR(sor->avdd_io_supply);
2447459cc2c6SThierry Reding 	}
2448459cc2c6SThierry Reding 
2449459cc2c6SThierry Reding 	err = regulator_enable(sor->avdd_io_supply);
2450459cc2c6SThierry Reding 	if (err < 0) {
2451459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable AVDD I/O supply: %d\n",
2452459cc2c6SThierry Reding 			err);
2453459cc2c6SThierry Reding 		return err;
2454459cc2c6SThierry Reding 	}
2455459cc2c6SThierry Reding 
2456459cc2c6SThierry Reding 	sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-pll");
2457459cc2c6SThierry Reding 	if (IS_ERR(sor->vdd_pll_supply)) {
2458459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get VDD PLL supply: %ld\n",
2459459cc2c6SThierry Reding 			PTR_ERR(sor->vdd_pll_supply));
2460459cc2c6SThierry Reding 		return PTR_ERR(sor->vdd_pll_supply);
2461459cc2c6SThierry Reding 	}
2462459cc2c6SThierry Reding 
2463459cc2c6SThierry Reding 	err = regulator_enable(sor->vdd_pll_supply);
2464459cc2c6SThierry Reding 	if (err < 0) {
2465459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable VDD PLL supply: %d\n",
2466459cc2c6SThierry Reding 			err);
2467459cc2c6SThierry Reding 		return err;
2468459cc2c6SThierry Reding 	}
2469459cc2c6SThierry Reding 
2470459cc2c6SThierry Reding 	sor->hdmi_supply = devm_regulator_get(sor->dev, "hdmi");
2471459cc2c6SThierry Reding 	if (IS_ERR(sor->hdmi_supply)) {
2472459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get HDMI supply: %ld\n",
2473459cc2c6SThierry Reding 			PTR_ERR(sor->hdmi_supply));
2474459cc2c6SThierry Reding 		return PTR_ERR(sor->hdmi_supply);
2475459cc2c6SThierry Reding 	}
2476459cc2c6SThierry Reding 
2477459cc2c6SThierry Reding 	err = regulator_enable(sor->hdmi_supply);
2478459cc2c6SThierry Reding 	if (err < 0) {
2479459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable HDMI supply: %d\n", err);
2480459cc2c6SThierry Reding 		return err;
2481459cc2c6SThierry Reding 	}
2482459cc2c6SThierry Reding 
2483459cc2c6SThierry Reding 	return 0;
2484459cc2c6SThierry Reding }
2485459cc2c6SThierry Reding 
2486459cc2c6SThierry Reding static int tegra_sor_hdmi_remove(struct tegra_sor *sor)
2487459cc2c6SThierry Reding {
2488459cc2c6SThierry Reding 	regulator_disable(sor->hdmi_supply);
2489459cc2c6SThierry Reding 	regulator_disable(sor->vdd_pll_supply);
2490459cc2c6SThierry Reding 	regulator_disable(sor->avdd_io_supply);
2491459cc2c6SThierry Reding 
2492459cc2c6SThierry Reding 	return 0;
2493459cc2c6SThierry Reding }
2494459cc2c6SThierry Reding 
2495459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_hdmi_ops = {
2496459cc2c6SThierry Reding 	.name = "HDMI",
2497459cc2c6SThierry Reding 	.probe = tegra_sor_hdmi_probe,
2498459cc2c6SThierry Reding 	.remove = tegra_sor_hdmi_remove,
2499459cc2c6SThierry Reding };
2500459cc2c6SThierry Reding 
250130b49435SThierry Reding static const u8 tegra124_sor_xbar_cfg[5] = {
250230b49435SThierry Reding 	0, 1, 2, 3, 4
250330b49435SThierry Reding };
250430b49435SThierry Reding 
2505459cc2c6SThierry Reding static const struct tegra_sor_soc tegra124_sor = {
2506459cc2c6SThierry Reding 	.supports_edp = true,
2507459cc2c6SThierry Reding 	.supports_lvds = true,
2508459cc2c6SThierry Reding 	.supports_hdmi = false,
2509459cc2c6SThierry Reding 	.supports_dp = false,
251030b49435SThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
2511459cc2c6SThierry Reding };
2512459cc2c6SThierry Reding 
2513459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor = {
2514459cc2c6SThierry Reding 	.supports_edp = true,
2515459cc2c6SThierry Reding 	.supports_lvds = false,
2516459cc2c6SThierry Reding 	.supports_hdmi = false,
2517459cc2c6SThierry Reding 	.supports_dp = false,
251830b49435SThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
251930b49435SThierry Reding };
252030b49435SThierry Reding 
252130b49435SThierry Reding static const u8 tegra210_sor_xbar_cfg[5] = {
252230b49435SThierry Reding 	2, 1, 0, 3, 4
2523459cc2c6SThierry Reding };
2524459cc2c6SThierry Reding 
2525459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor1 = {
2526459cc2c6SThierry Reding 	.supports_edp = false,
2527459cc2c6SThierry Reding 	.supports_lvds = false,
2528459cc2c6SThierry Reding 	.supports_hdmi = true,
2529459cc2c6SThierry Reding 	.supports_dp = true,
2530459cc2c6SThierry Reding 
2531459cc2c6SThierry Reding 	.num_settings = ARRAY_SIZE(tegra210_sor_hdmi_defaults),
2532459cc2c6SThierry Reding 	.settings = tegra210_sor_hdmi_defaults,
253330b49435SThierry Reding 
253430b49435SThierry Reding 	.xbar_cfg = tegra210_sor_xbar_cfg,
2535459cc2c6SThierry Reding };
2536459cc2c6SThierry Reding 
2537459cc2c6SThierry Reding static const struct of_device_id tegra_sor_of_match[] = {
2538459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra210-sor1", .data = &tegra210_sor1 },
2539459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra210-sor", .data = &tegra210_sor },
2540459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra124-sor", .data = &tegra124_sor },
2541459cc2c6SThierry Reding 	{ },
2542459cc2c6SThierry Reding };
2543459cc2c6SThierry Reding MODULE_DEVICE_TABLE(of, tegra_sor_of_match);
2544459cc2c6SThierry Reding 
25456b6b6042SThierry Reding static int tegra_sor_probe(struct platform_device *pdev)
25466b6b6042SThierry Reding {
25476b6b6042SThierry Reding 	struct device_node *np;
25486b6b6042SThierry Reding 	struct tegra_sor *sor;
25496b6b6042SThierry Reding 	struct resource *regs;
25506b6b6042SThierry Reding 	int err;
25516b6b6042SThierry Reding 
25526b6b6042SThierry Reding 	sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL);
25536b6b6042SThierry Reding 	if (!sor)
25546b6b6042SThierry Reding 		return -ENOMEM;
25556b6b6042SThierry Reding 
25565faea3d0SThierry Reding 	sor->soc = of_device_get_match_data(&pdev->dev);
25576b6b6042SThierry Reding 	sor->output.dev = sor->dev = &pdev->dev;
2558459cc2c6SThierry Reding 
2559459cc2c6SThierry Reding 	sor->settings = devm_kmemdup(&pdev->dev, sor->soc->settings,
2560459cc2c6SThierry Reding 				     sor->soc->num_settings *
2561459cc2c6SThierry Reding 					sizeof(*sor->settings),
2562459cc2c6SThierry Reding 				     GFP_KERNEL);
2563459cc2c6SThierry Reding 	if (!sor->settings)
2564459cc2c6SThierry Reding 		return -ENOMEM;
2565459cc2c6SThierry Reding 
2566459cc2c6SThierry Reding 	sor->num_settings = sor->soc->num_settings;
25676b6b6042SThierry Reding 
25686b6b6042SThierry Reding 	np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0);
25696b6b6042SThierry Reding 	if (np) {
25709542c237SThierry Reding 		sor->aux = drm_dp_aux_find_by_of_node(np);
25716b6b6042SThierry Reding 		of_node_put(np);
25726b6b6042SThierry Reding 
25739542c237SThierry Reding 		if (!sor->aux)
25746b6b6042SThierry Reding 			return -EPROBE_DEFER;
25756b6b6042SThierry Reding 	}
25766b6b6042SThierry Reding 
25779542c237SThierry Reding 	if (!sor->aux) {
2578459cc2c6SThierry Reding 		if (sor->soc->supports_hdmi) {
2579459cc2c6SThierry Reding 			sor->ops = &tegra_sor_hdmi_ops;
2580459cc2c6SThierry Reding 		} else if (sor->soc->supports_lvds) {
2581459cc2c6SThierry Reding 			dev_err(&pdev->dev, "LVDS not supported yet\n");
2582459cc2c6SThierry Reding 			return -ENODEV;
2583459cc2c6SThierry Reding 		} else {
2584459cc2c6SThierry Reding 			dev_err(&pdev->dev, "unknown (non-DP) support\n");
2585459cc2c6SThierry Reding 			return -ENODEV;
2586459cc2c6SThierry Reding 		}
2587459cc2c6SThierry Reding 	} else {
2588459cc2c6SThierry Reding 		if (sor->soc->supports_edp) {
2589459cc2c6SThierry Reding 			sor->ops = &tegra_sor_edp_ops;
2590459cc2c6SThierry Reding 		} else if (sor->soc->supports_dp) {
2591459cc2c6SThierry Reding 			dev_err(&pdev->dev, "DisplayPort not supported yet\n");
2592459cc2c6SThierry Reding 			return -ENODEV;
2593459cc2c6SThierry Reding 		} else {
2594459cc2c6SThierry Reding 			dev_err(&pdev->dev, "unknown (DP) support\n");
2595459cc2c6SThierry Reding 			return -ENODEV;
2596459cc2c6SThierry Reding 		}
2597459cc2c6SThierry Reding 	}
2598459cc2c6SThierry Reding 
25996b6b6042SThierry Reding 	err = tegra_output_probe(&sor->output);
26004dbdc740SThierry Reding 	if (err < 0) {
26014dbdc740SThierry Reding 		dev_err(&pdev->dev, "failed to probe output: %d\n", err);
26026b6b6042SThierry Reding 		return err;
26034dbdc740SThierry Reding 	}
26046b6b6042SThierry Reding 
2605459cc2c6SThierry Reding 	if (sor->ops && sor->ops->probe) {
2606459cc2c6SThierry Reding 		err = sor->ops->probe(sor);
2607459cc2c6SThierry Reding 		if (err < 0) {
2608459cc2c6SThierry Reding 			dev_err(&pdev->dev, "failed to probe %s: %d\n",
2609459cc2c6SThierry Reding 				sor->ops->name, err);
2610459cc2c6SThierry Reding 			goto output;
2611459cc2c6SThierry Reding 		}
2612459cc2c6SThierry Reding 	}
2613459cc2c6SThierry Reding 
26146b6b6042SThierry Reding 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
26156b6b6042SThierry Reding 	sor->regs = devm_ioremap_resource(&pdev->dev, regs);
2616459cc2c6SThierry Reding 	if (IS_ERR(sor->regs)) {
2617459cc2c6SThierry Reding 		err = PTR_ERR(sor->regs);
2618459cc2c6SThierry Reding 		goto remove;
2619459cc2c6SThierry Reding 	}
26206b6b6042SThierry Reding 
2621f8c79120SJon Hunter 	if (!pdev->dev.pm_domain) {
26226b6b6042SThierry Reding 		sor->rst = devm_reset_control_get(&pdev->dev, "sor");
26234dbdc740SThierry Reding 		if (IS_ERR(sor->rst)) {
2624459cc2c6SThierry Reding 			err = PTR_ERR(sor->rst);
2625f8c79120SJon Hunter 			dev_err(&pdev->dev, "failed to get reset control: %d\n",
2626f8c79120SJon Hunter 				err);
2627459cc2c6SThierry Reding 			goto remove;
26284dbdc740SThierry Reding 		}
2629f8c79120SJon Hunter 	}
26306b6b6042SThierry Reding 
26316b6b6042SThierry Reding 	sor->clk = devm_clk_get(&pdev->dev, NULL);
26324dbdc740SThierry Reding 	if (IS_ERR(sor->clk)) {
2633459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk);
2634459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get module clock: %d\n", err);
2635459cc2c6SThierry Reding 		goto remove;
26364dbdc740SThierry Reding 	}
26376b6b6042SThierry Reding 
2638618dee39SThierry Reding 	if (sor->soc->supports_hdmi || sor->soc->supports_dp) {
2639e1335e2fSThierry Reding 		struct device_node *np = pdev->dev.of_node;
2640e1335e2fSThierry Reding 		const char *name;
2641e1335e2fSThierry Reding 
2642e1335e2fSThierry Reding 		/*
2643e1335e2fSThierry Reding 		 * For backwards compatibility with Tegra210 device trees,
2644e1335e2fSThierry Reding 		 * fall back to the old clock name "source" if the new "out"
2645e1335e2fSThierry Reding 		 * clock is not available.
2646e1335e2fSThierry Reding 		 */
2647e1335e2fSThierry Reding 		if (of_property_match_string(np, "clock-names", "out") < 0)
2648e1335e2fSThierry Reding 			name = "source";
2649e1335e2fSThierry Reding 		else
2650e1335e2fSThierry Reding 			name = "out";
2651e1335e2fSThierry Reding 
2652e1335e2fSThierry Reding 		sor->clk_out = devm_clk_get(&pdev->dev, name);
2653e1335e2fSThierry Reding 		if (IS_ERR(sor->clk_out)) {
2654e1335e2fSThierry Reding 			err = PTR_ERR(sor->clk_out);
2655e1335e2fSThierry Reding 			dev_err(sor->dev, "failed to get %s clock: %d\n",
2656e1335e2fSThierry Reding 				name, err);
2657618dee39SThierry Reding 			goto remove;
2658618dee39SThierry Reding 		}
2659*d780537fSThierry Reding 	} else {
2660*d780537fSThierry Reding 		/* fall back to the module clock on SOR0 (eDP/LVDS only) */
2661*d780537fSThierry Reding 		sor->clk_out = sor->clk;
2662618dee39SThierry Reding 	}
2663618dee39SThierry Reding 
26646b6b6042SThierry Reding 	sor->clk_parent = devm_clk_get(&pdev->dev, "parent");
26654dbdc740SThierry Reding 	if (IS_ERR(sor->clk_parent)) {
2666459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_parent);
2667459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get parent clock: %d\n", err);
2668459cc2c6SThierry Reding 		goto remove;
26694dbdc740SThierry Reding 	}
26706b6b6042SThierry Reding 
26716b6b6042SThierry Reding 	sor->clk_safe = devm_clk_get(&pdev->dev, "safe");
26724dbdc740SThierry Reding 	if (IS_ERR(sor->clk_safe)) {
2673459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_safe);
2674459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get safe clock: %d\n", err);
2675459cc2c6SThierry Reding 		goto remove;
26764dbdc740SThierry Reding 	}
26776b6b6042SThierry Reding 
26786b6b6042SThierry Reding 	sor->clk_dp = devm_clk_get(&pdev->dev, "dp");
26794dbdc740SThierry Reding 	if (IS_ERR(sor->clk_dp)) {
2680459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_dp);
2681459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get DP clock: %d\n", err);
2682459cc2c6SThierry Reding 		goto remove;
26834dbdc740SThierry Reding 	}
26846b6b6042SThierry Reding 
2685e1335e2fSThierry Reding 	/*
2686e1335e2fSThierry Reding 	 * Starting with Tegra186, the BPMP provides an implementation for
2687e1335e2fSThierry Reding 	 * the pad output clock, so we have to look it up from device tree.
2688e1335e2fSThierry Reding 	 */
2689e1335e2fSThierry Reding 	sor->clk_pad = devm_clk_get(&pdev->dev, "pad");
2690e1335e2fSThierry Reding 	if (IS_ERR(sor->clk_pad)) {
2691e1335e2fSThierry Reding 		if (sor->clk_pad != ERR_PTR(-ENOENT)) {
2692e1335e2fSThierry Reding 			err = PTR_ERR(sor->clk_pad);
2693e1335e2fSThierry Reding 			goto remove;
2694e1335e2fSThierry Reding 		}
2695e1335e2fSThierry Reding 
2696e1335e2fSThierry Reding 		/*
2697e1335e2fSThierry Reding 		 * If the pad output clock is not available, then we assume
2698e1335e2fSThierry Reding 		 * we're on Tegra210 or earlier and have to provide our own
2699e1335e2fSThierry Reding 		 * implementation.
2700e1335e2fSThierry Reding 		 */
2701e1335e2fSThierry Reding 		sor->clk_pad = NULL;
2702e1335e2fSThierry Reding 	}
2703e1335e2fSThierry Reding 
2704e1335e2fSThierry Reding 	/*
2705e1335e2fSThierry Reding 	 * The bootloader may have set up the SOR such that it's module clock
2706e1335e2fSThierry Reding 	 * is sourced by one of the display PLLs. However, that doesn't work
2707e1335e2fSThierry Reding 	 * without properly having set up other bits of the SOR.
2708e1335e2fSThierry Reding 	 */
2709e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk_out, sor->clk_safe);
2710e1335e2fSThierry Reding 	if (err < 0) {
2711e1335e2fSThierry Reding 		dev_err(&pdev->dev, "failed to use safe clock: %d\n", err);
2712e1335e2fSThierry Reding 		goto remove;
2713e1335e2fSThierry Reding 	}
2714e1335e2fSThierry Reding 
2715aaff8bd2SThierry Reding 	platform_set_drvdata(pdev, sor);
2716aaff8bd2SThierry Reding 	pm_runtime_enable(&pdev->dev);
2717aaff8bd2SThierry Reding 
2718e1335e2fSThierry Reding 	/*
2719e1335e2fSThierry Reding 	 * On Tegra210 and earlier, provide our own implementation for the
2720e1335e2fSThierry Reding 	 * pad output clock.
2721e1335e2fSThierry Reding 	 */
2722e1335e2fSThierry Reding 	if (!sor->clk_pad) {
2723e1335e2fSThierry Reding 		err = pm_runtime_get_sync(&pdev->dev);
2724e1335e2fSThierry Reding 		if (err < 0) {
2725e1335e2fSThierry Reding 			dev_err(&pdev->dev, "failed to get runtime PM: %d\n",
2726e1335e2fSThierry Reding 				err);
2727e1335e2fSThierry Reding 			goto remove;
2728e1335e2fSThierry Reding 		}
2729b299221cSThierry Reding 
2730e1335e2fSThierry Reding 		sor->clk_pad = tegra_clk_sor_pad_register(sor,
2731e1335e2fSThierry Reding 							  "sor1_pad_clkout");
2732e1335e2fSThierry Reding 		pm_runtime_put(&pdev->dev);
2733e1335e2fSThierry Reding 	}
2734e1335e2fSThierry Reding 
2735e1335e2fSThierry Reding 	if (IS_ERR(sor->clk_pad)) {
2736e1335e2fSThierry Reding 		err = PTR_ERR(sor->clk_pad);
2737e1335e2fSThierry Reding 		dev_err(&pdev->dev, "failed to register SOR pad clock: %d\n",
2738e1335e2fSThierry Reding 			err);
2739b299221cSThierry Reding 		goto remove;
2740b299221cSThierry Reding 	}
2741b299221cSThierry Reding 
27426b6b6042SThierry Reding 	INIT_LIST_HEAD(&sor->client.list);
27436b6b6042SThierry Reding 	sor->client.ops = &sor_client_ops;
27446b6b6042SThierry Reding 	sor->client.dev = &pdev->dev;
27456b6b6042SThierry Reding 
27466b6b6042SThierry Reding 	err = host1x_client_register(&sor->client);
27476b6b6042SThierry Reding 	if (err < 0) {
27486b6b6042SThierry Reding 		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
27496b6b6042SThierry Reding 			err);
2750459cc2c6SThierry Reding 		goto remove;
27516b6b6042SThierry Reding 	}
27526b6b6042SThierry Reding 
27536b6b6042SThierry Reding 	return 0;
2754459cc2c6SThierry Reding 
2755459cc2c6SThierry Reding remove:
2756459cc2c6SThierry Reding 	if (sor->ops && sor->ops->remove)
2757459cc2c6SThierry Reding 		sor->ops->remove(sor);
2758459cc2c6SThierry Reding output:
2759459cc2c6SThierry Reding 	tegra_output_remove(&sor->output);
2760459cc2c6SThierry Reding 	return err;
27616b6b6042SThierry Reding }
27626b6b6042SThierry Reding 
27636b6b6042SThierry Reding static int tegra_sor_remove(struct platform_device *pdev)
27646b6b6042SThierry Reding {
27656b6b6042SThierry Reding 	struct tegra_sor *sor = platform_get_drvdata(pdev);
27666b6b6042SThierry Reding 	int err;
27676b6b6042SThierry Reding 
2768aaff8bd2SThierry Reding 	pm_runtime_disable(&pdev->dev);
2769aaff8bd2SThierry Reding 
27706b6b6042SThierry Reding 	err = host1x_client_unregister(&sor->client);
27716b6b6042SThierry Reding 	if (err < 0) {
27726b6b6042SThierry Reding 		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
27736b6b6042SThierry Reding 			err);
27746b6b6042SThierry Reding 		return err;
27756b6b6042SThierry Reding 	}
27766b6b6042SThierry Reding 
2777459cc2c6SThierry Reding 	if (sor->ops && sor->ops->remove) {
2778459cc2c6SThierry Reding 		err = sor->ops->remove(sor);
2779459cc2c6SThierry Reding 		if (err < 0)
2780459cc2c6SThierry Reding 			dev_err(&pdev->dev, "failed to remove SOR: %d\n", err);
2781459cc2c6SThierry Reding 	}
2782459cc2c6SThierry Reding 
2783328ec69eSThierry Reding 	tegra_output_remove(&sor->output);
27846b6b6042SThierry Reding 
27856b6b6042SThierry Reding 	return 0;
27866b6b6042SThierry Reding }
27876b6b6042SThierry Reding 
2788aaff8bd2SThierry Reding #ifdef CONFIG_PM
2789aaff8bd2SThierry Reding static int tegra_sor_suspend(struct device *dev)
2790aaff8bd2SThierry Reding {
2791aaff8bd2SThierry Reding 	struct tegra_sor *sor = dev_get_drvdata(dev);
2792aaff8bd2SThierry Reding 	int err;
2793aaff8bd2SThierry Reding 
2794f8c79120SJon Hunter 	if (sor->rst) {
2795aaff8bd2SThierry Reding 		err = reset_control_assert(sor->rst);
2796aaff8bd2SThierry Reding 		if (err < 0) {
2797aaff8bd2SThierry Reding 			dev_err(dev, "failed to assert reset: %d\n", err);
2798aaff8bd2SThierry Reding 			return err;
2799aaff8bd2SThierry Reding 		}
2800f8c79120SJon Hunter 	}
2801aaff8bd2SThierry Reding 
2802aaff8bd2SThierry Reding 	usleep_range(1000, 2000);
2803aaff8bd2SThierry Reding 
2804aaff8bd2SThierry Reding 	clk_disable_unprepare(sor->clk);
2805aaff8bd2SThierry Reding 
2806aaff8bd2SThierry Reding 	return 0;
2807aaff8bd2SThierry Reding }
2808aaff8bd2SThierry Reding 
2809aaff8bd2SThierry Reding static int tegra_sor_resume(struct device *dev)
2810aaff8bd2SThierry Reding {
2811aaff8bd2SThierry Reding 	struct tegra_sor *sor = dev_get_drvdata(dev);
2812aaff8bd2SThierry Reding 	int err;
2813aaff8bd2SThierry Reding 
2814aaff8bd2SThierry Reding 	err = clk_prepare_enable(sor->clk);
2815aaff8bd2SThierry Reding 	if (err < 0) {
2816aaff8bd2SThierry Reding 		dev_err(dev, "failed to enable clock: %d\n", err);
2817aaff8bd2SThierry Reding 		return err;
2818aaff8bd2SThierry Reding 	}
2819aaff8bd2SThierry Reding 
2820aaff8bd2SThierry Reding 	usleep_range(1000, 2000);
2821aaff8bd2SThierry Reding 
2822f8c79120SJon Hunter 	if (sor->rst) {
2823aaff8bd2SThierry Reding 		err = reset_control_deassert(sor->rst);
2824aaff8bd2SThierry Reding 		if (err < 0) {
2825aaff8bd2SThierry Reding 			dev_err(dev, "failed to deassert reset: %d\n", err);
2826aaff8bd2SThierry Reding 			clk_disable_unprepare(sor->clk);
2827aaff8bd2SThierry Reding 			return err;
2828aaff8bd2SThierry Reding 		}
2829f8c79120SJon Hunter 	}
2830aaff8bd2SThierry Reding 
2831aaff8bd2SThierry Reding 	return 0;
2832aaff8bd2SThierry Reding }
2833aaff8bd2SThierry Reding #endif
2834aaff8bd2SThierry Reding 
2835aaff8bd2SThierry Reding static const struct dev_pm_ops tegra_sor_pm_ops = {
2836aaff8bd2SThierry Reding 	SET_RUNTIME_PM_OPS(tegra_sor_suspend, tegra_sor_resume, NULL)
2837aaff8bd2SThierry Reding };
2838aaff8bd2SThierry Reding 
28396b6b6042SThierry Reding struct platform_driver tegra_sor_driver = {
28406b6b6042SThierry Reding 	.driver = {
28416b6b6042SThierry Reding 		.name = "tegra-sor",
28426b6b6042SThierry Reding 		.of_match_table = tegra_sor_of_match,
2843aaff8bd2SThierry Reding 		.pm = &tegra_sor_pm_ops,
28446b6b6042SThierry Reding 	},
28456b6b6042SThierry Reding 	.probe = tegra_sor_probe,
28466b6b6042SThierry Reding 	.remove = tegra_sor_remove,
28476b6b6042SThierry Reding };
2848