xref: /openbmc/linux/drivers/gpu/drm/tegra/sor.c (revision cd54fb96e568cf95bad6deb8b070e05643e80935)
16b6b6042SThierry Reding /*
26b6b6042SThierry Reding  * Copyright (C) 2013 NVIDIA Corporation
36b6b6042SThierry Reding  *
46b6b6042SThierry Reding  * This program is free software; you can redistribute it and/or modify
56b6b6042SThierry Reding  * it under the terms of the GNU General Public License version 2 as
66b6b6042SThierry Reding  * published by the Free Software Foundation.
76b6b6042SThierry Reding  */
86b6b6042SThierry Reding 
96b6b6042SThierry Reding #include <linux/clk.h>
10b299221cSThierry Reding #include <linux/clk-provider.h>
11a82752e1SThierry Reding #include <linux/debugfs.h>
126fad8f66SThierry Reding #include <linux/gpio.h>
136b6b6042SThierry Reding #include <linux/io.h>
14459cc2c6SThierry Reding #include <linux/of_device.h>
156b6b6042SThierry Reding #include <linux/platform_device.h>
16aaff8bd2SThierry Reding #include <linux/pm_runtime.h>
17459cc2c6SThierry Reding #include <linux/regulator/consumer.h>
186b6b6042SThierry Reding #include <linux/reset.h>
19306a7f91SThierry Reding 
207232398aSThierry Reding #include <soc/tegra/pmc.h>
216b6b6042SThierry Reding 
228e2988a7SThierry Reding #include <sound/hda_verbs.h>
238e2988a7SThierry Reding 
244aa3df71SThierry Reding #include <drm/drm_atomic_helper.h>
256b6b6042SThierry Reding #include <drm/drm_dp_helper.h>
266fad8f66SThierry Reding #include <drm/drm_panel.h>
2736e90221SThierry Reding #include <drm/drm_scdc_helper.h>
286b6b6042SThierry Reding 
296b6b6042SThierry Reding #include "dc.h"
306b6b6042SThierry Reding #include "drm.h"
316b6b6042SThierry Reding #include "sor.h"
32932f6529SThierry Reding #include "trace.h"
336b6b6042SThierry Reding 
34459cc2c6SThierry Reding #define SOR_REKEY 0x38
35459cc2c6SThierry Reding 
36459cc2c6SThierry Reding struct tegra_sor_hdmi_settings {
37459cc2c6SThierry Reding 	unsigned long frequency;
38459cc2c6SThierry Reding 
39459cc2c6SThierry Reding 	u8 vcocap;
40c57997bcSThierry Reding 	u8 filter;
41459cc2c6SThierry Reding 	u8 ichpmp;
42459cc2c6SThierry Reding 	u8 loadadj;
43c57997bcSThierry Reding 	u8 tmds_termadj;
44c57997bcSThierry Reding 	u8 tx_pu_value;
45c57997bcSThierry Reding 	u8 bg_temp_coef;
46c57997bcSThierry Reding 	u8 bg_vref_level;
47c57997bcSThierry Reding 	u8 avdd10_level;
48c57997bcSThierry Reding 	u8 avdd14_level;
49c57997bcSThierry Reding 	u8 sparepll;
50459cc2c6SThierry Reding 
51459cc2c6SThierry Reding 	u8 drive_current[4];
52459cc2c6SThierry Reding 	u8 preemphasis[4];
53459cc2c6SThierry Reding };
54459cc2c6SThierry Reding 
55459cc2c6SThierry Reding #if 1
56459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
57459cc2c6SThierry Reding 	{
58459cc2c6SThierry Reding 		.frequency = 54000000,
59459cc2c6SThierry Reding 		.vcocap = 0x0,
60c57997bcSThierry Reding 		.filter = 0x0,
61459cc2c6SThierry Reding 		.ichpmp = 0x1,
62459cc2c6SThierry Reding 		.loadadj = 0x3,
63c57997bcSThierry Reding 		.tmds_termadj = 0x9,
64c57997bcSThierry Reding 		.tx_pu_value = 0x10,
65c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
66c57997bcSThierry Reding 		.bg_vref_level = 0x8,
67c57997bcSThierry Reding 		.avdd10_level = 0x4,
68c57997bcSThierry Reding 		.avdd14_level = 0x4,
69c57997bcSThierry Reding 		.sparepll = 0x0,
70459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
71459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
72459cc2c6SThierry Reding 	}, {
73459cc2c6SThierry Reding 		.frequency = 75000000,
74459cc2c6SThierry Reding 		.vcocap = 0x3,
75c57997bcSThierry Reding 		.filter = 0x0,
76459cc2c6SThierry Reding 		.ichpmp = 0x1,
77459cc2c6SThierry Reding 		.loadadj = 0x3,
78c57997bcSThierry Reding 		.tmds_termadj = 0x9,
79c57997bcSThierry Reding 		.tx_pu_value = 0x40,
80c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
81c57997bcSThierry Reding 		.bg_vref_level = 0x8,
82c57997bcSThierry Reding 		.avdd10_level = 0x4,
83c57997bcSThierry Reding 		.avdd14_level = 0x4,
84c57997bcSThierry Reding 		.sparepll = 0x0,
85459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
86459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
87459cc2c6SThierry Reding 	}, {
88459cc2c6SThierry Reding 		.frequency = 150000000,
89459cc2c6SThierry Reding 		.vcocap = 0x3,
90c57997bcSThierry Reding 		.filter = 0x0,
91459cc2c6SThierry Reding 		.ichpmp = 0x1,
92459cc2c6SThierry Reding 		.loadadj = 0x3,
93c57997bcSThierry Reding 		.tmds_termadj = 0x9,
94c57997bcSThierry Reding 		.tx_pu_value = 0x66,
95c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
96c57997bcSThierry Reding 		.bg_vref_level = 0x8,
97c57997bcSThierry Reding 		.avdd10_level = 0x4,
98c57997bcSThierry Reding 		.avdd14_level = 0x4,
99c57997bcSThierry Reding 		.sparepll = 0x0,
100459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
101459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
102459cc2c6SThierry Reding 	}, {
103459cc2c6SThierry Reding 		.frequency = 300000000,
104459cc2c6SThierry Reding 		.vcocap = 0x3,
105c57997bcSThierry Reding 		.filter = 0x0,
106459cc2c6SThierry Reding 		.ichpmp = 0x1,
107459cc2c6SThierry Reding 		.loadadj = 0x3,
108c57997bcSThierry Reding 		.tmds_termadj = 0x9,
109c57997bcSThierry Reding 		.tx_pu_value = 0x66,
110c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
111c57997bcSThierry Reding 		.bg_vref_level = 0xa,
112c57997bcSThierry Reding 		.avdd10_level = 0x4,
113c57997bcSThierry Reding 		.avdd14_level = 0x4,
114c57997bcSThierry Reding 		.sparepll = 0x0,
115459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
116459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x17, 0x17, 0x17 },
117459cc2c6SThierry Reding 	}, {
118459cc2c6SThierry Reding 		.frequency = 600000000,
119459cc2c6SThierry Reding 		.vcocap = 0x3,
120c57997bcSThierry Reding 		.filter = 0x0,
121459cc2c6SThierry Reding 		.ichpmp = 0x1,
122459cc2c6SThierry Reding 		.loadadj = 0x3,
123c57997bcSThierry Reding 		.tmds_termadj = 0x9,
124c57997bcSThierry Reding 		.tx_pu_value = 0x66,
125c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
126c57997bcSThierry Reding 		.bg_vref_level = 0x8,
127c57997bcSThierry Reding 		.avdd10_level = 0x4,
128c57997bcSThierry Reding 		.avdd14_level = 0x4,
129c57997bcSThierry Reding 		.sparepll = 0x0,
130459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
131459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
132459cc2c6SThierry Reding 	},
133459cc2c6SThierry Reding };
134459cc2c6SThierry Reding #else
135459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
136459cc2c6SThierry Reding 	{
137459cc2c6SThierry Reding 		.frequency = 75000000,
138459cc2c6SThierry Reding 		.vcocap = 0x3,
139c57997bcSThierry Reding 		.filter = 0x0,
140459cc2c6SThierry Reding 		.ichpmp = 0x1,
141459cc2c6SThierry Reding 		.loadadj = 0x3,
142c57997bcSThierry Reding 		.tmds_termadj = 0x9,
143c57997bcSThierry Reding 		.tx_pu_value = 0x40,
144c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
145c57997bcSThierry Reding 		.bg_vref_level = 0x8,
146c57997bcSThierry Reding 		.avdd10_level = 0x4,
147c57997bcSThierry Reding 		.avdd14_level = 0x4,
148c57997bcSThierry Reding 		.sparepll = 0x0,
149459cc2c6SThierry Reding 		.drive_current = { 0x29, 0x29, 0x29, 0x29 },
150459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
151459cc2c6SThierry Reding 	}, {
152459cc2c6SThierry Reding 		.frequency = 150000000,
153459cc2c6SThierry Reding 		.vcocap = 0x3,
154c57997bcSThierry Reding 		.filter = 0x0,
155459cc2c6SThierry Reding 		.ichpmp = 0x1,
156459cc2c6SThierry Reding 		.loadadj = 0x3,
157c57997bcSThierry Reding 		.tmds_termadj = 0x9,
158c57997bcSThierry Reding 		.tx_pu_value = 0x66,
159c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
160c57997bcSThierry Reding 		.bg_vref_level = 0x8,
161c57997bcSThierry Reding 		.avdd10_level = 0x4,
162c57997bcSThierry Reding 		.avdd14_level = 0x4,
163c57997bcSThierry Reding 		.sparepll = 0x0,
164459cc2c6SThierry Reding 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
165459cc2c6SThierry Reding 		.preemphasis = { 0x01, 0x02, 0x02, 0x02 },
166459cc2c6SThierry Reding 	}, {
167459cc2c6SThierry Reding 		.frequency = 300000000,
168459cc2c6SThierry Reding 		.vcocap = 0x3,
169c57997bcSThierry Reding 		.filter = 0x0,
170459cc2c6SThierry Reding 		.ichpmp = 0x6,
171459cc2c6SThierry Reding 		.loadadj = 0x3,
172c57997bcSThierry Reding 		.tmds_termadj = 0x9,
173c57997bcSThierry Reding 		.tx_pu_value = 0x66,
174c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
175c57997bcSThierry Reding 		.bg_vref_level = 0xf,
176c57997bcSThierry Reding 		.avdd10_level = 0x4,
177c57997bcSThierry Reding 		.avdd14_level = 0x4,
178c57997bcSThierry Reding 		.sparepll = 0x0,
179459cc2c6SThierry Reding 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
180459cc2c6SThierry Reding 		.preemphasis = { 0x10, 0x3e, 0x3e, 0x3e },
181459cc2c6SThierry Reding 	}, {
182459cc2c6SThierry Reding 		.frequency = 600000000,
183459cc2c6SThierry Reding 		.vcocap = 0x3,
184c57997bcSThierry Reding 		.filter = 0x0,
185459cc2c6SThierry Reding 		.ichpmp = 0xa,
186459cc2c6SThierry Reding 		.loadadj = 0x3,
187c57997bcSThierry Reding 		.tmds_termadj = 0xb,
188c57997bcSThierry Reding 		.tx_pu_value = 0x66,
189c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
190c57997bcSThierry Reding 		.bg_vref_level = 0xe,
191c57997bcSThierry Reding 		.avdd10_level = 0x4,
192c57997bcSThierry Reding 		.avdd14_level = 0x4,
193c57997bcSThierry Reding 		.sparepll = 0x0,
194459cc2c6SThierry Reding 		.drive_current = { 0x35, 0x3e, 0x3e, 0x3e },
195459cc2c6SThierry Reding 		.preemphasis = { 0x02, 0x3f, 0x3f, 0x3f },
196459cc2c6SThierry Reding 	},
197459cc2c6SThierry Reding };
198459cc2c6SThierry Reding #endif
199459cc2c6SThierry Reding 
200c57997bcSThierry Reding static const struct tegra_sor_hdmi_settings tegra186_sor_hdmi_defaults[] = {
201c57997bcSThierry Reding 	{
202c57997bcSThierry Reding 		.frequency = 54000000,
203c57997bcSThierry Reding 		.vcocap = 0,
204c57997bcSThierry Reding 		.filter = 5,
205c57997bcSThierry Reding 		.ichpmp = 5,
206c57997bcSThierry Reding 		.loadadj = 3,
207c57997bcSThierry Reding 		.tmds_termadj = 0xf,
208c57997bcSThierry Reding 		.tx_pu_value = 0,
209c57997bcSThierry Reding 		.bg_temp_coef = 3,
210c57997bcSThierry Reding 		.bg_vref_level = 8,
211c57997bcSThierry Reding 		.avdd10_level = 4,
212c57997bcSThierry Reding 		.avdd14_level = 4,
213c57997bcSThierry Reding 		.sparepll = 0x54,
214c57997bcSThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
215c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
216c57997bcSThierry Reding 	}, {
217c57997bcSThierry Reding 		.frequency = 75000000,
218c57997bcSThierry Reding 		.vcocap = 1,
219c57997bcSThierry Reding 		.filter = 5,
220c57997bcSThierry Reding 		.ichpmp = 5,
221c57997bcSThierry Reding 		.loadadj = 3,
222c57997bcSThierry Reding 		.tmds_termadj = 0xf,
223c57997bcSThierry Reding 		.tx_pu_value = 0,
224c57997bcSThierry Reding 		.bg_temp_coef = 3,
225c57997bcSThierry Reding 		.bg_vref_level = 8,
226c57997bcSThierry Reding 		.avdd10_level = 4,
227c57997bcSThierry Reding 		.avdd14_level = 4,
228c57997bcSThierry Reding 		.sparepll = 0x44,
229c57997bcSThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
230c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
231c57997bcSThierry Reding 	}, {
232c57997bcSThierry Reding 		.frequency = 150000000,
233c57997bcSThierry Reding 		.vcocap = 3,
234c57997bcSThierry Reding 		.filter = 5,
235c57997bcSThierry Reding 		.ichpmp = 5,
236c57997bcSThierry Reding 		.loadadj = 3,
237c57997bcSThierry Reding 		.tmds_termadj = 15,
238c57997bcSThierry Reding 		.tx_pu_value = 0x66 /* 0 */,
239c57997bcSThierry Reding 		.bg_temp_coef = 3,
240c57997bcSThierry Reding 		.bg_vref_level = 8,
241c57997bcSThierry Reding 		.avdd10_level = 4,
242c57997bcSThierry Reding 		.avdd14_level = 4,
243c57997bcSThierry Reding 		.sparepll = 0x00, /* 0x34 */
244c57997bcSThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x37 },
245c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
246c57997bcSThierry Reding 	}, {
247c57997bcSThierry Reding 		.frequency = 300000000,
248c57997bcSThierry Reding 		.vcocap = 3,
249c57997bcSThierry Reding 		.filter = 5,
250c57997bcSThierry Reding 		.ichpmp = 5,
251c57997bcSThierry Reding 		.loadadj = 3,
252c57997bcSThierry Reding 		.tmds_termadj = 15,
253c57997bcSThierry Reding 		.tx_pu_value = 64,
254c57997bcSThierry Reding 		.bg_temp_coef = 3,
255c57997bcSThierry Reding 		.bg_vref_level = 8,
256c57997bcSThierry Reding 		.avdd10_level = 4,
257c57997bcSThierry Reding 		.avdd14_level = 4,
258c57997bcSThierry Reding 		.sparepll = 0x34,
259c57997bcSThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
260c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
261c57997bcSThierry Reding 	}, {
262c57997bcSThierry Reding 		.frequency = 600000000,
263c57997bcSThierry Reding 		.vcocap = 3,
264c57997bcSThierry Reding 		.filter = 5,
265c57997bcSThierry Reding 		.ichpmp = 5,
266c57997bcSThierry Reding 		.loadadj = 3,
267c57997bcSThierry Reding 		.tmds_termadj = 12,
268c57997bcSThierry Reding 		.tx_pu_value = 96,
269c57997bcSThierry Reding 		.bg_temp_coef = 3,
270c57997bcSThierry Reding 		.bg_vref_level = 8,
271c57997bcSThierry Reding 		.avdd10_level = 4,
272c57997bcSThierry Reding 		.avdd14_level = 4,
273c57997bcSThierry Reding 		.sparepll = 0x34,
274c57997bcSThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
275c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
276c57997bcSThierry Reding 	}
277c57997bcSThierry Reding };
278c57997bcSThierry Reding 
2799b6c14b8SThierry Reding static const struct tegra_sor_hdmi_settings tegra194_sor_hdmi_defaults[] = {
2809b6c14b8SThierry Reding 	{
2819b6c14b8SThierry Reding 		.frequency = 54000000,
2829b6c14b8SThierry Reding 		.vcocap = 0,
2839b6c14b8SThierry Reding 		.filter = 5,
2849b6c14b8SThierry Reding 		.ichpmp = 5,
2859b6c14b8SThierry Reding 		.loadadj = 3,
2869b6c14b8SThierry Reding 		.tmds_termadj = 0xf,
2879b6c14b8SThierry Reding 		.tx_pu_value = 0,
2889b6c14b8SThierry Reding 		.bg_temp_coef = 3,
2899b6c14b8SThierry Reding 		.bg_vref_level = 8,
2909b6c14b8SThierry Reding 		.avdd10_level = 4,
2919b6c14b8SThierry Reding 		.avdd14_level = 4,
2929b6c14b8SThierry Reding 		.sparepll = 0x54,
2939b6c14b8SThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
2949b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
2959b6c14b8SThierry Reding 	}, {
2969b6c14b8SThierry Reding 		.frequency = 75000000,
2979b6c14b8SThierry Reding 		.vcocap = 1,
2989b6c14b8SThierry Reding 		.filter = 5,
2999b6c14b8SThierry Reding 		.ichpmp = 5,
3009b6c14b8SThierry Reding 		.loadadj = 3,
3019b6c14b8SThierry Reding 		.tmds_termadj = 0xf,
3029b6c14b8SThierry Reding 		.tx_pu_value = 0,
3039b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3049b6c14b8SThierry Reding 		.bg_vref_level = 8,
3059b6c14b8SThierry Reding 		.avdd10_level = 4,
3069b6c14b8SThierry Reding 		.avdd14_level = 4,
3079b6c14b8SThierry Reding 		.sparepll = 0x44,
3089b6c14b8SThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
3099b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3109b6c14b8SThierry Reding 	}, {
3119b6c14b8SThierry Reding 		.frequency = 150000000,
3129b6c14b8SThierry Reding 		.vcocap = 3,
3139b6c14b8SThierry Reding 		.filter = 5,
3149b6c14b8SThierry Reding 		.ichpmp = 5,
3159b6c14b8SThierry Reding 		.loadadj = 3,
3169b6c14b8SThierry Reding 		.tmds_termadj = 15,
3179b6c14b8SThierry Reding 		.tx_pu_value = 0x66 /* 0 */,
3189b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3199b6c14b8SThierry Reding 		.bg_vref_level = 8,
3209b6c14b8SThierry Reding 		.avdd10_level = 4,
3219b6c14b8SThierry Reding 		.avdd14_level = 4,
3229b6c14b8SThierry Reding 		.sparepll = 0x00, /* 0x34 */
3239b6c14b8SThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x37 },
3249b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3259b6c14b8SThierry Reding 	}, {
3269b6c14b8SThierry Reding 		.frequency = 300000000,
3279b6c14b8SThierry Reding 		.vcocap = 3,
3289b6c14b8SThierry Reding 		.filter = 5,
3299b6c14b8SThierry Reding 		.ichpmp = 5,
3309b6c14b8SThierry Reding 		.loadadj = 3,
3319b6c14b8SThierry Reding 		.tmds_termadj = 15,
3329b6c14b8SThierry Reding 		.tx_pu_value = 64,
3339b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3349b6c14b8SThierry Reding 		.bg_vref_level = 8,
3359b6c14b8SThierry Reding 		.avdd10_level = 4,
3369b6c14b8SThierry Reding 		.avdd14_level = 4,
3379b6c14b8SThierry Reding 		.sparepll = 0x34,
3389b6c14b8SThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
3399b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3409b6c14b8SThierry Reding 	}, {
3419b6c14b8SThierry Reding 		.frequency = 600000000,
3429b6c14b8SThierry Reding 		.vcocap = 3,
3439b6c14b8SThierry Reding 		.filter = 5,
3449b6c14b8SThierry Reding 		.ichpmp = 5,
3459b6c14b8SThierry Reding 		.loadadj = 3,
3469b6c14b8SThierry Reding 		.tmds_termadj = 12,
3479b6c14b8SThierry Reding 		.tx_pu_value = 96,
3489b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3499b6c14b8SThierry Reding 		.bg_vref_level = 8,
3509b6c14b8SThierry Reding 		.avdd10_level = 4,
3519b6c14b8SThierry Reding 		.avdd14_level = 4,
3529b6c14b8SThierry Reding 		.sparepll = 0x34,
3539b6c14b8SThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
3549b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3559b6c14b8SThierry Reding 	}
3569b6c14b8SThierry Reding };
3579b6c14b8SThierry Reding 
358880cee0bSThierry Reding struct tegra_sor_regs {
359880cee0bSThierry Reding 	unsigned int head_state0;
360880cee0bSThierry Reding 	unsigned int head_state1;
361880cee0bSThierry Reding 	unsigned int head_state2;
362880cee0bSThierry Reding 	unsigned int head_state3;
363880cee0bSThierry Reding 	unsigned int head_state4;
364880cee0bSThierry Reding 	unsigned int head_state5;
365880cee0bSThierry Reding 	unsigned int pll0;
366880cee0bSThierry Reding 	unsigned int pll1;
367880cee0bSThierry Reding 	unsigned int pll2;
368880cee0bSThierry Reding 	unsigned int pll3;
369880cee0bSThierry Reding 	unsigned int dp_padctl0;
370880cee0bSThierry Reding 	unsigned int dp_padctl2;
371880cee0bSThierry Reding };
372880cee0bSThierry Reding 
373459cc2c6SThierry Reding struct tegra_sor_soc {
374459cc2c6SThierry Reding 	bool supports_edp;
375459cc2c6SThierry Reding 	bool supports_lvds;
376459cc2c6SThierry Reding 	bool supports_hdmi;
377459cc2c6SThierry Reding 	bool supports_dp;
378459cc2c6SThierry Reding 
379880cee0bSThierry Reding 	const struct tegra_sor_regs *regs;
380c57997bcSThierry Reding 	bool has_nvdisplay;
381880cee0bSThierry Reding 
382459cc2c6SThierry Reding 	const struct tegra_sor_hdmi_settings *settings;
383459cc2c6SThierry Reding 	unsigned int num_settings;
38430b49435SThierry Reding 
38530b49435SThierry Reding 	const u8 *xbar_cfg;
386459cc2c6SThierry Reding };
387459cc2c6SThierry Reding 
388459cc2c6SThierry Reding struct tegra_sor;
389459cc2c6SThierry Reding 
390459cc2c6SThierry Reding struct tegra_sor_ops {
391459cc2c6SThierry Reding 	const char *name;
392459cc2c6SThierry Reding 	int (*probe)(struct tegra_sor *sor);
393459cc2c6SThierry Reding 	int (*remove)(struct tegra_sor *sor);
394459cc2c6SThierry Reding };
395459cc2c6SThierry Reding 
396*cd54fb96SThierry Reding struct tegra_sor_audio {
397*cd54fb96SThierry Reding 	unsigned int sample_rate;
398*cd54fb96SThierry Reding 	unsigned int channels;
399*cd54fb96SThierry Reding 	unsigned int bits;
400*cd54fb96SThierry Reding 	bool pcm;
401*cd54fb96SThierry Reding };
402*cd54fb96SThierry Reding 
4036b6b6042SThierry Reding struct tegra_sor {
4046b6b6042SThierry Reding 	struct host1x_client client;
4056b6b6042SThierry Reding 	struct tegra_output output;
4066b6b6042SThierry Reding 	struct device *dev;
4076b6b6042SThierry Reding 
408459cc2c6SThierry Reding 	const struct tegra_sor_soc *soc;
4096b6b6042SThierry Reding 	void __iomem *regs;
410c57997bcSThierry Reding 	unsigned int index;
4118e2988a7SThierry Reding 	unsigned int irq;
4126b6b6042SThierry Reding 
4136b6b6042SThierry Reding 	struct reset_control *rst;
4146b6b6042SThierry Reding 	struct clk *clk_parent;
4156b6b6042SThierry Reding 	struct clk *clk_safe;
416e1335e2fSThierry Reding 	struct clk *clk_out;
417e1335e2fSThierry Reding 	struct clk *clk_pad;
4186b6b6042SThierry Reding 	struct clk *clk_dp;
4196b6b6042SThierry Reding 	struct clk *clk;
4206b6b6042SThierry Reding 
4219542c237SThierry Reding 	struct drm_dp_aux *aux;
4226b6b6042SThierry Reding 
423dab16336SThierry Reding 	struct drm_info_list *debugfs_files;
424459cc2c6SThierry Reding 
425459cc2c6SThierry Reding 	const struct tegra_sor_ops *ops;
426c57997bcSThierry Reding 	enum tegra_io_pad pad;
427459cc2c6SThierry Reding 
428459cc2c6SThierry Reding 	/* for HDMI 2.0 */
429459cc2c6SThierry Reding 	struct tegra_sor_hdmi_settings *settings;
430459cc2c6SThierry Reding 	unsigned int num_settings;
431459cc2c6SThierry Reding 
432459cc2c6SThierry Reding 	struct regulator *avdd_io_supply;
433459cc2c6SThierry Reding 	struct regulator *vdd_pll_supply;
434459cc2c6SThierry Reding 	struct regulator *hdmi_supply;
43536e90221SThierry Reding 
43636e90221SThierry Reding 	struct delayed_work scdc;
43736e90221SThierry Reding 	bool scdc_enabled;
4388e2988a7SThierry Reding 
439*cd54fb96SThierry Reding 	struct tegra_sor_audio audio;
4406b6b6042SThierry Reding };
4416b6b6042SThierry Reding 
442c31efa7aSThierry Reding struct tegra_sor_state {
443c31efa7aSThierry Reding 	struct drm_connector_state base;
444c31efa7aSThierry Reding 
44536e90221SThierry Reding 	unsigned int link_speed;
44636e90221SThierry Reding 	unsigned long pclk;
447c31efa7aSThierry Reding 	unsigned int bpc;
448c31efa7aSThierry Reding };
449c31efa7aSThierry Reding 
450c31efa7aSThierry Reding static inline struct tegra_sor_state *
451c31efa7aSThierry Reding to_sor_state(struct drm_connector_state *state)
452c31efa7aSThierry Reding {
453c31efa7aSThierry Reding 	return container_of(state, struct tegra_sor_state, base);
454c31efa7aSThierry Reding }
455c31efa7aSThierry Reding 
45634fa183bSThierry Reding struct tegra_sor_config {
45734fa183bSThierry Reding 	u32 bits_per_pixel;
45834fa183bSThierry Reding 
45934fa183bSThierry Reding 	u32 active_polarity;
46034fa183bSThierry Reding 	u32 active_count;
46134fa183bSThierry Reding 	u32 tu_size;
46234fa183bSThierry Reding 	u32 active_frac;
46334fa183bSThierry Reding 	u32 watermark;
4647890b576SThierry Reding 
4657890b576SThierry Reding 	u32 hblank_symbols;
4667890b576SThierry Reding 	u32 vblank_symbols;
46734fa183bSThierry Reding };
46834fa183bSThierry Reding 
4696b6b6042SThierry Reding static inline struct tegra_sor *
4706b6b6042SThierry Reding host1x_client_to_sor(struct host1x_client *client)
4716b6b6042SThierry Reding {
4726b6b6042SThierry Reding 	return container_of(client, struct tegra_sor, client);
4736b6b6042SThierry Reding }
4746b6b6042SThierry Reding 
4756b6b6042SThierry Reding static inline struct tegra_sor *to_sor(struct tegra_output *output)
4766b6b6042SThierry Reding {
4776b6b6042SThierry Reding 	return container_of(output, struct tegra_sor, output);
4786b6b6042SThierry Reding }
4796b6b6042SThierry Reding 
4805c5f1301SThierry Reding static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned int offset)
4816b6b6042SThierry Reding {
482932f6529SThierry Reding 	u32 value = readl(sor->regs + (offset << 2));
483932f6529SThierry Reding 
484932f6529SThierry Reding 	trace_sor_readl(sor->dev, offset, value);
485932f6529SThierry Reding 
486932f6529SThierry Reding 	return value;
4876b6b6042SThierry Reding }
4886b6b6042SThierry Reding 
48928fe2076SThierry Reding static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value,
4905c5f1301SThierry Reding 				    unsigned int offset)
4916b6b6042SThierry Reding {
492932f6529SThierry Reding 	trace_sor_writel(sor->dev, offset, value);
4936b6b6042SThierry Reding 	writel(value, sor->regs + (offset << 2));
4946b6b6042SThierry Reding }
4956b6b6042SThierry Reding 
49625bb2cecSThierry Reding static int tegra_sor_set_parent_clock(struct tegra_sor *sor, struct clk *parent)
49725bb2cecSThierry Reding {
49825bb2cecSThierry Reding 	int err;
49925bb2cecSThierry Reding 
50025bb2cecSThierry Reding 	clk_disable_unprepare(sor->clk);
50125bb2cecSThierry Reding 
502e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk_out, parent);
50325bb2cecSThierry Reding 	if (err < 0)
50425bb2cecSThierry Reding 		return err;
50525bb2cecSThierry Reding 
50625bb2cecSThierry Reding 	err = clk_prepare_enable(sor->clk);
50725bb2cecSThierry Reding 	if (err < 0)
50825bb2cecSThierry Reding 		return err;
50925bb2cecSThierry Reding 
51025bb2cecSThierry Reding 	return 0;
51125bb2cecSThierry Reding }
51225bb2cecSThierry Reding 
513e1335e2fSThierry Reding struct tegra_clk_sor_pad {
514b299221cSThierry Reding 	struct clk_hw hw;
515b299221cSThierry Reding 	struct tegra_sor *sor;
516b299221cSThierry Reding };
517b299221cSThierry Reding 
518e1335e2fSThierry Reding static inline struct tegra_clk_sor_pad *to_pad(struct clk_hw *hw)
519b299221cSThierry Reding {
520e1335e2fSThierry Reding 	return container_of(hw, struct tegra_clk_sor_pad, hw);
521b299221cSThierry Reding }
522b299221cSThierry Reding 
523e1335e2fSThierry Reding static const char * const tegra_clk_sor_pad_parents[] = {
524b299221cSThierry Reding 	"pll_d2_out0", "pll_dp"
525b299221cSThierry Reding };
526b299221cSThierry Reding 
527e1335e2fSThierry Reding static int tegra_clk_sor_pad_set_parent(struct clk_hw *hw, u8 index)
528b299221cSThierry Reding {
529e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad = to_pad(hw);
530e1335e2fSThierry Reding 	struct tegra_sor *sor = pad->sor;
531b299221cSThierry Reding 	u32 value;
532b299221cSThierry Reding 
533b299221cSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
534b299221cSThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
535b299221cSThierry Reding 
536b299221cSThierry Reding 	switch (index) {
537b299221cSThierry Reding 	case 0:
538b299221cSThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
539b299221cSThierry Reding 		break;
540b299221cSThierry Reding 
541b299221cSThierry Reding 	case 1:
542b299221cSThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
543b299221cSThierry Reding 		break;
544b299221cSThierry Reding 	}
545b299221cSThierry Reding 
546b299221cSThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
547b299221cSThierry Reding 
548b299221cSThierry Reding 	return 0;
549b299221cSThierry Reding }
550b299221cSThierry Reding 
551e1335e2fSThierry Reding static u8 tegra_clk_sor_pad_get_parent(struct clk_hw *hw)
552b299221cSThierry Reding {
553e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad = to_pad(hw);
554e1335e2fSThierry Reding 	struct tegra_sor *sor = pad->sor;
555b299221cSThierry Reding 	u8 parent = U8_MAX;
556b299221cSThierry Reding 	u32 value;
557b299221cSThierry Reding 
558b299221cSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
559b299221cSThierry Reding 
560b299221cSThierry Reding 	switch (value & SOR_CLK_CNTRL_DP_CLK_SEL_MASK) {
561b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK:
562b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK:
563b299221cSThierry Reding 		parent = 0;
564b299221cSThierry Reding 		break;
565b299221cSThierry Reding 
566b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK:
567b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK:
568b299221cSThierry Reding 		parent = 1;
569b299221cSThierry Reding 		break;
570b299221cSThierry Reding 	}
571b299221cSThierry Reding 
572b299221cSThierry Reding 	return parent;
573b299221cSThierry Reding }
574b299221cSThierry Reding 
575e1335e2fSThierry Reding static const struct clk_ops tegra_clk_sor_pad_ops = {
576e1335e2fSThierry Reding 	.set_parent = tegra_clk_sor_pad_set_parent,
577e1335e2fSThierry Reding 	.get_parent = tegra_clk_sor_pad_get_parent,
578b299221cSThierry Reding };
579b299221cSThierry Reding 
580e1335e2fSThierry Reding static struct clk *tegra_clk_sor_pad_register(struct tegra_sor *sor,
581b299221cSThierry Reding 					      const char *name)
582b299221cSThierry Reding {
583e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad;
584b299221cSThierry Reding 	struct clk_init_data init;
585b299221cSThierry Reding 	struct clk *clk;
586b299221cSThierry Reding 
587e1335e2fSThierry Reding 	pad = devm_kzalloc(sor->dev, sizeof(*pad), GFP_KERNEL);
588e1335e2fSThierry Reding 	if (!pad)
589b299221cSThierry Reding 		return ERR_PTR(-ENOMEM);
590b299221cSThierry Reding 
591e1335e2fSThierry Reding 	pad->sor = sor;
592b299221cSThierry Reding 
593b299221cSThierry Reding 	init.name = name;
594b299221cSThierry Reding 	init.flags = 0;
595e1335e2fSThierry Reding 	init.parent_names = tegra_clk_sor_pad_parents;
596e1335e2fSThierry Reding 	init.num_parents = ARRAY_SIZE(tegra_clk_sor_pad_parents);
597e1335e2fSThierry Reding 	init.ops = &tegra_clk_sor_pad_ops;
598b299221cSThierry Reding 
599e1335e2fSThierry Reding 	pad->hw.init = &init;
600b299221cSThierry Reding 
601e1335e2fSThierry Reding 	clk = devm_clk_register(sor->dev, &pad->hw);
602b299221cSThierry Reding 
603b299221cSThierry Reding 	return clk;
604b299221cSThierry Reding }
605b299221cSThierry Reding 
6066b6b6042SThierry Reding static int tegra_sor_dp_train_fast(struct tegra_sor *sor,
6076b6b6042SThierry Reding 				   struct drm_dp_link *link)
6086b6b6042SThierry Reding {
6096b6b6042SThierry Reding 	unsigned int i;
6106b6b6042SThierry Reding 	u8 pattern;
61128fe2076SThierry Reding 	u32 value;
6126b6b6042SThierry Reding 	int err;
6136b6b6042SThierry Reding 
6146b6b6042SThierry Reding 	/* setup lane parameters */
6156b6b6042SThierry Reding 	value = SOR_LANE_DRIVE_CURRENT_LANE3(0x40) |
6166b6b6042SThierry Reding 		SOR_LANE_DRIVE_CURRENT_LANE2(0x40) |
6176b6b6042SThierry Reding 		SOR_LANE_DRIVE_CURRENT_LANE1(0x40) |
6186b6b6042SThierry Reding 		SOR_LANE_DRIVE_CURRENT_LANE0(0x40);
619a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
6206b6b6042SThierry Reding 
6216b6b6042SThierry Reding 	value = SOR_LANE_PREEMPHASIS_LANE3(0x0f) |
6226b6b6042SThierry Reding 		SOR_LANE_PREEMPHASIS_LANE2(0x0f) |
6236b6b6042SThierry Reding 		SOR_LANE_PREEMPHASIS_LANE1(0x0f) |
6246b6b6042SThierry Reding 		SOR_LANE_PREEMPHASIS_LANE0(0x0f);
625a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
6266b6b6042SThierry Reding 
627a9a9e4fdSThierry Reding 	value = SOR_LANE_POSTCURSOR_LANE3(0x00) |
628a9a9e4fdSThierry Reding 		SOR_LANE_POSTCURSOR_LANE2(0x00) |
629a9a9e4fdSThierry Reding 		SOR_LANE_POSTCURSOR_LANE1(0x00) |
630a9a9e4fdSThierry Reding 		SOR_LANE_POSTCURSOR_LANE0(0x00);
631a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_POSTCURSOR0);
6326b6b6042SThierry Reding 
6336b6b6042SThierry Reding 	/* disable LVDS mode */
6346b6b6042SThierry Reding 	tegra_sor_writel(sor, 0, SOR_LVDS);
6356b6b6042SThierry Reding 
636880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
6376b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
6386b6b6042SThierry Reding 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
6396b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU(2); /* XXX: don't hardcode? */
640880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
6416b6b6042SThierry Reding 
642880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
6436b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
6446b6b6042SThierry Reding 		 SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0;
645880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
6466b6b6042SThierry Reding 
6476b6b6042SThierry Reding 	usleep_range(10, 100);
6486b6b6042SThierry Reding 
649880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
6506b6b6042SThierry Reding 	value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
6516b6b6042SThierry Reding 		   SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0);
652880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
6536b6b6042SThierry Reding 
6549542c237SThierry Reding 	err = drm_dp_aux_prepare(sor->aux, DP_SET_ANSI_8B10B);
6556b6b6042SThierry Reding 	if (err < 0)
6566b6b6042SThierry Reding 		return err;
6576b6b6042SThierry Reding 
6586b6b6042SThierry Reding 	for (i = 0, value = 0; i < link->num_lanes; i++) {
6596b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
6606b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_NONE |
6616b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_TRAIN1;
6626b6b6042SThierry Reding 		value = (value << 8) | lane;
6636b6b6042SThierry Reding 	}
6646b6b6042SThierry Reding 
6656b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
6666b6b6042SThierry Reding 
6676b6b6042SThierry Reding 	pattern = DP_TRAINING_PATTERN_1;
6686b6b6042SThierry Reding 
6699542c237SThierry Reding 	err = drm_dp_aux_train(sor->aux, link, pattern);
6706b6b6042SThierry Reding 	if (err < 0)
6716b6b6042SThierry Reding 		return err;
6726b6b6042SThierry Reding 
673a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
6746b6b6042SThierry Reding 	value |= SOR_DP_SPARE_SEQ_ENABLE;
6756b6b6042SThierry Reding 	value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
6766b6b6042SThierry Reding 	value |= SOR_DP_SPARE_MACRO_SOR_CLK;
677a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
6786b6b6042SThierry Reding 
6796b6b6042SThierry Reding 	for (i = 0, value = 0; i < link->num_lanes; i++) {
6806b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
6816b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_NONE |
6826b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_TRAIN2;
6836b6b6042SThierry Reding 		value = (value << 8) | lane;
6846b6b6042SThierry Reding 	}
6856b6b6042SThierry Reding 
6866b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
6876b6b6042SThierry Reding 
6886b6b6042SThierry Reding 	pattern = DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_2;
6896b6b6042SThierry Reding 
6909542c237SThierry Reding 	err = drm_dp_aux_train(sor->aux, link, pattern);
6916b6b6042SThierry Reding 	if (err < 0)
6926b6b6042SThierry Reding 		return err;
6936b6b6042SThierry Reding 
6946b6b6042SThierry Reding 	for (i = 0, value = 0; i < link->num_lanes; i++) {
6956b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
6966b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_GALIOS |
6976b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_NONE;
6986b6b6042SThierry Reding 		value = (value << 8) | lane;
6996b6b6042SThierry Reding 	}
7006b6b6042SThierry Reding 
7016b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
7026b6b6042SThierry Reding 
7036b6b6042SThierry Reding 	pattern = DP_TRAINING_PATTERN_DISABLE;
7046b6b6042SThierry Reding 
7059542c237SThierry Reding 	err = drm_dp_aux_train(sor->aux, link, pattern);
7066b6b6042SThierry Reding 	if (err < 0)
7076b6b6042SThierry Reding 		return err;
7086b6b6042SThierry Reding 
7096b6b6042SThierry Reding 	return 0;
7106b6b6042SThierry Reding }
7116b6b6042SThierry Reding 
7126b6b6042SThierry Reding static void tegra_sor_super_update(struct tegra_sor *sor)
7136b6b6042SThierry Reding {
714a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
715a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 1, SOR_SUPER_STATE0);
716a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
7176b6b6042SThierry Reding }
7186b6b6042SThierry Reding 
7196b6b6042SThierry Reding static void tegra_sor_update(struct tegra_sor *sor)
7206b6b6042SThierry Reding {
721a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE0);
722a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 1, SOR_STATE0);
723a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE0);
7246b6b6042SThierry Reding }
7256b6b6042SThierry Reding 
7266b6b6042SThierry Reding static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout)
7276b6b6042SThierry Reding {
72828fe2076SThierry Reding 	u32 value;
7296b6b6042SThierry Reding 
7306b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWM_DIV);
7316b6b6042SThierry Reding 	value &= ~SOR_PWM_DIV_MASK;
7326b6b6042SThierry Reding 	value |= 0x400; /* period */
7336b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWM_DIV);
7346b6b6042SThierry Reding 
7356b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWM_CTL);
7366b6b6042SThierry Reding 	value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK;
7376b6b6042SThierry Reding 	value |= 0x400; /* duty cycle */
7386b6b6042SThierry Reding 	value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */
7396b6b6042SThierry Reding 	value |= SOR_PWM_CTL_TRIGGER;
7406b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWM_CTL);
7416b6b6042SThierry Reding 
7426b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
7436b6b6042SThierry Reding 
7446b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
7456b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWM_CTL);
7466b6b6042SThierry Reding 		if ((value & SOR_PWM_CTL_TRIGGER) == 0)
7476b6b6042SThierry Reding 			return 0;
7486b6b6042SThierry Reding 
7496b6b6042SThierry Reding 		usleep_range(25, 100);
7506b6b6042SThierry Reding 	}
7516b6b6042SThierry Reding 
7526b6b6042SThierry Reding 	return -ETIMEDOUT;
7536b6b6042SThierry Reding }
7546b6b6042SThierry Reding 
7556b6b6042SThierry Reding static int tegra_sor_attach(struct tegra_sor *sor)
7566b6b6042SThierry Reding {
7576b6b6042SThierry Reding 	unsigned long value, timeout;
7586b6b6042SThierry Reding 
7596b6b6042SThierry Reding 	/* wake up in normal mode */
760a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
7616b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE;
7626b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_MODE_NORMAL;
763a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
7646b6b6042SThierry Reding 	tegra_sor_super_update(sor);
7656b6b6042SThierry Reding 
7666b6b6042SThierry Reding 	/* attach */
767a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
7686b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_ATTACHED;
769a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
7706b6b6042SThierry Reding 	tegra_sor_super_update(sor);
7716b6b6042SThierry Reding 
7726b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
7736b6b6042SThierry Reding 
7746b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
7756b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
7766b6b6042SThierry Reding 		if ((value & SOR_TEST_ATTACHED) != 0)
7776b6b6042SThierry Reding 			return 0;
7786b6b6042SThierry Reding 
7796b6b6042SThierry Reding 		usleep_range(25, 100);
7806b6b6042SThierry Reding 	}
7816b6b6042SThierry Reding 
7826b6b6042SThierry Reding 	return -ETIMEDOUT;
7836b6b6042SThierry Reding }
7846b6b6042SThierry Reding 
7856b6b6042SThierry Reding static int tegra_sor_wakeup(struct tegra_sor *sor)
7866b6b6042SThierry Reding {
7876b6b6042SThierry Reding 	unsigned long value, timeout;
7886b6b6042SThierry Reding 
7896b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
7906b6b6042SThierry Reding 
7916b6b6042SThierry Reding 	/* wait for head to wake up */
7926b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
7936b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
7946b6b6042SThierry Reding 		value &= SOR_TEST_HEAD_MODE_MASK;
7956b6b6042SThierry Reding 
7966b6b6042SThierry Reding 		if (value == SOR_TEST_HEAD_MODE_AWAKE)
7976b6b6042SThierry Reding 			return 0;
7986b6b6042SThierry Reding 
7996b6b6042SThierry Reding 		usleep_range(25, 100);
8006b6b6042SThierry Reding 	}
8016b6b6042SThierry Reding 
8026b6b6042SThierry Reding 	return -ETIMEDOUT;
8036b6b6042SThierry Reding }
8046b6b6042SThierry Reding 
8056b6b6042SThierry Reding static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout)
8066b6b6042SThierry Reding {
80728fe2076SThierry Reding 	u32 value;
8086b6b6042SThierry Reding 
8096b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWR);
8106b6b6042SThierry Reding 	value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU;
8116b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWR);
8126b6b6042SThierry Reding 
8136b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
8146b6b6042SThierry Reding 
8156b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
8166b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
8176b6b6042SThierry Reding 		if ((value & SOR_PWR_TRIGGER) == 0)
8186b6b6042SThierry Reding 			return 0;
8196b6b6042SThierry Reding 
8206b6b6042SThierry Reding 		usleep_range(25, 100);
8216b6b6042SThierry Reding 	}
8226b6b6042SThierry Reding 
8236b6b6042SThierry Reding 	return -ETIMEDOUT;
8246b6b6042SThierry Reding }
8256b6b6042SThierry Reding 
82634fa183bSThierry Reding struct tegra_sor_params {
82734fa183bSThierry Reding 	/* number of link clocks per line */
82834fa183bSThierry Reding 	unsigned int num_clocks;
82934fa183bSThierry Reding 	/* ratio between input and output */
83034fa183bSThierry Reding 	u64 ratio;
83134fa183bSThierry Reding 	/* precision factor */
83234fa183bSThierry Reding 	u64 precision;
83334fa183bSThierry Reding 
83434fa183bSThierry Reding 	unsigned int active_polarity;
83534fa183bSThierry Reding 	unsigned int active_count;
83634fa183bSThierry Reding 	unsigned int active_frac;
83734fa183bSThierry Reding 	unsigned int tu_size;
83834fa183bSThierry Reding 	unsigned int error;
83934fa183bSThierry Reding };
84034fa183bSThierry Reding 
84134fa183bSThierry Reding static int tegra_sor_compute_params(struct tegra_sor *sor,
84234fa183bSThierry Reding 				    struct tegra_sor_params *params,
84334fa183bSThierry Reding 				    unsigned int tu_size)
84434fa183bSThierry Reding {
84534fa183bSThierry Reding 	u64 active_sym, active_count, frac, approx;
84634fa183bSThierry Reding 	u32 active_polarity, active_frac = 0;
84734fa183bSThierry Reding 	const u64 f = params->precision;
84834fa183bSThierry Reding 	s64 error;
84934fa183bSThierry Reding 
85034fa183bSThierry Reding 	active_sym = params->ratio * tu_size;
85134fa183bSThierry Reding 	active_count = div_u64(active_sym, f) * f;
85234fa183bSThierry Reding 	frac = active_sym - active_count;
85334fa183bSThierry Reding 
85434fa183bSThierry Reding 	/* fraction < 0.5 */
85534fa183bSThierry Reding 	if (frac >= (f / 2)) {
85634fa183bSThierry Reding 		active_polarity = 1;
85734fa183bSThierry Reding 		frac = f - frac;
85834fa183bSThierry Reding 	} else {
85934fa183bSThierry Reding 		active_polarity = 0;
86034fa183bSThierry Reding 	}
86134fa183bSThierry Reding 
86234fa183bSThierry Reding 	if (frac != 0) {
86334fa183bSThierry Reding 		frac = div_u64(f * f,  frac); /* 1/fraction */
86434fa183bSThierry Reding 		if (frac <= (15 * f)) {
86534fa183bSThierry Reding 			active_frac = div_u64(frac, f);
86634fa183bSThierry Reding 
86734fa183bSThierry Reding 			/* round up */
86834fa183bSThierry Reding 			if (active_polarity)
86934fa183bSThierry Reding 				active_frac++;
87034fa183bSThierry Reding 		} else {
87134fa183bSThierry Reding 			active_frac = active_polarity ? 1 : 15;
87234fa183bSThierry Reding 		}
87334fa183bSThierry Reding 	}
87434fa183bSThierry Reding 
87534fa183bSThierry Reding 	if (active_frac == 1)
87634fa183bSThierry Reding 		active_polarity = 0;
87734fa183bSThierry Reding 
87834fa183bSThierry Reding 	if (active_polarity == 1) {
87934fa183bSThierry Reding 		if (active_frac) {
88034fa183bSThierry Reding 			approx = active_count + (active_frac * (f - 1)) * f;
88134fa183bSThierry Reding 			approx = div_u64(approx, active_frac * f);
88234fa183bSThierry Reding 		} else {
88334fa183bSThierry Reding 			approx = active_count + f;
88434fa183bSThierry Reding 		}
88534fa183bSThierry Reding 	} else {
88634fa183bSThierry Reding 		if (active_frac)
88734fa183bSThierry Reding 			approx = active_count + div_u64(f, active_frac);
88834fa183bSThierry Reding 		else
88934fa183bSThierry Reding 			approx = active_count;
89034fa183bSThierry Reding 	}
89134fa183bSThierry Reding 
89234fa183bSThierry Reding 	error = div_s64(active_sym - approx, tu_size);
89334fa183bSThierry Reding 	error *= params->num_clocks;
89434fa183bSThierry Reding 
89579211c8eSAndrew Morton 	if (error <= 0 && abs(error) < params->error) {
89634fa183bSThierry Reding 		params->active_count = div_u64(active_count, f);
89734fa183bSThierry Reding 		params->active_polarity = active_polarity;
89834fa183bSThierry Reding 		params->active_frac = active_frac;
89979211c8eSAndrew Morton 		params->error = abs(error);
90034fa183bSThierry Reding 		params->tu_size = tu_size;
90134fa183bSThierry Reding 
90234fa183bSThierry Reding 		if (error == 0)
90334fa183bSThierry Reding 			return true;
90434fa183bSThierry Reding 	}
90534fa183bSThierry Reding 
90634fa183bSThierry Reding 	return false;
90734fa183bSThierry Reding }
90834fa183bSThierry Reding 
909a198359eSThierry Reding static int tegra_sor_compute_config(struct tegra_sor *sor,
91080444495SThierry Reding 				    const struct drm_display_mode *mode,
91134fa183bSThierry Reding 				    struct tegra_sor_config *config,
91234fa183bSThierry Reding 				    struct drm_dp_link *link)
91334fa183bSThierry Reding {
91434fa183bSThierry Reding 	const u64 f = 100000, link_rate = link->rate * 1000;
91534fa183bSThierry Reding 	const u64 pclk = mode->clock * 1000;
9167890b576SThierry Reding 	u64 input, output, watermark, num;
91734fa183bSThierry Reding 	struct tegra_sor_params params;
91834fa183bSThierry Reding 	u32 num_syms_per_line;
91934fa183bSThierry Reding 	unsigned int i;
92034fa183bSThierry Reding 
92134fa183bSThierry Reding 	if (!link_rate || !link->num_lanes || !pclk || !config->bits_per_pixel)
92234fa183bSThierry Reding 		return -EINVAL;
92334fa183bSThierry Reding 
92434fa183bSThierry Reding 	output = link_rate * 8 * link->num_lanes;
92534fa183bSThierry Reding 	input = pclk * config->bits_per_pixel;
92634fa183bSThierry Reding 
92734fa183bSThierry Reding 	if (input >= output)
92834fa183bSThierry Reding 		return -ERANGE;
92934fa183bSThierry Reding 
93034fa183bSThierry Reding 	memset(&params, 0, sizeof(params));
93134fa183bSThierry Reding 	params.ratio = div64_u64(input * f, output);
93234fa183bSThierry Reding 	params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk);
93334fa183bSThierry Reding 	params.precision = f;
93434fa183bSThierry Reding 	params.error = 64 * f;
93534fa183bSThierry Reding 	params.tu_size = 64;
93634fa183bSThierry Reding 
93734fa183bSThierry Reding 	for (i = params.tu_size; i >= 32; i--)
93834fa183bSThierry Reding 		if (tegra_sor_compute_params(sor, &params, i))
93934fa183bSThierry Reding 			break;
94034fa183bSThierry Reding 
94134fa183bSThierry Reding 	if (params.active_frac == 0) {
94234fa183bSThierry Reding 		config->active_polarity = 0;
94334fa183bSThierry Reding 		config->active_count = params.active_count;
94434fa183bSThierry Reding 
94534fa183bSThierry Reding 		if (!params.active_polarity)
94634fa183bSThierry Reding 			config->active_count--;
94734fa183bSThierry Reding 
94834fa183bSThierry Reding 		config->tu_size = params.tu_size;
94934fa183bSThierry Reding 		config->active_frac = 1;
95034fa183bSThierry Reding 	} else {
95134fa183bSThierry Reding 		config->active_polarity = params.active_polarity;
95234fa183bSThierry Reding 		config->active_count = params.active_count;
95334fa183bSThierry Reding 		config->active_frac = params.active_frac;
95434fa183bSThierry Reding 		config->tu_size = params.tu_size;
95534fa183bSThierry Reding 	}
95634fa183bSThierry Reding 
95734fa183bSThierry Reding 	dev_dbg(sor->dev,
95834fa183bSThierry Reding 		"polarity: %d active count: %d tu size: %d active frac: %d\n",
95934fa183bSThierry Reding 		config->active_polarity, config->active_count,
96034fa183bSThierry Reding 		config->tu_size, config->active_frac);
96134fa183bSThierry Reding 
96234fa183bSThierry Reding 	watermark = params.ratio * config->tu_size * (f - params.ratio);
96334fa183bSThierry Reding 	watermark = div_u64(watermark, f);
96434fa183bSThierry Reding 
96534fa183bSThierry Reding 	watermark = div_u64(watermark + params.error, f);
96634fa183bSThierry Reding 	config->watermark = watermark + (config->bits_per_pixel / 8) + 2;
96734fa183bSThierry Reding 	num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) *
96834fa183bSThierry Reding 			    (link->num_lanes * 8);
96934fa183bSThierry Reding 
97034fa183bSThierry Reding 	if (config->watermark > 30) {
97134fa183bSThierry Reding 		config->watermark = 30;
97234fa183bSThierry Reding 		dev_err(sor->dev,
97334fa183bSThierry Reding 			"unable to compute TU size, forcing watermark to %u\n",
97434fa183bSThierry Reding 			config->watermark);
97534fa183bSThierry Reding 	} else if (config->watermark > num_syms_per_line) {
97634fa183bSThierry Reding 		config->watermark = num_syms_per_line;
97734fa183bSThierry Reding 		dev_err(sor->dev, "watermark too high, forcing to %u\n",
97834fa183bSThierry Reding 			config->watermark);
97934fa183bSThierry Reding 	}
98034fa183bSThierry Reding 
9817890b576SThierry Reding 	/* compute the number of symbols per horizontal blanking interval */
9827890b576SThierry Reding 	num = ((mode->htotal - mode->hdisplay) - 7) * link_rate;
9837890b576SThierry Reding 	config->hblank_symbols = div_u64(num, pclk);
9847890b576SThierry Reding 
9857890b576SThierry Reding 	if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
9867890b576SThierry Reding 		config->hblank_symbols -= 3;
9877890b576SThierry Reding 
9887890b576SThierry Reding 	config->hblank_symbols -= 12 / link->num_lanes;
9897890b576SThierry Reding 
9907890b576SThierry Reding 	/* compute the number of symbols per vertical blanking interval */
9917890b576SThierry Reding 	num = (mode->hdisplay - 25) * link_rate;
9927890b576SThierry Reding 	config->vblank_symbols = div_u64(num, pclk);
9937890b576SThierry Reding 	config->vblank_symbols -= 36 / link->num_lanes + 4;
9947890b576SThierry Reding 
9957890b576SThierry Reding 	dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols,
9967890b576SThierry Reding 		config->vblank_symbols);
9977890b576SThierry Reding 
99834fa183bSThierry Reding 	return 0;
99934fa183bSThierry Reding }
100034fa183bSThierry Reding 
1001402f6bcdSThierry Reding static void tegra_sor_apply_config(struct tegra_sor *sor,
1002402f6bcdSThierry Reding 				   const struct tegra_sor_config *config)
1003402f6bcdSThierry Reding {
1004402f6bcdSThierry Reding 	u32 value;
1005402f6bcdSThierry Reding 
1006402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
1007402f6bcdSThierry Reding 	value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK;
1008402f6bcdSThierry Reding 	value |= SOR_DP_LINKCTL_TU_SIZE(config->tu_size);
1009402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
1010402f6bcdSThierry Reding 
1011402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_CONFIG0);
1012402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_WATERMARK_MASK;
1013402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_WATERMARK(config->watermark);
1014402f6bcdSThierry Reding 
1015402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK;
1016402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config->active_count);
1017402f6bcdSThierry Reding 
1018402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK;
1019402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config->active_frac);
1020402f6bcdSThierry Reding 
1021402f6bcdSThierry Reding 	if (config->active_polarity)
1022402f6bcdSThierry Reding 		value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
1023402f6bcdSThierry Reding 	else
1024402f6bcdSThierry Reding 		value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
1025402f6bcdSThierry Reding 
1026402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE;
1027402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE;
1028402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_CONFIG0);
1029402f6bcdSThierry Reding 
1030402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS);
1031402f6bcdSThierry Reding 	value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK;
1032402f6bcdSThierry Reding 	value |= config->hblank_symbols & 0xffff;
1033402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS);
1034402f6bcdSThierry Reding 
1035402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS);
1036402f6bcdSThierry Reding 	value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK;
1037402f6bcdSThierry Reding 	value |= config->vblank_symbols & 0xffff;
1038402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS);
1039402f6bcdSThierry Reding }
1040402f6bcdSThierry Reding 
10412bd1dd39SThierry Reding static void tegra_sor_mode_set(struct tegra_sor *sor,
10422bd1dd39SThierry Reding 			       const struct drm_display_mode *mode,
1043c31efa7aSThierry Reding 			       struct tegra_sor_state *state)
10442bd1dd39SThierry Reding {
10452bd1dd39SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(sor->output.encoder.crtc);
10462bd1dd39SThierry Reding 	unsigned int vbe, vse, hbe, hse, vbs, hbs;
10472bd1dd39SThierry Reding 	u32 value;
10482bd1dd39SThierry Reding 
10492bd1dd39SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
10502bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_PIXELDEPTH_MASK;
10512bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
10522bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_OWNER_MASK;
10532bd1dd39SThierry Reding 
10542bd1dd39SThierry Reding 	value |= SOR_STATE_ASY_CRC_MODE_COMPLETE |
10552bd1dd39SThierry Reding 		 SOR_STATE_ASY_OWNER(dc->pipe + 1);
10562bd1dd39SThierry Reding 
10572bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
10582bd1dd39SThierry Reding 		value &= ~SOR_STATE_ASY_HSYNCPOL;
10592bd1dd39SThierry Reding 
10602bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
10612bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_HSYNCPOL;
10622bd1dd39SThierry Reding 
10632bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
10642bd1dd39SThierry Reding 		value &= ~SOR_STATE_ASY_VSYNCPOL;
10652bd1dd39SThierry Reding 
10662bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
10672bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_VSYNCPOL;
10682bd1dd39SThierry Reding 
1069c31efa7aSThierry Reding 	switch (state->bpc) {
1070c31efa7aSThierry Reding 	case 16:
1071c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_48_444;
1072c31efa7aSThierry Reding 		break;
1073c31efa7aSThierry Reding 
1074c31efa7aSThierry Reding 	case 12:
1075c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_36_444;
1076c31efa7aSThierry Reding 		break;
1077c31efa7aSThierry Reding 
1078c31efa7aSThierry Reding 	case 10:
1079c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_30_444;
1080c31efa7aSThierry Reding 		break;
1081c31efa7aSThierry Reding 
10822bd1dd39SThierry Reding 	case 8:
10832bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
10842bd1dd39SThierry Reding 		break;
10852bd1dd39SThierry Reding 
10862bd1dd39SThierry Reding 	case 6:
10872bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444;
10882bd1dd39SThierry Reding 		break;
10892bd1dd39SThierry Reding 
10902bd1dd39SThierry Reding 	default:
1091c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
10922bd1dd39SThierry Reding 		break;
10932bd1dd39SThierry Reding 	}
10942bd1dd39SThierry Reding 
10952bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
10962bd1dd39SThierry Reding 
10972bd1dd39SThierry Reding 	/*
10982bd1dd39SThierry Reding 	 * TODO: The video timing programming below doesn't seem to match the
10992bd1dd39SThierry Reding 	 * register definitions.
11002bd1dd39SThierry Reding 	 */
11012bd1dd39SThierry Reding 
11022bd1dd39SThierry Reding 	value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff);
1103880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state1 + dc->pipe);
11042bd1dd39SThierry Reding 
11052bd1dd39SThierry Reding 	/* sync end = sync width - 1 */
11062bd1dd39SThierry Reding 	vse = mode->vsync_end - mode->vsync_start - 1;
11072bd1dd39SThierry Reding 	hse = mode->hsync_end - mode->hsync_start - 1;
11082bd1dd39SThierry Reding 
11092bd1dd39SThierry Reding 	value = ((vse & 0x7fff) << 16) | (hse & 0x7fff);
1110880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state2 + dc->pipe);
11112bd1dd39SThierry Reding 
11122bd1dd39SThierry Reding 	/* blank end = sync end + back porch */
11132bd1dd39SThierry Reding 	vbe = vse + (mode->vtotal - mode->vsync_end);
11142bd1dd39SThierry Reding 	hbe = hse + (mode->htotal - mode->hsync_end);
11152bd1dd39SThierry Reding 
11162bd1dd39SThierry Reding 	value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff);
1117880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state3 + dc->pipe);
11182bd1dd39SThierry Reding 
11192bd1dd39SThierry Reding 	/* blank start = blank end + active */
11202bd1dd39SThierry Reding 	vbs = vbe + mode->vdisplay;
11212bd1dd39SThierry Reding 	hbs = hbe + mode->hdisplay;
11222bd1dd39SThierry Reding 
11232bd1dd39SThierry Reding 	value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff);
1124880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state4 + dc->pipe);
11252bd1dd39SThierry Reding 
11262bd1dd39SThierry Reding 	/* XXX interlacing support */
1127880cee0bSThierry Reding 	tegra_sor_writel(sor, 0x001, sor->soc->regs->head_state5 + dc->pipe);
11282bd1dd39SThierry Reding }
11292bd1dd39SThierry Reding 
11306fad8f66SThierry Reding static int tegra_sor_detach(struct tegra_sor *sor)
11316b6b6042SThierry Reding {
11326fad8f66SThierry Reding 	unsigned long value, timeout;
11336fad8f66SThierry Reding 
11346fad8f66SThierry Reding 	/* switch to safe mode */
1135a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
11366fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_MODE_NORMAL;
1137a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
11386fad8f66SThierry Reding 	tegra_sor_super_update(sor);
11396fad8f66SThierry Reding 
11406fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
11416fad8f66SThierry Reding 
11426fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
11436fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
11446fad8f66SThierry Reding 		if (value & SOR_PWR_MODE_SAFE)
11456fad8f66SThierry Reding 			break;
11466fad8f66SThierry Reding 	}
11476fad8f66SThierry Reding 
11486fad8f66SThierry Reding 	if ((value & SOR_PWR_MODE_SAFE) == 0)
11496fad8f66SThierry Reding 		return -ETIMEDOUT;
11506fad8f66SThierry Reding 
11516fad8f66SThierry Reding 	/* go to sleep */
1152a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
11536fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK;
1154a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
11556fad8f66SThierry Reding 	tegra_sor_super_update(sor);
11566fad8f66SThierry Reding 
11576fad8f66SThierry Reding 	/* detach */
1158a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
11596fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_ATTACHED;
1160a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
11616fad8f66SThierry Reding 	tegra_sor_super_update(sor);
11626fad8f66SThierry Reding 
11636fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
11646fad8f66SThierry Reding 
11656fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
11666fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
11676fad8f66SThierry Reding 		if ((value & SOR_TEST_ATTACHED) == 0)
11686fad8f66SThierry Reding 			break;
11696fad8f66SThierry Reding 
11706fad8f66SThierry Reding 		usleep_range(25, 100);
11716fad8f66SThierry Reding 	}
11726fad8f66SThierry Reding 
11736fad8f66SThierry Reding 	if ((value & SOR_TEST_ATTACHED) != 0)
11746fad8f66SThierry Reding 		return -ETIMEDOUT;
11756fad8f66SThierry Reding 
11766fad8f66SThierry Reding 	return 0;
11776fad8f66SThierry Reding }
11786fad8f66SThierry Reding 
11796fad8f66SThierry Reding static int tegra_sor_power_down(struct tegra_sor *sor)
11806fad8f66SThierry Reding {
11816fad8f66SThierry Reding 	unsigned long value, timeout;
11826fad8f66SThierry Reding 	int err;
11836fad8f66SThierry Reding 
11846fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWR);
11856fad8f66SThierry Reding 	value &= ~SOR_PWR_NORMAL_STATE_PU;
11866fad8f66SThierry Reding 	value |= SOR_PWR_TRIGGER;
11876fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWR);
11886fad8f66SThierry Reding 
11896fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
11906fad8f66SThierry Reding 
11916fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
11926fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
11936fad8f66SThierry Reding 		if ((value & SOR_PWR_TRIGGER) == 0)
11946fad8f66SThierry Reding 			return 0;
11956fad8f66SThierry Reding 
11966fad8f66SThierry Reding 		usleep_range(25, 100);
11976fad8f66SThierry Reding 	}
11986fad8f66SThierry Reding 
11996fad8f66SThierry Reding 	if ((value & SOR_PWR_TRIGGER) != 0)
12006fad8f66SThierry Reding 		return -ETIMEDOUT;
12016fad8f66SThierry Reding 
120225bb2cecSThierry Reding 	/* switch to safe parent clock */
120325bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
1204e1335e2fSThierry Reding 	if (err < 0) {
12056fad8f66SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
1206e1335e2fSThierry Reding 		return err;
1207e1335e2fSThierry Reding 	}
12086fad8f66SThierry Reding 
1209880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
12106fad8f66SThierry Reding 	value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
12116fad8f66SThierry Reding 		   SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2);
1212880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
12136fad8f66SThierry Reding 
12146fad8f66SThierry Reding 	/* stop lane sequencer */
12156fad8f66SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP |
12166fad8f66SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_DOWN;
12176fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
12186fad8f66SThierry Reding 
12196fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
12206fad8f66SThierry Reding 
12216fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
12226fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
12236fad8f66SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
12246fad8f66SThierry Reding 			break;
12256fad8f66SThierry Reding 
12266fad8f66SThierry Reding 		usleep_range(25, 100);
12276fad8f66SThierry Reding 	}
12286fad8f66SThierry Reding 
12296fad8f66SThierry Reding 	if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0)
12306fad8f66SThierry Reding 		return -ETIMEDOUT;
12316fad8f66SThierry Reding 
1232880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1233a9a9e4fdSThierry Reding 	value |= SOR_PLL2_PORT_POWERDOWN;
1234880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
12356fad8f66SThierry Reding 
12366fad8f66SThierry Reding 	usleep_range(20, 100);
12376fad8f66SThierry Reding 
1238880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
1239a9a9e4fdSThierry Reding 	value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
1240880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
12416fad8f66SThierry Reding 
1242880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1243a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD;
1244a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1245880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
12466fad8f66SThierry Reding 
12476fad8f66SThierry Reding 	usleep_range(20, 100);
12486fad8f66SThierry Reding 
12496fad8f66SThierry Reding 	return 0;
12506fad8f66SThierry Reding }
12516fad8f66SThierry Reding 
12526fad8f66SThierry Reding static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout)
12536fad8f66SThierry Reding {
12546fad8f66SThierry Reding 	u32 value;
12556fad8f66SThierry Reding 
12566fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
12576fad8f66SThierry Reding 
12586fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
1259a9a9e4fdSThierry Reding 		value = tegra_sor_readl(sor, SOR_CRCA);
1260a9a9e4fdSThierry Reding 		if (value & SOR_CRCA_VALID)
12616fad8f66SThierry Reding 			return 0;
12626fad8f66SThierry Reding 
12636fad8f66SThierry Reding 		usleep_range(100, 200);
12646fad8f66SThierry Reding 	}
12656fad8f66SThierry Reding 
12666fad8f66SThierry Reding 	return -ETIMEDOUT;
12676fad8f66SThierry Reding }
12686fad8f66SThierry Reding 
1269530239a8SThierry Reding static int tegra_sor_show_crc(struct seq_file *s, void *data)
12706fad8f66SThierry Reding {
1271530239a8SThierry Reding 	struct drm_info_node *node = s->private;
1272530239a8SThierry Reding 	struct tegra_sor *sor = node->info_ent->data;
1273850bab44SThierry Reding 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1274850bab44SThierry Reding 	struct drm_device *drm = node->minor->dev;
1275530239a8SThierry Reding 	int err = 0;
12766fad8f66SThierry Reding 	u32 value;
12776fad8f66SThierry Reding 
1278850bab44SThierry Reding 	drm_modeset_lock_all(drm);
12796fad8f66SThierry Reding 
1280850bab44SThierry Reding 	if (!crtc || !crtc->state->active) {
1281850bab44SThierry Reding 		err = -EBUSY;
12826fad8f66SThierry Reding 		goto unlock;
12836fad8f66SThierry Reding 	}
12846fad8f66SThierry Reding 
1285a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
12866fad8f66SThierry Reding 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
1287a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
12886fad8f66SThierry Reding 
12896fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_CRC_CNTRL);
12906fad8f66SThierry Reding 	value |= SOR_CRC_CNTRL_ENABLE;
12916fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_CRC_CNTRL);
12926fad8f66SThierry Reding 
12936fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_TEST);
12946fad8f66SThierry Reding 	value &= ~SOR_TEST_CRC_POST_SERIALIZE;
12956fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_TEST);
12966fad8f66SThierry Reding 
12976fad8f66SThierry Reding 	err = tegra_sor_crc_wait(sor, 100);
12986fad8f66SThierry Reding 	if (err < 0)
12996fad8f66SThierry Reding 		goto unlock;
13006fad8f66SThierry Reding 
1301a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA);
1302a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_CRCB);
13036fad8f66SThierry Reding 
1304530239a8SThierry Reding 	seq_printf(s, "%08x\n", value);
13056fad8f66SThierry Reding 
13066fad8f66SThierry Reding unlock:
1307850bab44SThierry Reding 	drm_modeset_unlock_all(drm);
13086fad8f66SThierry Reding 	return err;
13096fad8f66SThierry Reding }
13106fad8f66SThierry Reding 
1311062f5b2cSThierry Reding #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name }
1312062f5b2cSThierry Reding 
1313062f5b2cSThierry Reding static const struct debugfs_reg32 tegra_sor_regs[] = {
1314062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CTXSW),
1315062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SUPER_STATE0),
1316062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SUPER_STATE1),
1317062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_STATE0),
1318062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_STATE1),
1319062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE0(0)),
1320062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE0(1)),
1321062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE1(0)),
1322062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE1(1)),
1323062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE2(0)),
1324062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE2(1)),
1325062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE3(0)),
1326062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE3(1)),
1327062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE4(0)),
1328062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE4(1)),
1329062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE5(0)),
1330062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE5(1)),
1331062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRC_CNTRL),
1332062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG_MVID),
1333062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CLK_CNTRL),
1334062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CAP),
1335062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWR),
1336062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_TEST),
1337062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL0),
1338062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL1),
1339062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL2),
1340062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL3),
1341062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CSTM),
1342062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LVDS),
1343062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRCA),
1344062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRCB),
1345062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_BLANK),
1346062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_CTL),
1347062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_SEQ_CTL),
1348062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(0)),
1349062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(1)),
1350062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(2)),
1351062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(3)),
1352062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(4)),
1353062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(5)),
1354062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(6)),
1355062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(7)),
1356062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(8)),
1357062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(9)),
1358062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(10)),
1359062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(11)),
1360062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(12)),
1361062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(13)),
1362062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(14)),
1363062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(15)),
1364062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWM_DIV),
1365062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWM_CTL),
1366062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_A0),
1367062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_A1),
1368062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_B0),
1369062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_B1),
1370062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_A0),
1371062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_A1),
1372062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_B0),
1373062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_B1),
1374062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_A0),
1375062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_A1),
1376062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_B0),
1377062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_B1),
1378062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_A0),
1379062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_A1),
1380062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_B0),
1381062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_B1),
1382062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_A0),
1383062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_A1),
1384062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_B0),
1385062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_B1),
1386062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_TRIG),
1387062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_MSCHECK),
1388062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_XBAR_CTRL),
1389062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_XBAR_POL),
1390062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LINKCTL0),
1391062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LINKCTL1),
1392062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT0),
1393062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT1),
1394062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT0),
1395062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT1),
1396062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_PREEMPHASIS0),
1397062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_PREEMPHASIS1),
1398062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS0),
1399062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS1),
1400062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_POSTCURSOR0),
1401062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_POSTCURSOR1),
1402062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_CONFIG0),
1403062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_CONFIG1),
1404062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_MN0),
1405062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_MN1),
1406062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL0),
1407062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL1),
1408c57997bcSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL2),
1409062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG0),
1410062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG1),
1411062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_SPARE0),
1412062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_SPARE1),
1413062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_CTRL),
1414062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_HBLANK_SYMBOLS),
1415062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_VBLANK_SYMBOLS),
1416062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_HEADER),
1417062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK0),
1418062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK1),
1419062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK2),
1420062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK3),
1421062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK4),
1422062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK5),
1423062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK6),
1424062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_TPG),
1425062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_TPG_CONFIG),
1426062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM0),
1427062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM1),
1428062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM2),
1429062f5b2cSThierry Reding };
1430062f5b2cSThierry Reding 
1431dab16336SThierry Reding static int tegra_sor_show_regs(struct seq_file *s, void *data)
1432dab16336SThierry Reding {
1433dab16336SThierry Reding 	struct drm_info_node *node = s->private;
1434dab16336SThierry Reding 	struct tegra_sor *sor = node->info_ent->data;
1435850bab44SThierry Reding 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1436850bab44SThierry Reding 	struct drm_device *drm = node->minor->dev;
1437062f5b2cSThierry Reding 	unsigned int i;
1438850bab44SThierry Reding 	int err = 0;
1439850bab44SThierry Reding 
1440850bab44SThierry Reding 	drm_modeset_lock_all(drm);
1441850bab44SThierry Reding 
1442850bab44SThierry Reding 	if (!crtc || !crtc->state->active) {
1443850bab44SThierry Reding 		err = -EBUSY;
1444850bab44SThierry Reding 		goto unlock;
1445850bab44SThierry Reding 	}
1446dab16336SThierry Reding 
1447062f5b2cSThierry Reding 	for (i = 0; i < ARRAY_SIZE(tegra_sor_regs); i++) {
1448062f5b2cSThierry Reding 		unsigned int offset = tegra_sor_regs[i].offset;
1449dab16336SThierry Reding 
1450062f5b2cSThierry Reding 		seq_printf(s, "%-38s %#05x %08x\n", tegra_sor_regs[i].name,
1451062f5b2cSThierry Reding 			   offset, tegra_sor_readl(sor, offset));
1452062f5b2cSThierry Reding 	}
1453dab16336SThierry Reding 
1454850bab44SThierry Reding unlock:
1455850bab44SThierry Reding 	drm_modeset_unlock_all(drm);
1456850bab44SThierry Reding 	return err;
1457dab16336SThierry Reding }
1458dab16336SThierry Reding 
1459dab16336SThierry Reding static const struct drm_info_list debugfs_files[] = {
1460530239a8SThierry Reding 	{ "crc", tegra_sor_show_crc, 0, NULL },
1461dab16336SThierry Reding 	{ "regs", tegra_sor_show_regs, 0, NULL },
1462dab16336SThierry Reding };
1463dab16336SThierry Reding 
14645b8e043bSThierry Reding static int tegra_sor_late_register(struct drm_connector *connector)
14656fad8f66SThierry Reding {
14665b8e043bSThierry Reding 	struct tegra_output *output = connector_to_output(connector);
14675b8e043bSThierry Reding 	unsigned int i, count = ARRAY_SIZE(debugfs_files);
14685b8e043bSThierry Reding 	struct drm_minor *minor = connector->dev->primary;
14695b8e043bSThierry Reding 	struct dentry *root = connector->debugfs_entry;
14705b8e043bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
1471530239a8SThierry Reding 	int err;
14726fad8f66SThierry Reding 
1473dab16336SThierry Reding 	sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1474dab16336SThierry Reding 				     GFP_KERNEL);
14755b8e043bSThierry Reding 	if (!sor->debugfs_files)
14765b8e043bSThierry Reding 		return -ENOMEM;
14776fad8f66SThierry Reding 
14785b8e043bSThierry Reding 	for (i = 0; i < count; i++)
1479dab16336SThierry Reding 		sor->debugfs_files[i].data = sor;
1480dab16336SThierry Reding 
14815b8e043bSThierry Reding 	err = drm_debugfs_create_files(sor->debugfs_files, count, root, minor);
1482dab16336SThierry Reding 	if (err < 0)
1483dab16336SThierry Reding 		goto free;
1484dab16336SThierry Reding 
1485530239a8SThierry Reding 	return 0;
14866fad8f66SThierry Reding 
1487dab16336SThierry Reding free:
1488dab16336SThierry Reding 	kfree(sor->debugfs_files);
1489dab16336SThierry Reding 	sor->debugfs_files = NULL;
14905b8e043bSThierry Reding 
14916fad8f66SThierry Reding 	return err;
14926fad8f66SThierry Reding }
14936fad8f66SThierry Reding 
14945b8e043bSThierry Reding static void tegra_sor_early_unregister(struct drm_connector *connector)
14956fad8f66SThierry Reding {
14965b8e043bSThierry Reding 	struct tegra_output *output = connector_to_output(connector);
14975b8e043bSThierry Reding 	unsigned int count = ARRAY_SIZE(debugfs_files);
14985b8e043bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
1499d92e6009SThierry Reding 
15005b8e043bSThierry Reding 	drm_debugfs_remove_files(sor->debugfs_files, count,
15015b8e043bSThierry Reding 				 connector->dev->primary);
1502dab16336SThierry Reding 	kfree(sor->debugfs_files);
1503066d30f8SThierry Reding 	sor->debugfs_files = NULL;
15046fad8f66SThierry Reding }
15056fad8f66SThierry Reding 
1506c31efa7aSThierry Reding static void tegra_sor_connector_reset(struct drm_connector *connector)
1507c31efa7aSThierry Reding {
1508c31efa7aSThierry Reding 	struct tegra_sor_state *state;
1509c31efa7aSThierry Reding 
1510c31efa7aSThierry Reding 	state = kzalloc(sizeof(*state), GFP_KERNEL);
1511c31efa7aSThierry Reding 	if (!state)
1512c31efa7aSThierry Reding 		return;
1513c31efa7aSThierry Reding 
1514c31efa7aSThierry Reding 	if (connector->state) {
1515c31efa7aSThierry Reding 		__drm_atomic_helper_connector_destroy_state(connector->state);
1516c31efa7aSThierry Reding 		kfree(connector->state);
1517c31efa7aSThierry Reding 	}
1518c31efa7aSThierry Reding 
1519c31efa7aSThierry Reding 	__drm_atomic_helper_connector_reset(connector, &state->base);
1520c31efa7aSThierry Reding }
1521c31efa7aSThierry Reding 
15226fad8f66SThierry Reding static enum drm_connector_status
15236fad8f66SThierry Reding tegra_sor_connector_detect(struct drm_connector *connector, bool force)
15246fad8f66SThierry Reding {
15256fad8f66SThierry Reding 	struct tegra_output *output = connector_to_output(connector);
15266fad8f66SThierry Reding 	struct tegra_sor *sor = to_sor(output);
15276fad8f66SThierry Reding 
15289542c237SThierry Reding 	if (sor->aux)
15299542c237SThierry Reding 		return drm_dp_aux_detect(sor->aux);
15306fad8f66SThierry Reding 
1531459cc2c6SThierry Reding 	return tegra_output_connector_detect(connector, force);
15326fad8f66SThierry Reding }
15336fad8f66SThierry Reding 
1534c31efa7aSThierry Reding static struct drm_connector_state *
1535c31efa7aSThierry Reding tegra_sor_connector_duplicate_state(struct drm_connector *connector)
1536c31efa7aSThierry Reding {
1537c31efa7aSThierry Reding 	struct tegra_sor_state *state = to_sor_state(connector->state);
1538c31efa7aSThierry Reding 	struct tegra_sor_state *copy;
1539c31efa7aSThierry Reding 
1540c31efa7aSThierry Reding 	copy = kmemdup(state, sizeof(*state), GFP_KERNEL);
1541c31efa7aSThierry Reding 	if (!copy)
1542c31efa7aSThierry Reding 		return NULL;
1543c31efa7aSThierry Reding 
1544c31efa7aSThierry Reding 	__drm_atomic_helper_connector_duplicate_state(connector, &copy->base);
1545c31efa7aSThierry Reding 
1546c31efa7aSThierry Reding 	return &copy->base;
1547c31efa7aSThierry Reding }
1548c31efa7aSThierry Reding 
15496fad8f66SThierry Reding static const struct drm_connector_funcs tegra_sor_connector_funcs = {
1550c31efa7aSThierry Reding 	.reset = tegra_sor_connector_reset,
15516fad8f66SThierry Reding 	.detect = tegra_sor_connector_detect,
15526fad8f66SThierry Reding 	.fill_modes = drm_helper_probe_single_connector_modes,
15536fad8f66SThierry Reding 	.destroy = tegra_output_connector_destroy,
1554c31efa7aSThierry Reding 	.atomic_duplicate_state = tegra_sor_connector_duplicate_state,
15554aa3df71SThierry Reding 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
15565b8e043bSThierry Reding 	.late_register = tegra_sor_late_register,
15575b8e043bSThierry Reding 	.early_unregister = tegra_sor_early_unregister,
15586fad8f66SThierry Reding };
15596fad8f66SThierry Reding 
15606fad8f66SThierry Reding static int tegra_sor_connector_get_modes(struct drm_connector *connector)
15616fad8f66SThierry Reding {
15626fad8f66SThierry Reding 	struct tegra_output *output = connector_to_output(connector);
15636fad8f66SThierry Reding 	struct tegra_sor *sor = to_sor(output);
15646fad8f66SThierry Reding 	int err;
15656fad8f66SThierry Reding 
15669542c237SThierry Reding 	if (sor->aux)
15679542c237SThierry Reding 		drm_dp_aux_enable(sor->aux);
15686fad8f66SThierry Reding 
15696fad8f66SThierry Reding 	err = tegra_output_connector_get_modes(connector);
15706fad8f66SThierry Reding 
15719542c237SThierry Reding 	if (sor->aux)
15729542c237SThierry Reding 		drm_dp_aux_disable(sor->aux);
15736fad8f66SThierry Reding 
15746fad8f66SThierry Reding 	return err;
15756fad8f66SThierry Reding }
15766fad8f66SThierry Reding 
15776fad8f66SThierry Reding static enum drm_mode_status
15786fad8f66SThierry Reding tegra_sor_connector_mode_valid(struct drm_connector *connector,
15796fad8f66SThierry Reding 			       struct drm_display_mode *mode)
15806fad8f66SThierry Reding {
15816fad8f66SThierry Reding 	return MODE_OK;
15826fad8f66SThierry Reding }
15836fad8f66SThierry Reding 
15846fad8f66SThierry Reding static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = {
15856fad8f66SThierry Reding 	.get_modes = tegra_sor_connector_get_modes,
15866fad8f66SThierry Reding 	.mode_valid = tegra_sor_connector_mode_valid,
15876fad8f66SThierry Reding };
15886fad8f66SThierry Reding 
15896fad8f66SThierry Reding static const struct drm_encoder_funcs tegra_sor_encoder_funcs = {
15906fad8f66SThierry Reding 	.destroy = tegra_output_encoder_destroy,
15916fad8f66SThierry Reding };
15926fad8f66SThierry Reding 
1593850bab44SThierry Reding static void tegra_sor_edp_disable(struct drm_encoder *encoder)
15946fad8f66SThierry Reding {
1595850bab44SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1596850bab44SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
1597850bab44SThierry Reding 	struct tegra_sor *sor = to_sor(output);
1598850bab44SThierry Reding 	u32 value;
1599850bab44SThierry Reding 	int err;
1600850bab44SThierry Reding 
1601850bab44SThierry Reding 	if (output->panel)
1602850bab44SThierry Reding 		drm_panel_disable(output->panel);
1603850bab44SThierry Reding 
1604850bab44SThierry Reding 	err = tegra_sor_detach(sor);
1605850bab44SThierry Reding 	if (err < 0)
1606850bab44SThierry Reding 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
1607850bab44SThierry Reding 
1608850bab44SThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE1);
1609850bab44SThierry Reding 	tegra_sor_update(sor);
1610850bab44SThierry Reding 
1611850bab44SThierry Reding 	/*
1612850bab44SThierry Reding 	 * The following accesses registers of the display controller, so make
1613850bab44SThierry Reding 	 * sure it's only executed when the output is attached to one.
1614850bab44SThierry Reding 	 */
1615850bab44SThierry Reding 	if (dc) {
1616850bab44SThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1617c57997bcSThierry Reding 		value &= ~SOR_ENABLE(0);
1618850bab44SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
1619850bab44SThierry Reding 
1620850bab44SThierry Reding 		tegra_dc_commit(dc);
16216fad8f66SThierry Reding 	}
16226fad8f66SThierry Reding 
1623850bab44SThierry Reding 	err = tegra_sor_power_down(sor);
1624850bab44SThierry Reding 	if (err < 0)
1625850bab44SThierry Reding 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
1626850bab44SThierry Reding 
16279542c237SThierry Reding 	if (sor->aux) {
16289542c237SThierry Reding 		err = drm_dp_aux_disable(sor->aux);
1629850bab44SThierry Reding 		if (err < 0)
1630850bab44SThierry Reding 			dev_err(sor->dev, "failed to disable DP: %d\n", err);
16316fad8f66SThierry Reding 	}
16326fad8f66SThierry Reding 
1633c57997bcSThierry Reding 	err = tegra_io_pad_power_disable(sor->pad);
1634850bab44SThierry Reding 	if (err < 0)
1635c57997bcSThierry Reding 		dev_err(sor->dev, "failed to power off I/O pad: %d\n", err);
1636850bab44SThierry Reding 
1637850bab44SThierry Reding 	if (output->panel)
1638850bab44SThierry Reding 		drm_panel_unprepare(output->panel);
1639850bab44SThierry Reding 
1640aaff8bd2SThierry Reding 	pm_runtime_put(sor->dev);
16416fad8f66SThierry Reding }
16426fad8f66SThierry Reding 
1643459cc2c6SThierry Reding #if 0
1644459cc2c6SThierry Reding static int calc_h_ref_to_sync(const struct drm_display_mode *mode,
1645459cc2c6SThierry Reding 			      unsigned int *value)
1646459cc2c6SThierry Reding {
1647459cc2c6SThierry Reding 	unsigned int hfp, hsw, hbp, a = 0, b;
1648459cc2c6SThierry Reding 
1649459cc2c6SThierry Reding 	hfp = mode->hsync_start - mode->hdisplay;
1650459cc2c6SThierry Reding 	hsw = mode->hsync_end - mode->hsync_start;
1651459cc2c6SThierry Reding 	hbp = mode->htotal - mode->hsync_end;
1652459cc2c6SThierry Reding 
1653459cc2c6SThierry Reding 	pr_info("hfp: %u, hsw: %u, hbp: %u\n", hfp, hsw, hbp);
1654459cc2c6SThierry Reding 
1655459cc2c6SThierry Reding 	b = hfp - 1;
1656459cc2c6SThierry Reding 
1657459cc2c6SThierry Reding 	pr_info("a: %u, b: %u\n", a, b);
1658459cc2c6SThierry Reding 	pr_info("a + hsw + hbp = %u\n", a + hsw + hbp);
1659459cc2c6SThierry Reding 
1660459cc2c6SThierry Reding 	if (a + hsw + hbp <= 11) {
1661459cc2c6SThierry Reding 		a = 1 + 11 - hsw - hbp;
1662459cc2c6SThierry Reding 		pr_info("a: %u\n", a);
1663459cc2c6SThierry Reding 	}
1664459cc2c6SThierry Reding 
1665459cc2c6SThierry Reding 	if (a > b)
1666459cc2c6SThierry Reding 		return -EINVAL;
1667459cc2c6SThierry Reding 
1668459cc2c6SThierry Reding 	if (hsw < 1)
1669459cc2c6SThierry Reding 		return -EINVAL;
1670459cc2c6SThierry Reding 
1671459cc2c6SThierry Reding 	if (mode->hdisplay < 16)
1672459cc2c6SThierry Reding 		return -EINVAL;
1673459cc2c6SThierry Reding 
1674459cc2c6SThierry Reding 	if (value) {
1675459cc2c6SThierry Reding 		if (b > a && a % 2)
1676459cc2c6SThierry Reding 			*value = a + 1;
1677459cc2c6SThierry Reding 		else
1678459cc2c6SThierry Reding 			*value = a;
1679459cc2c6SThierry Reding 	}
1680459cc2c6SThierry Reding 
1681459cc2c6SThierry Reding 	return 0;
1682459cc2c6SThierry Reding }
1683459cc2c6SThierry Reding #endif
1684459cc2c6SThierry Reding 
1685850bab44SThierry Reding static void tegra_sor_edp_enable(struct drm_encoder *encoder)
16866fad8f66SThierry Reding {
1687850bab44SThierry Reding 	struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
16886fad8f66SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
16896fad8f66SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
16906b6b6042SThierry Reding 	struct tegra_sor *sor = to_sor(output);
169134fa183bSThierry Reding 	struct tegra_sor_config config;
1692c31efa7aSThierry Reding 	struct tegra_sor_state *state;
169334fa183bSThierry Reding 	struct drm_dp_link link;
169401b9bea0SThierry Reding 	u8 rate, lanes;
16952bd1dd39SThierry Reding 	unsigned int i;
169686f5c52dSThierry Reding 	int err = 0;
169728fe2076SThierry Reding 	u32 value;
169886f5c52dSThierry Reding 
1699c31efa7aSThierry Reding 	state = to_sor_state(output->connector.state);
17006b6b6042SThierry Reding 
1701aaff8bd2SThierry Reding 	pm_runtime_get_sync(sor->dev);
17026b6b6042SThierry Reding 
17036fad8f66SThierry Reding 	if (output->panel)
17046fad8f66SThierry Reding 		drm_panel_prepare(output->panel);
17056fad8f66SThierry Reding 
17069542c237SThierry Reding 	err = drm_dp_aux_enable(sor->aux);
17076b6b6042SThierry Reding 	if (err < 0)
17086b6b6042SThierry Reding 		dev_err(sor->dev, "failed to enable DP: %d\n", err);
170934fa183bSThierry Reding 
17109542c237SThierry Reding 	err = drm_dp_link_probe(sor->aux, &link);
171134fa183bSThierry Reding 	if (err < 0) {
171201b9bea0SThierry Reding 		dev_err(sor->dev, "failed to probe eDP link: %d\n", err);
1713850bab44SThierry Reding 		return;
171434fa183bSThierry Reding 	}
17156b6b6042SThierry Reding 
171625bb2cecSThierry Reding 	/* switch to safe parent clock */
171725bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
17186b6b6042SThierry Reding 	if (err < 0)
17196b6b6042SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
17206b6b6042SThierry Reding 
172134fa183bSThierry Reding 	memset(&config, 0, sizeof(config));
1722c31efa7aSThierry Reding 	config.bits_per_pixel = state->bpc * 3;
172334fa183bSThierry Reding 
1724a198359eSThierry Reding 	err = tegra_sor_compute_config(sor, mode, &config, &link);
172534fa183bSThierry Reding 	if (err < 0)
1726a198359eSThierry Reding 		dev_err(sor->dev, "failed to compute configuration: %d\n", err);
172734fa183bSThierry Reding 
17286b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
17296b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
17306b6b6042SThierry Reding 	value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
17316b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
17326b6b6042SThierry Reding 
1733880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1734a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
1735880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
17366b6b6042SThierry Reding 	usleep_range(20, 100);
17376b6b6042SThierry Reding 
1738880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
1739a9a9e4fdSThierry Reding 	value |= SOR_PLL3_PLL_VDD_MODE_3V3;
1740880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
17416b6b6042SThierry Reding 
1742a9a9e4fdSThierry Reding 	value = SOR_PLL0_ICHPMP(0xf) | SOR_PLL0_VCOCAP_RST |
1743a9a9e4fdSThierry Reding 		SOR_PLL0_PLLREG_LEVEL_V45 | SOR_PLL0_RESISTOR_EXT;
1744880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
17456b6b6042SThierry Reding 
1746880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1747a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD;
1748a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1749a9a9e4fdSThierry Reding 	value |= SOR_PLL2_LVDS_ENABLE;
1750880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
17516b6b6042SThierry Reding 
1752a9a9e4fdSThierry Reding 	value = SOR_PLL1_TERM_COMPOUT | SOR_PLL1_TMDS_TERM;
1753880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
17546b6b6042SThierry Reding 
17556b6b6042SThierry Reding 	while (true) {
1756880cee0bSThierry Reding 		value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1757a9a9e4fdSThierry Reding 		if ((value & SOR_PLL2_SEQ_PLLCAPPD_ENFORCE) == 0)
17586b6b6042SThierry Reding 			break;
17596b6b6042SThierry Reding 
17606b6b6042SThierry Reding 		usleep_range(250, 1000);
17616b6b6042SThierry Reding 	}
17626b6b6042SThierry Reding 
1763880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1764a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
1765a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
1766880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
17676b6b6042SThierry Reding 
17686b6b6042SThierry Reding 	/*
17696b6b6042SThierry Reding 	 * power up
17706b6b6042SThierry Reding 	 */
17716b6b6042SThierry Reding 
17726b6b6042SThierry Reding 	/* set safe link bandwidth (1.62 Gbps) */
17736b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
17746b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
17756b6b6042SThierry Reding 	value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G1_62;
17766b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
17776b6b6042SThierry Reding 
17786b6b6042SThierry Reding 	/* step 1 */
1779880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1780a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE | SOR_PLL2_PORT_POWERDOWN |
1781a9a9e4fdSThierry Reding 		 SOR_PLL2_BANDGAP_POWERDOWN;
1782880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
17836b6b6042SThierry Reding 
1784880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
1785a9a9e4fdSThierry Reding 	value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
1786880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
17876b6b6042SThierry Reding 
1788880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
17896b6b6042SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
1790880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
17916b6b6042SThierry Reding 
17926b6b6042SThierry Reding 	/* step 2 */
1793c57997bcSThierry Reding 	err = tegra_io_pad_power_enable(sor->pad);
1794850bab44SThierry Reding 	if (err < 0)
1795c57997bcSThierry Reding 		dev_err(sor->dev, "failed to power on I/O pad: %d\n", err);
17966b6b6042SThierry Reding 
17976b6b6042SThierry Reding 	usleep_range(5, 100);
17986b6b6042SThierry Reding 
17996b6b6042SThierry Reding 	/* step 3 */
1800880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1801a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
1802880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
18036b6b6042SThierry Reding 
18046b6b6042SThierry Reding 	usleep_range(20, 100);
18056b6b6042SThierry Reding 
18066b6b6042SThierry Reding 	/* step 4 */
1807880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
1808a9a9e4fdSThierry Reding 	value &= ~SOR_PLL0_VCOPD;
1809a9a9e4fdSThierry Reding 	value &= ~SOR_PLL0_PWR;
1810880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
18116b6b6042SThierry Reding 
1812880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1813a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1814880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
18156b6b6042SThierry Reding 
18166b6b6042SThierry Reding 	usleep_range(200, 1000);
18176b6b6042SThierry Reding 
18186b6b6042SThierry Reding 	/* step 5 */
1819880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1820a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
1821880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
18226b6b6042SThierry Reding 
182330b49435SThierry Reding 	/* XXX not in TRM */
182430b49435SThierry Reding 	for (value = 0, i = 0; i < 5; i++)
182530b49435SThierry Reding 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) |
182630b49435SThierry Reding 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
182730b49435SThierry Reding 
182830b49435SThierry Reding 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
182930b49435SThierry Reding 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
183030b49435SThierry Reding 
183125bb2cecSThierry Reding 	/* switch to DP parent clock */
183225bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_dp);
18336b6b6042SThierry Reding 	if (err < 0)
183425bb2cecSThierry Reding 		dev_err(sor->dev, "failed to set parent clock: %d\n", err);
18356b6b6042SThierry Reding 
1836899451b7SThierry Reding 	/* power DP lanes */
1837880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
1838899451b7SThierry Reding 
1839899451b7SThierry Reding 	if (link.num_lanes <= 2)
1840899451b7SThierry Reding 		value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2);
1841899451b7SThierry Reding 	else
1842899451b7SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2;
1843899451b7SThierry Reding 
1844899451b7SThierry Reding 	if (link.num_lanes <= 1)
1845899451b7SThierry Reding 		value &= ~SOR_DP_PADCTL_PD_TXD_1;
1846899451b7SThierry Reding 	else
1847899451b7SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD_1;
1848899451b7SThierry Reding 
1849899451b7SThierry Reding 	if (link.num_lanes == 0)
1850899451b7SThierry Reding 		value &= ~SOR_DP_PADCTL_PD_TXD_0;
1851899451b7SThierry Reding 	else
1852899451b7SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD_0;
1853899451b7SThierry Reding 
1854880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
18556b6b6042SThierry Reding 
1856a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
18576b6b6042SThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
18580c90a184SThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(link.num_lanes);
1859a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
18606b6b6042SThierry Reding 
18616b6b6042SThierry Reding 	/* start lane sequencer */
18626b6b6042SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
18636b6b6042SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_UP;
18646b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
18656b6b6042SThierry Reding 
18666b6b6042SThierry Reding 	while (true) {
18676b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
18686b6b6042SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
18696b6b6042SThierry Reding 			break;
18706b6b6042SThierry Reding 
18716b6b6042SThierry Reding 		usleep_range(250, 1000);
18726b6b6042SThierry Reding 	}
18736b6b6042SThierry Reding 
1874a4263fedSThierry Reding 	/* set link bandwidth */
18756b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
18766b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
1877a4263fedSThierry Reding 	value |= drm_dp_link_rate_to_bw_code(link.rate) << 2;
18786b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
18796b6b6042SThierry Reding 
1880402f6bcdSThierry Reding 	tegra_sor_apply_config(sor, &config);
1881402f6bcdSThierry Reding 
1882402f6bcdSThierry Reding 	/* enable link */
1883a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
18846b6b6042SThierry Reding 	value |= SOR_DP_LINKCTL_ENABLE;
18856b6b6042SThierry Reding 	value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
1886a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
18876b6b6042SThierry Reding 
18886b6b6042SThierry Reding 	for (i = 0, value = 0; i < 4; i++) {
18896b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
18906b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_GALIOS |
18916b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_NONE;
18926b6b6042SThierry Reding 		value = (value << 8) | lane;
18936b6b6042SThierry Reding 	}
18946b6b6042SThierry Reding 
18956b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
18966b6b6042SThierry Reding 
18976b6b6042SThierry Reding 	/* enable pad calibration logic */
1898880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
18996b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
1900880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
19016b6b6042SThierry Reding 
19029542c237SThierry Reding 	err = drm_dp_link_probe(sor->aux, &link);
1903850bab44SThierry Reding 	if (err < 0)
190401b9bea0SThierry Reding 		dev_err(sor->dev, "failed to probe eDP link: %d\n", err);
19056b6b6042SThierry Reding 
19069542c237SThierry Reding 	err = drm_dp_link_power_up(sor->aux, &link);
1907850bab44SThierry Reding 	if (err < 0)
190801b9bea0SThierry Reding 		dev_err(sor->dev, "failed to power up eDP link: %d\n", err);
19096b6b6042SThierry Reding 
19109542c237SThierry Reding 	err = drm_dp_link_configure(sor->aux, &link);
1911850bab44SThierry Reding 	if (err < 0)
191201b9bea0SThierry Reding 		dev_err(sor->dev, "failed to configure eDP link: %d\n", err);
19136b6b6042SThierry Reding 
19146b6b6042SThierry Reding 	rate = drm_dp_link_rate_to_bw_code(link.rate);
19156b6b6042SThierry Reding 	lanes = link.num_lanes;
19166b6b6042SThierry Reding 
19176b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
19186b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
19196b6b6042SThierry Reding 	value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate);
19206b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
19216b6b6042SThierry Reding 
1922a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
19236b6b6042SThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
19246b6b6042SThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(lanes);
19256b6b6042SThierry Reding 
19266b6b6042SThierry Reding 	if (link.capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
19276b6b6042SThierry Reding 		value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
19286b6b6042SThierry Reding 
1929a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
19306b6b6042SThierry Reding 
19316b6b6042SThierry Reding 	/* disable training pattern generator */
19326b6b6042SThierry Reding 
19336b6b6042SThierry Reding 	for (i = 0; i < link.num_lanes; i++) {
19346b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
19356b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_GALIOS |
19366b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_NONE;
19376b6b6042SThierry Reding 		value = (value << 8) | lane;
19386b6b6042SThierry Reding 	}
19396b6b6042SThierry Reding 
19406b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
19416b6b6042SThierry Reding 
19426b6b6042SThierry Reding 	err = tegra_sor_dp_train_fast(sor, &link);
194301b9bea0SThierry Reding 	if (err < 0)
194401b9bea0SThierry Reding 		dev_err(sor->dev, "DP fast link training failed: %d\n", err);
19456b6b6042SThierry Reding 
19466b6b6042SThierry Reding 	dev_dbg(sor->dev, "fast link training succeeded\n");
19476b6b6042SThierry Reding 
19486b6b6042SThierry Reding 	err = tegra_sor_power_up(sor, 250);
1949850bab44SThierry Reding 	if (err < 0)
19506b6b6042SThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
19516b6b6042SThierry Reding 
19526b6b6042SThierry Reding 	/* CSTM (LVDS, link A/B, upper) */
1953143b1df2SStéphane Marchesin 	value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B |
19546b6b6042SThierry Reding 		SOR_CSTM_UPPER;
19556b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CSTM);
19566b6b6042SThierry Reding 
19572bd1dd39SThierry Reding 	/* use DP-A protocol */
19582bd1dd39SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
19592bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
19602bd1dd39SThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_DP_A;
19612bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
19622bd1dd39SThierry Reding 
1963c31efa7aSThierry Reding 	tegra_sor_mode_set(sor, mode, state);
19642bd1dd39SThierry Reding 
19656b6b6042SThierry Reding 	/* PWM setup */
19666b6b6042SThierry Reding 	err = tegra_sor_setup_pwm(sor, 250);
1967850bab44SThierry Reding 	if (err < 0)
19686b6b6042SThierry Reding 		dev_err(sor->dev, "failed to setup PWM: %d\n", err);
19696b6b6042SThierry Reding 
1970666cb873SThierry Reding 	tegra_sor_update(sor);
1971666cb873SThierry Reding 
19726b6b6042SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1973c57997bcSThierry Reding 	value |= SOR_ENABLE(0);
19746b6b6042SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
19756b6b6042SThierry Reding 
1976666cb873SThierry Reding 	tegra_dc_commit(dc);
19776b6b6042SThierry Reding 
19786b6b6042SThierry Reding 	err = tegra_sor_attach(sor);
1979850bab44SThierry Reding 	if (err < 0)
19806b6b6042SThierry Reding 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
19816b6b6042SThierry Reding 
19826b6b6042SThierry Reding 	err = tegra_sor_wakeup(sor);
1983850bab44SThierry Reding 	if (err < 0)
19846b6b6042SThierry Reding 		dev_err(sor->dev, "failed to enable DC: %d\n", err);
19856b6b6042SThierry Reding 
19866fad8f66SThierry Reding 	if (output->panel)
19876fad8f66SThierry Reding 		drm_panel_enable(output->panel);
19886b6b6042SThierry Reding }
19896b6b6042SThierry Reding 
199082f1511cSThierry Reding static int
199182f1511cSThierry Reding tegra_sor_encoder_atomic_check(struct drm_encoder *encoder,
199282f1511cSThierry Reding 			       struct drm_crtc_state *crtc_state,
199382f1511cSThierry Reding 			       struct drm_connector_state *conn_state)
199482f1511cSThierry Reding {
199582f1511cSThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1996c31efa7aSThierry Reding 	struct tegra_sor_state *state = to_sor_state(conn_state);
199782f1511cSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
199882f1511cSThierry Reding 	unsigned long pclk = crtc_state->mode.clock * 1000;
199982f1511cSThierry Reding 	struct tegra_sor *sor = to_sor(output);
2000c31efa7aSThierry Reding 	struct drm_display_info *info;
200182f1511cSThierry Reding 	int err;
200282f1511cSThierry Reding 
2003c31efa7aSThierry Reding 	info = &output->connector.display_info;
2004c31efa7aSThierry Reding 
200536e90221SThierry Reding 	/*
200636e90221SThierry Reding 	 * For HBR2 modes, the SOR brick needs to use the x20 multiplier, so
200736e90221SThierry Reding 	 * the pixel clock must be corrected accordingly.
200836e90221SThierry Reding 	 */
200936e90221SThierry Reding 	if (pclk >= 340000000) {
201036e90221SThierry Reding 		state->link_speed = 20;
201136e90221SThierry Reding 		state->pclk = pclk / 2;
201236e90221SThierry Reding 	} else {
201336e90221SThierry Reding 		state->link_speed = 10;
201436e90221SThierry Reding 		state->pclk = pclk;
201536e90221SThierry Reding 	}
201636e90221SThierry Reding 
201782f1511cSThierry Reding 	err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent,
201882f1511cSThierry Reding 					 pclk, 0);
201982f1511cSThierry Reding 	if (err < 0) {
202082f1511cSThierry Reding 		dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
202182f1511cSThierry Reding 		return err;
202282f1511cSThierry Reding 	}
202382f1511cSThierry Reding 
2024c31efa7aSThierry Reding 	switch (info->bpc) {
2025c31efa7aSThierry Reding 	case 8:
2026c31efa7aSThierry Reding 	case 6:
2027c31efa7aSThierry Reding 		state->bpc = info->bpc;
2028c31efa7aSThierry Reding 		break;
2029c31efa7aSThierry Reding 
2030c31efa7aSThierry Reding 	default:
2031c31efa7aSThierry Reding 		DRM_DEBUG_KMS("%u bits-per-color not supported\n", info->bpc);
2032c31efa7aSThierry Reding 		state->bpc = 8;
2033c31efa7aSThierry Reding 		break;
2034c31efa7aSThierry Reding 	}
2035c31efa7aSThierry Reding 
203682f1511cSThierry Reding 	return 0;
203782f1511cSThierry Reding }
203882f1511cSThierry Reding 
2039459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_edp_helpers = {
2040850bab44SThierry Reding 	.disable = tegra_sor_edp_disable,
2041850bab44SThierry Reding 	.enable = tegra_sor_edp_enable,
204282f1511cSThierry Reding 	.atomic_check = tegra_sor_encoder_atomic_check,
20436b6b6042SThierry Reding };
20446b6b6042SThierry Reding 
2045459cc2c6SThierry Reding static inline u32 tegra_sor_hdmi_subpack(const u8 *ptr, size_t size)
2046459cc2c6SThierry Reding {
2047459cc2c6SThierry Reding 	u32 value = 0;
2048459cc2c6SThierry Reding 	size_t i;
2049459cc2c6SThierry Reding 
2050459cc2c6SThierry Reding 	for (i = size; i > 0; i--)
2051459cc2c6SThierry Reding 		value = (value << 8) | ptr[i - 1];
2052459cc2c6SThierry Reding 
2053459cc2c6SThierry Reding 	return value;
2054459cc2c6SThierry Reding }
2055459cc2c6SThierry Reding 
2056459cc2c6SThierry Reding static void tegra_sor_hdmi_write_infopack(struct tegra_sor *sor,
2057459cc2c6SThierry Reding 					  const void *data, size_t size)
2058459cc2c6SThierry Reding {
2059459cc2c6SThierry Reding 	const u8 *ptr = data;
2060459cc2c6SThierry Reding 	unsigned long offset;
2061459cc2c6SThierry Reding 	size_t i, j;
2062459cc2c6SThierry Reding 	u32 value;
2063459cc2c6SThierry Reding 
2064459cc2c6SThierry Reding 	switch (ptr[0]) {
2065459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_AVI:
2066459cc2c6SThierry Reding 		offset = SOR_HDMI_AVI_INFOFRAME_HEADER;
2067459cc2c6SThierry Reding 		break;
2068459cc2c6SThierry Reding 
2069459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_AUDIO:
2070459cc2c6SThierry Reding 		offset = SOR_HDMI_AUDIO_INFOFRAME_HEADER;
2071459cc2c6SThierry Reding 		break;
2072459cc2c6SThierry Reding 
2073459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_VENDOR:
2074459cc2c6SThierry Reding 		offset = SOR_HDMI_VSI_INFOFRAME_HEADER;
2075459cc2c6SThierry Reding 		break;
2076459cc2c6SThierry Reding 
2077459cc2c6SThierry Reding 	default:
2078459cc2c6SThierry Reding 		dev_err(sor->dev, "unsupported infoframe type: %02x\n",
2079459cc2c6SThierry Reding 			ptr[0]);
2080459cc2c6SThierry Reding 		return;
2081459cc2c6SThierry Reding 	}
2082459cc2c6SThierry Reding 
2083459cc2c6SThierry Reding 	value = INFOFRAME_HEADER_TYPE(ptr[0]) |
2084459cc2c6SThierry Reding 		INFOFRAME_HEADER_VERSION(ptr[1]) |
2085459cc2c6SThierry Reding 		INFOFRAME_HEADER_LEN(ptr[2]);
2086459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, offset);
2087459cc2c6SThierry Reding 	offset++;
2088459cc2c6SThierry Reding 
2089459cc2c6SThierry Reding 	/*
2090459cc2c6SThierry Reding 	 * Each subpack contains 7 bytes, divided into:
2091459cc2c6SThierry Reding 	 * - subpack_low: bytes 0 - 3
2092459cc2c6SThierry Reding 	 * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
2093459cc2c6SThierry Reding 	 */
2094459cc2c6SThierry Reding 	for (i = 3, j = 0; i < size; i += 7, j += 8) {
2095459cc2c6SThierry Reding 		size_t rem = size - i, num = min_t(size_t, rem, 4);
2096459cc2c6SThierry Reding 
2097459cc2c6SThierry Reding 		value = tegra_sor_hdmi_subpack(&ptr[i], num);
2098459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, offset++);
2099459cc2c6SThierry Reding 
2100459cc2c6SThierry Reding 		num = min_t(size_t, rem - num, 3);
2101459cc2c6SThierry Reding 
2102459cc2c6SThierry Reding 		value = tegra_sor_hdmi_subpack(&ptr[i + 4], num);
2103459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, offset++);
2104459cc2c6SThierry Reding 	}
2105459cc2c6SThierry Reding }
2106459cc2c6SThierry Reding 
2107459cc2c6SThierry Reding static int
2108459cc2c6SThierry Reding tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor *sor,
2109459cc2c6SThierry Reding 				   const struct drm_display_mode *mode)
2110459cc2c6SThierry Reding {
2111459cc2c6SThierry Reding 	u8 buffer[HDMI_INFOFRAME_SIZE(AVI)];
2112459cc2c6SThierry Reding 	struct hdmi_avi_infoframe frame;
2113459cc2c6SThierry Reding 	u32 value;
2114459cc2c6SThierry Reding 	int err;
2115459cc2c6SThierry Reding 
2116459cc2c6SThierry Reding 	/* disable AVI infoframe */
2117459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
2118459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_SINGLE;
2119459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_OTHER;
2120459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_ENABLE;
2121459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
2122459cc2c6SThierry Reding 
21230c1f528cSShashank Sharma 	err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false);
2124459cc2c6SThierry Reding 	if (err < 0) {
2125459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
2126459cc2c6SThierry Reding 		return err;
2127459cc2c6SThierry Reding 	}
2128459cc2c6SThierry Reding 
2129459cc2c6SThierry Reding 	err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
2130459cc2c6SThierry Reding 	if (err < 0) {
2131459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to pack AVI infoframe: %d\n", err);
2132459cc2c6SThierry Reding 		return err;
2133459cc2c6SThierry Reding 	}
2134459cc2c6SThierry Reding 
2135459cc2c6SThierry Reding 	tegra_sor_hdmi_write_infopack(sor, buffer, err);
2136459cc2c6SThierry Reding 
2137459cc2c6SThierry Reding 	/* enable AVI infoframe */
2138459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
2139459cc2c6SThierry Reding 	value |= INFOFRAME_CTRL_CHECKSUM_ENABLE;
2140459cc2c6SThierry Reding 	value |= INFOFRAME_CTRL_ENABLE;
2141459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
2142459cc2c6SThierry Reding 
2143459cc2c6SThierry Reding 	return 0;
2144459cc2c6SThierry Reding }
2145459cc2c6SThierry Reding 
21468e2988a7SThierry Reding static void tegra_sor_write_eld(struct tegra_sor *sor)
21478e2988a7SThierry Reding {
21488e2988a7SThierry Reding 	size_t length = drm_eld_size(sor->output.connector.eld), i;
21498e2988a7SThierry Reding 
21508e2988a7SThierry Reding 	for (i = 0; i < length; i++)
21518e2988a7SThierry Reding 		tegra_sor_writel(sor, i << 8 | sor->output.connector.eld[i],
21528e2988a7SThierry Reding 				 SOR_AUDIO_HDA_ELD_BUFWR);
21538e2988a7SThierry Reding 
21548e2988a7SThierry Reding 	/*
21558e2988a7SThierry Reding 	 * The HDA codec will always report an ELD buffer size of 96 bytes and
21568e2988a7SThierry Reding 	 * the HDA codec driver will check that each byte read from the buffer
21578e2988a7SThierry Reding 	 * is valid. Therefore every byte must be written, even if no 96 bytes
21588e2988a7SThierry Reding 	 * were parsed from EDID.
21598e2988a7SThierry Reding 	 */
21608e2988a7SThierry Reding 	for (i = length; i < 96; i++)
21618e2988a7SThierry Reding 		tegra_sor_writel(sor, i << 8 | 0, SOR_AUDIO_HDA_ELD_BUFWR);
21628e2988a7SThierry Reding }
21638e2988a7SThierry Reding 
21648e2988a7SThierry Reding static void tegra_sor_audio_prepare(struct tegra_sor *sor)
21658e2988a7SThierry Reding {
21668e2988a7SThierry Reding 	u32 value;
21678e2988a7SThierry Reding 
21688e2988a7SThierry Reding 	tegra_sor_write_eld(sor);
21698e2988a7SThierry Reding 
21708e2988a7SThierry Reding 	value = SOR_AUDIO_HDA_PRESENSE_ELDV | SOR_AUDIO_HDA_PRESENSE_PD;
21718e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_HDA_PRESENSE);
21728e2988a7SThierry Reding }
21738e2988a7SThierry Reding 
21748e2988a7SThierry Reding static void tegra_sor_audio_unprepare(struct tegra_sor *sor)
21758e2988a7SThierry Reding {
21768e2988a7SThierry Reding 	tegra_sor_writel(sor, 0, SOR_AUDIO_HDA_PRESENSE);
21778e2988a7SThierry Reding }
21788e2988a7SThierry Reding 
21798e2988a7SThierry Reding static int tegra_sor_hdmi_enable_audio_infoframe(struct tegra_sor *sor)
21808e2988a7SThierry Reding {
21818e2988a7SThierry Reding 	u8 buffer[HDMI_INFOFRAME_SIZE(AUDIO)];
21828e2988a7SThierry Reding 	struct hdmi_audio_infoframe frame;
21838e2988a7SThierry Reding 	u32 value;
21848e2988a7SThierry Reding 	int err;
21858e2988a7SThierry Reding 
21868e2988a7SThierry Reding 	err = hdmi_audio_infoframe_init(&frame);
21878e2988a7SThierry Reding 	if (err < 0) {
21888e2988a7SThierry Reding 		dev_err(sor->dev, "failed to setup audio infoframe: %d\n", err);
21898e2988a7SThierry Reding 		return err;
21908e2988a7SThierry Reding 	}
21918e2988a7SThierry Reding 
21928e2988a7SThierry Reding 	frame.channels = sor->audio.channels;
21938e2988a7SThierry Reding 
21948e2988a7SThierry Reding 	err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
21958e2988a7SThierry Reding 	if (err < 0) {
21968e2988a7SThierry Reding 		dev_err(sor->dev, "failed to pack audio infoframe: %d\n", err);
21978e2988a7SThierry Reding 		return err;
21988e2988a7SThierry Reding 	}
21998e2988a7SThierry Reding 
22008e2988a7SThierry Reding 	tegra_sor_hdmi_write_infopack(sor, buffer, err);
22018e2988a7SThierry Reding 
22028e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
22038e2988a7SThierry Reding 	value |= INFOFRAME_CTRL_CHECKSUM_ENABLE;
22048e2988a7SThierry Reding 	value |= INFOFRAME_CTRL_ENABLE;
22058e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
22068e2988a7SThierry Reding 
22078e2988a7SThierry Reding 	return 0;
22088e2988a7SThierry Reding }
22098e2988a7SThierry Reding 
22108e2988a7SThierry Reding static void tegra_sor_hdmi_audio_enable(struct tegra_sor *sor)
22118e2988a7SThierry Reding {
22128e2988a7SThierry Reding 	u32 value;
22138e2988a7SThierry Reding 
22148e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_AUDIO_CNTRL);
22158e2988a7SThierry Reding 
22168e2988a7SThierry Reding 	/* select HDA audio input */
22178e2988a7SThierry Reding 	value &= ~SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_MASK);
22188e2988a7SThierry Reding 	value |= SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_HDA);
22198e2988a7SThierry Reding 
22208e2988a7SThierry Reding 	/* inject null samples */
22218e2988a7SThierry Reding 	if (sor->audio.channels != 2)
22228e2988a7SThierry Reding 		value &= ~SOR_AUDIO_CNTRL_INJECT_NULLSMPL;
22238e2988a7SThierry Reding 	else
22248e2988a7SThierry Reding 		value |= SOR_AUDIO_CNTRL_INJECT_NULLSMPL;
22258e2988a7SThierry Reding 
22268e2988a7SThierry Reding 	value |= SOR_AUDIO_CNTRL_AFIFO_FLUSH;
22278e2988a7SThierry Reding 
22288e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_CNTRL);
22298e2988a7SThierry Reding 
22308e2988a7SThierry Reding 	/* enable advertising HBR capability */
22318e2988a7SThierry Reding 	tegra_sor_writel(sor, SOR_AUDIO_SPARE_HBR_ENABLE, SOR_AUDIO_SPARE);
22328e2988a7SThierry Reding 
22338e2988a7SThierry Reding 	tegra_sor_writel(sor, 0, SOR_HDMI_ACR_CTRL);
22348e2988a7SThierry Reding 
22358e2988a7SThierry Reding 	value = SOR_HDMI_SPARE_ACR_PRIORITY_HIGH |
22368e2988a7SThierry Reding 		SOR_HDMI_SPARE_CTS_RESET(1) |
22378e2988a7SThierry Reding 		SOR_HDMI_SPARE_HW_CTS_ENABLE;
22388e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_SPARE);
22398e2988a7SThierry Reding 
22408e2988a7SThierry Reding 	/* enable HW CTS */
22418e2988a7SThierry Reding 	value = SOR_HDMI_ACR_SUBPACK_LOW_SB1(0);
22428e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_LOW);
22438e2988a7SThierry Reding 
22448e2988a7SThierry Reding 	/* allow packet to be sent */
22458e2988a7SThierry Reding 	value = SOR_HDMI_ACR_SUBPACK_HIGH_ENABLE;
22468e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_HIGH);
22478e2988a7SThierry Reding 
22488e2988a7SThierry Reding 	/* reset N counter and enable lookup */
22498e2988a7SThierry Reding 	value = SOR_HDMI_AUDIO_N_RESET | SOR_HDMI_AUDIO_N_LOOKUP;
22508e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N);
22518e2988a7SThierry Reding 
22528e2988a7SThierry Reding 	value = (24000 * 4096) / (128 * sor->audio.sample_rate / 1000);
22538e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0320);
22548e2988a7SThierry Reding 	tegra_sor_writel(sor, 4096, SOR_AUDIO_NVAL_0320);
22558e2988a7SThierry Reding 
22568e2988a7SThierry Reding 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0441);
22578e2988a7SThierry Reding 	tegra_sor_writel(sor, 4704, SOR_AUDIO_NVAL_0441);
22588e2988a7SThierry Reding 
22598e2988a7SThierry Reding 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0882);
22608e2988a7SThierry Reding 	tegra_sor_writel(sor, 9408, SOR_AUDIO_NVAL_0882);
22618e2988a7SThierry Reding 
22628e2988a7SThierry Reding 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_1764);
22638e2988a7SThierry Reding 	tegra_sor_writel(sor, 18816, SOR_AUDIO_NVAL_1764);
22648e2988a7SThierry Reding 
22658e2988a7SThierry Reding 	value = (24000 * 6144) / (128 * sor->audio.sample_rate / 1000);
22668e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0480);
22678e2988a7SThierry Reding 	tegra_sor_writel(sor, 6144, SOR_AUDIO_NVAL_0480);
22688e2988a7SThierry Reding 
22698e2988a7SThierry Reding 	value = (24000 * 12288) / (128 * sor->audio.sample_rate / 1000);
22708e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0960);
22718e2988a7SThierry Reding 	tegra_sor_writel(sor, 12288, SOR_AUDIO_NVAL_0960);
22728e2988a7SThierry Reding 
22738e2988a7SThierry Reding 	value = (24000 * 24576) / (128 * sor->audio.sample_rate / 1000);
22748e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_1920);
22758e2988a7SThierry Reding 	tegra_sor_writel(sor, 24576, SOR_AUDIO_NVAL_1920);
22768e2988a7SThierry Reding 
22778e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_N);
22788e2988a7SThierry Reding 	value &= ~SOR_HDMI_AUDIO_N_RESET;
22798e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N);
22808e2988a7SThierry Reding 
22818e2988a7SThierry Reding 	tegra_sor_hdmi_enable_audio_infoframe(sor);
22828e2988a7SThierry Reding }
22838e2988a7SThierry Reding 
2284459cc2c6SThierry Reding static void tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor *sor)
2285459cc2c6SThierry Reding {
2286459cc2c6SThierry Reding 	u32 value;
2287459cc2c6SThierry Reding 
2288459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
2289459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_ENABLE;
2290459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
2291459cc2c6SThierry Reding }
2292459cc2c6SThierry Reding 
22938e2988a7SThierry Reding static void tegra_sor_hdmi_audio_disable(struct tegra_sor *sor)
22948e2988a7SThierry Reding {
22958e2988a7SThierry Reding 	tegra_sor_hdmi_disable_audio_infoframe(sor);
22968e2988a7SThierry Reding }
22978e2988a7SThierry Reding 
2298459cc2c6SThierry Reding static struct tegra_sor_hdmi_settings *
2299459cc2c6SThierry Reding tegra_sor_hdmi_find_settings(struct tegra_sor *sor, unsigned long frequency)
2300459cc2c6SThierry Reding {
2301459cc2c6SThierry Reding 	unsigned int i;
2302459cc2c6SThierry Reding 
2303459cc2c6SThierry Reding 	for (i = 0; i < sor->num_settings; i++)
2304459cc2c6SThierry Reding 		if (frequency <= sor->settings[i].frequency)
2305459cc2c6SThierry Reding 			return &sor->settings[i];
2306459cc2c6SThierry Reding 
2307459cc2c6SThierry Reding 	return NULL;
2308459cc2c6SThierry Reding }
2309459cc2c6SThierry Reding 
231036e90221SThierry Reding static void tegra_sor_hdmi_disable_scrambling(struct tegra_sor *sor)
231136e90221SThierry Reding {
231236e90221SThierry Reding 	u32 value;
231336e90221SThierry Reding 
231436e90221SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI2_CTRL);
231536e90221SThierry Reding 	value &= ~SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4;
231636e90221SThierry Reding 	value &= ~SOR_HDMI2_CTRL_SCRAMBLE;
231736e90221SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI2_CTRL);
231836e90221SThierry Reding }
231936e90221SThierry Reding 
232036e90221SThierry Reding static void tegra_sor_hdmi_scdc_disable(struct tegra_sor *sor)
232136e90221SThierry Reding {
232236e90221SThierry Reding 	struct i2c_adapter *ddc = sor->output.ddc;
232336e90221SThierry Reding 
232436e90221SThierry Reding 	drm_scdc_set_high_tmds_clock_ratio(ddc, false);
232536e90221SThierry Reding 	drm_scdc_set_scrambling(ddc, false);
232636e90221SThierry Reding 
232736e90221SThierry Reding 	tegra_sor_hdmi_disable_scrambling(sor);
232836e90221SThierry Reding }
232936e90221SThierry Reding 
233036e90221SThierry Reding static void tegra_sor_hdmi_scdc_stop(struct tegra_sor *sor)
233136e90221SThierry Reding {
233236e90221SThierry Reding 	if (sor->scdc_enabled) {
233336e90221SThierry Reding 		cancel_delayed_work_sync(&sor->scdc);
233436e90221SThierry Reding 		tegra_sor_hdmi_scdc_disable(sor);
233536e90221SThierry Reding 	}
233636e90221SThierry Reding }
233736e90221SThierry Reding 
233836e90221SThierry Reding static void tegra_sor_hdmi_enable_scrambling(struct tegra_sor *sor)
233936e90221SThierry Reding {
234036e90221SThierry Reding 	u32 value;
234136e90221SThierry Reding 
234236e90221SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI2_CTRL);
234336e90221SThierry Reding 	value |= SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4;
234436e90221SThierry Reding 	value |= SOR_HDMI2_CTRL_SCRAMBLE;
234536e90221SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI2_CTRL);
234636e90221SThierry Reding }
234736e90221SThierry Reding 
234836e90221SThierry Reding static void tegra_sor_hdmi_scdc_enable(struct tegra_sor *sor)
234936e90221SThierry Reding {
235036e90221SThierry Reding 	struct i2c_adapter *ddc = sor->output.ddc;
235136e90221SThierry Reding 
235236e90221SThierry Reding 	drm_scdc_set_high_tmds_clock_ratio(ddc, true);
235336e90221SThierry Reding 	drm_scdc_set_scrambling(ddc, true);
235436e90221SThierry Reding 
235536e90221SThierry Reding 	tegra_sor_hdmi_enable_scrambling(sor);
235636e90221SThierry Reding }
235736e90221SThierry Reding 
235836e90221SThierry Reding static void tegra_sor_hdmi_scdc_work(struct work_struct *work)
235936e90221SThierry Reding {
236036e90221SThierry Reding 	struct tegra_sor *sor = container_of(work, struct tegra_sor, scdc.work);
236136e90221SThierry Reding 	struct i2c_adapter *ddc = sor->output.ddc;
236236e90221SThierry Reding 
236336e90221SThierry Reding 	if (!drm_scdc_get_scrambling_status(ddc)) {
236436e90221SThierry Reding 		DRM_DEBUG_KMS("SCDC not scrambled\n");
236536e90221SThierry Reding 		tegra_sor_hdmi_scdc_enable(sor);
236636e90221SThierry Reding 	}
236736e90221SThierry Reding 
236836e90221SThierry Reding 	schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000));
236936e90221SThierry Reding }
237036e90221SThierry Reding 
237136e90221SThierry Reding static void tegra_sor_hdmi_scdc_start(struct tegra_sor *sor)
237236e90221SThierry Reding {
237336e90221SThierry Reding 	struct drm_scdc *scdc = &sor->output.connector.display_info.hdmi.scdc;
237436e90221SThierry Reding 	struct drm_display_mode *mode;
237536e90221SThierry Reding 
237636e90221SThierry Reding 	mode = &sor->output.encoder.crtc->state->adjusted_mode;
237736e90221SThierry Reding 
237836e90221SThierry Reding 	if (mode->clock >= 340000 && scdc->supported) {
237936e90221SThierry Reding 		schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000));
238036e90221SThierry Reding 		tegra_sor_hdmi_scdc_enable(sor);
238136e90221SThierry Reding 		sor->scdc_enabled = true;
238236e90221SThierry Reding 	}
238336e90221SThierry Reding }
238436e90221SThierry Reding 
2385459cc2c6SThierry Reding static void tegra_sor_hdmi_disable(struct drm_encoder *encoder)
2386459cc2c6SThierry Reding {
2387459cc2c6SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
2388459cc2c6SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
2389459cc2c6SThierry Reding 	struct tegra_sor *sor = to_sor(output);
2390459cc2c6SThierry Reding 	u32 value;
2391459cc2c6SThierry Reding 	int err;
2392459cc2c6SThierry Reding 
23938e2988a7SThierry Reding 	tegra_sor_audio_unprepare(sor);
239436e90221SThierry Reding 	tegra_sor_hdmi_scdc_stop(sor);
239536e90221SThierry Reding 
2396459cc2c6SThierry Reding 	err = tegra_sor_detach(sor);
2397459cc2c6SThierry Reding 	if (err < 0)
2398459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
2399459cc2c6SThierry Reding 
2400459cc2c6SThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE1);
2401459cc2c6SThierry Reding 	tegra_sor_update(sor);
2402459cc2c6SThierry Reding 
2403459cc2c6SThierry Reding 	/* disable display to SOR clock */
2404459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2405c57997bcSThierry Reding 
2406c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay)
2407c57997bcSThierry Reding 		value &= ~(SOR1_TIMING_CYA | SOR_ENABLE(1));
2408c57997bcSThierry Reding 	else
2409c57997bcSThierry Reding 		value &= ~SOR_ENABLE(sor->index);
2410c57997bcSThierry Reding 
2411459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2412459cc2c6SThierry Reding 
2413459cc2c6SThierry Reding 	tegra_dc_commit(dc);
2414459cc2c6SThierry Reding 
2415459cc2c6SThierry Reding 	err = tegra_sor_power_down(sor);
2416459cc2c6SThierry Reding 	if (err < 0)
2417459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
2418459cc2c6SThierry Reding 
2419c57997bcSThierry Reding 	err = tegra_io_pad_power_disable(sor->pad);
2420459cc2c6SThierry Reding 	if (err < 0)
2421c57997bcSThierry Reding 		dev_err(sor->dev, "failed to power off I/O pad: %d\n", err);
2422459cc2c6SThierry Reding 
2423aaff8bd2SThierry Reding 	pm_runtime_put(sor->dev);
2424459cc2c6SThierry Reding }
2425459cc2c6SThierry Reding 
2426459cc2c6SThierry Reding static void tegra_sor_hdmi_enable(struct drm_encoder *encoder)
2427459cc2c6SThierry Reding {
2428459cc2c6SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
2429459cc2c6SThierry Reding 	unsigned int h_ref_to_sync = 1, pulse_start, max_ac;
2430459cc2c6SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
2431459cc2c6SThierry Reding 	struct tegra_sor_hdmi_settings *settings;
2432459cc2c6SThierry Reding 	struct tegra_sor *sor = to_sor(output);
2433c31efa7aSThierry Reding 	struct tegra_sor_state *state;
2434459cc2c6SThierry Reding 	struct drm_display_mode *mode;
243536e90221SThierry Reding 	unsigned long rate, pclk;
243630b49435SThierry Reding 	unsigned int div, i;
2437459cc2c6SThierry Reding 	u32 value;
2438459cc2c6SThierry Reding 	int err;
2439459cc2c6SThierry Reding 
2440c31efa7aSThierry Reding 	state = to_sor_state(output->connector.state);
2441459cc2c6SThierry Reding 	mode = &encoder->crtc->state->adjusted_mode;
244236e90221SThierry Reding 	pclk = mode->clock * 1000;
2443459cc2c6SThierry Reding 
2444aaff8bd2SThierry Reding 	pm_runtime_get_sync(sor->dev);
2445459cc2c6SThierry Reding 
244625bb2cecSThierry Reding 	/* switch to safe parent clock */
244725bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
2448e1335e2fSThierry Reding 	if (err < 0) {
2449459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
2450e1335e2fSThierry Reding 		return;
2451e1335e2fSThierry Reding 	}
2452459cc2c6SThierry Reding 
2453459cc2c6SThierry Reding 	div = clk_get_rate(sor->clk) / 1000000 * 4;
2454459cc2c6SThierry Reding 
2455c57997bcSThierry Reding 	err = tegra_io_pad_power_enable(sor->pad);
2456459cc2c6SThierry Reding 	if (err < 0)
2457c57997bcSThierry Reding 		dev_err(sor->dev, "failed to power on I/O pad: %d\n", err);
2458459cc2c6SThierry Reding 
2459459cc2c6SThierry Reding 	usleep_range(20, 100);
2460459cc2c6SThierry Reding 
2461880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2462459cc2c6SThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
2463880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2464459cc2c6SThierry Reding 
2465459cc2c6SThierry Reding 	usleep_range(20, 100);
2466459cc2c6SThierry Reding 
2467880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
2468459cc2c6SThierry Reding 	value &= ~SOR_PLL3_PLL_VDD_MODE_3V3;
2469880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
2470459cc2c6SThierry Reding 
2471880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
2472459cc2c6SThierry Reding 	value &= ~SOR_PLL0_VCOPD;
2473459cc2c6SThierry Reding 	value &= ~SOR_PLL0_PWR;
2474880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
2475459cc2c6SThierry Reding 
2476880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2477459cc2c6SThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
2478880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2479459cc2c6SThierry Reding 
2480459cc2c6SThierry Reding 	usleep_range(200, 400);
2481459cc2c6SThierry Reding 
2482880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2483459cc2c6SThierry Reding 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
2484459cc2c6SThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
2485880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2486459cc2c6SThierry Reding 
2487459cc2c6SThierry Reding 	usleep_range(20, 100);
2488459cc2c6SThierry Reding 
2489880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2490459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
2491459cc2c6SThierry Reding 		 SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2;
2492880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2493459cc2c6SThierry Reding 
2494459cc2c6SThierry Reding 	while (true) {
2495459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2496459cc2c6SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_STATE_BUSY) == 0)
2497459cc2c6SThierry Reding 			break;
2498459cc2c6SThierry Reding 
2499459cc2c6SThierry Reding 		usleep_range(250, 1000);
2500459cc2c6SThierry Reding 	}
2501459cc2c6SThierry Reding 
2502459cc2c6SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
2503459cc2c6SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_UP | SOR_LANE_SEQ_CTL_DELAY(5);
2504459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
2505459cc2c6SThierry Reding 
2506459cc2c6SThierry Reding 	while (true) {
2507459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2508459cc2c6SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
2509459cc2c6SThierry Reding 			break;
2510459cc2c6SThierry Reding 
2511459cc2c6SThierry Reding 		usleep_range(250, 1000);
2512459cc2c6SThierry Reding 	}
2513459cc2c6SThierry Reding 
2514459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
2515459cc2c6SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
2516459cc2c6SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
2517459cc2c6SThierry Reding 
251836e90221SThierry Reding 	if (mode->clock < 340000) {
251936e90221SThierry Reding 		DRM_DEBUG_KMS("setting 2.7 GHz link speed\n");
2520459cc2c6SThierry Reding 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70;
252136e90221SThierry Reding 	} else {
252236e90221SThierry Reding 		DRM_DEBUG_KMS("setting 5.4 GHz link speed\n");
2523459cc2c6SThierry Reding 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40;
252436e90221SThierry Reding 	}
2525459cc2c6SThierry Reding 
2526459cc2c6SThierry Reding 	value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
2527459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
2528459cc2c6SThierry Reding 
2529c57997bcSThierry Reding 	/* SOR pad PLL stabilization time */
2530c57997bcSThierry Reding 	usleep_range(250, 1000);
2531c57997bcSThierry Reding 
2532c57997bcSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
2533c57997bcSThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
2534c57997bcSThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(4);
2535c57997bcSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
2536c57997bcSThierry Reding 
2537459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
2538c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE;
2539459cc2c6SThierry Reding 	value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
2540c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_SEQ_ENABLE;
2541c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_MACRO_SOR_CLK;
2542459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
2543459cc2c6SThierry Reding 
2544459cc2c6SThierry Reding 	value = SOR_SEQ_CTL_PU_PC(0) | SOR_SEQ_CTL_PU_PC_ALT(0) |
2545459cc2c6SThierry Reding 		SOR_SEQ_CTL_PD_PC(8) | SOR_SEQ_CTL_PD_PC_ALT(8);
2546459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_CTL);
2547459cc2c6SThierry Reding 
2548459cc2c6SThierry Reding 	value = SOR_SEQ_INST_DRIVE_PWM_OUT_LO | SOR_SEQ_INST_HALT |
2549459cc2c6SThierry Reding 		SOR_SEQ_INST_WAIT_VSYNC | SOR_SEQ_INST_WAIT(1);
2550459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_INST(0));
2551459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_INST(8));
2552459cc2c6SThierry Reding 
2553c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay) {
2554459cc2c6SThierry Reding 		/* program the reference clock */
2555459cc2c6SThierry Reding 		value = SOR_REFCLK_DIV_INT(div) | SOR_REFCLK_DIV_FRAC(div);
2556459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, SOR_REFCLK);
2557c57997bcSThierry Reding 	}
2558459cc2c6SThierry Reding 
255930b49435SThierry Reding 	/* XXX not in TRM */
256030b49435SThierry Reding 	for (value = 0, i = 0; i < 5; i++)
256130b49435SThierry Reding 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) |
256230b49435SThierry Reding 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
2563459cc2c6SThierry Reding 
2564459cc2c6SThierry Reding 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
256530b49435SThierry Reding 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
2566459cc2c6SThierry Reding 
256725bb2cecSThierry Reding 	/* switch to parent clock */
2568e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk, sor->clk_parent);
2569e1335e2fSThierry Reding 	if (err < 0) {
2570459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to set parent clock: %d\n", err);
2571e1335e2fSThierry Reding 		return;
2572e1335e2fSThierry Reding 	}
2573e1335e2fSThierry Reding 
2574e1335e2fSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_pad);
2575e1335e2fSThierry Reding 	if (err < 0) {
2576e1335e2fSThierry Reding 		dev_err(sor->dev, "failed to set pad clock: %d\n", err);
2577e1335e2fSThierry Reding 		return;
2578e1335e2fSThierry Reding 	}
2579459cc2c6SThierry Reding 
258036e90221SThierry Reding 	/* adjust clock rate for HDMI 2.0 modes */
258136e90221SThierry Reding 	rate = clk_get_rate(sor->clk_parent);
258236e90221SThierry Reding 
258336e90221SThierry Reding 	if (mode->clock >= 340000)
258436e90221SThierry Reding 		rate /= 2;
258536e90221SThierry Reding 
258636e90221SThierry Reding 	DRM_DEBUG_KMS("setting clock to %lu Hz, mode: %lu Hz\n", rate, pclk);
258736e90221SThierry Reding 
258836e90221SThierry Reding 	clk_set_rate(sor->clk, rate);
2589c57997bcSThierry Reding 
2590c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay) {
2591459cc2c6SThierry Reding 		value = SOR_INPUT_CONTROL_HDMI_SRC_SELECT(dc->pipe);
2592459cc2c6SThierry Reding 
2593459cc2c6SThierry Reding 		/* XXX is this the proper check? */
2594459cc2c6SThierry Reding 		if (mode->clock < 75000)
2595459cc2c6SThierry Reding 			value |= SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED;
2596459cc2c6SThierry Reding 
2597459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, SOR_INPUT_CONTROL);
2598c57997bcSThierry Reding 	}
2599459cc2c6SThierry Reding 
2600459cc2c6SThierry Reding 	max_ac = ((mode->htotal - mode->hdisplay) - SOR_REKEY - 18) / 32;
2601459cc2c6SThierry Reding 
2602459cc2c6SThierry Reding 	value = SOR_HDMI_CTRL_ENABLE | SOR_HDMI_CTRL_MAX_AC_PACKET(max_ac) |
2603459cc2c6SThierry Reding 		SOR_HDMI_CTRL_AUDIO_LAYOUT | SOR_HDMI_CTRL_REKEY(SOR_REKEY);
2604459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_CTRL);
2605459cc2c6SThierry Reding 
2606c57997bcSThierry Reding 	if (!dc->soc->has_nvdisplay) {
2607459cc2c6SThierry Reding 		/* H_PULSE2 setup */
2608c57997bcSThierry Reding 		pulse_start = h_ref_to_sync +
2609c57997bcSThierry Reding 			      (mode->hsync_end - mode->hsync_start) +
2610459cc2c6SThierry Reding 			      (mode->htotal - mode->hsync_end) - 10;
2611459cc2c6SThierry Reding 
2612459cc2c6SThierry Reding 		value = PULSE_LAST_END_A | PULSE_QUAL_VACTIVE |
2613459cc2c6SThierry Reding 			PULSE_POLARITY_HIGH | PULSE_MODE_NORMAL;
2614459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
2615459cc2c6SThierry Reding 
2616459cc2c6SThierry Reding 		value = PULSE_END(pulse_start + 8) | PULSE_START(pulse_start);
2617459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
2618459cc2c6SThierry Reding 
2619459cc2c6SThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_SIGNAL_OPTIONS0);
2620459cc2c6SThierry Reding 		value |= H_PULSE2_ENABLE;
2621459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_SIGNAL_OPTIONS0);
2622c57997bcSThierry Reding 	}
2623459cc2c6SThierry Reding 
2624459cc2c6SThierry Reding 	/* infoframe setup */
2625459cc2c6SThierry Reding 	err = tegra_sor_hdmi_setup_avi_infoframe(sor, mode);
2626459cc2c6SThierry Reding 	if (err < 0)
2627459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
2628459cc2c6SThierry Reding 
2629459cc2c6SThierry Reding 	/* XXX HDMI audio support not implemented yet */
2630459cc2c6SThierry Reding 	tegra_sor_hdmi_disable_audio_infoframe(sor);
2631459cc2c6SThierry Reding 
2632459cc2c6SThierry Reding 	/* use single TMDS protocol */
2633459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
2634459cc2c6SThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
2635459cc2c6SThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A;
2636459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
2637459cc2c6SThierry Reding 
2638459cc2c6SThierry Reding 	/* power up pad calibration */
2639880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2640459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
2641880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2642459cc2c6SThierry Reding 
2643459cc2c6SThierry Reding 	/* production settings */
2644459cc2c6SThierry Reding 	settings = tegra_sor_hdmi_find_settings(sor, mode->clock * 1000);
2645db8b42fbSDan Carpenter 	if (!settings) {
2646db8b42fbSDan Carpenter 		dev_err(sor->dev, "no settings for pixel clock %d Hz\n",
2647db8b42fbSDan Carpenter 			mode->clock * 1000);
2648459cc2c6SThierry Reding 		return;
2649459cc2c6SThierry Reding 	}
2650459cc2c6SThierry Reding 
2651880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
2652459cc2c6SThierry Reding 	value &= ~SOR_PLL0_ICHPMP_MASK;
2653c57997bcSThierry Reding 	value &= ~SOR_PLL0_FILTER_MASK;
2654459cc2c6SThierry Reding 	value &= ~SOR_PLL0_VCOCAP_MASK;
2655459cc2c6SThierry Reding 	value |= SOR_PLL0_ICHPMP(settings->ichpmp);
2656c57997bcSThierry Reding 	value |= SOR_PLL0_FILTER(settings->filter);
2657459cc2c6SThierry Reding 	value |= SOR_PLL0_VCOCAP(settings->vcocap);
2658880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
2659459cc2c6SThierry Reding 
2660c57997bcSThierry Reding 	/* XXX not in TRM */
2661880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
2662459cc2c6SThierry Reding 	value &= ~SOR_PLL1_LOADADJ_MASK;
2663c57997bcSThierry Reding 	value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
2664459cc2c6SThierry Reding 	value |= SOR_PLL1_LOADADJ(settings->loadadj);
2665c57997bcSThierry Reding 	value |= SOR_PLL1_TMDS_TERMADJ(settings->tmds_termadj);
2666c57997bcSThierry Reding 	value |= SOR_PLL1_TMDS_TERM;
2667880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
2668459cc2c6SThierry Reding 
2669880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
2670c57997bcSThierry Reding 	value &= ~SOR_PLL3_BG_TEMP_COEF_MASK;
2671459cc2c6SThierry Reding 	value &= ~SOR_PLL3_BG_VREF_LEVEL_MASK;
2672c57997bcSThierry Reding 	value &= ~SOR_PLL3_AVDD10_LEVEL_MASK;
2673c57997bcSThierry Reding 	value &= ~SOR_PLL3_AVDD14_LEVEL_MASK;
2674c57997bcSThierry Reding 	value |= SOR_PLL3_BG_TEMP_COEF(settings->bg_temp_coef);
2675c57997bcSThierry Reding 	value |= SOR_PLL3_BG_VREF_LEVEL(settings->bg_vref_level);
2676c57997bcSThierry Reding 	value |= SOR_PLL3_AVDD10_LEVEL(settings->avdd10_level);
2677c57997bcSThierry Reding 	value |= SOR_PLL3_AVDD14_LEVEL(settings->avdd14_level);
2678880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
2679459cc2c6SThierry Reding 
2680c57997bcSThierry Reding 	value = settings->drive_current[3] << 24 |
2681c57997bcSThierry Reding 		settings->drive_current[2] << 16 |
2682c57997bcSThierry Reding 		settings->drive_current[1] <<  8 |
2683c57997bcSThierry Reding 		settings->drive_current[0] <<  0;
2684459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
2685459cc2c6SThierry Reding 
2686c57997bcSThierry Reding 	value = settings->preemphasis[3] << 24 |
2687c57997bcSThierry Reding 		settings->preemphasis[2] << 16 |
2688c57997bcSThierry Reding 		settings->preemphasis[1] <<  8 |
2689c57997bcSThierry Reding 		settings->preemphasis[0] <<  0;
2690459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
2691459cc2c6SThierry Reding 
2692880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2693459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
2694459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
2695c57997bcSThierry Reding 	value |= SOR_DP_PADCTL_TX_PU(settings->tx_pu_value);
2696880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2697459cc2c6SThierry Reding 
2698c57997bcSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl2);
2699c57997bcSThierry Reding 	value &= ~SOR_DP_PADCTL_SPAREPLL_MASK;
2700c57997bcSThierry Reding 	value |= SOR_DP_PADCTL_SPAREPLL(settings->sparepll);
2701c57997bcSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl2);
2702c57997bcSThierry Reding 
2703459cc2c6SThierry Reding 	/* power down pad calibration */
2704880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2705459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
2706880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2707459cc2c6SThierry Reding 
2708c57997bcSThierry Reding 	if (!dc->soc->has_nvdisplay) {
2709459cc2c6SThierry Reding 		/* miscellaneous display controller settings */
2710459cc2c6SThierry Reding 		value = VSYNC_H_POSITION(1);
2711459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_TIMING_OPTIONS);
2712c57997bcSThierry Reding 	}
2713459cc2c6SThierry Reding 
2714459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_COLOR_CONTROL);
2715459cc2c6SThierry Reding 	value &= ~DITHER_CONTROL_MASK;
2716459cc2c6SThierry Reding 	value &= ~BASE_COLOR_SIZE_MASK;
2717459cc2c6SThierry Reding 
2718c31efa7aSThierry Reding 	switch (state->bpc) {
2719459cc2c6SThierry Reding 	case 6:
2720459cc2c6SThierry Reding 		value |= BASE_COLOR_SIZE_666;
2721459cc2c6SThierry Reding 		break;
2722459cc2c6SThierry Reding 
2723459cc2c6SThierry Reding 	case 8:
2724459cc2c6SThierry Reding 		value |= BASE_COLOR_SIZE_888;
2725459cc2c6SThierry Reding 		break;
2726459cc2c6SThierry Reding 
2727c57997bcSThierry Reding 	case 10:
2728c57997bcSThierry Reding 		value |= BASE_COLOR_SIZE_101010;
2729c57997bcSThierry Reding 		break;
2730c57997bcSThierry Reding 
2731c57997bcSThierry Reding 	case 12:
2732c57997bcSThierry Reding 		value |= BASE_COLOR_SIZE_121212;
2733c57997bcSThierry Reding 		break;
2734c57997bcSThierry Reding 
2735459cc2c6SThierry Reding 	default:
2736c31efa7aSThierry Reding 		WARN(1, "%u bits-per-color not supported\n", state->bpc);
2737c31efa7aSThierry Reding 		value |= BASE_COLOR_SIZE_888;
2738459cc2c6SThierry Reding 		break;
2739459cc2c6SThierry Reding 	}
2740459cc2c6SThierry Reding 
2741459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_COLOR_CONTROL);
2742459cc2c6SThierry Reding 
2743c57997bcSThierry Reding 	/* XXX set display head owner */
2744c57997bcSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
2745c57997bcSThierry Reding 	value &= ~SOR_STATE_ASY_OWNER_MASK;
2746c57997bcSThierry Reding 	value |= SOR_STATE_ASY_OWNER(1 + dc->pipe);
2747c57997bcSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
2748c57997bcSThierry Reding 
2749459cc2c6SThierry Reding 	err = tegra_sor_power_up(sor, 250);
2750459cc2c6SThierry Reding 	if (err < 0)
2751459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
2752459cc2c6SThierry Reding 
27532bd1dd39SThierry Reding 	/* configure dynamic range of output */
2754880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe);
2755459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_RANGECOMPRESS_MASK;
2756459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_DYNRANGE_MASK;
2757880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe);
2758459cc2c6SThierry Reding 
27592bd1dd39SThierry Reding 	/* configure colorspace */
2760880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe);
2761459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_COLORSPACE_MASK;
2762459cc2c6SThierry Reding 	value |= SOR_HEAD_STATE_COLORSPACE_RGB;
2763880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe);
2764459cc2c6SThierry Reding 
2765c31efa7aSThierry Reding 	tegra_sor_mode_set(sor, mode, state);
2766459cc2c6SThierry Reding 
2767459cc2c6SThierry Reding 	tegra_sor_update(sor);
2768459cc2c6SThierry Reding 
2769c57997bcSThierry Reding 	/* program preamble timing in SOR (XXX) */
2770c57997bcSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
2771c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE;
2772c57997bcSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
2773c57997bcSThierry Reding 
2774459cc2c6SThierry Reding 	err = tegra_sor_attach(sor);
2775459cc2c6SThierry Reding 	if (err < 0)
2776459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
2777459cc2c6SThierry Reding 
2778459cc2c6SThierry Reding 	/* enable display to SOR clock and generate HDMI preamble */
2779459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2780c57997bcSThierry Reding 
2781c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay)
2782c57997bcSThierry Reding 		value |= SOR_ENABLE(1) | SOR1_TIMING_CYA;
2783c57997bcSThierry Reding 	else
2784c57997bcSThierry Reding 		value |= SOR_ENABLE(sor->index);
2785c57997bcSThierry Reding 
2786459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2787459cc2c6SThierry Reding 
2788c57997bcSThierry Reding 	if (dc->soc->has_nvdisplay) {
2789c57997bcSThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_CORE_SOR_SET_CONTROL(sor->index));
2790c57997bcSThierry Reding 		value &= ~PROTOCOL_MASK;
2791c57997bcSThierry Reding 		value |= PROTOCOL_SINGLE_TMDS_A;
2792c57997bcSThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_CORE_SOR_SET_CONTROL(sor->index));
2793c57997bcSThierry Reding 	}
2794c57997bcSThierry Reding 
2795459cc2c6SThierry Reding 	tegra_dc_commit(dc);
2796459cc2c6SThierry Reding 
2797459cc2c6SThierry Reding 	err = tegra_sor_wakeup(sor);
2798459cc2c6SThierry Reding 	if (err < 0)
2799459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to wakeup SOR: %d\n", err);
280036e90221SThierry Reding 
280136e90221SThierry Reding 	tegra_sor_hdmi_scdc_start(sor);
28028e2988a7SThierry Reding 	tegra_sor_audio_prepare(sor);
2803459cc2c6SThierry Reding }
2804459cc2c6SThierry Reding 
2805459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_hdmi_helpers = {
2806459cc2c6SThierry Reding 	.disable = tegra_sor_hdmi_disable,
2807459cc2c6SThierry Reding 	.enable = tegra_sor_hdmi_enable,
2808459cc2c6SThierry Reding 	.atomic_check = tegra_sor_encoder_atomic_check,
2809459cc2c6SThierry Reding };
2810459cc2c6SThierry Reding 
28116b6b6042SThierry Reding static int tegra_sor_init(struct host1x_client *client)
28126b6b6042SThierry Reding {
28139910f5c4SThierry Reding 	struct drm_device *drm = dev_get_drvdata(client->parent);
2814459cc2c6SThierry Reding 	const struct drm_encoder_helper_funcs *helpers = NULL;
28156b6b6042SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
2816459cc2c6SThierry Reding 	int connector = DRM_MODE_CONNECTOR_Unknown;
2817459cc2c6SThierry Reding 	int encoder = DRM_MODE_ENCODER_NONE;
28188e2988a7SThierry Reding 	u32 value;
28196b6b6042SThierry Reding 	int err;
28206b6b6042SThierry Reding 
28219542c237SThierry Reding 	if (!sor->aux) {
2822459cc2c6SThierry Reding 		if (sor->soc->supports_hdmi) {
2823459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_HDMIA;
2824459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
2825459cc2c6SThierry Reding 			helpers = &tegra_sor_hdmi_helpers;
2826459cc2c6SThierry Reding 		} else if (sor->soc->supports_lvds) {
2827459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_LVDS;
2828459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_LVDS;
2829459cc2c6SThierry Reding 		}
2830459cc2c6SThierry Reding 	} else {
2831459cc2c6SThierry Reding 		if (sor->soc->supports_edp) {
2832459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_eDP;
2833459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
2834459cc2c6SThierry Reding 			helpers = &tegra_sor_edp_helpers;
2835459cc2c6SThierry Reding 		} else if (sor->soc->supports_dp) {
2836459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_DisplayPort;
2837459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
2838459cc2c6SThierry Reding 		}
2839459cc2c6SThierry Reding 	}
28406b6b6042SThierry Reding 
28416b6b6042SThierry Reding 	sor->output.dev = sor->dev;
28426b6b6042SThierry Reding 
28436fad8f66SThierry Reding 	drm_connector_init(drm, &sor->output.connector,
28446fad8f66SThierry Reding 			   &tegra_sor_connector_funcs,
2845459cc2c6SThierry Reding 			   connector);
28466fad8f66SThierry Reding 	drm_connector_helper_add(&sor->output.connector,
28476fad8f66SThierry Reding 				 &tegra_sor_connector_helper_funcs);
28486fad8f66SThierry Reding 	sor->output.connector.dpms = DRM_MODE_DPMS_OFF;
28496fad8f66SThierry Reding 
28506fad8f66SThierry Reding 	drm_encoder_init(drm, &sor->output.encoder, &tegra_sor_encoder_funcs,
285113a3d91fSVille Syrjälä 			 encoder, NULL);
2852459cc2c6SThierry Reding 	drm_encoder_helper_add(&sor->output.encoder, helpers);
28536fad8f66SThierry Reding 
2854cde4c44dSDaniel Vetter 	drm_connector_attach_encoder(&sor->output.connector,
28556fad8f66SThierry Reding 					  &sor->output.encoder);
28566fad8f66SThierry Reding 	drm_connector_register(&sor->output.connector);
28576fad8f66SThierry Reding 
2858ea130b24SThierry Reding 	err = tegra_output_init(drm, &sor->output);
2859ea130b24SThierry Reding 	if (err < 0) {
2860ea130b24SThierry Reding 		dev_err(client->dev, "failed to initialize output: %d\n", err);
2861ea130b24SThierry Reding 		return err;
2862ea130b24SThierry Reding 	}
28636fad8f66SThierry Reding 
2864c57997bcSThierry Reding 	tegra_output_find_possible_crtcs(&sor->output, drm);
28656b6b6042SThierry Reding 
28669542c237SThierry Reding 	if (sor->aux) {
28679542c237SThierry Reding 		err = drm_dp_aux_attach(sor->aux, &sor->output);
28686b6b6042SThierry Reding 		if (err < 0) {
28696b6b6042SThierry Reding 			dev_err(sor->dev, "failed to attach DP: %d\n", err);
28706b6b6042SThierry Reding 			return err;
28716b6b6042SThierry Reding 		}
28726b6b6042SThierry Reding 	}
28736b6b6042SThierry Reding 
2874535a65dbSTomeu Vizoso 	/*
2875535a65dbSTomeu Vizoso 	 * XXX: Remove this reset once proper hand-over from firmware to
2876535a65dbSTomeu Vizoso 	 * kernel is possible.
2877535a65dbSTomeu Vizoso 	 */
2878f8c79120SJon Hunter 	if (sor->rst) {
2879535a65dbSTomeu Vizoso 		err = reset_control_assert(sor->rst);
2880535a65dbSTomeu Vizoso 		if (err < 0) {
2881f8c79120SJon Hunter 			dev_err(sor->dev, "failed to assert SOR reset: %d\n",
2882f8c79120SJon Hunter 				err);
2883535a65dbSTomeu Vizoso 			return err;
2884535a65dbSTomeu Vizoso 		}
2885f8c79120SJon Hunter 	}
2886535a65dbSTomeu Vizoso 
28876fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk);
28886fad8f66SThierry Reding 	if (err < 0) {
28896fad8f66SThierry Reding 		dev_err(sor->dev, "failed to enable clock: %d\n", err);
28906fad8f66SThierry Reding 		return err;
28916fad8f66SThierry Reding 	}
28926fad8f66SThierry Reding 
2893535a65dbSTomeu Vizoso 	usleep_range(1000, 3000);
2894535a65dbSTomeu Vizoso 
2895f8c79120SJon Hunter 	if (sor->rst) {
2896535a65dbSTomeu Vizoso 		err = reset_control_deassert(sor->rst);
2897535a65dbSTomeu Vizoso 		if (err < 0) {
2898f8c79120SJon Hunter 			dev_err(sor->dev, "failed to deassert SOR reset: %d\n",
2899f8c79120SJon Hunter 				err);
2900535a65dbSTomeu Vizoso 			return err;
2901535a65dbSTomeu Vizoso 		}
2902f8c79120SJon Hunter 	}
2903535a65dbSTomeu Vizoso 
29046fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk_safe);
29056fad8f66SThierry Reding 	if (err < 0)
29066fad8f66SThierry Reding 		return err;
29076fad8f66SThierry Reding 
29086fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk_dp);
29096fad8f66SThierry Reding 	if (err < 0)
29106fad8f66SThierry Reding 		return err;
29116fad8f66SThierry Reding 
29128e2988a7SThierry Reding 	/*
29138e2988a7SThierry Reding 	 * Enable and unmask the HDA codec SCRATCH0 register interrupt. This
29148e2988a7SThierry Reding 	 * is used for interoperability between the HDA codec driver and the
29158e2988a7SThierry Reding 	 * HDMI/DP driver.
29168e2988a7SThierry Reding 	 */
29178e2988a7SThierry Reding 	value = SOR_INT_CODEC_SCRATCH1 | SOR_INT_CODEC_SCRATCH0;
29188e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_INT_ENABLE);
29198e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_INT_MASK);
29208e2988a7SThierry Reding 
29216b6b6042SThierry Reding 	return 0;
29226b6b6042SThierry Reding }
29236b6b6042SThierry Reding 
29246b6b6042SThierry Reding static int tegra_sor_exit(struct host1x_client *client)
29256b6b6042SThierry Reding {
29266b6b6042SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
29276b6b6042SThierry Reding 	int err;
29286b6b6042SThierry Reding 
29298e2988a7SThierry Reding 	tegra_sor_writel(sor, 0, SOR_INT_MASK);
29308e2988a7SThierry Reding 	tegra_sor_writel(sor, 0, SOR_INT_ENABLE);
29318e2988a7SThierry Reding 
2932328ec69eSThierry Reding 	tegra_output_exit(&sor->output);
2933328ec69eSThierry Reding 
29349542c237SThierry Reding 	if (sor->aux) {
29359542c237SThierry Reding 		err = drm_dp_aux_detach(sor->aux);
29366b6b6042SThierry Reding 		if (err < 0) {
29376b6b6042SThierry Reding 			dev_err(sor->dev, "failed to detach DP: %d\n", err);
29386b6b6042SThierry Reding 			return err;
29396b6b6042SThierry Reding 		}
29406b6b6042SThierry Reding 	}
29416b6b6042SThierry Reding 
29426fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk_safe);
29436fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk_dp);
29446fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk);
29456fad8f66SThierry Reding 
29466b6b6042SThierry Reding 	return 0;
29476b6b6042SThierry Reding }
29486b6b6042SThierry Reding 
29496b6b6042SThierry Reding static const struct host1x_client_ops sor_client_ops = {
29506b6b6042SThierry Reding 	.init = tegra_sor_init,
29516b6b6042SThierry Reding 	.exit = tegra_sor_exit,
29526b6b6042SThierry Reding };
29536b6b6042SThierry Reding 
2954459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_edp_ops = {
2955459cc2c6SThierry Reding 	.name = "eDP",
2956459cc2c6SThierry Reding };
2957459cc2c6SThierry Reding 
2958459cc2c6SThierry Reding static int tegra_sor_hdmi_probe(struct tegra_sor *sor)
2959459cc2c6SThierry Reding {
2960459cc2c6SThierry Reding 	int err;
2961459cc2c6SThierry Reding 
2962459cc2c6SThierry Reding 	sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io");
2963459cc2c6SThierry Reding 	if (IS_ERR(sor->avdd_io_supply)) {
2964459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get AVDD I/O supply: %ld\n",
2965459cc2c6SThierry Reding 			PTR_ERR(sor->avdd_io_supply));
2966459cc2c6SThierry Reding 		return PTR_ERR(sor->avdd_io_supply);
2967459cc2c6SThierry Reding 	}
2968459cc2c6SThierry Reding 
2969459cc2c6SThierry Reding 	err = regulator_enable(sor->avdd_io_supply);
2970459cc2c6SThierry Reding 	if (err < 0) {
2971459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable AVDD I/O supply: %d\n",
2972459cc2c6SThierry Reding 			err);
2973459cc2c6SThierry Reding 		return err;
2974459cc2c6SThierry Reding 	}
2975459cc2c6SThierry Reding 
2976459cc2c6SThierry Reding 	sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-pll");
2977459cc2c6SThierry Reding 	if (IS_ERR(sor->vdd_pll_supply)) {
2978459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get VDD PLL supply: %ld\n",
2979459cc2c6SThierry Reding 			PTR_ERR(sor->vdd_pll_supply));
2980459cc2c6SThierry Reding 		return PTR_ERR(sor->vdd_pll_supply);
2981459cc2c6SThierry Reding 	}
2982459cc2c6SThierry Reding 
2983459cc2c6SThierry Reding 	err = regulator_enable(sor->vdd_pll_supply);
2984459cc2c6SThierry Reding 	if (err < 0) {
2985459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable VDD PLL supply: %d\n",
2986459cc2c6SThierry Reding 			err);
2987459cc2c6SThierry Reding 		return err;
2988459cc2c6SThierry Reding 	}
2989459cc2c6SThierry Reding 
2990459cc2c6SThierry Reding 	sor->hdmi_supply = devm_regulator_get(sor->dev, "hdmi");
2991459cc2c6SThierry Reding 	if (IS_ERR(sor->hdmi_supply)) {
2992459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get HDMI supply: %ld\n",
2993459cc2c6SThierry Reding 			PTR_ERR(sor->hdmi_supply));
2994459cc2c6SThierry Reding 		return PTR_ERR(sor->hdmi_supply);
2995459cc2c6SThierry Reding 	}
2996459cc2c6SThierry Reding 
2997459cc2c6SThierry Reding 	err = regulator_enable(sor->hdmi_supply);
2998459cc2c6SThierry Reding 	if (err < 0) {
2999459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable HDMI supply: %d\n", err);
3000459cc2c6SThierry Reding 		return err;
3001459cc2c6SThierry Reding 	}
3002459cc2c6SThierry Reding 
300336e90221SThierry Reding 	INIT_DELAYED_WORK(&sor->scdc, tegra_sor_hdmi_scdc_work);
300436e90221SThierry Reding 
3005459cc2c6SThierry Reding 	return 0;
3006459cc2c6SThierry Reding }
3007459cc2c6SThierry Reding 
3008459cc2c6SThierry Reding static int tegra_sor_hdmi_remove(struct tegra_sor *sor)
3009459cc2c6SThierry Reding {
3010459cc2c6SThierry Reding 	regulator_disable(sor->hdmi_supply);
3011459cc2c6SThierry Reding 	regulator_disable(sor->vdd_pll_supply);
3012459cc2c6SThierry Reding 	regulator_disable(sor->avdd_io_supply);
3013459cc2c6SThierry Reding 
3014459cc2c6SThierry Reding 	return 0;
3015459cc2c6SThierry Reding }
3016459cc2c6SThierry Reding 
3017459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_hdmi_ops = {
3018459cc2c6SThierry Reding 	.name = "HDMI",
3019459cc2c6SThierry Reding 	.probe = tegra_sor_hdmi_probe,
3020459cc2c6SThierry Reding 	.remove = tegra_sor_hdmi_remove,
3021459cc2c6SThierry Reding };
3022459cc2c6SThierry Reding 
302330b49435SThierry Reding static const u8 tegra124_sor_xbar_cfg[5] = {
302430b49435SThierry Reding 	0, 1, 2, 3, 4
302530b49435SThierry Reding };
302630b49435SThierry Reding 
3027880cee0bSThierry Reding static const struct tegra_sor_regs tegra124_sor_regs = {
3028880cee0bSThierry Reding 	.head_state0 = 0x05,
3029880cee0bSThierry Reding 	.head_state1 = 0x07,
3030880cee0bSThierry Reding 	.head_state2 = 0x09,
3031880cee0bSThierry Reding 	.head_state3 = 0x0b,
3032880cee0bSThierry Reding 	.head_state4 = 0x0d,
3033880cee0bSThierry Reding 	.head_state5 = 0x0f,
3034880cee0bSThierry Reding 	.pll0 = 0x17,
3035880cee0bSThierry Reding 	.pll1 = 0x18,
3036880cee0bSThierry Reding 	.pll2 = 0x19,
3037880cee0bSThierry Reding 	.pll3 = 0x1a,
3038880cee0bSThierry Reding 	.dp_padctl0 = 0x5c,
3039880cee0bSThierry Reding 	.dp_padctl2 = 0x73,
3040880cee0bSThierry Reding };
3041880cee0bSThierry Reding 
3042459cc2c6SThierry Reding static const struct tegra_sor_soc tegra124_sor = {
3043459cc2c6SThierry Reding 	.supports_edp = true,
3044459cc2c6SThierry Reding 	.supports_lvds = true,
3045459cc2c6SThierry Reding 	.supports_hdmi = false,
3046459cc2c6SThierry Reding 	.supports_dp = false,
3047880cee0bSThierry Reding 	.regs = &tegra124_sor_regs,
3048c57997bcSThierry Reding 	.has_nvdisplay = false,
304930b49435SThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
3050459cc2c6SThierry Reding };
3051459cc2c6SThierry Reding 
3052880cee0bSThierry Reding static const struct tegra_sor_regs tegra210_sor_regs = {
3053880cee0bSThierry Reding 	.head_state0 = 0x05,
3054880cee0bSThierry Reding 	.head_state1 = 0x07,
3055880cee0bSThierry Reding 	.head_state2 = 0x09,
3056880cee0bSThierry Reding 	.head_state3 = 0x0b,
3057880cee0bSThierry Reding 	.head_state4 = 0x0d,
3058880cee0bSThierry Reding 	.head_state5 = 0x0f,
3059880cee0bSThierry Reding 	.pll0 = 0x17,
3060880cee0bSThierry Reding 	.pll1 = 0x18,
3061880cee0bSThierry Reding 	.pll2 = 0x19,
3062880cee0bSThierry Reding 	.pll3 = 0x1a,
3063880cee0bSThierry Reding 	.dp_padctl0 = 0x5c,
3064880cee0bSThierry Reding 	.dp_padctl2 = 0x73,
3065880cee0bSThierry Reding };
3066880cee0bSThierry Reding 
3067459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor = {
3068459cc2c6SThierry Reding 	.supports_edp = true,
3069459cc2c6SThierry Reding 	.supports_lvds = false,
3070459cc2c6SThierry Reding 	.supports_hdmi = false,
3071459cc2c6SThierry Reding 	.supports_dp = false,
3072880cee0bSThierry Reding 	.regs = &tegra210_sor_regs,
3073c57997bcSThierry Reding 	.has_nvdisplay = false,
307430b49435SThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
307530b49435SThierry Reding };
307630b49435SThierry Reding 
307730b49435SThierry Reding static const u8 tegra210_sor_xbar_cfg[5] = {
307830b49435SThierry Reding 	2, 1, 0, 3, 4
3079459cc2c6SThierry Reding };
3080459cc2c6SThierry Reding 
3081459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor1 = {
3082459cc2c6SThierry Reding 	.supports_edp = false,
3083459cc2c6SThierry Reding 	.supports_lvds = false,
3084459cc2c6SThierry Reding 	.supports_hdmi = true,
3085459cc2c6SThierry Reding 	.supports_dp = true,
3086459cc2c6SThierry Reding 
3087880cee0bSThierry Reding 	.regs = &tegra210_sor_regs,
3088c57997bcSThierry Reding 	.has_nvdisplay = false,
3089880cee0bSThierry Reding 
3090459cc2c6SThierry Reding 	.num_settings = ARRAY_SIZE(tegra210_sor_hdmi_defaults),
3091459cc2c6SThierry Reding 	.settings = tegra210_sor_hdmi_defaults,
309230b49435SThierry Reding 
309330b49435SThierry Reding 	.xbar_cfg = tegra210_sor_xbar_cfg,
3094459cc2c6SThierry Reding };
3095459cc2c6SThierry Reding 
3096c57997bcSThierry Reding static const struct tegra_sor_regs tegra186_sor_regs = {
3097c57997bcSThierry Reding 	.head_state0 = 0x151,
3098c57997bcSThierry Reding 	.head_state1 = 0x154,
3099c57997bcSThierry Reding 	.head_state2 = 0x157,
3100c57997bcSThierry Reding 	.head_state3 = 0x15a,
3101c57997bcSThierry Reding 	.head_state4 = 0x15d,
3102c57997bcSThierry Reding 	.head_state5 = 0x160,
3103c57997bcSThierry Reding 	.pll0 = 0x163,
3104c57997bcSThierry Reding 	.pll1 = 0x164,
3105c57997bcSThierry Reding 	.pll2 = 0x165,
3106c57997bcSThierry Reding 	.pll3 = 0x166,
3107c57997bcSThierry Reding 	.dp_padctl0 = 0x168,
3108c57997bcSThierry Reding 	.dp_padctl2 = 0x16a,
3109c57997bcSThierry Reding };
3110c57997bcSThierry Reding 
3111c57997bcSThierry Reding static const struct tegra_sor_soc tegra186_sor = {
3112c57997bcSThierry Reding 	.supports_edp = false,
3113c57997bcSThierry Reding 	.supports_lvds = false,
3114c57997bcSThierry Reding 	.supports_hdmi = false,
3115c57997bcSThierry Reding 	.supports_dp = true,
3116c57997bcSThierry Reding 
3117c57997bcSThierry Reding 	.regs = &tegra186_sor_regs,
3118c57997bcSThierry Reding 	.has_nvdisplay = true,
3119c57997bcSThierry Reding 
3120c57997bcSThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
3121c57997bcSThierry Reding };
3122c57997bcSThierry Reding 
3123c57997bcSThierry Reding static const struct tegra_sor_soc tegra186_sor1 = {
3124c57997bcSThierry Reding 	.supports_edp = false,
3125c57997bcSThierry Reding 	.supports_lvds = false,
3126c57997bcSThierry Reding 	.supports_hdmi = true,
3127c57997bcSThierry Reding 	.supports_dp = true,
3128c57997bcSThierry Reding 
3129c57997bcSThierry Reding 	.regs = &tegra186_sor_regs,
3130c57997bcSThierry Reding 	.has_nvdisplay = true,
3131c57997bcSThierry Reding 
3132c57997bcSThierry Reding 	.num_settings = ARRAY_SIZE(tegra186_sor_hdmi_defaults),
3133c57997bcSThierry Reding 	.settings = tegra186_sor_hdmi_defaults,
3134c57997bcSThierry Reding 
3135c57997bcSThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
3136c57997bcSThierry Reding };
3137c57997bcSThierry Reding 
31389b6c14b8SThierry Reding static const struct tegra_sor_regs tegra194_sor_regs = {
31399b6c14b8SThierry Reding 	.head_state0 = 0x151,
31409b6c14b8SThierry Reding 	.head_state1 = 0x155,
31419b6c14b8SThierry Reding 	.head_state2 = 0x159,
31429b6c14b8SThierry Reding 	.head_state3 = 0x15d,
31439b6c14b8SThierry Reding 	.head_state4 = 0x161,
31449b6c14b8SThierry Reding 	.head_state5 = 0x165,
31459b6c14b8SThierry Reding 	.pll0 = 0x169,
31469b6c14b8SThierry Reding 	.pll1 = 0x16a,
31479b6c14b8SThierry Reding 	.pll2 = 0x16b,
31489b6c14b8SThierry Reding 	.pll3 = 0x16c,
31499b6c14b8SThierry Reding 	.dp_padctl0 = 0x16e,
31509b6c14b8SThierry Reding 	.dp_padctl2 = 0x16f,
31519b6c14b8SThierry Reding };
31529b6c14b8SThierry Reding 
31539b6c14b8SThierry Reding static const struct tegra_sor_soc tegra194_sor = {
31549b6c14b8SThierry Reding 	.supports_edp = true,
31559b6c14b8SThierry Reding 	.supports_lvds = false,
31569b6c14b8SThierry Reding 	.supports_hdmi = true,
31579b6c14b8SThierry Reding 	.supports_dp = true,
31589b6c14b8SThierry Reding 
31599b6c14b8SThierry Reding 	.regs = &tegra194_sor_regs,
31609b6c14b8SThierry Reding 	.has_nvdisplay = true,
31619b6c14b8SThierry Reding 
31629b6c14b8SThierry Reding 	.num_settings = ARRAY_SIZE(tegra194_sor_hdmi_defaults),
31639b6c14b8SThierry Reding 	.settings = tegra194_sor_hdmi_defaults,
31649b6c14b8SThierry Reding 
31659b6c14b8SThierry Reding 	.xbar_cfg = tegra210_sor_xbar_cfg,
31669b6c14b8SThierry Reding };
31679b6c14b8SThierry Reding 
3168459cc2c6SThierry Reding static const struct of_device_id tegra_sor_of_match[] = {
31699b6c14b8SThierry Reding 	{ .compatible = "nvidia,tegra194-sor", .data = &tegra194_sor },
3170c57997bcSThierry Reding 	{ .compatible = "nvidia,tegra186-sor1", .data = &tegra186_sor1 },
3171c57997bcSThierry Reding 	{ .compatible = "nvidia,tegra186-sor", .data = &tegra186_sor },
3172459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra210-sor1", .data = &tegra210_sor1 },
3173459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra210-sor", .data = &tegra210_sor },
3174459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra124-sor", .data = &tegra124_sor },
3175459cc2c6SThierry Reding 	{ },
3176459cc2c6SThierry Reding };
3177459cc2c6SThierry Reding MODULE_DEVICE_TABLE(of, tegra_sor_of_match);
3178459cc2c6SThierry Reding 
3179c57997bcSThierry Reding static int tegra_sor_parse_dt(struct tegra_sor *sor)
3180c57997bcSThierry Reding {
3181c57997bcSThierry Reding 	struct device_node *np = sor->dev->of_node;
3182c57997bcSThierry Reding 	u32 value;
3183c57997bcSThierry Reding 	int err;
3184c57997bcSThierry Reding 
3185c57997bcSThierry Reding 	if (sor->soc->has_nvdisplay) {
3186c57997bcSThierry Reding 		err = of_property_read_u32(np, "nvidia,interface", &value);
3187c57997bcSThierry Reding 		if (err < 0)
3188c57997bcSThierry Reding 			return err;
3189c57997bcSThierry Reding 
3190c57997bcSThierry Reding 		sor->index = value;
3191c57997bcSThierry Reding 
3192c57997bcSThierry Reding 		/*
3193c57997bcSThierry Reding 		 * override the default that we already set for Tegra210 and
3194c57997bcSThierry Reding 		 * earlier
3195c57997bcSThierry Reding 		 */
3196c57997bcSThierry Reding 		sor->pad = TEGRA_IO_PAD_HDMI_DP0 + sor->index;
3197c57997bcSThierry Reding 	}
3198c57997bcSThierry Reding 
3199c57997bcSThierry Reding 	return 0;
3200c57997bcSThierry Reding }
3201c57997bcSThierry Reding 
3202*cd54fb96SThierry Reding static void tegra_hda_parse_format(unsigned int format,
3203*cd54fb96SThierry Reding 				   struct tegra_sor_audio *audio)
32048e2988a7SThierry Reding {
3205*cd54fb96SThierry Reding 	unsigned int mul, div, bits, channels;
3206*cd54fb96SThierry Reding 
3207*cd54fb96SThierry Reding 	if (format & AC_FMT_TYPE_NON_PCM)
3208*cd54fb96SThierry Reding 		audio->pcm = false;
3209*cd54fb96SThierry Reding 	else
3210*cd54fb96SThierry Reding 		audio->pcm = true;
32118e2988a7SThierry Reding 
32128e2988a7SThierry Reding 	if (format & AC_FMT_BASE_44K)
3213*cd54fb96SThierry Reding 		audio->sample_rate = 44100;
32148e2988a7SThierry Reding 	else
3215*cd54fb96SThierry Reding 		audio->sample_rate = 48000;
32168e2988a7SThierry Reding 
32178e2988a7SThierry Reding 	mul = (format & AC_FMT_MULT_MASK) >> AC_FMT_MULT_SHIFT;
32188e2988a7SThierry Reding 	div = (format & AC_FMT_DIV_MASK) >> AC_FMT_DIV_SHIFT;
32198e2988a7SThierry Reding 
3220*cd54fb96SThierry Reding 	audio->sample_rate = audio->sample_rate * (mul + 1) / (div + 1);
32218e2988a7SThierry Reding 
3222*cd54fb96SThierry Reding 	switch (format & AC_FMT_BITS_MASK) {
3223*cd54fb96SThierry Reding 	case AC_FMT_BITS_8:
3224*cd54fb96SThierry Reding 		audio->bits = 8;
3225*cd54fb96SThierry Reding 		break;
3226*cd54fb96SThierry Reding 
3227*cd54fb96SThierry Reding 	case AC_FMT_BITS_16:
3228*cd54fb96SThierry Reding 		audio->bits = 16;
3229*cd54fb96SThierry Reding 		break;
3230*cd54fb96SThierry Reding 
3231*cd54fb96SThierry Reding 	case AC_FMT_BITS_20:
3232*cd54fb96SThierry Reding 		audio->bits = 20;
3233*cd54fb96SThierry Reding 		break;
3234*cd54fb96SThierry Reding 
3235*cd54fb96SThierry Reding 	case AC_FMT_BITS_24:
3236*cd54fb96SThierry Reding 		audio->bits = 24;
3237*cd54fb96SThierry Reding 		break;
3238*cd54fb96SThierry Reding 
3239*cd54fb96SThierry Reding 	case AC_FMT_BITS_32:
3240*cd54fb96SThierry Reding 		audio->bits = 32;
3241*cd54fb96SThierry Reding 		break;
3242*cd54fb96SThierry Reding 
3243*cd54fb96SThierry Reding 	default:
3244*cd54fb96SThierry Reding 		bits = (format & AC_FMT_BITS_MASK) >> AC_FMT_BITS_SHIFT;
3245*cd54fb96SThierry Reding 		WARN(1, "invalid number of bits: %#x\n", bits);
3246*cd54fb96SThierry Reding 		audio->bits = 8;
3247*cd54fb96SThierry Reding 		break;
3248*cd54fb96SThierry Reding 	}
3249*cd54fb96SThierry Reding 
3250*cd54fb96SThierry Reding 	channels = (format & AC_FMT_CHAN_MASK) >> AC_FMT_CHAN_SHIFT;
3251*cd54fb96SThierry Reding 
3252*cd54fb96SThierry Reding 	/* channels are encoded as n - 1 */
3253*cd54fb96SThierry Reding 	audio->channels = channels + 1;
32548e2988a7SThierry Reding }
32558e2988a7SThierry Reding 
32568e2988a7SThierry Reding static irqreturn_t tegra_sor_irq(int irq, void *data)
32578e2988a7SThierry Reding {
32588e2988a7SThierry Reding 	struct tegra_sor *sor = data;
32598e2988a7SThierry Reding 	u32 value;
32608e2988a7SThierry Reding 
32618e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_INT_STATUS);
32628e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_INT_STATUS);
32638e2988a7SThierry Reding 
32648e2988a7SThierry Reding 	if (value & SOR_INT_CODEC_SCRATCH0) {
32658e2988a7SThierry Reding 		value = tegra_sor_readl(sor, SOR_AUDIO_HDA_CODEC_SCRATCH0);
32668e2988a7SThierry Reding 
32678e2988a7SThierry Reding 		if (value & SOR_AUDIO_HDA_CODEC_SCRATCH0_VALID) {
3268*cd54fb96SThierry Reding 			unsigned int format;
32698e2988a7SThierry Reding 
32708e2988a7SThierry Reding 			format = value & SOR_AUDIO_HDA_CODEC_SCRATCH0_FMT_MASK;
32718e2988a7SThierry Reding 
3272*cd54fb96SThierry Reding 			tegra_hda_parse_format(format, &sor->audio);
32738e2988a7SThierry Reding 
32748e2988a7SThierry Reding 			tegra_sor_hdmi_audio_enable(sor);
32758e2988a7SThierry Reding 		} else {
32768e2988a7SThierry Reding 			tegra_sor_hdmi_audio_disable(sor);
32778e2988a7SThierry Reding 		}
32788e2988a7SThierry Reding 	}
32798e2988a7SThierry Reding 
32808e2988a7SThierry Reding 	return IRQ_HANDLED;
32818e2988a7SThierry Reding }
32828e2988a7SThierry Reding 
32836b6b6042SThierry Reding static int tegra_sor_probe(struct platform_device *pdev)
32846b6b6042SThierry Reding {
32856b6b6042SThierry Reding 	struct device_node *np;
32866b6b6042SThierry Reding 	struct tegra_sor *sor;
32876b6b6042SThierry Reding 	struct resource *regs;
32886b6b6042SThierry Reding 	int err;
32896b6b6042SThierry Reding 
32906b6b6042SThierry Reding 	sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL);
32916b6b6042SThierry Reding 	if (!sor)
32926b6b6042SThierry Reding 		return -ENOMEM;
32936b6b6042SThierry Reding 
32945faea3d0SThierry Reding 	sor->soc = of_device_get_match_data(&pdev->dev);
32956b6b6042SThierry Reding 	sor->output.dev = sor->dev = &pdev->dev;
3296459cc2c6SThierry Reding 
3297459cc2c6SThierry Reding 	sor->settings = devm_kmemdup(&pdev->dev, sor->soc->settings,
3298459cc2c6SThierry Reding 				     sor->soc->num_settings *
3299459cc2c6SThierry Reding 					sizeof(*sor->settings),
3300459cc2c6SThierry Reding 				     GFP_KERNEL);
3301459cc2c6SThierry Reding 	if (!sor->settings)
3302459cc2c6SThierry Reding 		return -ENOMEM;
3303459cc2c6SThierry Reding 
3304459cc2c6SThierry Reding 	sor->num_settings = sor->soc->num_settings;
33056b6b6042SThierry Reding 
33066b6b6042SThierry Reding 	np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0);
33076b6b6042SThierry Reding 	if (np) {
33089542c237SThierry Reding 		sor->aux = drm_dp_aux_find_by_of_node(np);
33096b6b6042SThierry Reding 		of_node_put(np);
33106b6b6042SThierry Reding 
33119542c237SThierry Reding 		if (!sor->aux)
33126b6b6042SThierry Reding 			return -EPROBE_DEFER;
33136b6b6042SThierry Reding 	}
33146b6b6042SThierry Reding 
33159542c237SThierry Reding 	if (!sor->aux) {
3316459cc2c6SThierry Reding 		if (sor->soc->supports_hdmi) {
3317459cc2c6SThierry Reding 			sor->ops = &tegra_sor_hdmi_ops;
3318c57997bcSThierry Reding 			sor->pad = TEGRA_IO_PAD_HDMI;
3319459cc2c6SThierry Reding 		} else if (sor->soc->supports_lvds) {
3320459cc2c6SThierry Reding 			dev_err(&pdev->dev, "LVDS not supported yet\n");
3321459cc2c6SThierry Reding 			return -ENODEV;
3322459cc2c6SThierry Reding 		} else {
3323459cc2c6SThierry Reding 			dev_err(&pdev->dev, "unknown (non-DP) support\n");
3324459cc2c6SThierry Reding 			return -ENODEV;
3325459cc2c6SThierry Reding 		}
3326459cc2c6SThierry Reding 	} else {
3327459cc2c6SThierry Reding 		if (sor->soc->supports_edp) {
3328459cc2c6SThierry Reding 			sor->ops = &tegra_sor_edp_ops;
3329c57997bcSThierry Reding 			sor->pad = TEGRA_IO_PAD_LVDS;
3330459cc2c6SThierry Reding 		} else if (sor->soc->supports_dp) {
3331459cc2c6SThierry Reding 			dev_err(&pdev->dev, "DisplayPort not supported yet\n");
3332459cc2c6SThierry Reding 			return -ENODEV;
3333459cc2c6SThierry Reding 		} else {
3334459cc2c6SThierry Reding 			dev_err(&pdev->dev, "unknown (DP) support\n");
3335459cc2c6SThierry Reding 			return -ENODEV;
3336459cc2c6SThierry Reding 		}
3337459cc2c6SThierry Reding 	}
3338459cc2c6SThierry Reding 
3339c57997bcSThierry Reding 	err = tegra_sor_parse_dt(sor);
3340c57997bcSThierry Reding 	if (err < 0)
3341c57997bcSThierry Reding 		return err;
3342c57997bcSThierry Reding 
33436b6b6042SThierry Reding 	err = tegra_output_probe(&sor->output);
33444dbdc740SThierry Reding 	if (err < 0) {
33454dbdc740SThierry Reding 		dev_err(&pdev->dev, "failed to probe output: %d\n", err);
33466b6b6042SThierry Reding 		return err;
33474dbdc740SThierry Reding 	}
33486b6b6042SThierry Reding 
3349459cc2c6SThierry Reding 	if (sor->ops && sor->ops->probe) {
3350459cc2c6SThierry Reding 		err = sor->ops->probe(sor);
3351459cc2c6SThierry Reding 		if (err < 0) {
3352459cc2c6SThierry Reding 			dev_err(&pdev->dev, "failed to probe %s: %d\n",
3353459cc2c6SThierry Reding 				sor->ops->name, err);
3354459cc2c6SThierry Reding 			goto output;
3355459cc2c6SThierry Reding 		}
3356459cc2c6SThierry Reding 	}
3357459cc2c6SThierry Reding 
33586b6b6042SThierry Reding 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
33596b6b6042SThierry Reding 	sor->regs = devm_ioremap_resource(&pdev->dev, regs);
3360459cc2c6SThierry Reding 	if (IS_ERR(sor->regs)) {
3361459cc2c6SThierry Reding 		err = PTR_ERR(sor->regs);
3362459cc2c6SThierry Reding 		goto remove;
3363459cc2c6SThierry Reding 	}
33646b6b6042SThierry Reding 
33658e2988a7SThierry Reding 	err = platform_get_irq(pdev, 0);
33668e2988a7SThierry Reding 	if (err < 0) {
33678e2988a7SThierry Reding 		dev_err(&pdev->dev, "failed to get IRQ: %d\n", err);
33688e2988a7SThierry Reding 		goto remove;
33698e2988a7SThierry Reding 	}
33708e2988a7SThierry Reding 
33718e2988a7SThierry Reding 	sor->irq = err;
33728e2988a7SThierry Reding 
33738e2988a7SThierry Reding 	err = devm_request_irq(sor->dev, sor->irq, tegra_sor_irq, 0,
33748e2988a7SThierry Reding 			       dev_name(sor->dev), sor);
33758e2988a7SThierry Reding 	if (err < 0) {
33768e2988a7SThierry Reding 		dev_err(&pdev->dev, "failed to request IRQ: %d\n", err);
33778e2988a7SThierry Reding 		goto remove;
33788e2988a7SThierry Reding 	}
33798e2988a7SThierry Reding 
33806b6b6042SThierry Reding 	sor->rst = devm_reset_control_get(&pdev->dev, "sor");
33814dbdc740SThierry Reding 	if (IS_ERR(sor->rst)) {
3382459cc2c6SThierry Reding 		err = PTR_ERR(sor->rst);
3383180b46ecSThierry Reding 
3384180b46ecSThierry Reding 		if (err != -EBUSY || WARN_ON(!pdev->dev.pm_domain)) {
3385f8c79120SJon Hunter 			dev_err(&pdev->dev, "failed to get reset control: %d\n",
3386f8c79120SJon Hunter 				err);
3387459cc2c6SThierry Reding 			goto remove;
33884dbdc740SThierry Reding 		}
3389180b46ecSThierry Reding 
3390180b46ecSThierry Reding 		/*
3391180b46ecSThierry Reding 		 * At this point, the reset control is most likely being used
3392180b46ecSThierry Reding 		 * by the generic power domain implementation. With any luck
3393180b46ecSThierry Reding 		 * the power domain will have taken care of resetting the SOR
3394180b46ecSThierry Reding 		 * and we don't have to do anything.
3395180b46ecSThierry Reding 		 */
3396180b46ecSThierry Reding 		sor->rst = NULL;
3397f8c79120SJon Hunter 	}
33986b6b6042SThierry Reding 
33996b6b6042SThierry Reding 	sor->clk = devm_clk_get(&pdev->dev, NULL);
34004dbdc740SThierry Reding 	if (IS_ERR(sor->clk)) {
3401459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk);
3402459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get module clock: %d\n", err);
3403459cc2c6SThierry Reding 		goto remove;
34044dbdc740SThierry Reding 	}
34056b6b6042SThierry Reding 
3406618dee39SThierry Reding 	if (sor->soc->supports_hdmi || sor->soc->supports_dp) {
3407e1335e2fSThierry Reding 		struct device_node *np = pdev->dev.of_node;
3408e1335e2fSThierry Reding 		const char *name;
3409e1335e2fSThierry Reding 
3410e1335e2fSThierry Reding 		/*
3411e1335e2fSThierry Reding 		 * For backwards compatibility with Tegra210 device trees,
3412e1335e2fSThierry Reding 		 * fall back to the old clock name "source" if the new "out"
3413e1335e2fSThierry Reding 		 * clock is not available.
3414e1335e2fSThierry Reding 		 */
3415e1335e2fSThierry Reding 		if (of_property_match_string(np, "clock-names", "out") < 0)
3416e1335e2fSThierry Reding 			name = "source";
3417e1335e2fSThierry Reding 		else
3418e1335e2fSThierry Reding 			name = "out";
3419e1335e2fSThierry Reding 
3420e1335e2fSThierry Reding 		sor->clk_out = devm_clk_get(&pdev->dev, name);
3421e1335e2fSThierry Reding 		if (IS_ERR(sor->clk_out)) {
3422e1335e2fSThierry Reding 			err = PTR_ERR(sor->clk_out);
3423e1335e2fSThierry Reding 			dev_err(sor->dev, "failed to get %s clock: %d\n",
3424e1335e2fSThierry Reding 				name, err);
3425618dee39SThierry Reding 			goto remove;
3426618dee39SThierry Reding 		}
34271087fac1SThierry Reding 	} else {
3428d780537fSThierry Reding 		/* fall back to the module clock on SOR0 (eDP/LVDS only) */
34291087fac1SThierry Reding 		sor->clk_out = sor->clk;
3430618dee39SThierry Reding 	}
3431618dee39SThierry Reding 
34326b6b6042SThierry Reding 	sor->clk_parent = devm_clk_get(&pdev->dev, "parent");
34334dbdc740SThierry Reding 	if (IS_ERR(sor->clk_parent)) {
3434459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_parent);
3435459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get parent clock: %d\n", err);
3436459cc2c6SThierry Reding 		goto remove;
34374dbdc740SThierry Reding 	}
34386b6b6042SThierry Reding 
34396b6b6042SThierry Reding 	sor->clk_safe = devm_clk_get(&pdev->dev, "safe");
34404dbdc740SThierry Reding 	if (IS_ERR(sor->clk_safe)) {
3441459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_safe);
3442459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get safe clock: %d\n", err);
3443459cc2c6SThierry Reding 		goto remove;
34444dbdc740SThierry Reding 	}
34456b6b6042SThierry Reding 
34466b6b6042SThierry Reding 	sor->clk_dp = devm_clk_get(&pdev->dev, "dp");
34474dbdc740SThierry Reding 	if (IS_ERR(sor->clk_dp)) {
3448459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_dp);
3449459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get DP clock: %d\n", err);
3450459cc2c6SThierry Reding 		goto remove;
34514dbdc740SThierry Reding 	}
34526b6b6042SThierry Reding 
3453e1335e2fSThierry Reding 	/*
3454e1335e2fSThierry Reding 	 * Starting with Tegra186, the BPMP provides an implementation for
3455e1335e2fSThierry Reding 	 * the pad output clock, so we have to look it up from device tree.
3456e1335e2fSThierry Reding 	 */
3457e1335e2fSThierry Reding 	sor->clk_pad = devm_clk_get(&pdev->dev, "pad");
3458e1335e2fSThierry Reding 	if (IS_ERR(sor->clk_pad)) {
3459e1335e2fSThierry Reding 		if (sor->clk_pad != ERR_PTR(-ENOENT)) {
3460e1335e2fSThierry Reding 			err = PTR_ERR(sor->clk_pad);
3461e1335e2fSThierry Reding 			goto remove;
3462e1335e2fSThierry Reding 		}
3463e1335e2fSThierry Reding 
3464e1335e2fSThierry Reding 		/*
3465e1335e2fSThierry Reding 		 * If the pad output clock is not available, then we assume
3466e1335e2fSThierry Reding 		 * we're on Tegra210 or earlier and have to provide our own
3467e1335e2fSThierry Reding 		 * implementation.
3468e1335e2fSThierry Reding 		 */
3469e1335e2fSThierry Reding 		sor->clk_pad = NULL;
3470e1335e2fSThierry Reding 	}
3471e1335e2fSThierry Reding 
3472e1335e2fSThierry Reding 	/*
3473e1335e2fSThierry Reding 	 * The bootloader may have set up the SOR such that it's module clock
3474e1335e2fSThierry Reding 	 * is sourced by one of the display PLLs. However, that doesn't work
3475e1335e2fSThierry Reding 	 * without properly having set up other bits of the SOR.
3476e1335e2fSThierry Reding 	 */
3477e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk_out, sor->clk_safe);
3478e1335e2fSThierry Reding 	if (err < 0) {
3479e1335e2fSThierry Reding 		dev_err(&pdev->dev, "failed to use safe clock: %d\n", err);
3480e1335e2fSThierry Reding 		goto remove;
3481e1335e2fSThierry Reding 	}
3482e1335e2fSThierry Reding 
3483aaff8bd2SThierry Reding 	platform_set_drvdata(pdev, sor);
3484aaff8bd2SThierry Reding 	pm_runtime_enable(&pdev->dev);
3485aaff8bd2SThierry Reding 
3486e1335e2fSThierry Reding 	/*
3487e1335e2fSThierry Reding 	 * On Tegra210 and earlier, provide our own implementation for the
3488e1335e2fSThierry Reding 	 * pad output clock.
3489e1335e2fSThierry Reding 	 */
3490e1335e2fSThierry Reding 	if (!sor->clk_pad) {
3491e1335e2fSThierry Reding 		err = pm_runtime_get_sync(&pdev->dev);
3492e1335e2fSThierry Reding 		if (err < 0) {
3493e1335e2fSThierry Reding 			dev_err(&pdev->dev, "failed to get runtime PM: %d\n",
3494e1335e2fSThierry Reding 				err);
3495e1335e2fSThierry Reding 			goto remove;
3496e1335e2fSThierry Reding 		}
3497b299221cSThierry Reding 
3498e1335e2fSThierry Reding 		sor->clk_pad = tegra_clk_sor_pad_register(sor,
3499e1335e2fSThierry Reding 							  "sor1_pad_clkout");
3500e1335e2fSThierry Reding 		pm_runtime_put(&pdev->dev);
3501e1335e2fSThierry Reding 	}
3502e1335e2fSThierry Reding 
3503e1335e2fSThierry Reding 	if (IS_ERR(sor->clk_pad)) {
3504e1335e2fSThierry Reding 		err = PTR_ERR(sor->clk_pad);
3505e1335e2fSThierry Reding 		dev_err(&pdev->dev, "failed to register SOR pad clock: %d\n",
3506e1335e2fSThierry Reding 			err);
3507b299221cSThierry Reding 		goto remove;
3508b299221cSThierry Reding 	}
3509b299221cSThierry Reding 
35106b6b6042SThierry Reding 	INIT_LIST_HEAD(&sor->client.list);
35116b6b6042SThierry Reding 	sor->client.ops = &sor_client_ops;
35126b6b6042SThierry Reding 	sor->client.dev = &pdev->dev;
35136b6b6042SThierry Reding 
35146b6b6042SThierry Reding 	err = host1x_client_register(&sor->client);
35156b6b6042SThierry Reding 	if (err < 0) {
35166b6b6042SThierry Reding 		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
35176b6b6042SThierry Reding 			err);
3518459cc2c6SThierry Reding 		goto remove;
35196b6b6042SThierry Reding 	}
35206b6b6042SThierry Reding 
35216b6b6042SThierry Reding 	return 0;
3522459cc2c6SThierry Reding 
3523459cc2c6SThierry Reding remove:
3524459cc2c6SThierry Reding 	if (sor->ops && sor->ops->remove)
3525459cc2c6SThierry Reding 		sor->ops->remove(sor);
3526459cc2c6SThierry Reding output:
3527459cc2c6SThierry Reding 	tegra_output_remove(&sor->output);
3528459cc2c6SThierry Reding 	return err;
35296b6b6042SThierry Reding }
35306b6b6042SThierry Reding 
35316b6b6042SThierry Reding static int tegra_sor_remove(struct platform_device *pdev)
35326b6b6042SThierry Reding {
35336b6b6042SThierry Reding 	struct tegra_sor *sor = platform_get_drvdata(pdev);
35346b6b6042SThierry Reding 	int err;
35356b6b6042SThierry Reding 
3536aaff8bd2SThierry Reding 	pm_runtime_disable(&pdev->dev);
3537aaff8bd2SThierry Reding 
35386b6b6042SThierry Reding 	err = host1x_client_unregister(&sor->client);
35396b6b6042SThierry Reding 	if (err < 0) {
35406b6b6042SThierry Reding 		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
35416b6b6042SThierry Reding 			err);
35426b6b6042SThierry Reding 		return err;
35436b6b6042SThierry Reding 	}
35446b6b6042SThierry Reding 
3545459cc2c6SThierry Reding 	if (sor->ops && sor->ops->remove) {
3546459cc2c6SThierry Reding 		err = sor->ops->remove(sor);
3547459cc2c6SThierry Reding 		if (err < 0)
3548459cc2c6SThierry Reding 			dev_err(&pdev->dev, "failed to remove SOR: %d\n", err);
3549459cc2c6SThierry Reding 	}
3550459cc2c6SThierry Reding 
3551328ec69eSThierry Reding 	tegra_output_remove(&sor->output);
35526b6b6042SThierry Reding 
35536b6b6042SThierry Reding 	return 0;
35546b6b6042SThierry Reding }
35556b6b6042SThierry Reding 
3556aaff8bd2SThierry Reding #ifdef CONFIG_PM
3557aaff8bd2SThierry Reding static int tegra_sor_suspend(struct device *dev)
3558aaff8bd2SThierry Reding {
3559aaff8bd2SThierry Reding 	struct tegra_sor *sor = dev_get_drvdata(dev);
3560aaff8bd2SThierry Reding 	int err;
3561aaff8bd2SThierry Reding 
3562f8c79120SJon Hunter 	if (sor->rst) {
3563aaff8bd2SThierry Reding 		err = reset_control_assert(sor->rst);
3564aaff8bd2SThierry Reding 		if (err < 0) {
3565aaff8bd2SThierry Reding 			dev_err(dev, "failed to assert reset: %d\n", err);
3566aaff8bd2SThierry Reding 			return err;
3567aaff8bd2SThierry Reding 		}
3568f8c79120SJon Hunter 	}
3569aaff8bd2SThierry Reding 
3570aaff8bd2SThierry Reding 	usleep_range(1000, 2000);
3571aaff8bd2SThierry Reding 
3572aaff8bd2SThierry Reding 	clk_disable_unprepare(sor->clk);
3573aaff8bd2SThierry Reding 
3574aaff8bd2SThierry Reding 	return 0;
3575aaff8bd2SThierry Reding }
3576aaff8bd2SThierry Reding 
3577aaff8bd2SThierry Reding static int tegra_sor_resume(struct device *dev)
3578aaff8bd2SThierry Reding {
3579aaff8bd2SThierry Reding 	struct tegra_sor *sor = dev_get_drvdata(dev);
3580aaff8bd2SThierry Reding 	int err;
3581aaff8bd2SThierry Reding 
3582aaff8bd2SThierry Reding 	err = clk_prepare_enable(sor->clk);
3583aaff8bd2SThierry Reding 	if (err < 0) {
3584aaff8bd2SThierry Reding 		dev_err(dev, "failed to enable clock: %d\n", err);
3585aaff8bd2SThierry Reding 		return err;
3586aaff8bd2SThierry Reding 	}
3587aaff8bd2SThierry Reding 
3588aaff8bd2SThierry Reding 	usleep_range(1000, 2000);
3589aaff8bd2SThierry Reding 
3590f8c79120SJon Hunter 	if (sor->rst) {
3591aaff8bd2SThierry Reding 		err = reset_control_deassert(sor->rst);
3592aaff8bd2SThierry Reding 		if (err < 0) {
3593aaff8bd2SThierry Reding 			dev_err(dev, "failed to deassert reset: %d\n", err);
3594aaff8bd2SThierry Reding 			clk_disable_unprepare(sor->clk);
3595aaff8bd2SThierry Reding 			return err;
3596aaff8bd2SThierry Reding 		}
3597f8c79120SJon Hunter 	}
3598aaff8bd2SThierry Reding 
3599aaff8bd2SThierry Reding 	return 0;
3600aaff8bd2SThierry Reding }
3601aaff8bd2SThierry Reding #endif
3602aaff8bd2SThierry Reding 
3603aaff8bd2SThierry Reding static const struct dev_pm_ops tegra_sor_pm_ops = {
3604aaff8bd2SThierry Reding 	SET_RUNTIME_PM_OPS(tegra_sor_suspend, tegra_sor_resume, NULL)
3605aaff8bd2SThierry Reding };
3606aaff8bd2SThierry Reding 
36076b6b6042SThierry Reding struct platform_driver tegra_sor_driver = {
36086b6b6042SThierry Reding 	.driver = {
36096b6b6042SThierry Reding 		.name = "tegra-sor",
36106b6b6042SThierry Reding 		.of_match_table = tegra_sor_of_match,
3611aaff8bd2SThierry Reding 		.pm = &tegra_sor_pm_ops,
36126b6b6042SThierry Reding 	},
36136b6b6042SThierry Reding 	.probe = tegra_sor_probe,
36146b6b6042SThierry Reding 	.remove = tegra_sor_remove,
36156b6b6042SThierry Reding };
3616