16b6b6042SThierry Reding /* 26b6b6042SThierry Reding * Copyright (C) 2013 NVIDIA Corporation 36b6b6042SThierry Reding * 46b6b6042SThierry Reding * This program is free software; you can redistribute it and/or modify 56b6b6042SThierry Reding * it under the terms of the GNU General Public License version 2 as 66b6b6042SThierry Reding * published by the Free Software Foundation. 76b6b6042SThierry Reding */ 86b6b6042SThierry Reding 96b6b6042SThierry Reding #include <linux/clk.h> 10a82752e1SThierry Reding #include <linux/debugfs.h> 116fad8f66SThierry Reding #include <linux/gpio.h> 126b6b6042SThierry Reding #include <linux/io.h> 13459cc2c6SThierry Reding #include <linux/of_device.h> 146b6b6042SThierry Reding #include <linux/platform_device.h> 15459cc2c6SThierry Reding #include <linux/regulator/consumer.h> 166b6b6042SThierry Reding #include <linux/reset.h> 17306a7f91SThierry Reding 187232398aSThierry Reding #include <soc/tegra/pmc.h> 196b6b6042SThierry Reding 204aa3df71SThierry Reding #include <drm/drm_atomic_helper.h> 216b6b6042SThierry Reding #include <drm/drm_dp_helper.h> 226fad8f66SThierry Reding #include <drm/drm_panel.h> 236b6b6042SThierry Reding 246b6b6042SThierry Reding #include "dc.h" 256b6b6042SThierry Reding #include "drm.h" 266b6b6042SThierry Reding #include "sor.h" 276b6b6042SThierry Reding 28459cc2c6SThierry Reding #define SOR_REKEY 0x38 29459cc2c6SThierry Reding 30459cc2c6SThierry Reding struct tegra_sor_hdmi_settings { 31459cc2c6SThierry Reding unsigned long frequency; 32459cc2c6SThierry Reding 33459cc2c6SThierry Reding u8 vcocap; 34459cc2c6SThierry Reding u8 ichpmp; 35459cc2c6SThierry Reding u8 loadadj; 36459cc2c6SThierry Reding u8 termadj; 37459cc2c6SThierry Reding u8 tx_pu; 38459cc2c6SThierry Reding u8 bg_vref; 39459cc2c6SThierry Reding 40459cc2c6SThierry Reding u8 drive_current[4]; 41459cc2c6SThierry Reding u8 preemphasis[4]; 42459cc2c6SThierry Reding }; 43459cc2c6SThierry Reding 44459cc2c6SThierry Reding #if 1 45459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = { 46459cc2c6SThierry Reding { 47459cc2c6SThierry Reding .frequency = 54000000, 48459cc2c6SThierry Reding .vcocap = 0x0, 49459cc2c6SThierry Reding .ichpmp = 0x1, 50459cc2c6SThierry Reding .loadadj = 0x3, 51459cc2c6SThierry Reding .termadj = 0x9, 52459cc2c6SThierry Reding .tx_pu = 0x10, 53459cc2c6SThierry Reding .bg_vref = 0x8, 54459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 55459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 56459cc2c6SThierry Reding }, { 57459cc2c6SThierry Reding .frequency = 75000000, 58459cc2c6SThierry Reding .vcocap = 0x3, 59459cc2c6SThierry Reding .ichpmp = 0x1, 60459cc2c6SThierry Reding .loadadj = 0x3, 61459cc2c6SThierry Reding .termadj = 0x9, 62459cc2c6SThierry Reding .tx_pu = 0x40, 63459cc2c6SThierry Reding .bg_vref = 0x8, 64459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 65459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 66459cc2c6SThierry Reding }, { 67459cc2c6SThierry Reding .frequency = 150000000, 68459cc2c6SThierry Reding .vcocap = 0x3, 69459cc2c6SThierry Reding .ichpmp = 0x1, 70459cc2c6SThierry Reding .loadadj = 0x3, 71459cc2c6SThierry Reding .termadj = 0x9, 72459cc2c6SThierry Reding .tx_pu = 0x66, 73459cc2c6SThierry Reding .bg_vref = 0x8, 74459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 75459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 76459cc2c6SThierry Reding }, { 77459cc2c6SThierry Reding .frequency = 300000000, 78459cc2c6SThierry Reding .vcocap = 0x3, 79459cc2c6SThierry Reding .ichpmp = 0x1, 80459cc2c6SThierry Reding .loadadj = 0x3, 81459cc2c6SThierry Reding .termadj = 0x9, 82459cc2c6SThierry Reding .tx_pu = 0x66, 83459cc2c6SThierry Reding .bg_vref = 0xa, 84459cc2c6SThierry Reding .drive_current = { 0x33, 0x3f, 0x3f, 0x3f }, 85459cc2c6SThierry Reding .preemphasis = { 0x00, 0x17, 0x17, 0x17 }, 86459cc2c6SThierry Reding }, { 87459cc2c6SThierry Reding .frequency = 600000000, 88459cc2c6SThierry Reding .vcocap = 0x3, 89459cc2c6SThierry Reding .ichpmp = 0x1, 90459cc2c6SThierry Reding .loadadj = 0x3, 91459cc2c6SThierry Reding .termadj = 0x9, 92459cc2c6SThierry Reding .tx_pu = 0x66, 93459cc2c6SThierry Reding .bg_vref = 0x8, 94459cc2c6SThierry Reding .drive_current = { 0x33, 0x3f, 0x3f, 0x3f }, 95459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 96459cc2c6SThierry Reding }, 97459cc2c6SThierry Reding }; 98459cc2c6SThierry Reding #else 99459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = { 100459cc2c6SThierry Reding { 101459cc2c6SThierry Reding .frequency = 75000000, 102459cc2c6SThierry Reding .vcocap = 0x3, 103459cc2c6SThierry Reding .ichpmp = 0x1, 104459cc2c6SThierry Reding .loadadj = 0x3, 105459cc2c6SThierry Reding .termadj = 0x9, 106459cc2c6SThierry Reding .tx_pu = 0x40, 107459cc2c6SThierry Reding .bg_vref = 0x8, 108459cc2c6SThierry Reding .drive_current = { 0x29, 0x29, 0x29, 0x29 }, 109459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 110459cc2c6SThierry Reding }, { 111459cc2c6SThierry Reding .frequency = 150000000, 112459cc2c6SThierry Reding .vcocap = 0x3, 113459cc2c6SThierry Reding .ichpmp = 0x1, 114459cc2c6SThierry Reding .loadadj = 0x3, 115459cc2c6SThierry Reding .termadj = 0x9, 116459cc2c6SThierry Reding .tx_pu = 0x66, 117459cc2c6SThierry Reding .bg_vref = 0x8, 118459cc2c6SThierry Reding .drive_current = { 0x30, 0x37, 0x37, 0x37 }, 119459cc2c6SThierry Reding .preemphasis = { 0x01, 0x02, 0x02, 0x02 }, 120459cc2c6SThierry Reding }, { 121459cc2c6SThierry Reding .frequency = 300000000, 122459cc2c6SThierry Reding .vcocap = 0x3, 123459cc2c6SThierry Reding .ichpmp = 0x6, 124459cc2c6SThierry Reding .loadadj = 0x3, 125459cc2c6SThierry Reding .termadj = 0x9, 126459cc2c6SThierry Reding .tx_pu = 0x66, 127459cc2c6SThierry Reding .bg_vref = 0xf, 128459cc2c6SThierry Reding .drive_current = { 0x30, 0x37, 0x37, 0x37 }, 129459cc2c6SThierry Reding .preemphasis = { 0x10, 0x3e, 0x3e, 0x3e }, 130459cc2c6SThierry Reding }, { 131459cc2c6SThierry Reding .frequency = 600000000, 132459cc2c6SThierry Reding .vcocap = 0x3, 133459cc2c6SThierry Reding .ichpmp = 0xa, 134459cc2c6SThierry Reding .loadadj = 0x3, 135459cc2c6SThierry Reding .termadj = 0xb, 136459cc2c6SThierry Reding .tx_pu = 0x66, 137459cc2c6SThierry Reding .bg_vref = 0xe, 138459cc2c6SThierry Reding .drive_current = { 0x35, 0x3e, 0x3e, 0x3e }, 139459cc2c6SThierry Reding .preemphasis = { 0x02, 0x3f, 0x3f, 0x3f }, 140459cc2c6SThierry Reding }, 141459cc2c6SThierry Reding }; 142459cc2c6SThierry Reding #endif 143459cc2c6SThierry Reding 144459cc2c6SThierry Reding struct tegra_sor_soc { 145459cc2c6SThierry Reding bool supports_edp; 146459cc2c6SThierry Reding bool supports_lvds; 147459cc2c6SThierry Reding bool supports_hdmi; 148459cc2c6SThierry Reding bool supports_dp; 149459cc2c6SThierry Reding 150459cc2c6SThierry Reding const struct tegra_sor_hdmi_settings *settings; 151459cc2c6SThierry Reding unsigned int num_settings; 152459cc2c6SThierry Reding }; 153459cc2c6SThierry Reding 154459cc2c6SThierry Reding struct tegra_sor; 155459cc2c6SThierry Reding 156459cc2c6SThierry Reding struct tegra_sor_ops { 157459cc2c6SThierry Reding const char *name; 158459cc2c6SThierry Reding int (*probe)(struct tegra_sor *sor); 159459cc2c6SThierry Reding int (*remove)(struct tegra_sor *sor); 160459cc2c6SThierry Reding }; 161459cc2c6SThierry Reding 1626b6b6042SThierry Reding struct tegra_sor { 1636b6b6042SThierry Reding struct host1x_client client; 1646b6b6042SThierry Reding struct tegra_output output; 1656b6b6042SThierry Reding struct device *dev; 1666b6b6042SThierry Reding 167459cc2c6SThierry Reding const struct tegra_sor_soc *soc; 1686b6b6042SThierry Reding void __iomem *regs; 1696b6b6042SThierry Reding 1706b6b6042SThierry Reding struct reset_control *rst; 1716b6b6042SThierry Reding struct clk *clk_parent; 1726b6b6042SThierry Reding struct clk *clk_safe; 1736b6b6042SThierry Reding struct clk *clk_dp; 1746b6b6042SThierry Reding struct clk *clk; 1756b6b6042SThierry Reding 1769542c237SThierry Reding struct drm_dp_aux *aux; 1776b6b6042SThierry Reding 178dab16336SThierry Reding struct drm_info_list *debugfs_files; 179dab16336SThierry Reding struct drm_minor *minor; 180a82752e1SThierry Reding struct dentry *debugfs; 181459cc2c6SThierry Reding 182459cc2c6SThierry Reding const struct tegra_sor_ops *ops; 183459cc2c6SThierry Reding 184459cc2c6SThierry Reding /* for HDMI 2.0 */ 185459cc2c6SThierry Reding struct tegra_sor_hdmi_settings *settings; 186459cc2c6SThierry Reding unsigned int num_settings; 187459cc2c6SThierry Reding 188459cc2c6SThierry Reding struct regulator *avdd_io_supply; 189459cc2c6SThierry Reding struct regulator *vdd_pll_supply; 190459cc2c6SThierry Reding struct regulator *hdmi_supply; 1916b6b6042SThierry Reding }; 1926b6b6042SThierry Reding 193*c31efa7aSThierry Reding struct tegra_sor_state { 194*c31efa7aSThierry Reding struct drm_connector_state base; 195*c31efa7aSThierry Reding 196*c31efa7aSThierry Reding unsigned int bpc; 197*c31efa7aSThierry Reding }; 198*c31efa7aSThierry Reding 199*c31efa7aSThierry Reding static inline struct tegra_sor_state * 200*c31efa7aSThierry Reding to_sor_state(struct drm_connector_state *state) 201*c31efa7aSThierry Reding { 202*c31efa7aSThierry Reding return container_of(state, struct tegra_sor_state, base); 203*c31efa7aSThierry Reding } 204*c31efa7aSThierry Reding 20534fa183bSThierry Reding struct tegra_sor_config { 20634fa183bSThierry Reding u32 bits_per_pixel; 20734fa183bSThierry Reding 20834fa183bSThierry Reding u32 active_polarity; 20934fa183bSThierry Reding u32 active_count; 21034fa183bSThierry Reding u32 tu_size; 21134fa183bSThierry Reding u32 active_frac; 21234fa183bSThierry Reding u32 watermark; 2137890b576SThierry Reding 2147890b576SThierry Reding u32 hblank_symbols; 2157890b576SThierry Reding u32 vblank_symbols; 21634fa183bSThierry Reding }; 21734fa183bSThierry Reding 2186b6b6042SThierry Reding static inline struct tegra_sor * 2196b6b6042SThierry Reding host1x_client_to_sor(struct host1x_client *client) 2206b6b6042SThierry Reding { 2216b6b6042SThierry Reding return container_of(client, struct tegra_sor, client); 2226b6b6042SThierry Reding } 2236b6b6042SThierry Reding 2246b6b6042SThierry Reding static inline struct tegra_sor *to_sor(struct tegra_output *output) 2256b6b6042SThierry Reding { 2266b6b6042SThierry Reding return container_of(output, struct tegra_sor, output); 2276b6b6042SThierry Reding } 2286b6b6042SThierry Reding 22928fe2076SThierry Reding static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned long offset) 2306b6b6042SThierry Reding { 2316b6b6042SThierry Reding return readl(sor->regs + (offset << 2)); 2326b6b6042SThierry Reding } 2336b6b6042SThierry Reding 23428fe2076SThierry Reding static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value, 2356b6b6042SThierry Reding unsigned long offset) 2366b6b6042SThierry Reding { 2376b6b6042SThierry Reding writel(value, sor->regs + (offset << 2)); 2386b6b6042SThierry Reding } 2396b6b6042SThierry Reding 24025bb2cecSThierry Reding static int tegra_sor_set_parent_clock(struct tegra_sor *sor, struct clk *parent) 24125bb2cecSThierry Reding { 24225bb2cecSThierry Reding int err; 24325bb2cecSThierry Reding 24425bb2cecSThierry Reding clk_disable_unprepare(sor->clk); 24525bb2cecSThierry Reding 24625bb2cecSThierry Reding err = clk_set_parent(sor->clk, parent); 24725bb2cecSThierry Reding if (err < 0) 24825bb2cecSThierry Reding return err; 24925bb2cecSThierry Reding 25025bb2cecSThierry Reding err = clk_prepare_enable(sor->clk); 25125bb2cecSThierry Reding if (err < 0) 25225bb2cecSThierry Reding return err; 25325bb2cecSThierry Reding 25425bb2cecSThierry Reding return 0; 25525bb2cecSThierry Reding } 25625bb2cecSThierry Reding 2576b6b6042SThierry Reding static int tegra_sor_dp_train_fast(struct tegra_sor *sor, 2586b6b6042SThierry Reding struct drm_dp_link *link) 2596b6b6042SThierry Reding { 2606b6b6042SThierry Reding unsigned int i; 2616b6b6042SThierry Reding u8 pattern; 26228fe2076SThierry Reding u32 value; 2636b6b6042SThierry Reding int err; 2646b6b6042SThierry Reding 2656b6b6042SThierry Reding /* setup lane parameters */ 2666b6b6042SThierry Reding value = SOR_LANE_DRIVE_CURRENT_LANE3(0x40) | 2676b6b6042SThierry Reding SOR_LANE_DRIVE_CURRENT_LANE2(0x40) | 2686b6b6042SThierry Reding SOR_LANE_DRIVE_CURRENT_LANE1(0x40) | 2696b6b6042SThierry Reding SOR_LANE_DRIVE_CURRENT_LANE0(0x40); 270a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0); 2716b6b6042SThierry Reding 2726b6b6042SThierry Reding value = SOR_LANE_PREEMPHASIS_LANE3(0x0f) | 2736b6b6042SThierry Reding SOR_LANE_PREEMPHASIS_LANE2(0x0f) | 2746b6b6042SThierry Reding SOR_LANE_PREEMPHASIS_LANE1(0x0f) | 2756b6b6042SThierry Reding SOR_LANE_PREEMPHASIS_LANE0(0x0f); 276a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0); 2776b6b6042SThierry Reding 278a9a9e4fdSThierry Reding value = SOR_LANE_POSTCURSOR_LANE3(0x00) | 279a9a9e4fdSThierry Reding SOR_LANE_POSTCURSOR_LANE2(0x00) | 280a9a9e4fdSThierry Reding SOR_LANE_POSTCURSOR_LANE1(0x00) | 281a9a9e4fdSThierry Reding SOR_LANE_POSTCURSOR_LANE0(0x00); 282a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_LANE_POSTCURSOR0); 2836b6b6042SThierry Reding 2846b6b6042SThierry Reding /* disable LVDS mode */ 2856b6b6042SThierry Reding tegra_sor_writel(sor, 0, SOR_LVDS); 2866b6b6042SThierry Reding 287a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 2886b6b6042SThierry Reding value |= SOR_DP_PADCTL_TX_PU_ENABLE; 2896b6b6042SThierry Reding value &= ~SOR_DP_PADCTL_TX_PU_MASK; 2906b6b6042SThierry Reding value |= SOR_DP_PADCTL_TX_PU(2); /* XXX: don't hardcode? */ 291a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 2926b6b6042SThierry Reding 293a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 2946b6b6042SThierry Reding value |= SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 | 2956b6b6042SThierry Reding SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0; 296a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 2976b6b6042SThierry Reding 2986b6b6042SThierry Reding usleep_range(10, 100); 2996b6b6042SThierry Reding 300a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 3016b6b6042SThierry Reding value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 | 3026b6b6042SThierry Reding SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0); 303a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 3046b6b6042SThierry Reding 3059542c237SThierry Reding err = drm_dp_aux_prepare(sor->aux, DP_SET_ANSI_8B10B); 3066b6b6042SThierry Reding if (err < 0) 3076b6b6042SThierry Reding return err; 3086b6b6042SThierry Reding 3096b6b6042SThierry Reding for (i = 0, value = 0; i < link->num_lanes; i++) { 3106b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 3116b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_NONE | 3126b6b6042SThierry Reding SOR_DP_TPG_PATTERN_TRAIN1; 3136b6b6042SThierry Reding value = (value << 8) | lane; 3146b6b6042SThierry Reding } 3156b6b6042SThierry Reding 3166b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 3176b6b6042SThierry Reding 3186b6b6042SThierry Reding pattern = DP_TRAINING_PATTERN_1; 3196b6b6042SThierry Reding 3209542c237SThierry Reding err = drm_dp_aux_train(sor->aux, link, pattern); 3216b6b6042SThierry Reding if (err < 0) 3226b6b6042SThierry Reding return err; 3236b6b6042SThierry Reding 324a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_SPARE0); 3256b6b6042SThierry Reding value |= SOR_DP_SPARE_SEQ_ENABLE; 3266b6b6042SThierry Reding value &= ~SOR_DP_SPARE_PANEL_INTERNAL; 3276b6b6042SThierry Reding value |= SOR_DP_SPARE_MACRO_SOR_CLK; 328a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_SPARE0); 3296b6b6042SThierry Reding 3306b6b6042SThierry Reding for (i = 0, value = 0; i < link->num_lanes; i++) { 3316b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 3326b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_NONE | 3336b6b6042SThierry Reding SOR_DP_TPG_PATTERN_TRAIN2; 3346b6b6042SThierry Reding value = (value << 8) | lane; 3356b6b6042SThierry Reding } 3366b6b6042SThierry Reding 3376b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 3386b6b6042SThierry Reding 3396b6b6042SThierry Reding pattern = DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_2; 3406b6b6042SThierry Reding 3419542c237SThierry Reding err = drm_dp_aux_train(sor->aux, link, pattern); 3426b6b6042SThierry Reding if (err < 0) 3436b6b6042SThierry Reding return err; 3446b6b6042SThierry Reding 3456b6b6042SThierry Reding for (i = 0, value = 0; i < link->num_lanes; i++) { 3466b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 3476b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_GALIOS | 3486b6b6042SThierry Reding SOR_DP_TPG_PATTERN_NONE; 3496b6b6042SThierry Reding value = (value << 8) | lane; 3506b6b6042SThierry Reding } 3516b6b6042SThierry Reding 3526b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 3536b6b6042SThierry Reding 3546b6b6042SThierry Reding pattern = DP_TRAINING_PATTERN_DISABLE; 3556b6b6042SThierry Reding 3569542c237SThierry Reding err = drm_dp_aux_train(sor->aux, link, pattern); 3576b6b6042SThierry Reding if (err < 0) 3586b6b6042SThierry Reding return err; 3596b6b6042SThierry Reding 3606b6b6042SThierry Reding return 0; 3616b6b6042SThierry Reding } 3626b6b6042SThierry Reding 363459cc2c6SThierry Reding static void tegra_sor_dp_term_calibrate(struct tegra_sor *sor) 364459cc2c6SThierry Reding { 365459cc2c6SThierry Reding u32 mask = 0x08, adj = 0, value; 366459cc2c6SThierry Reding 367459cc2c6SThierry Reding /* enable pad calibration logic */ 368459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 369459cc2c6SThierry Reding value &= ~SOR_DP_PADCTL_PAD_CAL_PD; 370459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 371459cc2c6SThierry Reding 372459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 373459cc2c6SThierry Reding value |= SOR_PLL1_TMDS_TERM; 374459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 375459cc2c6SThierry Reding 376459cc2c6SThierry Reding while (mask) { 377459cc2c6SThierry Reding adj |= mask; 378459cc2c6SThierry Reding 379459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 380459cc2c6SThierry Reding value &= ~SOR_PLL1_TMDS_TERMADJ_MASK; 381459cc2c6SThierry Reding value |= SOR_PLL1_TMDS_TERMADJ(adj); 382459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 383459cc2c6SThierry Reding 384459cc2c6SThierry Reding usleep_range(100, 200); 385459cc2c6SThierry Reding 386459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 387459cc2c6SThierry Reding if (value & SOR_PLL1_TERM_COMPOUT) 388459cc2c6SThierry Reding adj &= ~mask; 389459cc2c6SThierry Reding 390459cc2c6SThierry Reding mask >>= 1; 391459cc2c6SThierry Reding } 392459cc2c6SThierry Reding 393459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 394459cc2c6SThierry Reding value &= ~SOR_PLL1_TMDS_TERMADJ_MASK; 395459cc2c6SThierry Reding value |= SOR_PLL1_TMDS_TERMADJ(adj); 396459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 397459cc2c6SThierry Reding 398459cc2c6SThierry Reding /* disable pad calibration logic */ 399459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 400459cc2c6SThierry Reding value |= SOR_DP_PADCTL_PAD_CAL_PD; 401459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 402459cc2c6SThierry Reding } 403459cc2c6SThierry Reding 4046b6b6042SThierry Reding static void tegra_sor_super_update(struct tegra_sor *sor) 4056b6b6042SThierry Reding { 406a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_SUPER_STATE0); 407a9a9e4fdSThierry Reding tegra_sor_writel(sor, 1, SOR_SUPER_STATE0); 408a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_SUPER_STATE0); 4096b6b6042SThierry Reding } 4106b6b6042SThierry Reding 4116b6b6042SThierry Reding static void tegra_sor_update(struct tegra_sor *sor) 4126b6b6042SThierry Reding { 413a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_STATE0); 414a9a9e4fdSThierry Reding tegra_sor_writel(sor, 1, SOR_STATE0); 415a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_STATE0); 4166b6b6042SThierry Reding } 4176b6b6042SThierry Reding 4186b6b6042SThierry Reding static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout) 4196b6b6042SThierry Reding { 42028fe2076SThierry Reding u32 value; 4216b6b6042SThierry Reding 4226b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_DIV); 4236b6b6042SThierry Reding value &= ~SOR_PWM_DIV_MASK; 4246b6b6042SThierry Reding value |= 0x400; /* period */ 4256b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWM_DIV); 4266b6b6042SThierry Reding 4276b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_CTL); 4286b6b6042SThierry Reding value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK; 4296b6b6042SThierry Reding value |= 0x400; /* duty cycle */ 4306b6b6042SThierry Reding value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */ 4316b6b6042SThierry Reding value |= SOR_PWM_CTL_TRIGGER; 4326b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWM_CTL); 4336b6b6042SThierry Reding 4346b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 4356b6b6042SThierry Reding 4366b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 4376b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_CTL); 4386b6b6042SThierry Reding if ((value & SOR_PWM_CTL_TRIGGER) == 0) 4396b6b6042SThierry Reding return 0; 4406b6b6042SThierry Reding 4416b6b6042SThierry Reding usleep_range(25, 100); 4426b6b6042SThierry Reding } 4436b6b6042SThierry Reding 4446b6b6042SThierry Reding return -ETIMEDOUT; 4456b6b6042SThierry Reding } 4466b6b6042SThierry Reding 4476b6b6042SThierry Reding static int tegra_sor_attach(struct tegra_sor *sor) 4486b6b6042SThierry Reding { 4496b6b6042SThierry Reding unsigned long value, timeout; 4506b6b6042SThierry Reding 4516b6b6042SThierry Reding /* wake up in normal mode */ 452a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 4536b6b6042SThierry Reding value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE; 4546b6b6042SThierry Reding value |= SOR_SUPER_STATE_MODE_NORMAL; 455a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 4566b6b6042SThierry Reding tegra_sor_super_update(sor); 4576b6b6042SThierry Reding 4586b6b6042SThierry Reding /* attach */ 459a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 4606b6b6042SThierry Reding value |= SOR_SUPER_STATE_ATTACHED; 461a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 4626b6b6042SThierry Reding tegra_sor_super_update(sor); 4636b6b6042SThierry Reding 4646b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 4656b6b6042SThierry Reding 4666b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 4676b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 4686b6b6042SThierry Reding if ((value & SOR_TEST_ATTACHED) != 0) 4696b6b6042SThierry Reding return 0; 4706b6b6042SThierry Reding 4716b6b6042SThierry Reding usleep_range(25, 100); 4726b6b6042SThierry Reding } 4736b6b6042SThierry Reding 4746b6b6042SThierry Reding return -ETIMEDOUT; 4756b6b6042SThierry Reding } 4766b6b6042SThierry Reding 4776b6b6042SThierry Reding static int tegra_sor_wakeup(struct tegra_sor *sor) 4786b6b6042SThierry Reding { 4796b6b6042SThierry Reding unsigned long value, timeout; 4806b6b6042SThierry Reding 4816b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 4826b6b6042SThierry Reding 4836b6b6042SThierry Reding /* wait for head to wake up */ 4846b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 4856b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 4866b6b6042SThierry Reding value &= SOR_TEST_HEAD_MODE_MASK; 4876b6b6042SThierry Reding 4886b6b6042SThierry Reding if (value == SOR_TEST_HEAD_MODE_AWAKE) 4896b6b6042SThierry Reding return 0; 4906b6b6042SThierry Reding 4916b6b6042SThierry Reding usleep_range(25, 100); 4926b6b6042SThierry Reding } 4936b6b6042SThierry Reding 4946b6b6042SThierry Reding return -ETIMEDOUT; 4956b6b6042SThierry Reding } 4966b6b6042SThierry Reding 4976b6b6042SThierry Reding static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout) 4986b6b6042SThierry Reding { 49928fe2076SThierry Reding u32 value; 5006b6b6042SThierry Reding 5016b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 5026b6b6042SThierry Reding value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU; 5036b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWR); 5046b6b6042SThierry Reding 5056b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 5066b6b6042SThierry Reding 5076b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 5086b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 5096b6b6042SThierry Reding if ((value & SOR_PWR_TRIGGER) == 0) 5106b6b6042SThierry Reding return 0; 5116b6b6042SThierry Reding 5126b6b6042SThierry Reding usleep_range(25, 100); 5136b6b6042SThierry Reding } 5146b6b6042SThierry Reding 5156b6b6042SThierry Reding return -ETIMEDOUT; 5166b6b6042SThierry Reding } 5176b6b6042SThierry Reding 51834fa183bSThierry Reding struct tegra_sor_params { 51934fa183bSThierry Reding /* number of link clocks per line */ 52034fa183bSThierry Reding unsigned int num_clocks; 52134fa183bSThierry Reding /* ratio between input and output */ 52234fa183bSThierry Reding u64 ratio; 52334fa183bSThierry Reding /* precision factor */ 52434fa183bSThierry Reding u64 precision; 52534fa183bSThierry Reding 52634fa183bSThierry Reding unsigned int active_polarity; 52734fa183bSThierry Reding unsigned int active_count; 52834fa183bSThierry Reding unsigned int active_frac; 52934fa183bSThierry Reding unsigned int tu_size; 53034fa183bSThierry Reding unsigned int error; 53134fa183bSThierry Reding }; 53234fa183bSThierry Reding 53334fa183bSThierry Reding static int tegra_sor_compute_params(struct tegra_sor *sor, 53434fa183bSThierry Reding struct tegra_sor_params *params, 53534fa183bSThierry Reding unsigned int tu_size) 53634fa183bSThierry Reding { 53734fa183bSThierry Reding u64 active_sym, active_count, frac, approx; 53834fa183bSThierry Reding u32 active_polarity, active_frac = 0; 53934fa183bSThierry Reding const u64 f = params->precision; 54034fa183bSThierry Reding s64 error; 54134fa183bSThierry Reding 54234fa183bSThierry Reding active_sym = params->ratio * tu_size; 54334fa183bSThierry Reding active_count = div_u64(active_sym, f) * f; 54434fa183bSThierry Reding frac = active_sym - active_count; 54534fa183bSThierry Reding 54634fa183bSThierry Reding /* fraction < 0.5 */ 54734fa183bSThierry Reding if (frac >= (f / 2)) { 54834fa183bSThierry Reding active_polarity = 1; 54934fa183bSThierry Reding frac = f - frac; 55034fa183bSThierry Reding } else { 55134fa183bSThierry Reding active_polarity = 0; 55234fa183bSThierry Reding } 55334fa183bSThierry Reding 55434fa183bSThierry Reding if (frac != 0) { 55534fa183bSThierry Reding frac = div_u64(f * f, frac); /* 1/fraction */ 55634fa183bSThierry Reding if (frac <= (15 * f)) { 55734fa183bSThierry Reding active_frac = div_u64(frac, f); 55834fa183bSThierry Reding 55934fa183bSThierry Reding /* round up */ 56034fa183bSThierry Reding if (active_polarity) 56134fa183bSThierry Reding active_frac++; 56234fa183bSThierry Reding } else { 56334fa183bSThierry Reding active_frac = active_polarity ? 1 : 15; 56434fa183bSThierry Reding } 56534fa183bSThierry Reding } 56634fa183bSThierry Reding 56734fa183bSThierry Reding if (active_frac == 1) 56834fa183bSThierry Reding active_polarity = 0; 56934fa183bSThierry Reding 57034fa183bSThierry Reding if (active_polarity == 1) { 57134fa183bSThierry Reding if (active_frac) { 57234fa183bSThierry Reding approx = active_count + (active_frac * (f - 1)) * f; 57334fa183bSThierry Reding approx = div_u64(approx, active_frac * f); 57434fa183bSThierry Reding } else { 57534fa183bSThierry Reding approx = active_count + f; 57634fa183bSThierry Reding } 57734fa183bSThierry Reding } else { 57834fa183bSThierry Reding if (active_frac) 57934fa183bSThierry Reding approx = active_count + div_u64(f, active_frac); 58034fa183bSThierry Reding else 58134fa183bSThierry Reding approx = active_count; 58234fa183bSThierry Reding } 58334fa183bSThierry Reding 58434fa183bSThierry Reding error = div_s64(active_sym - approx, tu_size); 58534fa183bSThierry Reding error *= params->num_clocks; 58634fa183bSThierry Reding 58779211c8eSAndrew Morton if (error <= 0 && abs(error) < params->error) { 58834fa183bSThierry Reding params->active_count = div_u64(active_count, f); 58934fa183bSThierry Reding params->active_polarity = active_polarity; 59034fa183bSThierry Reding params->active_frac = active_frac; 59179211c8eSAndrew Morton params->error = abs(error); 59234fa183bSThierry Reding params->tu_size = tu_size; 59334fa183bSThierry Reding 59434fa183bSThierry Reding if (error == 0) 59534fa183bSThierry Reding return true; 59634fa183bSThierry Reding } 59734fa183bSThierry Reding 59834fa183bSThierry Reding return false; 59934fa183bSThierry Reding } 60034fa183bSThierry Reding 601a198359eSThierry Reding static int tegra_sor_compute_config(struct tegra_sor *sor, 60280444495SThierry Reding const struct drm_display_mode *mode, 60334fa183bSThierry Reding struct tegra_sor_config *config, 60434fa183bSThierry Reding struct drm_dp_link *link) 60534fa183bSThierry Reding { 60634fa183bSThierry Reding const u64 f = 100000, link_rate = link->rate * 1000; 60734fa183bSThierry Reding const u64 pclk = mode->clock * 1000; 6087890b576SThierry Reding u64 input, output, watermark, num; 60934fa183bSThierry Reding struct tegra_sor_params params; 61034fa183bSThierry Reding u32 num_syms_per_line; 61134fa183bSThierry Reding unsigned int i; 61234fa183bSThierry Reding 61334fa183bSThierry Reding if (!link_rate || !link->num_lanes || !pclk || !config->bits_per_pixel) 61434fa183bSThierry Reding return -EINVAL; 61534fa183bSThierry Reding 61634fa183bSThierry Reding output = link_rate * 8 * link->num_lanes; 61734fa183bSThierry Reding input = pclk * config->bits_per_pixel; 61834fa183bSThierry Reding 61934fa183bSThierry Reding if (input >= output) 62034fa183bSThierry Reding return -ERANGE; 62134fa183bSThierry Reding 62234fa183bSThierry Reding memset(¶ms, 0, sizeof(params)); 62334fa183bSThierry Reding params.ratio = div64_u64(input * f, output); 62434fa183bSThierry Reding params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk); 62534fa183bSThierry Reding params.precision = f; 62634fa183bSThierry Reding params.error = 64 * f; 62734fa183bSThierry Reding params.tu_size = 64; 62834fa183bSThierry Reding 62934fa183bSThierry Reding for (i = params.tu_size; i >= 32; i--) 63034fa183bSThierry Reding if (tegra_sor_compute_params(sor, ¶ms, i)) 63134fa183bSThierry Reding break; 63234fa183bSThierry Reding 63334fa183bSThierry Reding if (params.active_frac == 0) { 63434fa183bSThierry Reding config->active_polarity = 0; 63534fa183bSThierry Reding config->active_count = params.active_count; 63634fa183bSThierry Reding 63734fa183bSThierry Reding if (!params.active_polarity) 63834fa183bSThierry Reding config->active_count--; 63934fa183bSThierry Reding 64034fa183bSThierry Reding config->tu_size = params.tu_size; 64134fa183bSThierry Reding config->active_frac = 1; 64234fa183bSThierry Reding } else { 64334fa183bSThierry Reding config->active_polarity = params.active_polarity; 64434fa183bSThierry Reding config->active_count = params.active_count; 64534fa183bSThierry Reding config->active_frac = params.active_frac; 64634fa183bSThierry Reding config->tu_size = params.tu_size; 64734fa183bSThierry Reding } 64834fa183bSThierry Reding 64934fa183bSThierry Reding dev_dbg(sor->dev, 65034fa183bSThierry Reding "polarity: %d active count: %d tu size: %d active frac: %d\n", 65134fa183bSThierry Reding config->active_polarity, config->active_count, 65234fa183bSThierry Reding config->tu_size, config->active_frac); 65334fa183bSThierry Reding 65434fa183bSThierry Reding watermark = params.ratio * config->tu_size * (f - params.ratio); 65534fa183bSThierry Reding watermark = div_u64(watermark, f); 65634fa183bSThierry Reding 65734fa183bSThierry Reding watermark = div_u64(watermark + params.error, f); 65834fa183bSThierry Reding config->watermark = watermark + (config->bits_per_pixel / 8) + 2; 65934fa183bSThierry Reding num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) * 66034fa183bSThierry Reding (link->num_lanes * 8); 66134fa183bSThierry Reding 66234fa183bSThierry Reding if (config->watermark > 30) { 66334fa183bSThierry Reding config->watermark = 30; 66434fa183bSThierry Reding dev_err(sor->dev, 66534fa183bSThierry Reding "unable to compute TU size, forcing watermark to %u\n", 66634fa183bSThierry Reding config->watermark); 66734fa183bSThierry Reding } else if (config->watermark > num_syms_per_line) { 66834fa183bSThierry Reding config->watermark = num_syms_per_line; 66934fa183bSThierry Reding dev_err(sor->dev, "watermark too high, forcing to %u\n", 67034fa183bSThierry Reding config->watermark); 67134fa183bSThierry Reding } 67234fa183bSThierry Reding 6737890b576SThierry Reding /* compute the number of symbols per horizontal blanking interval */ 6747890b576SThierry Reding num = ((mode->htotal - mode->hdisplay) - 7) * link_rate; 6757890b576SThierry Reding config->hblank_symbols = div_u64(num, pclk); 6767890b576SThierry Reding 6777890b576SThierry Reding if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING) 6787890b576SThierry Reding config->hblank_symbols -= 3; 6797890b576SThierry Reding 6807890b576SThierry Reding config->hblank_symbols -= 12 / link->num_lanes; 6817890b576SThierry Reding 6827890b576SThierry Reding /* compute the number of symbols per vertical blanking interval */ 6837890b576SThierry Reding num = (mode->hdisplay - 25) * link_rate; 6847890b576SThierry Reding config->vblank_symbols = div_u64(num, pclk); 6857890b576SThierry Reding config->vblank_symbols -= 36 / link->num_lanes + 4; 6867890b576SThierry Reding 6877890b576SThierry Reding dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols, 6887890b576SThierry Reding config->vblank_symbols); 6897890b576SThierry Reding 69034fa183bSThierry Reding return 0; 69134fa183bSThierry Reding } 69234fa183bSThierry Reding 693402f6bcdSThierry Reding static void tegra_sor_apply_config(struct tegra_sor *sor, 694402f6bcdSThierry Reding const struct tegra_sor_config *config) 695402f6bcdSThierry Reding { 696402f6bcdSThierry Reding u32 value; 697402f6bcdSThierry Reding 698402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 699402f6bcdSThierry Reding value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK; 700402f6bcdSThierry Reding value |= SOR_DP_LINKCTL_TU_SIZE(config->tu_size); 701402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 702402f6bcdSThierry Reding 703402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_CONFIG0); 704402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_WATERMARK_MASK; 705402f6bcdSThierry Reding value |= SOR_DP_CONFIG_WATERMARK(config->watermark); 706402f6bcdSThierry Reding 707402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK; 708402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config->active_count); 709402f6bcdSThierry Reding 710402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK; 711402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config->active_frac); 712402f6bcdSThierry Reding 713402f6bcdSThierry Reding if (config->active_polarity) 714402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY; 715402f6bcdSThierry Reding else 716402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY; 717402f6bcdSThierry Reding 718402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE; 719402f6bcdSThierry Reding value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE; 720402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_CONFIG0); 721402f6bcdSThierry Reding 722402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS); 723402f6bcdSThierry Reding value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK; 724402f6bcdSThierry Reding value |= config->hblank_symbols & 0xffff; 725402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS); 726402f6bcdSThierry Reding 727402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS); 728402f6bcdSThierry Reding value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK; 729402f6bcdSThierry Reding value |= config->vblank_symbols & 0xffff; 730402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS); 731402f6bcdSThierry Reding } 732402f6bcdSThierry Reding 7332bd1dd39SThierry Reding static void tegra_sor_mode_set(struct tegra_sor *sor, 7342bd1dd39SThierry Reding const struct drm_display_mode *mode, 735*c31efa7aSThierry Reding struct tegra_sor_state *state) 7362bd1dd39SThierry Reding { 7372bd1dd39SThierry Reding struct tegra_dc *dc = to_tegra_dc(sor->output.encoder.crtc); 7382bd1dd39SThierry Reding unsigned int vbe, vse, hbe, hse, vbs, hbs; 7392bd1dd39SThierry Reding u32 value; 7402bd1dd39SThierry Reding 7412bd1dd39SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 7422bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_PIXELDEPTH_MASK; 7432bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_CRC_MODE_MASK; 7442bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_OWNER_MASK; 7452bd1dd39SThierry Reding 7462bd1dd39SThierry Reding value |= SOR_STATE_ASY_CRC_MODE_COMPLETE | 7472bd1dd39SThierry Reding SOR_STATE_ASY_OWNER(dc->pipe + 1); 7482bd1dd39SThierry Reding 7492bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_PHSYNC) 7502bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_HSYNCPOL; 7512bd1dd39SThierry Reding 7522bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_NHSYNC) 7532bd1dd39SThierry Reding value |= SOR_STATE_ASY_HSYNCPOL; 7542bd1dd39SThierry Reding 7552bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_PVSYNC) 7562bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_VSYNCPOL; 7572bd1dd39SThierry Reding 7582bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_NVSYNC) 7592bd1dd39SThierry Reding value |= SOR_STATE_ASY_VSYNCPOL; 7602bd1dd39SThierry Reding 761*c31efa7aSThierry Reding switch (state->bpc) { 762*c31efa7aSThierry Reding case 16: 763*c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_48_444; 764*c31efa7aSThierry Reding break; 765*c31efa7aSThierry Reding 766*c31efa7aSThierry Reding case 12: 767*c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_36_444; 768*c31efa7aSThierry Reding break; 769*c31efa7aSThierry Reding 770*c31efa7aSThierry Reding case 10: 771*c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_30_444; 772*c31efa7aSThierry Reding break; 773*c31efa7aSThierry Reding 7742bd1dd39SThierry Reding case 8: 7752bd1dd39SThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444; 7762bd1dd39SThierry Reding break; 7772bd1dd39SThierry Reding 7782bd1dd39SThierry Reding case 6: 7792bd1dd39SThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444; 7802bd1dd39SThierry Reding break; 7812bd1dd39SThierry Reding 7822bd1dd39SThierry Reding default: 783*c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444; 7842bd1dd39SThierry Reding break; 7852bd1dd39SThierry Reding } 7862bd1dd39SThierry Reding 7872bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 7882bd1dd39SThierry Reding 7892bd1dd39SThierry Reding /* 7902bd1dd39SThierry Reding * TODO: The video timing programming below doesn't seem to match the 7912bd1dd39SThierry Reding * register definitions. 7922bd1dd39SThierry Reding */ 7932bd1dd39SThierry Reding 7942bd1dd39SThierry Reding value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff); 7952bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE1(dc->pipe)); 7962bd1dd39SThierry Reding 7972bd1dd39SThierry Reding /* sync end = sync width - 1 */ 7982bd1dd39SThierry Reding vse = mode->vsync_end - mode->vsync_start - 1; 7992bd1dd39SThierry Reding hse = mode->hsync_end - mode->hsync_start - 1; 8002bd1dd39SThierry Reding 8012bd1dd39SThierry Reding value = ((vse & 0x7fff) << 16) | (hse & 0x7fff); 8022bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE2(dc->pipe)); 8032bd1dd39SThierry Reding 8042bd1dd39SThierry Reding /* blank end = sync end + back porch */ 8052bd1dd39SThierry Reding vbe = vse + (mode->vtotal - mode->vsync_end); 8062bd1dd39SThierry Reding hbe = hse + (mode->htotal - mode->hsync_end); 8072bd1dd39SThierry Reding 8082bd1dd39SThierry Reding value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff); 8092bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE3(dc->pipe)); 8102bd1dd39SThierry Reding 8112bd1dd39SThierry Reding /* blank start = blank end + active */ 8122bd1dd39SThierry Reding vbs = vbe + mode->vdisplay; 8132bd1dd39SThierry Reding hbs = hbe + mode->hdisplay; 8142bd1dd39SThierry Reding 8152bd1dd39SThierry Reding value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff); 8162bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE4(dc->pipe)); 8172bd1dd39SThierry Reding 8182bd1dd39SThierry Reding /* XXX interlacing support */ 8192bd1dd39SThierry Reding tegra_sor_writel(sor, 0x001, SOR_HEAD_STATE5(dc->pipe)); 8202bd1dd39SThierry Reding } 8212bd1dd39SThierry Reding 8226fad8f66SThierry Reding static int tegra_sor_detach(struct tegra_sor *sor) 8236b6b6042SThierry Reding { 8246fad8f66SThierry Reding unsigned long value, timeout; 8256fad8f66SThierry Reding 8266fad8f66SThierry Reding /* switch to safe mode */ 827a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 8286fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_MODE_NORMAL; 829a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 8306fad8f66SThierry Reding tegra_sor_super_update(sor); 8316fad8f66SThierry Reding 8326fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 8336fad8f66SThierry Reding 8346fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 8356fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 8366fad8f66SThierry Reding if (value & SOR_PWR_MODE_SAFE) 8376fad8f66SThierry Reding break; 8386fad8f66SThierry Reding } 8396fad8f66SThierry Reding 8406fad8f66SThierry Reding if ((value & SOR_PWR_MODE_SAFE) == 0) 8416fad8f66SThierry Reding return -ETIMEDOUT; 8426fad8f66SThierry Reding 8436fad8f66SThierry Reding /* go to sleep */ 844a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 8456fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK; 846a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 8476fad8f66SThierry Reding tegra_sor_super_update(sor); 8486fad8f66SThierry Reding 8496fad8f66SThierry Reding /* detach */ 850a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 8516fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_ATTACHED; 852a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 8536fad8f66SThierry Reding tegra_sor_super_update(sor); 8546fad8f66SThierry Reding 8556fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 8566fad8f66SThierry Reding 8576fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 8586fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 8596fad8f66SThierry Reding if ((value & SOR_TEST_ATTACHED) == 0) 8606fad8f66SThierry Reding break; 8616fad8f66SThierry Reding 8626fad8f66SThierry Reding usleep_range(25, 100); 8636fad8f66SThierry Reding } 8646fad8f66SThierry Reding 8656fad8f66SThierry Reding if ((value & SOR_TEST_ATTACHED) != 0) 8666fad8f66SThierry Reding return -ETIMEDOUT; 8676fad8f66SThierry Reding 8686fad8f66SThierry Reding return 0; 8696fad8f66SThierry Reding } 8706fad8f66SThierry Reding 8716fad8f66SThierry Reding static int tegra_sor_power_down(struct tegra_sor *sor) 8726fad8f66SThierry Reding { 8736fad8f66SThierry Reding unsigned long value, timeout; 8746fad8f66SThierry Reding int err; 8756fad8f66SThierry Reding 8766fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 8776fad8f66SThierry Reding value &= ~SOR_PWR_NORMAL_STATE_PU; 8786fad8f66SThierry Reding value |= SOR_PWR_TRIGGER; 8796fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_PWR); 8806fad8f66SThierry Reding 8816fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 8826fad8f66SThierry Reding 8836fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 8846fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 8856fad8f66SThierry Reding if ((value & SOR_PWR_TRIGGER) == 0) 8866fad8f66SThierry Reding return 0; 8876fad8f66SThierry Reding 8886fad8f66SThierry Reding usleep_range(25, 100); 8896fad8f66SThierry Reding } 8906fad8f66SThierry Reding 8916fad8f66SThierry Reding if ((value & SOR_PWR_TRIGGER) != 0) 8926fad8f66SThierry Reding return -ETIMEDOUT; 8936fad8f66SThierry Reding 89425bb2cecSThierry Reding /* switch to safe parent clock */ 89525bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 8966fad8f66SThierry Reding if (err < 0) 8976fad8f66SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 8986fad8f66SThierry Reding 899a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 9006fad8f66SThierry Reding value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 | 9016fad8f66SThierry Reding SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2); 902a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 9036fad8f66SThierry Reding 9046fad8f66SThierry Reding /* stop lane sequencer */ 9056fad8f66SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP | 9066fad8f66SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_DOWN; 9076fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 9086fad8f66SThierry Reding 9096fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 9106fad8f66SThierry Reding 9116fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 9126fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 9136fad8f66SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 9146fad8f66SThierry Reding break; 9156fad8f66SThierry Reding 9166fad8f66SThierry Reding usleep_range(25, 100); 9176fad8f66SThierry Reding } 9186fad8f66SThierry Reding 9196fad8f66SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0) 9206fad8f66SThierry Reding return -ETIMEDOUT; 9216fad8f66SThierry Reding 922a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 923a9a9e4fdSThierry Reding value |= SOR_PLL2_PORT_POWERDOWN; 924a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 9256fad8f66SThierry Reding 9266fad8f66SThierry Reding usleep_range(20, 100); 9276fad8f66SThierry Reding 928a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 929a9a9e4fdSThierry Reding value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR; 930a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 9316fad8f66SThierry Reding 932a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 933a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD; 934a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 935a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 9366fad8f66SThierry Reding 9376fad8f66SThierry Reding usleep_range(20, 100); 9386fad8f66SThierry Reding 9396fad8f66SThierry Reding return 0; 9406fad8f66SThierry Reding } 9416fad8f66SThierry Reding 9426fad8f66SThierry Reding static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout) 9436fad8f66SThierry Reding { 9446fad8f66SThierry Reding u32 value; 9456fad8f66SThierry Reding 9466fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 9476fad8f66SThierry Reding 9486fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 949a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_CRCA); 950a9a9e4fdSThierry Reding if (value & SOR_CRCA_VALID) 9516fad8f66SThierry Reding return 0; 9526fad8f66SThierry Reding 9536fad8f66SThierry Reding usleep_range(100, 200); 9546fad8f66SThierry Reding } 9556fad8f66SThierry Reding 9566fad8f66SThierry Reding return -ETIMEDOUT; 9576fad8f66SThierry Reding } 9586fad8f66SThierry Reding 959530239a8SThierry Reding static int tegra_sor_show_crc(struct seq_file *s, void *data) 9606fad8f66SThierry Reding { 961530239a8SThierry Reding struct drm_info_node *node = s->private; 962530239a8SThierry Reding struct tegra_sor *sor = node->info_ent->data; 963850bab44SThierry Reding struct drm_crtc *crtc = sor->output.encoder.crtc; 964850bab44SThierry Reding struct drm_device *drm = node->minor->dev; 965530239a8SThierry Reding int err = 0; 9666fad8f66SThierry Reding u32 value; 9676fad8f66SThierry Reding 968850bab44SThierry Reding drm_modeset_lock_all(drm); 9696fad8f66SThierry Reding 970850bab44SThierry Reding if (!crtc || !crtc->state->active) { 971850bab44SThierry Reding err = -EBUSY; 9726fad8f66SThierry Reding goto unlock; 9736fad8f66SThierry Reding } 9746fad8f66SThierry Reding 975a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 9766fad8f66SThierry Reding value &= ~SOR_STATE_ASY_CRC_MODE_MASK; 977a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 9786fad8f66SThierry Reding 9796fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_CRC_CNTRL); 9806fad8f66SThierry Reding value |= SOR_CRC_CNTRL_ENABLE; 9816fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_CRC_CNTRL); 9826fad8f66SThierry Reding 9836fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 9846fad8f66SThierry Reding value &= ~SOR_TEST_CRC_POST_SERIALIZE; 9856fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_TEST); 9866fad8f66SThierry Reding 9876fad8f66SThierry Reding err = tegra_sor_crc_wait(sor, 100); 9886fad8f66SThierry Reding if (err < 0) 9896fad8f66SThierry Reding goto unlock; 9906fad8f66SThierry Reding 991a9a9e4fdSThierry Reding tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA); 992a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_CRCB); 9936fad8f66SThierry Reding 994530239a8SThierry Reding seq_printf(s, "%08x\n", value); 9956fad8f66SThierry Reding 9966fad8f66SThierry Reding unlock: 997850bab44SThierry Reding drm_modeset_unlock_all(drm); 9986fad8f66SThierry Reding return err; 9996fad8f66SThierry Reding } 10006fad8f66SThierry Reding 1001dab16336SThierry Reding static int tegra_sor_show_regs(struct seq_file *s, void *data) 1002dab16336SThierry Reding { 1003dab16336SThierry Reding struct drm_info_node *node = s->private; 1004dab16336SThierry Reding struct tegra_sor *sor = node->info_ent->data; 1005850bab44SThierry Reding struct drm_crtc *crtc = sor->output.encoder.crtc; 1006850bab44SThierry Reding struct drm_device *drm = node->minor->dev; 1007850bab44SThierry Reding int err = 0; 1008850bab44SThierry Reding 1009850bab44SThierry Reding drm_modeset_lock_all(drm); 1010850bab44SThierry Reding 1011850bab44SThierry Reding if (!crtc || !crtc->state->active) { 1012850bab44SThierry Reding err = -EBUSY; 1013850bab44SThierry Reding goto unlock; 1014850bab44SThierry Reding } 1015dab16336SThierry Reding 1016dab16336SThierry Reding #define DUMP_REG(name) \ 1017dab16336SThierry Reding seq_printf(s, "%-38s %#05x %08x\n", #name, name, \ 1018dab16336SThierry Reding tegra_sor_readl(sor, name)) 1019dab16336SThierry Reding 1020dab16336SThierry Reding DUMP_REG(SOR_CTXSW); 1021a9a9e4fdSThierry Reding DUMP_REG(SOR_SUPER_STATE0); 1022a9a9e4fdSThierry Reding DUMP_REG(SOR_SUPER_STATE1); 1023a9a9e4fdSThierry Reding DUMP_REG(SOR_STATE0); 1024a9a9e4fdSThierry Reding DUMP_REG(SOR_STATE1); 1025a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE0(0)); 1026a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE0(1)); 1027a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE1(0)); 1028a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE1(1)); 1029a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE2(0)); 1030a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE2(1)); 1031a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE3(0)); 1032a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE3(1)); 1033a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE4(0)); 1034a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE4(1)); 1035a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE5(0)); 1036a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE5(1)); 1037dab16336SThierry Reding DUMP_REG(SOR_CRC_CNTRL); 1038dab16336SThierry Reding DUMP_REG(SOR_DP_DEBUG_MVID); 1039dab16336SThierry Reding DUMP_REG(SOR_CLK_CNTRL); 1040dab16336SThierry Reding DUMP_REG(SOR_CAP); 1041dab16336SThierry Reding DUMP_REG(SOR_PWR); 1042dab16336SThierry Reding DUMP_REG(SOR_TEST); 1043a9a9e4fdSThierry Reding DUMP_REG(SOR_PLL0); 1044a9a9e4fdSThierry Reding DUMP_REG(SOR_PLL1); 1045a9a9e4fdSThierry Reding DUMP_REG(SOR_PLL2); 1046a9a9e4fdSThierry Reding DUMP_REG(SOR_PLL3); 1047dab16336SThierry Reding DUMP_REG(SOR_CSTM); 1048dab16336SThierry Reding DUMP_REG(SOR_LVDS); 1049a9a9e4fdSThierry Reding DUMP_REG(SOR_CRCA); 1050a9a9e4fdSThierry Reding DUMP_REG(SOR_CRCB); 1051dab16336SThierry Reding DUMP_REG(SOR_BLANK); 1052dab16336SThierry Reding DUMP_REG(SOR_SEQ_CTL); 1053dab16336SThierry Reding DUMP_REG(SOR_LANE_SEQ_CTL); 1054dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(0)); 1055dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(1)); 1056dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(2)); 1057dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(3)); 1058dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(4)); 1059dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(5)); 1060dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(6)); 1061dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(7)); 1062dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(8)); 1063dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(9)); 1064dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(10)); 1065dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(11)); 1066dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(12)); 1067dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(13)); 1068dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(14)); 1069dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(15)); 1070dab16336SThierry Reding DUMP_REG(SOR_PWM_DIV); 1071dab16336SThierry Reding DUMP_REG(SOR_PWM_CTL); 1072a9a9e4fdSThierry Reding DUMP_REG(SOR_VCRC_A0); 1073a9a9e4fdSThierry Reding DUMP_REG(SOR_VCRC_A1); 1074a9a9e4fdSThierry Reding DUMP_REG(SOR_VCRC_B0); 1075a9a9e4fdSThierry Reding DUMP_REG(SOR_VCRC_B1); 1076a9a9e4fdSThierry Reding DUMP_REG(SOR_CCRC_A0); 1077a9a9e4fdSThierry Reding DUMP_REG(SOR_CCRC_A1); 1078a9a9e4fdSThierry Reding DUMP_REG(SOR_CCRC_B0); 1079a9a9e4fdSThierry Reding DUMP_REG(SOR_CCRC_B1); 1080a9a9e4fdSThierry Reding DUMP_REG(SOR_EDATA_A0); 1081a9a9e4fdSThierry Reding DUMP_REG(SOR_EDATA_A1); 1082a9a9e4fdSThierry Reding DUMP_REG(SOR_EDATA_B0); 1083a9a9e4fdSThierry Reding DUMP_REG(SOR_EDATA_B1); 1084a9a9e4fdSThierry Reding DUMP_REG(SOR_COUNT_A0); 1085a9a9e4fdSThierry Reding DUMP_REG(SOR_COUNT_A1); 1086a9a9e4fdSThierry Reding DUMP_REG(SOR_COUNT_B0); 1087a9a9e4fdSThierry Reding DUMP_REG(SOR_COUNT_B1); 1088a9a9e4fdSThierry Reding DUMP_REG(SOR_DEBUG_A0); 1089a9a9e4fdSThierry Reding DUMP_REG(SOR_DEBUG_A1); 1090a9a9e4fdSThierry Reding DUMP_REG(SOR_DEBUG_B0); 1091a9a9e4fdSThierry Reding DUMP_REG(SOR_DEBUG_B1); 1092dab16336SThierry Reding DUMP_REG(SOR_TRIG); 1093dab16336SThierry Reding DUMP_REG(SOR_MSCHECK); 1094dab16336SThierry Reding DUMP_REG(SOR_XBAR_CTRL); 1095dab16336SThierry Reding DUMP_REG(SOR_XBAR_POL); 1096a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_LINKCTL0); 1097a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_LINKCTL1); 1098a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE_DRIVE_CURRENT0); 1099a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE_DRIVE_CURRENT1); 1100a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE4_DRIVE_CURRENT0); 1101a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE4_DRIVE_CURRENT1); 1102a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE_PREEMPHASIS0); 1103a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE_PREEMPHASIS1); 1104a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE4_PREEMPHASIS0); 1105a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE4_PREEMPHASIS1); 1106a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE_POSTCURSOR0); 1107a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE_POSTCURSOR1); 1108a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_CONFIG0); 1109a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_CONFIG1); 1110a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_MN0); 1111a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_MN1); 1112a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_PADCTL0); 1113a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_PADCTL1); 1114a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_DEBUG0); 1115a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_DEBUG1); 1116a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_SPARE0); 1117a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_SPARE1); 1118dab16336SThierry Reding DUMP_REG(SOR_DP_AUDIO_CTRL); 1119dab16336SThierry Reding DUMP_REG(SOR_DP_AUDIO_HBLANK_SYMBOLS); 1120dab16336SThierry Reding DUMP_REG(SOR_DP_AUDIO_VBLANK_SYMBOLS); 1121dab16336SThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_HEADER); 1122a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK0); 1123a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK1); 1124a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK2); 1125a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK3); 1126a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK4); 1127a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK5); 1128a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK6); 1129dab16336SThierry Reding DUMP_REG(SOR_DP_TPG); 1130dab16336SThierry Reding DUMP_REG(SOR_DP_TPG_CONFIG); 1131a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_LQ_CSTM0); 1132a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_LQ_CSTM1); 1133a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_LQ_CSTM2); 1134dab16336SThierry Reding 1135dab16336SThierry Reding #undef DUMP_REG 1136dab16336SThierry Reding 1137850bab44SThierry Reding unlock: 1138850bab44SThierry Reding drm_modeset_unlock_all(drm); 1139850bab44SThierry Reding return err; 1140dab16336SThierry Reding } 1141dab16336SThierry Reding 1142dab16336SThierry Reding static const struct drm_info_list debugfs_files[] = { 1143530239a8SThierry Reding { "crc", tegra_sor_show_crc, 0, NULL }, 1144dab16336SThierry Reding { "regs", tegra_sor_show_regs, 0, NULL }, 1145dab16336SThierry Reding }; 1146dab16336SThierry Reding 11476fad8f66SThierry Reding static int tegra_sor_debugfs_init(struct tegra_sor *sor, 11486fad8f66SThierry Reding struct drm_minor *minor) 11496fad8f66SThierry Reding { 1150459cc2c6SThierry Reding const char *name = sor->soc->supports_dp ? "sor1" : "sor"; 1151dab16336SThierry Reding unsigned int i; 1152530239a8SThierry Reding int err; 11536fad8f66SThierry Reding 1154459cc2c6SThierry Reding sor->debugfs = debugfs_create_dir(name, minor->debugfs_root); 11556fad8f66SThierry Reding if (!sor->debugfs) 11566fad8f66SThierry Reding return -ENOMEM; 11576fad8f66SThierry Reding 1158dab16336SThierry Reding sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files), 1159dab16336SThierry Reding GFP_KERNEL); 1160dab16336SThierry Reding if (!sor->debugfs_files) { 11616fad8f66SThierry Reding err = -ENOMEM; 11626fad8f66SThierry Reding goto remove; 11636fad8f66SThierry Reding } 11646fad8f66SThierry Reding 1165dab16336SThierry Reding for (i = 0; i < ARRAY_SIZE(debugfs_files); i++) 1166dab16336SThierry Reding sor->debugfs_files[i].data = sor; 1167dab16336SThierry Reding 1168dab16336SThierry Reding err = drm_debugfs_create_files(sor->debugfs_files, 1169dab16336SThierry Reding ARRAY_SIZE(debugfs_files), 1170dab16336SThierry Reding sor->debugfs, minor); 1171dab16336SThierry Reding if (err < 0) 1172dab16336SThierry Reding goto free; 1173dab16336SThierry Reding 11743ff1f22cSThierry Reding sor->minor = minor; 11753ff1f22cSThierry Reding 1176530239a8SThierry Reding return 0; 11776fad8f66SThierry Reding 1178dab16336SThierry Reding free: 1179dab16336SThierry Reding kfree(sor->debugfs_files); 1180dab16336SThierry Reding sor->debugfs_files = NULL; 11816fad8f66SThierry Reding remove: 1182dab16336SThierry Reding debugfs_remove_recursive(sor->debugfs); 11836fad8f66SThierry Reding sor->debugfs = NULL; 11846fad8f66SThierry Reding return err; 11856fad8f66SThierry Reding } 11866fad8f66SThierry Reding 11874009c224SThierry Reding static void tegra_sor_debugfs_exit(struct tegra_sor *sor) 11886fad8f66SThierry Reding { 1189dab16336SThierry Reding drm_debugfs_remove_files(sor->debugfs_files, ARRAY_SIZE(debugfs_files), 1190dab16336SThierry Reding sor->minor); 1191dab16336SThierry Reding sor->minor = NULL; 1192dab16336SThierry Reding 1193dab16336SThierry Reding kfree(sor->debugfs_files); 1194066d30f8SThierry Reding sor->debugfs_files = NULL; 1195dab16336SThierry Reding 1196dab16336SThierry Reding debugfs_remove_recursive(sor->debugfs); 1197066d30f8SThierry Reding sor->debugfs = NULL; 11986fad8f66SThierry Reding } 11996fad8f66SThierry Reding 1200*c31efa7aSThierry Reding static void tegra_sor_connector_reset(struct drm_connector *connector) 1201*c31efa7aSThierry Reding { 1202*c31efa7aSThierry Reding struct tegra_sor_state *state; 1203*c31efa7aSThierry Reding 1204*c31efa7aSThierry Reding state = kzalloc(sizeof(*state), GFP_KERNEL); 1205*c31efa7aSThierry Reding if (!state) 1206*c31efa7aSThierry Reding return; 1207*c31efa7aSThierry Reding 1208*c31efa7aSThierry Reding if (connector->state) { 1209*c31efa7aSThierry Reding __drm_atomic_helper_connector_destroy_state(connector->state); 1210*c31efa7aSThierry Reding kfree(connector->state); 1211*c31efa7aSThierry Reding } 1212*c31efa7aSThierry Reding 1213*c31efa7aSThierry Reding __drm_atomic_helper_connector_reset(connector, &state->base); 1214*c31efa7aSThierry Reding } 1215*c31efa7aSThierry Reding 12166fad8f66SThierry Reding static enum drm_connector_status 12176fad8f66SThierry Reding tegra_sor_connector_detect(struct drm_connector *connector, bool force) 12186fad8f66SThierry Reding { 12196fad8f66SThierry Reding struct tegra_output *output = connector_to_output(connector); 12206fad8f66SThierry Reding struct tegra_sor *sor = to_sor(output); 12216fad8f66SThierry Reding 12229542c237SThierry Reding if (sor->aux) 12239542c237SThierry Reding return drm_dp_aux_detect(sor->aux); 12246fad8f66SThierry Reding 1225459cc2c6SThierry Reding return tegra_output_connector_detect(connector, force); 12266fad8f66SThierry Reding } 12276fad8f66SThierry Reding 1228*c31efa7aSThierry Reding static struct drm_connector_state * 1229*c31efa7aSThierry Reding tegra_sor_connector_duplicate_state(struct drm_connector *connector) 1230*c31efa7aSThierry Reding { 1231*c31efa7aSThierry Reding struct tegra_sor_state *state = to_sor_state(connector->state); 1232*c31efa7aSThierry Reding struct tegra_sor_state *copy; 1233*c31efa7aSThierry Reding 1234*c31efa7aSThierry Reding copy = kmemdup(state, sizeof(*state), GFP_KERNEL); 1235*c31efa7aSThierry Reding if (!copy) 1236*c31efa7aSThierry Reding return NULL; 1237*c31efa7aSThierry Reding 1238*c31efa7aSThierry Reding __drm_atomic_helper_connector_duplicate_state(connector, ©->base); 1239*c31efa7aSThierry Reding 1240*c31efa7aSThierry Reding return ©->base; 1241*c31efa7aSThierry Reding } 1242*c31efa7aSThierry Reding 12436fad8f66SThierry Reding static const struct drm_connector_funcs tegra_sor_connector_funcs = { 1244850bab44SThierry Reding .dpms = drm_atomic_helper_connector_dpms, 1245*c31efa7aSThierry Reding .reset = tegra_sor_connector_reset, 12466fad8f66SThierry Reding .detect = tegra_sor_connector_detect, 12476fad8f66SThierry Reding .fill_modes = drm_helper_probe_single_connector_modes, 12486fad8f66SThierry Reding .destroy = tegra_output_connector_destroy, 1249*c31efa7aSThierry Reding .atomic_duplicate_state = tegra_sor_connector_duplicate_state, 12504aa3df71SThierry Reding .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 12516fad8f66SThierry Reding }; 12526fad8f66SThierry Reding 12536fad8f66SThierry Reding static int tegra_sor_connector_get_modes(struct drm_connector *connector) 12546fad8f66SThierry Reding { 12556fad8f66SThierry Reding struct tegra_output *output = connector_to_output(connector); 12566fad8f66SThierry Reding struct tegra_sor *sor = to_sor(output); 12576fad8f66SThierry Reding int err; 12586fad8f66SThierry Reding 12599542c237SThierry Reding if (sor->aux) 12609542c237SThierry Reding drm_dp_aux_enable(sor->aux); 12616fad8f66SThierry Reding 12626fad8f66SThierry Reding err = tegra_output_connector_get_modes(connector); 12636fad8f66SThierry Reding 12649542c237SThierry Reding if (sor->aux) 12659542c237SThierry Reding drm_dp_aux_disable(sor->aux); 12666fad8f66SThierry Reding 12676fad8f66SThierry Reding return err; 12686fad8f66SThierry Reding } 12696fad8f66SThierry Reding 12706fad8f66SThierry Reding static enum drm_mode_status 12716fad8f66SThierry Reding tegra_sor_connector_mode_valid(struct drm_connector *connector, 12726fad8f66SThierry Reding struct drm_display_mode *mode) 12736fad8f66SThierry Reding { 12746fad8f66SThierry Reding return MODE_OK; 12756fad8f66SThierry Reding } 12766fad8f66SThierry Reding 12776fad8f66SThierry Reding static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = { 12786fad8f66SThierry Reding .get_modes = tegra_sor_connector_get_modes, 12796fad8f66SThierry Reding .mode_valid = tegra_sor_connector_mode_valid, 12806fad8f66SThierry Reding .best_encoder = tegra_output_connector_best_encoder, 12816fad8f66SThierry Reding }; 12826fad8f66SThierry Reding 12836fad8f66SThierry Reding static const struct drm_encoder_funcs tegra_sor_encoder_funcs = { 12846fad8f66SThierry Reding .destroy = tegra_output_encoder_destroy, 12856fad8f66SThierry Reding }; 12866fad8f66SThierry Reding 1287850bab44SThierry Reding static void tegra_sor_edp_disable(struct drm_encoder *encoder) 12886fad8f66SThierry Reding { 1289850bab44SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1290850bab44SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 1291850bab44SThierry Reding struct tegra_sor *sor = to_sor(output); 1292850bab44SThierry Reding u32 value; 1293850bab44SThierry Reding int err; 1294850bab44SThierry Reding 1295850bab44SThierry Reding if (output->panel) 1296850bab44SThierry Reding drm_panel_disable(output->panel); 1297850bab44SThierry Reding 1298850bab44SThierry Reding err = tegra_sor_detach(sor); 1299850bab44SThierry Reding if (err < 0) 1300850bab44SThierry Reding dev_err(sor->dev, "failed to detach SOR: %d\n", err); 1301850bab44SThierry Reding 1302850bab44SThierry Reding tegra_sor_writel(sor, 0, SOR_STATE1); 1303850bab44SThierry Reding tegra_sor_update(sor); 1304850bab44SThierry Reding 1305850bab44SThierry Reding /* 1306850bab44SThierry Reding * The following accesses registers of the display controller, so make 1307850bab44SThierry Reding * sure it's only executed when the output is attached to one. 1308850bab44SThierry Reding */ 1309850bab44SThierry Reding if (dc) { 1310850bab44SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 1311850bab44SThierry Reding value &= ~SOR_ENABLE; 1312850bab44SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 1313850bab44SThierry Reding 1314850bab44SThierry Reding tegra_dc_commit(dc); 13156fad8f66SThierry Reding } 13166fad8f66SThierry Reding 1317850bab44SThierry Reding err = tegra_sor_power_down(sor); 1318850bab44SThierry Reding if (err < 0) 1319850bab44SThierry Reding dev_err(sor->dev, "failed to power down SOR: %d\n", err); 1320850bab44SThierry Reding 13219542c237SThierry Reding if (sor->aux) { 13229542c237SThierry Reding err = drm_dp_aux_disable(sor->aux); 1323850bab44SThierry Reding if (err < 0) 1324850bab44SThierry Reding dev_err(sor->dev, "failed to disable DP: %d\n", err); 13256fad8f66SThierry Reding } 13266fad8f66SThierry Reding 1327850bab44SThierry Reding err = tegra_io_rail_power_off(TEGRA_IO_RAIL_LVDS); 1328850bab44SThierry Reding if (err < 0) 1329850bab44SThierry Reding dev_err(sor->dev, "failed to power off I/O rail: %d\n", err); 1330850bab44SThierry Reding 1331850bab44SThierry Reding if (output->panel) 1332850bab44SThierry Reding drm_panel_unprepare(output->panel); 1333850bab44SThierry Reding 1334850bab44SThierry Reding reset_control_assert(sor->rst); 1335850bab44SThierry Reding clk_disable_unprepare(sor->clk); 13366fad8f66SThierry Reding } 13376fad8f66SThierry Reding 1338459cc2c6SThierry Reding #if 0 1339459cc2c6SThierry Reding static int calc_h_ref_to_sync(const struct drm_display_mode *mode, 1340459cc2c6SThierry Reding unsigned int *value) 1341459cc2c6SThierry Reding { 1342459cc2c6SThierry Reding unsigned int hfp, hsw, hbp, a = 0, b; 1343459cc2c6SThierry Reding 1344459cc2c6SThierry Reding hfp = mode->hsync_start - mode->hdisplay; 1345459cc2c6SThierry Reding hsw = mode->hsync_end - mode->hsync_start; 1346459cc2c6SThierry Reding hbp = mode->htotal - mode->hsync_end; 1347459cc2c6SThierry Reding 1348459cc2c6SThierry Reding pr_info("hfp: %u, hsw: %u, hbp: %u\n", hfp, hsw, hbp); 1349459cc2c6SThierry Reding 1350459cc2c6SThierry Reding b = hfp - 1; 1351459cc2c6SThierry Reding 1352459cc2c6SThierry Reding pr_info("a: %u, b: %u\n", a, b); 1353459cc2c6SThierry Reding pr_info("a + hsw + hbp = %u\n", a + hsw + hbp); 1354459cc2c6SThierry Reding 1355459cc2c6SThierry Reding if (a + hsw + hbp <= 11) { 1356459cc2c6SThierry Reding a = 1 + 11 - hsw - hbp; 1357459cc2c6SThierry Reding pr_info("a: %u\n", a); 1358459cc2c6SThierry Reding } 1359459cc2c6SThierry Reding 1360459cc2c6SThierry Reding if (a > b) 1361459cc2c6SThierry Reding return -EINVAL; 1362459cc2c6SThierry Reding 1363459cc2c6SThierry Reding if (hsw < 1) 1364459cc2c6SThierry Reding return -EINVAL; 1365459cc2c6SThierry Reding 1366459cc2c6SThierry Reding if (mode->hdisplay < 16) 1367459cc2c6SThierry Reding return -EINVAL; 1368459cc2c6SThierry Reding 1369459cc2c6SThierry Reding if (value) { 1370459cc2c6SThierry Reding if (b > a && a % 2) 1371459cc2c6SThierry Reding *value = a + 1; 1372459cc2c6SThierry Reding else 1373459cc2c6SThierry Reding *value = a; 1374459cc2c6SThierry Reding } 1375459cc2c6SThierry Reding 1376459cc2c6SThierry Reding return 0; 1377459cc2c6SThierry Reding } 1378459cc2c6SThierry Reding #endif 1379459cc2c6SThierry Reding 1380850bab44SThierry Reding static void tegra_sor_edp_enable(struct drm_encoder *encoder) 13816fad8f66SThierry Reding { 1382850bab44SThierry Reding struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode; 13836fad8f66SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 13846fad8f66SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 13856b6b6042SThierry Reding struct tegra_sor *sor = to_sor(output); 138634fa183bSThierry Reding struct tegra_sor_config config; 1387*c31efa7aSThierry Reding struct tegra_sor_state *state; 138834fa183bSThierry Reding struct drm_dp_link link; 138901b9bea0SThierry Reding u8 rate, lanes; 13902bd1dd39SThierry Reding unsigned int i; 139186f5c52dSThierry Reding int err = 0; 139228fe2076SThierry Reding u32 value; 139386f5c52dSThierry Reding 1394*c31efa7aSThierry Reding state = to_sor_state(output->connector.state); 13952bd1dd39SThierry Reding 13966b6b6042SThierry Reding err = clk_prepare_enable(sor->clk); 13976b6b6042SThierry Reding if (err < 0) 1398850bab44SThierry Reding dev_err(sor->dev, "failed to enable clock: %d\n", err); 13996b6b6042SThierry Reding 14006b6b6042SThierry Reding reset_control_deassert(sor->rst); 14016b6b6042SThierry Reding 14026fad8f66SThierry Reding if (output->panel) 14036fad8f66SThierry Reding drm_panel_prepare(output->panel); 14046fad8f66SThierry Reding 14059542c237SThierry Reding err = drm_dp_aux_enable(sor->aux); 14066b6b6042SThierry Reding if (err < 0) 14076b6b6042SThierry Reding dev_err(sor->dev, "failed to enable DP: %d\n", err); 140834fa183bSThierry Reding 14099542c237SThierry Reding err = drm_dp_link_probe(sor->aux, &link); 141034fa183bSThierry Reding if (err < 0) { 141101b9bea0SThierry Reding dev_err(sor->dev, "failed to probe eDP link: %d\n", err); 1412850bab44SThierry Reding return; 141334fa183bSThierry Reding } 14146b6b6042SThierry Reding 141525bb2cecSThierry Reding /* switch to safe parent clock */ 141625bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 14176b6b6042SThierry Reding if (err < 0) 14186b6b6042SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 14196b6b6042SThierry Reding 142034fa183bSThierry Reding memset(&config, 0, sizeof(config)); 1421*c31efa7aSThierry Reding config.bits_per_pixel = state->bpc * 3; 142234fa183bSThierry Reding 1423a198359eSThierry Reding err = tegra_sor_compute_config(sor, mode, &config, &link); 142434fa183bSThierry Reding if (err < 0) 1425a198359eSThierry Reding dev_err(sor->dev, "failed to compute configuration: %d\n", err); 142634fa183bSThierry Reding 14276b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 14286b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 14296b6b6042SThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK; 14306b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 14316b6b6042SThierry Reding 1432a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1433a9a9e4fdSThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 1434a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 14356b6b6042SThierry Reding usleep_range(20, 100); 14366b6b6042SThierry Reding 1437a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL3); 1438a9a9e4fdSThierry Reding value |= SOR_PLL3_PLL_VDD_MODE_3V3; 1439a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL3); 14406b6b6042SThierry Reding 1441a9a9e4fdSThierry Reding value = SOR_PLL0_ICHPMP(0xf) | SOR_PLL0_VCOCAP_RST | 1442a9a9e4fdSThierry Reding SOR_PLL0_PLLREG_LEVEL_V45 | SOR_PLL0_RESISTOR_EXT; 1443a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 14446b6b6042SThierry Reding 1445a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1446a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD; 1447a9a9e4fdSThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 1448a9a9e4fdSThierry Reding value |= SOR_PLL2_LVDS_ENABLE; 1449a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 14506b6b6042SThierry Reding 1451a9a9e4fdSThierry Reding value = SOR_PLL1_TERM_COMPOUT | SOR_PLL1_TMDS_TERM; 1452a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 14536b6b6042SThierry Reding 14546b6b6042SThierry Reding while (true) { 1455a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1456a9a9e4fdSThierry Reding if ((value & SOR_PLL2_SEQ_PLLCAPPD_ENFORCE) == 0) 14576b6b6042SThierry Reding break; 14586b6b6042SThierry Reding 14596b6b6042SThierry Reding usleep_range(250, 1000); 14606b6b6042SThierry Reding } 14616b6b6042SThierry Reding 1462a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1463a9a9e4fdSThierry Reding value &= ~SOR_PLL2_POWERDOWN_OVERRIDE; 1464a9a9e4fdSThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 1465a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 14666b6b6042SThierry Reding 14676b6b6042SThierry Reding /* 14686b6b6042SThierry Reding * power up 14696b6b6042SThierry Reding */ 14706b6b6042SThierry Reding 14716b6b6042SThierry Reding /* set safe link bandwidth (1.62 Gbps) */ 14726b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 14736b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 14746b6b6042SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G1_62; 14756b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 14766b6b6042SThierry Reding 14776b6b6042SThierry Reding /* step 1 */ 1478a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1479a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE | SOR_PLL2_PORT_POWERDOWN | 1480a9a9e4fdSThierry Reding SOR_PLL2_BANDGAP_POWERDOWN; 1481a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 14826b6b6042SThierry Reding 1483a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 1484a9a9e4fdSThierry Reding value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR; 1485a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 14866b6b6042SThierry Reding 1487a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 14886b6b6042SThierry Reding value &= ~SOR_DP_PADCTL_PAD_CAL_PD; 1489a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 14906b6b6042SThierry Reding 14916b6b6042SThierry Reding /* step 2 */ 14926b6b6042SThierry Reding err = tegra_io_rail_power_on(TEGRA_IO_RAIL_LVDS); 1493850bab44SThierry Reding if (err < 0) 14946b6b6042SThierry Reding dev_err(sor->dev, "failed to power on I/O rail: %d\n", err); 14956b6b6042SThierry Reding 14966b6b6042SThierry Reding usleep_range(5, 100); 14976b6b6042SThierry Reding 14986b6b6042SThierry Reding /* step 3 */ 1499a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1500a9a9e4fdSThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 1501a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 15026b6b6042SThierry Reding 15036b6b6042SThierry Reding usleep_range(20, 100); 15046b6b6042SThierry Reding 15056b6b6042SThierry Reding /* step 4 */ 1506a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 1507a9a9e4fdSThierry Reding value &= ~SOR_PLL0_VCOPD; 1508a9a9e4fdSThierry Reding value &= ~SOR_PLL0_PWR; 1509a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 15106b6b6042SThierry Reding 1511a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1512a9a9e4fdSThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 1513a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 15146b6b6042SThierry Reding 15156b6b6042SThierry Reding usleep_range(200, 1000); 15166b6b6042SThierry Reding 15176b6b6042SThierry Reding /* step 5 */ 1518a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1519a9a9e4fdSThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 1520a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 15216b6b6042SThierry Reding 152225bb2cecSThierry Reding /* switch to DP parent clock */ 152325bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_dp); 15246b6b6042SThierry Reding if (err < 0) 152525bb2cecSThierry Reding dev_err(sor->dev, "failed to set parent clock: %d\n", err); 15266b6b6042SThierry Reding 1527899451b7SThierry Reding /* power DP lanes */ 1528a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 1529899451b7SThierry Reding 1530899451b7SThierry Reding if (link.num_lanes <= 2) 1531899451b7SThierry Reding value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2); 1532899451b7SThierry Reding else 1533899451b7SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2; 1534899451b7SThierry Reding 1535899451b7SThierry Reding if (link.num_lanes <= 1) 1536899451b7SThierry Reding value &= ~SOR_DP_PADCTL_PD_TXD_1; 1537899451b7SThierry Reding else 1538899451b7SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_1; 1539899451b7SThierry Reding 1540899451b7SThierry Reding if (link.num_lanes == 0) 1541899451b7SThierry Reding value &= ~SOR_DP_PADCTL_PD_TXD_0; 1542899451b7SThierry Reding else 1543899451b7SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_0; 1544899451b7SThierry Reding 1545a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 15466b6b6042SThierry Reding 1547a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 15486b6b6042SThierry Reding value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK; 15490c90a184SThierry Reding value |= SOR_DP_LINKCTL_LANE_COUNT(link.num_lanes); 1550a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 15516b6b6042SThierry Reding 15526b6b6042SThierry Reding /* start lane sequencer */ 15536b6b6042SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN | 15546b6b6042SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_UP; 15556b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 15566b6b6042SThierry Reding 15576b6b6042SThierry Reding while (true) { 15586b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 15596b6b6042SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 15606b6b6042SThierry Reding break; 15616b6b6042SThierry Reding 15626b6b6042SThierry Reding usleep_range(250, 1000); 15636b6b6042SThierry Reding } 15646b6b6042SThierry Reding 1565a4263fedSThierry Reding /* set link bandwidth */ 15666b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 15676b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 1568a4263fedSThierry Reding value |= drm_dp_link_rate_to_bw_code(link.rate) << 2; 15696b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 15706b6b6042SThierry Reding 1571402f6bcdSThierry Reding tegra_sor_apply_config(sor, &config); 1572402f6bcdSThierry Reding 1573402f6bcdSThierry Reding /* enable link */ 1574a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 15756b6b6042SThierry Reding value |= SOR_DP_LINKCTL_ENABLE; 15766b6b6042SThierry Reding value |= SOR_DP_LINKCTL_ENHANCED_FRAME; 1577a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 15786b6b6042SThierry Reding 15796b6b6042SThierry Reding for (i = 0, value = 0; i < 4; i++) { 15806b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 15816b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_GALIOS | 15826b6b6042SThierry Reding SOR_DP_TPG_PATTERN_NONE; 15836b6b6042SThierry Reding value = (value << 8) | lane; 15846b6b6042SThierry Reding } 15856b6b6042SThierry Reding 15866b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 15876b6b6042SThierry Reding 15886b6b6042SThierry Reding /* enable pad calibration logic */ 1589a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 15906b6b6042SThierry Reding value |= SOR_DP_PADCTL_PAD_CAL_PD; 1591a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 15926b6b6042SThierry Reding 15939542c237SThierry Reding err = drm_dp_link_probe(sor->aux, &link); 1594850bab44SThierry Reding if (err < 0) 159501b9bea0SThierry Reding dev_err(sor->dev, "failed to probe eDP link: %d\n", err); 15966b6b6042SThierry Reding 15979542c237SThierry Reding err = drm_dp_link_power_up(sor->aux, &link); 1598850bab44SThierry Reding if (err < 0) 159901b9bea0SThierry Reding dev_err(sor->dev, "failed to power up eDP link: %d\n", err); 16006b6b6042SThierry Reding 16019542c237SThierry Reding err = drm_dp_link_configure(sor->aux, &link); 1602850bab44SThierry Reding if (err < 0) 160301b9bea0SThierry Reding dev_err(sor->dev, "failed to configure eDP link: %d\n", err); 16046b6b6042SThierry Reding 16056b6b6042SThierry Reding rate = drm_dp_link_rate_to_bw_code(link.rate); 16066b6b6042SThierry Reding lanes = link.num_lanes; 16076b6b6042SThierry Reding 16086b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 16096b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 16106b6b6042SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate); 16116b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 16126b6b6042SThierry Reding 1613a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 16146b6b6042SThierry Reding value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK; 16156b6b6042SThierry Reding value |= SOR_DP_LINKCTL_LANE_COUNT(lanes); 16166b6b6042SThierry Reding 16176b6b6042SThierry Reding if (link.capabilities & DP_LINK_CAP_ENHANCED_FRAMING) 16186b6b6042SThierry Reding value |= SOR_DP_LINKCTL_ENHANCED_FRAME; 16196b6b6042SThierry Reding 1620a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 16216b6b6042SThierry Reding 16226b6b6042SThierry Reding /* disable training pattern generator */ 16236b6b6042SThierry Reding 16246b6b6042SThierry Reding for (i = 0; i < link.num_lanes; i++) { 16256b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 16266b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_GALIOS | 16276b6b6042SThierry Reding SOR_DP_TPG_PATTERN_NONE; 16286b6b6042SThierry Reding value = (value << 8) | lane; 16296b6b6042SThierry Reding } 16306b6b6042SThierry Reding 16316b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 16326b6b6042SThierry Reding 16336b6b6042SThierry Reding err = tegra_sor_dp_train_fast(sor, &link); 163401b9bea0SThierry Reding if (err < 0) 163501b9bea0SThierry Reding dev_err(sor->dev, "DP fast link training failed: %d\n", err); 16366b6b6042SThierry Reding 16376b6b6042SThierry Reding dev_dbg(sor->dev, "fast link training succeeded\n"); 16386b6b6042SThierry Reding 16396b6b6042SThierry Reding err = tegra_sor_power_up(sor, 250); 1640850bab44SThierry Reding if (err < 0) 16416b6b6042SThierry Reding dev_err(sor->dev, "failed to power up SOR: %d\n", err); 16426b6b6042SThierry Reding 16436b6b6042SThierry Reding /* CSTM (LVDS, link A/B, upper) */ 1644143b1df2SStéphane Marchesin value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B | 16456b6b6042SThierry Reding SOR_CSTM_UPPER; 16466b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CSTM); 16476b6b6042SThierry Reding 16482bd1dd39SThierry Reding /* use DP-A protocol */ 16492bd1dd39SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 16502bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_PROTOCOL_MASK; 16512bd1dd39SThierry Reding value |= SOR_STATE_ASY_PROTOCOL_DP_A; 16522bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 16532bd1dd39SThierry Reding 1654*c31efa7aSThierry Reding tegra_sor_mode_set(sor, mode, state); 16552bd1dd39SThierry Reding 16566b6b6042SThierry Reding /* PWM setup */ 16576b6b6042SThierry Reding err = tegra_sor_setup_pwm(sor, 250); 1658850bab44SThierry Reding if (err < 0) 16596b6b6042SThierry Reding dev_err(sor->dev, "failed to setup PWM: %d\n", err); 16606b6b6042SThierry Reding 1661666cb873SThierry Reding tegra_sor_update(sor); 1662666cb873SThierry Reding 16636b6b6042SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 16646b6b6042SThierry Reding value |= SOR_ENABLE; 16656b6b6042SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 16666b6b6042SThierry Reding 1667666cb873SThierry Reding tegra_dc_commit(dc); 16686b6b6042SThierry Reding 16696b6b6042SThierry Reding err = tegra_sor_attach(sor); 1670850bab44SThierry Reding if (err < 0) 16716b6b6042SThierry Reding dev_err(sor->dev, "failed to attach SOR: %d\n", err); 16726b6b6042SThierry Reding 16736b6b6042SThierry Reding err = tegra_sor_wakeup(sor); 1674850bab44SThierry Reding if (err < 0) 16756b6b6042SThierry Reding dev_err(sor->dev, "failed to enable DC: %d\n", err); 16766b6b6042SThierry Reding 16776fad8f66SThierry Reding if (output->panel) 16786fad8f66SThierry Reding drm_panel_enable(output->panel); 16796b6b6042SThierry Reding } 16806b6b6042SThierry Reding 168182f1511cSThierry Reding static int 168282f1511cSThierry Reding tegra_sor_encoder_atomic_check(struct drm_encoder *encoder, 168382f1511cSThierry Reding struct drm_crtc_state *crtc_state, 168482f1511cSThierry Reding struct drm_connector_state *conn_state) 168582f1511cSThierry Reding { 168682f1511cSThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1687*c31efa7aSThierry Reding struct tegra_sor_state *state = to_sor_state(conn_state); 168882f1511cSThierry Reding struct tegra_dc *dc = to_tegra_dc(conn_state->crtc); 168982f1511cSThierry Reding unsigned long pclk = crtc_state->mode.clock * 1000; 169082f1511cSThierry Reding struct tegra_sor *sor = to_sor(output); 1691*c31efa7aSThierry Reding struct drm_display_info *info; 169282f1511cSThierry Reding int err; 169382f1511cSThierry Reding 1694*c31efa7aSThierry Reding info = &output->connector.display_info; 1695*c31efa7aSThierry Reding 169682f1511cSThierry Reding err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent, 169782f1511cSThierry Reding pclk, 0); 169882f1511cSThierry Reding if (err < 0) { 169982f1511cSThierry Reding dev_err(output->dev, "failed to setup CRTC state: %d\n", err); 170082f1511cSThierry Reding return err; 170182f1511cSThierry Reding } 170282f1511cSThierry Reding 1703*c31efa7aSThierry Reding switch (info->bpc) { 1704*c31efa7aSThierry Reding case 8: 1705*c31efa7aSThierry Reding case 6: 1706*c31efa7aSThierry Reding state->bpc = info->bpc; 1707*c31efa7aSThierry Reding break; 1708*c31efa7aSThierry Reding 1709*c31efa7aSThierry Reding default: 1710*c31efa7aSThierry Reding DRM_DEBUG_KMS("%u bits-per-color not supported\n", info->bpc); 1711*c31efa7aSThierry Reding state->bpc = 8; 1712*c31efa7aSThierry Reding break; 1713*c31efa7aSThierry Reding } 1714*c31efa7aSThierry Reding 171582f1511cSThierry Reding return 0; 171682f1511cSThierry Reding } 171782f1511cSThierry Reding 1718459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_edp_helpers = { 1719850bab44SThierry Reding .disable = tegra_sor_edp_disable, 1720850bab44SThierry Reding .enable = tegra_sor_edp_enable, 172182f1511cSThierry Reding .atomic_check = tegra_sor_encoder_atomic_check, 17226b6b6042SThierry Reding }; 17236b6b6042SThierry Reding 1724459cc2c6SThierry Reding static inline u32 tegra_sor_hdmi_subpack(const u8 *ptr, size_t size) 1725459cc2c6SThierry Reding { 1726459cc2c6SThierry Reding u32 value = 0; 1727459cc2c6SThierry Reding size_t i; 1728459cc2c6SThierry Reding 1729459cc2c6SThierry Reding for (i = size; i > 0; i--) 1730459cc2c6SThierry Reding value = (value << 8) | ptr[i - 1]; 1731459cc2c6SThierry Reding 1732459cc2c6SThierry Reding return value; 1733459cc2c6SThierry Reding } 1734459cc2c6SThierry Reding 1735459cc2c6SThierry Reding static void tegra_sor_hdmi_write_infopack(struct tegra_sor *sor, 1736459cc2c6SThierry Reding const void *data, size_t size) 1737459cc2c6SThierry Reding { 1738459cc2c6SThierry Reding const u8 *ptr = data; 1739459cc2c6SThierry Reding unsigned long offset; 1740459cc2c6SThierry Reding size_t i, j; 1741459cc2c6SThierry Reding u32 value; 1742459cc2c6SThierry Reding 1743459cc2c6SThierry Reding switch (ptr[0]) { 1744459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_AVI: 1745459cc2c6SThierry Reding offset = SOR_HDMI_AVI_INFOFRAME_HEADER; 1746459cc2c6SThierry Reding break; 1747459cc2c6SThierry Reding 1748459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_AUDIO: 1749459cc2c6SThierry Reding offset = SOR_HDMI_AUDIO_INFOFRAME_HEADER; 1750459cc2c6SThierry Reding break; 1751459cc2c6SThierry Reding 1752459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_VENDOR: 1753459cc2c6SThierry Reding offset = SOR_HDMI_VSI_INFOFRAME_HEADER; 1754459cc2c6SThierry Reding break; 1755459cc2c6SThierry Reding 1756459cc2c6SThierry Reding default: 1757459cc2c6SThierry Reding dev_err(sor->dev, "unsupported infoframe type: %02x\n", 1758459cc2c6SThierry Reding ptr[0]); 1759459cc2c6SThierry Reding return; 1760459cc2c6SThierry Reding } 1761459cc2c6SThierry Reding 1762459cc2c6SThierry Reding value = INFOFRAME_HEADER_TYPE(ptr[0]) | 1763459cc2c6SThierry Reding INFOFRAME_HEADER_VERSION(ptr[1]) | 1764459cc2c6SThierry Reding INFOFRAME_HEADER_LEN(ptr[2]); 1765459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset); 1766459cc2c6SThierry Reding offset++; 1767459cc2c6SThierry Reding 1768459cc2c6SThierry Reding /* 1769459cc2c6SThierry Reding * Each subpack contains 7 bytes, divided into: 1770459cc2c6SThierry Reding * - subpack_low: bytes 0 - 3 1771459cc2c6SThierry Reding * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00) 1772459cc2c6SThierry Reding */ 1773459cc2c6SThierry Reding for (i = 3, j = 0; i < size; i += 7, j += 8) { 1774459cc2c6SThierry Reding size_t rem = size - i, num = min_t(size_t, rem, 4); 1775459cc2c6SThierry Reding 1776459cc2c6SThierry Reding value = tegra_sor_hdmi_subpack(&ptr[i], num); 1777459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset++); 1778459cc2c6SThierry Reding 1779459cc2c6SThierry Reding num = min_t(size_t, rem - num, 3); 1780459cc2c6SThierry Reding 1781459cc2c6SThierry Reding value = tegra_sor_hdmi_subpack(&ptr[i + 4], num); 1782459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset++); 1783459cc2c6SThierry Reding } 1784459cc2c6SThierry Reding } 1785459cc2c6SThierry Reding 1786459cc2c6SThierry Reding static int 1787459cc2c6SThierry Reding tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor *sor, 1788459cc2c6SThierry Reding const struct drm_display_mode *mode) 1789459cc2c6SThierry Reding { 1790459cc2c6SThierry Reding u8 buffer[HDMI_INFOFRAME_SIZE(AVI)]; 1791459cc2c6SThierry Reding struct hdmi_avi_infoframe frame; 1792459cc2c6SThierry Reding u32 value; 1793459cc2c6SThierry Reding int err; 1794459cc2c6SThierry Reding 1795459cc2c6SThierry Reding /* disable AVI infoframe */ 1796459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL); 1797459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_SINGLE; 1798459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_OTHER; 1799459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_ENABLE; 1800459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL); 1801459cc2c6SThierry Reding 1802459cc2c6SThierry Reding err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode); 1803459cc2c6SThierry Reding if (err < 0) { 1804459cc2c6SThierry Reding dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err); 1805459cc2c6SThierry Reding return err; 1806459cc2c6SThierry Reding } 1807459cc2c6SThierry Reding 1808459cc2c6SThierry Reding err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer)); 1809459cc2c6SThierry Reding if (err < 0) { 1810459cc2c6SThierry Reding dev_err(sor->dev, "failed to pack AVI infoframe: %d\n", err); 1811459cc2c6SThierry Reding return err; 1812459cc2c6SThierry Reding } 1813459cc2c6SThierry Reding 1814459cc2c6SThierry Reding tegra_sor_hdmi_write_infopack(sor, buffer, err); 1815459cc2c6SThierry Reding 1816459cc2c6SThierry Reding /* enable AVI infoframe */ 1817459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL); 1818459cc2c6SThierry Reding value |= INFOFRAME_CTRL_CHECKSUM_ENABLE; 1819459cc2c6SThierry Reding value |= INFOFRAME_CTRL_ENABLE; 1820459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL); 1821459cc2c6SThierry Reding 1822459cc2c6SThierry Reding return 0; 1823459cc2c6SThierry Reding } 1824459cc2c6SThierry Reding 1825459cc2c6SThierry Reding static void tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor *sor) 1826459cc2c6SThierry Reding { 1827459cc2c6SThierry Reding u32 value; 1828459cc2c6SThierry Reding 1829459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 1830459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_ENABLE; 1831459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 1832459cc2c6SThierry Reding } 1833459cc2c6SThierry Reding 1834459cc2c6SThierry Reding static struct tegra_sor_hdmi_settings * 1835459cc2c6SThierry Reding tegra_sor_hdmi_find_settings(struct tegra_sor *sor, unsigned long frequency) 1836459cc2c6SThierry Reding { 1837459cc2c6SThierry Reding unsigned int i; 1838459cc2c6SThierry Reding 1839459cc2c6SThierry Reding for (i = 0; i < sor->num_settings; i++) 1840459cc2c6SThierry Reding if (frequency <= sor->settings[i].frequency) 1841459cc2c6SThierry Reding return &sor->settings[i]; 1842459cc2c6SThierry Reding 1843459cc2c6SThierry Reding return NULL; 1844459cc2c6SThierry Reding } 1845459cc2c6SThierry Reding 1846459cc2c6SThierry Reding static void tegra_sor_hdmi_disable(struct drm_encoder *encoder) 1847459cc2c6SThierry Reding { 1848459cc2c6SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1849459cc2c6SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 1850459cc2c6SThierry Reding struct tegra_sor *sor = to_sor(output); 1851459cc2c6SThierry Reding u32 value; 1852459cc2c6SThierry Reding int err; 1853459cc2c6SThierry Reding 1854459cc2c6SThierry Reding err = tegra_sor_detach(sor); 1855459cc2c6SThierry Reding if (err < 0) 1856459cc2c6SThierry Reding dev_err(sor->dev, "failed to detach SOR: %d\n", err); 1857459cc2c6SThierry Reding 1858459cc2c6SThierry Reding tegra_sor_writel(sor, 0, SOR_STATE1); 1859459cc2c6SThierry Reding tegra_sor_update(sor); 1860459cc2c6SThierry Reding 1861459cc2c6SThierry Reding /* disable display to SOR clock */ 1862459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 1863459cc2c6SThierry Reding value &= ~SOR1_TIMING_CYA; 1864459cc2c6SThierry Reding value &= ~SOR1_ENABLE; 1865459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 1866459cc2c6SThierry Reding 1867459cc2c6SThierry Reding tegra_dc_commit(dc); 1868459cc2c6SThierry Reding 1869459cc2c6SThierry Reding err = tegra_sor_power_down(sor); 1870459cc2c6SThierry Reding if (err < 0) 1871459cc2c6SThierry Reding dev_err(sor->dev, "failed to power down SOR: %d\n", err); 1872459cc2c6SThierry Reding 1873459cc2c6SThierry Reding err = tegra_io_rail_power_off(TEGRA_IO_RAIL_HDMI); 1874459cc2c6SThierry Reding if (err < 0) 1875459cc2c6SThierry Reding dev_err(sor->dev, "failed to power off HDMI rail: %d\n", err); 1876459cc2c6SThierry Reding 1877459cc2c6SThierry Reding reset_control_assert(sor->rst); 1878459cc2c6SThierry Reding usleep_range(1000, 2000); 1879459cc2c6SThierry Reding clk_disable_unprepare(sor->clk); 1880459cc2c6SThierry Reding } 1881459cc2c6SThierry Reding 1882459cc2c6SThierry Reding static void tegra_sor_hdmi_enable(struct drm_encoder *encoder) 1883459cc2c6SThierry Reding { 1884459cc2c6SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1885459cc2c6SThierry Reding unsigned int h_ref_to_sync = 1, pulse_start, max_ac; 1886459cc2c6SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 1887459cc2c6SThierry Reding struct tegra_sor_hdmi_settings *settings; 1888459cc2c6SThierry Reding struct tegra_sor *sor = to_sor(output); 1889*c31efa7aSThierry Reding struct tegra_sor_state *state; 1890459cc2c6SThierry Reding struct drm_display_mode *mode; 18912bd1dd39SThierry Reding unsigned int div; 1892459cc2c6SThierry Reding u32 value; 1893459cc2c6SThierry Reding int err; 1894459cc2c6SThierry Reding 1895*c31efa7aSThierry Reding state = to_sor_state(output->connector.state); 1896459cc2c6SThierry Reding mode = &encoder->crtc->state->adjusted_mode; 1897459cc2c6SThierry Reding 1898459cc2c6SThierry Reding err = clk_prepare_enable(sor->clk); 1899459cc2c6SThierry Reding if (err < 0) 1900459cc2c6SThierry Reding dev_err(sor->dev, "failed to enable clock: %d\n", err); 1901459cc2c6SThierry Reding 1902459cc2c6SThierry Reding usleep_range(1000, 2000); 1903459cc2c6SThierry Reding 1904459cc2c6SThierry Reding reset_control_deassert(sor->rst); 1905459cc2c6SThierry Reding 190625bb2cecSThierry Reding /* switch to safe parent clock */ 190725bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 1908459cc2c6SThierry Reding if (err < 0) 1909459cc2c6SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 1910459cc2c6SThierry Reding 1911459cc2c6SThierry Reding div = clk_get_rate(sor->clk) / 1000000 * 4; 1912459cc2c6SThierry Reding 1913459cc2c6SThierry Reding err = tegra_io_rail_power_on(TEGRA_IO_RAIL_HDMI); 1914459cc2c6SThierry Reding if (err < 0) 1915459cc2c6SThierry Reding dev_err(sor->dev, "failed to power on HDMI rail: %d\n", err); 1916459cc2c6SThierry Reding 1917459cc2c6SThierry Reding usleep_range(20, 100); 1918459cc2c6SThierry Reding 1919459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1920459cc2c6SThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 1921459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 1922459cc2c6SThierry Reding 1923459cc2c6SThierry Reding usleep_range(20, 100); 1924459cc2c6SThierry Reding 1925459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL3); 1926459cc2c6SThierry Reding value &= ~SOR_PLL3_PLL_VDD_MODE_3V3; 1927459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL3); 1928459cc2c6SThierry Reding 1929459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 1930459cc2c6SThierry Reding value &= ~SOR_PLL0_VCOPD; 1931459cc2c6SThierry Reding value &= ~SOR_PLL0_PWR; 1932459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 1933459cc2c6SThierry Reding 1934459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1935459cc2c6SThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 1936459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 1937459cc2c6SThierry Reding 1938459cc2c6SThierry Reding usleep_range(200, 400); 1939459cc2c6SThierry Reding 1940459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1941459cc2c6SThierry Reding value &= ~SOR_PLL2_POWERDOWN_OVERRIDE; 1942459cc2c6SThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 1943459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 1944459cc2c6SThierry Reding 1945459cc2c6SThierry Reding usleep_range(20, 100); 1946459cc2c6SThierry Reding 1947459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 1948459cc2c6SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 | 1949459cc2c6SThierry Reding SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2; 1950459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 1951459cc2c6SThierry Reding 1952459cc2c6SThierry Reding while (true) { 1953459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 1954459cc2c6SThierry Reding if ((value & SOR_LANE_SEQ_CTL_STATE_BUSY) == 0) 1955459cc2c6SThierry Reding break; 1956459cc2c6SThierry Reding 1957459cc2c6SThierry Reding usleep_range(250, 1000); 1958459cc2c6SThierry Reding } 1959459cc2c6SThierry Reding 1960459cc2c6SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN | 1961459cc2c6SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_UP | SOR_LANE_SEQ_CTL_DELAY(5); 1962459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 1963459cc2c6SThierry Reding 1964459cc2c6SThierry Reding while (true) { 1965459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 1966459cc2c6SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 1967459cc2c6SThierry Reding break; 1968459cc2c6SThierry Reding 1969459cc2c6SThierry Reding usleep_range(250, 1000); 1970459cc2c6SThierry Reding } 1971459cc2c6SThierry Reding 1972459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 1973459cc2c6SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 1974459cc2c6SThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 1975459cc2c6SThierry Reding 1976459cc2c6SThierry Reding if (mode->clock < 340000) 1977459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70; 1978459cc2c6SThierry Reding else 1979459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40; 1980459cc2c6SThierry Reding 1981459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK; 1982459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 1983459cc2c6SThierry Reding 1984459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_SPARE0); 1985459cc2c6SThierry Reding value |= SOR_DP_SPARE_DISP_VIDEO_PREAMBLE; 1986459cc2c6SThierry Reding value &= ~SOR_DP_SPARE_PANEL_INTERNAL; 1987459cc2c6SThierry Reding value |= SOR_DP_SPARE_SEQ_ENABLE; 1988459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_SPARE0); 1989459cc2c6SThierry Reding 1990459cc2c6SThierry Reding value = SOR_SEQ_CTL_PU_PC(0) | SOR_SEQ_CTL_PU_PC_ALT(0) | 1991459cc2c6SThierry Reding SOR_SEQ_CTL_PD_PC(8) | SOR_SEQ_CTL_PD_PC_ALT(8); 1992459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_CTL); 1993459cc2c6SThierry Reding 1994459cc2c6SThierry Reding value = SOR_SEQ_INST_DRIVE_PWM_OUT_LO | SOR_SEQ_INST_HALT | 1995459cc2c6SThierry Reding SOR_SEQ_INST_WAIT_VSYNC | SOR_SEQ_INST_WAIT(1); 1996459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_INST(0)); 1997459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_INST(8)); 1998459cc2c6SThierry Reding 1999459cc2c6SThierry Reding /* program the reference clock */ 2000459cc2c6SThierry Reding value = SOR_REFCLK_DIV_INT(div) | SOR_REFCLK_DIV_FRAC(div); 2001459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_REFCLK); 2002459cc2c6SThierry Reding 2003459cc2c6SThierry Reding /* XXX don't hardcode */ 2004459cc2c6SThierry Reding value = SOR_XBAR_CTRL_LINK1_XSEL(4, 4) | 2005459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(3, 3) | 2006459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(2, 2) | 2007459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(1, 1) | 2008459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(0, 0) | 2009459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK0_XSEL(4, 4) | 2010459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK0_XSEL(3, 3) | 2011459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK0_XSEL(2, 0) | 2012459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK0_XSEL(1, 1) | 2013459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK0_XSEL(0, 2); 2014459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_XBAR_CTRL); 2015459cc2c6SThierry Reding 2016459cc2c6SThierry Reding tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL); 2017459cc2c6SThierry Reding 201825bb2cecSThierry Reding /* switch to parent clock */ 201925bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_parent); 2020459cc2c6SThierry Reding if (err < 0) 2021459cc2c6SThierry Reding dev_err(sor->dev, "failed to set parent clock: %d\n", err); 2022459cc2c6SThierry Reding 2023459cc2c6SThierry Reding value = SOR_INPUT_CONTROL_HDMI_SRC_SELECT(dc->pipe); 2024459cc2c6SThierry Reding 2025459cc2c6SThierry Reding /* XXX is this the proper check? */ 2026459cc2c6SThierry Reding if (mode->clock < 75000) 2027459cc2c6SThierry Reding value |= SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED; 2028459cc2c6SThierry Reding 2029459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_INPUT_CONTROL); 2030459cc2c6SThierry Reding 2031459cc2c6SThierry Reding max_ac = ((mode->htotal - mode->hdisplay) - SOR_REKEY - 18) / 32; 2032459cc2c6SThierry Reding 2033459cc2c6SThierry Reding value = SOR_HDMI_CTRL_ENABLE | SOR_HDMI_CTRL_MAX_AC_PACKET(max_ac) | 2034459cc2c6SThierry Reding SOR_HDMI_CTRL_AUDIO_LAYOUT | SOR_HDMI_CTRL_REKEY(SOR_REKEY); 2035459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_CTRL); 2036459cc2c6SThierry Reding 2037459cc2c6SThierry Reding /* H_PULSE2 setup */ 2038459cc2c6SThierry Reding pulse_start = h_ref_to_sync + (mode->hsync_end - mode->hsync_start) + 2039459cc2c6SThierry Reding (mode->htotal - mode->hsync_end) - 10; 2040459cc2c6SThierry Reding 2041459cc2c6SThierry Reding value = PULSE_LAST_END_A | PULSE_QUAL_VACTIVE | 2042459cc2c6SThierry Reding PULSE_POLARITY_HIGH | PULSE_MODE_NORMAL; 2043459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL); 2044459cc2c6SThierry Reding 2045459cc2c6SThierry Reding value = PULSE_END(pulse_start + 8) | PULSE_START(pulse_start); 2046459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A); 2047459cc2c6SThierry Reding 2048459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_SIGNAL_OPTIONS0); 2049459cc2c6SThierry Reding value |= H_PULSE2_ENABLE; 2050459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_SIGNAL_OPTIONS0); 2051459cc2c6SThierry Reding 2052459cc2c6SThierry Reding /* infoframe setup */ 2053459cc2c6SThierry Reding err = tegra_sor_hdmi_setup_avi_infoframe(sor, mode); 2054459cc2c6SThierry Reding if (err < 0) 2055459cc2c6SThierry Reding dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err); 2056459cc2c6SThierry Reding 2057459cc2c6SThierry Reding /* XXX HDMI audio support not implemented yet */ 2058459cc2c6SThierry Reding tegra_sor_hdmi_disable_audio_infoframe(sor); 2059459cc2c6SThierry Reding 2060459cc2c6SThierry Reding /* use single TMDS protocol */ 2061459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 2062459cc2c6SThierry Reding value &= ~SOR_STATE_ASY_PROTOCOL_MASK; 2063459cc2c6SThierry Reding value |= SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A; 2064459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 2065459cc2c6SThierry Reding 2066459cc2c6SThierry Reding /* power up pad calibration */ 2067459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 2068459cc2c6SThierry Reding value &= ~SOR_DP_PADCTL_PAD_CAL_PD; 2069459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 2070459cc2c6SThierry Reding 2071459cc2c6SThierry Reding /* production settings */ 2072459cc2c6SThierry Reding settings = tegra_sor_hdmi_find_settings(sor, mode->clock * 1000); 2073db8b42fbSDan Carpenter if (!settings) { 2074db8b42fbSDan Carpenter dev_err(sor->dev, "no settings for pixel clock %d Hz\n", 2075db8b42fbSDan Carpenter mode->clock * 1000); 2076459cc2c6SThierry Reding return; 2077459cc2c6SThierry Reding } 2078459cc2c6SThierry Reding 2079459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 2080459cc2c6SThierry Reding value &= ~SOR_PLL0_ICHPMP_MASK; 2081459cc2c6SThierry Reding value &= ~SOR_PLL0_VCOCAP_MASK; 2082459cc2c6SThierry Reding value |= SOR_PLL0_ICHPMP(settings->ichpmp); 2083459cc2c6SThierry Reding value |= SOR_PLL0_VCOCAP(settings->vcocap); 2084459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 2085459cc2c6SThierry Reding 2086459cc2c6SThierry Reding tegra_sor_dp_term_calibrate(sor); 2087459cc2c6SThierry Reding 2088459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 2089459cc2c6SThierry Reding value &= ~SOR_PLL1_LOADADJ_MASK; 2090459cc2c6SThierry Reding value |= SOR_PLL1_LOADADJ(settings->loadadj); 2091459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 2092459cc2c6SThierry Reding 2093459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL3); 2094459cc2c6SThierry Reding value &= ~SOR_PLL3_BG_VREF_LEVEL_MASK; 2095459cc2c6SThierry Reding value |= SOR_PLL3_BG_VREF_LEVEL(settings->bg_vref); 2096459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL3); 2097459cc2c6SThierry Reding 2098459cc2c6SThierry Reding value = settings->drive_current[0] << 24 | 2099459cc2c6SThierry Reding settings->drive_current[1] << 16 | 2100459cc2c6SThierry Reding settings->drive_current[2] << 8 | 2101459cc2c6SThierry Reding settings->drive_current[3] << 0; 2102459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0); 2103459cc2c6SThierry Reding 2104459cc2c6SThierry Reding value = settings->preemphasis[0] << 24 | 2105459cc2c6SThierry Reding settings->preemphasis[1] << 16 | 2106459cc2c6SThierry Reding settings->preemphasis[2] << 8 | 2107459cc2c6SThierry Reding settings->preemphasis[3] << 0; 2108459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0); 2109459cc2c6SThierry Reding 2110459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 2111459cc2c6SThierry Reding value &= ~SOR_DP_PADCTL_TX_PU_MASK; 2112459cc2c6SThierry Reding value |= SOR_DP_PADCTL_TX_PU_ENABLE; 2113459cc2c6SThierry Reding value |= SOR_DP_PADCTL_TX_PU(settings->tx_pu); 2114459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 2115459cc2c6SThierry Reding 2116459cc2c6SThierry Reding /* power down pad calibration */ 2117459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 2118459cc2c6SThierry Reding value |= SOR_DP_PADCTL_PAD_CAL_PD; 2119459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 2120459cc2c6SThierry Reding 2121459cc2c6SThierry Reding /* miscellaneous display controller settings */ 2122459cc2c6SThierry Reding value = VSYNC_H_POSITION(1); 2123459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_TIMING_OPTIONS); 2124459cc2c6SThierry Reding 2125459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_COLOR_CONTROL); 2126459cc2c6SThierry Reding value &= ~DITHER_CONTROL_MASK; 2127459cc2c6SThierry Reding value &= ~BASE_COLOR_SIZE_MASK; 2128459cc2c6SThierry Reding 2129*c31efa7aSThierry Reding switch (state->bpc) { 2130459cc2c6SThierry Reding case 6: 2131459cc2c6SThierry Reding value |= BASE_COLOR_SIZE_666; 2132459cc2c6SThierry Reding break; 2133459cc2c6SThierry Reding 2134459cc2c6SThierry Reding case 8: 2135459cc2c6SThierry Reding value |= BASE_COLOR_SIZE_888; 2136459cc2c6SThierry Reding break; 2137459cc2c6SThierry Reding 2138459cc2c6SThierry Reding default: 2139*c31efa7aSThierry Reding WARN(1, "%u bits-per-color not supported\n", state->bpc); 2140*c31efa7aSThierry Reding value |= BASE_COLOR_SIZE_888; 2141459cc2c6SThierry Reding break; 2142459cc2c6SThierry Reding } 2143459cc2c6SThierry Reding 2144459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_COLOR_CONTROL); 2145459cc2c6SThierry Reding 2146459cc2c6SThierry Reding err = tegra_sor_power_up(sor, 250); 2147459cc2c6SThierry Reding if (err < 0) 2148459cc2c6SThierry Reding dev_err(sor->dev, "failed to power up SOR: %d\n", err); 2149459cc2c6SThierry Reding 21502bd1dd39SThierry Reding /* configure dynamic range of output */ 2151459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HEAD_STATE0(dc->pipe)); 2152459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_RANGECOMPRESS_MASK; 2153459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_DYNRANGE_MASK; 2154459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE0(dc->pipe)); 2155459cc2c6SThierry Reding 21562bd1dd39SThierry Reding /* configure colorspace */ 2157459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HEAD_STATE0(dc->pipe)); 2158459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_COLORSPACE_MASK; 2159459cc2c6SThierry Reding value |= SOR_HEAD_STATE_COLORSPACE_RGB; 2160459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE0(dc->pipe)); 2161459cc2c6SThierry Reding 2162*c31efa7aSThierry Reding tegra_sor_mode_set(sor, mode, state); 2163459cc2c6SThierry Reding 2164459cc2c6SThierry Reding tegra_sor_update(sor); 2165459cc2c6SThierry Reding 2166459cc2c6SThierry Reding err = tegra_sor_attach(sor); 2167459cc2c6SThierry Reding if (err < 0) 2168459cc2c6SThierry Reding dev_err(sor->dev, "failed to attach SOR: %d\n", err); 2169459cc2c6SThierry Reding 2170459cc2c6SThierry Reding /* enable display to SOR clock and generate HDMI preamble */ 2171459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 2172459cc2c6SThierry Reding value |= SOR1_ENABLE | SOR1_TIMING_CYA; 2173459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 2174459cc2c6SThierry Reding 2175459cc2c6SThierry Reding tegra_dc_commit(dc); 2176459cc2c6SThierry Reding 2177459cc2c6SThierry Reding err = tegra_sor_wakeup(sor); 2178459cc2c6SThierry Reding if (err < 0) 2179459cc2c6SThierry Reding dev_err(sor->dev, "failed to wakeup SOR: %d\n", err); 2180459cc2c6SThierry Reding } 2181459cc2c6SThierry Reding 2182459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_hdmi_helpers = { 2183459cc2c6SThierry Reding .disable = tegra_sor_hdmi_disable, 2184459cc2c6SThierry Reding .enable = tegra_sor_hdmi_enable, 2185459cc2c6SThierry Reding .atomic_check = tegra_sor_encoder_atomic_check, 2186459cc2c6SThierry Reding }; 2187459cc2c6SThierry Reding 21886b6b6042SThierry Reding static int tegra_sor_init(struct host1x_client *client) 21896b6b6042SThierry Reding { 21909910f5c4SThierry Reding struct drm_device *drm = dev_get_drvdata(client->parent); 2191459cc2c6SThierry Reding const struct drm_encoder_helper_funcs *helpers = NULL; 21926b6b6042SThierry Reding struct tegra_sor *sor = host1x_client_to_sor(client); 2193459cc2c6SThierry Reding int connector = DRM_MODE_CONNECTOR_Unknown; 2194459cc2c6SThierry Reding int encoder = DRM_MODE_ENCODER_NONE; 21956b6b6042SThierry Reding int err; 21966b6b6042SThierry Reding 21979542c237SThierry Reding if (!sor->aux) { 2198459cc2c6SThierry Reding if (sor->soc->supports_hdmi) { 2199459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_HDMIA; 2200459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 2201459cc2c6SThierry Reding helpers = &tegra_sor_hdmi_helpers; 2202459cc2c6SThierry Reding } else if (sor->soc->supports_lvds) { 2203459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_LVDS; 2204459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_LVDS; 2205459cc2c6SThierry Reding } 2206459cc2c6SThierry Reding } else { 2207459cc2c6SThierry Reding if (sor->soc->supports_edp) { 2208459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_eDP; 2209459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 2210459cc2c6SThierry Reding helpers = &tegra_sor_edp_helpers; 2211459cc2c6SThierry Reding } else if (sor->soc->supports_dp) { 2212459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_DisplayPort; 2213459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 2214459cc2c6SThierry Reding } 2215459cc2c6SThierry Reding } 22166b6b6042SThierry Reding 22176b6b6042SThierry Reding sor->output.dev = sor->dev; 22186b6b6042SThierry Reding 22196fad8f66SThierry Reding drm_connector_init(drm, &sor->output.connector, 22206fad8f66SThierry Reding &tegra_sor_connector_funcs, 2221459cc2c6SThierry Reding connector); 22226fad8f66SThierry Reding drm_connector_helper_add(&sor->output.connector, 22236fad8f66SThierry Reding &tegra_sor_connector_helper_funcs); 22246fad8f66SThierry Reding sor->output.connector.dpms = DRM_MODE_DPMS_OFF; 22256fad8f66SThierry Reding 22266fad8f66SThierry Reding drm_encoder_init(drm, &sor->output.encoder, &tegra_sor_encoder_funcs, 222713a3d91fSVille Syrjälä encoder, NULL); 2228459cc2c6SThierry Reding drm_encoder_helper_add(&sor->output.encoder, helpers); 22296fad8f66SThierry Reding 22306fad8f66SThierry Reding drm_mode_connector_attach_encoder(&sor->output.connector, 22316fad8f66SThierry Reding &sor->output.encoder); 22326fad8f66SThierry Reding drm_connector_register(&sor->output.connector); 22336fad8f66SThierry Reding 2234ea130b24SThierry Reding err = tegra_output_init(drm, &sor->output); 2235ea130b24SThierry Reding if (err < 0) { 2236ea130b24SThierry Reding dev_err(client->dev, "failed to initialize output: %d\n", err); 2237ea130b24SThierry Reding return err; 2238ea130b24SThierry Reding } 22396fad8f66SThierry Reding 2240ea130b24SThierry Reding sor->output.encoder.possible_crtcs = 0x3; 22416b6b6042SThierry Reding 2242a82752e1SThierry Reding if (IS_ENABLED(CONFIG_DEBUG_FS)) { 22431b0c7b48SThierry Reding err = tegra_sor_debugfs_init(sor, drm->primary); 2244a82752e1SThierry Reding if (err < 0) 2245a82752e1SThierry Reding dev_err(sor->dev, "debugfs setup failed: %d\n", err); 2246a82752e1SThierry Reding } 2247a82752e1SThierry Reding 22489542c237SThierry Reding if (sor->aux) { 22499542c237SThierry Reding err = drm_dp_aux_attach(sor->aux, &sor->output); 22506b6b6042SThierry Reding if (err < 0) { 22516b6b6042SThierry Reding dev_err(sor->dev, "failed to attach DP: %d\n", err); 22526b6b6042SThierry Reding return err; 22536b6b6042SThierry Reding } 22546b6b6042SThierry Reding } 22556b6b6042SThierry Reding 2256535a65dbSTomeu Vizoso /* 2257535a65dbSTomeu Vizoso * XXX: Remove this reset once proper hand-over from firmware to 2258535a65dbSTomeu Vizoso * kernel is possible. 2259535a65dbSTomeu Vizoso */ 2260535a65dbSTomeu Vizoso err = reset_control_assert(sor->rst); 2261535a65dbSTomeu Vizoso if (err < 0) { 2262535a65dbSTomeu Vizoso dev_err(sor->dev, "failed to assert SOR reset: %d\n", err); 2263535a65dbSTomeu Vizoso return err; 2264535a65dbSTomeu Vizoso } 2265535a65dbSTomeu Vizoso 22666fad8f66SThierry Reding err = clk_prepare_enable(sor->clk); 22676fad8f66SThierry Reding if (err < 0) { 22686fad8f66SThierry Reding dev_err(sor->dev, "failed to enable clock: %d\n", err); 22696fad8f66SThierry Reding return err; 22706fad8f66SThierry Reding } 22716fad8f66SThierry Reding 2272535a65dbSTomeu Vizoso usleep_range(1000, 3000); 2273535a65dbSTomeu Vizoso 2274535a65dbSTomeu Vizoso err = reset_control_deassert(sor->rst); 2275535a65dbSTomeu Vizoso if (err < 0) { 2276535a65dbSTomeu Vizoso dev_err(sor->dev, "failed to deassert SOR reset: %d\n", err); 2277535a65dbSTomeu Vizoso return err; 2278535a65dbSTomeu Vizoso } 2279535a65dbSTomeu Vizoso 22806fad8f66SThierry Reding err = clk_prepare_enable(sor->clk_safe); 22816fad8f66SThierry Reding if (err < 0) 22826fad8f66SThierry Reding return err; 22836fad8f66SThierry Reding 22846fad8f66SThierry Reding err = clk_prepare_enable(sor->clk_dp); 22856fad8f66SThierry Reding if (err < 0) 22866fad8f66SThierry Reding return err; 22876fad8f66SThierry Reding 22886b6b6042SThierry Reding return 0; 22896b6b6042SThierry Reding } 22906b6b6042SThierry Reding 22916b6b6042SThierry Reding static int tegra_sor_exit(struct host1x_client *client) 22926b6b6042SThierry Reding { 22936b6b6042SThierry Reding struct tegra_sor *sor = host1x_client_to_sor(client); 22946b6b6042SThierry Reding int err; 22956b6b6042SThierry Reding 2296328ec69eSThierry Reding tegra_output_exit(&sor->output); 2297328ec69eSThierry Reding 22989542c237SThierry Reding if (sor->aux) { 22999542c237SThierry Reding err = drm_dp_aux_detach(sor->aux); 23006b6b6042SThierry Reding if (err < 0) { 23016b6b6042SThierry Reding dev_err(sor->dev, "failed to detach DP: %d\n", err); 23026b6b6042SThierry Reding return err; 23036b6b6042SThierry Reding } 23046b6b6042SThierry Reding } 23056b6b6042SThierry Reding 23066fad8f66SThierry Reding clk_disable_unprepare(sor->clk_safe); 23076fad8f66SThierry Reding clk_disable_unprepare(sor->clk_dp); 23086fad8f66SThierry Reding clk_disable_unprepare(sor->clk); 23096fad8f66SThierry Reding 23104009c224SThierry Reding if (IS_ENABLED(CONFIG_DEBUG_FS)) 23114009c224SThierry Reding tegra_sor_debugfs_exit(sor); 2312a82752e1SThierry Reding 23136b6b6042SThierry Reding return 0; 23146b6b6042SThierry Reding } 23156b6b6042SThierry Reding 23166b6b6042SThierry Reding static const struct host1x_client_ops sor_client_ops = { 23176b6b6042SThierry Reding .init = tegra_sor_init, 23186b6b6042SThierry Reding .exit = tegra_sor_exit, 23196b6b6042SThierry Reding }; 23206b6b6042SThierry Reding 2321459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_edp_ops = { 2322459cc2c6SThierry Reding .name = "eDP", 2323459cc2c6SThierry Reding }; 2324459cc2c6SThierry Reding 2325459cc2c6SThierry Reding static int tegra_sor_hdmi_probe(struct tegra_sor *sor) 2326459cc2c6SThierry Reding { 2327459cc2c6SThierry Reding int err; 2328459cc2c6SThierry Reding 2329459cc2c6SThierry Reding sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io"); 2330459cc2c6SThierry Reding if (IS_ERR(sor->avdd_io_supply)) { 2331459cc2c6SThierry Reding dev_err(sor->dev, "cannot get AVDD I/O supply: %ld\n", 2332459cc2c6SThierry Reding PTR_ERR(sor->avdd_io_supply)); 2333459cc2c6SThierry Reding return PTR_ERR(sor->avdd_io_supply); 2334459cc2c6SThierry Reding } 2335459cc2c6SThierry Reding 2336459cc2c6SThierry Reding err = regulator_enable(sor->avdd_io_supply); 2337459cc2c6SThierry Reding if (err < 0) { 2338459cc2c6SThierry Reding dev_err(sor->dev, "failed to enable AVDD I/O supply: %d\n", 2339459cc2c6SThierry Reding err); 2340459cc2c6SThierry Reding return err; 2341459cc2c6SThierry Reding } 2342459cc2c6SThierry Reding 2343459cc2c6SThierry Reding sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-pll"); 2344459cc2c6SThierry Reding if (IS_ERR(sor->vdd_pll_supply)) { 2345459cc2c6SThierry Reding dev_err(sor->dev, "cannot get VDD PLL supply: %ld\n", 2346459cc2c6SThierry Reding PTR_ERR(sor->vdd_pll_supply)); 2347459cc2c6SThierry Reding return PTR_ERR(sor->vdd_pll_supply); 2348459cc2c6SThierry Reding } 2349459cc2c6SThierry Reding 2350459cc2c6SThierry Reding err = regulator_enable(sor->vdd_pll_supply); 2351459cc2c6SThierry Reding if (err < 0) { 2352459cc2c6SThierry Reding dev_err(sor->dev, "failed to enable VDD PLL supply: %d\n", 2353459cc2c6SThierry Reding err); 2354459cc2c6SThierry Reding return err; 2355459cc2c6SThierry Reding } 2356459cc2c6SThierry Reding 2357459cc2c6SThierry Reding sor->hdmi_supply = devm_regulator_get(sor->dev, "hdmi"); 2358459cc2c6SThierry Reding if (IS_ERR(sor->hdmi_supply)) { 2359459cc2c6SThierry Reding dev_err(sor->dev, "cannot get HDMI supply: %ld\n", 2360459cc2c6SThierry Reding PTR_ERR(sor->hdmi_supply)); 2361459cc2c6SThierry Reding return PTR_ERR(sor->hdmi_supply); 2362459cc2c6SThierry Reding } 2363459cc2c6SThierry Reding 2364459cc2c6SThierry Reding err = regulator_enable(sor->hdmi_supply); 2365459cc2c6SThierry Reding if (err < 0) { 2366459cc2c6SThierry Reding dev_err(sor->dev, "failed to enable HDMI supply: %d\n", err); 2367459cc2c6SThierry Reding return err; 2368459cc2c6SThierry Reding } 2369459cc2c6SThierry Reding 2370459cc2c6SThierry Reding return 0; 2371459cc2c6SThierry Reding } 2372459cc2c6SThierry Reding 2373459cc2c6SThierry Reding static int tegra_sor_hdmi_remove(struct tegra_sor *sor) 2374459cc2c6SThierry Reding { 2375459cc2c6SThierry Reding regulator_disable(sor->hdmi_supply); 2376459cc2c6SThierry Reding regulator_disable(sor->vdd_pll_supply); 2377459cc2c6SThierry Reding regulator_disable(sor->avdd_io_supply); 2378459cc2c6SThierry Reding 2379459cc2c6SThierry Reding return 0; 2380459cc2c6SThierry Reding } 2381459cc2c6SThierry Reding 2382459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_hdmi_ops = { 2383459cc2c6SThierry Reding .name = "HDMI", 2384459cc2c6SThierry Reding .probe = tegra_sor_hdmi_probe, 2385459cc2c6SThierry Reding .remove = tegra_sor_hdmi_remove, 2386459cc2c6SThierry Reding }; 2387459cc2c6SThierry Reding 2388459cc2c6SThierry Reding static const struct tegra_sor_soc tegra124_sor = { 2389459cc2c6SThierry Reding .supports_edp = true, 2390459cc2c6SThierry Reding .supports_lvds = true, 2391459cc2c6SThierry Reding .supports_hdmi = false, 2392459cc2c6SThierry Reding .supports_dp = false, 2393459cc2c6SThierry Reding }; 2394459cc2c6SThierry Reding 2395459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor = { 2396459cc2c6SThierry Reding .supports_edp = true, 2397459cc2c6SThierry Reding .supports_lvds = false, 2398459cc2c6SThierry Reding .supports_hdmi = false, 2399459cc2c6SThierry Reding .supports_dp = false, 2400459cc2c6SThierry Reding }; 2401459cc2c6SThierry Reding 2402459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor1 = { 2403459cc2c6SThierry Reding .supports_edp = false, 2404459cc2c6SThierry Reding .supports_lvds = false, 2405459cc2c6SThierry Reding .supports_hdmi = true, 2406459cc2c6SThierry Reding .supports_dp = true, 2407459cc2c6SThierry Reding 2408459cc2c6SThierry Reding .num_settings = ARRAY_SIZE(tegra210_sor_hdmi_defaults), 2409459cc2c6SThierry Reding .settings = tegra210_sor_hdmi_defaults, 2410459cc2c6SThierry Reding }; 2411459cc2c6SThierry Reding 2412459cc2c6SThierry Reding static const struct of_device_id tegra_sor_of_match[] = { 2413459cc2c6SThierry Reding { .compatible = "nvidia,tegra210-sor1", .data = &tegra210_sor1 }, 2414459cc2c6SThierry Reding { .compatible = "nvidia,tegra210-sor", .data = &tegra210_sor }, 2415459cc2c6SThierry Reding { .compatible = "nvidia,tegra124-sor", .data = &tegra124_sor }, 2416459cc2c6SThierry Reding { }, 2417459cc2c6SThierry Reding }; 2418459cc2c6SThierry Reding MODULE_DEVICE_TABLE(of, tegra_sor_of_match); 2419459cc2c6SThierry Reding 24206b6b6042SThierry Reding static int tegra_sor_probe(struct platform_device *pdev) 24216b6b6042SThierry Reding { 2422459cc2c6SThierry Reding const struct of_device_id *match; 24236b6b6042SThierry Reding struct device_node *np; 24246b6b6042SThierry Reding struct tegra_sor *sor; 24256b6b6042SThierry Reding struct resource *regs; 24266b6b6042SThierry Reding int err; 24276b6b6042SThierry Reding 2428459cc2c6SThierry Reding match = of_match_device(tegra_sor_of_match, &pdev->dev); 2429459cc2c6SThierry Reding 24306b6b6042SThierry Reding sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL); 24316b6b6042SThierry Reding if (!sor) 24326b6b6042SThierry Reding return -ENOMEM; 24336b6b6042SThierry Reding 24346b6b6042SThierry Reding sor->output.dev = sor->dev = &pdev->dev; 2435459cc2c6SThierry Reding sor->soc = match->data; 2436459cc2c6SThierry Reding 2437459cc2c6SThierry Reding sor->settings = devm_kmemdup(&pdev->dev, sor->soc->settings, 2438459cc2c6SThierry Reding sor->soc->num_settings * 2439459cc2c6SThierry Reding sizeof(*sor->settings), 2440459cc2c6SThierry Reding GFP_KERNEL); 2441459cc2c6SThierry Reding if (!sor->settings) 2442459cc2c6SThierry Reding return -ENOMEM; 2443459cc2c6SThierry Reding 2444459cc2c6SThierry Reding sor->num_settings = sor->soc->num_settings; 24456b6b6042SThierry Reding 24466b6b6042SThierry Reding np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0); 24476b6b6042SThierry Reding if (np) { 24489542c237SThierry Reding sor->aux = drm_dp_aux_find_by_of_node(np); 24496b6b6042SThierry Reding of_node_put(np); 24506b6b6042SThierry Reding 24519542c237SThierry Reding if (!sor->aux) 24526b6b6042SThierry Reding return -EPROBE_DEFER; 24536b6b6042SThierry Reding } 24546b6b6042SThierry Reding 24559542c237SThierry Reding if (!sor->aux) { 2456459cc2c6SThierry Reding if (sor->soc->supports_hdmi) { 2457459cc2c6SThierry Reding sor->ops = &tegra_sor_hdmi_ops; 2458459cc2c6SThierry Reding } else if (sor->soc->supports_lvds) { 2459459cc2c6SThierry Reding dev_err(&pdev->dev, "LVDS not supported yet\n"); 2460459cc2c6SThierry Reding return -ENODEV; 2461459cc2c6SThierry Reding } else { 2462459cc2c6SThierry Reding dev_err(&pdev->dev, "unknown (non-DP) support\n"); 2463459cc2c6SThierry Reding return -ENODEV; 2464459cc2c6SThierry Reding } 2465459cc2c6SThierry Reding } else { 2466459cc2c6SThierry Reding if (sor->soc->supports_edp) { 2467459cc2c6SThierry Reding sor->ops = &tegra_sor_edp_ops; 2468459cc2c6SThierry Reding } else if (sor->soc->supports_dp) { 2469459cc2c6SThierry Reding dev_err(&pdev->dev, "DisplayPort not supported yet\n"); 2470459cc2c6SThierry Reding return -ENODEV; 2471459cc2c6SThierry Reding } else { 2472459cc2c6SThierry Reding dev_err(&pdev->dev, "unknown (DP) support\n"); 2473459cc2c6SThierry Reding return -ENODEV; 2474459cc2c6SThierry Reding } 2475459cc2c6SThierry Reding } 2476459cc2c6SThierry Reding 24776b6b6042SThierry Reding err = tegra_output_probe(&sor->output); 24784dbdc740SThierry Reding if (err < 0) { 24794dbdc740SThierry Reding dev_err(&pdev->dev, "failed to probe output: %d\n", err); 24806b6b6042SThierry Reding return err; 24814dbdc740SThierry Reding } 24826b6b6042SThierry Reding 2483459cc2c6SThierry Reding if (sor->ops && sor->ops->probe) { 2484459cc2c6SThierry Reding err = sor->ops->probe(sor); 2485459cc2c6SThierry Reding if (err < 0) { 2486459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to probe %s: %d\n", 2487459cc2c6SThierry Reding sor->ops->name, err); 2488459cc2c6SThierry Reding goto output; 2489459cc2c6SThierry Reding } 2490459cc2c6SThierry Reding } 2491459cc2c6SThierry Reding 24926b6b6042SThierry Reding regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 24936b6b6042SThierry Reding sor->regs = devm_ioremap_resource(&pdev->dev, regs); 2494459cc2c6SThierry Reding if (IS_ERR(sor->regs)) { 2495459cc2c6SThierry Reding err = PTR_ERR(sor->regs); 2496459cc2c6SThierry Reding goto remove; 2497459cc2c6SThierry Reding } 24986b6b6042SThierry Reding 24996b6b6042SThierry Reding sor->rst = devm_reset_control_get(&pdev->dev, "sor"); 25004dbdc740SThierry Reding if (IS_ERR(sor->rst)) { 2501459cc2c6SThierry Reding err = PTR_ERR(sor->rst); 2502459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get reset control: %d\n", err); 2503459cc2c6SThierry Reding goto remove; 25044dbdc740SThierry Reding } 25056b6b6042SThierry Reding 25066b6b6042SThierry Reding sor->clk = devm_clk_get(&pdev->dev, NULL); 25074dbdc740SThierry Reding if (IS_ERR(sor->clk)) { 2508459cc2c6SThierry Reding err = PTR_ERR(sor->clk); 2509459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get module clock: %d\n", err); 2510459cc2c6SThierry Reding goto remove; 25114dbdc740SThierry Reding } 25126b6b6042SThierry Reding 25136b6b6042SThierry Reding sor->clk_parent = devm_clk_get(&pdev->dev, "parent"); 25144dbdc740SThierry Reding if (IS_ERR(sor->clk_parent)) { 2515459cc2c6SThierry Reding err = PTR_ERR(sor->clk_parent); 2516459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get parent clock: %d\n", err); 2517459cc2c6SThierry Reding goto remove; 25184dbdc740SThierry Reding } 25196b6b6042SThierry Reding 25206b6b6042SThierry Reding sor->clk_safe = devm_clk_get(&pdev->dev, "safe"); 25214dbdc740SThierry Reding if (IS_ERR(sor->clk_safe)) { 2522459cc2c6SThierry Reding err = PTR_ERR(sor->clk_safe); 2523459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get safe clock: %d\n", err); 2524459cc2c6SThierry Reding goto remove; 25254dbdc740SThierry Reding } 25266b6b6042SThierry Reding 25276b6b6042SThierry Reding sor->clk_dp = devm_clk_get(&pdev->dev, "dp"); 25284dbdc740SThierry Reding if (IS_ERR(sor->clk_dp)) { 2529459cc2c6SThierry Reding err = PTR_ERR(sor->clk_dp); 2530459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get DP clock: %d\n", err); 2531459cc2c6SThierry Reding goto remove; 25324dbdc740SThierry Reding } 25336b6b6042SThierry Reding 25346b6b6042SThierry Reding INIT_LIST_HEAD(&sor->client.list); 25356b6b6042SThierry Reding sor->client.ops = &sor_client_ops; 25366b6b6042SThierry Reding sor->client.dev = &pdev->dev; 25376b6b6042SThierry Reding 25386b6b6042SThierry Reding err = host1x_client_register(&sor->client); 25396b6b6042SThierry Reding if (err < 0) { 25406b6b6042SThierry Reding dev_err(&pdev->dev, "failed to register host1x client: %d\n", 25416b6b6042SThierry Reding err); 2542459cc2c6SThierry Reding goto remove; 25436b6b6042SThierry Reding } 25446b6b6042SThierry Reding 25456b6b6042SThierry Reding platform_set_drvdata(pdev, sor); 25466b6b6042SThierry Reding 25476b6b6042SThierry Reding return 0; 2548459cc2c6SThierry Reding 2549459cc2c6SThierry Reding remove: 2550459cc2c6SThierry Reding if (sor->ops && sor->ops->remove) 2551459cc2c6SThierry Reding sor->ops->remove(sor); 2552459cc2c6SThierry Reding output: 2553459cc2c6SThierry Reding tegra_output_remove(&sor->output); 2554459cc2c6SThierry Reding return err; 25556b6b6042SThierry Reding } 25566b6b6042SThierry Reding 25576b6b6042SThierry Reding static int tegra_sor_remove(struct platform_device *pdev) 25586b6b6042SThierry Reding { 25596b6b6042SThierry Reding struct tegra_sor *sor = platform_get_drvdata(pdev); 25606b6b6042SThierry Reding int err; 25616b6b6042SThierry Reding 25626b6b6042SThierry Reding err = host1x_client_unregister(&sor->client); 25636b6b6042SThierry Reding if (err < 0) { 25646b6b6042SThierry Reding dev_err(&pdev->dev, "failed to unregister host1x client: %d\n", 25656b6b6042SThierry Reding err); 25666b6b6042SThierry Reding return err; 25676b6b6042SThierry Reding } 25686b6b6042SThierry Reding 2569459cc2c6SThierry Reding if (sor->ops && sor->ops->remove) { 2570459cc2c6SThierry Reding err = sor->ops->remove(sor); 2571459cc2c6SThierry Reding if (err < 0) 2572459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to remove SOR: %d\n", err); 2573459cc2c6SThierry Reding } 2574459cc2c6SThierry Reding 2575328ec69eSThierry Reding tegra_output_remove(&sor->output); 25766b6b6042SThierry Reding 25776b6b6042SThierry Reding return 0; 25786b6b6042SThierry Reding } 25796b6b6042SThierry Reding 25806b6b6042SThierry Reding struct platform_driver tegra_sor_driver = { 25816b6b6042SThierry Reding .driver = { 25826b6b6042SThierry Reding .name = "tegra-sor", 25836b6b6042SThierry Reding .of_match_table = tegra_sor_of_match, 25846b6b6042SThierry Reding }, 25856b6b6042SThierry Reding .probe = tegra_sor_probe, 25866b6b6042SThierry Reding .remove = tegra_sor_remove, 25876b6b6042SThierry Reding }; 2588