16b6b6042SThierry Reding /* 26b6b6042SThierry Reding * Copyright (C) 2013 NVIDIA Corporation 36b6b6042SThierry Reding * 46b6b6042SThierry Reding * This program is free software; you can redistribute it and/or modify 56b6b6042SThierry Reding * it under the terms of the GNU General Public License version 2 as 66b6b6042SThierry Reding * published by the Free Software Foundation. 76b6b6042SThierry Reding */ 86b6b6042SThierry Reding 96b6b6042SThierry Reding #include <linux/clk.h> 10*b299221cSThierry Reding #include <linux/clk-provider.h> 11a82752e1SThierry Reding #include <linux/debugfs.h> 126fad8f66SThierry Reding #include <linux/gpio.h> 136b6b6042SThierry Reding #include <linux/io.h> 14459cc2c6SThierry Reding #include <linux/of_device.h> 156b6b6042SThierry Reding #include <linux/platform_device.h> 16aaff8bd2SThierry Reding #include <linux/pm_runtime.h> 17459cc2c6SThierry Reding #include <linux/regulator/consumer.h> 186b6b6042SThierry Reding #include <linux/reset.h> 19306a7f91SThierry Reding 207232398aSThierry Reding #include <soc/tegra/pmc.h> 216b6b6042SThierry Reding 224aa3df71SThierry Reding #include <drm/drm_atomic_helper.h> 236b6b6042SThierry Reding #include <drm/drm_dp_helper.h> 246fad8f66SThierry Reding #include <drm/drm_panel.h> 256b6b6042SThierry Reding 266b6b6042SThierry Reding #include "dc.h" 276b6b6042SThierry Reding #include "drm.h" 286b6b6042SThierry Reding #include "sor.h" 296b6b6042SThierry Reding 30459cc2c6SThierry Reding #define SOR_REKEY 0x38 31459cc2c6SThierry Reding 32459cc2c6SThierry Reding struct tegra_sor_hdmi_settings { 33459cc2c6SThierry Reding unsigned long frequency; 34459cc2c6SThierry Reding 35459cc2c6SThierry Reding u8 vcocap; 36459cc2c6SThierry Reding u8 ichpmp; 37459cc2c6SThierry Reding u8 loadadj; 38459cc2c6SThierry Reding u8 termadj; 39459cc2c6SThierry Reding u8 tx_pu; 40459cc2c6SThierry Reding u8 bg_vref; 41459cc2c6SThierry Reding 42459cc2c6SThierry Reding u8 drive_current[4]; 43459cc2c6SThierry Reding u8 preemphasis[4]; 44459cc2c6SThierry Reding }; 45459cc2c6SThierry Reding 46459cc2c6SThierry Reding #if 1 47459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = { 48459cc2c6SThierry Reding { 49459cc2c6SThierry Reding .frequency = 54000000, 50459cc2c6SThierry Reding .vcocap = 0x0, 51459cc2c6SThierry Reding .ichpmp = 0x1, 52459cc2c6SThierry Reding .loadadj = 0x3, 53459cc2c6SThierry Reding .termadj = 0x9, 54459cc2c6SThierry Reding .tx_pu = 0x10, 55459cc2c6SThierry Reding .bg_vref = 0x8, 56459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 57459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 58459cc2c6SThierry Reding }, { 59459cc2c6SThierry Reding .frequency = 75000000, 60459cc2c6SThierry Reding .vcocap = 0x3, 61459cc2c6SThierry Reding .ichpmp = 0x1, 62459cc2c6SThierry Reding .loadadj = 0x3, 63459cc2c6SThierry Reding .termadj = 0x9, 64459cc2c6SThierry Reding .tx_pu = 0x40, 65459cc2c6SThierry Reding .bg_vref = 0x8, 66459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 67459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 68459cc2c6SThierry Reding }, { 69459cc2c6SThierry Reding .frequency = 150000000, 70459cc2c6SThierry Reding .vcocap = 0x3, 71459cc2c6SThierry Reding .ichpmp = 0x1, 72459cc2c6SThierry Reding .loadadj = 0x3, 73459cc2c6SThierry Reding .termadj = 0x9, 74459cc2c6SThierry Reding .tx_pu = 0x66, 75459cc2c6SThierry Reding .bg_vref = 0x8, 76459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 77459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 78459cc2c6SThierry Reding }, { 79459cc2c6SThierry Reding .frequency = 300000000, 80459cc2c6SThierry Reding .vcocap = 0x3, 81459cc2c6SThierry Reding .ichpmp = 0x1, 82459cc2c6SThierry Reding .loadadj = 0x3, 83459cc2c6SThierry Reding .termadj = 0x9, 84459cc2c6SThierry Reding .tx_pu = 0x66, 85459cc2c6SThierry Reding .bg_vref = 0xa, 86459cc2c6SThierry Reding .drive_current = { 0x33, 0x3f, 0x3f, 0x3f }, 87459cc2c6SThierry Reding .preemphasis = { 0x00, 0x17, 0x17, 0x17 }, 88459cc2c6SThierry Reding }, { 89459cc2c6SThierry Reding .frequency = 600000000, 90459cc2c6SThierry Reding .vcocap = 0x3, 91459cc2c6SThierry Reding .ichpmp = 0x1, 92459cc2c6SThierry Reding .loadadj = 0x3, 93459cc2c6SThierry Reding .termadj = 0x9, 94459cc2c6SThierry Reding .tx_pu = 0x66, 95459cc2c6SThierry Reding .bg_vref = 0x8, 96459cc2c6SThierry Reding .drive_current = { 0x33, 0x3f, 0x3f, 0x3f }, 97459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 98459cc2c6SThierry Reding }, 99459cc2c6SThierry Reding }; 100459cc2c6SThierry Reding #else 101459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = { 102459cc2c6SThierry Reding { 103459cc2c6SThierry Reding .frequency = 75000000, 104459cc2c6SThierry Reding .vcocap = 0x3, 105459cc2c6SThierry Reding .ichpmp = 0x1, 106459cc2c6SThierry Reding .loadadj = 0x3, 107459cc2c6SThierry Reding .termadj = 0x9, 108459cc2c6SThierry Reding .tx_pu = 0x40, 109459cc2c6SThierry Reding .bg_vref = 0x8, 110459cc2c6SThierry Reding .drive_current = { 0x29, 0x29, 0x29, 0x29 }, 111459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 112459cc2c6SThierry Reding }, { 113459cc2c6SThierry Reding .frequency = 150000000, 114459cc2c6SThierry Reding .vcocap = 0x3, 115459cc2c6SThierry Reding .ichpmp = 0x1, 116459cc2c6SThierry Reding .loadadj = 0x3, 117459cc2c6SThierry Reding .termadj = 0x9, 118459cc2c6SThierry Reding .tx_pu = 0x66, 119459cc2c6SThierry Reding .bg_vref = 0x8, 120459cc2c6SThierry Reding .drive_current = { 0x30, 0x37, 0x37, 0x37 }, 121459cc2c6SThierry Reding .preemphasis = { 0x01, 0x02, 0x02, 0x02 }, 122459cc2c6SThierry Reding }, { 123459cc2c6SThierry Reding .frequency = 300000000, 124459cc2c6SThierry Reding .vcocap = 0x3, 125459cc2c6SThierry Reding .ichpmp = 0x6, 126459cc2c6SThierry Reding .loadadj = 0x3, 127459cc2c6SThierry Reding .termadj = 0x9, 128459cc2c6SThierry Reding .tx_pu = 0x66, 129459cc2c6SThierry Reding .bg_vref = 0xf, 130459cc2c6SThierry Reding .drive_current = { 0x30, 0x37, 0x37, 0x37 }, 131459cc2c6SThierry Reding .preemphasis = { 0x10, 0x3e, 0x3e, 0x3e }, 132459cc2c6SThierry Reding }, { 133459cc2c6SThierry Reding .frequency = 600000000, 134459cc2c6SThierry Reding .vcocap = 0x3, 135459cc2c6SThierry Reding .ichpmp = 0xa, 136459cc2c6SThierry Reding .loadadj = 0x3, 137459cc2c6SThierry Reding .termadj = 0xb, 138459cc2c6SThierry Reding .tx_pu = 0x66, 139459cc2c6SThierry Reding .bg_vref = 0xe, 140459cc2c6SThierry Reding .drive_current = { 0x35, 0x3e, 0x3e, 0x3e }, 141459cc2c6SThierry Reding .preemphasis = { 0x02, 0x3f, 0x3f, 0x3f }, 142459cc2c6SThierry Reding }, 143459cc2c6SThierry Reding }; 144459cc2c6SThierry Reding #endif 145459cc2c6SThierry Reding 146459cc2c6SThierry Reding struct tegra_sor_soc { 147459cc2c6SThierry Reding bool supports_edp; 148459cc2c6SThierry Reding bool supports_lvds; 149459cc2c6SThierry Reding bool supports_hdmi; 150459cc2c6SThierry Reding bool supports_dp; 151459cc2c6SThierry Reding 152459cc2c6SThierry Reding const struct tegra_sor_hdmi_settings *settings; 153459cc2c6SThierry Reding unsigned int num_settings; 154459cc2c6SThierry Reding }; 155459cc2c6SThierry Reding 156459cc2c6SThierry Reding struct tegra_sor; 157459cc2c6SThierry Reding 158459cc2c6SThierry Reding struct tegra_sor_ops { 159459cc2c6SThierry Reding const char *name; 160459cc2c6SThierry Reding int (*probe)(struct tegra_sor *sor); 161459cc2c6SThierry Reding int (*remove)(struct tegra_sor *sor); 162459cc2c6SThierry Reding }; 163459cc2c6SThierry Reding 1646b6b6042SThierry Reding struct tegra_sor { 1656b6b6042SThierry Reding struct host1x_client client; 1666b6b6042SThierry Reding struct tegra_output output; 1676b6b6042SThierry Reding struct device *dev; 1686b6b6042SThierry Reding 169459cc2c6SThierry Reding const struct tegra_sor_soc *soc; 1706b6b6042SThierry Reding void __iomem *regs; 1716b6b6042SThierry Reding 1726b6b6042SThierry Reding struct reset_control *rst; 1736b6b6042SThierry Reding struct clk *clk_parent; 174*b299221cSThierry Reding struct clk *clk_brick; 1756b6b6042SThierry Reding struct clk *clk_safe; 1766b6b6042SThierry Reding struct clk *clk_dp; 1776b6b6042SThierry Reding struct clk *clk; 1786b6b6042SThierry Reding 1799542c237SThierry Reding struct drm_dp_aux *aux; 1806b6b6042SThierry Reding 181dab16336SThierry Reding struct drm_info_list *debugfs_files; 182dab16336SThierry Reding struct drm_minor *minor; 183a82752e1SThierry Reding struct dentry *debugfs; 184459cc2c6SThierry Reding 185459cc2c6SThierry Reding const struct tegra_sor_ops *ops; 186459cc2c6SThierry Reding 187459cc2c6SThierry Reding /* for HDMI 2.0 */ 188459cc2c6SThierry Reding struct tegra_sor_hdmi_settings *settings; 189459cc2c6SThierry Reding unsigned int num_settings; 190459cc2c6SThierry Reding 191459cc2c6SThierry Reding struct regulator *avdd_io_supply; 192459cc2c6SThierry Reding struct regulator *vdd_pll_supply; 193459cc2c6SThierry Reding struct regulator *hdmi_supply; 1946b6b6042SThierry Reding }; 1956b6b6042SThierry Reding 196c31efa7aSThierry Reding struct tegra_sor_state { 197c31efa7aSThierry Reding struct drm_connector_state base; 198c31efa7aSThierry Reding 199c31efa7aSThierry Reding unsigned int bpc; 200c31efa7aSThierry Reding }; 201c31efa7aSThierry Reding 202c31efa7aSThierry Reding static inline struct tegra_sor_state * 203c31efa7aSThierry Reding to_sor_state(struct drm_connector_state *state) 204c31efa7aSThierry Reding { 205c31efa7aSThierry Reding return container_of(state, struct tegra_sor_state, base); 206c31efa7aSThierry Reding } 207c31efa7aSThierry Reding 20834fa183bSThierry Reding struct tegra_sor_config { 20934fa183bSThierry Reding u32 bits_per_pixel; 21034fa183bSThierry Reding 21134fa183bSThierry Reding u32 active_polarity; 21234fa183bSThierry Reding u32 active_count; 21334fa183bSThierry Reding u32 tu_size; 21434fa183bSThierry Reding u32 active_frac; 21534fa183bSThierry Reding u32 watermark; 2167890b576SThierry Reding 2177890b576SThierry Reding u32 hblank_symbols; 2187890b576SThierry Reding u32 vblank_symbols; 21934fa183bSThierry Reding }; 22034fa183bSThierry Reding 2216b6b6042SThierry Reding static inline struct tegra_sor * 2226b6b6042SThierry Reding host1x_client_to_sor(struct host1x_client *client) 2236b6b6042SThierry Reding { 2246b6b6042SThierry Reding return container_of(client, struct tegra_sor, client); 2256b6b6042SThierry Reding } 2266b6b6042SThierry Reding 2276b6b6042SThierry Reding static inline struct tegra_sor *to_sor(struct tegra_output *output) 2286b6b6042SThierry Reding { 2296b6b6042SThierry Reding return container_of(output, struct tegra_sor, output); 2306b6b6042SThierry Reding } 2316b6b6042SThierry Reding 23228fe2076SThierry Reding static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned long offset) 2336b6b6042SThierry Reding { 2346b6b6042SThierry Reding return readl(sor->regs + (offset << 2)); 2356b6b6042SThierry Reding } 2366b6b6042SThierry Reding 23728fe2076SThierry Reding static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value, 2386b6b6042SThierry Reding unsigned long offset) 2396b6b6042SThierry Reding { 2406b6b6042SThierry Reding writel(value, sor->regs + (offset << 2)); 2416b6b6042SThierry Reding } 2426b6b6042SThierry Reding 24325bb2cecSThierry Reding static int tegra_sor_set_parent_clock(struct tegra_sor *sor, struct clk *parent) 24425bb2cecSThierry Reding { 24525bb2cecSThierry Reding int err; 24625bb2cecSThierry Reding 24725bb2cecSThierry Reding clk_disable_unprepare(sor->clk); 24825bb2cecSThierry Reding 24925bb2cecSThierry Reding err = clk_set_parent(sor->clk, parent); 25025bb2cecSThierry Reding if (err < 0) 25125bb2cecSThierry Reding return err; 25225bb2cecSThierry Reding 25325bb2cecSThierry Reding err = clk_prepare_enable(sor->clk); 25425bb2cecSThierry Reding if (err < 0) 25525bb2cecSThierry Reding return err; 25625bb2cecSThierry Reding 25725bb2cecSThierry Reding return 0; 25825bb2cecSThierry Reding } 25925bb2cecSThierry Reding 260*b299221cSThierry Reding struct tegra_clk_sor_brick { 261*b299221cSThierry Reding struct clk_hw hw; 262*b299221cSThierry Reding struct tegra_sor *sor; 263*b299221cSThierry Reding }; 264*b299221cSThierry Reding 265*b299221cSThierry Reding static inline struct tegra_clk_sor_brick *to_brick(struct clk_hw *hw) 266*b299221cSThierry Reding { 267*b299221cSThierry Reding return container_of(hw, struct tegra_clk_sor_brick, hw); 268*b299221cSThierry Reding } 269*b299221cSThierry Reding 270*b299221cSThierry Reding static const char * const tegra_clk_sor_brick_parents[] = { 271*b299221cSThierry Reding "pll_d2_out0", "pll_dp" 272*b299221cSThierry Reding }; 273*b299221cSThierry Reding 274*b299221cSThierry Reding static int tegra_clk_sor_brick_set_parent(struct clk_hw *hw, u8 index) 275*b299221cSThierry Reding { 276*b299221cSThierry Reding struct tegra_clk_sor_brick *brick = to_brick(hw); 277*b299221cSThierry Reding struct tegra_sor *sor = brick->sor; 278*b299221cSThierry Reding u32 value; 279*b299221cSThierry Reding 280*b299221cSThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 281*b299221cSThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 282*b299221cSThierry Reding 283*b299221cSThierry Reding switch (index) { 284*b299221cSThierry Reding case 0: 285*b299221cSThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK; 286*b299221cSThierry Reding break; 287*b299221cSThierry Reding 288*b299221cSThierry Reding case 1: 289*b299221cSThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK; 290*b299221cSThierry Reding break; 291*b299221cSThierry Reding } 292*b299221cSThierry Reding 293*b299221cSThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 294*b299221cSThierry Reding 295*b299221cSThierry Reding return 0; 296*b299221cSThierry Reding } 297*b299221cSThierry Reding 298*b299221cSThierry Reding static u8 tegra_clk_sor_brick_get_parent(struct clk_hw *hw) 299*b299221cSThierry Reding { 300*b299221cSThierry Reding struct tegra_clk_sor_brick *brick = to_brick(hw); 301*b299221cSThierry Reding struct tegra_sor *sor = brick->sor; 302*b299221cSThierry Reding u8 parent = U8_MAX; 303*b299221cSThierry Reding u32 value; 304*b299221cSThierry Reding 305*b299221cSThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 306*b299221cSThierry Reding 307*b299221cSThierry Reding switch (value & SOR_CLK_CNTRL_DP_CLK_SEL_MASK) { 308*b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK: 309*b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK: 310*b299221cSThierry Reding parent = 0; 311*b299221cSThierry Reding break; 312*b299221cSThierry Reding 313*b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK: 314*b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK: 315*b299221cSThierry Reding parent = 1; 316*b299221cSThierry Reding break; 317*b299221cSThierry Reding } 318*b299221cSThierry Reding 319*b299221cSThierry Reding return parent; 320*b299221cSThierry Reding } 321*b299221cSThierry Reding 322*b299221cSThierry Reding static const struct clk_ops tegra_clk_sor_brick_ops = { 323*b299221cSThierry Reding .set_parent = tegra_clk_sor_brick_set_parent, 324*b299221cSThierry Reding .get_parent = tegra_clk_sor_brick_get_parent, 325*b299221cSThierry Reding }; 326*b299221cSThierry Reding 327*b299221cSThierry Reding static struct clk *tegra_clk_sor_brick_register(struct tegra_sor *sor, 328*b299221cSThierry Reding const char *name) 329*b299221cSThierry Reding { 330*b299221cSThierry Reding struct tegra_clk_sor_brick *brick; 331*b299221cSThierry Reding struct clk_init_data init; 332*b299221cSThierry Reding struct clk *clk; 333*b299221cSThierry Reding 334*b299221cSThierry Reding brick = devm_kzalloc(sor->dev, sizeof(*brick), GFP_KERNEL); 335*b299221cSThierry Reding if (!brick) 336*b299221cSThierry Reding return ERR_PTR(-ENOMEM); 337*b299221cSThierry Reding 338*b299221cSThierry Reding brick->sor = sor; 339*b299221cSThierry Reding 340*b299221cSThierry Reding init.name = name; 341*b299221cSThierry Reding init.flags = 0; 342*b299221cSThierry Reding init.parent_names = tegra_clk_sor_brick_parents; 343*b299221cSThierry Reding init.num_parents = ARRAY_SIZE(tegra_clk_sor_brick_parents); 344*b299221cSThierry Reding init.ops = &tegra_clk_sor_brick_ops; 345*b299221cSThierry Reding 346*b299221cSThierry Reding brick->hw.init = &init; 347*b299221cSThierry Reding 348*b299221cSThierry Reding clk = devm_clk_register(sor->dev, &brick->hw); 349*b299221cSThierry Reding if (IS_ERR(clk)) 350*b299221cSThierry Reding kfree(brick); 351*b299221cSThierry Reding 352*b299221cSThierry Reding return clk; 353*b299221cSThierry Reding } 354*b299221cSThierry Reding 3556b6b6042SThierry Reding static int tegra_sor_dp_train_fast(struct tegra_sor *sor, 3566b6b6042SThierry Reding struct drm_dp_link *link) 3576b6b6042SThierry Reding { 3586b6b6042SThierry Reding unsigned int i; 3596b6b6042SThierry Reding u8 pattern; 36028fe2076SThierry Reding u32 value; 3616b6b6042SThierry Reding int err; 3626b6b6042SThierry Reding 3636b6b6042SThierry Reding /* setup lane parameters */ 3646b6b6042SThierry Reding value = SOR_LANE_DRIVE_CURRENT_LANE3(0x40) | 3656b6b6042SThierry Reding SOR_LANE_DRIVE_CURRENT_LANE2(0x40) | 3666b6b6042SThierry Reding SOR_LANE_DRIVE_CURRENT_LANE1(0x40) | 3676b6b6042SThierry Reding SOR_LANE_DRIVE_CURRENT_LANE0(0x40); 368a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0); 3696b6b6042SThierry Reding 3706b6b6042SThierry Reding value = SOR_LANE_PREEMPHASIS_LANE3(0x0f) | 3716b6b6042SThierry Reding SOR_LANE_PREEMPHASIS_LANE2(0x0f) | 3726b6b6042SThierry Reding SOR_LANE_PREEMPHASIS_LANE1(0x0f) | 3736b6b6042SThierry Reding SOR_LANE_PREEMPHASIS_LANE0(0x0f); 374a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0); 3756b6b6042SThierry Reding 376a9a9e4fdSThierry Reding value = SOR_LANE_POSTCURSOR_LANE3(0x00) | 377a9a9e4fdSThierry Reding SOR_LANE_POSTCURSOR_LANE2(0x00) | 378a9a9e4fdSThierry Reding SOR_LANE_POSTCURSOR_LANE1(0x00) | 379a9a9e4fdSThierry Reding SOR_LANE_POSTCURSOR_LANE0(0x00); 380a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_LANE_POSTCURSOR0); 3816b6b6042SThierry Reding 3826b6b6042SThierry Reding /* disable LVDS mode */ 3836b6b6042SThierry Reding tegra_sor_writel(sor, 0, SOR_LVDS); 3846b6b6042SThierry Reding 385a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 3866b6b6042SThierry Reding value |= SOR_DP_PADCTL_TX_PU_ENABLE; 3876b6b6042SThierry Reding value &= ~SOR_DP_PADCTL_TX_PU_MASK; 3886b6b6042SThierry Reding value |= SOR_DP_PADCTL_TX_PU(2); /* XXX: don't hardcode? */ 389a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 3906b6b6042SThierry Reding 391a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 3926b6b6042SThierry Reding value |= SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 | 3936b6b6042SThierry Reding SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0; 394a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 3956b6b6042SThierry Reding 3966b6b6042SThierry Reding usleep_range(10, 100); 3976b6b6042SThierry Reding 398a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 3996b6b6042SThierry Reding value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 | 4006b6b6042SThierry Reding SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0); 401a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 4026b6b6042SThierry Reding 4039542c237SThierry Reding err = drm_dp_aux_prepare(sor->aux, DP_SET_ANSI_8B10B); 4046b6b6042SThierry Reding if (err < 0) 4056b6b6042SThierry Reding return err; 4066b6b6042SThierry Reding 4076b6b6042SThierry Reding for (i = 0, value = 0; i < link->num_lanes; i++) { 4086b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 4096b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_NONE | 4106b6b6042SThierry Reding SOR_DP_TPG_PATTERN_TRAIN1; 4116b6b6042SThierry Reding value = (value << 8) | lane; 4126b6b6042SThierry Reding } 4136b6b6042SThierry Reding 4146b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 4156b6b6042SThierry Reding 4166b6b6042SThierry Reding pattern = DP_TRAINING_PATTERN_1; 4176b6b6042SThierry Reding 4189542c237SThierry Reding err = drm_dp_aux_train(sor->aux, link, pattern); 4196b6b6042SThierry Reding if (err < 0) 4206b6b6042SThierry Reding return err; 4216b6b6042SThierry Reding 422a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_SPARE0); 4236b6b6042SThierry Reding value |= SOR_DP_SPARE_SEQ_ENABLE; 4246b6b6042SThierry Reding value &= ~SOR_DP_SPARE_PANEL_INTERNAL; 4256b6b6042SThierry Reding value |= SOR_DP_SPARE_MACRO_SOR_CLK; 426a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_SPARE0); 4276b6b6042SThierry Reding 4286b6b6042SThierry Reding for (i = 0, value = 0; i < link->num_lanes; i++) { 4296b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 4306b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_NONE | 4316b6b6042SThierry Reding SOR_DP_TPG_PATTERN_TRAIN2; 4326b6b6042SThierry Reding value = (value << 8) | lane; 4336b6b6042SThierry Reding } 4346b6b6042SThierry Reding 4356b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 4366b6b6042SThierry Reding 4376b6b6042SThierry Reding pattern = DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_2; 4386b6b6042SThierry Reding 4399542c237SThierry Reding err = drm_dp_aux_train(sor->aux, link, pattern); 4406b6b6042SThierry Reding if (err < 0) 4416b6b6042SThierry Reding return err; 4426b6b6042SThierry Reding 4436b6b6042SThierry Reding for (i = 0, value = 0; i < link->num_lanes; i++) { 4446b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 4456b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_GALIOS | 4466b6b6042SThierry Reding SOR_DP_TPG_PATTERN_NONE; 4476b6b6042SThierry Reding value = (value << 8) | lane; 4486b6b6042SThierry Reding } 4496b6b6042SThierry Reding 4506b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 4516b6b6042SThierry Reding 4526b6b6042SThierry Reding pattern = DP_TRAINING_PATTERN_DISABLE; 4536b6b6042SThierry Reding 4549542c237SThierry Reding err = drm_dp_aux_train(sor->aux, link, pattern); 4556b6b6042SThierry Reding if (err < 0) 4566b6b6042SThierry Reding return err; 4576b6b6042SThierry Reding 4586b6b6042SThierry Reding return 0; 4596b6b6042SThierry Reding } 4606b6b6042SThierry Reding 461459cc2c6SThierry Reding static void tegra_sor_dp_term_calibrate(struct tegra_sor *sor) 462459cc2c6SThierry Reding { 463459cc2c6SThierry Reding u32 mask = 0x08, adj = 0, value; 464459cc2c6SThierry Reding 465459cc2c6SThierry Reding /* enable pad calibration logic */ 466459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 467459cc2c6SThierry Reding value &= ~SOR_DP_PADCTL_PAD_CAL_PD; 468459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 469459cc2c6SThierry Reding 470459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 471459cc2c6SThierry Reding value |= SOR_PLL1_TMDS_TERM; 472459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 473459cc2c6SThierry Reding 474459cc2c6SThierry Reding while (mask) { 475459cc2c6SThierry Reding adj |= mask; 476459cc2c6SThierry Reding 477459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 478459cc2c6SThierry Reding value &= ~SOR_PLL1_TMDS_TERMADJ_MASK; 479459cc2c6SThierry Reding value |= SOR_PLL1_TMDS_TERMADJ(adj); 480459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 481459cc2c6SThierry Reding 482459cc2c6SThierry Reding usleep_range(100, 200); 483459cc2c6SThierry Reding 484459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 485459cc2c6SThierry Reding if (value & SOR_PLL1_TERM_COMPOUT) 486459cc2c6SThierry Reding adj &= ~mask; 487459cc2c6SThierry Reding 488459cc2c6SThierry Reding mask >>= 1; 489459cc2c6SThierry Reding } 490459cc2c6SThierry Reding 491459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 492459cc2c6SThierry Reding value &= ~SOR_PLL1_TMDS_TERMADJ_MASK; 493459cc2c6SThierry Reding value |= SOR_PLL1_TMDS_TERMADJ(adj); 494459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 495459cc2c6SThierry Reding 496459cc2c6SThierry Reding /* disable pad calibration logic */ 497459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 498459cc2c6SThierry Reding value |= SOR_DP_PADCTL_PAD_CAL_PD; 499459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 500459cc2c6SThierry Reding } 501459cc2c6SThierry Reding 5026b6b6042SThierry Reding static void tegra_sor_super_update(struct tegra_sor *sor) 5036b6b6042SThierry Reding { 504a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_SUPER_STATE0); 505a9a9e4fdSThierry Reding tegra_sor_writel(sor, 1, SOR_SUPER_STATE0); 506a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_SUPER_STATE0); 5076b6b6042SThierry Reding } 5086b6b6042SThierry Reding 5096b6b6042SThierry Reding static void tegra_sor_update(struct tegra_sor *sor) 5106b6b6042SThierry Reding { 511a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_STATE0); 512a9a9e4fdSThierry Reding tegra_sor_writel(sor, 1, SOR_STATE0); 513a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_STATE0); 5146b6b6042SThierry Reding } 5156b6b6042SThierry Reding 5166b6b6042SThierry Reding static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout) 5176b6b6042SThierry Reding { 51828fe2076SThierry Reding u32 value; 5196b6b6042SThierry Reding 5206b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_DIV); 5216b6b6042SThierry Reding value &= ~SOR_PWM_DIV_MASK; 5226b6b6042SThierry Reding value |= 0x400; /* period */ 5236b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWM_DIV); 5246b6b6042SThierry Reding 5256b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_CTL); 5266b6b6042SThierry Reding value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK; 5276b6b6042SThierry Reding value |= 0x400; /* duty cycle */ 5286b6b6042SThierry Reding value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */ 5296b6b6042SThierry Reding value |= SOR_PWM_CTL_TRIGGER; 5306b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWM_CTL); 5316b6b6042SThierry Reding 5326b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 5336b6b6042SThierry Reding 5346b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 5356b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_CTL); 5366b6b6042SThierry Reding if ((value & SOR_PWM_CTL_TRIGGER) == 0) 5376b6b6042SThierry Reding return 0; 5386b6b6042SThierry Reding 5396b6b6042SThierry Reding usleep_range(25, 100); 5406b6b6042SThierry Reding } 5416b6b6042SThierry Reding 5426b6b6042SThierry Reding return -ETIMEDOUT; 5436b6b6042SThierry Reding } 5446b6b6042SThierry Reding 5456b6b6042SThierry Reding static int tegra_sor_attach(struct tegra_sor *sor) 5466b6b6042SThierry Reding { 5476b6b6042SThierry Reding unsigned long value, timeout; 5486b6b6042SThierry Reding 5496b6b6042SThierry Reding /* wake up in normal mode */ 550a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 5516b6b6042SThierry Reding value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE; 5526b6b6042SThierry Reding value |= SOR_SUPER_STATE_MODE_NORMAL; 553a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 5546b6b6042SThierry Reding tegra_sor_super_update(sor); 5556b6b6042SThierry Reding 5566b6b6042SThierry Reding /* attach */ 557a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 5586b6b6042SThierry Reding value |= SOR_SUPER_STATE_ATTACHED; 559a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 5606b6b6042SThierry Reding tegra_sor_super_update(sor); 5616b6b6042SThierry Reding 5626b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 5636b6b6042SThierry Reding 5646b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 5656b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 5666b6b6042SThierry Reding if ((value & SOR_TEST_ATTACHED) != 0) 5676b6b6042SThierry Reding return 0; 5686b6b6042SThierry Reding 5696b6b6042SThierry Reding usleep_range(25, 100); 5706b6b6042SThierry Reding } 5716b6b6042SThierry Reding 5726b6b6042SThierry Reding return -ETIMEDOUT; 5736b6b6042SThierry Reding } 5746b6b6042SThierry Reding 5756b6b6042SThierry Reding static int tegra_sor_wakeup(struct tegra_sor *sor) 5766b6b6042SThierry Reding { 5776b6b6042SThierry Reding unsigned long value, timeout; 5786b6b6042SThierry Reding 5796b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 5806b6b6042SThierry Reding 5816b6b6042SThierry Reding /* wait for head to wake up */ 5826b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 5836b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 5846b6b6042SThierry Reding value &= SOR_TEST_HEAD_MODE_MASK; 5856b6b6042SThierry Reding 5866b6b6042SThierry Reding if (value == SOR_TEST_HEAD_MODE_AWAKE) 5876b6b6042SThierry Reding return 0; 5886b6b6042SThierry Reding 5896b6b6042SThierry Reding usleep_range(25, 100); 5906b6b6042SThierry Reding } 5916b6b6042SThierry Reding 5926b6b6042SThierry Reding return -ETIMEDOUT; 5936b6b6042SThierry Reding } 5946b6b6042SThierry Reding 5956b6b6042SThierry Reding static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout) 5966b6b6042SThierry Reding { 59728fe2076SThierry Reding u32 value; 5986b6b6042SThierry Reding 5996b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 6006b6b6042SThierry Reding value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU; 6016b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWR); 6026b6b6042SThierry Reding 6036b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 6046b6b6042SThierry Reding 6056b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 6066b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 6076b6b6042SThierry Reding if ((value & SOR_PWR_TRIGGER) == 0) 6086b6b6042SThierry Reding return 0; 6096b6b6042SThierry Reding 6106b6b6042SThierry Reding usleep_range(25, 100); 6116b6b6042SThierry Reding } 6126b6b6042SThierry Reding 6136b6b6042SThierry Reding return -ETIMEDOUT; 6146b6b6042SThierry Reding } 6156b6b6042SThierry Reding 61634fa183bSThierry Reding struct tegra_sor_params { 61734fa183bSThierry Reding /* number of link clocks per line */ 61834fa183bSThierry Reding unsigned int num_clocks; 61934fa183bSThierry Reding /* ratio between input and output */ 62034fa183bSThierry Reding u64 ratio; 62134fa183bSThierry Reding /* precision factor */ 62234fa183bSThierry Reding u64 precision; 62334fa183bSThierry Reding 62434fa183bSThierry Reding unsigned int active_polarity; 62534fa183bSThierry Reding unsigned int active_count; 62634fa183bSThierry Reding unsigned int active_frac; 62734fa183bSThierry Reding unsigned int tu_size; 62834fa183bSThierry Reding unsigned int error; 62934fa183bSThierry Reding }; 63034fa183bSThierry Reding 63134fa183bSThierry Reding static int tegra_sor_compute_params(struct tegra_sor *sor, 63234fa183bSThierry Reding struct tegra_sor_params *params, 63334fa183bSThierry Reding unsigned int tu_size) 63434fa183bSThierry Reding { 63534fa183bSThierry Reding u64 active_sym, active_count, frac, approx; 63634fa183bSThierry Reding u32 active_polarity, active_frac = 0; 63734fa183bSThierry Reding const u64 f = params->precision; 63834fa183bSThierry Reding s64 error; 63934fa183bSThierry Reding 64034fa183bSThierry Reding active_sym = params->ratio * tu_size; 64134fa183bSThierry Reding active_count = div_u64(active_sym, f) * f; 64234fa183bSThierry Reding frac = active_sym - active_count; 64334fa183bSThierry Reding 64434fa183bSThierry Reding /* fraction < 0.5 */ 64534fa183bSThierry Reding if (frac >= (f / 2)) { 64634fa183bSThierry Reding active_polarity = 1; 64734fa183bSThierry Reding frac = f - frac; 64834fa183bSThierry Reding } else { 64934fa183bSThierry Reding active_polarity = 0; 65034fa183bSThierry Reding } 65134fa183bSThierry Reding 65234fa183bSThierry Reding if (frac != 0) { 65334fa183bSThierry Reding frac = div_u64(f * f, frac); /* 1/fraction */ 65434fa183bSThierry Reding if (frac <= (15 * f)) { 65534fa183bSThierry Reding active_frac = div_u64(frac, f); 65634fa183bSThierry Reding 65734fa183bSThierry Reding /* round up */ 65834fa183bSThierry Reding if (active_polarity) 65934fa183bSThierry Reding active_frac++; 66034fa183bSThierry Reding } else { 66134fa183bSThierry Reding active_frac = active_polarity ? 1 : 15; 66234fa183bSThierry Reding } 66334fa183bSThierry Reding } 66434fa183bSThierry Reding 66534fa183bSThierry Reding if (active_frac == 1) 66634fa183bSThierry Reding active_polarity = 0; 66734fa183bSThierry Reding 66834fa183bSThierry Reding if (active_polarity == 1) { 66934fa183bSThierry Reding if (active_frac) { 67034fa183bSThierry Reding approx = active_count + (active_frac * (f - 1)) * f; 67134fa183bSThierry Reding approx = div_u64(approx, active_frac * f); 67234fa183bSThierry Reding } else { 67334fa183bSThierry Reding approx = active_count + f; 67434fa183bSThierry Reding } 67534fa183bSThierry Reding } else { 67634fa183bSThierry Reding if (active_frac) 67734fa183bSThierry Reding approx = active_count + div_u64(f, active_frac); 67834fa183bSThierry Reding else 67934fa183bSThierry Reding approx = active_count; 68034fa183bSThierry Reding } 68134fa183bSThierry Reding 68234fa183bSThierry Reding error = div_s64(active_sym - approx, tu_size); 68334fa183bSThierry Reding error *= params->num_clocks; 68434fa183bSThierry Reding 68579211c8eSAndrew Morton if (error <= 0 && abs(error) < params->error) { 68634fa183bSThierry Reding params->active_count = div_u64(active_count, f); 68734fa183bSThierry Reding params->active_polarity = active_polarity; 68834fa183bSThierry Reding params->active_frac = active_frac; 68979211c8eSAndrew Morton params->error = abs(error); 69034fa183bSThierry Reding params->tu_size = tu_size; 69134fa183bSThierry Reding 69234fa183bSThierry Reding if (error == 0) 69334fa183bSThierry Reding return true; 69434fa183bSThierry Reding } 69534fa183bSThierry Reding 69634fa183bSThierry Reding return false; 69734fa183bSThierry Reding } 69834fa183bSThierry Reding 699a198359eSThierry Reding static int tegra_sor_compute_config(struct tegra_sor *sor, 70080444495SThierry Reding const struct drm_display_mode *mode, 70134fa183bSThierry Reding struct tegra_sor_config *config, 70234fa183bSThierry Reding struct drm_dp_link *link) 70334fa183bSThierry Reding { 70434fa183bSThierry Reding const u64 f = 100000, link_rate = link->rate * 1000; 70534fa183bSThierry Reding const u64 pclk = mode->clock * 1000; 7067890b576SThierry Reding u64 input, output, watermark, num; 70734fa183bSThierry Reding struct tegra_sor_params params; 70834fa183bSThierry Reding u32 num_syms_per_line; 70934fa183bSThierry Reding unsigned int i; 71034fa183bSThierry Reding 71134fa183bSThierry Reding if (!link_rate || !link->num_lanes || !pclk || !config->bits_per_pixel) 71234fa183bSThierry Reding return -EINVAL; 71334fa183bSThierry Reding 71434fa183bSThierry Reding output = link_rate * 8 * link->num_lanes; 71534fa183bSThierry Reding input = pclk * config->bits_per_pixel; 71634fa183bSThierry Reding 71734fa183bSThierry Reding if (input >= output) 71834fa183bSThierry Reding return -ERANGE; 71934fa183bSThierry Reding 72034fa183bSThierry Reding memset(¶ms, 0, sizeof(params)); 72134fa183bSThierry Reding params.ratio = div64_u64(input * f, output); 72234fa183bSThierry Reding params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk); 72334fa183bSThierry Reding params.precision = f; 72434fa183bSThierry Reding params.error = 64 * f; 72534fa183bSThierry Reding params.tu_size = 64; 72634fa183bSThierry Reding 72734fa183bSThierry Reding for (i = params.tu_size; i >= 32; i--) 72834fa183bSThierry Reding if (tegra_sor_compute_params(sor, ¶ms, i)) 72934fa183bSThierry Reding break; 73034fa183bSThierry Reding 73134fa183bSThierry Reding if (params.active_frac == 0) { 73234fa183bSThierry Reding config->active_polarity = 0; 73334fa183bSThierry Reding config->active_count = params.active_count; 73434fa183bSThierry Reding 73534fa183bSThierry Reding if (!params.active_polarity) 73634fa183bSThierry Reding config->active_count--; 73734fa183bSThierry Reding 73834fa183bSThierry Reding config->tu_size = params.tu_size; 73934fa183bSThierry Reding config->active_frac = 1; 74034fa183bSThierry Reding } else { 74134fa183bSThierry Reding config->active_polarity = params.active_polarity; 74234fa183bSThierry Reding config->active_count = params.active_count; 74334fa183bSThierry Reding config->active_frac = params.active_frac; 74434fa183bSThierry Reding config->tu_size = params.tu_size; 74534fa183bSThierry Reding } 74634fa183bSThierry Reding 74734fa183bSThierry Reding dev_dbg(sor->dev, 74834fa183bSThierry Reding "polarity: %d active count: %d tu size: %d active frac: %d\n", 74934fa183bSThierry Reding config->active_polarity, config->active_count, 75034fa183bSThierry Reding config->tu_size, config->active_frac); 75134fa183bSThierry Reding 75234fa183bSThierry Reding watermark = params.ratio * config->tu_size * (f - params.ratio); 75334fa183bSThierry Reding watermark = div_u64(watermark, f); 75434fa183bSThierry Reding 75534fa183bSThierry Reding watermark = div_u64(watermark + params.error, f); 75634fa183bSThierry Reding config->watermark = watermark + (config->bits_per_pixel / 8) + 2; 75734fa183bSThierry Reding num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) * 75834fa183bSThierry Reding (link->num_lanes * 8); 75934fa183bSThierry Reding 76034fa183bSThierry Reding if (config->watermark > 30) { 76134fa183bSThierry Reding config->watermark = 30; 76234fa183bSThierry Reding dev_err(sor->dev, 76334fa183bSThierry Reding "unable to compute TU size, forcing watermark to %u\n", 76434fa183bSThierry Reding config->watermark); 76534fa183bSThierry Reding } else if (config->watermark > num_syms_per_line) { 76634fa183bSThierry Reding config->watermark = num_syms_per_line; 76734fa183bSThierry Reding dev_err(sor->dev, "watermark too high, forcing to %u\n", 76834fa183bSThierry Reding config->watermark); 76934fa183bSThierry Reding } 77034fa183bSThierry Reding 7717890b576SThierry Reding /* compute the number of symbols per horizontal blanking interval */ 7727890b576SThierry Reding num = ((mode->htotal - mode->hdisplay) - 7) * link_rate; 7737890b576SThierry Reding config->hblank_symbols = div_u64(num, pclk); 7747890b576SThierry Reding 7757890b576SThierry Reding if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING) 7767890b576SThierry Reding config->hblank_symbols -= 3; 7777890b576SThierry Reding 7787890b576SThierry Reding config->hblank_symbols -= 12 / link->num_lanes; 7797890b576SThierry Reding 7807890b576SThierry Reding /* compute the number of symbols per vertical blanking interval */ 7817890b576SThierry Reding num = (mode->hdisplay - 25) * link_rate; 7827890b576SThierry Reding config->vblank_symbols = div_u64(num, pclk); 7837890b576SThierry Reding config->vblank_symbols -= 36 / link->num_lanes + 4; 7847890b576SThierry Reding 7857890b576SThierry Reding dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols, 7867890b576SThierry Reding config->vblank_symbols); 7877890b576SThierry Reding 78834fa183bSThierry Reding return 0; 78934fa183bSThierry Reding } 79034fa183bSThierry Reding 791402f6bcdSThierry Reding static void tegra_sor_apply_config(struct tegra_sor *sor, 792402f6bcdSThierry Reding const struct tegra_sor_config *config) 793402f6bcdSThierry Reding { 794402f6bcdSThierry Reding u32 value; 795402f6bcdSThierry Reding 796402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 797402f6bcdSThierry Reding value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK; 798402f6bcdSThierry Reding value |= SOR_DP_LINKCTL_TU_SIZE(config->tu_size); 799402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 800402f6bcdSThierry Reding 801402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_CONFIG0); 802402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_WATERMARK_MASK; 803402f6bcdSThierry Reding value |= SOR_DP_CONFIG_WATERMARK(config->watermark); 804402f6bcdSThierry Reding 805402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK; 806402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config->active_count); 807402f6bcdSThierry Reding 808402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK; 809402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config->active_frac); 810402f6bcdSThierry Reding 811402f6bcdSThierry Reding if (config->active_polarity) 812402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY; 813402f6bcdSThierry Reding else 814402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY; 815402f6bcdSThierry Reding 816402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE; 817402f6bcdSThierry Reding value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE; 818402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_CONFIG0); 819402f6bcdSThierry Reding 820402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS); 821402f6bcdSThierry Reding value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK; 822402f6bcdSThierry Reding value |= config->hblank_symbols & 0xffff; 823402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS); 824402f6bcdSThierry Reding 825402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS); 826402f6bcdSThierry Reding value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK; 827402f6bcdSThierry Reding value |= config->vblank_symbols & 0xffff; 828402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS); 829402f6bcdSThierry Reding } 830402f6bcdSThierry Reding 8312bd1dd39SThierry Reding static void tegra_sor_mode_set(struct tegra_sor *sor, 8322bd1dd39SThierry Reding const struct drm_display_mode *mode, 833c31efa7aSThierry Reding struct tegra_sor_state *state) 8342bd1dd39SThierry Reding { 8352bd1dd39SThierry Reding struct tegra_dc *dc = to_tegra_dc(sor->output.encoder.crtc); 8362bd1dd39SThierry Reding unsigned int vbe, vse, hbe, hse, vbs, hbs; 8372bd1dd39SThierry Reding u32 value; 8382bd1dd39SThierry Reding 8392bd1dd39SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 8402bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_PIXELDEPTH_MASK; 8412bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_CRC_MODE_MASK; 8422bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_OWNER_MASK; 8432bd1dd39SThierry Reding 8442bd1dd39SThierry Reding value |= SOR_STATE_ASY_CRC_MODE_COMPLETE | 8452bd1dd39SThierry Reding SOR_STATE_ASY_OWNER(dc->pipe + 1); 8462bd1dd39SThierry Reding 8472bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_PHSYNC) 8482bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_HSYNCPOL; 8492bd1dd39SThierry Reding 8502bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_NHSYNC) 8512bd1dd39SThierry Reding value |= SOR_STATE_ASY_HSYNCPOL; 8522bd1dd39SThierry Reding 8532bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_PVSYNC) 8542bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_VSYNCPOL; 8552bd1dd39SThierry Reding 8562bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_NVSYNC) 8572bd1dd39SThierry Reding value |= SOR_STATE_ASY_VSYNCPOL; 8582bd1dd39SThierry Reding 859c31efa7aSThierry Reding switch (state->bpc) { 860c31efa7aSThierry Reding case 16: 861c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_48_444; 862c31efa7aSThierry Reding break; 863c31efa7aSThierry Reding 864c31efa7aSThierry Reding case 12: 865c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_36_444; 866c31efa7aSThierry Reding break; 867c31efa7aSThierry Reding 868c31efa7aSThierry Reding case 10: 869c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_30_444; 870c31efa7aSThierry Reding break; 871c31efa7aSThierry Reding 8722bd1dd39SThierry Reding case 8: 8732bd1dd39SThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444; 8742bd1dd39SThierry Reding break; 8752bd1dd39SThierry Reding 8762bd1dd39SThierry Reding case 6: 8772bd1dd39SThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444; 8782bd1dd39SThierry Reding break; 8792bd1dd39SThierry Reding 8802bd1dd39SThierry Reding default: 881c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444; 8822bd1dd39SThierry Reding break; 8832bd1dd39SThierry Reding } 8842bd1dd39SThierry Reding 8852bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 8862bd1dd39SThierry Reding 8872bd1dd39SThierry Reding /* 8882bd1dd39SThierry Reding * TODO: The video timing programming below doesn't seem to match the 8892bd1dd39SThierry Reding * register definitions. 8902bd1dd39SThierry Reding */ 8912bd1dd39SThierry Reding 8922bd1dd39SThierry Reding value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff); 8932bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE1(dc->pipe)); 8942bd1dd39SThierry Reding 8952bd1dd39SThierry Reding /* sync end = sync width - 1 */ 8962bd1dd39SThierry Reding vse = mode->vsync_end - mode->vsync_start - 1; 8972bd1dd39SThierry Reding hse = mode->hsync_end - mode->hsync_start - 1; 8982bd1dd39SThierry Reding 8992bd1dd39SThierry Reding value = ((vse & 0x7fff) << 16) | (hse & 0x7fff); 9002bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE2(dc->pipe)); 9012bd1dd39SThierry Reding 9022bd1dd39SThierry Reding /* blank end = sync end + back porch */ 9032bd1dd39SThierry Reding vbe = vse + (mode->vtotal - mode->vsync_end); 9042bd1dd39SThierry Reding hbe = hse + (mode->htotal - mode->hsync_end); 9052bd1dd39SThierry Reding 9062bd1dd39SThierry Reding value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff); 9072bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE3(dc->pipe)); 9082bd1dd39SThierry Reding 9092bd1dd39SThierry Reding /* blank start = blank end + active */ 9102bd1dd39SThierry Reding vbs = vbe + mode->vdisplay; 9112bd1dd39SThierry Reding hbs = hbe + mode->hdisplay; 9122bd1dd39SThierry Reding 9132bd1dd39SThierry Reding value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff); 9142bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE4(dc->pipe)); 9152bd1dd39SThierry Reding 9162bd1dd39SThierry Reding /* XXX interlacing support */ 9172bd1dd39SThierry Reding tegra_sor_writel(sor, 0x001, SOR_HEAD_STATE5(dc->pipe)); 9182bd1dd39SThierry Reding } 9192bd1dd39SThierry Reding 9206fad8f66SThierry Reding static int tegra_sor_detach(struct tegra_sor *sor) 9216b6b6042SThierry Reding { 9226fad8f66SThierry Reding unsigned long value, timeout; 9236fad8f66SThierry Reding 9246fad8f66SThierry Reding /* switch to safe mode */ 925a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 9266fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_MODE_NORMAL; 927a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 9286fad8f66SThierry Reding tegra_sor_super_update(sor); 9296fad8f66SThierry Reding 9306fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 9316fad8f66SThierry Reding 9326fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 9336fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 9346fad8f66SThierry Reding if (value & SOR_PWR_MODE_SAFE) 9356fad8f66SThierry Reding break; 9366fad8f66SThierry Reding } 9376fad8f66SThierry Reding 9386fad8f66SThierry Reding if ((value & SOR_PWR_MODE_SAFE) == 0) 9396fad8f66SThierry Reding return -ETIMEDOUT; 9406fad8f66SThierry Reding 9416fad8f66SThierry Reding /* go to sleep */ 942a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 9436fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK; 944a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 9456fad8f66SThierry Reding tegra_sor_super_update(sor); 9466fad8f66SThierry Reding 9476fad8f66SThierry Reding /* detach */ 948a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 9496fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_ATTACHED; 950a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 9516fad8f66SThierry Reding tegra_sor_super_update(sor); 9526fad8f66SThierry Reding 9536fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 9546fad8f66SThierry Reding 9556fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 9566fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 9576fad8f66SThierry Reding if ((value & SOR_TEST_ATTACHED) == 0) 9586fad8f66SThierry Reding break; 9596fad8f66SThierry Reding 9606fad8f66SThierry Reding usleep_range(25, 100); 9616fad8f66SThierry Reding } 9626fad8f66SThierry Reding 9636fad8f66SThierry Reding if ((value & SOR_TEST_ATTACHED) != 0) 9646fad8f66SThierry Reding return -ETIMEDOUT; 9656fad8f66SThierry Reding 9666fad8f66SThierry Reding return 0; 9676fad8f66SThierry Reding } 9686fad8f66SThierry Reding 9696fad8f66SThierry Reding static int tegra_sor_power_down(struct tegra_sor *sor) 9706fad8f66SThierry Reding { 9716fad8f66SThierry Reding unsigned long value, timeout; 9726fad8f66SThierry Reding int err; 9736fad8f66SThierry Reding 9746fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 9756fad8f66SThierry Reding value &= ~SOR_PWR_NORMAL_STATE_PU; 9766fad8f66SThierry Reding value |= SOR_PWR_TRIGGER; 9776fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_PWR); 9786fad8f66SThierry Reding 9796fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 9806fad8f66SThierry Reding 9816fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 9826fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 9836fad8f66SThierry Reding if ((value & SOR_PWR_TRIGGER) == 0) 9846fad8f66SThierry Reding return 0; 9856fad8f66SThierry Reding 9866fad8f66SThierry Reding usleep_range(25, 100); 9876fad8f66SThierry Reding } 9886fad8f66SThierry Reding 9896fad8f66SThierry Reding if ((value & SOR_PWR_TRIGGER) != 0) 9906fad8f66SThierry Reding return -ETIMEDOUT; 9916fad8f66SThierry Reding 99225bb2cecSThierry Reding /* switch to safe parent clock */ 99325bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 9946fad8f66SThierry Reding if (err < 0) 9956fad8f66SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 9966fad8f66SThierry Reding 997a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 9986fad8f66SThierry Reding value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 | 9996fad8f66SThierry Reding SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2); 1000a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 10016fad8f66SThierry Reding 10026fad8f66SThierry Reding /* stop lane sequencer */ 10036fad8f66SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP | 10046fad8f66SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_DOWN; 10056fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 10066fad8f66SThierry Reding 10076fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 10086fad8f66SThierry Reding 10096fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 10106fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 10116fad8f66SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 10126fad8f66SThierry Reding break; 10136fad8f66SThierry Reding 10146fad8f66SThierry Reding usleep_range(25, 100); 10156fad8f66SThierry Reding } 10166fad8f66SThierry Reding 10176fad8f66SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0) 10186fad8f66SThierry Reding return -ETIMEDOUT; 10196fad8f66SThierry Reding 1020a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1021a9a9e4fdSThierry Reding value |= SOR_PLL2_PORT_POWERDOWN; 1022a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 10236fad8f66SThierry Reding 10246fad8f66SThierry Reding usleep_range(20, 100); 10256fad8f66SThierry Reding 1026a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 1027a9a9e4fdSThierry Reding value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR; 1028a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 10296fad8f66SThierry Reding 1030a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1031a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD; 1032a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 1033a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 10346fad8f66SThierry Reding 10356fad8f66SThierry Reding usleep_range(20, 100); 10366fad8f66SThierry Reding 10376fad8f66SThierry Reding return 0; 10386fad8f66SThierry Reding } 10396fad8f66SThierry Reding 10406fad8f66SThierry Reding static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout) 10416fad8f66SThierry Reding { 10426fad8f66SThierry Reding u32 value; 10436fad8f66SThierry Reding 10446fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 10456fad8f66SThierry Reding 10466fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 1047a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_CRCA); 1048a9a9e4fdSThierry Reding if (value & SOR_CRCA_VALID) 10496fad8f66SThierry Reding return 0; 10506fad8f66SThierry Reding 10516fad8f66SThierry Reding usleep_range(100, 200); 10526fad8f66SThierry Reding } 10536fad8f66SThierry Reding 10546fad8f66SThierry Reding return -ETIMEDOUT; 10556fad8f66SThierry Reding } 10566fad8f66SThierry Reding 1057530239a8SThierry Reding static int tegra_sor_show_crc(struct seq_file *s, void *data) 10586fad8f66SThierry Reding { 1059530239a8SThierry Reding struct drm_info_node *node = s->private; 1060530239a8SThierry Reding struct tegra_sor *sor = node->info_ent->data; 1061850bab44SThierry Reding struct drm_crtc *crtc = sor->output.encoder.crtc; 1062850bab44SThierry Reding struct drm_device *drm = node->minor->dev; 1063530239a8SThierry Reding int err = 0; 10646fad8f66SThierry Reding u32 value; 10656fad8f66SThierry Reding 1066850bab44SThierry Reding drm_modeset_lock_all(drm); 10676fad8f66SThierry Reding 1068850bab44SThierry Reding if (!crtc || !crtc->state->active) { 1069850bab44SThierry Reding err = -EBUSY; 10706fad8f66SThierry Reding goto unlock; 10716fad8f66SThierry Reding } 10726fad8f66SThierry Reding 1073a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 10746fad8f66SThierry Reding value &= ~SOR_STATE_ASY_CRC_MODE_MASK; 1075a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 10766fad8f66SThierry Reding 10776fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_CRC_CNTRL); 10786fad8f66SThierry Reding value |= SOR_CRC_CNTRL_ENABLE; 10796fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_CRC_CNTRL); 10806fad8f66SThierry Reding 10816fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 10826fad8f66SThierry Reding value &= ~SOR_TEST_CRC_POST_SERIALIZE; 10836fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_TEST); 10846fad8f66SThierry Reding 10856fad8f66SThierry Reding err = tegra_sor_crc_wait(sor, 100); 10866fad8f66SThierry Reding if (err < 0) 10876fad8f66SThierry Reding goto unlock; 10886fad8f66SThierry Reding 1089a9a9e4fdSThierry Reding tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA); 1090a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_CRCB); 10916fad8f66SThierry Reding 1092530239a8SThierry Reding seq_printf(s, "%08x\n", value); 10936fad8f66SThierry Reding 10946fad8f66SThierry Reding unlock: 1095850bab44SThierry Reding drm_modeset_unlock_all(drm); 10966fad8f66SThierry Reding return err; 10976fad8f66SThierry Reding } 10986fad8f66SThierry Reding 1099dab16336SThierry Reding static int tegra_sor_show_regs(struct seq_file *s, void *data) 1100dab16336SThierry Reding { 1101dab16336SThierry Reding struct drm_info_node *node = s->private; 1102dab16336SThierry Reding struct tegra_sor *sor = node->info_ent->data; 1103850bab44SThierry Reding struct drm_crtc *crtc = sor->output.encoder.crtc; 1104850bab44SThierry Reding struct drm_device *drm = node->minor->dev; 1105850bab44SThierry Reding int err = 0; 1106850bab44SThierry Reding 1107850bab44SThierry Reding drm_modeset_lock_all(drm); 1108850bab44SThierry Reding 1109850bab44SThierry Reding if (!crtc || !crtc->state->active) { 1110850bab44SThierry Reding err = -EBUSY; 1111850bab44SThierry Reding goto unlock; 1112850bab44SThierry Reding } 1113dab16336SThierry Reding 1114dab16336SThierry Reding #define DUMP_REG(name) \ 1115dab16336SThierry Reding seq_printf(s, "%-38s %#05x %08x\n", #name, name, \ 1116dab16336SThierry Reding tegra_sor_readl(sor, name)) 1117dab16336SThierry Reding 1118dab16336SThierry Reding DUMP_REG(SOR_CTXSW); 1119a9a9e4fdSThierry Reding DUMP_REG(SOR_SUPER_STATE0); 1120a9a9e4fdSThierry Reding DUMP_REG(SOR_SUPER_STATE1); 1121a9a9e4fdSThierry Reding DUMP_REG(SOR_STATE0); 1122a9a9e4fdSThierry Reding DUMP_REG(SOR_STATE1); 1123a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE0(0)); 1124a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE0(1)); 1125a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE1(0)); 1126a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE1(1)); 1127a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE2(0)); 1128a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE2(1)); 1129a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE3(0)); 1130a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE3(1)); 1131a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE4(0)); 1132a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE4(1)); 1133a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE5(0)); 1134a9a9e4fdSThierry Reding DUMP_REG(SOR_HEAD_STATE5(1)); 1135dab16336SThierry Reding DUMP_REG(SOR_CRC_CNTRL); 1136dab16336SThierry Reding DUMP_REG(SOR_DP_DEBUG_MVID); 1137dab16336SThierry Reding DUMP_REG(SOR_CLK_CNTRL); 1138dab16336SThierry Reding DUMP_REG(SOR_CAP); 1139dab16336SThierry Reding DUMP_REG(SOR_PWR); 1140dab16336SThierry Reding DUMP_REG(SOR_TEST); 1141a9a9e4fdSThierry Reding DUMP_REG(SOR_PLL0); 1142a9a9e4fdSThierry Reding DUMP_REG(SOR_PLL1); 1143a9a9e4fdSThierry Reding DUMP_REG(SOR_PLL2); 1144a9a9e4fdSThierry Reding DUMP_REG(SOR_PLL3); 1145dab16336SThierry Reding DUMP_REG(SOR_CSTM); 1146dab16336SThierry Reding DUMP_REG(SOR_LVDS); 1147a9a9e4fdSThierry Reding DUMP_REG(SOR_CRCA); 1148a9a9e4fdSThierry Reding DUMP_REG(SOR_CRCB); 1149dab16336SThierry Reding DUMP_REG(SOR_BLANK); 1150dab16336SThierry Reding DUMP_REG(SOR_SEQ_CTL); 1151dab16336SThierry Reding DUMP_REG(SOR_LANE_SEQ_CTL); 1152dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(0)); 1153dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(1)); 1154dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(2)); 1155dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(3)); 1156dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(4)); 1157dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(5)); 1158dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(6)); 1159dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(7)); 1160dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(8)); 1161dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(9)); 1162dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(10)); 1163dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(11)); 1164dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(12)); 1165dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(13)); 1166dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(14)); 1167dab16336SThierry Reding DUMP_REG(SOR_SEQ_INST(15)); 1168dab16336SThierry Reding DUMP_REG(SOR_PWM_DIV); 1169dab16336SThierry Reding DUMP_REG(SOR_PWM_CTL); 1170a9a9e4fdSThierry Reding DUMP_REG(SOR_VCRC_A0); 1171a9a9e4fdSThierry Reding DUMP_REG(SOR_VCRC_A1); 1172a9a9e4fdSThierry Reding DUMP_REG(SOR_VCRC_B0); 1173a9a9e4fdSThierry Reding DUMP_REG(SOR_VCRC_B1); 1174a9a9e4fdSThierry Reding DUMP_REG(SOR_CCRC_A0); 1175a9a9e4fdSThierry Reding DUMP_REG(SOR_CCRC_A1); 1176a9a9e4fdSThierry Reding DUMP_REG(SOR_CCRC_B0); 1177a9a9e4fdSThierry Reding DUMP_REG(SOR_CCRC_B1); 1178a9a9e4fdSThierry Reding DUMP_REG(SOR_EDATA_A0); 1179a9a9e4fdSThierry Reding DUMP_REG(SOR_EDATA_A1); 1180a9a9e4fdSThierry Reding DUMP_REG(SOR_EDATA_B0); 1181a9a9e4fdSThierry Reding DUMP_REG(SOR_EDATA_B1); 1182a9a9e4fdSThierry Reding DUMP_REG(SOR_COUNT_A0); 1183a9a9e4fdSThierry Reding DUMP_REG(SOR_COUNT_A1); 1184a9a9e4fdSThierry Reding DUMP_REG(SOR_COUNT_B0); 1185a9a9e4fdSThierry Reding DUMP_REG(SOR_COUNT_B1); 1186a9a9e4fdSThierry Reding DUMP_REG(SOR_DEBUG_A0); 1187a9a9e4fdSThierry Reding DUMP_REG(SOR_DEBUG_A1); 1188a9a9e4fdSThierry Reding DUMP_REG(SOR_DEBUG_B0); 1189a9a9e4fdSThierry Reding DUMP_REG(SOR_DEBUG_B1); 1190dab16336SThierry Reding DUMP_REG(SOR_TRIG); 1191dab16336SThierry Reding DUMP_REG(SOR_MSCHECK); 1192dab16336SThierry Reding DUMP_REG(SOR_XBAR_CTRL); 1193dab16336SThierry Reding DUMP_REG(SOR_XBAR_POL); 1194a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_LINKCTL0); 1195a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_LINKCTL1); 1196a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE_DRIVE_CURRENT0); 1197a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE_DRIVE_CURRENT1); 1198a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE4_DRIVE_CURRENT0); 1199a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE4_DRIVE_CURRENT1); 1200a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE_PREEMPHASIS0); 1201a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE_PREEMPHASIS1); 1202a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE4_PREEMPHASIS0); 1203a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE4_PREEMPHASIS1); 1204a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE_POSTCURSOR0); 1205a9a9e4fdSThierry Reding DUMP_REG(SOR_LANE_POSTCURSOR1); 1206a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_CONFIG0); 1207a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_CONFIG1); 1208a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_MN0); 1209a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_MN1); 1210a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_PADCTL0); 1211a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_PADCTL1); 1212a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_DEBUG0); 1213a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_DEBUG1); 1214a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_SPARE0); 1215a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_SPARE1); 1216dab16336SThierry Reding DUMP_REG(SOR_DP_AUDIO_CTRL); 1217dab16336SThierry Reding DUMP_REG(SOR_DP_AUDIO_HBLANK_SYMBOLS); 1218dab16336SThierry Reding DUMP_REG(SOR_DP_AUDIO_VBLANK_SYMBOLS); 1219dab16336SThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_HEADER); 1220a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK0); 1221a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK1); 1222a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK2); 1223a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK3); 1224a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK4); 1225a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK5); 1226a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_GENERIC_INFOFRAME_SUBPACK6); 1227dab16336SThierry Reding DUMP_REG(SOR_DP_TPG); 1228dab16336SThierry Reding DUMP_REG(SOR_DP_TPG_CONFIG); 1229a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_LQ_CSTM0); 1230a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_LQ_CSTM1); 1231a9a9e4fdSThierry Reding DUMP_REG(SOR_DP_LQ_CSTM2); 1232dab16336SThierry Reding 1233dab16336SThierry Reding #undef DUMP_REG 1234dab16336SThierry Reding 1235850bab44SThierry Reding unlock: 1236850bab44SThierry Reding drm_modeset_unlock_all(drm); 1237850bab44SThierry Reding return err; 1238dab16336SThierry Reding } 1239dab16336SThierry Reding 1240dab16336SThierry Reding static const struct drm_info_list debugfs_files[] = { 1241530239a8SThierry Reding { "crc", tegra_sor_show_crc, 0, NULL }, 1242dab16336SThierry Reding { "regs", tegra_sor_show_regs, 0, NULL }, 1243dab16336SThierry Reding }; 1244dab16336SThierry Reding 12456fad8f66SThierry Reding static int tegra_sor_debugfs_init(struct tegra_sor *sor, 12466fad8f66SThierry Reding struct drm_minor *minor) 12476fad8f66SThierry Reding { 1248459cc2c6SThierry Reding const char *name = sor->soc->supports_dp ? "sor1" : "sor"; 1249dab16336SThierry Reding unsigned int i; 1250530239a8SThierry Reding int err; 12516fad8f66SThierry Reding 1252459cc2c6SThierry Reding sor->debugfs = debugfs_create_dir(name, minor->debugfs_root); 12536fad8f66SThierry Reding if (!sor->debugfs) 12546fad8f66SThierry Reding return -ENOMEM; 12556fad8f66SThierry Reding 1256dab16336SThierry Reding sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files), 1257dab16336SThierry Reding GFP_KERNEL); 1258dab16336SThierry Reding if (!sor->debugfs_files) { 12596fad8f66SThierry Reding err = -ENOMEM; 12606fad8f66SThierry Reding goto remove; 12616fad8f66SThierry Reding } 12626fad8f66SThierry Reding 1263dab16336SThierry Reding for (i = 0; i < ARRAY_SIZE(debugfs_files); i++) 1264dab16336SThierry Reding sor->debugfs_files[i].data = sor; 1265dab16336SThierry Reding 1266dab16336SThierry Reding err = drm_debugfs_create_files(sor->debugfs_files, 1267dab16336SThierry Reding ARRAY_SIZE(debugfs_files), 1268dab16336SThierry Reding sor->debugfs, minor); 1269dab16336SThierry Reding if (err < 0) 1270dab16336SThierry Reding goto free; 1271dab16336SThierry Reding 12723ff1f22cSThierry Reding sor->minor = minor; 12733ff1f22cSThierry Reding 1274530239a8SThierry Reding return 0; 12756fad8f66SThierry Reding 1276dab16336SThierry Reding free: 1277dab16336SThierry Reding kfree(sor->debugfs_files); 1278dab16336SThierry Reding sor->debugfs_files = NULL; 12796fad8f66SThierry Reding remove: 1280dab16336SThierry Reding debugfs_remove_recursive(sor->debugfs); 12816fad8f66SThierry Reding sor->debugfs = NULL; 12826fad8f66SThierry Reding return err; 12836fad8f66SThierry Reding } 12846fad8f66SThierry Reding 12854009c224SThierry Reding static void tegra_sor_debugfs_exit(struct tegra_sor *sor) 12866fad8f66SThierry Reding { 1287dab16336SThierry Reding drm_debugfs_remove_files(sor->debugfs_files, ARRAY_SIZE(debugfs_files), 1288dab16336SThierry Reding sor->minor); 1289dab16336SThierry Reding sor->minor = NULL; 1290dab16336SThierry Reding 1291dab16336SThierry Reding kfree(sor->debugfs_files); 1292066d30f8SThierry Reding sor->debugfs_files = NULL; 1293dab16336SThierry Reding 1294dab16336SThierry Reding debugfs_remove_recursive(sor->debugfs); 1295066d30f8SThierry Reding sor->debugfs = NULL; 12966fad8f66SThierry Reding } 12976fad8f66SThierry Reding 1298c31efa7aSThierry Reding static void tegra_sor_connector_reset(struct drm_connector *connector) 1299c31efa7aSThierry Reding { 1300c31efa7aSThierry Reding struct tegra_sor_state *state; 1301c31efa7aSThierry Reding 1302c31efa7aSThierry Reding state = kzalloc(sizeof(*state), GFP_KERNEL); 1303c31efa7aSThierry Reding if (!state) 1304c31efa7aSThierry Reding return; 1305c31efa7aSThierry Reding 1306c31efa7aSThierry Reding if (connector->state) { 1307c31efa7aSThierry Reding __drm_atomic_helper_connector_destroy_state(connector->state); 1308c31efa7aSThierry Reding kfree(connector->state); 1309c31efa7aSThierry Reding } 1310c31efa7aSThierry Reding 1311c31efa7aSThierry Reding __drm_atomic_helper_connector_reset(connector, &state->base); 1312c31efa7aSThierry Reding } 1313c31efa7aSThierry Reding 13146fad8f66SThierry Reding static enum drm_connector_status 13156fad8f66SThierry Reding tegra_sor_connector_detect(struct drm_connector *connector, bool force) 13166fad8f66SThierry Reding { 13176fad8f66SThierry Reding struct tegra_output *output = connector_to_output(connector); 13186fad8f66SThierry Reding struct tegra_sor *sor = to_sor(output); 13196fad8f66SThierry Reding 13209542c237SThierry Reding if (sor->aux) 13219542c237SThierry Reding return drm_dp_aux_detect(sor->aux); 13226fad8f66SThierry Reding 1323459cc2c6SThierry Reding return tegra_output_connector_detect(connector, force); 13246fad8f66SThierry Reding } 13256fad8f66SThierry Reding 1326c31efa7aSThierry Reding static struct drm_connector_state * 1327c31efa7aSThierry Reding tegra_sor_connector_duplicate_state(struct drm_connector *connector) 1328c31efa7aSThierry Reding { 1329c31efa7aSThierry Reding struct tegra_sor_state *state = to_sor_state(connector->state); 1330c31efa7aSThierry Reding struct tegra_sor_state *copy; 1331c31efa7aSThierry Reding 1332c31efa7aSThierry Reding copy = kmemdup(state, sizeof(*state), GFP_KERNEL); 1333c31efa7aSThierry Reding if (!copy) 1334c31efa7aSThierry Reding return NULL; 1335c31efa7aSThierry Reding 1336c31efa7aSThierry Reding __drm_atomic_helper_connector_duplicate_state(connector, ©->base); 1337c31efa7aSThierry Reding 1338c31efa7aSThierry Reding return ©->base; 1339c31efa7aSThierry Reding } 1340c31efa7aSThierry Reding 13416fad8f66SThierry Reding static const struct drm_connector_funcs tegra_sor_connector_funcs = { 1342850bab44SThierry Reding .dpms = drm_atomic_helper_connector_dpms, 1343c31efa7aSThierry Reding .reset = tegra_sor_connector_reset, 13446fad8f66SThierry Reding .detect = tegra_sor_connector_detect, 13456fad8f66SThierry Reding .fill_modes = drm_helper_probe_single_connector_modes, 13466fad8f66SThierry Reding .destroy = tegra_output_connector_destroy, 1347c31efa7aSThierry Reding .atomic_duplicate_state = tegra_sor_connector_duplicate_state, 13484aa3df71SThierry Reding .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 13496fad8f66SThierry Reding }; 13506fad8f66SThierry Reding 13516fad8f66SThierry Reding static int tegra_sor_connector_get_modes(struct drm_connector *connector) 13526fad8f66SThierry Reding { 13536fad8f66SThierry Reding struct tegra_output *output = connector_to_output(connector); 13546fad8f66SThierry Reding struct tegra_sor *sor = to_sor(output); 13556fad8f66SThierry Reding int err; 13566fad8f66SThierry Reding 13579542c237SThierry Reding if (sor->aux) 13589542c237SThierry Reding drm_dp_aux_enable(sor->aux); 13596fad8f66SThierry Reding 13606fad8f66SThierry Reding err = tegra_output_connector_get_modes(connector); 13616fad8f66SThierry Reding 13629542c237SThierry Reding if (sor->aux) 13639542c237SThierry Reding drm_dp_aux_disable(sor->aux); 13646fad8f66SThierry Reding 13656fad8f66SThierry Reding return err; 13666fad8f66SThierry Reding } 13676fad8f66SThierry Reding 13686fad8f66SThierry Reding static enum drm_mode_status 13696fad8f66SThierry Reding tegra_sor_connector_mode_valid(struct drm_connector *connector, 13706fad8f66SThierry Reding struct drm_display_mode *mode) 13716fad8f66SThierry Reding { 13726fad8f66SThierry Reding return MODE_OK; 13736fad8f66SThierry Reding } 13746fad8f66SThierry Reding 13756fad8f66SThierry Reding static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = { 13766fad8f66SThierry Reding .get_modes = tegra_sor_connector_get_modes, 13776fad8f66SThierry Reding .mode_valid = tegra_sor_connector_mode_valid, 13786fad8f66SThierry Reding .best_encoder = tegra_output_connector_best_encoder, 13796fad8f66SThierry Reding }; 13806fad8f66SThierry Reding 13816fad8f66SThierry Reding static const struct drm_encoder_funcs tegra_sor_encoder_funcs = { 13826fad8f66SThierry Reding .destroy = tegra_output_encoder_destroy, 13836fad8f66SThierry Reding }; 13846fad8f66SThierry Reding 1385850bab44SThierry Reding static void tegra_sor_edp_disable(struct drm_encoder *encoder) 13866fad8f66SThierry Reding { 1387850bab44SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1388850bab44SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 1389850bab44SThierry Reding struct tegra_sor *sor = to_sor(output); 1390850bab44SThierry Reding u32 value; 1391850bab44SThierry Reding int err; 1392850bab44SThierry Reding 1393850bab44SThierry Reding if (output->panel) 1394850bab44SThierry Reding drm_panel_disable(output->panel); 1395850bab44SThierry Reding 1396850bab44SThierry Reding err = tegra_sor_detach(sor); 1397850bab44SThierry Reding if (err < 0) 1398850bab44SThierry Reding dev_err(sor->dev, "failed to detach SOR: %d\n", err); 1399850bab44SThierry Reding 1400850bab44SThierry Reding tegra_sor_writel(sor, 0, SOR_STATE1); 1401850bab44SThierry Reding tegra_sor_update(sor); 1402850bab44SThierry Reding 1403850bab44SThierry Reding /* 1404850bab44SThierry Reding * The following accesses registers of the display controller, so make 1405850bab44SThierry Reding * sure it's only executed when the output is attached to one. 1406850bab44SThierry Reding */ 1407850bab44SThierry Reding if (dc) { 1408850bab44SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 1409850bab44SThierry Reding value &= ~SOR_ENABLE; 1410850bab44SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 1411850bab44SThierry Reding 1412850bab44SThierry Reding tegra_dc_commit(dc); 14136fad8f66SThierry Reding } 14146fad8f66SThierry Reding 1415850bab44SThierry Reding err = tegra_sor_power_down(sor); 1416850bab44SThierry Reding if (err < 0) 1417850bab44SThierry Reding dev_err(sor->dev, "failed to power down SOR: %d\n", err); 1418850bab44SThierry Reding 14199542c237SThierry Reding if (sor->aux) { 14209542c237SThierry Reding err = drm_dp_aux_disable(sor->aux); 1421850bab44SThierry Reding if (err < 0) 1422850bab44SThierry Reding dev_err(sor->dev, "failed to disable DP: %d\n", err); 14236fad8f66SThierry Reding } 14246fad8f66SThierry Reding 1425850bab44SThierry Reding err = tegra_io_rail_power_off(TEGRA_IO_RAIL_LVDS); 1426850bab44SThierry Reding if (err < 0) 1427850bab44SThierry Reding dev_err(sor->dev, "failed to power off I/O rail: %d\n", err); 1428850bab44SThierry Reding 1429850bab44SThierry Reding if (output->panel) 1430850bab44SThierry Reding drm_panel_unprepare(output->panel); 1431850bab44SThierry Reding 1432aaff8bd2SThierry Reding pm_runtime_put(sor->dev); 14336fad8f66SThierry Reding } 14346fad8f66SThierry Reding 1435459cc2c6SThierry Reding #if 0 1436459cc2c6SThierry Reding static int calc_h_ref_to_sync(const struct drm_display_mode *mode, 1437459cc2c6SThierry Reding unsigned int *value) 1438459cc2c6SThierry Reding { 1439459cc2c6SThierry Reding unsigned int hfp, hsw, hbp, a = 0, b; 1440459cc2c6SThierry Reding 1441459cc2c6SThierry Reding hfp = mode->hsync_start - mode->hdisplay; 1442459cc2c6SThierry Reding hsw = mode->hsync_end - mode->hsync_start; 1443459cc2c6SThierry Reding hbp = mode->htotal - mode->hsync_end; 1444459cc2c6SThierry Reding 1445459cc2c6SThierry Reding pr_info("hfp: %u, hsw: %u, hbp: %u\n", hfp, hsw, hbp); 1446459cc2c6SThierry Reding 1447459cc2c6SThierry Reding b = hfp - 1; 1448459cc2c6SThierry Reding 1449459cc2c6SThierry Reding pr_info("a: %u, b: %u\n", a, b); 1450459cc2c6SThierry Reding pr_info("a + hsw + hbp = %u\n", a + hsw + hbp); 1451459cc2c6SThierry Reding 1452459cc2c6SThierry Reding if (a + hsw + hbp <= 11) { 1453459cc2c6SThierry Reding a = 1 + 11 - hsw - hbp; 1454459cc2c6SThierry Reding pr_info("a: %u\n", a); 1455459cc2c6SThierry Reding } 1456459cc2c6SThierry Reding 1457459cc2c6SThierry Reding if (a > b) 1458459cc2c6SThierry Reding return -EINVAL; 1459459cc2c6SThierry Reding 1460459cc2c6SThierry Reding if (hsw < 1) 1461459cc2c6SThierry Reding return -EINVAL; 1462459cc2c6SThierry Reding 1463459cc2c6SThierry Reding if (mode->hdisplay < 16) 1464459cc2c6SThierry Reding return -EINVAL; 1465459cc2c6SThierry Reding 1466459cc2c6SThierry Reding if (value) { 1467459cc2c6SThierry Reding if (b > a && a % 2) 1468459cc2c6SThierry Reding *value = a + 1; 1469459cc2c6SThierry Reding else 1470459cc2c6SThierry Reding *value = a; 1471459cc2c6SThierry Reding } 1472459cc2c6SThierry Reding 1473459cc2c6SThierry Reding return 0; 1474459cc2c6SThierry Reding } 1475459cc2c6SThierry Reding #endif 1476459cc2c6SThierry Reding 1477850bab44SThierry Reding static void tegra_sor_edp_enable(struct drm_encoder *encoder) 14786fad8f66SThierry Reding { 1479850bab44SThierry Reding struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode; 14806fad8f66SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 14816fad8f66SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 14826b6b6042SThierry Reding struct tegra_sor *sor = to_sor(output); 148334fa183bSThierry Reding struct tegra_sor_config config; 1484c31efa7aSThierry Reding struct tegra_sor_state *state; 148534fa183bSThierry Reding struct drm_dp_link link; 148601b9bea0SThierry Reding u8 rate, lanes; 14872bd1dd39SThierry Reding unsigned int i; 148886f5c52dSThierry Reding int err = 0; 148928fe2076SThierry Reding u32 value; 149086f5c52dSThierry Reding 1491c31efa7aSThierry Reding state = to_sor_state(output->connector.state); 14922bd1dd39SThierry Reding 1493aaff8bd2SThierry Reding pm_runtime_get_sync(sor->dev); 14946b6b6042SThierry Reding 14956fad8f66SThierry Reding if (output->panel) 14966fad8f66SThierry Reding drm_panel_prepare(output->panel); 14976fad8f66SThierry Reding 14989542c237SThierry Reding err = drm_dp_aux_enable(sor->aux); 14996b6b6042SThierry Reding if (err < 0) 15006b6b6042SThierry Reding dev_err(sor->dev, "failed to enable DP: %d\n", err); 150134fa183bSThierry Reding 15029542c237SThierry Reding err = drm_dp_link_probe(sor->aux, &link); 150334fa183bSThierry Reding if (err < 0) { 150401b9bea0SThierry Reding dev_err(sor->dev, "failed to probe eDP link: %d\n", err); 1505850bab44SThierry Reding return; 150634fa183bSThierry Reding } 15076b6b6042SThierry Reding 150825bb2cecSThierry Reding /* switch to safe parent clock */ 150925bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 15106b6b6042SThierry Reding if (err < 0) 15116b6b6042SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 15126b6b6042SThierry Reding 151334fa183bSThierry Reding memset(&config, 0, sizeof(config)); 1514c31efa7aSThierry Reding config.bits_per_pixel = state->bpc * 3; 151534fa183bSThierry Reding 1516a198359eSThierry Reding err = tegra_sor_compute_config(sor, mode, &config, &link); 151734fa183bSThierry Reding if (err < 0) 1518a198359eSThierry Reding dev_err(sor->dev, "failed to compute configuration: %d\n", err); 151934fa183bSThierry Reding 15206b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 15216b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 15226b6b6042SThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK; 15236b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 15246b6b6042SThierry Reding 1525a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1526a9a9e4fdSThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 1527a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 15286b6b6042SThierry Reding usleep_range(20, 100); 15296b6b6042SThierry Reding 1530a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL3); 1531a9a9e4fdSThierry Reding value |= SOR_PLL3_PLL_VDD_MODE_3V3; 1532a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL3); 15336b6b6042SThierry Reding 1534a9a9e4fdSThierry Reding value = SOR_PLL0_ICHPMP(0xf) | SOR_PLL0_VCOCAP_RST | 1535a9a9e4fdSThierry Reding SOR_PLL0_PLLREG_LEVEL_V45 | SOR_PLL0_RESISTOR_EXT; 1536a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 15376b6b6042SThierry Reding 1538a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1539a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD; 1540a9a9e4fdSThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 1541a9a9e4fdSThierry Reding value |= SOR_PLL2_LVDS_ENABLE; 1542a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 15436b6b6042SThierry Reding 1544a9a9e4fdSThierry Reding value = SOR_PLL1_TERM_COMPOUT | SOR_PLL1_TMDS_TERM; 1545a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 15466b6b6042SThierry Reding 15476b6b6042SThierry Reding while (true) { 1548a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1549a9a9e4fdSThierry Reding if ((value & SOR_PLL2_SEQ_PLLCAPPD_ENFORCE) == 0) 15506b6b6042SThierry Reding break; 15516b6b6042SThierry Reding 15526b6b6042SThierry Reding usleep_range(250, 1000); 15536b6b6042SThierry Reding } 15546b6b6042SThierry Reding 1555a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1556a9a9e4fdSThierry Reding value &= ~SOR_PLL2_POWERDOWN_OVERRIDE; 1557a9a9e4fdSThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 1558a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 15596b6b6042SThierry Reding 15606b6b6042SThierry Reding /* 15616b6b6042SThierry Reding * power up 15626b6b6042SThierry Reding */ 15636b6b6042SThierry Reding 15646b6b6042SThierry Reding /* set safe link bandwidth (1.62 Gbps) */ 15656b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 15666b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 15676b6b6042SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G1_62; 15686b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 15696b6b6042SThierry Reding 15706b6b6042SThierry Reding /* step 1 */ 1571a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1572a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE | SOR_PLL2_PORT_POWERDOWN | 1573a9a9e4fdSThierry Reding SOR_PLL2_BANDGAP_POWERDOWN; 1574a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 15756b6b6042SThierry Reding 1576a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 1577a9a9e4fdSThierry Reding value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR; 1578a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 15796b6b6042SThierry Reding 1580a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 15816b6b6042SThierry Reding value &= ~SOR_DP_PADCTL_PAD_CAL_PD; 1582a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 15836b6b6042SThierry Reding 15846b6b6042SThierry Reding /* step 2 */ 15856b6b6042SThierry Reding err = tegra_io_rail_power_on(TEGRA_IO_RAIL_LVDS); 1586850bab44SThierry Reding if (err < 0) 15876b6b6042SThierry Reding dev_err(sor->dev, "failed to power on I/O rail: %d\n", err); 15886b6b6042SThierry Reding 15896b6b6042SThierry Reding usleep_range(5, 100); 15906b6b6042SThierry Reding 15916b6b6042SThierry Reding /* step 3 */ 1592a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1593a9a9e4fdSThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 1594a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 15956b6b6042SThierry Reding 15966b6b6042SThierry Reding usleep_range(20, 100); 15976b6b6042SThierry Reding 15986b6b6042SThierry Reding /* step 4 */ 1599a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 1600a9a9e4fdSThierry Reding value &= ~SOR_PLL0_VCOPD; 1601a9a9e4fdSThierry Reding value &= ~SOR_PLL0_PWR; 1602a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 16036b6b6042SThierry Reding 1604a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1605a9a9e4fdSThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 1606a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 16076b6b6042SThierry Reding 16086b6b6042SThierry Reding usleep_range(200, 1000); 16096b6b6042SThierry Reding 16106b6b6042SThierry Reding /* step 5 */ 1611a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1612a9a9e4fdSThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 1613a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 16146b6b6042SThierry Reding 161525bb2cecSThierry Reding /* switch to DP parent clock */ 161625bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_dp); 16176b6b6042SThierry Reding if (err < 0) 161825bb2cecSThierry Reding dev_err(sor->dev, "failed to set parent clock: %d\n", err); 16196b6b6042SThierry Reding 1620899451b7SThierry Reding /* power DP lanes */ 1621a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 1622899451b7SThierry Reding 1623899451b7SThierry Reding if (link.num_lanes <= 2) 1624899451b7SThierry Reding value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2); 1625899451b7SThierry Reding else 1626899451b7SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2; 1627899451b7SThierry Reding 1628899451b7SThierry Reding if (link.num_lanes <= 1) 1629899451b7SThierry Reding value &= ~SOR_DP_PADCTL_PD_TXD_1; 1630899451b7SThierry Reding else 1631899451b7SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_1; 1632899451b7SThierry Reding 1633899451b7SThierry Reding if (link.num_lanes == 0) 1634899451b7SThierry Reding value &= ~SOR_DP_PADCTL_PD_TXD_0; 1635899451b7SThierry Reding else 1636899451b7SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_0; 1637899451b7SThierry Reding 1638a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 16396b6b6042SThierry Reding 1640a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 16416b6b6042SThierry Reding value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK; 16420c90a184SThierry Reding value |= SOR_DP_LINKCTL_LANE_COUNT(link.num_lanes); 1643a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 16446b6b6042SThierry Reding 16456b6b6042SThierry Reding /* start lane sequencer */ 16466b6b6042SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN | 16476b6b6042SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_UP; 16486b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 16496b6b6042SThierry Reding 16506b6b6042SThierry Reding while (true) { 16516b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 16526b6b6042SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 16536b6b6042SThierry Reding break; 16546b6b6042SThierry Reding 16556b6b6042SThierry Reding usleep_range(250, 1000); 16566b6b6042SThierry Reding } 16576b6b6042SThierry Reding 1658a4263fedSThierry Reding /* set link bandwidth */ 16596b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 16606b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 1661a4263fedSThierry Reding value |= drm_dp_link_rate_to_bw_code(link.rate) << 2; 16626b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 16636b6b6042SThierry Reding 1664402f6bcdSThierry Reding tegra_sor_apply_config(sor, &config); 1665402f6bcdSThierry Reding 1666402f6bcdSThierry Reding /* enable link */ 1667a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 16686b6b6042SThierry Reding value |= SOR_DP_LINKCTL_ENABLE; 16696b6b6042SThierry Reding value |= SOR_DP_LINKCTL_ENHANCED_FRAME; 1670a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 16716b6b6042SThierry Reding 16726b6b6042SThierry Reding for (i = 0, value = 0; i < 4; i++) { 16736b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 16746b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_GALIOS | 16756b6b6042SThierry Reding SOR_DP_TPG_PATTERN_NONE; 16766b6b6042SThierry Reding value = (value << 8) | lane; 16776b6b6042SThierry Reding } 16786b6b6042SThierry Reding 16796b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 16806b6b6042SThierry Reding 16816b6b6042SThierry Reding /* enable pad calibration logic */ 1682a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 16836b6b6042SThierry Reding value |= SOR_DP_PADCTL_PAD_CAL_PD; 1684a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 16856b6b6042SThierry Reding 16869542c237SThierry Reding err = drm_dp_link_probe(sor->aux, &link); 1687850bab44SThierry Reding if (err < 0) 168801b9bea0SThierry Reding dev_err(sor->dev, "failed to probe eDP link: %d\n", err); 16896b6b6042SThierry Reding 16909542c237SThierry Reding err = drm_dp_link_power_up(sor->aux, &link); 1691850bab44SThierry Reding if (err < 0) 169201b9bea0SThierry Reding dev_err(sor->dev, "failed to power up eDP link: %d\n", err); 16936b6b6042SThierry Reding 16949542c237SThierry Reding err = drm_dp_link_configure(sor->aux, &link); 1695850bab44SThierry Reding if (err < 0) 169601b9bea0SThierry Reding dev_err(sor->dev, "failed to configure eDP link: %d\n", err); 16976b6b6042SThierry Reding 16986b6b6042SThierry Reding rate = drm_dp_link_rate_to_bw_code(link.rate); 16996b6b6042SThierry Reding lanes = link.num_lanes; 17006b6b6042SThierry Reding 17016b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 17026b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 17036b6b6042SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate); 17046b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 17056b6b6042SThierry Reding 1706a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 17076b6b6042SThierry Reding value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK; 17086b6b6042SThierry Reding value |= SOR_DP_LINKCTL_LANE_COUNT(lanes); 17096b6b6042SThierry Reding 17106b6b6042SThierry Reding if (link.capabilities & DP_LINK_CAP_ENHANCED_FRAMING) 17116b6b6042SThierry Reding value |= SOR_DP_LINKCTL_ENHANCED_FRAME; 17126b6b6042SThierry Reding 1713a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 17146b6b6042SThierry Reding 17156b6b6042SThierry Reding /* disable training pattern generator */ 17166b6b6042SThierry Reding 17176b6b6042SThierry Reding for (i = 0; i < link.num_lanes; i++) { 17186b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 17196b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_GALIOS | 17206b6b6042SThierry Reding SOR_DP_TPG_PATTERN_NONE; 17216b6b6042SThierry Reding value = (value << 8) | lane; 17226b6b6042SThierry Reding } 17236b6b6042SThierry Reding 17246b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 17256b6b6042SThierry Reding 17266b6b6042SThierry Reding err = tegra_sor_dp_train_fast(sor, &link); 172701b9bea0SThierry Reding if (err < 0) 172801b9bea0SThierry Reding dev_err(sor->dev, "DP fast link training failed: %d\n", err); 17296b6b6042SThierry Reding 17306b6b6042SThierry Reding dev_dbg(sor->dev, "fast link training succeeded\n"); 17316b6b6042SThierry Reding 17326b6b6042SThierry Reding err = tegra_sor_power_up(sor, 250); 1733850bab44SThierry Reding if (err < 0) 17346b6b6042SThierry Reding dev_err(sor->dev, "failed to power up SOR: %d\n", err); 17356b6b6042SThierry Reding 17366b6b6042SThierry Reding /* CSTM (LVDS, link A/B, upper) */ 1737143b1df2SStéphane Marchesin value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B | 17386b6b6042SThierry Reding SOR_CSTM_UPPER; 17396b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CSTM); 17406b6b6042SThierry Reding 17412bd1dd39SThierry Reding /* use DP-A protocol */ 17422bd1dd39SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 17432bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_PROTOCOL_MASK; 17442bd1dd39SThierry Reding value |= SOR_STATE_ASY_PROTOCOL_DP_A; 17452bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 17462bd1dd39SThierry Reding 1747c31efa7aSThierry Reding tegra_sor_mode_set(sor, mode, state); 17482bd1dd39SThierry Reding 17496b6b6042SThierry Reding /* PWM setup */ 17506b6b6042SThierry Reding err = tegra_sor_setup_pwm(sor, 250); 1751850bab44SThierry Reding if (err < 0) 17526b6b6042SThierry Reding dev_err(sor->dev, "failed to setup PWM: %d\n", err); 17536b6b6042SThierry Reding 1754666cb873SThierry Reding tegra_sor_update(sor); 1755666cb873SThierry Reding 17566b6b6042SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 17576b6b6042SThierry Reding value |= SOR_ENABLE; 17586b6b6042SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 17596b6b6042SThierry Reding 1760666cb873SThierry Reding tegra_dc_commit(dc); 17616b6b6042SThierry Reding 17626b6b6042SThierry Reding err = tegra_sor_attach(sor); 1763850bab44SThierry Reding if (err < 0) 17646b6b6042SThierry Reding dev_err(sor->dev, "failed to attach SOR: %d\n", err); 17656b6b6042SThierry Reding 17666b6b6042SThierry Reding err = tegra_sor_wakeup(sor); 1767850bab44SThierry Reding if (err < 0) 17686b6b6042SThierry Reding dev_err(sor->dev, "failed to enable DC: %d\n", err); 17696b6b6042SThierry Reding 17706fad8f66SThierry Reding if (output->panel) 17716fad8f66SThierry Reding drm_panel_enable(output->panel); 17726b6b6042SThierry Reding } 17736b6b6042SThierry Reding 177482f1511cSThierry Reding static int 177582f1511cSThierry Reding tegra_sor_encoder_atomic_check(struct drm_encoder *encoder, 177682f1511cSThierry Reding struct drm_crtc_state *crtc_state, 177782f1511cSThierry Reding struct drm_connector_state *conn_state) 177882f1511cSThierry Reding { 177982f1511cSThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1780c31efa7aSThierry Reding struct tegra_sor_state *state = to_sor_state(conn_state); 178182f1511cSThierry Reding struct tegra_dc *dc = to_tegra_dc(conn_state->crtc); 178282f1511cSThierry Reding unsigned long pclk = crtc_state->mode.clock * 1000; 178382f1511cSThierry Reding struct tegra_sor *sor = to_sor(output); 1784c31efa7aSThierry Reding struct drm_display_info *info; 178582f1511cSThierry Reding int err; 178682f1511cSThierry Reding 1787c31efa7aSThierry Reding info = &output->connector.display_info; 1788c31efa7aSThierry Reding 178982f1511cSThierry Reding err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent, 179082f1511cSThierry Reding pclk, 0); 179182f1511cSThierry Reding if (err < 0) { 179282f1511cSThierry Reding dev_err(output->dev, "failed to setup CRTC state: %d\n", err); 179382f1511cSThierry Reding return err; 179482f1511cSThierry Reding } 179582f1511cSThierry Reding 1796c31efa7aSThierry Reding switch (info->bpc) { 1797c31efa7aSThierry Reding case 8: 1798c31efa7aSThierry Reding case 6: 1799c31efa7aSThierry Reding state->bpc = info->bpc; 1800c31efa7aSThierry Reding break; 1801c31efa7aSThierry Reding 1802c31efa7aSThierry Reding default: 1803c31efa7aSThierry Reding DRM_DEBUG_KMS("%u bits-per-color not supported\n", info->bpc); 1804c31efa7aSThierry Reding state->bpc = 8; 1805c31efa7aSThierry Reding break; 1806c31efa7aSThierry Reding } 1807c31efa7aSThierry Reding 180882f1511cSThierry Reding return 0; 180982f1511cSThierry Reding } 181082f1511cSThierry Reding 1811459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_edp_helpers = { 1812850bab44SThierry Reding .disable = tegra_sor_edp_disable, 1813850bab44SThierry Reding .enable = tegra_sor_edp_enable, 181482f1511cSThierry Reding .atomic_check = tegra_sor_encoder_atomic_check, 18156b6b6042SThierry Reding }; 18166b6b6042SThierry Reding 1817459cc2c6SThierry Reding static inline u32 tegra_sor_hdmi_subpack(const u8 *ptr, size_t size) 1818459cc2c6SThierry Reding { 1819459cc2c6SThierry Reding u32 value = 0; 1820459cc2c6SThierry Reding size_t i; 1821459cc2c6SThierry Reding 1822459cc2c6SThierry Reding for (i = size; i > 0; i--) 1823459cc2c6SThierry Reding value = (value << 8) | ptr[i - 1]; 1824459cc2c6SThierry Reding 1825459cc2c6SThierry Reding return value; 1826459cc2c6SThierry Reding } 1827459cc2c6SThierry Reding 1828459cc2c6SThierry Reding static void tegra_sor_hdmi_write_infopack(struct tegra_sor *sor, 1829459cc2c6SThierry Reding const void *data, size_t size) 1830459cc2c6SThierry Reding { 1831459cc2c6SThierry Reding const u8 *ptr = data; 1832459cc2c6SThierry Reding unsigned long offset; 1833459cc2c6SThierry Reding size_t i, j; 1834459cc2c6SThierry Reding u32 value; 1835459cc2c6SThierry Reding 1836459cc2c6SThierry Reding switch (ptr[0]) { 1837459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_AVI: 1838459cc2c6SThierry Reding offset = SOR_HDMI_AVI_INFOFRAME_HEADER; 1839459cc2c6SThierry Reding break; 1840459cc2c6SThierry Reding 1841459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_AUDIO: 1842459cc2c6SThierry Reding offset = SOR_HDMI_AUDIO_INFOFRAME_HEADER; 1843459cc2c6SThierry Reding break; 1844459cc2c6SThierry Reding 1845459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_VENDOR: 1846459cc2c6SThierry Reding offset = SOR_HDMI_VSI_INFOFRAME_HEADER; 1847459cc2c6SThierry Reding break; 1848459cc2c6SThierry Reding 1849459cc2c6SThierry Reding default: 1850459cc2c6SThierry Reding dev_err(sor->dev, "unsupported infoframe type: %02x\n", 1851459cc2c6SThierry Reding ptr[0]); 1852459cc2c6SThierry Reding return; 1853459cc2c6SThierry Reding } 1854459cc2c6SThierry Reding 1855459cc2c6SThierry Reding value = INFOFRAME_HEADER_TYPE(ptr[0]) | 1856459cc2c6SThierry Reding INFOFRAME_HEADER_VERSION(ptr[1]) | 1857459cc2c6SThierry Reding INFOFRAME_HEADER_LEN(ptr[2]); 1858459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset); 1859459cc2c6SThierry Reding offset++; 1860459cc2c6SThierry Reding 1861459cc2c6SThierry Reding /* 1862459cc2c6SThierry Reding * Each subpack contains 7 bytes, divided into: 1863459cc2c6SThierry Reding * - subpack_low: bytes 0 - 3 1864459cc2c6SThierry Reding * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00) 1865459cc2c6SThierry Reding */ 1866459cc2c6SThierry Reding for (i = 3, j = 0; i < size; i += 7, j += 8) { 1867459cc2c6SThierry Reding size_t rem = size - i, num = min_t(size_t, rem, 4); 1868459cc2c6SThierry Reding 1869459cc2c6SThierry Reding value = tegra_sor_hdmi_subpack(&ptr[i], num); 1870459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset++); 1871459cc2c6SThierry Reding 1872459cc2c6SThierry Reding num = min_t(size_t, rem - num, 3); 1873459cc2c6SThierry Reding 1874459cc2c6SThierry Reding value = tegra_sor_hdmi_subpack(&ptr[i + 4], num); 1875459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset++); 1876459cc2c6SThierry Reding } 1877459cc2c6SThierry Reding } 1878459cc2c6SThierry Reding 1879459cc2c6SThierry Reding static int 1880459cc2c6SThierry Reding tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor *sor, 1881459cc2c6SThierry Reding const struct drm_display_mode *mode) 1882459cc2c6SThierry Reding { 1883459cc2c6SThierry Reding u8 buffer[HDMI_INFOFRAME_SIZE(AVI)]; 1884459cc2c6SThierry Reding struct hdmi_avi_infoframe frame; 1885459cc2c6SThierry Reding u32 value; 1886459cc2c6SThierry Reding int err; 1887459cc2c6SThierry Reding 1888459cc2c6SThierry Reding /* disable AVI infoframe */ 1889459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL); 1890459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_SINGLE; 1891459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_OTHER; 1892459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_ENABLE; 1893459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL); 1894459cc2c6SThierry Reding 1895459cc2c6SThierry Reding err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode); 1896459cc2c6SThierry Reding if (err < 0) { 1897459cc2c6SThierry Reding dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err); 1898459cc2c6SThierry Reding return err; 1899459cc2c6SThierry Reding } 1900459cc2c6SThierry Reding 1901459cc2c6SThierry Reding err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer)); 1902459cc2c6SThierry Reding if (err < 0) { 1903459cc2c6SThierry Reding dev_err(sor->dev, "failed to pack AVI infoframe: %d\n", err); 1904459cc2c6SThierry Reding return err; 1905459cc2c6SThierry Reding } 1906459cc2c6SThierry Reding 1907459cc2c6SThierry Reding tegra_sor_hdmi_write_infopack(sor, buffer, err); 1908459cc2c6SThierry Reding 1909459cc2c6SThierry Reding /* enable AVI infoframe */ 1910459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL); 1911459cc2c6SThierry Reding value |= INFOFRAME_CTRL_CHECKSUM_ENABLE; 1912459cc2c6SThierry Reding value |= INFOFRAME_CTRL_ENABLE; 1913459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL); 1914459cc2c6SThierry Reding 1915459cc2c6SThierry Reding return 0; 1916459cc2c6SThierry Reding } 1917459cc2c6SThierry Reding 1918459cc2c6SThierry Reding static void tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor *sor) 1919459cc2c6SThierry Reding { 1920459cc2c6SThierry Reding u32 value; 1921459cc2c6SThierry Reding 1922459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 1923459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_ENABLE; 1924459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 1925459cc2c6SThierry Reding } 1926459cc2c6SThierry Reding 1927459cc2c6SThierry Reding static struct tegra_sor_hdmi_settings * 1928459cc2c6SThierry Reding tegra_sor_hdmi_find_settings(struct tegra_sor *sor, unsigned long frequency) 1929459cc2c6SThierry Reding { 1930459cc2c6SThierry Reding unsigned int i; 1931459cc2c6SThierry Reding 1932459cc2c6SThierry Reding for (i = 0; i < sor->num_settings; i++) 1933459cc2c6SThierry Reding if (frequency <= sor->settings[i].frequency) 1934459cc2c6SThierry Reding return &sor->settings[i]; 1935459cc2c6SThierry Reding 1936459cc2c6SThierry Reding return NULL; 1937459cc2c6SThierry Reding } 1938459cc2c6SThierry Reding 1939459cc2c6SThierry Reding static void tegra_sor_hdmi_disable(struct drm_encoder *encoder) 1940459cc2c6SThierry Reding { 1941459cc2c6SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1942459cc2c6SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 1943459cc2c6SThierry Reding struct tegra_sor *sor = to_sor(output); 1944459cc2c6SThierry Reding u32 value; 1945459cc2c6SThierry Reding int err; 1946459cc2c6SThierry Reding 1947459cc2c6SThierry Reding err = tegra_sor_detach(sor); 1948459cc2c6SThierry Reding if (err < 0) 1949459cc2c6SThierry Reding dev_err(sor->dev, "failed to detach SOR: %d\n", err); 1950459cc2c6SThierry Reding 1951459cc2c6SThierry Reding tegra_sor_writel(sor, 0, SOR_STATE1); 1952459cc2c6SThierry Reding tegra_sor_update(sor); 1953459cc2c6SThierry Reding 1954459cc2c6SThierry Reding /* disable display to SOR clock */ 1955459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 1956459cc2c6SThierry Reding value &= ~SOR1_TIMING_CYA; 1957459cc2c6SThierry Reding value &= ~SOR1_ENABLE; 1958459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 1959459cc2c6SThierry Reding 1960459cc2c6SThierry Reding tegra_dc_commit(dc); 1961459cc2c6SThierry Reding 1962459cc2c6SThierry Reding err = tegra_sor_power_down(sor); 1963459cc2c6SThierry Reding if (err < 0) 1964459cc2c6SThierry Reding dev_err(sor->dev, "failed to power down SOR: %d\n", err); 1965459cc2c6SThierry Reding 1966459cc2c6SThierry Reding err = tegra_io_rail_power_off(TEGRA_IO_RAIL_HDMI); 1967459cc2c6SThierry Reding if (err < 0) 1968459cc2c6SThierry Reding dev_err(sor->dev, "failed to power off HDMI rail: %d\n", err); 1969459cc2c6SThierry Reding 1970aaff8bd2SThierry Reding pm_runtime_put(sor->dev); 1971459cc2c6SThierry Reding } 1972459cc2c6SThierry Reding 1973459cc2c6SThierry Reding static void tegra_sor_hdmi_enable(struct drm_encoder *encoder) 1974459cc2c6SThierry Reding { 1975459cc2c6SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1976459cc2c6SThierry Reding unsigned int h_ref_to_sync = 1, pulse_start, max_ac; 1977459cc2c6SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 1978459cc2c6SThierry Reding struct tegra_sor_hdmi_settings *settings; 1979459cc2c6SThierry Reding struct tegra_sor *sor = to_sor(output); 1980c31efa7aSThierry Reding struct tegra_sor_state *state; 1981459cc2c6SThierry Reding struct drm_display_mode *mode; 19822bd1dd39SThierry Reding unsigned int div; 1983459cc2c6SThierry Reding u32 value; 1984459cc2c6SThierry Reding int err; 1985459cc2c6SThierry Reding 1986c31efa7aSThierry Reding state = to_sor_state(output->connector.state); 1987459cc2c6SThierry Reding mode = &encoder->crtc->state->adjusted_mode; 1988459cc2c6SThierry Reding 1989aaff8bd2SThierry Reding pm_runtime_get_sync(sor->dev); 1990459cc2c6SThierry Reding 199125bb2cecSThierry Reding /* switch to safe parent clock */ 199225bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 1993459cc2c6SThierry Reding if (err < 0) 1994459cc2c6SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 1995459cc2c6SThierry Reding 1996459cc2c6SThierry Reding div = clk_get_rate(sor->clk) / 1000000 * 4; 1997459cc2c6SThierry Reding 1998459cc2c6SThierry Reding err = tegra_io_rail_power_on(TEGRA_IO_RAIL_HDMI); 1999459cc2c6SThierry Reding if (err < 0) 2000459cc2c6SThierry Reding dev_err(sor->dev, "failed to power on HDMI rail: %d\n", err); 2001459cc2c6SThierry Reding 2002459cc2c6SThierry Reding usleep_range(20, 100); 2003459cc2c6SThierry Reding 2004459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 2005459cc2c6SThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 2006459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 2007459cc2c6SThierry Reding 2008459cc2c6SThierry Reding usleep_range(20, 100); 2009459cc2c6SThierry Reding 2010459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL3); 2011459cc2c6SThierry Reding value &= ~SOR_PLL3_PLL_VDD_MODE_3V3; 2012459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL3); 2013459cc2c6SThierry Reding 2014459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 2015459cc2c6SThierry Reding value &= ~SOR_PLL0_VCOPD; 2016459cc2c6SThierry Reding value &= ~SOR_PLL0_PWR; 2017459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 2018459cc2c6SThierry Reding 2019459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 2020459cc2c6SThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 2021459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 2022459cc2c6SThierry Reding 2023459cc2c6SThierry Reding usleep_range(200, 400); 2024459cc2c6SThierry Reding 2025459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 2026459cc2c6SThierry Reding value &= ~SOR_PLL2_POWERDOWN_OVERRIDE; 2027459cc2c6SThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 2028459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 2029459cc2c6SThierry Reding 2030459cc2c6SThierry Reding usleep_range(20, 100); 2031459cc2c6SThierry Reding 2032459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 2033459cc2c6SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 | 2034459cc2c6SThierry Reding SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2; 2035459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 2036459cc2c6SThierry Reding 2037459cc2c6SThierry Reding while (true) { 2038459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 2039459cc2c6SThierry Reding if ((value & SOR_LANE_SEQ_CTL_STATE_BUSY) == 0) 2040459cc2c6SThierry Reding break; 2041459cc2c6SThierry Reding 2042459cc2c6SThierry Reding usleep_range(250, 1000); 2043459cc2c6SThierry Reding } 2044459cc2c6SThierry Reding 2045459cc2c6SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN | 2046459cc2c6SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_UP | SOR_LANE_SEQ_CTL_DELAY(5); 2047459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 2048459cc2c6SThierry Reding 2049459cc2c6SThierry Reding while (true) { 2050459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 2051459cc2c6SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 2052459cc2c6SThierry Reding break; 2053459cc2c6SThierry Reding 2054459cc2c6SThierry Reding usleep_range(250, 1000); 2055459cc2c6SThierry Reding } 2056459cc2c6SThierry Reding 2057459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 2058459cc2c6SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 2059459cc2c6SThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 2060459cc2c6SThierry Reding 2061459cc2c6SThierry Reding if (mode->clock < 340000) 2062459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70; 2063459cc2c6SThierry Reding else 2064459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40; 2065459cc2c6SThierry Reding 2066459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK; 2067459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 2068459cc2c6SThierry Reding 2069459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_SPARE0); 2070459cc2c6SThierry Reding value |= SOR_DP_SPARE_DISP_VIDEO_PREAMBLE; 2071459cc2c6SThierry Reding value &= ~SOR_DP_SPARE_PANEL_INTERNAL; 2072459cc2c6SThierry Reding value |= SOR_DP_SPARE_SEQ_ENABLE; 2073459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_SPARE0); 2074459cc2c6SThierry Reding 2075459cc2c6SThierry Reding value = SOR_SEQ_CTL_PU_PC(0) | SOR_SEQ_CTL_PU_PC_ALT(0) | 2076459cc2c6SThierry Reding SOR_SEQ_CTL_PD_PC(8) | SOR_SEQ_CTL_PD_PC_ALT(8); 2077459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_CTL); 2078459cc2c6SThierry Reding 2079459cc2c6SThierry Reding value = SOR_SEQ_INST_DRIVE_PWM_OUT_LO | SOR_SEQ_INST_HALT | 2080459cc2c6SThierry Reding SOR_SEQ_INST_WAIT_VSYNC | SOR_SEQ_INST_WAIT(1); 2081459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_INST(0)); 2082459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_INST(8)); 2083459cc2c6SThierry Reding 2084459cc2c6SThierry Reding /* program the reference clock */ 2085459cc2c6SThierry Reding value = SOR_REFCLK_DIV_INT(div) | SOR_REFCLK_DIV_FRAC(div); 2086459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_REFCLK); 2087459cc2c6SThierry Reding 2088459cc2c6SThierry Reding /* XXX don't hardcode */ 2089459cc2c6SThierry Reding value = SOR_XBAR_CTRL_LINK1_XSEL(4, 4) | 2090459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(3, 3) | 2091459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(2, 2) | 2092459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(1, 1) | 2093459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(0, 0) | 2094459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK0_XSEL(4, 4) | 2095459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK0_XSEL(3, 3) | 2096459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK0_XSEL(2, 0) | 2097459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK0_XSEL(1, 1) | 2098459cc2c6SThierry Reding SOR_XBAR_CTRL_LINK0_XSEL(0, 2); 2099459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_XBAR_CTRL); 2100459cc2c6SThierry Reding 2101459cc2c6SThierry Reding tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL); 2102459cc2c6SThierry Reding 210325bb2cecSThierry Reding /* switch to parent clock */ 210425bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_parent); 2105459cc2c6SThierry Reding if (err < 0) 2106459cc2c6SThierry Reding dev_err(sor->dev, "failed to set parent clock: %d\n", err); 2107459cc2c6SThierry Reding 2108459cc2c6SThierry Reding value = SOR_INPUT_CONTROL_HDMI_SRC_SELECT(dc->pipe); 2109459cc2c6SThierry Reding 2110459cc2c6SThierry Reding /* XXX is this the proper check? */ 2111459cc2c6SThierry Reding if (mode->clock < 75000) 2112459cc2c6SThierry Reding value |= SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED; 2113459cc2c6SThierry Reding 2114459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_INPUT_CONTROL); 2115459cc2c6SThierry Reding 2116459cc2c6SThierry Reding max_ac = ((mode->htotal - mode->hdisplay) - SOR_REKEY - 18) / 32; 2117459cc2c6SThierry Reding 2118459cc2c6SThierry Reding value = SOR_HDMI_CTRL_ENABLE | SOR_HDMI_CTRL_MAX_AC_PACKET(max_ac) | 2119459cc2c6SThierry Reding SOR_HDMI_CTRL_AUDIO_LAYOUT | SOR_HDMI_CTRL_REKEY(SOR_REKEY); 2120459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_CTRL); 2121459cc2c6SThierry Reding 2122459cc2c6SThierry Reding /* H_PULSE2 setup */ 2123459cc2c6SThierry Reding pulse_start = h_ref_to_sync + (mode->hsync_end - mode->hsync_start) + 2124459cc2c6SThierry Reding (mode->htotal - mode->hsync_end) - 10; 2125459cc2c6SThierry Reding 2126459cc2c6SThierry Reding value = PULSE_LAST_END_A | PULSE_QUAL_VACTIVE | 2127459cc2c6SThierry Reding PULSE_POLARITY_HIGH | PULSE_MODE_NORMAL; 2128459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL); 2129459cc2c6SThierry Reding 2130459cc2c6SThierry Reding value = PULSE_END(pulse_start + 8) | PULSE_START(pulse_start); 2131459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A); 2132459cc2c6SThierry Reding 2133459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_SIGNAL_OPTIONS0); 2134459cc2c6SThierry Reding value |= H_PULSE2_ENABLE; 2135459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_SIGNAL_OPTIONS0); 2136459cc2c6SThierry Reding 2137459cc2c6SThierry Reding /* infoframe setup */ 2138459cc2c6SThierry Reding err = tegra_sor_hdmi_setup_avi_infoframe(sor, mode); 2139459cc2c6SThierry Reding if (err < 0) 2140459cc2c6SThierry Reding dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err); 2141459cc2c6SThierry Reding 2142459cc2c6SThierry Reding /* XXX HDMI audio support not implemented yet */ 2143459cc2c6SThierry Reding tegra_sor_hdmi_disable_audio_infoframe(sor); 2144459cc2c6SThierry Reding 2145459cc2c6SThierry Reding /* use single TMDS protocol */ 2146459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 2147459cc2c6SThierry Reding value &= ~SOR_STATE_ASY_PROTOCOL_MASK; 2148459cc2c6SThierry Reding value |= SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A; 2149459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 2150459cc2c6SThierry Reding 2151459cc2c6SThierry Reding /* power up pad calibration */ 2152459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 2153459cc2c6SThierry Reding value &= ~SOR_DP_PADCTL_PAD_CAL_PD; 2154459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 2155459cc2c6SThierry Reding 2156459cc2c6SThierry Reding /* production settings */ 2157459cc2c6SThierry Reding settings = tegra_sor_hdmi_find_settings(sor, mode->clock * 1000); 2158db8b42fbSDan Carpenter if (!settings) { 2159db8b42fbSDan Carpenter dev_err(sor->dev, "no settings for pixel clock %d Hz\n", 2160db8b42fbSDan Carpenter mode->clock * 1000); 2161459cc2c6SThierry Reding return; 2162459cc2c6SThierry Reding } 2163459cc2c6SThierry Reding 2164459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 2165459cc2c6SThierry Reding value &= ~SOR_PLL0_ICHPMP_MASK; 2166459cc2c6SThierry Reding value &= ~SOR_PLL0_VCOCAP_MASK; 2167459cc2c6SThierry Reding value |= SOR_PLL0_ICHPMP(settings->ichpmp); 2168459cc2c6SThierry Reding value |= SOR_PLL0_VCOCAP(settings->vcocap); 2169459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 2170459cc2c6SThierry Reding 2171459cc2c6SThierry Reding tegra_sor_dp_term_calibrate(sor); 2172459cc2c6SThierry Reding 2173459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 2174459cc2c6SThierry Reding value &= ~SOR_PLL1_LOADADJ_MASK; 2175459cc2c6SThierry Reding value |= SOR_PLL1_LOADADJ(settings->loadadj); 2176459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 2177459cc2c6SThierry Reding 2178459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL3); 2179459cc2c6SThierry Reding value &= ~SOR_PLL3_BG_VREF_LEVEL_MASK; 2180459cc2c6SThierry Reding value |= SOR_PLL3_BG_VREF_LEVEL(settings->bg_vref); 2181459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL3); 2182459cc2c6SThierry Reding 2183459cc2c6SThierry Reding value = settings->drive_current[0] << 24 | 2184459cc2c6SThierry Reding settings->drive_current[1] << 16 | 2185459cc2c6SThierry Reding settings->drive_current[2] << 8 | 2186459cc2c6SThierry Reding settings->drive_current[3] << 0; 2187459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0); 2188459cc2c6SThierry Reding 2189459cc2c6SThierry Reding value = settings->preemphasis[0] << 24 | 2190459cc2c6SThierry Reding settings->preemphasis[1] << 16 | 2191459cc2c6SThierry Reding settings->preemphasis[2] << 8 | 2192459cc2c6SThierry Reding settings->preemphasis[3] << 0; 2193459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0); 2194459cc2c6SThierry Reding 2195459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 2196459cc2c6SThierry Reding value &= ~SOR_DP_PADCTL_TX_PU_MASK; 2197459cc2c6SThierry Reding value |= SOR_DP_PADCTL_TX_PU_ENABLE; 2198459cc2c6SThierry Reding value |= SOR_DP_PADCTL_TX_PU(settings->tx_pu); 2199459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 2200459cc2c6SThierry Reding 2201459cc2c6SThierry Reding /* power down pad calibration */ 2202459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 2203459cc2c6SThierry Reding value |= SOR_DP_PADCTL_PAD_CAL_PD; 2204459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 2205459cc2c6SThierry Reding 2206459cc2c6SThierry Reding /* miscellaneous display controller settings */ 2207459cc2c6SThierry Reding value = VSYNC_H_POSITION(1); 2208459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_TIMING_OPTIONS); 2209459cc2c6SThierry Reding 2210459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_COLOR_CONTROL); 2211459cc2c6SThierry Reding value &= ~DITHER_CONTROL_MASK; 2212459cc2c6SThierry Reding value &= ~BASE_COLOR_SIZE_MASK; 2213459cc2c6SThierry Reding 2214c31efa7aSThierry Reding switch (state->bpc) { 2215459cc2c6SThierry Reding case 6: 2216459cc2c6SThierry Reding value |= BASE_COLOR_SIZE_666; 2217459cc2c6SThierry Reding break; 2218459cc2c6SThierry Reding 2219459cc2c6SThierry Reding case 8: 2220459cc2c6SThierry Reding value |= BASE_COLOR_SIZE_888; 2221459cc2c6SThierry Reding break; 2222459cc2c6SThierry Reding 2223459cc2c6SThierry Reding default: 2224c31efa7aSThierry Reding WARN(1, "%u bits-per-color not supported\n", state->bpc); 2225c31efa7aSThierry Reding value |= BASE_COLOR_SIZE_888; 2226459cc2c6SThierry Reding break; 2227459cc2c6SThierry Reding } 2228459cc2c6SThierry Reding 2229459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_COLOR_CONTROL); 2230459cc2c6SThierry Reding 2231459cc2c6SThierry Reding err = tegra_sor_power_up(sor, 250); 2232459cc2c6SThierry Reding if (err < 0) 2233459cc2c6SThierry Reding dev_err(sor->dev, "failed to power up SOR: %d\n", err); 2234459cc2c6SThierry Reding 22352bd1dd39SThierry Reding /* configure dynamic range of output */ 2236459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HEAD_STATE0(dc->pipe)); 2237459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_RANGECOMPRESS_MASK; 2238459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_DYNRANGE_MASK; 2239459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE0(dc->pipe)); 2240459cc2c6SThierry Reding 22412bd1dd39SThierry Reding /* configure colorspace */ 2242459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HEAD_STATE0(dc->pipe)); 2243459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_COLORSPACE_MASK; 2244459cc2c6SThierry Reding value |= SOR_HEAD_STATE_COLORSPACE_RGB; 2245459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE0(dc->pipe)); 2246459cc2c6SThierry Reding 2247c31efa7aSThierry Reding tegra_sor_mode_set(sor, mode, state); 2248459cc2c6SThierry Reding 2249459cc2c6SThierry Reding tegra_sor_update(sor); 2250459cc2c6SThierry Reding 2251459cc2c6SThierry Reding err = tegra_sor_attach(sor); 2252459cc2c6SThierry Reding if (err < 0) 2253459cc2c6SThierry Reding dev_err(sor->dev, "failed to attach SOR: %d\n", err); 2254459cc2c6SThierry Reding 2255459cc2c6SThierry Reding /* enable display to SOR clock and generate HDMI preamble */ 2256459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 2257459cc2c6SThierry Reding value |= SOR1_ENABLE | SOR1_TIMING_CYA; 2258459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 2259459cc2c6SThierry Reding 2260459cc2c6SThierry Reding tegra_dc_commit(dc); 2261459cc2c6SThierry Reding 2262459cc2c6SThierry Reding err = tegra_sor_wakeup(sor); 2263459cc2c6SThierry Reding if (err < 0) 2264459cc2c6SThierry Reding dev_err(sor->dev, "failed to wakeup SOR: %d\n", err); 2265459cc2c6SThierry Reding } 2266459cc2c6SThierry Reding 2267459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_hdmi_helpers = { 2268459cc2c6SThierry Reding .disable = tegra_sor_hdmi_disable, 2269459cc2c6SThierry Reding .enable = tegra_sor_hdmi_enable, 2270459cc2c6SThierry Reding .atomic_check = tegra_sor_encoder_atomic_check, 2271459cc2c6SThierry Reding }; 2272459cc2c6SThierry Reding 22736b6b6042SThierry Reding static int tegra_sor_init(struct host1x_client *client) 22746b6b6042SThierry Reding { 22759910f5c4SThierry Reding struct drm_device *drm = dev_get_drvdata(client->parent); 2276459cc2c6SThierry Reding const struct drm_encoder_helper_funcs *helpers = NULL; 22776b6b6042SThierry Reding struct tegra_sor *sor = host1x_client_to_sor(client); 2278459cc2c6SThierry Reding int connector = DRM_MODE_CONNECTOR_Unknown; 2279459cc2c6SThierry Reding int encoder = DRM_MODE_ENCODER_NONE; 22806b6b6042SThierry Reding int err; 22816b6b6042SThierry Reding 22829542c237SThierry Reding if (!sor->aux) { 2283459cc2c6SThierry Reding if (sor->soc->supports_hdmi) { 2284459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_HDMIA; 2285459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 2286459cc2c6SThierry Reding helpers = &tegra_sor_hdmi_helpers; 2287459cc2c6SThierry Reding } else if (sor->soc->supports_lvds) { 2288459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_LVDS; 2289459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_LVDS; 2290459cc2c6SThierry Reding } 2291459cc2c6SThierry Reding } else { 2292459cc2c6SThierry Reding if (sor->soc->supports_edp) { 2293459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_eDP; 2294459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 2295459cc2c6SThierry Reding helpers = &tegra_sor_edp_helpers; 2296459cc2c6SThierry Reding } else if (sor->soc->supports_dp) { 2297459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_DisplayPort; 2298459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 2299459cc2c6SThierry Reding } 2300459cc2c6SThierry Reding } 23016b6b6042SThierry Reding 23026b6b6042SThierry Reding sor->output.dev = sor->dev; 23036b6b6042SThierry Reding 23046fad8f66SThierry Reding drm_connector_init(drm, &sor->output.connector, 23056fad8f66SThierry Reding &tegra_sor_connector_funcs, 2306459cc2c6SThierry Reding connector); 23076fad8f66SThierry Reding drm_connector_helper_add(&sor->output.connector, 23086fad8f66SThierry Reding &tegra_sor_connector_helper_funcs); 23096fad8f66SThierry Reding sor->output.connector.dpms = DRM_MODE_DPMS_OFF; 23106fad8f66SThierry Reding 23116fad8f66SThierry Reding drm_encoder_init(drm, &sor->output.encoder, &tegra_sor_encoder_funcs, 231213a3d91fSVille Syrjälä encoder, NULL); 2313459cc2c6SThierry Reding drm_encoder_helper_add(&sor->output.encoder, helpers); 23146fad8f66SThierry Reding 23156fad8f66SThierry Reding drm_mode_connector_attach_encoder(&sor->output.connector, 23166fad8f66SThierry Reding &sor->output.encoder); 23176fad8f66SThierry Reding drm_connector_register(&sor->output.connector); 23186fad8f66SThierry Reding 2319ea130b24SThierry Reding err = tegra_output_init(drm, &sor->output); 2320ea130b24SThierry Reding if (err < 0) { 2321ea130b24SThierry Reding dev_err(client->dev, "failed to initialize output: %d\n", err); 2322ea130b24SThierry Reding return err; 2323ea130b24SThierry Reding } 23246fad8f66SThierry Reding 2325ea130b24SThierry Reding sor->output.encoder.possible_crtcs = 0x3; 23266b6b6042SThierry Reding 2327a82752e1SThierry Reding if (IS_ENABLED(CONFIG_DEBUG_FS)) { 23281b0c7b48SThierry Reding err = tegra_sor_debugfs_init(sor, drm->primary); 2329a82752e1SThierry Reding if (err < 0) 2330a82752e1SThierry Reding dev_err(sor->dev, "debugfs setup failed: %d\n", err); 2331a82752e1SThierry Reding } 2332a82752e1SThierry Reding 23339542c237SThierry Reding if (sor->aux) { 23349542c237SThierry Reding err = drm_dp_aux_attach(sor->aux, &sor->output); 23356b6b6042SThierry Reding if (err < 0) { 23366b6b6042SThierry Reding dev_err(sor->dev, "failed to attach DP: %d\n", err); 23376b6b6042SThierry Reding return err; 23386b6b6042SThierry Reding } 23396b6b6042SThierry Reding } 23406b6b6042SThierry Reding 2341535a65dbSTomeu Vizoso /* 2342535a65dbSTomeu Vizoso * XXX: Remove this reset once proper hand-over from firmware to 2343535a65dbSTomeu Vizoso * kernel is possible. 2344535a65dbSTomeu Vizoso */ 2345535a65dbSTomeu Vizoso err = reset_control_assert(sor->rst); 2346535a65dbSTomeu Vizoso if (err < 0) { 2347535a65dbSTomeu Vizoso dev_err(sor->dev, "failed to assert SOR reset: %d\n", err); 2348535a65dbSTomeu Vizoso return err; 2349535a65dbSTomeu Vizoso } 2350535a65dbSTomeu Vizoso 23516fad8f66SThierry Reding err = clk_prepare_enable(sor->clk); 23526fad8f66SThierry Reding if (err < 0) { 23536fad8f66SThierry Reding dev_err(sor->dev, "failed to enable clock: %d\n", err); 23546fad8f66SThierry Reding return err; 23556fad8f66SThierry Reding } 23566fad8f66SThierry Reding 2357535a65dbSTomeu Vizoso usleep_range(1000, 3000); 2358535a65dbSTomeu Vizoso 2359535a65dbSTomeu Vizoso err = reset_control_deassert(sor->rst); 2360535a65dbSTomeu Vizoso if (err < 0) { 2361535a65dbSTomeu Vizoso dev_err(sor->dev, "failed to deassert SOR reset: %d\n", err); 2362535a65dbSTomeu Vizoso return err; 2363535a65dbSTomeu Vizoso } 2364535a65dbSTomeu Vizoso 23656fad8f66SThierry Reding err = clk_prepare_enable(sor->clk_safe); 23666fad8f66SThierry Reding if (err < 0) 23676fad8f66SThierry Reding return err; 23686fad8f66SThierry Reding 23696fad8f66SThierry Reding err = clk_prepare_enable(sor->clk_dp); 23706fad8f66SThierry Reding if (err < 0) 23716fad8f66SThierry Reding return err; 23726fad8f66SThierry Reding 23736b6b6042SThierry Reding return 0; 23746b6b6042SThierry Reding } 23756b6b6042SThierry Reding 23766b6b6042SThierry Reding static int tegra_sor_exit(struct host1x_client *client) 23776b6b6042SThierry Reding { 23786b6b6042SThierry Reding struct tegra_sor *sor = host1x_client_to_sor(client); 23796b6b6042SThierry Reding int err; 23806b6b6042SThierry Reding 2381328ec69eSThierry Reding tegra_output_exit(&sor->output); 2382328ec69eSThierry Reding 23839542c237SThierry Reding if (sor->aux) { 23849542c237SThierry Reding err = drm_dp_aux_detach(sor->aux); 23856b6b6042SThierry Reding if (err < 0) { 23866b6b6042SThierry Reding dev_err(sor->dev, "failed to detach DP: %d\n", err); 23876b6b6042SThierry Reding return err; 23886b6b6042SThierry Reding } 23896b6b6042SThierry Reding } 23906b6b6042SThierry Reding 23916fad8f66SThierry Reding clk_disable_unprepare(sor->clk_safe); 23926fad8f66SThierry Reding clk_disable_unprepare(sor->clk_dp); 23936fad8f66SThierry Reding clk_disable_unprepare(sor->clk); 23946fad8f66SThierry Reding 23954009c224SThierry Reding if (IS_ENABLED(CONFIG_DEBUG_FS)) 23964009c224SThierry Reding tegra_sor_debugfs_exit(sor); 2397a82752e1SThierry Reding 23986b6b6042SThierry Reding return 0; 23996b6b6042SThierry Reding } 24006b6b6042SThierry Reding 24016b6b6042SThierry Reding static const struct host1x_client_ops sor_client_ops = { 24026b6b6042SThierry Reding .init = tegra_sor_init, 24036b6b6042SThierry Reding .exit = tegra_sor_exit, 24046b6b6042SThierry Reding }; 24056b6b6042SThierry Reding 2406459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_edp_ops = { 2407459cc2c6SThierry Reding .name = "eDP", 2408459cc2c6SThierry Reding }; 2409459cc2c6SThierry Reding 2410459cc2c6SThierry Reding static int tegra_sor_hdmi_probe(struct tegra_sor *sor) 2411459cc2c6SThierry Reding { 2412459cc2c6SThierry Reding int err; 2413459cc2c6SThierry Reding 2414459cc2c6SThierry Reding sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io"); 2415459cc2c6SThierry Reding if (IS_ERR(sor->avdd_io_supply)) { 2416459cc2c6SThierry Reding dev_err(sor->dev, "cannot get AVDD I/O supply: %ld\n", 2417459cc2c6SThierry Reding PTR_ERR(sor->avdd_io_supply)); 2418459cc2c6SThierry Reding return PTR_ERR(sor->avdd_io_supply); 2419459cc2c6SThierry Reding } 2420459cc2c6SThierry Reding 2421459cc2c6SThierry Reding err = regulator_enable(sor->avdd_io_supply); 2422459cc2c6SThierry Reding if (err < 0) { 2423459cc2c6SThierry Reding dev_err(sor->dev, "failed to enable AVDD I/O supply: %d\n", 2424459cc2c6SThierry Reding err); 2425459cc2c6SThierry Reding return err; 2426459cc2c6SThierry Reding } 2427459cc2c6SThierry Reding 2428459cc2c6SThierry Reding sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-pll"); 2429459cc2c6SThierry Reding if (IS_ERR(sor->vdd_pll_supply)) { 2430459cc2c6SThierry Reding dev_err(sor->dev, "cannot get VDD PLL supply: %ld\n", 2431459cc2c6SThierry Reding PTR_ERR(sor->vdd_pll_supply)); 2432459cc2c6SThierry Reding return PTR_ERR(sor->vdd_pll_supply); 2433459cc2c6SThierry Reding } 2434459cc2c6SThierry Reding 2435459cc2c6SThierry Reding err = regulator_enable(sor->vdd_pll_supply); 2436459cc2c6SThierry Reding if (err < 0) { 2437459cc2c6SThierry Reding dev_err(sor->dev, "failed to enable VDD PLL supply: %d\n", 2438459cc2c6SThierry Reding err); 2439459cc2c6SThierry Reding return err; 2440459cc2c6SThierry Reding } 2441459cc2c6SThierry Reding 2442459cc2c6SThierry Reding sor->hdmi_supply = devm_regulator_get(sor->dev, "hdmi"); 2443459cc2c6SThierry Reding if (IS_ERR(sor->hdmi_supply)) { 2444459cc2c6SThierry Reding dev_err(sor->dev, "cannot get HDMI supply: %ld\n", 2445459cc2c6SThierry Reding PTR_ERR(sor->hdmi_supply)); 2446459cc2c6SThierry Reding return PTR_ERR(sor->hdmi_supply); 2447459cc2c6SThierry Reding } 2448459cc2c6SThierry Reding 2449459cc2c6SThierry Reding err = regulator_enable(sor->hdmi_supply); 2450459cc2c6SThierry Reding if (err < 0) { 2451459cc2c6SThierry Reding dev_err(sor->dev, "failed to enable HDMI supply: %d\n", err); 2452459cc2c6SThierry Reding return err; 2453459cc2c6SThierry Reding } 2454459cc2c6SThierry Reding 2455459cc2c6SThierry Reding return 0; 2456459cc2c6SThierry Reding } 2457459cc2c6SThierry Reding 2458459cc2c6SThierry Reding static int tegra_sor_hdmi_remove(struct tegra_sor *sor) 2459459cc2c6SThierry Reding { 2460459cc2c6SThierry Reding regulator_disable(sor->hdmi_supply); 2461459cc2c6SThierry Reding regulator_disable(sor->vdd_pll_supply); 2462459cc2c6SThierry Reding regulator_disable(sor->avdd_io_supply); 2463459cc2c6SThierry Reding 2464459cc2c6SThierry Reding return 0; 2465459cc2c6SThierry Reding } 2466459cc2c6SThierry Reding 2467459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_hdmi_ops = { 2468459cc2c6SThierry Reding .name = "HDMI", 2469459cc2c6SThierry Reding .probe = tegra_sor_hdmi_probe, 2470459cc2c6SThierry Reding .remove = tegra_sor_hdmi_remove, 2471459cc2c6SThierry Reding }; 2472459cc2c6SThierry Reding 2473459cc2c6SThierry Reding static const struct tegra_sor_soc tegra124_sor = { 2474459cc2c6SThierry Reding .supports_edp = true, 2475459cc2c6SThierry Reding .supports_lvds = true, 2476459cc2c6SThierry Reding .supports_hdmi = false, 2477459cc2c6SThierry Reding .supports_dp = false, 2478459cc2c6SThierry Reding }; 2479459cc2c6SThierry Reding 2480459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor = { 2481459cc2c6SThierry Reding .supports_edp = true, 2482459cc2c6SThierry Reding .supports_lvds = false, 2483459cc2c6SThierry Reding .supports_hdmi = false, 2484459cc2c6SThierry Reding .supports_dp = false, 2485459cc2c6SThierry Reding }; 2486459cc2c6SThierry Reding 2487459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor1 = { 2488459cc2c6SThierry Reding .supports_edp = false, 2489459cc2c6SThierry Reding .supports_lvds = false, 2490459cc2c6SThierry Reding .supports_hdmi = true, 2491459cc2c6SThierry Reding .supports_dp = true, 2492459cc2c6SThierry Reding 2493459cc2c6SThierry Reding .num_settings = ARRAY_SIZE(tegra210_sor_hdmi_defaults), 2494459cc2c6SThierry Reding .settings = tegra210_sor_hdmi_defaults, 2495459cc2c6SThierry Reding }; 2496459cc2c6SThierry Reding 2497459cc2c6SThierry Reding static const struct of_device_id tegra_sor_of_match[] = { 2498459cc2c6SThierry Reding { .compatible = "nvidia,tegra210-sor1", .data = &tegra210_sor1 }, 2499459cc2c6SThierry Reding { .compatible = "nvidia,tegra210-sor", .data = &tegra210_sor }, 2500459cc2c6SThierry Reding { .compatible = "nvidia,tegra124-sor", .data = &tegra124_sor }, 2501459cc2c6SThierry Reding { }, 2502459cc2c6SThierry Reding }; 2503459cc2c6SThierry Reding MODULE_DEVICE_TABLE(of, tegra_sor_of_match); 2504459cc2c6SThierry Reding 25056b6b6042SThierry Reding static int tegra_sor_probe(struct platform_device *pdev) 25066b6b6042SThierry Reding { 2507459cc2c6SThierry Reding const struct of_device_id *match; 25086b6b6042SThierry Reding struct device_node *np; 25096b6b6042SThierry Reding struct tegra_sor *sor; 25106b6b6042SThierry Reding struct resource *regs; 25116b6b6042SThierry Reding int err; 25126b6b6042SThierry Reding 2513459cc2c6SThierry Reding match = of_match_device(tegra_sor_of_match, &pdev->dev); 2514459cc2c6SThierry Reding 25156b6b6042SThierry Reding sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL); 25166b6b6042SThierry Reding if (!sor) 25176b6b6042SThierry Reding return -ENOMEM; 25186b6b6042SThierry Reding 25196b6b6042SThierry Reding sor->output.dev = sor->dev = &pdev->dev; 2520459cc2c6SThierry Reding sor->soc = match->data; 2521459cc2c6SThierry Reding 2522459cc2c6SThierry Reding sor->settings = devm_kmemdup(&pdev->dev, sor->soc->settings, 2523459cc2c6SThierry Reding sor->soc->num_settings * 2524459cc2c6SThierry Reding sizeof(*sor->settings), 2525459cc2c6SThierry Reding GFP_KERNEL); 2526459cc2c6SThierry Reding if (!sor->settings) 2527459cc2c6SThierry Reding return -ENOMEM; 2528459cc2c6SThierry Reding 2529459cc2c6SThierry Reding sor->num_settings = sor->soc->num_settings; 25306b6b6042SThierry Reding 25316b6b6042SThierry Reding np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0); 25326b6b6042SThierry Reding if (np) { 25339542c237SThierry Reding sor->aux = drm_dp_aux_find_by_of_node(np); 25346b6b6042SThierry Reding of_node_put(np); 25356b6b6042SThierry Reding 25369542c237SThierry Reding if (!sor->aux) 25376b6b6042SThierry Reding return -EPROBE_DEFER; 25386b6b6042SThierry Reding } 25396b6b6042SThierry Reding 25409542c237SThierry Reding if (!sor->aux) { 2541459cc2c6SThierry Reding if (sor->soc->supports_hdmi) { 2542459cc2c6SThierry Reding sor->ops = &tegra_sor_hdmi_ops; 2543459cc2c6SThierry Reding } else if (sor->soc->supports_lvds) { 2544459cc2c6SThierry Reding dev_err(&pdev->dev, "LVDS not supported yet\n"); 2545459cc2c6SThierry Reding return -ENODEV; 2546459cc2c6SThierry Reding } else { 2547459cc2c6SThierry Reding dev_err(&pdev->dev, "unknown (non-DP) support\n"); 2548459cc2c6SThierry Reding return -ENODEV; 2549459cc2c6SThierry Reding } 2550459cc2c6SThierry Reding } else { 2551459cc2c6SThierry Reding if (sor->soc->supports_edp) { 2552459cc2c6SThierry Reding sor->ops = &tegra_sor_edp_ops; 2553459cc2c6SThierry Reding } else if (sor->soc->supports_dp) { 2554459cc2c6SThierry Reding dev_err(&pdev->dev, "DisplayPort not supported yet\n"); 2555459cc2c6SThierry Reding return -ENODEV; 2556459cc2c6SThierry Reding } else { 2557459cc2c6SThierry Reding dev_err(&pdev->dev, "unknown (DP) support\n"); 2558459cc2c6SThierry Reding return -ENODEV; 2559459cc2c6SThierry Reding } 2560459cc2c6SThierry Reding } 2561459cc2c6SThierry Reding 25626b6b6042SThierry Reding err = tegra_output_probe(&sor->output); 25634dbdc740SThierry Reding if (err < 0) { 25644dbdc740SThierry Reding dev_err(&pdev->dev, "failed to probe output: %d\n", err); 25656b6b6042SThierry Reding return err; 25664dbdc740SThierry Reding } 25676b6b6042SThierry Reding 2568459cc2c6SThierry Reding if (sor->ops && sor->ops->probe) { 2569459cc2c6SThierry Reding err = sor->ops->probe(sor); 2570459cc2c6SThierry Reding if (err < 0) { 2571459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to probe %s: %d\n", 2572459cc2c6SThierry Reding sor->ops->name, err); 2573459cc2c6SThierry Reding goto output; 2574459cc2c6SThierry Reding } 2575459cc2c6SThierry Reding } 2576459cc2c6SThierry Reding 25776b6b6042SThierry Reding regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 25786b6b6042SThierry Reding sor->regs = devm_ioremap_resource(&pdev->dev, regs); 2579459cc2c6SThierry Reding if (IS_ERR(sor->regs)) { 2580459cc2c6SThierry Reding err = PTR_ERR(sor->regs); 2581459cc2c6SThierry Reding goto remove; 2582459cc2c6SThierry Reding } 25836b6b6042SThierry Reding 25846b6b6042SThierry Reding sor->rst = devm_reset_control_get(&pdev->dev, "sor"); 25854dbdc740SThierry Reding if (IS_ERR(sor->rst)) { 2586459cc2c6SThierry Reding err = PTR_ERR(sor->rst); 2587459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get reset control: %d\n", err); 2588459cc2c6SThierry Reding goto remove; 25894dbdc740SThierry Reding } 25906b6b6042SThierry Reding 25916b6b6042SThierry Reding sor->clk = devm_clk_get(&pdev->dev, NULL); 25924dbdc740SThierry Reding if (IS_ERR(sor->clk)) { 2593459cc2c6SThierry Reding err = PTR_ERR(sor->clk); 2594459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get module clock: %d\n", err); 2595459cc2c6SThierry Reding goto remove; 25964dbdc740SThierry Reding } 25976b6b6042SThierry Reding 25986b6b6042SThierry Reding sor->clk_parent = devm_clk_get(&pdev->dev, "parent"); 25994dbdc740SThierry Reding if (IS_ERR(sor->clk_parent)) { 2600459cc2c6SThierry Reding err = PTR_ERR(sor->clk_parent); 2601459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get parent clock: %d\n", err); 2602459cc2c6SThierry Reding goto remove; 26034dbdc740SThierry Reding } 26046b6b6042SThierry Reding 26056b6b6042SThierry Reding sor->clk_safe = devm_clk_get(&pdev->dev, "safe"); 26064dbdc740SThierry Reding if (IS_ERR(sor->clk_safe)) { 2607459cc2c6SThierry Reding err = PTR_ERR(sor->clk_safe); 2608459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get safe clock: %d\n", err); 2609459cc2c6SThierry Reding goto remove; 26104dbdc740SThierry Reding } 26116b6b6042SThierry Reding 26126b6b6042SThierry Reding sor->clk_dp = devm_clk_get(&pdev->dev, "dp"); 26134dbdc740SThierry Reding if (IS_ERR(sor->clk_dp)) { 2614459cc2c6SThierry Reding err = PTR_ERR(sor->clk_dp); 2615459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get DP clock: %d\n", err); 2616459cc2c6SThierry Reding goto remove; 26174dbdc740SThierry Reding } 26186b6b6042SThierry Reding 2619aaff8bd2SThierry Reding platform_set_drvdata(pdev, sor); 2620aaff8bd2SThierry Reding pm_runtime_enable(&pdev->dev); 2621aaff8bd2SThierry Reding 2622*b299221cSThierry Reding pm_runtime_get_sync(&pdev->dev); 2623*b299221cSThierry Reding sor->clk_brick = tegra_clk_sor_brick_register(sor, "sor1_brick"); 2624*b299221cSThierry Reding pm_runtime_put(&pdev->dev); 2625*b299221cSThierry Reding 2626*b299221cSThierry Reding if (IS_ERR(sor->clk_brick)) { 2627*b299221cSThierry Reding err = PTR_ERR(sor->clk_brick); 2628*b299221cSThierry Reding dev_err(&pdev->dev, "failed to register SOR clock: %d\n", err); 2629*b299221cSThierry Reding goto remove; 2630*b299221cSThierry Reding } 2631*b299221cSThierry Reding 26326b6b6042SThierry Reding INIT_LIST_HEAD(&sor->client.list); 26336b6b6042SThierry Reding sor->client.ops = &sor_client_ops; 26346b6b6042SThierry Reding sor->client.dev = &pdev->dev; 26356b6b6042SThierry Reding 26366b6b6042SThierry Reding err = host1x_client_register(&sor->client); 26376b6b6042SThierry Reding if (err < 0) { 26386b6b6042SThierry Reding dev_err(&pdev->dev, "failed to register host1x client: %d\n", 26396b6b6042SThierry Reding err); 2640459cc2c6SThierry Reding goto remove; 26416b6b6042SThierry Reding } 26426b6b6042SThierry Reding 26436b6b6042SThierry Reding return 0; 2644459cc2c6SThierry Reding 2645459cc2c6SThierry Reding remove: 2646459cc2c6SThierry Reding if (sor->ops && sor->ops->remove) 2647459cc2c6SThierry Reding sor->ops->remove(sor); 2648459cc2c6SThierry Reding output: 2649459cc2c6SThierry Reding tegra_output_remove(&sor->output); 2650459cc2c6SThierry Reding return err; 26516b6b6042SThierry Reding } 26526b6b6042SThierry Reding 26536b6b6042SThierry Reding static int tegra_sor_remove(struct platform_device *pdev) 26546b6b6042SThierry Reding { 26556b6b6042SThierry Reding struct tegra_sor *sor = platform_get_drvdata(pdev); 26566b6b6042SThierry Reding int err; 26576b6b6042SThierry Reding 2658aaff8bd2SThierry Reding pm_runtime_disable(&pdev->dev); 2659aaff8bd2SThierry Reding 26606b6b6042SThierry Reding err = host1x_client_unregister(&sor->client); 26616b6b6042SThierry Reding if (err < 0) { 26626b6b6042SThierry Reding dev_err(&pdev->dev, "failed to unregister host1x client: %d\n", 26636b6b6042SThierry Reding err); 26646b6b6042SThierry Reding return err; 26656b6b6042SThierry Reding } 26666b6b6042SThierry Reding 2667459cc2c6SThierry Reding if (sor->ops && sor->ops->remove) { 2668459cc2c6SThierry Reding err = sor->ops->remove(sor); 2669459cc2c6SThierry Reding if (err < 0) 2670459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to remove SOR: %d\n", err); 2671459cc2c6SThierry Reding } 2672459cc2c6SThierry Reding 2673328ec69eSThierry Reding tegra_output_remove(&sor->output); 26746b6b6042SThierry Reding 26756b6b6042SThierry Reding return 0; 26766b6b6042SThierry Reding } 26776b6b6042SThierry Reding 2678aaff8bd2SThierry Reding #ifdef CONFIG_PM 2679aaff8bd2SThierry Reding static int tegra_sor_suspend(struct device *dev) 2680aaff8bd2SThierry Reding { 2681aaff8bd2SThierry Reding struct tegra_sor *sor = dev_get_drvdata(dev); 2682aaff8bd2SThierry Reding int err; 2683aaff8bd2SThierry Reding 2684aaff8bd2SThierry Reding err = reset_control_assert(sor->rst); 2685aaff8bd2SThierry Reding if (err < 0) { 2686aaff8bd2SThierry Reding dev_err(dev, "failed to assert reset: %d\n", err); 2687aaff8bd2SThierry Reding return err; 2688aaff8bd2SThierry Reding } 2689aaff8bd2SThierry Reding 2690aaff8bd2SThierry Reding usleep_range(1000, 2000); 2691aaff8bd2SThierry Reding 2692aaff8bd2SThierry Reding clk_disable_unprepare(sor->clk); 2693aaff8bd2SThierry Reding 2694aaff8bd2SThierry Reding return 0; 2695aaff8bd2SThierry Reding } 2696aaff8bd2SThierry Reding 2697aaff8bd2SThierry Reding static int tegra_sor_resume(struct device *dev) 2698aaff8bd2SThierry Reding { 2699aaff8bd2SThierry Reding struct tegra_sor *sor = dev_get_drvdata(dev); 2700aaff8bd2SThierry Reding int err; 2701aaff8bd2SThierry Reding 2702aaff8bd2SThierry Reding err = clk_prepare_enable(sor->clk); 2703aaff8bd2SThierry Reding if (err < 0) { 2704aaff8bd2SThierry Reding dev_err(dev, "failed to enable clock: %d\n", err); 2705aaff8bd2SThierry Reding return err; 2706aaff8bd2SThierry Reding } 2707aaff8bd2SThierry Reding 2708aaff8bd2SThierry Reding usleep_range(1000, 2000); 2709aaff8bd2SThierry Reding 2710aaff8bd2SThierry Reding err = reset_control_deassert(sor->rst); 2711aaff8bd2SThierry Reding if (err < 0) { 2712aaff8bd2SThierry Reding dev_err(dev, "failed to deassert reset: %d\n", err); 2713aaff8bd2SThierry Reding clk_disable_unprepare(sor->clk); 2714aaff8bd2SThierry Reding return err; 2715aaff8bd2SThierry Reding } 2716aaff8bd2SThierry Reding 2717aaff8bd2SThierry Reding return 0; 2718aaff8bd2SThierry Reding } 2719aaff8bd2SThierry Reding #endif 2720aaff8bd2SThierry Reding 2721aaff8bd2SThierry Reding static const struct dev_pm_ops tegra_sor_pm_ops = { 2722aaff8bd2SThierry Reding SET_RUNTIME_PM_OPS(tegra_sor_suspend, tegra_sor_resume, NULL) 2723aaff8bd2SThierry Reding }; 2724aaff8bd2SThierry Reding 27256b6b6042SThierry Reding struct platform_driver tegra_sor_driver = { 27266b6b6042SThierry Reding .driver = { 27276b6b6042SThierry Reding .name = "tegra-sor", 27286b6b6042SThierry Reding .of_match_table = tegra_sor_of_match, 2729aaff8bd2SThierry Reding .pm = &tegra_sor_pm_ops, 27306b6b6042SThierry Reding }, 27316b6b6042SThierry Reding .probe = tegra_sor_probe, 27326b6b6042SThierry Reding .remove = tegra_sor_remove, 27336b6b6042SThierry Reding }; 2734