xref: /openbmc/linux/drivers/gpu/drm/tegra/sor.c (revision ac097aecfef0bb289ca53d2fe0b73fc7e1612a05)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
26b6b6042SThierry Reding /*
36b6b6042SThierry Reding  * Copyright (C) 2013 NVIDIA Corporation
46b6b6042SThierry Reding  */
56b6b6042SThierry Reding 
66b6b6042SThierry Reding #include <linux/clk.h>
7b299221cSThierry Reding #include <linux/clk-provider.h>
8a82752e1SThierry Reding #include <linux/debugfs.h>
96b6b6042SThierry Reding #include <linux/io.h>
10eb1df694SSam Ravnborg #include <linux/module.h>
11459cc2c6SThierry Reding #include <linux/of_device.h>
126b6b6042SThierry Reding #include <linux/platform_device.h>
13aaff8bd2SThierry Reding #include <linux/pm_runtime.h>
14459cc2c6SThierry Reding #include <linux/regulator/consumer.h>
156b6b6042SThierry Reding #include <linux/reset.h>
16306a7f91SThierry Reding 
177232398aSThierry Reding #include <soc/tegra/pmc.h>
186b6b6042SThierry Reding 
194aa3df71SThierry Reding #include <drm/drm_atomic_helper.h>
20eb1df694SSam Ravnborg #include <drm/drm_debugfs.h>
216b6b6042SThierry Reding #include <drm/drm_dp_helper.h>
22eb1df694SSam Ravnborg #include <drm/drm_file.h>
236fad8f66SThierry Reding #include <drm/drm_panel.h>
2436e90221SThierry Reding #include <drm/drm_scdc_helper.h>
254d0e95e0SThomas Zimmermann #include <drm/drm_simple_kms_helper.h>
266b6b6042SThierry Reding 
276b6b6042SThierry Reding #include "dc.h"
289a42c7c6SThierry Reding #include "dp.h"
296b6b6042SThierry Reding #include "drm.h"
30fad7b806SThierry Reding #include "hda.h"
316b6b6042SThierry Reding #include "sor.h"
32932f6529SThierry Reding #include "trace.h"
336b6b6042SThierry Reding 
34459cc2c6SThierry Reding #define SOR_REKEY 0x38
35459cc2c6SThierry Reding 
36459cc2c6SThierry Reding struct tegra_sor_hdmi_settings {
37459cc2c6SThierry Reding 	unsigned long frequency;
38459cc2c6SThierry Reding 
39459cc2c6SThierry Reding 	u8 vcocap;
40c57997bcSThierry Reding 	u8 filter;
41459cc2c6SThierry Reding 	u8 ichpmp;
42459cc2c6SThierry Reding 	u8 loadadj;
43c57997bcSThierry Reding 	u8 tmds_termadj;
44c57997bcSThierry Reding 	u8 tx_pu_value;
45c57997bcSThierry Reding 	u8 bg_temp_coef;
46c57997bcSThierry Reding 	u8 bg_vref_level;
47c57997bcSThierry Reding 	u8 avdd10_level;
48c57997bcSThierry Reding 	u8 avdd14_level;
49c57997bcSThierry Reding 	u8 sparepll;
50459cc2c6SThierry Reding 
51459cc2c6SThierry Reding 	u8 drive_current[4];
52459cc2c6SThierry Reding 	u8 preemphasis[4];
53459cc2c6SThierry Reding };
54459cc2c6SThierry Reding 
55459cc2c6SThierry Reding #if 1
56459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
57459cc2c6SThierry Reding 	{
58459cc2c6SThierry Reding 		.frequency = 54000000,
59459cc2c6SThierry Reding 		.vcocap = 0x0,
60c57997bcSThierry Reding 		.filter = 0x0,
61459cc2c6SThierry Reding 		.ichpmp = 0x1,
62459cc2c6SThierry Reding 		.loadadj = 0x3,
63c57997bcSThierry Reding 		.tmds_termadj = 0x9,
64c57997bcSThierry Reding 		.tx_pu_value = 0x10,
65c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
66c57997bcSThierry Reding 		.bg_vref_level = 0x8,
67c57997bcSThierry Reding 		.avdd10_level = 0x4,
68c57997bcSThierry Reding 		.avdd14_level = 0x4,
69c57997bcSThierry Reding 		.sparepll = 0x0,
70459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
71459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
72459cc2c6SThierry Reding 	}, {
73459cc2c6SThierry Reding 		.frequency = 75000000,
74459cc2c6SThierry Reding 		.vcocap = 0x3,
75c57997bcSThierry Reding 		.filter = 0x0,
76459cc2c6SThierry Reding 		.ichpmp = 0x1,
77459cc2c6SThierry Reding 		.loadadj = 0x3,
78c57997bcSThierry Reding 		.tmds_termadj = 0x9,
79c57997bcSThierry Reding 		.tx_pu_value = 0x40,
80c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
81c57997bcSThierry Reding 		.bg_vref_level = 0x8,
82c57997bcSThierry Reding 		.avdd10_level = 0x4,
83c57997bcSThierry Reding 		.avdd14_level = 0x4,
84c57997bcSThierry Reding 		.sparepll = 0x0,
85459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
86459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
87459cc2c6SThierry Reding 	}, {
88459cc2c6SThierry Reding 		.frequency = 150000000,
89459cc2c6SThierry Reding 		.vcocap = 0x3,
90c57997bcSThierry Reding 		.filter = 0x0,
91459cc2c6SThierry Reding 		.ichpmp = 0x1,
92459cc2c6SThierry Reding 		.loadadj = 0x3,
93c57997bcSThierry Reding 		.tmds_termadj = 0x9,
94c57997bcSThierry Reding 		.tx_pu_value = 0x66,
95c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
96c57997bcSThierry Reding 		.bg_vref_level = 0x8,
97c57997bcSThierry Reding 		.avdd10_level = 0x4,
98c57997bcSThierry Reding 		.avdd14_level = 0x4,
99c57997bcSThierry Reding 		.sparepll = 0x0,
100459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
101459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
102459cc2c6SThierry Reding 	}, {
103459cc2c6SThierry Reding 		.frequency = 300000000,
104459cc2c6SThierry Reding 		.vcocap = 0x3,
105c57997bcSThierry Reding 		.filter = 0x0,
106459cc2c6SThierry Reding 		.ichpmp = 0x1,
107459cc2c6SThierry Reding 		.loadadj = 0x3,
108c57997bcSThierry Reding 		.tmds_termadj = 0x9,
109c57997bcSThierry Reding 		.tx_pu_value = 0x66,
110c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
111c57997bcSThierry Reding 		.bg_vref_level = 0xa,
112c57997bcSThierry Reding 		.avdd10_level = 0x4,
113c57997bcSThierry Reding 		.avdd14_level = 0x4,
114c57997bcSThierry Reding 		.sparepll = 0x0,
115459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
116459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x17, 0x17, 0x17 },
117459cc2c6SThierry Reding 	}, {
118459cc2c6SThierry Reding 		.frequency = 600000000,
119459cc2c6SThierry Reding 		.vcocap = 0x3,
120c57997bcSThierry Reding 		.filter = 0x0,
121459cc2c6SThierry Reding 		.ichpmp = 0x1,
122459cc2c6SThierry Reding 		.loadadj = 0x3,
123c57997bcSThierry Reding 		.tmds_termadj = 0x9,
124c57997bcSThierry Reding 		.tx_pu_value = 0x66,
125c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
126c57997bcSThierry Reding 		.bg_vref_level = 0x8,
127c57997bcSThierry Reding 		.avdd10_level = 0x4,
128c57997bcSThierry Reding 		.avdd14_level = 0x4,
129c57997bcSThierry Reding 		.sparepll = 0x0,
130459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
131459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
132459cc2c6SThierry Reding 	},
133459cc2c6SThierry Reding };
134459cc2c6SThierry Reding #else
135459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
136459cc2c6SThierry Reding 	{
137459cc2c6SThierry Reding 		.frequency = 75000000,
138459cc2c6SThierry Reding 		.vcocap = 0x3,
139c57997bcSThierry Reding 		.filter = 0x0,
140459cc2c6SThierry Reding 		.ichpmp = 0x1,
141459cc2c6SThierry Reding 		.loadadj = 0x3,
142c57997bcSThierry Reding 		.tmds_termadj = 0x9,
143c57997bcSThierry Reding 		.tx_pu_value = 0x40,
144c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
145c57997bcSThierry Reding 		.bg_vref_level = 0x8,
146c57997bcSThierry Reding 		.avdd10_level = 0x4,
147c57997bcSThierry Reding 		.avdd14_level = 0x4,
148c57997bcSThierry Reding 		.sparepll = 0x0,
149459cc2c6SThierry Reding 		.drive_current = { 0x29, 0x29, 0x29, 0x29 },
150459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
151459cc2c6SThierry Reding 	}, {
152459cc2c6SThierry Reding 		.frequency = 150000000,
153459cc2c6SThierry Reding 		.vcocap = 0x3,
154c57997bcSThierry Reding 		.filter = 0x0,
155459cc2c6SThierry Reding 		.ichpmp = 0x1,
156459cc2c6SThierry Reding 		.loadadj = 0x3,
157c57997bcSThierry Reding 		.tmds_termadj = 0x9,
158c57997bcSThierry Reding 		.tx_pu_value = 0x66,
159c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
160c57997bcSThierry Reding 		.bg_vref_level = 0x8,
161c57997bcSThierry Reding 		.avdd10_level = 0x4,
162c57997bcSThierry Reding 		.avdd14_level = 0x4,
163c57997bcSThierry Reding 		.sparepll = 0x0,
164459cc2c6SThierry Reding 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
165459cc2c6SThierry Reding 		.preemphasis = { 0x01, 0x02, 0x02, 0x02 },
166459cc2c6SThierry Reding 	}, {
167459cc2c6SThierry Reding 		.frequency = 300000000,
168459cc2c6SThierry Reding 		.vcocap = 0x3,
169c57997bcSThierry Reding 		.filter = 0x0,
170459cc2c6SThierry Reding 		.ichpmp = 0x6,
171459cc2c6SThierry Reding 		.loadadj = 0x3,
172c57997bcSThierry Reding 		.tmds_termadj = 0x9,
173c57997bcSThierry Reding 		.tx_pu_value = 0x66,
174c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
175c57997bcSThierry Reding 		.bg_vref_level = 0xf,
176c57997bcSThierry Reding 		.avdd10_level = 0x4,
177c57997bcSThierry Reding 		.avdd14_level = 0x4,
178c57997bcSThierry Reding 		.sparepll = 0x0,
179459cc2c6SThierry Reding 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
180459cc2c6SThierry Reding 		.preemphasis = { 0x10, 0x3e, 0x3e, 0x3e },
181459cc2c6SThierry Reding 	}, {
182459cc2c6SThierry Reding 		.frequency = 600000000,
183459cc2c6SThierry Reding 		.vcocap = 0x3,
184c57997bcSThierry Reding 		.filter = 0x0,
185459cc2c6SThierry Reding 		.ichpmp = 0xa,
186459cc2c6SThierry Reding 		.loadadj = 0x3,
187c57997bcSThierry Reding 		.tmds_termadj = 0xb,
188c57997bcSThierry Reding 		.tx_pu_value = 0x66,
189c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
190c57997bcSThierry Reding 		.bg_vref_level = 0xe,
191c57997bcSThierry Reding 		.avdd10_level = 0x4,
192c57997bcSThierry Reding 		.avdd14_level = 0x4,
193c57997bcSThierry Reding 		.sparepll = 0x0,
194459cc2c6SThierry Reding 		.drive_current = { 0x35, 0x3e, 0x3e, 0x3e },
195459cc2c6SThierry Reding 		.preemphasis = { 0x02, 0x3f, 0x3f, 0x3f },
196459cc2c6SThierry Reding 	},
197459cc2c6SThierry Reding };
198459cc2c6SThierry Reding #endif
199459cc2c6SThierry Reding 
200c57997bcSThierry Reding static const struct tegra_sor_hdmi_settings tegra186_sor_hdmi_defaults[] = {
201c57997bcSThierry Reding 	{
202c57997bcSThierry Reding 		.frequency = 54000000,
203c57997bcSThierry Reding 		.vcocap = 0,
204c57997bcSThierry Reding 		.filter = 5,
205c57997bcSThierry Reding 		.ichpmp = 5,
206c57997bcSThierry Reding 		.loadadj = 3,
207c57997bcSThierry Reding 		.tmds_termadj = 0xf,
208c57997bcSThierry Reding 		.tx_pu_value = 0,
209c57997bcSThierry Reding 		.bg_temp_coef = 3,
210c57997bcSThierry Reding 		.bg_vref_level = 8,
211c57997bcSThierry Reding 		.avdd10_level = 4,
212c57997bcSThierry Reding 		.avdd14_level = 4,
213c57997bcSThierry Reding 		.sparepll = 0x54,
214c57997bcSThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
215c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
216c57997bcSThierry Reding 	}, {
217c57997bcSThierry Reding 		.frequency = 75000000,
218c57997bcSThierry Reding 		.vcocap = 1,
219c57997bcSThierry Reding 		.filter = 5,
220c57997bcSThierry Reding 		.ichpmp = 5,
221c57997bcSThierry Reding 		.loadadj = 3,
222c57997bcSThierry Reding 		.tmds_termadj = 0xf,
223c57997bcSThierry Reding 		.tx_pu_value = 0,
224c57997bcSThierry Reding 		.bg_temp_coef = 3,
225c57997bcSThierry Reding 		.bg_vref_level = 8,
226c57997bcSThierry Reding 		.avdd10_level = 4,
227c57997bcSThierry Reding 		.avdd14_level = 4,
228c57997bcSThierry Reding 		.sparepll = 0x44,
229c57997bcSThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
230c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
231c57997bcSThierry Reding 	}, {
232c57997bcSThierry Reding 		.frequency = 150000000,
233c57997bcSThierry Reding 		.vcocap = 3,
234c57997bcSThierry Reding 		.filter = 5,
235c57997bcSThierry Reding 		.ichpmp = 5,
236c57997bcSThierry Reding 		.loadadj = 3,
237c57997bcSThierry Reding 		.tmds_termadj = 15,
238c57997bcSThierry Reding 		.tx_pu_value = 0x66 /* 0 */,
239c57997bcSThierry Reding 		.bg_temp_coef = 3,
240c57997bcSThierry Reding 		.bg_vref_level = 8,
241c57997bcSThierry Reding 		.avdd10_level = 4,
242c57997bcSThierry Reding 		.avdd14_level = 4,
243c57997bcSThierry Reding 		.sparepll = 0x00, /* 0x34 */
244c57997bcSThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x37 },
245c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
246c57997bcSThierry Reding 	}, {
247c57997bcSThierry Reding 		.frequency = 300000000,
248c57997bcSThierry Reding 		.vcocap = 3,
249c57997bcSThierry Reding 		.filter = 5,
250c57997bcSThierry Reding 		.ichpmp = 5,
251c57997bcSThierry Reding 		.loadadj = 3,
252c57997bcSThierry Reding 		.tmds_termadj = 15,
253c57997bcSThierry Reding 		.tx_pu_value = 64,
254c57997bcSThierry Reding 		.bg_temp_coef = 3,
255c57997bcSThierry Reding 		.bg_vref_level = 8,
256c57997bcSThierry Reding 		.avdd10_level = 4,
257c57997bcSThierry Reding 		.avdd14_level = 4,
258c57997bcSThierry Reding 		.sparepll = 0x34,
259c57997bcSThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
260c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
261c57997bcSThierry Reding 	}, {
262c57997bcSThierry Reding 		.frequency = 600000000,
263c57997bcSThierry Reding 		.vcocap = 3,
264c57997bcSThierry Reding 		.filter = 5,
265c57997bcSThierry Reding 		.ichpmp = 5,
266c57997bcSThierry Reding 		.loadadj = 3,
267c57997bcSThierry Reding 		.tmds_termadj = 12,
268c57997bcSThierry Reding 		.tx_pu_value = 96,
269c57997bcSThierry Reding 		.bg_temp_coef = 3,
270c57997bcSThierry Reding 		.bg_vref_level = 8,
271c57997bcSThierry Reding 		.avdd10_level = 4,
272c57997bcSThierry Reding 		.avdd14_level = 4,
273c57997bcSThierry Reding 		.sparepll = 0x34,
274c57997bcSThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
275c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
276c57997bcSThierry Reding 	}
277c57997bcSThierry Reding };
278c57997bcSThierry Reding 
2799b6c14b8SThierry Reding static const struct tegra_sor_hdmi_settings tegra194_sor_hdmi_defaults[] = {
2809b6c14b8SThierry Reding 	{
2819b6c14b8SThierry Reding 		.frequency = 54000000,
2829b6c14b8SThierry Reding 		.vcocap = 0,
2839b6c14b8SThierry Reding 		.filter = 5,
2849b6c14b8SThierry Reding 		.ichpmp = 5,
2859b6c14b8SThierry Reding 		.loadadj = 3,
2869b6c14b8SThierry Reding 		.tmds_termadj = 0xf,
2879b6c14b8SThierry Reding 		.tx_pu_value = 0,
2889b6c14b8SThierry Reding 		.bg_temp_coef = 3,
2899b6c14b8SThierry Reding 		.bg_vref_level = 8,
2909b6c14b8SThierry Reding 		.avdd10_level = 4,
2919b6c14b8SThierry Reding 		.avdd14_level = 4,
2929b6c14b8SThierry Reding 		.sparepll = 0x54,
2939b6c14b8SThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
2949b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
2959b6c14b8SThierry Reding 	}, {
2969b6c14b8SThierry Reding 		.frequency = 75000000,
2979b6c14b8SThierry Reding 		.vcocap = 1,
2989b6c14b8SThierry Reding 		.filter = 5,
2999b6c14b8SThierry Reding 		.ichpmp = 5,
3009b6c14b8SThierry Reding 		.loadadj = 3,
3019b6c14b8SThierry Reding 		.tmds_termadj = 0xf,
3029b6c14b8SThierry Reding 		.tx_pu_value = 0,
3039b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3049b6c14b8SThierry Reding 		.bg_vref_level = 8,
3059b6c14b8SThierry Reding 		.avdd10_level = 4,
3069b6c14b8SThierry Reding 		.avdd14_level = 4,
3079b6c14b8SThierry Reding 		.sparepll = 0x44,
3089b6c14b8SThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
3099b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3109b6c14b8SThierry Reding 	}, {
3119b6c14b8SThierry Reding 		.frequency = 150000000,
3129b6c14b8SThierry Reding 		.vcocap = 3,
3139b6c14b8SThierry Reding 		.filter = 5,
3149b6c14b8SThierry Reding 		.ichpmp = 5,
3159b6c14b8SThierry Reding 		.loadadj = 3,
3169b6c14b8SThierry Reding 		.tmds_termadj = 15,
3179b6c14b8SThierry Reding 		.tx_pu_value = 0x66 /* 0 */,
3189b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3199b6c14b8SThierry Reding 		.bg_vref_level = 8,
3209b6c14b8SThierry Reding 		.avdd10_level = 4,
3219b6c14b8SThierry Reding 		.avdd14_level = 4,
3229b6c14b8SThierry Reding 		.sparepll = 0x00, /* 0x34 */
3239b6c14b8SThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x37 },
3249b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3259b6c14b8SThierry Reding 	}, {
3269b6c14b8SThierry Reding 		.frequency = 300000000,
3279b6c14b8SThierry Reding 		.vcocap = 3,
3289b6c14b8SThierry Reding 		.filter = 5,
3299b6c14b8SThierry Reding 		.ichpmp = 5,
3309b6c14b8SThierry Reding 		.loadadj = 3,
3319b6c14b8SThierry Reding 		.tmds_termadj = 15,
3329b6c14b8SThierry Reding 		.tx_pu_value = 64,
3339b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3349b6c14b8SThierry Reding 		.bg_vref_level = 8,
3359b6c14b8SThierry Reding 		.avdd10_level = 4,
3369b6c14b8SThierry Reding 		.avdd14_level = 4,
3379b6c14b8SThierry Reding 		.sparepll = 0x34,
3389b6c14b8SThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
3399b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3409b6c14b8SThierry Reding 	}, {
3419b6c14b8SThierry Reding 		.frequency = 600000000,
3429b6c14b8SThierry Reding 		.vcocap = 3,
3439b6c14b8SThierry Reding 		.filter = 5,
3449b6c14b8SThierry Reding 		.ichpmp = 5,
3459b6c14b8SThierry Reding 		.loadadj = 3,
3469b6c14b8SThierry Reding 		.tmds_termadj = 12,
3479b6c14b8SThierry Reding 		.tx_pu_value = 96,
3489b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3499b6c14b8SThierry Reding 		.bg_vref_level = 8,
3509b6c14b8SThierry Reding 		.avdd10_level = 4,
3519b6c14b8SThierry Reding 		.avdd14_level = 4,
3529b6c14b8SThierry Reding 		.sparepll = 0x34,
3539b6c14b8SThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
3549b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3559b6c14b8SThierry Reding 	}
3569b6c14b8SThierry Reding };
3579b6c14b8SThierry Reding 
358880cee0bSThierry Reding struct tegra_sor_regs {
359880cee0bSThierry Reding 	unsigned int head_state0;
360880cee0bSThierry Reding 	unsigned int head_state1;
361880cee0bSThierry Reding 	unsigned int head_state2;
362880cee0bSThierry Reding 	unsigned int head_state3;
363880cee0bSThierry Reding 	unsigned int head_state4;
364880cee0bSThierry Reding 	unsigned int head_state5;
365880cee0bSThierry Reding 	unsigned int pll0;
366880cee0bSThierry Reding 	unsigned int pll1;
367880cee0bSThierry Reding 	unsigned int pll2;
368880cee0bSThierry Reding 	unsigned int pll3;
369880cee0bSThierry Reding 	unsigned int dp_padctl0;
370880cee0bSThierry Reding 	unsigned int dp_padctl2;
371880cee0bSThierry Reding };
372880cee0bSThierry Reding 
373459cc2c6SThierry Reding struct tegra_sor_soc {
374459cc2c6SThierry Reding 	bool supports_lvds;
375459cc2c6SThierry Reding 	bool supports_hdmi;
376459cc2c6SThierry Reding 	bool supports_dp;
377d278e4a9SThierry Reding 	bool supports_audio;
378d278e4a9SThierry Reding 	bool supports_hdcp;
379459cc2c6SThierry Reding 
380880cee0bSThierry Reding 	const struct tegra_sor_regs *regs;
381c57997bcSThierry Reding 	bool has_nvdisplay;
382880cee0bSThierry Reding 
383459cc2c6SThierry Reding 	const struct tegra_sor_hdmi_settings *settings;
384459cc2c6SThierry Reding 	unsigned int num_settings;
38530b49435SThierry Reding 
38630b49435SThierry Reding 	const u8 *xbar_cfg;
387c1763937SThierry Reding 	const u8 *lane_map;
388c1763937SThierry Reding 
389c1763937SThierry Reding 	const u8 (*voltage_swing)[4][4];
390c1763937SThierry Reding 	const u8 (*pre_emphasis)[4][4];
391c1763937SThierry Reding 	const u8 (*post_cursor)[4][4];
392c1763937SThierry Reding 	const u8 (*tx_pu)[4][4];
393459cc2c6SThierry Reding };
394459cc2c6SThierry Reding 
395459cc2c6SThierry Reding struct tegra_sor;
396459cc2c6SThierry Reding 
397459cc2c6SThierry Reding struct tegra_sor_ops {
398459cc2c6SThierry Reding 	const char *name;
399459cc2c6SThierry Reding 	int (*probe)(struct tegra_sor *sor);
40085d0c4b5SThierry Reding 	void (*audio_enable)(struct tegra_sor *sor);
40185d0c4b5SThierry Reding 	void (*audio_disable)(struct tegra_sor *sor);
402459cc2c6SThierry Reding };
403459cc2c6SThierry Reding 
4046b6b6042SThierry Reding struct tegra_sor {
4056b6b6042SThierry Reding 	struct host1x_client client;
4066b6b6042SThierry Reding 	struct tegra_output output;
4076b6b6042SThierry Reding 	struct device *dev;
4086b6b6042SThierry Reding 
409459cc2c6SThierry Reding 	const struct tegra_sor_soc *soc;
4106b6b6042SThierry Reding 	void __iomem *regs;
411c57997bcSThierry Reding 	unsigned int index;
4128e2988a7SThierry Reding 	unsigned int irq;
4136b6b6042SThierry Reding 
4146b6b6042SThierry Reding 	struct reset_control *rst;
4156b6b6042SThierry Reding 	struct clk *clk_parent;
4166b6b6042SThierry Reding 	struct clk *clk_safe;
417e1335e2fSThierry Reding 	struct clk *clk_out;
418e1335e2fSThierry Reding 	struct clk *clk_pad;
4196b6b6042SThierry Reding 	struct clk *clk_dp;
4206b6b6042SThierry Reding 	struct clk *clk;
4216b6b6042SThierry Reding 
4226d6c815dSThierry Reding 	u8 xbar_cfg[5];
4236d6c815dSThierry Reding 
424c1763937SThierry Reding 	struct drm_dp_link link;
4259542c237SThierry Reding 	struct drm_dp_aux *aux;
4266b6b6042SThierry Reding 
427dab16336SThierry Reding 	struct drm_info_list *debugfs_files;
428459cc2c6SThierry Reding 
429459cc2c6SThierry Reding 	const struct tegra_sor_ops *ops;
430c57997bcSThierry Reding 	enum tegra_io_pad pad;
431459cc2c6SThierry Reding 
432459cc2c6SThierry Reding 	/* for HDMI 2.0 */
433459cc2c6SThierry Reding 	struct tegra_sor_hdmi_settings *settings;
434459cc2c6SThierry Reding 	unsigned int num_settings;
435459cc2c6SThierry Reding 
436459cc2c6SThierry Reding 	struct regulator *avdd_io_supply;
437459cc2c6SThierry Reding 	struct regulator *vdd_pll_supply;
438459cc2c6SThierry Reding 	struct regulator *hdmi_supply;
43936e90221SThierry Reding 
44036e90221SThierry Reding 	struct delayed_work scdc;
44136e90221SThierry Reding 	bool scdc_enabled;
4428e2988a7SThierry Reding 
443fad7b806SThierry Reding 	struct tegra_hda_format format;
4446b6b6042SThierry Reding };
4456b6b6042SThierry Reding 
446c31efa7aSThierry Reding struct tegra_sor_state {
447c31efa7aSThierry Reding 	struct drm_connector_state base;
448c31efa7aSThierry Reding 
44936e90221SThierry Reding 	unsigned int link_speed;
45036e90221SThierry Reding 	unsigned long pclk;
451c31efa7aSThierry Reding 	unsigned int bpc;
452c31efa7aSThierry Reding };
453c31efa7aSThierry Reding 
454c31efa7aSThierry Reding static inline struct tegra_sor_state *
455c31efa7aSThierry Reding to_sor_state(struct drm_connector_state *state)
456c31efa7aSThierry Reding {
457c31efa7aSThierry Reding 	return container_of(state, struct tegra_sor_state, base);
458c31efa7aSThierry Reding }
459c31efa7aSThierry Reding 
46034fa183bSThierry Reding struct tegra_sor_config {
46134fa183bSThierry Reding 	u32 bits_per_pixel;
46234fa183bSThierry Reding 
46334fa183bSThierry Reding 	u32 active_polarity;
46434fa183bSThierry Reding 	u32 active_count;
46534fa183bSThierry Reding 	u32 tu_size;
46634fa183bSThierry Reding 	u32 active_frac;
46734fa183bSThierry Reding 	u32 watermark;
4687890b576SThierry Reding 
4697890b576SThierry Reding 	u32 hblank_symbols;
4707890b576SThierry Reding 	u32 vblank_symbols;
47134fa183bSThierry Reding };
47234fa183bSThierry Reding 
4736b6b6042SThierry Reding static inline struct tegra_sor *
4746b6b6042SThierry Reding host1x_client_to_sor(struct host1x_client *client)
4756b6b6042SThierry Reding {
4766b6b6042SThierry Reding 	return container_of(client, struct tegra_sor, client);
4776b6b6042SThierry Reding }
4786b6b6042SThierry Reding 
4796b6b6042SThierry Reding static inline struct tegra_sor *to_sor(struct tegra_output *output)
4806b6b6042SThierry Reding {
4816b6b6042SThierry Reding 	return container_of(output, struct tegra_sor, output);
4826b6b6042SThierry Reding }
4836b6b6042SThierry Reding 
4845c5f1301SThierry Reding static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned int offset)
4856b6b6042SThierry Reding {
486932f6529SThierry Reding 	u32 value = readl(sor->regs + (offset << 2));
487932f6529SThierry Reding 
488932f6529SThierry Reding 	trace_sor_readl(sor->dev, offset, value);
489932f6529SThierry Reding 
490932f6529SThierry Reding 	return value;
4916b6b6042SThierry Reding }
4926b6b6042SThierry Reding 
49328fe2076SThierry Reding static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value,
4945c5f1301SThierry Reding 				    unsigned int offset)
4956b6b6042SThierry Reding {
496932f6529SThierry Reding 	trace_sor_writel(sor->dev, offset, value);
4976b6b6042SThierry Reding 	writel(value, sor->regs + (offset << 2));
4986b6b6042SThierry Reding }
4996b6b6042SThierry Reding 
50025bb2cecSThierry Reding static int tegra_sor_set_parent_clock(struct tegra_sor *sor, struct clk *parent)
50125bb2cecSThierry Reding {
50225bb2cecSThierry Reding 	int err;
50325bb2cecSThierry Reding 
50425bb2cecSThierry Reding 	clk_disable_unprepare(sor->clk);
50525bb2cecSThierry Reding 
506e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk_out, parent);
50725bb2cecSThierry Reding 	if (err < 0)
50825bb2cecSThierry Reding 		return err;
50925bb2cecSThierry Reding 
51025bb2cecSThierry Reding 	err = clk_prepare_enable(sor->clk);
51125bb2cecSThierry Reding 	if (err < 0)
51225bb2cecSThierry Reding 		return err;
51325bb2cecSThierry Reding 
51425bb2cecSThierry Reding 	return 0;
51525bb2cecSThierry Reding }
51625bb2cecSThierry Reding 
517e1335e2fSThierry Reding struct tegra_clk_sor_pad {
518b299221cSThierry Reding 	struct clk_hw hw;
519b299221cSThierry Reding 	struct tegra_sor *sor;
520b299221cSThierry Reding };
521b299221cSThierry Reding 
522e1335e2fSThierry Reding static inline struct tegra_clk_sor_pad *to_pad(struct clk_hw *hw)
523b299221cSThierry Reding {
524e1335e2fSThierry Reding 	return container_of(hw, struct tegra_clk_sor_pad, hw);
525b299221cSThierry Reding }
526b299221cSThierry Reding 
5274bdf4710SThierry Reding static const char * const tegra_clk_sor_pad_parents[2][2] = {
5284bdf4710SThierry Reding 	{ "pll_d_out0", "pll_dp" },
5294bdf4710SThierry Reding 	{ "pll_d2_out0", "pll_dp" },
530b299221cSThierry Reding };
531b299221cSThierry Reding 
53261417aaaSThierry Reding /*
53361417aaaSThierry Reding  * Implementing ->set_parent() here isn't really required because the parent
53461417aaaSThierry Reding  * will be explicitly selected in the driver code via the DP_CLK_SEL mux in
53561417aaaSThierry Reding  * the SOR_CLK_CNTRL register. This is primarily for compatibility with the
53661417aaaSThierry Reding  * Tegra186 and later SoC generations where the BPMP implements this clock
53761417aaaSThierry Reding  * and doesn't expose the mux via the common clock framework.
53861417aaaSThierry Reding  */
53961417aaaSThierry Reding 
540e1335e2fSThierry Reding static int tegra_clk_sor_pad_set_parent(struct clk_hw *hw, u8 index)
541b299221cSThierry Reding {
542e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad = to_pad(hw);
543e1335e2fSThierry Reding 	struct tegra_sor *sor = pad->sor;
544b299221cSThierry Reding 	u32 value;
545b299221cSThierry Reding 
546b299221cSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
547b299221cSThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
548b299221cSThierry Reding 
549b299221cSThierry Reding 	switch (index) {
550b299221cSThierry Reding 	case 0:
551b299221cSThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
552b299221cSThierry Reding 		break;
553b299221cSThierry Reding 
554b299221cSThierry Reding 	case 1:
555b299221cSThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
556b299221cSThierry Reding 		break;
557b299221cSThierry Reding 	}
558b299221cSThierry Reding 
559b299221cSThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
560b299221cSThierry Reding 
561b299221cSThierry Reding 	return 0;
562b299221cSThierry Reding }
563b299221cSThierry Reding 
564e1335e2fSThierry Reding static u8 tegra_clk_sor_pad_get_parent(struct clk_hw *hw)
565b299221cSThierry Reding {
566e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad = to_pad(hw);
567e1335e2fSThierry Reding 	struct tegra_sor *sor = pad->sor;
568b299221cSThierry Reding 	u8 parent = U8_MAX;
569b299221cSThierry Reding 	u32 value;
570b299221cSThierry Reding 
571b299221cSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
572b299221cSThierry Reding 
573b299221cSThierry Reding 	switch (value & SOR_CLK_CNTRL_DP_CLK_SEL_MASK) {
574b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK:
575b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK:
576b299221cSThierry Reding 		parent = 0;
577b299221cSThierry Reding 		break;
578b299221cSThierry Reding 
579b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK:
580b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK:
581b299221cSThierry Reding 		parent = 1;
582b299221cSThierry Reding 		break;
583b299221cSThierry Reding 	}
584b299221cSThierry Reding 
585b299221cSThierry Reding 	return parent;
586b299221cSThierry Reding }
587b299221cSThierry Reding 
588e1335e2fSThierry Reding static const struct clk_ops tegra_clk_sor_pad_ops = {
589e1335e2fSThierry Reding 	.set_parent = tegra_clk_sor_pad_set_parent,
590e1335e2fSThierry Reding 	.get_parent = tegra_clk_sor_pad_get_parent,
591b299221cSThierry Reding };
592b299221cSThierry Reding 
593e1335e2fSThierry Reding static struct clk *tegra_clk_sor_pad_register(struct tegra_sor *sor,
594b299221cSThierry Reding 					      const char *name)
595b299221cSThierry Reding {
596e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad;
597b299221cSThierry Reding 	struct clk_init_data init;
598b299221cSThierry Reding 	struct clk *clk;
599b299221cSThierry Reding 
600e1335e2fSThierry Reding 	pad = devm_kzalloc(sor->dev, sizeof(*pad), GFP_KERNEL);
601e1335e2fSThierry Reding 	if (!pad)
602b299221cSThierry Reding 		return ERR_PTR(-ENOMEM);
603b299221cSThierry Reding 
604e1335e2fSThierry Reding 	pad->sor = sor;
605b299221cSThierry Reding 
606b299221cSThierry Reding 	init.name = name;
607b299221cSThierry Reding 	init.flags = 0;
6084bdf4710SThierry Reding 	init.parent_names = tegra_clk_sor_pad_parents[sor->index];
6094bdf4710SThierry Reding 	init.num_parents = ARRAY_SIZE(tegra_clk_sor_pad_parents[sor->index]);
610e1335e2fSThierry Reding 	init.ops = &tegra_clk_sor_pad_ops;
611b299221cSThierry Reding 
612e1335e2fSThierry Reding 	pad->hw.init = &init;
613b299221cSThierry Reding 
614e1335e2fSThierry Reding 	clk = devm_clk_register(sor->dev, &pad->hw);
615b299221cSThierry Reding 
616b299221cSThierry Reding 	return clk;
617b299221cSThierry Reding }
618b299221cSThierry Reding 
619c9533131SThierry Reding static void tegra_sor_filter_rates(struct tegra_sor *sor)
620c9533131SThierry Reding {
621c9533131SThierry Reding 	struct drm_dp_link *link = &sor->link;
622c9533131SThierry Reding 	unsigned int i;
623c9533131SThierry Reding 
624c9533131SThierry Reding 	/* Tegra only supports RBR, HBR and HBR2 */
625c9533131SThierry Reding 	for (i = 0; i < link->num_rates; i++) {
626c9533131SThierry Reding 		switch (link->rates[i]) {
627c9533131SThierry Reding 		case 1620000:
628c9533131SThierry Reding 		case 2700000:
629c9533131SThierry Reding 		case 5400000:
630c9533131SThierry Reding 			break;
631c9533131SThierry Reding 
632c9533131SThierry Reding 		default:
633c9533131SThierry Reding 			DRM_DEBUG_KMS("link rate %lu kHz not supported\n",
634c9533131SThierry Reding 				      link->rates[i]);
635c9533131SThierry Reding 			link->rates[i] = 0;
636c9533131SThierry Reding 			break;
637c9533131SThierry Reding 		}
638c9533131SThierry Reding 	}
639c9533131SThierry Reding 
640c9533131SThierry Reding 	drm_dp_link_update_rates(link);
641c9533131SThierry Reding }
642c9533131SThierry Reding 
643c1763937SThierry Reding static int tegra_sor_power_up_lanes(struct tegra_sor *sor, unsigned int lanes)
6446b6b6042SThierry Reding {
645c1763937SThierry Reding 	unsigned long timeout;
64628fe2076SThierry Reding 	u32 value;
6476b6b6042SThierry Reding 
648c1763937SThierry Reding 	/*
649c1763937SThierry Reding 	 * Clear or set the PD_TXD bit corresponding to each lane, depending
650c1763937SThierry Reding 	 * on whether it is used or not.
651c1763937SThierry Reding 	 */
652880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
653c1763937SThierry Reding 
654c1763937SThierry Reding 	if (lanes <= 2)
655c1763937SThierry Reding 		value &= ~(SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[3]) |
656c1763937SThierry Reding 			   SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[2]));
657c1763937SThierry Reding 	else
658c1763937SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[3]) |
659c1763937SThierry Reding 			 SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[2]);
660c1763937SThierry Reding 
661c1763937SThierry Reding 	if (lanes <= 1)
662c1763937SThierry Reding 		value &= ~SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[1]);
663c1763937SThierry Reding 	else
664c1763937SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[1]);
665c1763937SThierry Reding 
666c1763937SThierry Reding 	if (lanes == 0)
667c1763937SThierry Reding 		value &= ~SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[0]);
668c1763937SThierry Reding 	else
669c1763937SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[0]);
670c1763937SThierry Reding 
671880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
6726b6b6042SThierry Reding 
673c1763937SThierry Reding 	/* start lane sequencer */
674c1763937SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
675c1763937SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_UP;
676c1763937SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
677c1763937SThierry Reding 
678c1763937SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
679c1763937SThierry Reding 
680c1763937SThierry Reding 	while (time_before(jiffies, timeout)) {
681c1763937SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
682c1763937SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
683c1763937SThierry Reding 			break;
684c1763937SThierry Reding 
685c1763937SThierry Reding 		usleep_range(250, 1000);
686c1763937SThierry Reding 	}
687c1763937SThierry Reding 
688c1763937SThierry Reding 	if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0)
689c1763937SThierry Reding 		return -ETIMEDOUT;
690c1763937SThierry Reding 
691c1763937SThierry Reding 	return 0;
692c1763937SThierry Reding }
693c1763937SThierry Reding 
694c1763937SThierry Reding static int tegra_sor_power_down_lanes(struct tegra_sor *sor)
695c1763937SThierry Reding {
696c1763937SThierry Reding 	unsigned long timeout;
697c1763937SThierry Reding 	u32 value;
698c1763937SThierry Reding 
699c1763937SThierry Reding 	/* power down all lanes */
700880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
701c1763937SThierry Reding 	value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
702c1763937SThierry Reding 		   SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2);
703880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
7046b6b6042SThierry Reding 
705c1763937SThierry Reding 	/* start lane sequencer */
706c1763937SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP |
707c1763937SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_DOWN;
708c1763937SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
709c1763937SThierry Reding 
710c1763937SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
711c1763937SThierry Reding 
712c1763937SThierry Reding 	while (time_before(jiffies, timeout)) {
713c1763937SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
714c1763937SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
715c1763937SThierry Reding 			break;
716c1763937SThierry Reding 
717c1763937SThierry Reding 		usleep_range(25, 100);
718c1763937SThierry Reding 	}
719c1763937SThierry Reding 
720c1763937SThierry Reding 	if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0)
721c1763937SThierry Reding 		return -ETIMEDOUT;
722c1763937SThierry Reding 
723c1763937SThierry Reding 	return 0;
724c1763937SThierry Reding }
725c1763937SThierry Reding 
726c1763937SThierry Reding static void tegra_sor_dp_precharge(struct tegra_sor *sor, unsigned int lanes)
727c1763937SThierry Reding {
728c1763937SThierry Reding 	u32 value;
729c1763937SThierry Reding 
730c1763937SThierry Reding 	/* pre-charge all used lanes */
731c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
732c1763937SThierry Reding 
733c1763937SThierry Reding 	if (lanes <= 2)
734c1763937SThierry Reding 		value &= ~(SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[3]) |
735c1763937SThierry Reding 			   SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[2]));
736c1763937SThierry Reding 	else
737c1763937SThierry Reding 		value |= SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[3]) |
738c1763937SThierry Reding 			 SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[2]);
739c1763937SThierry Reding 
740c1763937SThierry Reding 	if (lanes <= 1)
741c1763937SThierry Reding 		value &= ~SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[1]);
742c1763937SThierry Reding 	else
743c1763937SThierry Reding 		value |= SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[1]);
744c1763937SThierry Reding 
745c1763937SThierry Reding 	if (lanes == 0)
746c1763937SThierry Reding 		value &= ~SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[0]);
747c1763937SThierry Reding 	else
748c1763937SThierry Reding 		value |= SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[0]);
749c1763937SThierry Reding 
750c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
751c1763937SThierry Reding 
752c1763937SThierry Reding 	usleep_range(15, 100);
7536b6b6042SThierry Reding 
754880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
7556b6b6042SThierry Reding 	value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
7566b6b6042SThierry Reding 		   SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0);
757880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
7586b6b6042SThierry Reding }
7596b6b6042SThierry Reding 
760c1763937SThierry Reding static void tegra_sor_dp_term_calibrate(struct tegra_sor *sor)
761c1763937SThierry Reding {
762c1763937SThierry Reding 	u32 mask = 0x08, adj = 0, value;
7636b6b6042SThierry Reding 
764c1763937SThierry Reding 	/* enable pad calibration logic */
765c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
766c1763937SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
767c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
7686b6b6042SThierry Reding 
769c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
770c1763937SThierry Reding 	value |= SOR_PLL1_TMDS_TERM;
771c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
7726b6b6042SThierry Reding 
773c1763937SThierry Reding 	while (mask) {
774c1763937SThierry Reding 		adj |= mask;
7756b6b6042SThierry Reding 
776c1763937SThierry Reding 		value = tegra_sor_readl(sor, sor->soc->regs->pll1);
777c1763937SThierry Reding 		value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
778c1763937SThierry Reding 		value |= SOR_PLL1_TMDS_TERMADJ(adj);
779c1763937SThierry Reding 		tegra_sor_writel(sor, value, sor->soc->regs->pll1);
780c1763937SThierry Reding 
781c1763937SThierry Reding 		usleep_range(100, 200);
782c1763937SThierry Reding 
783c1763937SThierry Reding 		value = tegra_sor_readl(sor, sor->soc->regs->pll1);
784c1763937SThierry Reding 		if (value & SOR_PLL1_TERM_COMPOUT)
785c1763937SThierry Reding 			adj &= ~mask;
786c1763937SThierry Reding 
787c1763937SThierry Reding 		mask >>= 1;
7886b6b6042SThierry Reding 	}
7896b6b6042SThierry Reding 
790c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
791c1763937SThierry Reding 	value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
792c1763937SThierry Reding 	value |= SOR_PLL1_TMDS_TERMADJ(adj);
793c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
7946b6b6042SThierry Reding 
795c1763937SThierry Reding 	/* disable pad calibration logic */
796c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
797c1763937SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
798c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
799c1763937SThierry Reding }
8006b6b6042SThierry Reding 
801c1763937SThierry Reding static int tegra_sor_dp_link_apply_training(struct drm_dp_link *link)
802c1763937SThierry Reding {
803c1763937SThierry Reding 	struct tegra_sor *sor = container_of(link, struct tegra_sor, link);
804c1763937SThierry Reding 	u32 voltage_swing = 0, pre_emphasis = 0, post_cursor = 0;
805c1763937SThierry Reding 	const struct tegra_sor_soc *soc = sor->soc;
806c1763937SThierry Reding 	u32 pattern = 0, tx_pu = 0, value;
807c1763937SThierry Reding 	unsigned int i;
8086b6b6042SThierry Reding 
809c1763937SThierry Reding 	for (value = 0, i = 0; i < link->lanes; i++) {
810c1763937SThierry Reding 		u8 vs = link->train.request.voltage_swing[i];
811c1763937SThierry Reding 		u8 pe = link->train.request.pre_emphasis[i];
812c1763937SThierry Reding 		u8 pc = link->train.request.post_cursor[i];
813c1763937SThierry Reding 		u8 shift = sor->soc->lane_map[i] << 3;
814c1763937SThierry Reding 
815c1763937SThierry Reding 		voltage_swing |= soc->voltage_swing[pc][vs][pe] << shift;
816c1763937SThierry Reding 		pre_emphasis |= soc->pre_emphasis[pc][vs][pe] << shift;
817c1763937SThierry Reding 		post_cursor |= soc->post_cursor[pc][vs][pe] << shift;
818c1763937SThierry Reding 
819c1763937SThierry Reding 		if (sor->soc->tx_pu[pc][vs][pe] > tx_pu)
820c1763937SThierry Reding 			tx_pu = sor->soc->tx_pu[pc][vs][pe];
821c1763937SThierry Reding 
822c1763937SThierry Reding 		switch (link->train.pattern) {
823c1763937SThierry Reding 		case DP_TRAINING_PATTERN_DISABLE:
824c1763937SThierry Reding 			value = SOR_DP_TPG_SCRAMBLER_GALIOS |
8256b6b6042SThierry Reding 				SOR_DP_TPG_PATTERN_NONE;
826c1763937SThierry Reding 			break;
827c1763937SThierry Reding 
828c1763937SThierry Reding 		case DP_TRAINING_PATTERN_1:
829c1763937SThierry Reding 			value = SOR_DP_TPG_SCRAMBLER_NONE |
830c1763937SThierry Reding 				SOR_DP_TPG_PATTERN_TRAIN1;
831c1763937SThierry Reding 			break;
832c1763937SThierry Reding 
833c1763937SThierry Reding 		case DP_TRAINING_PATTERN_2:
834c1763937SThierry Reding 			value = SOR_DP_TPG_SCRAMBLER_NONE |
835c1763937SThierry Reding 				SOR_DP_TPG_PATTERN_TRAIN2;
836c1763937SThierry Reding 			break;
837c1763937SThierry Reding 
838c1763937SThierry Reding 		case DP_TRAINING_PATTERN_3:
839c1763937SThierry Reding 			value = SOR_DP_TPG_SCRAMBLER_NONE |
840c1763937SThierry Reding 				SOR_DP_TPG_PATTERN_TRAIN3;
841c1763937SThierry Reding 			break;
842c1763937SThierry Reding 
843c1763937SThierry Reding 		default:
844c1763937SThierry Reding 			return -EINVAL;
8456b6b6042SThierry Reding 		}
8466b6b6042SThierry Reding 
847c1763937SThierry Reding 		if (link->caps.channel_coding)
848c1763937SThierry Reding 			value |= SOR_DP_TPG_CHANNEL_CODING;
8496b6b6042SThierry Reding 
850c1763937SThierry Reding 		pattern = pattern << 8 | value;
851c1763937SThierry Reding 	}
8526b6b6042SThierry Reding 
853c1763937SThierry Reding 	tegra_sor_writel(sor, voltage_swing, SOR_LANE_DRIVE_CURRENT0);
854c1763937SThierry Reding 	tegra_sor_writel(sor, pre_emphasis, SOR_LANE_PREEMPHASIS0);
855c1763937SThierry Reding 
856c1763937SThierry Reding 	if (link->caps.tps3_supported)
857c1763937SThierry Reding 		tegra_sor_writel(sor, post_cursor, SOR_LANE_POSTCURSOR0);
858c1763937SThierry Reding 
859c1763937SThierry Reding 	tegra_sor_writel(sor, pattern, SOR_DP_TPG);
860c1763937SThierry Reding 
861c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
862c1763937SThierry Reding 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
863c1763937SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
864c1763937SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU(tx_pu);
865c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
866c1763937SThierry Reding 
867c1763937SThierry Reding 	usleep_range(20, 100);
8686b6b6042SThierry Reding 
8696b6b6042SThierry Reding 	return 0;
8706b6b6042SThierry Reding }
8716b6b6042SThierry Reding 
872c1763937SThierry Reding static int tegra_sor_dp_link_configure(struct drm_dp_link *link)
873c1763937SThierry Reding {
874c1763937SThierry Reding 	struct tegra_sor *sor = container_of(link, struct tegra_sor, link);
875c1763937SThierry Reding 	unsigned int rate, lanes;
876c1763937SThierry Reding 	u32 value;
877c1763937SThierry Reding 	int err;
878c1763937SThierry Reding 
879c1763937SThierry Reding 	rate = drm_dp_link_rate_to_bw_code(link->rate);
880c1763937SThierry Reding 	lanes = link->lanes;
881c1763937SThierry Reding 
882c1763937SThierry Reding 	/* configure link speed and lane count */
883c1763937SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
884c1763937SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
885c1763937SThierry Reding 	value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate);
886c1763937SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
887c1763937SThierry Reding 
888c1763937SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
889c1763937SThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
890c1763937SThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(lanes);
891c1763937SThierry Reding 
892c1763937SThierry Reding 	if (link->caps.enhanced_framing)
893c1763937SThierry Reding 		value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
894c1763937SThierry Reding 
895c1763937SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
896c1763937SThierry Reding 
897c1763937SThierry Reding 	usleep_range(400, 1000);
898c1763937SThierry Reding 
899c1763937SThierry Reding 	/* configure load pulse position adjustment */
900c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
901c1763937SThierry Reding 	value &= ~SOR_PLL1_LOADADJ_MASK;
902c1763937SThierry Reding 
903c1763937SThierry Reding 	switch (rate) {
904c1763937SThierry Reding 	case DP_LINK_BW_1_62:
905c1763937SThierry Reding 		value |= SOR_PLL1_LOADADJ(0x3);
906c1763937SThierry Reding 		break;
907c1763937SThierry Reding 
908c1763937SThierry Reding 	case DP_LINK_BW_2_7:
909c1763937SThierry Reding 		value |= SOR_PLL1_LOADADJ(0x4);
910c1763937SThierry Reding 		break;
911c1763937SThierry Reding 
912c1763937SThierry Reding 	case DP_LINK_BW_5_4:
913c1763937SThierry Reding 		value |= SOR_PLL1_LOADADJ(0x6);
914c1763937SThierry Reding 		break;
915c1763937SThierry Reding 	}
916c1763937SThierry Reding 
917c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
918c1763937SThierry Reding 
919c1763937SThierry Reding 	/* use alternate scrambler reset for eDP */
920c1763937SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
921c1763937SThierry Reding 
922c1763937SThierry Reding 	if (link->edp == 0)
923c1763937SThierry Reding 		value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
924c1763937SThierry Reding 	else
925c1763937SThierry Reding 		value |= SOR_DP_SPARE_PANEL_INTERNAL;
926c1763937SThierry Reding 
927c1763937SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
928c1763937SThierry Reding 
929c1763937SThierry Reding 	err = tegra_sor_power_down_lanes(sor);
930c1763937SThierry Reding 	if (err < 0) {
931c1763937SThierry Reding 		dev_err(sor->dev, "failed to power down lanes: %d\n", err);
932c1763937SThierry Reding 		return err;
933c1763937SThierry Reding 	}
934c1763937SThierry Reding 
935c1763937SThierry Reding 	/* power up and pre-charge lanes */
936c1763937SThierry Reding 	err = tegra_sor_power_up_lanes(sor, lanes);
937c1763937SThierry Reding 	if (err < 0) {
938c1763937SThierry Reding 		dev_err(sor->dev, "failed to power up %u lane%s: %d\n",
939c1763937SThierry Reding 			lanes, (lanes != 1) ? "s" : "", err);
940c1763937SThierry Reding 		return err;
941c1763937SThierry Reding 	}
942c1763937SThierry Reding 
943c1763937SThierry Reding 	tegra_sor_dp_precharge(sor, lanes);
944c1763937SThierry Reding 
945c1763937SThierry Reding 	return 0;
946c1763937SThierry Reding }
947c1763937SThierry Reding 
948c1763937SThierry Reding static const struct drm_dp_link_ops tegra_sor_dp_link_ops = {
949c1763937SThierry Reding 	.apply_training = tegra_sor_dp_link_apply_training,
950c1763937SThierry Reding 	.configure = tegra_sor_dp_link_configure,
951c1763937SThierry Reding };
952c1763937SThierry Reding 
9536b6b6042SThierry Reding static void tegra_sor_super_update(struct tegra_sor *sor)
9546b6b6042SThierry Reding {
955a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
956a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 1, SOR_SUPER_STATE0);
957a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
9586b6b6042SThierry Reding }
9596b6b6042SThierry Reding 
9606b6b6042SThierry Reding static void tegra_sor_update(struct tegra_sor *sor)
9616b6b6042SThierry Reding {
962a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE0);
963a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 1, SOR_STATE0);
964a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE0);
9656b6b6042SThierry Reding }
9666b6b6042SThierry Reding 
9676b6b6042SThierry Reding static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout)
9686b6b6042SThierry Reding {
96928fe2076SThierry Reding 	u32 value;
9706b6b6042SThierry Reding 
9716b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWM_DIV);
9726b6b6042SThierry Reding 	value &= ~SOR_PWM_DIV_MASK;
9736b6b6042SThierry Reding 	value |= 0x400; /* period */
9746b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWM_DIV);
9756b6b6042SThierry Reding 
9766b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWM_CTL);
9776b6b6042SThierry Reding 	value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK;
9786b6b6042SThierry Reding 	value |= 0x400; /* duty cycle */
9796b6b6042SThierry Reding 	value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */
9806b6b6042SThierry Reding 	value |= SOR_PWM_CTL_TRIGGER;
9816b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWM_CTL);
9826b6b6042SThierry Reding 
9836b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
9846b6b6042SThierry Reding 
9856b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
9866b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWM_CTL);
9876b6b6042SThierry Reding 		if ((value & SOR_PWM_CTL_TRIGGER) == 0)
9886b6b6042SThierry Reding 			return 0;
9896b6b6042SThierry Reding 
9906b6b6042SThierry Reding 		usleep_range(25, 100);
9916b6b6042SThierry Reding 	}
9926b6b6042SThierry Reding 
9936b6b6042SThierry Reding 	return -ETIMEDOUT;
9946b6b6042SThierry Reding }
9956b6b6042SThierry Reding 
9966b6b6042SThierry Reding static int tegra_sor_attach(struct tegra_sor *sor)
9976b6b6042SThierry Reding {
9986b6b6042SThierry Reding 	unsigned long value, timeout;
9996b6b6042SThierry Reding 
10006b6b6042SThierry Reding 	/* wake up in normal mode */
1001a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
10026b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE;
10036b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_MODE_NORMAL;
1004a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
10056b6b6042SThierry Reding 	tegra_sor_super_update(sor);
10066b6b6042SThierry Reding 
10076b6b6042SThierry Reding 	/* attach */
1008a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
10096b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_ATTACHED;
1010a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
10116b6b6042SThierry Reding 	tegra_sor_super_update(sor);
10126b6b6042SThierry Reding 
10136b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
10146b6b6042SThierry Reding 
10156b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
10166b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
10176b6b6042SThierry Reding 		if ((value & SOR_TEST_ATTACHED) != 0)
10186b6b6042SThierry Reding 			return 0;
10196b6b6042SThierry Reding 
10206b6b6042SThierry Reding 		usleep_range(25, 100);
10216b6b6042SThierry Reding 	}
10226b6b6042SThierry Reding 
10236b6b6042SThierry Reding 	return -ETIMEDOUT;
10246b6b6042SThierry Reding }
10256b6b6042SThierry Reding 
10266b6b6042SThierry Reding static int tegra_sor_wakeup(struct tegra_sor *sor)
10276b6b6042SThierry Reding {
10286b6b6042SThierry Reding 	unsigned long value, timeout;
10296b6b6042SThierry Reding 
10306b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
10316b6b6042SThierry Reding 
10326b6b6042SThierry Reding 	/* wait for head to wake up */
10336b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
10346b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
10356b6b6042SThierry Reding 		value &= SOR_TEST_HEAD_MODE_MASK;
10366b6b6042SThierry Reding 
10376b6b6042SThierry Reding 		if (value == SOR_TEST_HEAD_MODE_AWAKE)
10386b6b6042SThierry Reding 			return 0;
10396b6b6042SThierry Reding 
10406b6b6042SThierry Reding 		usleep_range(25, 100);
10416b6b6042SThierry Reding 	}
10426b6b6042SThierry Reding 
10436b6b6042SThierry Reding 	return -ETIMEDOUT;
10446b6b6042SThierry Reding }
10456b6b6042SThierry Reding 
10466b6b6042SThierry Reding static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout)
10476b6b6042SThierry Reding {
104828fe2076SThierry Reding 	u32 value;
10496b6b6042SThierry Reding 
10506b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWR);
10516b6b6042SThierry Reding 	value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU;
10526b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWR);
10536b6b6042SThierry Reding 
10546b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
10556b6b6042SThierry Reding 
10566b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
10576b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
10586b6b6042SThierry Reding 		if ((value & SOR_PWR_TRIGGER) == 0)
10596b6b6042SThierry Reding 			return 0;
10606b6b6042SThierry Reding 
10616b6b6042SThierry Reding 		usleep_range(25, 100);
10626b6b6042SThierry Reding 	}
10636b6b6042SThierry Reding 
10646b6b6042SThierry Reding 	return -ETIMEDOUT;
10656b6b6042SThierry Reding }
10666b6b6042SThierry Reding 
106734fa183bSThierry Reding struct tegra_sor_params {
106834fa183bSThierry Reding 	/* number of link clocks per line */
106934fa183bSThierry Reding 	unsigned int num_clocks;
107034fa183bSThierry Reding 	/* ratio between input and output */
107134fa183bSThierry Reding 	u64 ratio;
107234fa183bSThierry Reding 	/* precision factor */
107334fa183bSThierry Reding 	u64 precision;
107434fa183bSThierry Reding 
107534fa183bSThierry Reding 	unsigned int active_polarity;
107634fa183bSThierry Reding 	unsigned int active_count;
107734fa183bSThierry Reding 	unsigned int active_frac;
107834fa183bSThierry Reding 	unsigned int tu_size;
107934fa183bSThierry Reding 	unsigned int error;
108034fa183bSThierry Reding };
108134fa183bSThierry Reding 
108234fa183bSThierry Reding static int tegra_sor_compute_params(struct tegra_sor *sor,
108334fa183bSThierry Reding 				    struct tegra_sor_params *params,
108434fa183bSThierry Reding 				    unsigned int tu_size)
108534fa183bSThierry Reding {
108634fa183bSThierry Reding 	u64 active_sym, active_count, frac, approx;
108734fa183bSThierry Reding 	u32 active_polarity, active_frac = 0;
108834fa183bSThierry Reding 	const u64 f = params->precision;
108934fa183bSThierry Reding 	s64 error;
109034fa183bSThierry Reding 
109134fa183bSThierry Reding 	active_sym = params->ratio * tu_size;
109234fa183bSThierry Reding 	active_count = div_u64(active_sym, f) * f;
109334fa183bSThierry Reding 	frac = active_sym - active_count;
109434fa183bSThierry Reding 
109534fa183bSThierry Reding 	/* fraction < 0.5 */
109634fa183bSThierry Reding 	if (frac >= (f / 2)) {
109734fa183bSThierry Reding 		active_polarity = 1;
109834fa183bSThierry Reding 		frac = f - frac;
109934fa183bSThierry Reding 	} else {
110034fa183bSThierry Reding 		active_polarity = 0;
110134fa183bSThierry Reding 	}
110234fa183bSThierry Reding 
110334fa183bSThierry Reding 	if (frac != 0) {
110434fa183bSThierry Reding 		frac = div_u64(f * f,  frac); /* 1/fraction */
110534fa183bSThierry Reding 		if (frac <= (15 * f)) {
110634fa183bSThierry Reding 			active_frac = div_u64(frac, f);
110734fa183bSThierry Reding 
110834fa183bSThierry Reding 			/* round up */
110934fa183bSThierry Reding 			if (active_polarity)
111034fa183bSThierry Reding 				active_frac++;
111134fa183bSThierry Reding 		} else {
111234fa183bSThierry Reding 			active_frac = active_polarity ? 1 : 15;
111334fa183bSThierry Reding 		}
111434fa183bSThierry Reding 	}
111534fa183bSThierry Reding 
111634fa183bSThierry Reding 	if (active_frac == 1)
111734fa183bSThierry Reding 		active_polarity = 0;
111834fa183bSThierry Reding 
111934fa183bSThierry Reding 	if (active_polarity == 1) {
112034fa183bSThierry Reding 		if (active_frac) {
112134fa183bSThierry Reding 			approx = active_count + (active_frac * (f - 1)) * f;
112234fa183bSThierry Reding 			approx = div_u64(approx, active_frac * f);
112334fa183bSThierry Reding 		} else {
112434fa183bSThierry Reding 			approx = active_count + f;
112534fa183bSThierry Reding 		}
112634fa183bSThierry Reding 	} else {
112734fa183bSThierry Reding 		if (active_frac)
112834fa183bSThierry Reding 			approx = active_count + div_u64(f, active_frac);
112934fa183bSThierry Reding 		else
113034fa183bSThierry Reding 			approx = active_count;
113134fa183bSThierry Reding 	}
113234fa183bSThierry Reding 
113334fa183bSThierry Reding 	error = div_s64(active_sym - approx, tu_size);
113434fa183bSThierry Reding 	error *= params->num_clocks;
113534fa183bSThierry Reding 
113679211c8eSAndrew Morton 	if (error <= 0 && abs(error) < params->error) {
113734fa183bSThierry Reding 		params->active_count = div_u64(active_count, f);
113834fa183bSThierry Reding 		params->active_polarity = active_polarity;
113934fa183bSThierry Reding 		params->active_frac = active_frac;
114079211c8eSAndrew Morton 		params->error = abs(error);
114134fa183bSThierry Reding 		params->tu_size = tu_size;
114234fa183bSThierry Reding 
114334fa183bSThierry Reding 		if (error == 0)
114434fa183bSThierry Reding 			return true;
114534fa183bSThierry Reding 	}
114634fa183bSThierry Reding 
114734fa183bSThierry Reding 	return false;
114834fa183bSThierry Reding }
114934fa183bSThierry Reding 
1150a198359eSThierry Reding static int tegra_sor_compute_config(struct tegra_sor *sor,
115180444495SThierry Reding 				    const struct drm_display_mode *mode,
115234fa183bSThierry Reding 				    struct tegra_sor_config *config,
115334fa183bSThierry Reding 				    struct drm_dp_link *link)
115434fa183bSThierry Reding {
115534fa183bSThierry Reding 	const u64 f = 100000, link_rate = link->rate * 1000;
115634fa183bSThierry Reding 	const u64 pclk = mode->clock * 1000;
11577890b576SThierry Reding 	u64 input, output, watermark, num;
115834fa183bSThierry Reding 	struct tegra_sor_params params;
115934fa183bSThierry Reding 	u32 num_syms_per_line;
116034fa183bSThierry Reding 	unsigned int i;
116134fa183bSThierry Reding 
1162c728e2d4SThierry Reding 	if (!link_rate || !link->lanes || !pclk || !config->bits_per_pixel)
116334fa183bSThierry Reding 		return -EINVAL;
116434fa183bSThierry Reding 
116534fa183bSThierry Reding 	input = pclk * config->bits_per_pixel;
1166c728e2d4SThierry Reding 	output = link_rate * 8 * link->lanes;
116734fa183bSThierry Reding 
116834fa183bSThierry Reding 	if (input >= output)
116934fa183bSThierry Reding 		return -ERANGE;
117034fa183bSThierry Reding 
117134fa183bSThierry Reding 	memset(&params, 0, sizeof(params));
117234fa183bSThierry Reding 	params.ratio = div64_u64(input * f, output);
117334fa183bSThierry Reding 	params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk);
117434fa183bSThierry Reding 	params.precision = f;
117534fa183bSThierry Reding 	params.error = 64 * f;
117634fa183bSThierry Reding 	params.tu_size = 64;
117734fa183bSThierry Reding 
117834fa183bSThierry Reding 	for (i = params.tu_size; i >= 32; i--)
117934fa183bSThierry Reding 		if (tegra_sor_compute_params(sor, &params, i))
118034fa183bSThierry Reding 			break;
118134fa183bSThierry Reding 
118234fa183bSThierry Reding 	if (params.active_frac == 0) {
118334fa183bSThierry Reding 		config->active_polarity = 0;
118434fa183bSThierry Reding 		config->active_count = params.active_count;
118534fa183bSThierry Reding 
118634fa183bSThierry Reding 		if (!params.active_polarity)
118734fa183bSThierry Reding 			config->active_count--;
118834fa183bSThierry Reding 
118934fa183bSThierry Reding 		config->tu_size = params.tu_size;
119034fa183bSThierry Reding 		config->active_frac = 1;
119134fa183bSThierry Reding 	} else {
119234fa183bSThierry Reding 		config->active_polarity = params.active_polarity;
119334fa183bSThierry Reding 		config->active_count = params.active_count;
119434fa183bSThierry Reding 		config->active_frac = params.active_frac;
119534fa183bSThierry Reding 		config->tu_size = params.tu_size;
119634fa183bSThierry Reding 	}
119734fa183bSThierry Reding 
119834fa183bSThierry Reding 	dev_dbg(sor->dev,
119934fa183bSThierry Reding 		"polarity: %d active count: %d tu size: %d active frac: %d\n",
120034fa183bSThierry Reding 		config->active_polarity, config->active_count,
120134fa183bSThierry Reding 		config->tu_size, config->active_frac);
120234fa183bSThierry Reding 
120334fa183bSThierry Reding 	watermark = params.ratio * config->tu_size * (f - params.ratio);
120434fa183bSThierry Reding 	watermark = div_u64(watermark, f);
120534fa183bSThierry Reding 
120634fa183bSThierry Reding 	watermark = div_u64(watermark + params.error, f);
120734fa183bSThierry Reding 	config->watermark = watermark + (config->bits_per_pixel / 8) + 2;
120834fa183bSThierry Reding 	num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) *
1209c728e2d4SThierry Reding 			    (link->lanes * 8);
121034fa183bSThierry Reding 
121134fa183bSThierry Reding 	if (config->watermark > 30) {
121234fa183bSThierry Reding 		config->watermark = 30;
121334fa183bSThierry Reding 		dev_err(sor->dev,
121434fa183bSThierry Reding 			"unable to compute TU size, forcing watermark to %u\n",
121534fa183bSThierry Reding 			config->watermark);
121634fa183bSThierry Reding 	} else if (config->watermark > num_syms_per_line) {
121734fa183bSThierry Reding 		config->watermark = num_syms_per_line;
121834fa183bSThierry Reding 		dev_err(sor->dev, "watermark too high, forcing to %u\n",
121934fa183bSThierry Reding 			config->watermark);
122034fa183bSThierry Reding 	}
122134fa183bSThierry Reding 
12227890b576SThierry Reding 	/* compute the number of symbols per horizontal blanking interval */
12237890b576SThierry Reding 	num = ((mode->htotal - mode->hdisplay) - 7) * link_rate;
12247890b576SThierry Reding 	config->hblank_symbols = div_u64(num, pclk);
12257890b576SThierry Reding 
122627ba465cSThierry Reding 	if (link->caps.enhanced_framing)
12277890b576SThierry Reding 		config->hblank_symbols -= 3;
12287890b576SThierry Reding 
1229c728e2d4SThierry Reding 	config->hblank_symbols -= 12 / link->lanes;
12307890b576SThierry Reding 
12317890b576SThierry Reding 	/* compute the number of symbols per vertical blanking interval */
12327890b576SThierry Reding 	num = (mode->hdisplay - 25) * link_rate;
12337890b576SThierry Reding 	config->vblank_symbols = div_u64(num, pclk);
1234c728e2d4SThierry Reding 	config->vblank_symbols -= 36 / link->lanes + 4;
12357890b576SThierry Reding 
12367890b576SThierry Reding 	dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols,
12377890b576SThierry Reding 		config->vblank_symbols);
12387890b576SThierry Reding 
123934fa183bSThierry Reding 	return 0;
124034fa183bSThierry Reding }
124134fa183bSThierry Reding 
1242402f6bcdSThierry Reding static void tegra_sor_apply_config(struct tegra_sor *sor,
1243402f6bcdSThierry Reding 				   const struct tegra_sor_config *config)
1244402f6bcdSThierry Reding {
1245402f6bcdSThierry Reding 	u32 value;
1246402f6bcdSThierry Reding 
1247402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
1248402f6bcdSThierry Reding 	value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK;
1249402f6bcdSThierry Reding 	value |= SOR_DP_LINKCTL_TU_SIZE(config->tu_size);
1250402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
1251402f6bcdSThierry Reding 
1252402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_CONFIG0);
1253402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_WATERMARK_MASK;
1254402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_WATERMARK(config->watermark);
1255402f6bcdSThierry Reding 
1256402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK;
1257402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config->active_count);
1258402f6bcdSThierry Reding 
1259402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK;
1260402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config->active_frac);
1261402f6bcdSThierry Reding 
1262402f6bcdSThierry Reding 	if (config->active_polarity)
1263402f6bcdSThierry Reding 		value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
1264402f6bcdSThierry Reding 	else
1265402f6bcdSThierry Reding 		value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
1266402f6bcdSThierry Reding 
1267402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE;
1268402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE;
1269402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_CONFIG0);
1270402f6bcdSThierry Reding 
1271402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS);
1272402f6bcdSThierry Reding 	value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK;
1273402f6bcdSThierry Reding 	value |= config->hblank_symbols & 0xffff;
1274402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS);
1275402f6bcdSThierry Reding 
1276402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS);
1277402f6bcdSThierry Reding 	value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK;
1278402f6bcdSThierry Reding 	value |= config->vblank_symbols & 0xffff;
1279402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS);
1280402f6bcdSThierry Reding }
1281402f6bcdSThierry Reding 
12822bd1dd39SThierry Reding static void tegra_sor_mode_set(struct tegra_sor *sor,
12832bd1dd39SThierry Reding 			       const struct drm_display_mode *mode,
1284c31efa7aSThierry Reding 			       struct tegra_sor_state *state)
12852bd1dd39SThierry Reding {
12862bd1dd39SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(sor->output.encoder.crtc);
12872bd1dd39SThierry Reding 	unsigned int vbe, vse, hbe, hse, vbs, hbs;
12882bd1dd39SThierry Reding 	u32 value;
12892bd1dd39SThierry Reding 
12902bd1dd39SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
12912bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_PIXELDEPTH_MASK;
12922bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
12932bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_OWNER_MASK;
12942bd1dd39SThierry Reding 
12952bd1dd39SThierry Reding 	value |= SOR_STATE_ASY_CRC_MODE_COMPLETE |
12962bd1dd39SThierry Reding 		 SOR_STATE_ASY_OWNER(dc->pipe + 1);
12972bd1dd39SThierry Reding 
12982bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
12992bd1dd39SThierry Reding 		value &= ~SOR_STATE_ASY_HSYNCPOL;
13002bd1dd39SThierry Reding 
13012bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
13022bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_HSYNCPOL;
13032bd1dd39SThierry Reding 
13042bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
13052bd1dd39SThierry Reding 		value &= ~SOR_STATE_ASY_VSYNCPOL;
13062bd1dd39SThierry Reding 
13072bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
13082bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_VSYNCPOL;
13092bd1dd39SThierry Reding 
1310c31efa7aSThierry Reding 	switch (state->bpc) {
1311c31efa7aSThierry Reding 	case 16:
1312c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_48_444;
1313c31efa7aSThierry Reding 		break;
1314c31efa7aSThierry Reding 
1315c31efa7aSThierry Reding 	case 12:
1316c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_36_444;
1317c31efa7aSThierry Reding 		break;
1318c31efa7aSThierry Reding 
1319c31efa7aSThierry Reding 	case 10:
1320c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_30_444;
1321c31efa7aSThierry Reding 		break;
1322c31efa7aSThierry Reding 
13232bd1dd39SThierry Reding 	case 8:
13242bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
13252bd1dd39SThierry Reding 		break;
13262bd1dd39SThierry Reding 
13272bd1dd39SThierry Reding 	case 6:
13282bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444;
13292bd1dd39SThierry Reding 		break;
13302bd1dd39SThierry Reding 
13312bd1dd39SThierry Reding 	default:
1332c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
13332bd1dd39SThierry Reding 		break;
13342bd1dd39SThierry Reding 	}
13352bd1dd39SThierry Reding 
13362bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
13372bd1dd39SThierry Reding 
13382bd1dd39SThierry Reding 	/*
13392bd1dd39SThierry Reding 	 * TODO: The video timing programming below doesn't seem to match the
13402bd1dd39SThierry Reding 	 * register definitions.
13412bd1dd39SThierry Reding 	 */
13422bd1dd39SThierry Reding 
13432bd1dd39SThierry Reding 	value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff);
1344880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state1 + dc->pipe);
13452bd1dd39SThierry Reding 
13462bd1dd39SThierry Reding 	/* sync end = sync width - 1 */
13472bd1dd39SThierry Reding 	vse = mode->vsync_end - mode->vsync_start - 1;
13482bd1dd39SThierry Reding 	hse = mode->hsync_end - mode->hsync_start - 1;
13492bd1dd39SThierry Reding 
13502bd1dd39SThierry Reding 	value = ((vse & 0x7fff) << 16) | (hse & 0x7fff);
1351880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state2 + dc->pipe);
13522bd1dd39SThierry Reding 
13532bd1dd39SThierry Reding 	/* blank end = sync end + back porch */
13542bd1dd39SThierry Reding 	vbe = vse + (mode->vtotal - mode->vsync_end);
13552bd1dd39SThierry Reding 	hbe = hse + (mode->htotal - mode->hsync_end);
13562bd1dd39SThierry Reding 
13572bd1dd39SThierry Reding 	value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff);
1358880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state3 + dc->pipe);
13592bd1dd39SThierry Reding 
13602bd1dd39SThierry Reding 	/* blank start = blank end + active */
13612bd1dd39SThierry Reding 	vbs = vbe + mode->vdisplay;
13622bd1dd39SThierry Reding 	hbs = hbe + mode->hdisplay;
13632bd1dd39SThierry Reding 
13642bd1dd39SThierry Reding 	value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff);
1365880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state4 + dc->pipe);
13662bd1dd39SThierry Reding 
13672bd1dd39SThierry Reding 	/* XXX interlacing support */
1368880cee0bSThierry Reding 	tegra_sor_writel(sor, 0x001, sor->soc->regs->head_state5 + dc->pipe);
13692bd1dd39SThierry Reding }
13702bd1dd39SThierry Reding 
13716fad8f66SThierry Reding static int tegra_sor_detach(struct tegra_sor *sor)
13726b6b6042SThierry Reding {
13736fad8f66SThierry Reding 	unsigned long value, timeout;
13746fad8f66SThierry Reding 
13756fad8f66SThierry Reding 	/* switch to safe mode */
1376a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
13776fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_MODE_NORMAL;
1378a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
13796fad8f66SThierry Reding 	tegra_sor_super_update(sor);
13806fad8f66SThierry Reding 
13816fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
13826fad8f66SThierry Reding 
13836fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
13846fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
13856fad8f66SThierry Reding 		if (value & SOR_PWR_MODE_SAFE)
13866fad8f66SThierry Reding 			break;
13876fad8f66SThierry Reding 	}
13886fad8f66SThierry Reding 
13896fad8f66SThierry Reding 	if ((value & SOR_PWR_MODE_SAFE) == 0)
13906fad8f66SThierry Reding 		return -ETIMEDOUT;
13916fad8f66SThierry Reding 
13926fad8f66SThierry Reding 	/* go to sleep */
1393a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
13946fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK;
1395a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
13966fad8f66SThierry Reding 	tegra_sor_super_update(sor);
13976fad8f66SThierry Reding 
13986fad8f66SThierry Reding 	/* detach */
1399a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
14006fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_ATTACHED;
1401a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
14026fad8f66SThierry Reding 	tegra_sor_super_update(sor);
14036fad8f66SThierry Reding 
14046fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
14056fad8f66SThierry Reding 
14066fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
14076fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
14086fad8f66SThierry Reding 		if ((value & SOR_TEST_ATTACHED) == 0)
14096fad8f66SThierry Reding 			break;
14106fad8f66SThierry Reding 
14116fad8f66SThierry Reding 		usleep_range(25, 100);
14126fad8f66SThierry Reding 	}
14136fad8f66SThierry Reding 
14146fad8f66SThierry Reding 	if ((value & SOR_TEST_ATTACHED) != 0)
14156fad8f66SThierry Reding 		return -ETIMEDOUT;
14166fad8f66SThierry Reding 
14176fad8f66SThierry Reding 	return 0;
14186fad8f66SThierry Reding }
14196fad8f66SThierry Reding 
14206fad8f66SThierry Reding static int tegra_sor_power_down(struct tegra_sor *sor)
14216fad8f66SThierry Reding {
14226fad8f66SThierry Reding 	unsigned long value, timeout;
14236fad8f66SThierry Reding 	int err;
14246fad8f66SThierry Reding 
14256fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWR);
14266fad8f66SThierry Reding 	value &= ~SOR_PWR_NORMAL_STATE_PU;
14276fad8f66SThierry Reding 	value |= SOR_PWR_TRIGGER;
14286fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWR);
14296fad8f66SThierry Reding 
14306fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
14316fad8f66SThierry Reding 
14326fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
14336fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
14346fad8f66SThierry Reding 		if ((value & SOR_PWR_TRIGGER) == 0)
14356fad8f66SThierry Reding 			return 0;
14366fad8f66SThierry Reding 
14376fad8f66SThierry Reding 		usleep_range(25, 100);
14386fad8f66SThierry Reding 	}
14396fad8f66SThierry Reding 
14406fad8f66SThierry Reding 	if ((value & SOR_PWR_TRIGGER) != 0)
14416fad8f66SThierry Reding 		return -ETIMEDOUT;
14426fad8f66SThierry Reding 
144325bb2cecSThierry Reding 	/* switch to safe parent clock */
144425bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
1445e1335e2fSThierry Reding 	if (err < 0) {
14466fad8f66SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
1447e1335e2fSThierry Reding 		return err;
1448e1335e2fSThierry Reding 	}
14496fad8f66SThierry Reding 
1450880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1451a9a9e4fdSThierry Reding 	value |= SOR_PLL2_PORT_POWERDOWN;
1452880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
14536fad8f66SThierry Reding 
14546fad8f66SThierry Reding 	usleep_range(20, 100);
14556fad8f66SThierry Reding 
1456880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
1457a9a9e4fdSThierry Reding 	value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
1458880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
14596fad8f66SThierry Reding 
1460880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1461a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD;
1462a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1463880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
14646fad8f66SThierry Reding 
14656fad8f66SThierry Reding 	usleep_range(20, 100);
14666fad8f66SThierry Reding 
14676fad8f66SThierry Reding 	return 0;
14686fad8f66SThierry Reding }
14696fad8f66SThierry Reding 
14706fad8f66SThierry Reding static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout)
14716fad8f66SThierry Reding {
14726fad8f66SThierry Reding 	u32 value;
14736fad8f66SThierry Reding 
14746fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
14756fad8f66SThierry Reding 
14766fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
1477a9a9e4fdSThierry Reding 		value = tegra_sor_readl(sor, SOR_CRCA);
1478a9a9e4fdSThierry Reding 		if (value & SOR_CRCA_VALID)
14796fad8f66SThierry Reding 			return 0;
14806fad8f66SThierry Reding 
14816fad8f66SThierry Reding 		usleep_range(100, 200);
14826fad8f66SThierry Reding 	}
14836fad8f66SThierry Reding 
14846fad8f66SThierry Reding 	return -ETIMEDOUT;
14856fad8f66SThierry Reding }
14866fad8f66SThierry Reding 
1487530239a8SThierry Reding static int tegra_sor_show_crc(struct seq_file *s, void *data)
14886fad8f66SThierry Reding {
1489530239a8SThierry Reding 	struct drm_info_node *node = s->private;
1490530239a8SThierry Reding 	struct tegra_sor *sor = node->info_ent->data;
1491850bab44SThierry Reding 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1492850bab44SThierry Reding 	struct drm_device *drm = node->minor->dev;
1493530239a8SThierry Reding 	int err = 0;
14946fad8f66SThierry Reding 	u32 value;
14956fad8f66SThierry Reding 
1496850bab44SThierry Reding 	drm_modeset_lock_all(drm);
14976fad8f66SThierry Reding 
1498850bab44SThierry Reding 	if (!crtc || !crtc->state->active) {
1499850bab44SThierry Reding 		err = -EBUSY;
15006fad8f66SThierry Reding 		goto unlock;
15016fad8f66SThierry Reding 	}
15026fad8f66SThierry Reding 
1503a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
15046fad8f66SThierry Reding 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
1505a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
15066fad8f66SThierry Reding 
15076fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_CRC_CNTRL);
15086fad8f66SThierry Reding 	value |= SOR_CRC_CNTRL_ENABLE;
15096fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_CRC_CNTRL);
15106fad8f66SThierry Reding 
15116fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_TEST);
15126fad8f66SThierry Reding 	value &= ~SOR_TEST_CRC_POST_SERIALIZE;
15136fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_TEST);
15146fad8f66SThierry Reding 
15156fad8f66SThierry Reding 	err = tegra_sor_crc_wait(sor, 100);
15166fad8f66SThierry Reding 	if (err < 0)
15176fad8f66SThierry Reding 		goto unlock;
15186fad8f66SThierry Reding 
1519a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA);
1520a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_CRCB);
15216fad8f66SThierry Reding 
1522530239a8SThierry Reding 	seq_printf(s, "%08x\n", value);
15236fad8f66SThierry Reding 
15246fad8f66SThierry Reding unlock:
1525850bab44SThierry Reding 	drm_modeset_unlock_all(drm);
15266fad8f66SThierry Reding 	return err;
15276fad8f66SThierry Reding }
15286fad8f66SThierry Reding 
1529062f5b2cSThierry Reding #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name }
1530062f5b2cSThierry Reding 
1531062f5b2cSThierry Reding static const struct debugfs_reg32 tegra_sor_regs[] = {
1532062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CTXSW),
1533062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SUPER_STATE0),
1534062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SUPER_STATE1),
1535062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_STATE0),
1536062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_STATE1),
1537062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE0(0)),
1538062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE0(1)),
1539062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE1(0)),
1540062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE1(1)),
1541062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE2(0)),
1542062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE2(1)),
1543062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE3(0)),
1544062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE3(1)),
1545062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE4(0)),
1546062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE4(1)),
1547062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE5(0)),
1548062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE5(1)),
1549062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRC_CNTRL),
1550062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG_MVID),
1551062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CLK_CNTRL),
1552062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CAP),
1553062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWR),
1554062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_TEST),
1555062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL0),
1556062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL1),
1557062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL2),
1558062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL3),
1559062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CSTM),
1560062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LVDS),
1561062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRCA),
1562062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRCB),
1563062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_BLANK),
1564062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_CTL),
1565062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_SEQ_CTL),
1566062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(0)),
1567062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(1)),
1568062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(2)),
1569062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(3)),
1570062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(4)),
1571062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(5)),
1572062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(6)),
1573062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(7)),
1574062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(8)),
1575062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(9)),
1576062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(10)),
1577062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(11)),
1578062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(12)),
1579062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(13)),
1580062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(14)),
1581062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(15)),
1582062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWM_DIV),
1583062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWM_CTL),
1584062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_A0),
1585062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_A1),
1586062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_B0),
1587062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_B1),
1588062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_A0),
1589062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_A1),
1590062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_B0),
1591062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_B1),
1592062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_A0),
1593062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_A1),
1594062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_B0),
1595062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_B1),
1596062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_A0),
1597062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_A1),
1598062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_B0),
1599062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_B1),
1600062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_A0),
1601062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_A1),
1602062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_B0),
1603062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_B1),
1604062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_TRIG),
1605062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_MSCHECK),
1606062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_XBAR_CTRL),
1607062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_XBAR_POL),
1608062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LINKCTL0),
1609062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LINKCTL1),
1610062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT0),
1611062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT1),
1612062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT0),
1613062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT1),
1614062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_PREEMPHASIS0),
1615062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_PREEMPHASIS1),
1616062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS0),
1617062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS1),
1618062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_POSTCURSOR0),
1619062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_POSTCURSOR1),
1620062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_CONFIG0),
1621062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_CONFIG1),
1622062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_MN0),
1623062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_MN1),
1624062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL0),
1625062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL1),
1626c57997bcSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL2),
1627062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG0),
1628062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG1),
1629062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_SPARE0),
1630062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_SPARE1),
1631062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_CTRL),
1632062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_HBLANK_SYMBOLS),
1633062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_VBLANK_SYMBOLS),
1634062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_HEADER),
1635062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK0),
1636062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK1),
1637062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK2),
1638062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK3),
1639062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK4),
1640062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK5),
1641062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK6),
1642062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_TPG),
1643062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_TPG_CONFIG),
1644062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM0),
1645062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM1),
1646062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM2),
1647062f5b2cSThierry Reding };
1648062f5b2cSThierry Reding 
1649dab16336SThierry Reding static int tegra_sor_show_regs(struct seq_file *s, void *data)
1650dab16336SThierry Reding {
1651dab16336SThierry Reding 	struct drm_info_node *node = s->private;
1652dab16336SThierry Reding 	struct tegra_sor *sor = node->info_ent->data;
1653850bab44SThierry Reding 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1654850bab44SThierry Reding 	struct drm_device *drm = node->minor->dev;
1655062f5b2cSThierry Reding 	unsigned int i;
1656850bab44SThierry Reding 	int err = 0;
1657850bab44SThierry Reding 
1658850bab44SThierry Reding 	drm_modeset_lock_all(drm);
1659850bab44SThierry Reding 
1660850bab44SThierry Reding 	if (!crtc || !crtc->state->active) {
1661850bab44SThierry Reding 		err = -EBUSY;
1662850bab44SThierry Reding 		goto unlock;
1663850bab44SThierry Reding 	}
1664dab16336SThierry Reding 
1665062f5b2cSThierry Reding 	for (i = 0; i < ARRAY_SIZE(tegra_sor_regs); i++) {
1666062f5b2cSThierry Reding 		unsigned int offset = tegra_sor_regs[i].offset;
1667dab16336SThierry Reding 
1668062f5b2cSThierry Reding 		seq_printf(s, "%-38s %#05x %08x\n", tegra_sor_regs[i].name,
1669062f5b2cSThierry Reding 			   offset, tegra_sor_readl(sor, offset));
1670062f5b2cSThierry Reding 	}
1671dab16336SThierry Reding 
1672850bab44SThierry Reding unlock:
1673850bab44SThierry Reding 	drm_modeset_unlock_all(drm);
1674850bab44SThierry Reding 	return err;
1675dab16336SThierry Reding }
1676dab16336SThierry Reding 
1677dab16336SThierry Reding static const struct drm_info_list debugfs_files[] = {
1678530239a8SThierry Reding 	{ "crc", tegra_sor_show_crc, 0, NULL },
1679dab16336SThierry Reding 	{ "regs", tegra_sor_show_regs, 0, NULL },
1680dab16336SThierry Reding };
1681dab16336SThierry Reding 
16825b8e043bSThierry Reding static int tegra_sor_late_register(struct drm_connector *connector)
16836fad8f66SThierry Reding {
16845b8e043bSThierry Reding 	struct tegra_output *output = connector_to_output(connector);
16855b8e043bSThierry Reding 	unsigned int i, count = ARRAY_SIZE(debugfs_files);
16865b8e043bSThierry Reding 	struct drm_minor *minor = connector->dev->primary;
16875b8e043bSThierry Reding 	struct dentry *root = connector->debugfs_entry;
16885b8e043bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
16896fad8f66SThierry Reding 
1690dab16336SThierry Reding 	sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1691dab16336SThierry Reding 				     GFP_KERNEL);
16925b8e043bSThierry Reding 	if (!sor->debugfs_files)
16935b8e043bSThierry Reding 		return -ENOMEM;
16946fad8f66SThierry Reding 
16955b8e043bSThierry Reding 	for (i = 0; i < count; i++)
1696dab16336SThierry Reding 		sor->debugfs_files[i].data = sor;
1697dab16336SThierry Reding 
1698ad6d94f2SWambui Karuga 	drm_debugfs_create_files(sor->debugfs_files, count, root, minor);
1699dab16336SThierry Reding 
1700530239a8SThierry Reding 	return 0;
17016fad8f66SThierry Reding }
17026fad8f66SThierry Reding 
17035b8e043bSThierry Reding static void tegra_sor_early_unregister(struct drm_connector *connector)
17046fad8f66SThierry Reding {
17055b8e043bSThierry Reding 	struct tegra_output *output = connector_to_output(connector);
17065b8e043bSThierry Reding 	unsigned int count = ARRAY_SIZE(debugfs_files);
17075b8e043bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
1708d92e6009SThierry Reding 
17095b8e043bSThierry Reding 	drm_debugfs_remove_files(sor->debugfs_files, count,
17105b8e043bSThierry Reding 				 connector->dev->primary);
1711dab16336SThierry Reding 	kfree(sor->debugfs_files);
1712066d30f8SThierry Reding 	sor->debugfs_files = NULL;
17136fad8f66SThierry Reding }
17146fad8f66SThierry Reding 
1715c31efa7aSThierry Reding static void tegra_sor_connector_reset(struct drm_connector *connector)
1716c31efa7aSThierry Reding {
1717c31efa7aSThierry Reding 	struct tegra_sor_state *state;
1718c31efa7aSThierry Reding 
1719c31efa7aSThierry Reding 	state = kzalloc(sizeof(*state), GFP_KERNEL);
1720c31efa7aSThierry Reding 	if (!state)
1721c31efa7aSThierry Reding 		return;
1722c31efa7aSThierry Reding 
1723c31efa7aSThierry Reding 	if (connector->state) {
1724c31efa7aSThierry Reding 		__drm_atomic_helper_connector_destroy_state(connector->state);
1725c31efa7aSThierry Reding 		kfree(connector->state);
1726c31efa7aSThierry Reding 	}
1727c31efa7aSThierry Reding 
1728c31efa7aSThierry Reding 	__drm_atomic_helper_connector_reset(connector, &state->base);
1729c31efa7aSThierry Reding }
1730c31efa7aSThierry Reding 
17316fad8f66SThierry Reding static enum drm_connector_status
17326fad8f66SThierry Reding tegra_sor_connector_detect(struct drm_connector *connector, bool force)
17336fad8f66SThierry Reding {
17346fad8f66SThierry Reding 	struct tegra_output *output = connector_to_output(connector);
17356fad8f66SThierry Reding 	struct tegra_sor *sor = to_sor(output);
17366fad8f66SThierry Reding 
17379542c237SThierry Reding 	if (sor->aux)
17389542c237SThierry Reding 		return drm_dp_aux_detect(sor->aux);
17396fad8f66SThierry Reding 
1740459cc2c6SThierry Reding 	return tegra_output_connector_detect(connector, force);
17416fad8f66SThierry Reding }
17426fad8f66SThierry Reding 
1743c31efa7aSThierry Reding static struct drm_connector_state *
1744c31efa7aSThierry Reding tegra_sor_connector_duplicate_state(struct drm_connector *connector)
1745c31efa7aSThierry Reding {
1746c31efa7aSThierry Reding 	struct tegra_sor_state *state = to_sor_state(connector->state);
1747c31efa7aSThierry Reding 	struct tegra_sor_state *copy;
1748c31efa7aSThierry Reding 
1749c31efa7aSThierry Reding 	copy = kmemdup(state, sizeof(*state), GFP_KERNEL);
1750c31efa7aSThierry Reding 	if (!copy)
1751c31efa7aSThierry Reding 		return NULL;
1752c31efa7aSThierry Reding 
1753c31efa7aSThierry Reding 	__drm_atomic_helper_connector_duplicate_state(connector, &copy->base);
1754c31efa7aSThierry Reding 
1755c31efa7aSThierry Reding 	return &copy->base;
1756c31efa7aSThierry Reding }
1757c31efa7aSThierry Reding 
17586fad8f66SThierry Reding static const struct drm_connector_funcs tegra_sor_connector_funcs = {
1759c31efa7aSThierry Reding 	.reset = tegra_sor_connector_reset,
17606fad8f66SThierry Reding 	.detect = tegra_sor_connector_detect,
17616fad8f66SThierry Reding 	.fill_modes = drm_helper_probe_single_connector_modes,
17626fad8f66SThierry Reding 	.destroy = tegra_output_connector_destroy,
1763c31efa7aSThierry Reding 	.atomic_duplicate_state = tegra_sor_connector_duplicate_state,
17644aa3df71SThierry Reding 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
17655b8e043bSThierry Reding 	.late_register = tegra_sor_late_register,
17665b8e043bSThierry Reding 	.early_unregister = tegra_sor_early_unregister,
17676fad8f66SThierry Reding };
17686fad8f66SThierry Reding 
17696fad8f66SThierry Reding static int tegra_sor_connector_get_modes(struct drm_connector *connector)
17706fad8f66SThierry Reding {
17716fad8f66SThierry Reding 	struct tegra_output *output = connector_to_output(connector);
17726fad8f66SThierry Reding 	struct tegra_sor *sor = to_sor(output);
17736fad8f66SThierry Reding 	int err;
17746fad8f66SThierry Reding 
17759542c237SThierry Reding 	if (sor->aux)
17769542c237SThierry Reding 		drm_dp_aux_enable(sor->aux);
17776fad8f66SThierry Reding 
17786fad8f66SThierry Reding 	err = tegra_output_connector_get_modes(connector);
17796fad8f66SThierry Reding 
17809542c237SThierry Reding 	if (sor->aux)
17819542c237SThierry Reding 		drm_dp_aux_disable(sor->aux);
17826fad8f66SThierry Reding 
17836fad8f66SThierry Reding 	return err;
17846fad8f66SThierry Reding }
17856fad8f66SThierry Reding 
17866fad8f66SThierry Reding static enum drm_mode_status
17876fad8f66SThierry Reding tegra_sor_connector_mode_valid(struct drm_connector *connector,
17886fad8f66SThierry Reding 			       struct drm_display_mode *mode)
17896fad8f66SThierry Reding {
17906fad8f66SThierry Reding 	return MODE_OK;
17916fad8f66SThierry Reding }
17926fad8f66SThierry Reding 
17936fad8f66SThierry Reding static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = {
17946fad8f66SThierry Reding 	.get_modes = tegra_sor_connector_get_modes,
17956fad8f66SThierry Reding 	.mode_valid = tegra_sor_connector_mode_valid,
17966fad8f66SThierry Reding };
17976fad8f66SThierry Reding 
179882f1511cSThierry Reding static int
179982f1511cSThierry Reding tegra_sor_encoder_atomic_check(struct drm_encoder *encoder,
180082f1511cSThierry Reding 			       struct drm_crtc_state *crtc_state,
180182f1511cSThierry Reding 			       struct drm_connector_state *conn_state)
180282f1511cSThierry Reding {
180382f1511cSThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1804c31efa7aSThierry Reding 	struct tegra_sor_state *state = to_sor_state(conn_state);
180582f1511cSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
180682f1511cSThierry Reding 	unsigned long pclk = crtc_state->mode.clock * 1000;
180782f1511cSThierry Reding 	struct tegra_sor *sor = to_sor(output);
1808c31efa7aSThierry Reding 	struct drm_display_info *info;
180982f1511cSThierry Reding 	int err;
181082f1511cSThierry Reding 
1811c31efa7aSThierry Reding 	info = &output->connector.display_info;
1812c31efa7aSThierry Reding 
181336e90221SThierry Reding 	/*
181436e90221SThierry Reding 	 * For HBR2 modes, the SOR brick needs to use the x20 multiplier, so
181536e90221SThierry Reding 	 * the pixel clock must be corrected accordingly.
181636e90221SThierry Reding 	 */
181736e90221SThierry Reding 	if (pclk >= 340000000) {
181836e90221SThierry Reding 		state->link_speed = 20;
181936e90221SThierry Reding 		state->pclk = pclk / 2;
182036e90221SThierry Reding 	} else {
182136e90221SThierry Reding 		state->link_speed = 10;
182236e90221SThierry Reding 		state->pclk = pclk;
182336e90221SThierry Reding 	}
182436e90221SThierry Reding 
182582f1511cSThierry Reding 	err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent,
182682f1511cSThierry Reding 					 pclk, 0);
182782f1511cSThierry Reding 	if (err < 0) {
182882f1511cSThierry Reding 		dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
182982f1511cSThierry Reding 		return err;
183082f1511cSThierry Reding 	}
183182f1511cSThierry Reding 
1832c31efa7aSThierry Reding 	switch (info->bpc) {
1833c31efa7aSThierry Reding 	case 8:
1834c31efa7aSThierry Reding 	case 6:
1835c31efa7aSThierry Reding 		state->bpc = info->bpc;
1836c31efa7aSThierry Reding 		break;
1837c31efa7aSThierry Reding 
1838c31efa7aSThierry Reding 	default:
1839c31efa7aSThierry Reding 		DRM_DEBUG_KMS("%u bits-per-color not supported\n", info->bpc);
1840c31efa7aSThierry Reding 		state->bpc = 8;
1841c31efa7aSThierry Reding 		break;
1842c31efa7aSThierry Reding 	}
1843c31efa7aSThierry Reding 
184482f1511cSThierry Reding 	return 0;
184582f1511cSThierry Reding }
184682f1511cSThierry Reding 
1847459cc2c6SThierry Reding static inline u32 tegra_sor_hdmi_subpack(const u8 *ptr, size_t size)
1848459cc2c6SThierry Reding {
1849459cc2c6SThierry Reding 	u32 value = 0;
1850459cc2c6SThierry Reding 	size_t i;
1851459cc2c6SThierry Reding 
1852459cc2c6SThierry Reding 	for (i = size; i > 0; i--)
1853459cc2c6SThierry Reding 		value = (value << 8) | ptr[i - 1];
1854459cc2c6SThierry Reding 
1855459cc2c6SThierry Reding 	return value;
1856459cc2c6SThierry Reding }
1857459cc2c6SThierry Reding 
1858459cc2c6SThierry Reding static void tegra_sor_hdmi_write_infopack(struct tegra_sor *sor,
1859459cc2c6SThierry Reding 					  const void *data, size_t size)
1860459cc2c6SThierry Reding {
1861459cc2c6SThierry Reding 	const u8 *ptr = data;
1862459cc2c6SThierry Reding 	unsigned long offset;
1863459cc2c6SThierry Reding 	size_t i, j;
1864459cc2c6SThierry Reding 	u32 value;
1865459cc2c6SThierry Reding 
1866459cc2c6SThierry Reding 	switch (ptr[0]) {
1867459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_AVI:
1868459cc2c6SThierry Reding 		offset = SOR_HDMI_AVI_INFOFRAME_HEADER;
1869459cc2c6SThierry Reding 		break;
1870459cc2c6SThierry Reding 
1871459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_AUDIO:
1872459cc2c6SThierry Reding 		offset = SOR_HDMI_AUDIO_INFOFRAME_HEADER;
1873459cc2c6SThierry Reding 		break;
1874459cc2c6SThierry Reding 
1875459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_VENDOR:
1876459cc2c6SThierry Reding 		offset = SOR_HDMI_VSI_INFOFRAME_HEADER;
1877459cc2c6SThierry Reding 		break;
1878459cc2c6SThierry Reding 
1879459cc2c6SThierry Reding 	default:
1880459cc2c6SThierry Reding 		dev_err(sor->dev, "unsupported infoframe type: %02x\n",
1881459cc2c6SThierry Reding 			ptr[0]);
1882459cc2c6SThierry Reding 		return;
1883459cc2c6SThierry Reding 	}
1884459cc2c6SThierry Reding 
1885459cc2c6SThierry Reding 	value = INFOFRAME_HEADER_TYPE(ptr[0]) |
1886459cc2c6SThierry Reding 		INFOFRAME_HEADER_VERSION(ptr[1]) |
1887459cc2c6SThierry Reding 		INFOFRAME_HEADER_LEN(ptr[2]);
1888459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, offset);
1889459cc2c6SThierry Reding 	offset++;
1890459cc2c6SThierry Reding 
1891459cc2c6SThierry Reding 	/*
1892459cc2c6SThierry Reding 	 * Each subpack contains 7 bytes, divided into:
1893459cc2c6SThierry Reding 	 * - subpack_low: bytes 0 - 3
1894459cc2c6SThierry Reding 	 * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
1895459cc2c6SThierry Reding 	 */
1896459cc2c6SThierry Reding 	for (i = 3, j = 0; i < size; i += 7, j += 8) {
1897459cc2c6SThierry Reding 		size_t rem = size - i, num = min_t(size_t, rem, 4);
1898459cc2c6SThierry Reding 
1899459cc2c6SThierry Reding 		value = tegra_sor_hdmi_subpack(&ptr[i], num);
1900459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, offset++);
1901459cc2c6SThierry Reding 
1902459cc2c6SThierry Reding 		num = min_t(size_t, rem - num, 3);
1903459cc2c6SThierry Reding 
1904459cc2c6SThierry Reding 		value = tegra_sor_hdmi_subpack(&ptr[i + 4], num);
1905459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, offset++);
1906459cc2c6SThierry Reding 	}
1907459cc2c6SThierry Reding }
1908459cc2c6SThierry Reding 
1909459cc2c6SThierry Reding static int
1910459cc2c6SThierry Reding tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor *sor,
1911459cc2c6SThierry Reding 				   const struct drm_display_mode *mode)
1912459cc2c6SThierry Reding {
1913459cc2c6SThierry Reding 	u8 buffer[HDMI_INFOFRAME_SIZE(AVI)];
1914459cc2c6SThierry Reding 	struct hdmi_avi_infoframe frame;
1915459cc2c6SThierry Reding 	u32 value;
1916459cc2c6SThierry Reding 	int err;
1917459cc2c6SThierry Reding 
1918459cc2c6SThierry Reding 	/* disable AVI infoframe */
1919459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
1920459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_SINGLE;
1921459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_OTHER;
1922459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_ENABLE;
1923459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
1924459cc2c6SThierry Reding 
192513d0add3SVille Syrjälä 	err = drm_hdmi_avi_infoframe_from_display_mode(&frame,
192613d0add3SVille Syrjälä 						       &sor->output.connector, mode);
1927459cc2c6SThierry Reding 	if (err < 0) {
1928459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
1929459cc2c6SThierry Reding 		return err;
1930459cc2c6SThierry Reding 	}
1931459cc2c6SThierry Reding 
1932459cc2c6SThierry Reding 	err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
1933459cc2c6SThierry Reding 	if (err < 0) {
1934459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to pack AVI infoframe: %d\n", err);
1935459cc2c6SThierry Reding 		return err;
1936459cc2c6SThierry Reding 	}
1937459cc2c6SThierry Reding 
1938459cc2c6SThierry Reding 	tegra_sor_hdmi_write_infopack(sor, buffer, err);
1939459cc2c6SThierry Reding 
1940459cc2c6SThierry Reding 	/* enable AVI infoframe */
1941459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
1942459cc2c6SThierry Reding 	value |= INFOFRAME_CTRL_CHECKSUM_ENABLE;
1943459cc2c6SThierry Reding 	value |= INFOFRAME_CTRL_ENABLE;
1944459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
1945459cc2c6SThierry Reding 
1946459cc2c6SThierry Reding 	return 0;
1947459cc2c6SThierry Reding }
1948459cc2c6SThierry Reding 
19498e2988a7SThierry Reding static void tegra_sor_write_eld(struct tegra_sor *sor)
19508e2988a7SThierry Reding {
19518e2988a7SThierry Reding 	size_t length = drm_eld_size(sor->output.connector.eld), i;
19528e2988a7SThierry Reding 
19538e2988a7SThierry Reding 	for (i = 0; i < length; i++)
19548e2988a7SThierry Reding 		tegra_sor_writel(sor, i << 8 | sor->output.connector.eld[i],
19558e2988a7SThierry Reding 				 SOR_AUDIO_HDA_ELD_BUFWR);
19568e2988a7SThierry Reding 
19578e2988a7SThierry Reding 	/*
19588e2988a7SThierry Reding 	 * The HDA codec will always report an ELD buffer size of 96 bytes and
19598e2988a7SThierry Reding 	 * the HDA codec driver will check that each byte read from the buffer
19608e2988a7SThierry Reding 	 * is valid. Therefore every byte must be written, even if no 96 bytes
19618e2988a7SThierry Reding 	 * were parsed from EDID.
19628e2988a7SThierry Reding 	 */
19638e2988a7SThierry Reding 	for (i = length; i < 96; i++)
19648e2988a7SThierry Reding 		tegra_sor_writel(sor, i << 8 | 0, SOR_AUDIO_HDA_ELD_BUFWR);
19658e2988a7SThierry Reding }
19668e2988a7SThierry Reding 
19678e2988a7SThierry Reding static void tegra_sor_audio_prepare(struct tegra_sor *sor)
19688e2988a7SThierry Reding {
19698e2988a7SThierry Reding 	u32 value;
19708e2988a7SThierry Reding 
1971f1f20eb9SThierry Reding 	/*
1972f1f20eb9SThierry Reding 	 * Enable and unmask the HDA codec SCRATCH0 register interrupt. This
1973f1f20eb9SThierry Reding 	 * is used for interoperability between the HDA codec driver and the
1974f1f20eb9SThierry Reding 	 * HDMI/DP driver.
1975f1f20eb9SThierry Reding 	 */
1976f1f20eb9SThierry Reding 	value = SOR_INT_CODEC_SCRATCH1 | SOR_INT_CODEC_SCRATCH0;
1977f1f20eb9SThierry Reding 	tegra_sor_writel(sor, value, SOR_INT_ENABLE);
1978f1f20eb9SThierry Reding 	tegra_sor_writel(sor, value, SOR_INT_MASK);
1979f1f20eb9SThierry Reding 
19808e2988a7SThierry Reding 	tegra_sor_write_eld(sor);
19818e2988a7SThierry Reding 
19828e2988a7SThierry Reding 	value = SOR_AUDIO_HDA_PRESENSE_ELDV | SOR_AUDIO_HDA_PRESENSE_PD;
19838e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_HDA_PRESENSE);
19848e2988a7SThierry Reding }
19858e2988a7SThierry Reding 
19868e2988a7SThierry Reding static void tegra_sor_audio_unprepare(struct tegra_sor *sor)
19878e2988a7SThierry Reding {
19888e2988a7SThierry Reding 	tegra_sor_writel(sor, 0, SOR_AUDIO_HDA_PRESENSE);
1989f1f20eb9SThierry Reding 	tegra_sor_writel(sor, 0, SOR_INT_MASK);
1990f1f20eb9SThierry Reding 	tegra_sor_writel(sor, 0, SOR_INT_ENABLE);
19918e2988a7SThierry Reding }
19928e2988a7SThierry Reding 
1993a9087cf2SThierry Reding static void tegra_sor_audio_enable(struct tegra_sor *sor)
1994a9087cf2SThierry Reding {
1995a9087cf2SThierry Reding 	u32 value;
1996a9087cf2SThierry Reding 
1997a9087cf2SThierry Reding 	value = tegra_sor_readl(sor, SOR_AUDIO_CNTRL);
1998a9087cf2SThierry Reding 
1999a9087cf2SThierry Reding 	/* select HDA audio input */
2000a9087cf2SThierry Reding 	value &= ~SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_MASK);
2001a9087cf2SThierry Reding 	value |= SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_HDA);
2002a9087cf2SThierry Reding 
2003a9087cf2SThierry Reding 	/* inject null samples */
2004a9087cf2SThierry Reding 	if (sor->format.channels != 2)
2005a9087cf2SThierry Reding 		value &= ~SOR_AUDIO_CNTRL_INJECT_NULLSMPL;
2006a9087cf2SThierry Reding 	else
2007a9087cf2SThierry Reding 		value |= SOR_AUDIO_CNTRL_INJECT_NULLSMPL;
2008a9087cf2SThierry Reding 
2009a9087cf2SThierry Reding 	value |= SOR_AUDIO_CNTRL_AFIFO_FLUSH;
2010a9087cf2SThierry Reding 
2011a9087cf2SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_CNTRL);
2012a9087cf2SThierry Reding 
2013a9087cf2SThierry Reding 	/* enable advertising HBR capability */
2014a9087cf2SThierry Reding 	tegra_sor_writel(sor, SOR_AUDIO_SPARE_HBR_ENABLE, SOR_AUDIO_SPARE);
2015a9087cf2SThierry Reding }
2016a9087cf2SThierry Reding 
20178e2988a7SThierry Reding static int tegra_sor_hdmi_enable_audio_infoframe(struct tegra_sor *sor)
20188e2988a7SThierry Reding {
20198e2988a7SThierry Reding 	u8 buffer[HDMI_INFOFRAME_SIZE(AUDIO)];
20208e2988a7SThierry Reding 	struct hdmi_audio_infoframe frame;
20218e2988a7SThierry Reding 	u32 value;
20228e2988a7SThierry Reding 	int err;
20238e2988a7SThierry Reding 
20248e2988a7SThierry Reding 	err = hdmi_audio_infoframe_init(&frame);
20258e2988a7SThierry Reding 	if (err < 0) {
20268e2988a7SThierry Reding 		dev_err(sor->dev, "failed to setup audio infoframe: %d\n", err);
20278e2988a7SThierry Reding 		return err;
20288e2988a7SThierry Reding 	}
20298e2988a7SThierry Reding 
2030fad7b806SThierry Reding 	frame.channels = sor->format.channels;
20318e2988a7SThierry Reding 
20328e2988a7SThierry Reding 	err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
20338e2988a7SThierry Reding 	if (err < 0) {
20348e2988a7SThierry Reding 		dev_err(sor->dev, "failed to pack audio infoframe: %d\n", err);
20358e2988a7SThierry Reding 		return err;
20368e2988a7SThierry Reding 	}
20378e2988a7SThierry Reding 
20388e2988a7SThierry Reding 	tegra_sor_hdmi_write_infopack(sor, buffer, err);
20398e2988a7SThierry Reding 
20408e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
20418e2988a7SThierry Reding 	value |= INFOFRAME_CTRL_CHECKSUM_ENABLE;
20428e2988a7SThierry Reding 	value |= INFOFRAME_CTRL_ENABLE;
20438e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
20448e2988a7SThierry Reding 
20458e2988a7SThierry Reding 	return 0;
20468e2988a7SThierry Reding }
20478e2988a7SThierry Reding 
20488e2988a7SThierry Reding static void tegra_sor_hdmi_audio_enable(struct tegra_sor *sor)
20498e2988a7SThierry Reding {
20508e2988a7SThierry Reding 	u32 value;
20518e2988a7SThierry Reding 
2052a9087cf2SThierry Reding 	tegra_sor_audio_enable(sor);
20538e2988a7SThierry Reding 
20548e2988a7SThierry Reding 	tegra_sor_writel(sor, 0, SOR_HDMI_ACR_CTRL);
20558e2988a7SThierry Reding 
20568e2988a7SThierry Reding 	value = SOR_HDMI_SPARE_ACR_PRIORITY_HIGH |
20578e2988a7SThierry Reding 		SOR_HDMI_SPARE_CTS_RESET(1) |
20588e2988a7SThierry Reding 		SOR_HDMI_SPARE_HW_CTS_ENABLE;
20598e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_SPARE);
20608e2988a7SThierry Reding 
20618e2988a7SThierry Reding 	/* enable HW CTS */
20628e2988a7SThierry Reding 	value = SOR_HDMI_ACR_SUBPACK_LOW_SB1(0);
20638e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_LOW);
20648e2988a7SThierry Reding 
20658e2988a7SThierry Reding 	/* allow packet to be sent */
20668e2988a7SThierry Reding 	value = SOR_HDMI_ACR_SUBPACK_HIGH_ENABLE;
20678e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_HIGH);
20688e2988a7SThierry Reding 
20698e2988a7SThierry Reding 	/* reset N counter and enable lookup */
20708e2988a7SThierry Reding 	value = SOR_HDMI_AUDIO_N_RESET | SOR_HDMI_AUDIO_N_LOOKUP;
20718e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N);
20728e2988a7SThierry Reding 
2073fad7b806SThierry Reding 	value = (24000 * 4096) / (128 * sor->format.sample_rate / 1000);
20748e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0320);
20758e2988a7SThierry Reding 	tegra_sor_writel(sor, 4096, SOR_AUDIO_NVAL_0320);
20768e2988a7SThierry Reding 
20778e2988a7SThierry Reding 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0441);
20788e2988a7SThierry Reding 	tegra_sor_writel(sor, 4704, SOR_AUDIO_NVAL_0441);
20798e2988a7SThierry Reding 
20808e2988a7SThierry Reding 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0882);
20818e2988a7SThierry Reding 	tegra_sor_writel(sor, 9408, SOR_AUDIO_NVAL_0882);
20828e2988a7SThierry Reding 
20838e2988a7SThierry Reding 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_1764);
20848e2988a7SThierry Reding 	tegra_sor_writel(sor, 18816, SOR_AUDIO_NVAL_1764);
20858e2988a7SThierry Reding 
2086fad7b806SThierry Reding 	value = (24000 * 6144) / (128 * sor->format.sample_rate / 1000);
20878e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0480);
20888e2988a7SThierry Reding 	tegra_sor_writel(sor, 6144, SOR_AUDIO_NVAL_0480);
20898e2988a7SThierry Reding 
2090fad7b806SThierry Reding 	value = (24000 * 12288) / (128 * sor->format.sample_rate / 1000);
20918e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0960);
20928e2988a7SThierry Reding 	tegra_sor_writel(sor, 12288, SOR_AUDIO_NVAL_0960);
20938e2988a7SThierry Reding 
2094fad7b806SThierry Reding 	value = (24000 * 24576) / (128 * sor->format.sample_rate / 1000);
20958e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_1920);
20968e2988a7SThierry Reding 	tegra_sor_writel(sor, 24576, SOR_AUDIO_NVAL_1920);
20978e2988a7SThierry Reding 
20988e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_N);
20998e2988a7SThierry Reding 	value &= ~SOR_HDMI_AUDIO_N_RESET;
21008e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N);
21018e2988a7SThierry Reding 
21028e2988a7SThierry Reding 	tegra_sor_hdmi_enable_audio_infoframe(sor);
21038e2988a7SThierry Reding }
21048e2988a7SThierry Reding 
2105459cc2c6SThierry Reding static void tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor *sor)
2106459cc2c6SThierry Reding {
2107459cc2c6SThierry Reding 	u32 value;
2108459cc2c6SThierry Reding 
2109459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
2110459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_ENABLE;
2111459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
2112459cc2c6SThierry Reding }
2113459cc2c6SThierry Reding 
21148e2988a7SThierry Reding static void tegra_sor_hdmi_audio_disable(struct tegra_sor *sor)
21158e2988a7SThierry Reding {
21168e2988a7SThierry Reding 	tegra_sor_hdmi_disable_audio_infoframe(sor);
21178e2988a7SThierry Reding }
21188e2988a7SThierry Reding 
2119459cc2c6SThierry Reding static struct tegra_sor_hdmi_settings *
2120459cc2c6SThierry Reding tegra_sor_hdmi_find_settings(struct tegra_sor *sor, unsigned long frequency)
2121459cc2c6SThierry Reding {
2122459cc2c6SThierry Reding 	unsigned int i;
2123459cc2c6SThierry Reding 
2124459cc2c6SThierry Reding 	for (i = 0; i < sor->num_settings; i++)
2125459cc2c6SThierry Reding 		if (frequency <= sor->settings[i].frequency)
2126459cc2c6SThierry Reding 			return &sor->settings[i];
2127459cc2c6SThierry Reding 
2128459cc2c6SThierry Reding 	return NULL;
2129459cc2c6SThierry Reding }
2130459cc2c6SThierry Reding 
213136e90221SThierry Reding static void tegra_sor_hdmi_disable_scrambling(struct tegra_sor *sor)
213236e90221SThierry Reding {
213336e90221SThierry Reding 	u32 value;
213436e90221SThierry Reding 
213536e90221SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI2_CTRL);
213636e90221SThierry Reding 	value &= ~SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4;
213736e90221SThierry Reding 	value &= ~SOR_HDMI2_CTRL_SCRAMBLE;
213836e90221SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI2_CTRL);
213936e90221SThierry Reding }
214036e90221SThierry Reding 
214136e90221SThierry Reding static void tegra_sor_hdmi_scdc_disable(struct tegra_sor *sor)
214236e90221SThierry Reding {
214336e90221SThierry Reding 	struct i2c_adapter *ddc = sor->output.ddc;
214436e90221SThierry Reding 
214536e90221SThierry Reding 	drm_scdc_set_high_tmds_clock_ratio(ddc, false);
214636e90221SThierry Reding 	drm_scdc_set_scrambling(ddc, false);
214736e90221SThierry Reding 
214836e90221SThierry Reding 	tegra_sor_hdmi_disable_scrambling(sor);
214936e90221SThierry Reding }
215036e90221SThierry Reding 
215136e90221SThierry Reding static void tegra_sor_hdmi_scdc_stop(struct tegra_sor *sor)
215236e90221SThierry Reding {
215336e90221SThierry Reding 	if (sor->scdc_enabled) {
215436e90221SThierry Reding 		cancel_delayed_work_sync(&sor->scdc);
215536e90221SThierry Reding 		tegra_sor_hdmi_scdc_disable(sor);
215636e90221SThierry Reding 	}
215736e90221SThierry Reding }
215836e90221SThierry Reding 
215936e90221SThierry Reding static void tegra_sor_hdmi_enable_scrambling(struct tegra_sor *sor)
216036e90221SThierry Reding {
216136e90221SThierry Reding 	u32 value;
216236e90221SThierry Reding 
216336e90221SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI2_CTRL);
216436e90221SThierry Reding 	value |= SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4;
216536e90221SThierry Reding 	value |= SOR_HDMI2_CTRL_SCRAMBLE;
216636e90221SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI2_CTRL);
216736e90221SThierry Reding }
216836e90221SThierry Reding 
216936e90221SThierry Reding static void tegra_sor_hdmi_scdc_enable(struct tegra_sor *sor)
217036e90221SThierry Reding {
217136e90221SThierry Reding 	struct i2c_adapter *ddc = sor->output.ddc;
217236e90221SThierry Reding 
217336e90221SThierry Reding 	drm_scdc_set_high_tmds_clock_ratio(ddc, true);
217436e90221SThierry Reding 	drm_scdc_set_scrambling(ddc, true);
217536e90221SThierry Reding 
217636e90221SThierry Reding 	tegra_sor_hdmi_enable_scrambling(sor);
217736e90221SThierry Reding }
217836e90221SThierry Reding 
217936e90221SThierry Reding static void tegra_sor_hdmi_scdc_work(struct work_struct *work)
218036e90221SThierry Reding {
218136e90221SThierry Reding 	struct tegra_sor *sor = container_of(work, struct tegra_sor, scdc.work);
218236e90221SThierry Reding 	struct i2c_adapter *ddc = sor->output.ddc;
218336e90221SThierry Reding 
218436e90221SThierry Reding 	if (!drm_scdc_get_scrambling_status(ddc)) {
218536e90221SThierry Reding 		DRM_DEBUG_KMS("SCDC not scrambled\n");
218636e90221SThierry Reding 		tegra_sor_hdmi_scdc_enable(sor);
218736e90221SThierry Reding 	}
218836e90221SThierry Reding 
218936e90221SThierry Reding 	schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000));
219036e90221SThierry Reding }
219136e90221SThierry Reding 
219236e90221SThierry Reding static void tegra_sor_hdmi_scdc_start(struct tegra_sor *sor)
219336e90221SThierry Reding {
219436e90221SThierry Reding 	struct drm_scdc *scdc = &sor->output.connector.display_info.hdmi.scdc;
219536e90221SThierry Reding 	struct drm_display_mode *mode;
219636e90221SThierry Reding 
219736e90221SThierry Reding 	mode = &sor->output.encoder.crtc->state->adjusted_mode;
219836e90221SThierry Reding 
219936e90221SThierry Reding 	if (mode->clock >= 340000 && scdc->supported) {
220036e90221SThierry Reding 		schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000));
220136e90221SThierry Reding 		tegra_sor_hdmi_scdc_enable(sor);
220236e90221SThierry Reding 		sor->scdc_enabled = true;
220336e90221SThierry Reding 	}
220436e90221SThierry Reding }
220536e90221SThierry Reding 
2206459cc2c6SThierry Reding static void tegra_sor_hdmi_disable(struct drm_encoder *encoder)
2207459cc2c6SThierry Reding {
2208459cc2c6SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
2209459cc2c6SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
2210459cc2c6SThierry Reding 	struct tegra_sor *sor = to_sor(output);
2211459cc2c6SThierry Reding 	u32 value;
2212459cc2c6SThierry Reding 	int err;
2213459cc2c6SThierry Reding 
22148e2988a7SThierry Reding 	tegra_sor_audio_unprepare(sor);
221536e90221SThierry Reding 	tegra_sor_hdmi_scdc_stop(sor);
221636e90221SThierry Reding 
2217459cc2c6SThierry Reding 	err = tegra_sor_detach(sor);
2218459cc2c6SThierry Reding 	if (err < 0)
2219459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
2220459cc2c6SThierry Reding 
2221459cc2c6SThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE1);
2222459cc2c6SThierry Reding 	tegra_sor_update(sor);
2223459cc2c6SThierry Reding 
2224459cc2c6SThierry Reding 	/* disable display to SOR clock */
2225459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2226c57997bcSThierry Reding 
2227c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay)
2228d278e4a9SThierry Reding 		value &= ~SOR1_TIMING_CYA;
2229d278e4a9SThierry Reding 
2230c57997bcSThierry Reding 	value &= ~SOR_ENABLE(sor->index);
2231c57997bcSThierry Reding 
2232459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2233459cc2c6SThierry Reding 
2234459cc2c6SThierry Reding 	tegra_dc_commit(dc);
2235459cc2c6SThierry Reding 
2236459cc2c6SThierry Reding 	err = tegra_sor_power_down(sor);
2237459cc2c6SThierry Reding 	if (err < 0)
2238459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
2239459cc2c6SThierry Reding 
2240c57997bcSThierry Reding 	err = tegra_io_pad_power_disable(sor->pad);
2241459cc2c6SThierry Reding 	if (err < 0)
2242c57997bcSThierry Reding 		dev_err(sor->dev, "failed to power off I/O pad: %d\n", err);
2243459cc2c6SThierry Reding 
2244fd67e9c6SThierry Reding 	host1x_client_suspend(&sor->client);
2245459cc2c6SThierry Reding }
2246459cc2c6SThierry Reding 
2247459cc2c6SThierry Reding static void tegra_sor_hdmi_enable(struct drm_encoder *encoder)
2248459cc2c6SThierry Reding {
2249459cc2c6SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
2250459cc2c6SThierry Reding 	unsigned int h_ref_to_sync = 1, pulse_start, max_ac;
2251459cc2c6SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
2252459cc2c6SThierry Reding 	struct tegra_sor_hdmi_settings *settings;
2253459cc2c6SThierry Reding 	struct tegra_sor *sor = to_sor(output);
2254c31efa7aSThierry Reding 	struct tegra_sor_state *state;
2255459cc2c6SThierry Reding 	struct drm_display_mode *mode;
225636e90221SThierry Reding 	unsigned long rate, pclk;
225730b49435SThierry Reding 	unsigned int div, i;
2258459cc2c6SThierry Reding 	u32 value;
2259459cc2c6SThierry Reding 	int err;
2260459cc2c6SThierry Reding 
2261c31efa7aSThierry Reding 	state = to_sor_state(output->connector.state);
2262459cc2c6SThierry Reding 	mode = &encoder->crtc->state->adjusted_mode;
226336e90221SThierry Reding 	pclk = mode->clock * 1000;
2264459cc2c6SThierry Reding 
2265fd67e9c6SThierry Reding 	err = host1x_client_resume(&sor->client);
2266fd67e9c6SThierry Reding 	if (err < 0) {
2267fd67e9c6SThierry Reding 		dev_err(sor->dev, "failed to resume: %d\n", err);
2268fd67e9c6SThierry Reding 		return;
2269fd67e9c6SThierry Reding 	}
2270459cc2c6SThierry Reding 
227125bb2cecSThierry Reding 	/* switch to safe parent clock */
227225bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
2273e1335e2fSThierry Reding 	if (err < 0) {
2274459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
2275e1335e2fSThierry Reding 		return;
2276e1335e2fSThierry Reding 	}
2277459cc2c6SThierry Reding 
2278459cc2c6SThierry Reding 	div = clk_get_rate(sor->clk) / 1000000 * 4;
2279459cc2c6SThierry Reding 
2280c57997bcSThierry Reding 	err = tegra_io_pad_power_enable(sor->pad);
2281459cc2c6SThierry Reding 	if (err < 0)
2282c57997bcSThierry Reding 		dev_err(sor->dev, "failed to power on I/O pad: %d\n", err);
2283459cc2c6SThierry Reding 
2284459cc2c6SThierry Reding 	usleep_range(20, 100);
2285459cc2c6SThierry Reding 
2286880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2287459cc2c6SThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
2288880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2289459cc2c6SThierry Reding 
2290459cc2c6SThierry Reding 	usleep_range(20, 100);
2291459cc2c6SThierry Reding 
2292880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
2293459cc2c6SThierry Reding 	value &= ~SOR_PLL3_PLL_VDD_MODE_3V3;
2294880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
2295459cc2c6SThierry Reding 
2296880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
2297459cc2c6SThierry Reding 	value &= ~SOR_PLL0_VCOPD;
2298459cc2c6SThierry Reding 	value &= ~SOR_PLL0_PWR;
2299880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
2300459cc2c6SThierry Reding 
2301880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2302459cc2c6SThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
2303880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2304459cc2c6SThierry Reding 
2305459cc2c6SThierry Reding 	usleep_range(200, 400);
2306459cc2c6SThierry Reding 
2307880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2308459cc2c6SThierry Reding 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
2309459cc2c6SThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
2310880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2311459cc2c6SThierry Reding 
2312459cc2c6SThierry Reding 	usleep_range(20, 100);
2313459cc2c6SThierry Reding 
2314880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2315459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
2316459cc2c6SThierry Reding 		 SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2;
2317880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2318459cc2c6SThierry Reding 
2319459cc2c6SThierry Reding 	while (true) {
2320459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2321459cc2c6SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_STATE_BUSY) == 0)
2322459cc2c6SThierry Reding 			break;
2323459cc2c6SThierry Reding 
2324459cc2c6SThierry Reding 		usleep_range(250, 1000);
2325459cc2c6SThierry Reding 	}
2326459cc2c6SThierry Reding 
2327459cc2c6SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
2328459cc2c6SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_UP | SOR_LANE_SEQ_CTL_DELAY(5);
2329459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
2330459cc2c6SThierry Reding 
2331459cc2c6SThierry Reding 	while (true) {
2332459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2333459cc2c6SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
2334459cc2c6SThierry Reding 			break;
2335459cc2c6SThierry Reding 
2336459cc2c6SThierry Reding 		usleep_range(250, 1000);
2337459cc2c6SThierry Reding 	}
2338459cc2c6SThierry Reding 
2339459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
2340459cc2c6SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
2341459cc2c6SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
2342459cc2c6SThierry Reding 
234336e90221SThierry Reding 	if (mode->clock < 340000) {
234436e90221SThierry Reding 		DRM_DEBUG_KMS("setting 2.7 GHz link speed\n");
2345459cc2c6SThierry Reding 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70;
234636e90221SThierry Reding 	} else {
234736e90221SThierry Reding 		DRM_DEBUG_KMS("setting 5.4 GHz link speed\n");
2348459cc2c6SThierry Reding 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40;
234936e90221SThierry Reding 	}
2350459cc2c6SThierry Reding 
2351459cc2c6SThierry Reding 	value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
2352459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
2353459cc2c6SThierry Reding 
2354c57997bcSThierry Reding 	/* SOR pad PLL stabilization time */
2355c57997bcSThierry Reding 	usleep_range(250, 1000);
2356c57997bcSThierry Reding 
2357c57997bcSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
2358c57997bcSThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
2359c57997bcSThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(4);
2360c57997bcSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
2361c57997bcSThierry Reding 
2362459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
2363c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE;
2364459cc2c6SThierry Reding 	value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
2365c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_SEQ_ENABLE;
2366c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_MACRO_SOR_CLK;
2367459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
2368459cc2c6SThierry Reding 
2369459cc2c6SThierry Reding 	value = SOR_SEQ_CTL_PU_PC(0) | SOR_SEQ_CTL_PU_PC_ALT(0) |
2370459cc2c6SThierry Reding 		SOR_SEQ_CTL_PD_PC(8) | SOR_SEQ_CTL_PD_PC_ALT(8);
2371459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_CTL);
2372459cc2c6SThierry Reding 
2373459cc2c6SThierry Reding 	value = SOR_SEQ_INST_DRIVE_PWM_OUT_LO | SOR_SEQ_INST_HALT |
2374459cc2c6SThierry Reding 		SOR_SEQ_INST_WAIT_VSYNC | SOR_SEQ_INST_WAIT(1);
2375459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_INST(0));
2376459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_INST(8));
2377459cc2c6SThierry Reding 
2378c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay) {
2379459cc2c6SThierry Reding 		/* program the reference clock */
2380459cc2c6SThierry Reding 		value = SOR_REFCLK_DIV_INT(div) | SOR_REFCLK_DIV_FRAC(div);
2381459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, SOR_REFCLK);
2382c57997bcSThierry Reding 	}
2383459cc2c6SThierry Reding 
238430b49435SThierry Reding 	/* XXX not in TRM */
238530b49435SThierry Reding 	for (value = 0, i = 0; i < 5; i++)
23866d6c815dSThierry Reding 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->xbar_cfg[i]) |
238730b49435SThierry Reding 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
2388459cc2c6SThierry Reding 
2389459cc2c6SThierry Reding 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
239030b49435SThierry Reding 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
2391459cc2c6SThierry Reding 
239261417aaaSThierry Reding 	/*
239361417aaaSThierry Reding 	 * Switch the pad clock to the DP clock. Note that we cannot actually
239461417aaaSThierry Reding 	 * do this because Tegra186 and later don't support clk_set_parent()
239561417aaaSThierry Reding 	 * on the sorX_pad_clkout clocks. We already do the equivalent above
239661417aaaSThierry Reding 	 * using the DP_CLK_SEL mux of the SOR_CLK_CNTRL register.
239761417aaaSThierry Reding 	 */
239861417aaaSThierry Reding #if 0
239961417aaaSThierry Reding 	err = clk_set_parent(sor->clk_pad, sor->clk_dp);
2400e1335e2fSThierry Reding 	if (err < 0) {
240161417aaaSThierry Reding 		dev_err(sor->dev, "failed to select pad parent clock: %d\n",
240261417aaaSThierry Reding 			err);
240361417aaaSThierry Reding 		return;
240461417aaaSThierry Reding 	}
240561417aaaSThierry Reding #endif
240661417aaaSThierry Reding 
240761417aaaSThierry Reding 	/* switch the SOR clock to the pad clock */
240861417aaaSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_pad);
240961417aaaSThierry Reding 	if (err < 0) {
241061417aaaSThierry Reding 		dev_err(sor->dev, "failed to select SOR parent clock: %d\n",
241161417aaaSThierry Reding 			err);
2412e1335e2fSThierry Reding 		return;
2413e1335e2fSThierry Reding 	}
2414e1335e2fSThierry Reding 
241561417aaaSThierry Reding 	/* switch the output clock to the parent pixel clock */
241661417aaaSThierry Reding 	err = clk_set_parent(sor->clk, sor->clk_parent);
2417e1335e2fSThierry Reding 	if (err < 0) {
241861417aaaSThierry Reding 		dev_err(sor->dev, "failed to select output parent clock: %d\n",
241961417aaaSThierry Reding 			err);
2420e1335e2fSThierry Reding 		return;
2421e1335e2fSThierry Reding 	}
2422459cc2c6SThierry Reding 
242336e90221SThierry Reding 	/* adjust clock rate for HDMI 2.0 modes */
242436e90221SThierry Reding 	rate = clk_get_rate(sor->clk_parent);
242536e90221SThierry Reding 
242636e90221SThierry Reding 	if (mode->clock >= 340000)
242736e90221SThierry Reding 		rate /= 2;
242836e90221SThierry Reding 
242936e90221SThierry Reding 	DRM_DEBUG_KMS("setting clock to %lu Hz, mode: %lu Hz\n", rate, pclk);
243036e90221SThierry Reding 
243136e90221SThierry Reding 	clk_set_rate(sor->clk, rate);
2432c57997bcSThierry Reding 
2433c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay) {
2434459cc2c6SThierry Reding 		value = SOR_INPUT_CONTROL_HDMI_SRC_SELECT(dc->pipe);
2435459cc2c6SThierry Reding 
2436459cc2c6SThierry Reding 		/* XXX is this the proper check? */
2437459cc2c6SThierry Reding 		if (mode->clock < 75000)
2438459cc2c6SThierry Reding 			value |= SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED;
2439459cc2c6SThierry Reding 
2440459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, SOR_INPUT_CONTROL);
2441c57997bcSThierry Reding 	}
2442459cc2c6SThierry Reding 
2443459cc2c6SThierry Reding 	max_ac = ((mode->htotal - mode->hdisplay) - SOR_REKEY - 18) / 32;
2444459cc2c6SThierry Reding 
2445459cc2c6SThierry Reding 	value = SOR_HDMI_CTRL_ENABLE | SOR_HDMI_CTRL_MAX_AC_PACKET(max_ac) |
2446459cc2c6SThierry Reding 		SOR_HDMI_CTRL_AUDIO_LAYOUT | SOR_HDMI_CTRL_REKEY(SOR_REKEY);
2447459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_CTRL);
2448459cc2c6SThierry Reding 
2449c57997bcSThierry Reding 	if (!dc->soc->has_nvdisplay) {
2450459cc2c6SThierry Reding 		/* H_PULSE2 setup */
2451c57997bcSThierry Reding 		pulse_start = h_ref_to_sync +
2452c57997bcSThierry Reding 			      (mode->hsync_end - mode->hsync_start) +
2453459cc2c6SThierry Reding 			      (mode->htotal - mode->hsync_end) - 10;
2454459cc2c6SThierry Reding 
2455459cc2c6SThierry Reding 		value = PULSE_LAST_END_A | PULSE_QUAL_VACTIVE |
2456459cc2c6SThierry Reding 			PULSE_POLARITY_HIGH | PULSE_MODE_NORMAL;
2457459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
2458459cc2c6SThierry Reding 
2459459cc2c6SThierry Reding 		value = PULSE_END(pulse_start + 8) | PULSE_START(pulse_start);
2460459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
2461459cc2c6SThierry Reding 
2462459cc2c6SThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_SIGNAL_OPTIONS0);
2463459cc2c6SThierry Reding 		value |= H_PULSE2_ENABLE;
2464459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_SIGNAL_OPTIONS0);
2465c57997bcSThierry Reding 	}
2466459cc2c6SThierry Reding 
2467459cc2c6SThierry Reding 	/* infoframe setup */
2468459cc2c6SThierry Reding 	err = tegra_sor_hdmi_setup_avi_infoframe(sor, mode);
2469459cc2c6SThierry Reding 	if (err < 0)
2470459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
2471459cc2c6SThierry Reding 
2472459cc2c6SThierry Reding 	/* XXX HDMI audio support not implemented yet */
2473459cc2c6SThierry Reding 	tegra_sor_hdmi_disable_audio_infoframe(sor);
2474459cc2c6SThierry Reding 
2475459cc2c6SThierry Reding 	/* use single TMDS protocol */
2476459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
2477459cc2c6SThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
2478459cc2c6SThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A;
2479459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
2480459cc2c6SThierry Reding 
2481459cc2c6SThierry Reding 	/* power up pad calibration */
2482880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2483459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
2484880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2485459cc2c6SThierry Reding 
2486459cc2c6SThierry Reding 	/* production settings */
2487459cc2c6SThierry Reding 	settings = tegra_sor_hdmi_find_settings(sor, mode->clock * 1000);
2488db8b42fbSDan Carpenter 	if (!settings) {
2489db8b42fbSDan Carpenter 		dev_err(sor->dev, "no settings for pixel clock %d Hz\n",
2490db8b42fbSDan Carpenter 			mode->clock * 1000);
2491459cc2c6SThierry Reding 		return;
2492459cc2c6SThierry Reding 	}
2493459cc2c6SThierry Reding 
2494880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
2495459cc2c6SThierry Reding 	value &= ~SOR_PLL0_ICHPMP_MASK;
2496c57997bcSThierry Reding 	value &= ~SOR_PLL0_FILTER_MASK;
2497459cc2c6SThierry Reding 	value &= ~SOR_PLL0_VCOCAP_MASK;
2498459cc2c6SThierry Reding 	value |= SOR_PLL0_ICHPMP(settings->ichpmp);
2499c57997bcSThierry Reding 	value |= SOR_PLL0_FILTER(settings->filter);
2500459cc2c6SThierry Reding 	value |= SOR_PLL0_VCOCAP(settings->vcocap);
2501880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
2502459cc2c6SThierry Reding 
2503c57997bcSThierry Reding 	/* XXX not in TRM */
2504880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
2505459cc2c6SThierry Reding 	value &= ~SOR_PLL1_LOADADJ_MASK;
2506c57997bcSThierry Reding 	value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
2507459cc2c6SThierry Reding 	value |= SOR_PLL1_LOADADJ(settings->loadadj);
2508c57997bcSThierry Reding 	value |= SOR_PLL1_TMDS_TERMADJ(settings->tmds_termadj);
2509c57997bcSThierry Reding 	value |= SOR_PLL1_TMDS_TERM;
2510880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
2511459cc2c6SThierry Reding 
2512880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
2513c57997bcSThierry Reding 	value &= ~SOR_PLL3_BG_TEMP_COEF_MASK;
2514459cc2c6SThierry Reding 	value &= ~SOR_PLL3_BG_VREF_LEVEL_MASK;
2515c57997bcSThierry Reding 	value &= ~SOR_PLL3_AVDD10_LEVEL_MASK;
2516c57997bcSThierry Reding 	value &= ~SOR_PLL3_AVDD14_LEVEL_MASK;
2517c57997bcSThierry Reding 	value |= SOR_PLL3_BG_TEMP_COEF(settings->bg_temp_coef);
2518c57997bcSThierry Reding 	value |= SOR_PLL3_BG_VREF_LEVEL(settings->bg_vref_level);
2519c57997bcSThierry Reding 	value |= SOR_PLL3_AVDD10_LEVEL(settings->avdd10_level);
2520c57997bcSThierry Reding 	value |= SOR_PLL3_AVDD14_LEVEL(settings->avdd14_level);
2521880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
2522459cc2c6SThierry Reding 
2523c57997bcSThierry Reding 	value = settings->drive_current[3] << 24 |
2524c57997bcSThierry Reding 		settings->drive_current[2] << 16 |
2525c57997bcSThierry Reding 		settings->drive_current[1] <<  8 |
2526c57997bcSThierry Reding 		settings->drive_current[0] <<  0;
2527459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
2528459cc2c6SThierry Reding 
2529c57997bcSThierry Reding 	value = settings->preemphasis[3] << 24 |
2530c57997bcSThierry Reding 		settings->preemphasis[2] << 16 |
2531c57997bcSThierry Reding 		settings->preemphasis[1] <<  8 |
2532c57997bcSThierry Reding 		settings->preemphasis[0] <<  0;
2533459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
2534459cc2c6SThierry Reding 
2535880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2536459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
2537459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
2538c57997bcSThierry Reding 	value |= SOR_DP_PADCTL_TX_PU(settings->tx_pu_value);
2539880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2540459cc2c6SThierry Reding 
2541c57997bcSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl2);
2542c57997bcSThierry Reding 	value &= ~SOR_DP_PADCTL_SPAREPLL_MASK;
2543c57997bcSThierry Reding 	value |= SOR_DP_PADCTL_SPAREPLL(settings->sparepll);
2544c57997bcSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl2);
2545c57997bcSThierry Reding 
2546459cc2c6SThierry Reding 	/* power down pad calibration */
2547880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2548459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
2549880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2550459cc2c6SThierry Reding 
2551c57997bcSThierry Reding 	if (!dc->soc->has_nvdisplay) {
2552459cc2c6SThierry Reding 		/* miscellaneous display controller settings */
2553459cc2c6SThierry Reding 		value = VSYNC_H_POSITION(1);
2554459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_TIMING_OPTIONS);
2555c57997bcSThierry Reding 	}
2556459cc2c6SThierry Reding 
2557459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_COLOR_CONTROL);
2558459cc2c6SThierry Reding 	value &= ~DITHER_CONTROL_MASK;
2559459cc2c6SThierry Reding 	value &= ~BASE_COLOR_SIZE_MASK;
2560459cc2c6SThierry Reding 
2561c31efa7aSThierry Reding 	switch (state->bpc) {
2562459cc2c6SThierry Reding 	case 6:
2563459cc2c6SThierry Reding 		value |= BASE_COLOR_SIZE_666;
2564459cc2c6SThierry Reding 		break;
2565459cc2c6SThierry Reding 
2566459cc2c6SThierry Reding 	case 8:
2567459cc2c6SThierry Reding 		value |= BASE_COLOR_SIZE_888;
2568459cc2c6SThierry Reding 		break;
2569459cc2c6SThierry Reding 
2570c57997bcSThierry Reding 	case 10:
2571c57997bcSThierry Reding 		value |= BASE_COLOR_SIZE_101010;
2572c57997bcSThierry Reding 		break;
2573c57997bcSThierry Reding 
2574c57997bcSThierry Reding 	case 12:
2575c57997bcSThierry Reding 		value |= BASE_COLOR_SIZE_121212;
2576c57997bcSThierry Reding 		break;
2577c57997bcSThierry Reding 
2578459cc2c6SThierry Reding 	default:
2579c31efa7aSThierry Reding 		WARN(1, "%u bits-per-color not supported\n", state->bpc);
2580c31efa7aSThierry Reding 		value |= BASE_COLOR_SIZE_888;
2581459cc2c6SThierry Reding 		break;
2582459cc2c6SThierry Reding 	}
2583459cc2c6SThierry Reding 
2584459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_COLOR_CONTROL);
2585459cc2c6SThierry Reding 
2586c57997bcSThierry Reding 	/* XXX set display head owner */
2587c57997bcSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
2588c57997bcSThierry Reding 	value &= ~SOR_STATE_ASY_OWNER_MASK;
2589c57997bcSThierry Reding 	value |= SOR_STATE_ASY_OWNER(1 + dc->pipe);
2590c57997bcSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
2591c57997bcSThierry Reding 
2592459cc2c6SThierry Reding 	err = tegra_sor_power_up(sor, 250);
2593459cc2c6SThierry Reding 	if (err < 0)
2594459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
2595459cc2c6SThierry Reding 
25962bd1dd39SThierry Reding 	/* configure dynamic range of output */
2597880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe);
2598459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_RANGECOMPRESS_MASK;
2599459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_DYNRANGE_MASK;
2600880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe);
2601459cc2c6SThierry Reding 
26022bd1dd39SThierry Reding 	/* configure colorspace */
2603880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe);
2604459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_COLORSPACE_MASK;
2605459cc2c6SThierry Reding 	value |= SOR_HEAD_STATE_COLORSPACE_RGB;
2606880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe);
2607459cc2c6SThierry Reding 
2608c31efa7aSThierry Reding 	tegra_sor_mode_set(sor, mode, state);
2609459cc2c6SThierry Reding 
2610459cc2c6SThierry Reding 	tegra_sor_update(sor);
2611459cc2c6SThierry Reding 
2612c57997bcSThierry Reding 	/* program preamble timing in SOR (XXX) */
2613c57997bcSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
2614c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE;
2615c57997bcSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
2616c57997bcSThierry Reding 
2617459cc2c6SThierry Reding 	err = tegra_sor_attach(sor);
2618459cc2c6SThierry Reding 	if (err < 0)
2619459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
2620459cc2c6SThierry Reding 
2621459cc2c6SThierry Reding 	/* enable display to SOR clock and generate HDMI preamble */
2622459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2623c57997bcSThierry Reding 
2624c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay)
2625d278e4a9SThierry Reding 		value |= SOR1_TIMING_CYA;
2626d278e4a9SThierry Reding 
2627c57997bcSThierry Reding 	value |= SOR_ENABLE(sor->index);
2628c57997bcSThierry Reding 
2629459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2630459cc2c6SThierry Reding 
2631c57997bcSThierry Reding 	if (dc->soc->has_nvdisplay) {
2632c57997bcSThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_CORE_SOR_SET_CONTROL(sor->index));
2633c57997bcSThierry Reding 		value &= ~PROTOCOL_MASK;
2634c57997bcSThierry Reding 		value |= PROTOCOL_SINGLE_TMDS_A;
2635c57997bcSThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_CORE_SOR_SET_CONTROL(sor->index));
2636c57997bcSThierry Reding 	}
2637c57997bcSThierry Reding 
2638459cc2c6SThierry Reding 	tegra_dc_commit(dc);
2639459cc2c6SThierry Reding 
2640459cc2c6SThierry Reding 	err = tegra_sor_wakeup(sor);
2641459cc2c6SThierry Reding 	if (err < 0)
2642459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to wakeup SOR: %d\n", err);
264336e90221SThierry Reding 
264436e90221SThierry Reding 	tegra_sor_hdmi_scdc_start(sor);
26458e2988a7SThierry Reding 	tegra_sor_audio_prepare(sor);
2646459cc2c6SThierry Reding }
2647459cc2c6SThierry Reding 
2648459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_hdmi_helpers = {
2649459cc2c6SThierry Reding 	.disable = tegra_sor_hdmi_disable,
2650459cc2c6SThierry Reding 	.enable = tegra_sor_hdmi_enable,
2651459cc2c6SThierry Reding 	.atomic_check = tegra_sor_encoder_atomic_check,
2652459cc2c6SThierry Reding };
2653459cc2c6SThierry Reding 
26540472c21bSThierry Reding static void tegra_sor_dp_disable(struct drm_encoder *encoder)
26550472c21bSThierry Reding {
26560472c21bSThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
26570472c21bSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
26580472c21bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
26590472c21bSThierry Reding 	u32 value;
26600472c21bSThierry Reding 	int err;
26610472c21bSThierry Reding 
2662d278e4a9SThierry Reding 	if (output->panel)
2663d278e4a9SThierry Reding 		drm_panel_disable(output->panel);
2664d278e4a9SThierry Reding 
266568a2ebb5SThierry Reding 	/*
266668a2ebb5SThierry Reding 	 * Do not attempt to power down a DP link if we're not connected since
266768a2ebb5SThierry Reding 	 * the AUX transactions would just be timing out.
266868a2ebb5SThierry Reding 	 */
266968a2ebb5SThierry Reding 	if (output->connector.status != connector_status_disconnected) {
26700472c21bSThierry Reding 		err = drm_dp_link_power_down(sor->aux, &sor->link);
26710472c21bSThierry Reding 		if (err < 0)
267268a2ebb5SThierry Reding 			dev_err(sor->dev, "failed to power down link: %d\n",
267368a2ebb5SThierry Reding 				err);
267468a2ebb5SThierry Reding 	}
26750472c21bSThierry Reding 
26760472c21bSThierry Reding 	err = tegra_sor_detach(sor);
26770472c21bSThierry Reding 	if (err < 0)
26780472c21bSThierry Reding 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
26790472c21bSThierry Reding 
26800472c21bSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE1);
26810472c21bSThierry Reding 	tegra_sor_update(sor);
26820472c21bSThierry Reding 
26830472c21bSThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
26840472c21bSThierry Reding 	value &= ~SOR_ENABLE(sor->index);
26850472c21bSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
26860472c21bSThierry Reding 	tegra_dc_commit(dc);
26870472c21bSThierry Reding 
26880472c21bSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
26890472c21bSThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
26900472c21bSThierry Reding 	value &= ~SOR_STATE_ASY_SUBOWNER_MASK;
26910472c21bSThierry Reding 	value &= ~SOR_STATE_ASY_OWNER_MASK;
26920472c21bSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
26930472c21bSThierry Reding 	tegra_sor_update(sor);
26940472c21bSThierry Reding 
26950472c21bSThierry Reding 	/* switch to safe parent clock */
26960472c21bSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
26970472c21bSThierry Reding 	if (err < 0)
26980472c21bSThierry Reding 		dev_err(sor->dev, "failed to set safe clock: %d\n", err);
26990472c21bSThierry Reding 
27000472c21bSThierry Reding 	err = tegra_sor_power_down(sor);
27010472c21bSThierry Reding 	if (err < 0)
27020472c21bSThierry Reding 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
27030472c21bSThierry Reding 
27040472c21bSThierry Reding 	err = tegra_io_pad_power_disable(sor->pad);
27050472c21bSThierry Reding 	if (err < 0)
27060472c21bSThierry Reding 		dev_err(sor->dev, "failed to power off I/O pad: %d\n", err);
27070472c21bSThierry Reding 
27080472c21bSThierry Reding 	err = drm_dp_aux_disable(sor->aux);
27090472c21bSThierry Reding 	if (err < 0)
27100472c21bSThierry Reding 		dev_err(sor->dev, "failed disable DPAUX: %d\n", err);
27110472c21bSThierry Reding 
2712d278e4a9SThierry Reding 	if (output->panel)
2713d278e4a9SThierry Reding 		drm_panel_unprepare(output->panel);
2714d278e4a9SThierry Reding 
2715fd67e9c6SThierry Reding 	host1x_client_suspend(&sor->client);
27160472c21bSThierry Reding }
27170472c21bSThierry Reding 
27180472c21bSThierry Reding static void tegra_sor_dp_enable(struct drm_encoder *encoder)
27190472c21bSThierry Reding {
27200472c21bSThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
27210472c21bSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
27220472c21bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
27230472c21bSThierry Reding 	struct tegra_sor_config config;
27240472c21bSThierry Reding 	struct tegra_sor_state *state;
27250472c21bSThierry Reding 	struct drm_display_mode *mode;
27260472c21bSThierry Reding 	struct drm_display_info *info;
27270472c21bSThierry Reding 	unsigned int i;
27280472c21bSThierry Reding 	u32 value;
27290472c21bSThierry Reding 	int err;
27300472c21bSThierry Reding 
27310472c21bSThierry Reding 	state = to_sor_state(output->connector.state);
27320472c21bSThierry Reding 	mode = &encoder->crtc->state->adjusted_mode;
27330472c21bSThierry Reding 	info = &output->connector.display_info;
27340472c21bSThierry Reding 
2735fd67e9c6SThierry Reding 	err = host1x_client_resume(&sor->client);
2736fd67e9c6SThierry Reding 	if (err < 0) {
2737fd67e9c6SThierry Reding 		dev_err(sor->dev, "failed to resume: %d\n", err);
2738fd67e9c6SThierry Reding 		return;
2739fd67e9c6SThierry Reding 	}
27400472c21bSThierry Reding 
27410472c21bSThierry Reding 	/* switch to safe parent clock */
27420472c21bSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
27430472c21bSThierry Reding 	if (err < 0)
27440472c21bSThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
27450472c21bSThierry Reding 
27460472c21bSThierry Reding 	err = tegra_io_pad_power_enable(sor->pad);
27470472c21bSThierry Reding 	if (err < 0)
27480472c21bSThierry Reding 		dev_err(sor->dev, "failed to power on LVDS rail: %d\n", err);
27490472c21bSThierry Reding 
27500472c21bSThierry Reding 	usleep_range(20, 100);
27510472c21bSThierry Reding 
27520472c21bSThierry Reding 	err = drm_dp_aux_enable(sor->aux);
27530472c21bSThierry Reding 	if (err < 0)
27540472c21bSThierry Reding 		dev_err(sor->dev, "failed to enable DPAUX: %d\n", err);
27550472c21bSThierry Reding 
27560472c21bSThierry Reding 	err = drm_dp_link_probe(sor->aux, &sor->link);
27570472c21bSThierry Reding 	if (err < 0)
27580472c21bSThierry Reding 		dev_err(sor->dev, "failed to probe DP link: %d\n", err);
27590472c21bSThierry Reding 
2760d278e4a9SThierry Reding 	tegra_sor_filter_rates(sor);
2761d278e4a9SThierry Reding 
27620472c21bSThierry Reding 	err = drm_dp_link_choose(&sor->link, mode, info);
27630472c21bSThierry Reding 	if (err < 0)
27640472c21bSThierry Reding 		dev_err(sor->dev, "failed to choose link: %d\n", err);
27650472c21bSThierry Reding 
2766d278e4a9SThierry Reding 	if (output->panel)
2767d278e4a9SThierry Reding 		drm_panel_prepare(output->panel);
2768d278e4a9SThierry Reding 
27690472c21bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
27700472c21bSThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
27710472c21bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
27720472c21bSThierry Reding 
27730472c21bSThierry Reding 	usleep_range(20, 40);
27740472c21bSThierry Reding 
27750472c21bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
27760472c21bSThierry Reding 	value |= SOR_PLL3_PLL_VDD_MODE_3V3;
27770472c21bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
27780472c21bSThierry Reding 
27790472c21bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
27800472c21bSThierry Reding 	value &= ~(SOR_PLL0_VCOPD | SOR_PLL0_PWR);
27810472c21bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
27820472c21bSThierry Reding 
27830472c21bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
27840472c21bSThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
27850472c21bSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD;
27860472c21bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
27870472c21bSThierry Reding 
27880472c21bSThierry Reding 	usleep_range(200, 400);
27890472c21bSThierry Reding 
27900472c21bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
27910472c21bSThierry Reding 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
27920472c21bSThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
27930472c21bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
27940472c21bSThierry Reding 
27950472c21bSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
27960472c21bSThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
2797d278e4a9SThierry Reding 
2798d278e4a9SThierry Reding 	if (output->panel)
2799d278e4a9SThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
2800d278e4a9SThierry Reding 	else
28010472c21bSThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK;
2802d278e4a9SThierry Reding 
28030472c21bSThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
28040472c21bSThierry Reding 
28050472c21bSThierry Reding 	usleep_range(200, 400);
28060472c21bSThierry Reding 
28070472c21bSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
28080472c21bSThierry Reding 	/* XXX not in TRM */
2809d278e4a9SThierry Reding 	if (output->panel)
2810d278e4a9SThierry Reding 		value |= SOR_DP_SPARE_PANEL_INTERNAL;
2811d278e4a9SThierry Reding 	else
28120472c21bSThierry Reding 		value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
2813d278e4a9SThierry Reding 
28140472c21bSThierry Reding 	value |= SOR_DP_SPARE_SEQ_ENABLE;
28150472c21bSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
28160472c21bSThierry Reding 
28170472c21bSThierry Reding 	/* XXX not in TRM */
28180472c21bSThierry Reding 	tegra_sor_writel(sor, 0, SOR_LVDS);
28190472c21bSThierry Reding 
28200472c21bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
28210472c21bSThierry Reding 	value &= ~SOR_PLL0_ICHPMP_MASK;
28220472c21bSThierry Reding 	value &= ~SOR_PLL0_VCOCAP_MASK;
28230472c21bSThierry Reding 	value |= SOR_PLL0_ICHPMP(0x1);
28240472c21bSThierry Reding 	value |= SOR_PLL0_VCOCAP(0x3);
28250472c21bSThierry Reding 	value |= SOR_PLL0_RESISTOR_EXT;
28260472c21bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
28270472c21bSThierry Reding 
28280472c21bSThierry Reding 	/* XXX not in TRM */
28290472c21bSThierry Reding 	for (value = 0, i = 0; i < 5; i++)
28300472c21bSThierry Reding 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) |
28310472c21bSThierry Reding 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
28320472c21bSThierry Reding 
28330472c21bSThierry Reding 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
28340472c21bSThierry Reding 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
28350472c21bSThierry Reding 
283661417aaaSThierry Reding 	/*
283761417aaaSThierry Reding 	 * Switch the pad clock to the DP clock. Note that we cannot actually
283861417aaaSThierry Reding 	 * do this because Tegra186 and later don't support clk_set_parent()
283961417aaaSThierry Reding 	 * on the sorX_pad_clkout clocks. We already do the equivalent above
284061417aaaSThierry Reding 	 * using the DP_CLK_SEL mux of the SOR_CLK_CNTRL register.
284161417aaaSThierry Reding 	 */
284261417aaaSThierry Reding #if 0
284361417aaaSThierry Reding 	err = clk_set_parent(sor->clk_pad, sor->clk_parent);
284461417aaaSThierry Reding 	if (err < 0) {
284561417aaaSThierry Reding 		dev_err(sor->dev, "failed to select pad parent clock: %d\n",
284661417aaaSThierry Reding 			err);
284761417aaaSThierry Reding 		return;
284861417aaaSThierry Reding 	}
284961417aaaSThierry Reding #endif
285061417aaaSThierry Reding 
285161417aaaSThierry Reding 	/* switch the SOR clock to the pad clock */
28520472c21bSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_pad);
28530472c21bSThierry Reding 	if (err < 0) {
285461417aaaSThierry Reding 		dev_err(sor->dev, "failed to select SOR parent clock: %d\n",
285561417aaaSThierry Reding 			err);
28560472c21bSThierry Reding 		return;
28570472c21bSThierry Reding 	}
28580472c21bSThierry Reding 
285961417aaaSThierry Reding 	/* switch the output clock to the parent pixel clock */
28600472c21bSThierry Reding 	err = clk_set_parent(sor->clk, sor->clk_parent);
28610472c21bSThierry Reding 	if (err < 0) {
286261417aaaSThierry Reding 		dev_err(sor->dev, "failed to select output parent clock: %d\n",
286361417aaaSThierry Reding 			err);
28640472c21bSThierry Reding 		return;
28650472c21bSThierry Reding 	}
28660472c21bSThierry Reding 
28670472c21bSThierry Reding 	/* use DP-A protocol */
28680472c21bSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
28690472c21bSThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
28700472c21bSThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_DP_A;
28710472c21bSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
28720472c21bSThierry Reding 
28730472c21bSThierry Reding 	/* enable port */
28740472c21bSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
28750472c21bSThierry Reding 	value |= SOR_DP_LINKCTL_ENABLE;
28760472c21bSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
28770472c21bSThierry Reding 
28780472c21bSThierry Reding 	tegra_sor_dp_term_calibrate(sor);
28790472c21bSThierry Reding 
28800472c21bSThierry Reding 	err = drm_dp_link_train(&sor->link);
28810472c21bSThierry Reding 	if (err < 0)
28820472c21bSThierry Reding 		dev_err(sor->dev, "link training failed: %d\n", err);
28830472c21bSThierry Reding 	else
28840472c21bSThierry Reding 		dev_dbg(sor->dev, "link training succeeded\n");
28850472c21bSThierry Reding 
28860472c21bSThierry Reding 	err = drm_dp_link_power_up(sor->aux, &sor->link);
28870472c21bSThierry Reding 	if (err < 0)
28880472c21bSThierry Reding 		dev_err(sor->dev, "failed to power up DP link: %d\n", err);
28890472c21bSThierry Reding 
28900472c21bSThierry Reding 	/* compute configuration */
28910472c21bSThierry Reding 	memset(&config, 0, sizeof(config));
28920472c21bSThierry Reding 	config.bits_per_pixel = state->bpc * 3;
28930472c21bSThierry Reding 
28940472c21bSThierry Reding 	err = tegra_sor_compute_config(sor, mode, &config, &sor->link);
28950472c21bSThierry Reding 	if (err < 0)
28960472c21bSThierry Reding 		dev_err(sor->dev, "failed to compute configuration: %d\n", err);
28970472c21bSThierry Reding 
28980472c21bSThierry Reding 	tegra_sor_apply_config(sor, &config);
28990472c21bSThierry Reding 	tegra_sor_mode_set(sor, mode, state);
2900d278e4a9SThierry Reding 
2901d278e4a9SThierry Reding 	if (output->panel) {
2902d278e4a9SThierry Reding 		/* CSTM (LVDS, link A/B, upper) */
2903d278e4a9SThierry Reding 		value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B |
2904d278e4a9SThierry Reding 			SOR_CSTM_UPPER;
2905d278e4a9SThierry Reding 		tegra_sor_writel(sor, value, SOR_CSTM);
2906d278e4a9SThierry Reding 
2907d278e4a9SThierry Reding 		/* PWM setup */
2908d278e4a9SThierry Reding 		err = tegra_sor_setup_pwm(sor, 250);
2909d278e4a9SThierry Reding 		if (err < 0)
2910d278e4a9SThierry Reding 			dev_err(sor->dev, "failed to setup PWM: %d\n", err);
2911d278e4a9SThierry Reding 	}
2912d278e4a9SThierry Reding 
29130472c21bSThierry Reding 	tegra_sor_update(sor);
29140472c21bSThierry Reding 
29150472c21bSThierry Reding 	err = tegra_sor_power_up(sor, 250);
29160472c21bSThierry Reding 	if (err < 0)
29170472c21bSThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
29180472c21bSThierry Reding 
29190472c21bSThierry Reding 	/* attach and wake up */
29200472c21bSThierry Reding 	err = tegra_sor_attach(sor);
29210472c21bSThierry Reding 	if (err < 0)
29220472c21bSThierry Reding 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
29230472c21bSThierry Reding 
29240472c21bSThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
29250472c21bSThierry Reding 	value |= SOR_ENABLE(sor->index);
29260472c21bSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
29270472c21bSThierry Reding 
29280472c21bSThierry Reding 	tegra_dc_commit(dc);
29290472c21bSThierry Reding 
29300472c21bSThierry Reding 	err = tegra_sor_wakeup(sor);
29310472c21bSThierry Reding 	if (err < 0)
29320472c21bSThierry Reding 		dev_err(sor->dev, "failed to wakeup SOR: %d\n", err);
2933d278e4a9SThierry Reding 
2934d278e4a9SThierry Reding 	if (output->panel)
2935d278e4a9SThierry Reding 		drm_panel_enable(output->panel);
29360472c21bSThierry Reding }
29370472c21bSThierry Reding 
29380472c21bSThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_dp_helpers = {
29390472c21bSThierry Reding 	.disable = tegra_sor_dp_disable,
29400472c21bSThierry Reding 	.enable = tegra_sor_dp_enable,
29410472c21bSThierry Reding 	.atomic_check = tegra_sor_encoder_atomic_check,
29420472c21bSThierry Reding };
29430472c21bSThierry Reding 
29445c1d644cSMarc Zyngier static void tegra_sor_disable_regulator(void *data)
29455c1d644cSMarc Zyngier {
29465c1d644cSMarc Zyngier 	struct regulator *reg = data;
29475c1d644cSMarc Zyngier 
29485c1d644cSMarc Zyngier 	regulator_disable(reg);
29495c1d644cSMarc Zyngier }
29505c1d644cSMarc Zyngier 
29515c1d644cSMarc Zyngier static int tegra_sor_enable_regulator(struct tegra_sor *sor, struct regulator *reg)
29525c1d644cSMarc Zyngier {
29535c1d644cSMarc Zyngier 	int err;
29545c1d644cSMarc Zyngier 
29555c1d644cSMarc Zyngier 	err = regulator_enable(reg);
29565c1d644cSMarc Zyngier 	if (err)
29575c1d644cSMarc Zyngier 		return err;
29585c1d644cSMarc Zyngier 
29595c1d644cSMarc Zyngier 	return devm_add_action_or_reset(sor->dev, tegra_sor_disable_regulator, reg);
29605c1d644cSMarc Zyngier }
29615c1d644cSMarc Zyngier 
29621c3cc0dfSThierry Reding static int tegra_sor_hdmi_probe(struct tegra_sor *sor)
29631c3cc0dfSThierry Reding {
29641c3cc0dfSThierry Reding 	int err;
29651c3cc0dfSThierry Reding 
29665fba01a0SThierry Reding 	sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io-hdmi-dp");
29671c3cc0dfSThierry Reding 	if (IS_ERR(sor->avdd_io_supply)) {
29681c3cc0dfSThierry Reding 		dev_err(sor->dev, "cannot get AVDD I/O supply: %ld\n",
29691c3cc0dfSThierry Reding 			PTR_ERR(sor->avdd_io_supply));
29701c3cc0dfSThierry Reding 		return PTR_ERR(sor->avdd_io_supply);
29711c3cc0dfSThierry Reding 	}
29721c3cc0dfSThierry Reding 
29735c1d644cSMarc Zyngier 	err = tegra_sor_enable_regulator(sor, sor->avdd_io_supply);
29741c3cc0dfSThierry Reding 	if (err < 0) {
29751c3cc0dfSThierry Reding 		dev_err(sor->dev, "failed to enable AVDD I/O supply: %d\n",
29761c3cc0dfSThierry Reding 			err);
29771c3cc0dfSThierry Reding 		return err;
29781c3cc0dfSThierry Reding 	}
29791c3cc0dfSThierry Reding 
29805fba01a0SThierry Reding 	sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-hdmi-dp-pll");
29811c3cc0dfSThierry Reding 	if (IS_ERR(sor->vdd_pll_supply)) {
29821c3cc0dfSThierry Reding 		dev_err(sor->dev, "cannot get VDD PLL supply: %ld\n",
29831c3cc0dfSThierry Reding 			PTR_ERR(sor->vdd_pll_supply));
29841c3cc0dfSThierry Reding 		return PTR_ERR(sor->vdd_pll_supply);
29851c3cc0dfSThierry Reding 	}
29861c3cc0dfSThierry Reding 
29875c1d644cSMarc Zyngier 	err = tegra_sor_enable_regulator(sor, sor->vdd_pll_supply);
29881c3cc0dfSThierry Reding 	if (err < 0) {
29891c3cc0dfSThierry Reding 		dev_err(sor->dev, "failed to enable VDD PLL supply: %d\n",
29901c3cc0dfSThierry Reding 			err);
29911c3cc0dfSThierry Reding 		return err;
29921c3cc0dfSThierry Reding 	}
29931c3cc0dfSThierry Reding 
29941c3cc0dfSThierry Reding 	sor->hdmi_supply = devm_regulator_get(sor->dev, "hdmi");
29951c3cc0dfSThierry Reding 	if (IS_ERR(sor->hdmi_supply)) {
29961c3cc0dfSThierry Reding 		dev_err(sor->dev, "cannot get HDMI supply: %ld\n",
29971c3cc0dfSThierry Reding 			PTR_ERR(sor->hdmi_supply));
29981c3cc0dfSThierry Reding 		return PTR_ERR(sor->hdmi_supply);
29991c3cc0dfSThierry Reding 	}
30001c3cc0dfSThierry Reding 
30015c1d644cSMarc Zyngier 	err = tegra_sor_enable_regulator(sor, sor->hdmi_supply);
30021c3cc0dfSThierry Reding 	if (err < 0) {
30031c3cc0dfSThierry Reding 		dev_err(sor->dev, "failed to enable HDMI supply: %d\n", err);
30041c3cc0dfSThierry Reding 		return err;
30051c3cc0dfSThierry Reding 	}
30061c3cc0dfSThierry Reding 
30071c3cc0dfSThierry Reding 	INIT_DELAYED_WORK(&sor->scdc, tegra_sor_hdmi_scdc_work);
30081c3cc0dfSThierry Reding 
30091c3cc0dfSThierry Reding 	return 0;
30101c3cc0dfSThierry Reding }
30111c3cc0dfSThierry Reding 
30121c3cc0dfSThierry Reding static const struct tegra_sor_ops tegra_sor_hdmi_ops = {
30131c3cc0dfSThierry Reding 	.name = "HDMI",
30141c3cc0dfSThierry Reding 	.probe = tegra_sor_hdmi_probe,
301585d0c4b5SThierry Reding 	.audio_enable = tegra_sor_hdmi_audio_enable,
301685d0c4b5SThierry Reding 	.audio_disable = tegra_sor_hdmi_audio_disable,
30171c3cc0dfSThierry Reding };
30181c3cc0dfSThierry Reding 
30191c3cc0dfSThierry Reding static int tegra_sor_dp_probe(struct tegra_sor *sor)
30201c3cc0dfSThierry Reding {
30211c3cc0dfSThierry Reding 	int err;
30221c3cc0dfSThierry Reding 
30231c3cc0dfSThierry Reding 	sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io-hdmi-dp");
30241c3cc0dfSThierry Reding 	if (IS_ERR(sor->avdd_io_supply))
30251c3cc0dfSThierry Reding 		return PTR_ERR(sor->avdd_io_supply);
30261c3cc0dfSThierry Reding 
30275c1d644cSMarc Zyngier 	err = tegra_sor_enable_regulator(sor, sor->avdd_io_supply);
30281c3cc0dfSThierry Reding 	if (err < 0)
30291c3cc0dfSThierry Reding 		return err;
30301c3cc0dfSThierry Reding 
30311c3cc0dfSThierry Reding 	sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-hdmi-dp-pll");
30321c3cc0dfSThierry Reding 	if (IS_ERR(sor->vdd_pll_supply))
30331c3cc0dfSThierry Reding 		return PTR_ERR(sor->vdd_pll_supply);
30341c3cc0dfSThierry Reding 
30355c1d644cSMarc Zyngier 	err = tegra_sor_enable_regulator(sor, sor->vdd_pll_supply);
30361c3cc0dfSThierry Reding 	if (err < 0)
30371c3cc0dfSThierry Reding 		return err;
30381c3cc0dfSThierry Reding 
30391c3cc0dfSThierry Reding 	return 0;
30401c3cc0dfSThierry Reding }
30411c3cc0dfSThierry Reding 
30421c3cc0dfSThierry Reding static const struct tegra_sor_ops tegra_sor_dp_ops = {
30431c3cc0dfSThierry Reding 	.name = "DP",
30441c3cc0dfSThierry Reding 	.probe = tegra_sor_dp_probe,
30451c3cc0dfSThierry Reding };
30461c3cc0dfSThierry Reding 
30476b6b6042SThierry Reding static int tegra_sor_init(struct host1x_client *client)
30486b6b6042SThierry Reding {
3049608f43adSThierry Reding 	struct drm_device *drm = dev_get_drvdata(client->host);
3050459cc2c6SThierry Reding 	const struct drm_encoder_helper_funcs *helpers = NULL;
30516b6b6042SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
3052459cc2c6SThierry Reding 	int connector = DRM_MODE_CONNECTOR_Unknown;
3053459cc2c6SThierry Reding 	int encoder = DRM_MODE_ENCODER_NONE;
30546b6b6042SThierry Reding 	int err;
30556b6b6042SThierry Reding 
30569542c237SThierry Reding 	if (!sor->aux) {
30571c3cc0dfSThierry Reding 		if (sor->ops == &tegra_sor_hdmi_ops) {
3058459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_HDMIA;
3059459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
3060459cc2c6SThierry Reding 			helpers = &tegra_sor_hdmi_helpers;
3061459cc2c6SThierry Reding 		} else if (sor->soc->supports_lvds) {
3062459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_LVDS;
3063459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_LVDS;
3064459cc2c6SThierry Reding 		}
3065459cc2c6SThierry Reding 	} else {
3066d278e4a9SThierry Reding 		if (sor->output.panel) {
3067459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_eDP;
3068459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
3069d278e4a9SThierry Reding 			helpers = &tegra_sor_dp_helpers;
30701c3cc0dfSThierry Reding 		} else {
3071459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_DisplayPort;
3072459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
30730472c21bSThierry Reding 			helpers = &tegra_sor_dp_helpers;
3074459cc2c6SThierry Reding 		}
3075c1763937SThierry Reding 
3076c1763937SThierry Reding 		sor->link.ops = &tegra_sor_dp_link_ops;
3077c1763937SThierry Reding 		sor->link.aux = sor->aux;
3078459cc2c6SThierry Reding 	}
30796b6b6042SThierry Reding 
30806b6b6042SThierry Reding 	sor->output.dev = sor->dev;
30816b6b6042SThierry Reding 
3082bb9d681bSAndrzej Pietrasiewicz 	drm_connector_init_with_ddc(drm, &sor->output.connector,
30836fad8f66SThierry Reding 				    &tegra_sor_connector_funcs,
3084bb9d681bSAndrzej Pietrasiewicz 				    connector,
3085bb9d681bSAndrzej Pietrasiewicz 				    sor->output.ddc);
30866fad8f66SThierry Reding 	drm_connector_helper_add(&sor->output.connector,
30876fad8f66SThierry Reding 				 &tegra_sor_connector_helper_funcs);
30886fad8f66SThierry Reding 	sor->output.connector.dpms = DRM_MODE_DPMS_OFF;
30896fad8f66SThierry Reding 
30904d0e95e0SThomas Zimmermann 	drm_simple_encoder_init(drm, &sor->output.encoder, encoder);
3091459cc2c6SThierry Reding 	drm_encoder_helper_add(&sor->output.encoder, helpers);
30926fad8f66SThierry Reding 
3093cde4c44dSDaniel Vetter 	drm_connector_attach_encoder(&sor->output.connector,
30946fad8f66SThierry Reding 					  &sor->output.encoder);
30956fad8f66SThierry Reding 	drm_connector_register(&sor->output.connector);
30966fad8f66SThierry Reding 
3097ea130b24SThierry Reding 	err = tegra_output_init(drm, &sor->output);
3098ea130b24SThierry Reding 	if (err < 0) {
3099ea130b24SThierry Reding 		dev_err(client->dev, "failed to initialize output: %d\n", err);
3100ea130b24SThierry Reding 		return err;
3101ea130b24SThierry Reding 	}
31026fad8f66SThierry Reding 
3103c57997bcSThierry Reding 	tegra_output_find_possible_crtcs(&sor->output, drm);
31046b6b6042SThierry Reding 
31059542c237SThierry Reding 	if (sor->aux) {
31069542c237SThierry Reding 		err = drm_dp_aux_attach(sor->aux, &sor->output);
31076b6b6042SThierry Reding 		if (err < 0) {
31086b6b6042SThierry Reding 			dev_err(sor->dev, "failed to attach DP: %d\n", err);
31096b6b6042SThierry Reding 			return err;
31106b6b6042SThierry Reding 		}
31116b6b6042SThierry Reding 	}
31126b6b6042SThierry Reding 
3113535a65dbSTomeu Vizoso 	/*
3114535a65dbSTomeu Vizoso 	 * XXX: Remove this reset once proper hand-over from firmware to
3115535a65dbSTomeu Vizoso 	 * kernel is possible.
3116535a65dbSTomeu Vizoso 	 */
3117f8c79120SJon Hunter 	if (sor->rst) {
3118*ac097aecSThierry Reding 		err = pm_runtime_resume_and_get(sor->dev);
3119*ac097aecSThierry Reding 		if (err < 0) {
3120*ac097aecSThierry Reding 			dev_err(sor->dev, "failed to get runtime PM: %d\n", err);
3121*ac097aecSThierry Reding 			return err;
3122*ac097aecSThierry Reding 		}
3123*ac097aecSThierry Reding 
312411c632e1SThierry Reding 		err = reset_control_acquire(sor->rst);
312511c632e1SThierry Reding 		if (err < 0) {
312611c632e1SThierry Reding 			dev_err(sor->dev, "failed to acquire SOR reset: %d\n",
312711c632e1SThierry Reding 				err);
312811c632e1SThierry Reding 			return err;
312911c632e1SThierry Reding 		}
313011c632e1SThierry Reding 
3131535a65dbSTomeu Vizoso 		err = reset_control_assert(sor->rst);
3132535a65dbSTomeu Vizoso 		if (err < 0) {
3133f8c79120SJon Hunter 			dev_err(sor->dev, "failed to assert SOR reset: %d\n",
3134f8c79120SJon Hunter 				err);
3135535a65dbSTomeu Vizoso 			return err;
3136535a65dbSTomeu Vizoso 		}
3137f8c79120SJon Hunter 	}
3138535a65dbSTomeu Vizoso 
31396fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk);
31406fad8f66SThierry Reding 	if (err < 0) {
31416fad8f66SThierry Reding 		dev_err(sor->dev, "failed to enable clock: %d\n", err);
31426fad8f66SThierry Reding 		return err;
31436fad8f66SThierry Reding 	}
31446fad8f66SThierry Reding 
3145535a65dbSTomeu Vizoso 	usleep_range(1000, 3000);
3146535a65dbSTomeu Vizoso 
3147f8c79120SJon Hunter 	if (sor->rst) {
3148535a65dbSTomeu Vizoso 		err = reset_control_deassert(sor->rst);
3149535a65dbSTomeu Vizoso 		if (err < 0) {
3150f8c79120SJon Hunter 			dev_err(sor->dev, "failed to deassert SOR reset: %d\n",
3151f8c79120SJon Hunter 				err);
3152bf3a3cdcSQinglang Miao 			clk_disable_unprepare(sor->clk);
3153535a65dbSTomeu Vizoso 			return err;
3154535a65dbSTomeu Vizoso 		}
315511c632e1SThierry Reding 
315611c632e1SThierry Reding 		reset_control_release(sor->rst);
3157*ac097aecSThierry Reding 		pm_runtime_put(sor->dev);
3158f8c79120SJon Hunter 	}
3159535a65dbSTomeu Vizoso 
31606fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk_safe);
3161bf3a3cdcSQinglang Miao 	if (err < 0) {
3162bf3a3cdcSQinglang Miao 		clk_disable_unprepare(sor->clk);
31636fad8f66SThierry Reding 		return err;
3164bf3a3cdcSQinglang Miao 	}
31656fad8f66SThierry Reding 
31666fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk_dp);
3167bf3a3cdcSQinglang Miao 	if (err < 0) {
3168bf3a3cdcSQinglang Miao 		clk_disable_unprepare(sor->clk_safe);
3169bf3a3cdcSQinglang Miao 		clk_disable_unprepare(sor->clk);
31706fad8f66SThierry Reding 		return err;
3171bf3a3cdcSQinglang Miao 	}
31726fad8f66SThierry Reding 
31736b6b6042SThierry Reding 	return 0;
31746b6b6042SThierry Reding }
31756b6b6042SThierry Reding 
31766b6b6042SThierry Reding static int tegra_sor_exit(struct host1x_client *client)
31776b6b6042SThierry Reding {
31786b6b6042SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
31796b6b6042SThierry Reding 	int err;
31806b6b6042SThierry Reding 
3181328ec69eSThierry Reding 	tegra_output_exit(&sor->output);
3182328ec69eSThierry Reding 
31839542c237SThierry Reding 	if (sor->aux) {
31849542c237SThierry Reding 		err = drm_dp_aux_detach(sor->aux);
31856b6b6042SThierry Reding 		if (err < 0) {
31866b6b6042SThierry Reding 			dev_err(sor->dev, "failed to detach DP: %d\n", err);
31876b6b6042SThierry Reding 			return err;
31886b6b6042SThierry Reding 		}
31896b6b6042SThierry Reding 	}
31906b6b6042SThierry Reding 
31916fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk_safe);
31926fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk_dp);
31936fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk);
31946fad8f66SThierry Reding 
31956b6b6042SThierry Reding 	return 0;
31966b6b6042SThierry Reding }
31976b6b6042SThierry Reding 
3198fd67e9c6SThierry Reding static int tegra_sor_runtime_suspend(struct host1x_client *client)
3199fd67e9c6SThierry Reding {
3200fd67e9c6SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
3201fd67e9c6SThierry Reding 	struct device *dev = client->dev;
3202fd67e9c6SThierry Reding 	int err;
3203fd67e9c6SThierry Reding 
3204fd67e9c6SThierry Reding 	if (sor->rst) {
3205fd67e9c6SThierry Reding 		err = reset_control_assert(sor->rst);
3206fd67e9c6SThierry Reding 		if (err < 0) {
3207fd67e9c6SThierry Reding 			dev_err(dev, "failed to assert reset: %d\n", err);
3208fd67e9c6SThierry Reding 			return err;
3209fd67e9c6SThierry Reding 		}
3210fd67e9c6SThierry Reding 
3211fd67e9c6SThierry Reding 		reset_control_release(sor->rst);
3212fd67e9c6SThierry Reding 	}
3213fd67e9c6SThierry Reding 
3214fd67e9c6SThierry Reding 	usleep_range(1000, 2000);
3215fd67e9c6SThierry Reding 
3216fd67e9c6SThierry Reding 	clk_disable_unprepare(sor->clk);
3217fd67e9c6SThierry Reding 	pm_runtime_put_sync(dev);
3218fd67e9c6SThierry Reding 
3219fd67e9c6SThierry Reding 	return 0;
3220fd67e9c6SThierry Reding }
3221fd67e9c6SThierry Reding 
3222fd67e9c6SThierry Reding static int tegra_sor_runtime_resume(struct host1x_client *client)
3223fd67e9c6SThierry Reding {
3224fd67e9c6SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
3225fd67e9c6SThierry Reding 	struct device *dev = client->dev;
3226fd67e9c6SThierry Reding 	int err;
3227fd67e9c6SThierry Reding 
3228dcdfe271SQinglang Miao 	err = pm_runtime_resume_and_get(dev);
3229fd67e9c6SThierry Reding 	if (err < 0) {
3230fd67e9c6SThierry Reding 		dev_err(dev, "failed to get runtime PM: %d\n", err);
3231fd67e9c6SThierry Reding 		return err;
3232fd67e9c6SThierry Reding 	}
3233fd67e9c6SThierry Reding 
3234fd67e9c6SThierry Reding 	err = clk_prepare_enable(sor->clk);
3235fd67e9c6SThierry Reding 	if (err < 0) {
3236fd67e9c6SThierry Reding 		dev_err(dev, "failed to enable clock: %d\n", err);
3237fd67e9c6SThierry Reding 		goto put_rpm;
3238fd67e9c6SThierry Reding 	}
3239fd67e9c6SThierry Reding 
3240fd67e9c6SThierry Reding 	usleep_range(1000, 2000);
3241fd67e9c6SThierry Reding 
3242fd67e9c6SThierry Reding 	if (sor->rst) {
3243fd67e9c6SThierry Reding 		err = reset_control_acquire(sor->rst);
3244fd67e9c6SThierry Reding 		if (err < 0) {
3245fd67e9c6SThierry Reding 			dev_err(dev, "failed to acquire reset: %d\n", err);
3246fd67e9c6SThierry Reding 			goto disable_clk;
3247fd67e9c6SThierry Reding 		}
3248fd67e9c6SThierry Reding 
3249fd67e9c6SThierry Reding 		err = reset_control_deassert(sor->rst);
3250fd67e9c6SThierry Reding 		if (err < 0) {
3251fd67e9c6SThierry Reding 			dev_err(dev, "failed to deassert reset: %d\n", err);
3252fd67e9c6SThierry Reding 			goto release_reset;
3253fd67e9c6SThierry Reding 		}
3254fd67e9c6SThierry Reding 	}
3255fd67e9c6SThierry Reding 
3256fd67e9c6SThierry Reding 	return 0;
3257fd67e9c6SThierry Reding 
3258fd67e9c6SThierry Reding release_reset:
3259fd67e9c6SThierry Reding 	reset_control_release(sor->rst);
3260fd67e9c6SThierry Reding disable_clk:
3261fd67e9c6SThierry Reding 	clk_disable_unprepare(sor->clk);
3262fd67e9c6SThierry Reding put_rpm:
3263fd67e9c6SThierry Reding 	pm_runtime_put_sync(dev);
3264fd67e9c6SThierry Reding 	return err;
3265fd67e9c6SThierry Reding }
3266fd67e9c6SThierry Reding 
32676b6b6042SThierry Reding static const struct host1x_client_ops sor_client_ops = {
32686b6b6042SThierry Reding 	.init = tegra_sor_init,
32696b6b6042SThierry Reding 	.exit = tegra_sor_exit,
3270fd67e9c6SThierry Reding 	.suspend = tegra_sor_runtime_suspend,
3271fd67e9c6SThierry Reding 	.resume = tegra_sor_runtime_resume,
32726b6b6042SThierry Reding };
32736b6b6042SThierry Reding 
327430b49435SThierry Reding static const u8 tegra124_sor_xbar_cfg[5] = {
327530b49435SThierry Reding 	0, 1, 2, 3, 4
327630b49435SThierry Reding };
327730b49435SThierry Reding 
3278880cee0bSThierry Reding static const struct tegra_sor_regs tegra124_sor_regs = {
3279880cee0bSThierry Reding 	.head_state0 = 0x05,
3280880cee0bSThierry Reding 	.head_state1 = 0x07,
3281880cee0bSThierry Reding 	.head_state2 = 0x09,
3282880cee0bSThierry Reding 	.head_state3 = 0x0b,
3283880cee0bSThierry Reding 	.head_state4 = 0x0d,
3284880cee0bSThierry Reding 	.head_state5 = 0x0f,
3285880cee0bSThierry Reding 	.pll0 = 0x17,
3286880cee0bSThierry Reding 	.pll1 = 0x18,
3287880cee0bSThierry Reding 	.pll2 = 0x19,
3288880cee0bSThierry Reding 	.pll3 = 0x1a,
3289880cee0bSThierry Reding 	.dp_padctl0 = 0x5c,
3290880cee0bSThierry Reding 	.dp_padctl2 = 0x73,
3291880cee0bSThierry Reding };
3292880cee0bSThierry Reding 
3293c1763937SThierry Reding /* Tegra124 and Tegra132 have lanes 0 and 2 swapped. */
3294c1763937SThierry Reding static const u8 tegra124_sor_lane_map[4] = {
3295c1763937SThierry Reding 	2, 1, 0, 3,
3296c1763937SThierry Reding };
3297c1763937SThierry Reding 
3298c1763937SThierry Reding static const u8 tegra124_sor_voltage_swing[4][4][4] = {
3299c1763937SThierry Reding 	{
3300c1763937SThierry Reding 		{ 0x13, 0x19, 0x1e, 0x28 },
3301c1763937SThierry Reding 		{ 0x1e, 0x25, 0x2d, },
3302c1763937SThierry Reding 		{ 0x28, 0x32, },
3303c1763937SThierry Reding 		{ 0x3c, },
3304c1763937SThierry Reding 	}, {
3305c1763937SThierry Reding 		{ 0x12, 0x17, 0x1b, 0x25 },
3306c1763937SThierry Reding 		{ 0x1c, 0x23, 0x2a, },
3307c1763937SThierry Reding 		{ 0x25, 0x2f, },
3308c1763937SThierry Reding 		{ 0x39, }
3309c1763937SThierry Reding 	}, {
3310c1763937SThierry Reding 		{ 0x12, 0x16, 0x1a, 0x22 },
3311c1763937SThierry Reding 		{ 0x1b, 0x20, 0x27, },
3312c1763937SThierry Reding 		{ 0x24, 0x2d, },
3313c1763937SThierry Reding 		{ 0x36, },
3314c1763937SThierry Reding 	}, {
3315c1763937SThierry Reding 		{ 0x11, 0x14, 0x17, 0x1f },
3316c1763937SThierry Reding 		{ 0x19, 0x1e, 0x24, },
3317c1763937SThierry Reding 		{ 0x22, 0x2a, },
3318c1763937SThierry Reding 		{ 0x32, },
3319c1763937SThierry Reding 	},
3320c1763937SThierry Reding };
3321c1763937SThierry Reding 
3322c1763937SThierry Reding static const u8 tegra124_sor_pre_emphasis[4][4][4] = {
3323c1763937SThierry Reding 	{
3324c1763937SThierry Reding 		{ 0x00, 0x09, 0x13, 0x25 },
3325c1763937SThierry Reding 		{ 0x00, 0x0f, 0x1e, },
3326c1763937SThierry Reding 		{ 0x00, 0x14, },
3327c1763937SThierry Reding 		{ 0x00, },
3328c1763937SThierry Reding 	}, {
3329c1763937SThierry Reding 		{ 0x00, 0x0a, 0x14, 0x28 },
3330c1763937SThierry Reding 		{ 0x00, 0x0f, 0x1e, },
3331c1763937SThierry Reding 		{ 0x00, 0x14, },
3332c1763937SThierry Reding 		{ 0x00 },
3333c1763937SThierry Reding 	}, {
3334c1763937SThierry Reding 		{ 0x00, 0x0a, 0x14, 0x28 },
3335c1763937SThierry Reding 		{ 0x00, 0x0f, 0x1e, },
3336c1763937SThierry Reding 		{ 0x00, 0x14, },
3337c1763937SThierry Reding 		{ 0x00, },
3338c1763937SThierry Reding 	}, {
3339c1763937SThierry Reding 		{ 0x00, 0x0a, 0x14, 0x28 },
3340c1763937SThierry Reding 		{ 0x00, 0x0f, 0x1e, },
3341c1763937SThierry Reding 		{ 0x00, 0x14, },
3342c1763937SThierry Reding 		{ 0x00, },
3343c1763937SThierry Reding 	},
3344c1763937SThierry Reding };
3345c1763937SThierry Reding 
3346c1763937SThierry Reding static const u8 tegra124_sor_post_cursor[4][4][4] = {
3347c1763937SThierry Reding 	{
3348c1763937SThierry Reding 		{ 0x00, 0x00, 0x00, 0x00 },
3349c1763937SThierry Reding 		{ 0x00, 0x00, 0x00, },
3350c1763937SThierry Reding 		{ 0x00, 0x00, },
3351c1763937SThierry Reding 		{ 0x00, },
3352c1763937SThierry Reding 	}, {
3353c1763937SThierry Reding 		{ 0x02, 0x02, 0x04, 0x05 },
3354c1763937SThierry Reding 		{ 0x02, 0x04, 0x05, },
3355c1763937SThierry Reding 		{ 0x04, 0x05, },
3356c1763937SThierry Reding 		{ 0x05, },
3357c1763937SThierry Reding 	}, {
3358c1763937SThierry Reding 		{ 0x04, 0x05, 0x08, 0x0b },
3359c1763937SThierry Reding 		{ 0x05, 0x09, 0x0b, },
3360c1763937SThierry Reding 		{ 0x08, 0x0a, },
3361c1763937SThierry Reding 		{ 0x0b, },
3362c1763937SThierry Reding 	}, {
3363c1763937SThierry Reding 		{ 0x05, 0x09, 0x0b, 0x12 },
3364c1763937SThierry Reding 		{ 0x09, 0x0d, 0x12, },
3365c1763937SThierry Reding 		{ 0x0b, 0x0f, },
3366c1763937SThierry Reding 		{ 0x12, },
3367c1763937SThierry Reding 	},
3368c1763937SThierry Reding };
3369c1763937SThierry Reding 
3370c1763937SThierry Reding static const u8 tegra124_sor_tx_pu[4][4][4] = {
3371c1763937SThierry Reding 	{
3372c1763937SThierry Reding 		{ 0x20, 0x30, 0x40, 0x60 },
3373c1763937SThierry Reding 		{ 0x30, 0x40, 0x60, },
3374c1763937SThierry Reding 		{ 0x40, 0x60, },
3375c1763937SThierry Reding 		{ 0x60, },
3376c1763937SThierry Reding 	}, {
3377c1763937SThierry Reding 		{ 0x20, 0x20, 0x30, 0x50 },
3378c1763937SThierry Reding 		{ 0x30, 0x40, 0x50, },
3379c1763937SThierry Reding 		{ 0x40, 0x50, },
3380c1763937SThierry Reding 		{ 0x60, },
3381c1763937SThierry Reding 	}, {
3382c1763937SThierry Reding 		{ 0x20, 0x20, 0x30, 0x40, },
3383c1763937SThierry Reding 		{ 0x30, 0x30, 0x40, },
3384c1763937SThierry Reding 		{ 0x40, 0x50, },
3385c1763937SThierry Reding 		{ 0x60, },
3386c1763937SThierry Reding 	}, {
3387c1763937SThierry Reding 		{ 0x20, 0x20, 0x20, 0x40, },
3388c1763937SThierry Reding 		{ 0x30, 0x30, 0x40, },
3389c1763937SThierry Reding 		{ 0x40, 0x40, },
3390c1763937SThierry Reding 		{ 0x60, },
3391c1763937SThierry Reding 	},
3392c1763937SThierry Reding };
3393c1763937SThierry Reding 
3394459cc2c6SThierry Reding static const struct tegra_sor_soc tegra124_sor = {
3395459cc2c6SThierry Reding 	.supports_lvds = true,
3396459cc2c6SThierry Reding 	.supports_hdmi = false,
3397d278e4a9SThierry Reding 	.supports_dp = true,
3398d278e4a9SThierry Reding 	.supports_audio = false,
3399d278e4a9SThierry Reding 	.supports_hdcp = false,
3400880cee0bSThierry Reding 	.regs = &tegra124_sor_regs,
3401c57997bcSThierry Reding 	.has_nvdisplay = false,
340230b49435SThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
3403c1763937SThierry Reding 	.lane_map = tegra124_sor_lane_map,
3404c1763937SThierry Reding 	.voltage_swing = tegra124_sor_voltage_swing,
3405c1763937SThierry Reding 	.pre_emphasis = tegra124_sor_pre_emphasis,
3406c1763937SThierry Reding 	.post_cursor = tegra124_sor_post_cursor,
3407c1763937SThierry Reding 	.tx_pu = tegra124_sor_tx_pu,
3408c1763937SThierry Reding };
3409c1763937SThierry Reding 
3410c1763937SThierry Reding static const u8 tegra132_sor_pre_emphasis[4][4][4] = {
3411c1763937SThierry Reding 	{
3412c1763937SThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
3413c1763937SThierry Reding 		{ 0x01, 0x0e, 0x1d, },
3414c1763937SThierry Reding 		{ 0x01, 0x13, },
3415c1763937SThierry Reding 		{ 0x00, },
3416c1763937SThierry Reding 	}, {
3417c1763937SThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
3418c1763937SThierry Reding 		{ 0x00, 0x0e, 0x1d, },
3419c1763937SThierry Reding 		{ 0x00, 0x13, },
3420c1763937SThierry Reding 		{ 0x00 },
3421c1763937SThierry Reding 	}, {
3422c1763937SThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
3423c1763937SThierry Reding 		{ 0x00, 0x0e, 0x1d, },
3424c1763937SThierry Reding 		{ 0x00, 0x13, },
3425c1763937SThierry Reding 		{ 0x00, },
3426c1763937SThierry Reding 	}, {
3427c1763937SThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
3428c1763937SThierry Reding 		{ 0x00, 0x0e, 0x1d, },
3429c1763937SThierry Reding 		{ 0x00, 0x13, },
3430c1763937SThierry Reding 		{ 0x00, },
3431c1763937SThierry Reding 	},
3432c1763937SThierry Reding };
3433c1763937SThierry Reding 
3434c1763937SThierry Reding static const struct tegra_sor_soc tegra132_sor = {
3435c1763937SThierry Reding 	.supports_lvds = true,
3436c1763937SThierry Reding 	.supports_hdmi = false,
3437d278e4a9SThierry Reding 	.supports_dp = true,
3438d278e4a9SThierry Reding 	.supports_audio = false,
3439d278e4a9SThierry Reding 	.supports_hdcp = false,
3440c1763937SThierry Reding 	.regs = &tegra124_sor_regs,
3441c1763937SThierry Reding 	.has_nvdisplay = false,
3442c1763937SThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
3443c1763937SThierry Reding 	.lane_map = tegra124_sor_lane_map,
3444c1763937SThierry Reding 	.voltage_swing = tegra124_sor_voltage_swing,
3445c1763937SThierry Reding 	.pre_emphasis = tegra132_sor_pre_emphasis,
3446c1763937SThierry Reding 	.post_cursor = tegra124_sor_post_cursor,
3447c1763937SThierry Reding 	.tx_pu = tegra124_sor_tx_pu,
3448459cc2c6SThierry Reding };
3449459cc2c6SThierry Reding 
3450880cee0bSThierry Reding static const struct tegra_sor_regs tegra210_sor_regs = {
3451880cee0bSThierry Reding 	.head_state0 = 0x05,
3452880cee0bSThierry Reding 	.head_state1 = 0x07,
3453880cee0bSThierry Reding 	.head_state2 = 0x09,
3454880cee0bSThierry Reding 	.head_state3 = 0x0b,
3455880cee0bSThierry Reding 	.head_state4 = 0x0d,
3456880cee0bSThierry Reding 	.head_state5 = 0x0f,
3457880cee0bSThierry Reding 	.pll0 = 0x17,
3458880cee0bSThierry Reding 	.pll1 = 0x18,
3459880cee0bSThierry Reding 	.pll2 = 0x19,
3460880cee0bSThierry Reding 	.pll3 = 0x1a,
3461880cee0bSThierry Reding 	.dp_padctl0 = 0x5c,
3462880cee0bSThierry Reding 	.dp_padctl2 = 0x73,
3463880cee0bSThierry Reding };
3464880cee0bSThierry Reding 
3465c1763937SThierry Reding static const u8 tegra210_sor_xbar_cfg[5] = {
3466c1763937SThierry Reding 	2, 1, 0, 3, 4
3467c1763937SThierry Reding };
3468c1763937SThierry Reding 
34690472c21bSThierry Reding static const u8 tegra210_sor_lane_map[4] = {
34700472c21bSThierry Reding 	0, 1, 2, 3,
34710472c21bSThierry Reding };
34720472c21bSThierry Reding 
3473459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor = {
3474459cc2c6SThierry Reding 	.supports_lvds = false,
3475459cc2c6SThierry Reding 	.supports_hdmi = false,
3476d278e4a9SThierry Reding 	.supports_dp = true,
3477d278e4a9SThierry Reding 	.supports_audio = false,
3478d278e4a9SThierry Reding 	.supports_hdcp = false,
3479c1763937SThierry Reding 
3480880cee0bSThierry Reding 	.regs = &tegra210_sor_regs,
3481c57997bcSThierry Reding 	.has_nvdisplay = false,
348230b49435SThierry Reding 
3483c1763937SThierry Reding 	.xbar_cfg = tegra210_sor_xbar_cfg,
34840472c21bSThierry Reding 	.lane_map = tegra210_sor_lane_map,
34850472c21bSThierry Reding 	.voltage_swing = tegra124_sor_voltage_swing,
34860472c21bSThierry Reding 	.pre_emphasis = tegra124_sor_pre_emphasis,
34870472c21bSThierry Reding 	.post_cursor = tegra124_sor_post_cursor,
34880472c21bSThierry Reding 	.tx_pu = tegra124_sor_tx_pu,
3489459cc2c6SThierry Reding };
3490459cc2c6SThierry Reding 
3491459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor1 = {
3492459cc2c6SThierry Reding 	.supports_lvds = false,
3493459cc2c6SThierry Reding 	.supports_hdmi = true,
3494459cc2c6SThierry Reding 	.supports_dp = true,
3495d278e4a9SThierry Reding 	.supports_audio = true,
3496d278e4a9SThierry Reding 	.supports_hdcp = true,
3497459cc2c6SThierry Reding 
3498880cee0bSThierry Reding 	.regs = &tegra210_sor_regs,
3499c57997bcSThierry Reding 	.has_nvdisplay = false,
3500880cee0bSThierry Reding 
3501459cc2c6SThierry Reding 	.num_settings = ARRAY_SIZE(tegra210_sor_hdmi_defaults),
3502459cc2c6SThierry Reding 	.settings = tegra210_sor_hdmi_defaults,
350330b49435SThierry Reding 	.xbar_cfg = tegra210_sor_xbar_cfg,
35040472c21bSThierry Reding 	.lane_map = tegra210_sor_lane_map,
35050472c21bSThierry Reding 	.voltage_swing = tegra124_sor_voltage_swing,
35060472c21bSThierry Reding 	.pre_emphasis = tegra124_sor_pre_emphasis,
35070472c21bSThierry Reding 	.post_cursor = tegra124_sor_post_cursor,
35080472c21bSThierry Reding 	.tx_pu = tegra124_sor_tx_pu,
3509459cc2c6SThierry Reding };
3510459cc2c6SThierry Reding 
3511c57997bcSThierry Reding static const struct tegra_sor_regs tegra186_sor_regs = {
3512c57997bcSThierry Reding 	.head_state0 = 0x151,
3513c57997bcSThierry Reding 	.head_state1 = 0x154,
3514c57997bcSThierry Reding 	.head_state2 = 0x157,
3515c57997bcSThierry Reding 	.head_state3 = 0x15a,
3516c57997bcSThierry Reding 	.head_state4 = 0x15d,
3517c57997bcSThierry Reding 	.head_state5 = 0x160,
3518c57997bcSThierry Reding 	.pll0 = 0x163,
3519c57997bcSThierry Reding 	.pll1 = 0x164,
3520c57997bcSThierry Reding 	.pll2 = 0x165,
3521c57997bcSThierry Reding 	.pll3 = 0x166,
3522c57997bcSThierry Reding 	.dp_padctl0 = 0x168,
3523c57997bcSThierry Reding 	.dp_padctl2 = 0x16a,
3524c57997bcSThierry Reding };
3525c57997bcSThierry Reding 
35260472c21bSThierry Reding static const u8 tegra186_sor_voltage_swing[4][4][4] = {
35270472c21bSThierry Reding 	{
35280472c21bSThierry Reding 		{ 0x13, 0x19, 0x1e, 0x28 },
35290472c21bSThierry Reding 		{ 0x1e, 0x25, 0x2d, },
35300472c21bSThierry Reding 		{ 0x28, 0x32, },
35310472c21bSThierry Reding 		{ 0x39, },
35320472c21bSThierry Reding 	}, {
35330472c21bSThierry Reding 		{ 0x12, 0x16, 0x1b, 0x25 },
35340472c21bSThierry Reding 		{ 0x1c, 0x23, 0x2a, },
35350472c21bSThierry Reding 		{ 0x25, 0x2f, },
35360472c21bSThierry Reding 		{ 0x37, }
35370472c21bSThierry Reding 	}, {
35380472c21bSThierry Reding 		{ 0x12, 0x16, 0x1a, 0x22 },
35390472c21bSThierry Reding 		{ 0x1b, 0x20, 0x27, },
35400472c21bSThierry Reding 		{ 0x24, 0x2d, },
35410472c21bSThierry Reding 		{ 0x35, },
35420472c21bSThierry Reding 	}, {
35430472c21bSThierry Reding 		{ 0x11, 0x14, 0x17, 0x1f },
35440472c21bSThierry Reding 		{ 0x19, 0x1e, 0x24, },
35450472c21bSThierry Reding 		{ 0x22, 0x2a, },
35460472c21bSThierry Reding 		{ 0x32, },
35470472c21bSThierry Reding 	},
35480472c21bSThierry Reding };
35490472c21bSThierry Reding 
35500472c21bSThierry Reding static const u8 tegra186_sor_pre_emphasis[4][4][4] = {
35510472c21bSThierry Reding 	{
35520472c21bSThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
35530472c21bSThierry Reding 		{ 0x01, 0x0e, 0x1d, },
35540472c21bSThierry Reding 		{ 0x01, 0x13, },
35550472c21bSThierry Reding 		{ 0x00, },
35560472c21bSThierry Reding 	}, {
35570472c21bSThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
35580472c21bSThierry Reding 		{ 0x00, 0x0e, 0x1d, },
35590472c21bSThierry Reding 		{ 0x00, 0x13, },
35600472c21bSThierry Reding 		{ 0x00 },
35610472c21bSThierry Reding 	}, {
35620472c21bSThierry Reding 		{ 0x00, 0x08, 0x14, 0x24 },
35630472c21bSThierry Reding 		{ 0x00, 0x0e, 0x1d, },
35640472c21bSThierry Reding 		{ 0x00, 0x13, },
35650472c21bSThierry Reding 		{ 0x00, },
35660472c21bSThierry Reding 	}, {
35670472c21bSThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
35680472c21bSThierry Reding 		{ 0x00, 0x0e, 0x1d, },
35690472c21bSThierry Reding 		{ 0x00, 0x13, },
35700472c21bSThierry Reding 		{ 0x00, },
35710472c21bSThierry Reding 	},
35720472c21bSThierry Reding };
35730472c21bSThierry Reding 
3574c57997bcSThierry Reding static const struct tegra_sor_soc tegra186_sor = {
3575c57997bcSThierry Reding 	.supports_lvds = false,
3576c57997bcSThierry Reding 	.supports_hdmi = true,
3577c57997bcSThierry Reding 	.supports_dp = true,
3578d278e4a9SThierry Reding 	.supports_audio = true,
3579d278e4a9SThierry Reding 	.supports_hdcp = true,
3580c57997bcSThierry Reding 
3581c57997bcSThierry Reding 	.regs = &tegra186_sor_regs,
3582c57997bcSThierry Reding 	.has_nvdisplay = true,
3583c57997bcSThierry Reding 
3584c57997bcSThierry Reding 	.num_settings = ARRAY_SIZE(tegra186_sor_hdmi_defaults),
3585c57997bcSThierry Reding 	.settings = tegra186_sor_hdmi_defaults,
3586c57997bcSThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
35870472c21bSThierry Reding 	.lane_map = tegra124_sor_lane_map,
35880472c21bSThierry Reding 	.voltage_swing = tegra186_sor_voltage_swing,
35890472c21bSThierry Reding 	.pre_emphasis = tegra186_sor_pre_emphasis,
35900472c21bSThierry Reding 	.post_cursor = tegra124_sor_post_cursor,
35910472c21bSThierry Reding 	.tx_pu = tegra124_sor_tx_pu,
3592c57997bcSThierry Reding };
3593c57997bcSThierry Reding 
35949b6c14b8SThierry Reding static const struct tegra_sor_regs tegra194_sor_regs = {
35959b6c14b8SThierry Reding 	.head_state0 = 0x151,
35969b6c14b8SThierry Reding 	.head_state1 = 0x155,
35979b6c14b8SThierry Reding 	.head_state2 = 0x159,
35989b6c14b8SThierry Reding 	.head_state3 = 0x15d,
35999b6c14b8SThierry Reding 	.head_state4 = 0x161,
36009b6c14b8SThierry Reding 	.head_state5 = 0x165,
36019b6c14b8SThierry Reding 	.pll0 = 0x169,
36029b6c14b8SThierry Reding 	.pll1 = 0x16a,
36039b6c14b8SThierry Reding 	.pll2 = 0x16b,
36049b6c14b8SThierry Reding 	.pll3 = 0x16c,
36059b6c14b8SThierry Reding 	.dp_padctl0 = 0x16e,
36069b6c14b8SThierry Reding 	.dp_padctl2 = 0x16f,
36079b6c14b8SThierry Reding };
36089b6c14b8SThierry Reding 
36099b6c14b8SThierry Reding static const struct tegra_sor_soc tegra194_sor = {
36109b6c14b8SThierry Reding 	.supports_lvds = false,
36119b6c14b8SThierry Reding 	.supports_hdmi = true,
36129b6c14b8SThierry Reding 	.supports_dp = true,
3613d278e4a9SThierry Reding 	.supports_audio = true,
3614d278e4a9SThierry Reding 	.supports_hdcp = true,
36159b6c14b8SThierry Reding 
36169b6c14b8SThierry Reding 	.regs = &tegra194_sor_regs,
36179b6c14b8SThierry Reding 	.has_nvdisplay = true,
36189b6c14b8SThierry Reding 
36199b6c14b8SThierry Reding 	.num_settings = ARRAY_SIZE(tegra194_sor_hdmi_defaults),
36209b6c14b8SThierry Reding 	.settings = tegra194_sor_hdmi_defaults,
36219b6c14b8SThierry Reding 
36229b6c14b8SThierry Reding 	.xbar_cfg = tegra210_sor_xbar_cfg,
3623bae88815SThierry Reding 	.lane_map = tegra124_sor_lane_map,
3624bae88815SThierry Reding 	.voltage_swing = tegra186_sor_voltage_swing,
3625bae88815SThierry Reding 	.pre_emphasis = tegra186_sor_pre_emphasis,
3626bae88815SThierry Reding 	.post_cursor = tegra124_sor_post_cursor,
3627bae88815SThierry Reding 	.tx_pu = tegra124_sor_tx_pu,
36289b6c14b8SThierry Reding };
36299b6c14b8SThierry Reding 
3630459cc2c6SThierry Reding static const struct of_device_id tegra_sor_of_match[] = {
36319b6c14b8SThierry Reding 	{ .compatible = "nvidia,tegra194-sor", .data = &tegra194_sor },
3632c57997bcSThierry Reding 	{ .compatible = "nvidia,tegra186-sor", .data = &tegra186_sor },
3633459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra210-sor1", .data = &tegra210_sor1 },
3634459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra210-sor", .data = &tegra210_sor },
3635c1763937SThierry Reding 	{ .compatible = "nvidia,tegra132-sor", .data = &tegra132_sor },
3636459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra124-sor", .data = &tegra124_sor },
3637459cc2c6SThierry Reding 	{ },
3638459cc2c6SThierry Reding };
3639459cc2c6SThierry Reding MODULE_DEVICE_TABLE(of, tegra_sor_of_match);
3640459cc2c6SThierry Reding 
3641c57997bcSThierry Reding static int tegra_sor_parse_dt(struct tegra_sor *sor)
3642c57997bcSThierry Reding {
3643c57997bcSThierry Reding 	struct device_node *np = sor->dev->of_node;
36446d6c815dSThierry Reding 	u32 xbar_cfg[5];
36456d6c815dSThierry Reding 	unsigned int i;
3646c57997bcSThierry Reding 	u32 value;
3647c57997bcSThierry Reding 	int err;
3648c57997bcSThierry Reding 
3649c57997bcSThierry Reding 	if (sor->soc->has_nvdisplay) {
3650c57997bcSThierry Reding 		err = of_property_read_u32(np, "nvidia,interface", &value);
3651c57997bcSThierry Reding 		if (err < 0)
3652c57997bcSThierry Reding 			return err;
3653c57997bcSThierry Reding 
3654c57997bcSThierry Reding 		sor->index = value;
3655c57997bcSThierry Reding 
3656c57997bcSThierry Reding 		/*
3657c57997bcSThierry Reding 		 * override the default that we already set for Tegra210 and
3658c57997bcSThierry Reding 		 * earlier
3659c57997bcSThierry Reding 		 */
3660c57997bcSThierry Reding 		sor->pad = TEGRA_IO_PAD_HDMI_DP0 + sor->index;
366124e64f86SThierry Reding 	} else {
3662d278e4a9SThierry Reding 		if (!sor->soc->supports_audio)
366324e64f86SThierry Reding 			sor->index = 0;
366424e64f86SThierry Reding 		else
366524e64f86SThierry Reding 			sor->index = 1;
3666c57997bcSThierry Reding 	}
3667c57997bcSThierry Reding 
36686d6c815dSThierry Reding 	err = of_property_read_u32_array(np, "nvidia,xbar-cfg", xbar_cfg, 5);
36696d6c815dSThierry Reding 	if (err < 0) {
36706d6c815dSThierry Reding 		/* fall back to default per-SoC XBAR configuration */
36716d6c815dSThierry Reding 		for (i = 0; i < 5; i++)
36726d6c815dSThierry Reding 			sor->xbar_cfg[i] = sor->soc->xbar_cfg[i];
36736d6c815dSThierry Reding 	} else {
36746d6c815dSThierry Reding 		/* copy cells to SOR XBAR configuration */
36756d6c815dSThierry Reding 		for (i = 0; i < 5; i++)
36766d6c815dSThierry Reding 			sor->xbar_cfg[i] = xbar_cfg[i];
3677c57997bcSThierry Reding 	}
3678c57997bcSThierry Reding 
36796b6b6042SThierry Reding 	return 0;
36808e2988a7SThierry Reding }
36818e2988a7SThierry Reding 
36828e2988a7SThierry Reding static irqreturn_t tegra_sor_irq(int irq, void *data)
36838e2988a7SThierry Reding {
36848e2988a7SThierry Reding 	struct tegra_sor *sor = data;
36858e2988a7SThierry Reding 	u32 value;
36868e2988a7SThierry Reding 
36878e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_INT_STATUS);
36888e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_INT_STATUS);
36898e2988a7SThierry Reding 
36908e2988a7SThierry Reding 	if (value & SOR_INT_CODEC_SCRATCH0) {
36918e2988a7SThierry Reding 		value = tegra_sor_readl(sor, SOR_AUDIO_HDA_CODEC_SCRATCH0);
36928e2988a7SThierry Reding 
36938e2988a7SThierry Reding 		if (value & SOR_AUDIO_HDA_CODEC_SCRATCH0_VALID) {
3694cd54fb96SThierry Reding 			unsigned int format;
36958e2988a7SThierry Reding 
36968e2988a7SThierry Reding 			format = value & SOR_AUDIO_HDA_CODEC_SCRATCH0_FMT_MASK;
36978e2988a7SThierry Reding 
3698fad7b806SThierry Reding 			tegra_hda_parse_format(format, &sor->format);
36998e2988a7SThierry Reding 
370085d0c4b5SThierry Reding 			if (sor->ops->audio_enable)
370185d0c4b5SThierry Reding 				sor->ops->audio_enable(sor);
37028e2988a7SThierry Reding 		} else {
370385d0c4b5SThierry Reding 			if (sor->ops->audio_disable)
370485d0c4b5SThierry Reding 				sor->ops->audio_disable(sor);
37058e2988a7SThierry Reding 		}
37068e2988a7SThierry Reding 	}
37078e2988a7SThierry Reding 
37088e2988a7SThierry Reding 	return IRQ_HANDLED;
37098e2988a7SThierry Reding }
37108e2988a7SThierry Reding 
37116b6b6042SThierry Reding static int tegra_sor_probe(struct platform_device *pdev)
37126b6b6042SThierry Reding {
37136b6b6042SThierry Reding 	struct device_node *np;
37146b6b6042SThierry Reding 	struct tegra_sor *sor;
37156b6b6042SThierry Reding 	struct resource *regs;
37166b6b6042SThierry Reding 	int err;
37176b6b6042SThierry Reding 
37186b6b6042SThierry Reding 	sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL);
37196b6b6042SThierry Reding 	if (!sor)
37206b6b6042SThierry Reding 		return -ENOMEM;
37216b6b6042SThierry Reding 
37225faea3d0SThierry Reding 	sor->soc = of_device_get_match_data(&pdev->dev);
37236b6b6042SThierry Reding 	sor->output.dev = sor->dev = &pdev->dev;
3724459cc2c6SThierry Reding 
3725459cc2c6SThierry Reding 	sor->settings = devm_kmemdup(&pdev->dev, sor->soc->settings,
3726459cc2c6SThierry Reding 				     sor->soc->num_settings *
3727459cc2c6SThierry Reding 					sizeof(*sor->settings),
3728459cc2c6SThierry Reding 				     GFP_KERNEL);
3729459cc2c6SThierry Reding 	if (!sor->settings)
3730459cc2c6SThierry Reding 		return -ENOMEM;
3731459cc2c6SThierry Reding 
3732459cc2c6SThierry Reding 	sor->num_settings = sor->soc->num_settings;
37336b6b6042SThierry Reding 
37346b6b6042SThierry Reding 	np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0);
37356b6b6042SThierry Reding 	if (np) {
37369542c237SThierry Reding 		sor->aux = drm_dp_aux_find_by_of_node(np);
37376b6b6042SThierry Reding 		of_node_put(np);
37386b6b6042SThierry Reding 
37399542c237SThierry Reding 		if (!sor->aux)
37406b6b6042SThierry Reding 			return -EPROBE_DEFER;
37416f684de5SThierry Reding 
37422340dc15SThierry Reding 		if (get_device(&sor->aux->ddc.dev)) {
37432340dc15SThierry Reding 			if (try_module_get(sor->aux->ddc.owner))
37446f684de5SThierry Reding 				sor->output.ddc = &sor->aux->ddc;
37452340dc15SThierry Reding 			else
37462340dc15SThierry Reding 				put_device(&sor->aux->ddc.dev);
37472340dc15SThierry Reding 		}
37486b6b6042SThierry Reding 	}
37496b6b6042SThierry Reding 
37509542c237SThierry Reding 	if (!sor->aux) {
3751459cc2c6SThierry Reding 		if (sor->soc->supports_hdmi) {
3752459cc2c6SThierry Reding 			sor->ops = &tegra_sor_hdmi_ops;
3753c57997bcSThierry Reding 			sor->pad = TEGRA_IO_PAD_HDMI;
3754459cc2c6SThierry Reding 		} else if (sor->soc->supports_lvds) {
3755459cc2c6SThierry Reding 			dev_err(&pdev->dev, "LVDS not supported yet\n");
3756459cc2c6SThierry Reding 			return -ENODEV;
3757459cc2c6SThierry Reding 		} else {
3758459cc2c6SThierry Reding 			dev_err(&pdev->dev, "unknown (non-DP) support\n");
3759459cc2c6SThierry Reding 			return -ENODEV;
3760459cc2c6SThierry Reding 		}
3761459cc2c6SThierry Reding 	} else {
3762d278e4a9SThierry Reding 		np = of_parse_phandle(pdev->dev.of_node, "nvidia,panel", 0);
3763d278e4a9SThierry Reding 		/*
3764d278e4a9SThierry Reding 		 * No need to keep this around since we only use it as a check
3765d278e4a9SThierry Reding 		 * to see if a panel is connected (eDP) or not (DP).
3766d278e4a9SThierry Reding 		 */
3767d278e4a9SThierry Reding 		of_node_put(np);
3768d278e4a9SThierry Reding 
37690472c21bSThierry Reding 		sor->ops = &tegra_sor_dp_ops;
3770d23691f6SThierry Reding 		sor->pad = TEGRA_IO_PAD_LVDS;
3771459cc2c6SThierry Reding 	}
3772459cc2c6SThierry Reding 
3773c57997bcSThierry Reding 	err = tegra_sor_parse_dt(sor);
3774c57997bcSThierry Reding 	if (err < 0)
3775c57997bcSThierry Reding 		return err;
3776c57997bcSThierry Reding 
37776b6b6042SThierry Reding 	err = tegra_output_probe(&sor->output);
3778cb7ff314SJon Hunter 	if (err < 0)
3779cb7ff314SJon Hunter 		return dev_err_probe(&pdev->dev, err,
3780cb7ff314SJon Hunter 				     "failed to probe output\n");
37816b6b6042SThierry Reding 
3782459cc2c6SThierry Reding 	if (sor->ops && sor->ops->probe) {
3783459cc2c6SThierry Reding 		err = sor->ops->probe(sor);
3784459cc2c6SThierry Reding 		if (err < 0) {
3785459cc2c6SThierry Reding 			dev_err(&pdev->dev, "failed to probe %s: %d\n",
3786459cc2c6SThierry Reding 				sor->ops->name, err);
37875c1d644cSMarc Zyngier 			goto remove;
3788459cc2c6SThierry Reding 		}
3789459cc2c6SThierry Reding 	}
3790459cc2c6SThierry Reding 
37916b6b6042SThierry Reding 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
37926b6b6042SThierry Reding 	sor->regs = devm_ioremap_resource(&pdev->dev, regs);
3793459cc2c6SThierry Reding 	if (IS_ERR(sor->regs)) {
3794459cc2c6SThierry Reding 		err = PTR_ERR(sor->regs);
3795459cc2c6SThierry Reding 		goto remove;
3796459cc2c6SThierry Reding 	}
37976b6b6042SThierry Reding 
37988e2988a7SThierry Reding 	err = platform_get_irq(pdev, 0);
37998e2988a7SThierry Reding 	if (err < 0) {
38008e2988a7SThierry Reding 		dev_err(&pdev->dev, "failed to get IRQ: %d\n", err);
38018e2988a7SThierry Reding 		goto remove;
38028e2988a7SThierry Reding 	}
38038e2988a7SThierry Reding 
38048e2988a7SThierry Reding 	sor->irq = err;
38058e2988a7SThierry Reding 
38068e2988a7SThierry Reding 	err = devm_request_irq(sor->dev, sor->irq, tegra_sor_irq, 0,
38078e2988a7SThierry Reding 			       dev_name(sor->dev), sor);
38088e2988a7SThierry Reding 	if (err < 0) {
38098e2988a7SThierry Reding 		dev_err(&pdev->dev, "failed to request IRQ: %d\n", err);
38108e2988a7SThierry Reding 		goto remove;
38118e2988a7SThierry Reding 	}
38128e2988a7SThierry Reding 
381311c632e1SThierry Reding 	sor->rst = devm_reset_control_get_exclusive_released(&pdev->dev, "sor");
38144dbdc740SThierry Reding 	if (IS_ERR(sor->rst)) {
3815459cc2c6SThierry Reding 		err = PTR_ERR(sor->rst);
3816180b46ecSThierry Reding 
3817180b46ecSThierry Reding 		if (err != -EBUSY || WARN_ON(!pdev->dev.pm_domain)) {
3818f8c79120SJon Hunter 			dev_err(&pdev->dev, "failed to get reset control: %d\n",
3819f8c79120SJon Hunter 				err);
3820459cc2c6SThierry Reding 			goto remove;
38214dbdc740SThierry Reding 		}
3822180b46ecSThierry Reding 
3823180b46ecSThierry Reding 		/*
3824180b46ecSThierry Reding 		 * At this point, the reset control is most likely being used
3825180b46ecSThierry Reding 		 * by the generic power domain implementation. With any luck
3826180b46ecSThierry Reding 		 * the power domain will have taken care of resetting the SOR
3827180b46ecSThierry Reding 		 * and we don't have to do anything.
3828180b46ecSThierry Reding 		 */
3829180b46ecSThierry Reding 		sor->rst = NULL;
3830f8c79120SJon Hunter 	}
38316b6b6042SThierry Reding 
38326b6b6042SThierry Reding 	sor->clk = devm_clk_get(&pdev->dev, NULL);
38334dbdc740SThierry Reding 	if (IS_ERR(sor->clk)) {
3834459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk);
3835459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get module clock: %d\n", err);
3836459cc2c6SThierry Reding 		goto remove;
38374dbdc740SThierry Reding 	}
38386b6b6042SThierry Reding 
3839618dee39SThierry Reding 	if (sor->soc->supports_hdmi || sor->soc->supports_dp) {
3840e1335e2fSThierry Reding 		struct device_node *np = pdev->dev.of_node;
3841e1335e2fSThierry Reding 		const char *name;
3842e1335e2fSThierry Reding 
3843e1335e2fSThierry Reding 		/*
3844e1335e2fSThierry Reding 		 * For backwards compatibility with Tegra210 device trees,
3845e1335e2fSThierry Reding 		 * fall back to the old clock name "source" if the new "out"
3846e1335e2fSThierry Reding 		 * clock is not available.
3847e1335e2fSThierry Reding 		 */
3848e1335e2fSThierry Reding 		if (of_property_match_string(np, "clock-names", "out") < 0)
3849e1335e2fSThierry Reding 			name = "source";
3850e1335e2fSThierry Reding 		else
3851e1335e2fSThierry Reding 			name = "out";
3852e1335e2fSThierry Reding 
3853e1335e2fSThierry Reding 		sor->clk_out = devm_clk_get(&pdev->dev, name);
3854e1335e2fSThierry Reding 		if (IS_ERR(sor->clk_out)) {
3855e1335e2fSThierry Reding 			err = PTR_ERR(sor->clk_out);
3856e1335e2fSThierry Reding 			dev_err(sor->dev, "failed to get %s clock: %d\n",
3857e1335e2fSThierry Reding 				name, err);
3858618dee39SThierry Reding 			goto remove;
3859618dee39SThierry Reding 		}
38601087fac1SThierry Reding 	} else {
3861d780537fSThierry Reding 		/* fall back to the module clock on SOR0 (eDP/LVDS only) */
38621087fac1SThierry Reding 		sor->clk_out = sor->clk;
3863618dee39SThierry Reding 	}
3864618dee39SThierry Reding 
38656b6b6042SThierry Reding 	sor->clk_parent = devm_clk_get(&pdev->dev, "parent");
38664dbdc740SThierry Reding 	if (IS_ERR(sor->clk_parent)) {
3867459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_parent);
3868459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get parent clock: %d\n", err);
3869459cc2c6SThierry Reding 		goto remove;
38704dbdc740SThierry Reding 	}
38716b6b6042SThierry Reding 
38726b6b6042SThierry Reding 	sor->clk_safe = devm_clk_get(&pdev->dev, "safe");
38734dbdc740SThierry Reding 	if (IS_ERR(sor->clk_safe)) {
3874459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_safe);
3875459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get safe clock: %d\n", err);
3876459cc2c6SThierry Reding 		goto remove;
38774dbdc740SThierry Reding 	}
38786b6b6042SThierry Reding 
38796b6b6042SThierry Reding 	sor->clk_dp = devm_clk_get(&pdev->dev, "dp");
38804dbdc740SThierry Reding 	if (IS_ERR(sor->clk_dp)) {
3881459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_dp);
3882459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get DP clock: %d\n", err);
3883459cc2c6SThierry Reding 		goto remove;
38844dbdc740SThierry Reding 	}
38856b6b6042SThierry Reding 
3886e1335e2fSThierry Reding 	/*
3887e1335e2fSThierry Reding 	 * Starting with Tegra186, the BPMP provides an implementation for
3888e1335e2fSThierry Reding 	 * the pad output clock, so we have to look it up from device tree.
3889e1335e2fSThierry Reding 	 */
3890e1335e2fSThierry Reding 	sor->clk_pad = devm_clk_get(&pdev->dev, "pad");
3891e1335e2fSThierry Reding 	if (IS_ERR(sor->clk_pad)) {
3892e1335e2fSThierry Reding 		if (sor->clk_pad != ERR_PTR(-ENOENT)) {
3893e1335e2fSThierry Reding 			err = PTR_ERR(sor->clk_pad);
3894e1335e2fSThierry Reding 			goto remove;
3895e1335e2fSThierry Reding 		}
3896e1335e2fSThierry Reding 
3897e1335e2fSThierry Reding 		/*
3898e1335e2fSThierry Reding 		 * If the pad output clock is not available, then we assume
3899e1335e2fSThierry Reding 		 * we're on Tegra210 or earlier and have to provide our own
3900e1335e2fSThierry Reding 		 * implementation.
3901e1335e2fSThierry Reding 		 */
3902e1335e2fSThierry Reding 		sor->clk_pad = NULL;
3903e1335e2fSThierry Reding 	}
3904e1335e2fSThierry Reding 
3905e1335e2fSThierry Reding 	/*
3906e1335e2fSThierry Reding 	 * The bootloader may have set up the SOR such that it's module clock
3907e1335e2fSThierry Reding 	 * is sourced by one of the display PLLs. However, that doesn't work
3908e1335e2fSThierry Reding 	 * without properly having set up other bits of the SOR.
3909e1335e2fSThierry Reding 	 */
3910e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk_out, sor->clk_safe);
3911e1335e2fSThierry Reding 	if (err < 0) {
3912e1335e2fSThierry Reding 		dev_err(&pdev->dev, "failed to use safe clock: %d\n", err);
3913e1335e2fSThierry Reding 		goto remove;
3914e1335e2fSThierry Reding 	}
3915e1335e2fSThierry Reding 
3916aaff8bd2SThierry Reding 	platform_set_drvdata(pdev, sor);
3917aaff8bd2SThierry Reding 	pm_runtime_enable(&pdev->dev);
3918aaff8bd2SThierry Reding 
39196b6b6042SThierry Reding 	INIT_LIST_HEAD(&sor->client.list);
39206b6b6042SThierry Reding 	sor->client.ops = &sor_client_ops;
39216b6b6042SThierry Reding 	sor->client.dev = &pdev->dev;
39226b6b6042SThierry Reding 
39236b6b6042SThierry Reding 	err = host1x_client_register(&sor->client);
39246b6b6042SThierry Reding 	if (err < 0) {
39256b6b6042SThierry Reding 		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
39266b6b6042SThierry Reding 			err);
3927ad2139cbSThierry Reding 		goto rpm_disable;
39286b6b6042SThierry Reding 	}
39296b6b6042SThierry Reding 
3930c472a0b0SThierry Reding 	/*
3931c472a0b0SThierry Reding 	 * On Tegra210 and earlier, provide our own implementation for the
3932c472a0b0SThierry Reding 	 * pad output clock.
3933c472a0b0SThierry Reding 	 */
3934c472a0b0SThierry Reding 	if (!sor->clk_pad) {
3935c472a0b0SThierry Reding 		char *name;
3936c472a0b0SThierry Reding 
3937c472a0b0SThierry Reding 		name = devm_kasprintf(sor->dev, GFP_KERNEL, "sor%u_pad_clkout",
3938c472a0b0SThierry Reding 				      sor->index);
3939c472a0b0SThierry Reding 		if (!name) {
3940c472a0b0SThierry Reding 			err = -ENOMEM;
3941c472a0b0SThierry Reding 			goto unregister;
3942c472a0b0SThierry Reding 		}
3943c472a0b0SThierry Reding 
3944c472a0b0SThierry Reding 		err = host1x_client_resume(&sor->client);
3945c472a0b0SThierry Reding 		if (err < 0) {
3946c472a0b0SThierry Reding 			dev_err(sor->dev, "failed to resume: %d\n", err);
3947c472a0b0SThierry Reding 			goto unregister;
3948c472a0b0SThierry Reding 		}
3949c472a0b0SThierry Reding 
3950c472a0b0SThierry Reding 		sor->clk_pad = tegra_clk_sor_pad_register(sor, name);
3951c472a0b0SThierry Reding 		host1x_client_suspend(&sor->client);
3952c472a0b0SThierry Reding 	}
3953c472a0b0SThierry Reding 
3954c472a0b0SThierry Reding 	if (IS_ERR(sor->clk_pad)) {
3955c472a0b0SThierry Reding 		err = PTR_ERR(sor->clk_pad);
3956c472a0b0SThierry Reding 		dev_err(sor->dev, "failed to register SOR pad clock: %d\n",
3957c472a0b0SThierry Reding 			err);
3958c472a0b0SThierry Reding 		goto unregister;
39596b6b6042SThierry Reding 	}
39606b6b6042SThierry Reding 
39616b6b6042SThierry Reding 	return 0;
3962459cc2c6SThierry Reding 
3963c472a0b0SThierry Reding unregister:
3964c472a0b0SThierry Reding 	host1x_client_unregister(&sor->client);
3965ad2139cbSThierry Reding rpm_disable:
3966ad2139cbSThierry Reding 	pm_runtime_disable(&pdev->dev);
3967459cc2c6SThierry Reding remove:
3968459cc2c6SThierry Reding 	tegra_output_remove(&sor->output);
3969459cc2c6SThierry Reding 	return err;
39706b6b6042SThierry Reding }
39716b6b6042SThierry Reding 
39726b6b6042SThierry Reding static int tegra_sor_remove(struct platform_device *pdev)
39736b6b6042SThierry Reding {
39746b6b6042SThierry Reding 	struct tegra_sor *sor = platform_get_drvdata(pdev);
39756b6b6042SThierry Reding 	int err;
39766b6b6042SThierry Reding 
39776b6b6042SThierry Reding 	err = host1x_client_unregister(&sor->client);
39786b6b6042SThierry Reding 	if (err < 0) {
39796b6b6042SThierry Reding 		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
39806b6b6042SThierry Reding 			err);
39816b6b6042SThierry Reding 		return err;
39826b6b6042SThierry Reding 	}
39836b6b6042SThierry Reding 
3984ad2139cbSThierry Reding 	pm_runtime_disable(&pdev->dev);
3985ad2139cbSThierry Reding 
3986328ec69eSThierry Reding 	tegra_output_remove(&sor->output);
39876b6b6042SThierry Reding 
39886b6b6042SThierry Reding 	return 0;
39896b6b6042SThierry Reding }
39906b6b6042SThierry Reding 
3991f90965abSArnd Bergmann static int __maybe_unused tegra_sor_suspend(struct device *dev)
3992aaff8bd2SThierry Reding {
3993aaff8bd2SThierry Reding 	struct tegra_sor *sor = dev_get_drvdata(dev);
3994aaff8bd2SThierry Reding 	int err;
3995aaff8bd2SThierry Reding 
3996271502efSThierry Reding 	err = tegra_output_suspend(&sor->output);
3997aaff8bd2SThierry Reding 	if (err < 0) {
3998271502efSThierry Reding 		dev_err(dev, "failed to suspend output: %d\n", err);
3999aaff8bd2SThierry Reding 		return err;
4000aaff8bd2SThierry Reding 	}
400111c632e1SThierry Reding 
4002b06e145fSThierry Reding 	if (sor->hdmi_supply) {
4003b06e145fSThierry Reding 		err = regulator_disable(sor->hdmi_supply);
4004fd67e9c6SThierry Reding 		if (err < 0) {
4005271502efSThierry Reding 			tegra_output_resume(&sor->output);
4006b06e145fSThierry Reding 			return err;
4007b06e145fSThierry Reding 		}
4008fd67e9c6SThierry Reding 	}
4009b06e145fSThierry Reding 
4010b06e145fSThierry Reding 	return 0;
4011be0b23f2SThierry Reding }
4012be0b23f2SThierry Reding 
4013f90965abSArnd Bergmann static int __maybe_unused tegra_sor_resume(struct device *dev)
4014be0b23f2SThierry Reding {
4015be0b23f2SThierry Reding 	struct tegra_sor *sor = dev_get_drvdata(dev);
4016b06e145fSThierry Reding 	int err;
4017be0b23f2SThierry Reding 
4018b06e145fSThierry Reding 	if (sor->hdmi_supply) {
4019b06e145fSThierry Reding 		err = regulator_enable(sor->hdmi_supply);
4020b06e145fSThierry Reding 		if (err < 0)
4021b06e145fSThierry Reding 			return err;
4022b06e145fSThierry Reding 	}
4023b06e145fSThierry Reding 
4024271502efSThierry Reding 	err = tegra_output_resume(&sor->output);
4025271502efSThierry Reding 	if (err < 0) {
4026271502efSThierry Reding 		dev_err(dev, "failed to resume output: %d\n", err);
4027271502efSThierry Reding 
4028271502efSThierry Reding 		if (sor->hdmi_supply)
4029271502efSThierry Reding 			regulator_disable(sor->hdmi_supply);
4030271502efSThierry Reding 
4031271502efSThierry Reding 		return err;
4032271502efSThierry Reding 	}
4033271502efSThierry Reding 
4034b06e145fSThierry Reding 	return 0;
4035be0b23f2SThierry Reding }
4036aaff8bd2SThierry Reding 
4037aaff8bd2SThierry Reding static const struct dev_pm_ops tegra_sor_pm_ops = {
4038be0b23f2SThierry Reding 	SET_SYSTEM_SLEEP_PM_OPS(tegra_sor_suspend, tegra_sor_resume)
4039aaff8bd2SThierry Reding };
4040aaff8bd2SThierry Reding 
40416b6b6042SThierry Reding struct platform_driver tegra_sor_driver = {
40426b6b6042SThierry Reding 	.driver = {
40436b6b6042SThierry Reding 		.name = "tegra-sor",
40446b6b6042SThierry Reding 		.of_match_table = tegra_sor_of_match,
4045aaff8bd2SThierry Reding 		.pm = &tegra_sor_pm_ops,
40466b6b6042SThierry Reding 	},
40476b6b6042SThierry Reding 	.probe = tegra_sor_probe,
40486b6b6042SThierry Reding 	.remove = tegra_sor_remove,
40496b6b6042SThierry Reding };
4050