16b6b6042SThierry Reding /* 26b6b6042SThierry Reding * Copyright (C) 2013 NVIDIA Corporation 36b6b6042SThierry Reding * 46b6b6042SThierry Reding * This program is free software; you can redistribute it and/or modify 56b6b6042SThierry Reding * it under the terms of the GNU General Public License version 2 as 66b6b6042SThierry Reding * published by the Free Software Foundation. 76b6b6042SThierry Reding */ 86b6b6042SThierry Reding 96b6b6042SThierry Reding #include <linux/clk.h> 10b299221cSThierry Reding #include <linux/clk-provider.h> 11a82752e1SThierry Reding #include <linux/debugfs.h> 126fad8f66SThierry Reding #include <linux/gpio.h> 136b6b6042SThierry Reding #include <linux/io.h> 14459cc2c6SThierry Reding #include <linux/of_device.h> 156b6b6042SThierry Reding #include <linux/platform_device.h> 16aaff8bd2SThierry Reding #include <linux/pm_runtime.h> 17459cc2c6SThierry Reding #include <linux/regulator/consumer.h> 186b6b6042SThierry Reding #include <linux/reset.h> 19306a7f91SThierry Reding 207232398aSThierry Reding #include <soc/tegra/pmc.h> 216b6b6042SThierry Reding 224aa3df71SThierry Reding #include <drm/drm_atomic_helper.h> 236b6b6042SThierry Reding #include <drm/drm_dp_helper.h> 246fad8f66SThierry Reding #include <drm/drm_panel.h> 2536e90221SThierry Reding #include <drm/drm_scdc_helper.h> 266b6b6042SThierry Reding 276b6b6042SThierry Reding #include "dc.h" 286b6b6042SThierry Reding #include "drm.h" 29fad7b806SThierry Reding #include "hda.h" 306b6b6042SThierry Reding #include "sor.h" 31932f6529SThierry Reding #include "trace.h" 326b6b6042SThierry Reding 33459cc2c6SThierry Reding #define SOR_REKEY 0x38 34459cc2c6SThierry Reding 35459cc2c6SThierry Reding struct tegra_sor_hdmi_settings { 36459cc2c6SThierry Reding unsigned long frequency; 37459cc2c6SThierry Reding 38459cc2c6SThierry Reding u8 vcocap; 39c57997bcSThierry Reding u8 filter; 40459cc2c6SThierry Reding u8 ichpmp; 41459cc2c6SThierry Reding u8 loadadj; 42c57997bcSThierry Reding u8 tmds_termadj; 43c57997bcSThierry Reding u8 tx_pu_value; 44c57997bcSThierry Reding u8 bg_temp_coef; 45c57997bcSThierry Reding u8 bg_vref_level; 46c57997bcSThierry Reding u8 avdd10_level; 47c57997bcSThierry Reding u8 avdd14_level; 48c57997bcSThierry Reding u8 sparepll; 49459cc2c6SThierry Reding 50459cc2c6SThierry Reding u8 drive_current[4]; 51459cc2c6SThierry Reding u8 preemphasis[4]; 52459cc2c6SThierry Reding }; 53459cc2c6SThierry Reding 54459cc2c6SThierry Reding #if 1 55459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = { 56459cc2c6SThierry Reding { 57459cc2c6SThierry Reding .frequency = 54000000, 58459cc2c6SThierry Reding .vcocap = 0x0, 59c57997bcSThierry Reding .filter = 0x0, 60459cc2c6SThierry Reding .ichpmp = 0x1, 61459cc2c6SThierry Reding .loadadj = 0x3, 62c57997bcSThierry Reding .tmds_termadj = 0x9, 63c57997bcSThierry Reding .tx_pu_value = 0x10, 64c57997bcSThierry Reding .bg_temp_coef = 0x3, 65c57997bcSThierry Reding .bg_vref_level = 0x8, 66c57997bcSThierry Reding .avdd10_level = 0x4, 67c57997bcSThierry Reding .avdd14_level = 0x4, 68c57997bcSThierry Reding .sparepll = 0x0, 69459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 70459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 71459cc2c6SThierry Reding }, { 72459cc2c6SThierry Reding .frequency = 75000000, 73459cc2c6SThierry Reding .vcocap = 0x3, 74c57997bcSThierry Reding .filter = 0x0, 75459cc2c6SThierry Reding .ichpmp = 0x1, 76459cc2c6SThierry Reding .loadadj = 0x3, 77c57997bcSThierry Reding .tmds_termadj = 0x9, 78c57997bcSThierry Reding .tx_pu_value = 0x40, 79c57997bcSThierry Reding .bg_temp_coef = 0x3, 80c57997bcSThierry Reding .bg_vref_level = 0x8, 81c57997bcSThierry Reding .avdd10_level = 0x4, 82c57997bcSThierry Reding .avdd14_level = 0x4, 83c57997bcSThierry Reding .sparepll = 0x0, 84459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 85459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 86459cc2c6SThierry Reding }, { 87459cc2c6SThierry Reding .frequency = 150000000, 88459cc2c6SThierry Reding .vcocap = 0x3, 89c57997bcSThierry Reding .filter = 0x0, 90459cc2c6SThierry Reding .ichpmp = 0x1, 91459cc2c6SThierry Reding .loadadj = 0x3, 92c57997bcSThierry Reding .tmds_termadj = 0x9, 93c57997bcSThierry Reding .tx_pu_value = 0x66, 94c57997bcSThierry Reding .bg_temp_coef = 0x3, 95c57997bcSThierry Reding .bg_vref_level = 0x8, 96c57997bcSThierry Reding .avdd10_level = 0x4, 97c57997bcSThierry Reding .avdd14_level = 0x4, 98c57997bcSThierry Reding .sparepll = 0x0, 99459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 100459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 101459cc2c6SThierry Reding }, { 102459cc2c6SThierry Reding .frequency = 300000000, 103459cc2c6SThierry Reding .vcocap = 0x3, 104c57997bcSThierry Reding .filter = 0x0, 105459cc2c6SThierry Reding .ichpmp = 0x1, 106459cc2c6SThierry Reding .loadadj = 0x3, 107c57997bcSThierry Reding .tmds_termadj = 0x9, 108c57997bcSThierry Reding .tx_pu_value = 0x66, 109c57997bcSThierry Reding .bg_temp_coef = 0x3, 110c57997bcSThierry Reding .bg_vref_level = 0xa, 111c57997bcSThierry Reding .avdd10_level = 0x4, 112c57997bcSThierry Reding .avdd14_level = 0x4, 113c57997bcSThierry Reding .sparepll = 0x0, 114459cc2c6SThierry Reding .drive_current = { 0x33, 0x3f, 0x3f, 0x3f }, 115459cc2c6SThierry Reding .preemphasis = { 0x00, 0x17, 0x17, 0x17 }, 116459cc2c6SThierry Reding }, { 117459cc2c6SThierry Reding .frequency = 600000000, 118459cc2c6SThierry Reding .vcocap = 0x3, 119c57997bcSThierry Reding .filter = 0x0, 120459cc2c6SThierry Reding .ichpmp = 0x1, 121459cc2c6SThierry Reding .loadadj = 0x3, 122c57997bcSThierry Reding .tmds_termadj = 0x9, 123c57997bcSThierry Reding .tx_pu_value = 0x66, 124c57997bcSThierry Reding .bg_temp_coef = 0x3, 125c57997bcSThierry Reding .bg_vref_level = 0x8, 126c57997bcSThierry Reding .avdd10_level = 0x4, 127c57997bcSThierry Reding .avdd14_level = 0x4, 128c57997bcSThierry Reding .sparepll = 0x0, 129459cc2c6SThierry Reding .drive_current = { 0x33, 0x3f, 0x3f, 0x3f }, 130459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 131459cc2c6SThierry Reding }, 132459cc2c6SThierry Reding }; 133459cc2c6SThierry Reding #else 134459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = { 135459cc2c6SThierry Reding { 136459cc2c6SThierry Reding .frequency = 75000000, 137459cc2c6SThierry Reding .vcocap = 0x3, 138c57997bcSThierry Reding .filter = 0x0, 139459cc2c6SThierry Reding .ichpmp = 0x1, 140459cc2c6SThierry Reding .loadadj = 0x3, 141c57997bcSThierry Reding .tmds_termadj = 0x9, 142c57997bcSThierry Reding .tx_pu_value = 0x40, 143c57997bcSThierry Reding .bg_temp_coef = 0x3, 144c57997bcSThierry Reding .bg_vref_level = 0x8, 145c57997bcSThierry Reding .avdd10_level = 0x4, 146c57997bcSThierry Reding .avdd14_level = 0x4, 147c57997bcSThierry Reding .sparepll = 0x0, 148459cc2c6SThierry Reding .drive_current = { 0x29, 0x29, 0x29, 0x29 }, 149459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 150459cc2c6SThierry Reding }, { 151459cc2c6SThierry Reding .frequency = 150000000, 152459cc2c6SThierry Reding .vcocap = 0x3, 153c57997bcSThierry Reding .filter = 0x0, 154459cc2c6SThierry Reding .ichpmp = 0x1, 155459cc2c6SThierry Reding .loadadj = 0x3, 156c57997bcSThierry Reding .tmds_termadj = 0x9, 157c57997bcSThierry Reding .tx_pu_value = 0x66, 158c57997bcSThierry Reding .bg_temp_coef = 0x3, 159c57997bcSThierry Reding .bg_vref_level = 0x8, 160c57997bcSThierry Reding .avdd10_level = 0x4, 161c57997bcSThierry Reding .avdd14_level = 0x4, 162c57997bcSThierry Reding .sparepll = 0x0, 163459cc2c6SThierry Reding .drive_current = { 0x30, 0x37, 0x37, 0x37 }, 164459cc2c6SThierry Reding .preemphasis = { 0x01, 0x02, 0x02, 0x02 }, 165459cc2c6SThierry Reding }, { 166459cc2c6SThierry Reding .frequency = 300000000, 167459cc2c6SThierry Reding .vcocap = 0x3, 168c57997bcSThierry Reding .filter = 0x0, 169459cc2c6SThierry Reding .ichpmp = 0x6, 170459cc2c6SThierry Reding .loadadj = 0x3, 171c57997bcSThierry Reding .tmds_termadj = 0x9, 172c57997bcSThierry Reding .tx_pu_value = 0x66, 173c57997bcSThierry Reding .bg_temp_coef = 0x3, 174c57997bcSThierry Reding .bg_vref_level = 0xf, 175c57997bcSThierry Reding .avdd10_level = 0x4, 176c57997bcSThierry Reding .avdd14_level = 0x4, 177c57997bcSThierry Reding .sparepll = 0x0, 178459cc2c6SThierry Reding .drive_current = { 0x30, 0x37, 0x37, 0x37 }, 179459cc2c6SThierry Reding .preemphasis = { 0x10, 0x3e, 0x3e, 0x3e }, 180459cc2c6SThierry Reding }, { 181459cc2c6SThierry Reding .frequency = 600000000, 182459cc2c6SThierry Reding .vcocap = 0x3, 183c57997bcSThierry Reding .filter = 0x0, 184459cc2c6SThierry Reding .ichpmp = 0xa, 185459cc2c6SThierry Reding .loadadj = 0x3, 186c57997bcSThierry Reding .tmds_termadj = 0xb, 187c57997bcSThierry Reding .tx_pu_value = 0x66, 188c57997bcSThierry Reding .bg_temp_coef = 0x3, 189c57997bcSThierry Reding .bg_vref_level = 0xe, 190c57997bcSThierry Reding .avdd10_level = 0x4, 191c57997bcSThierry Reding .avdd14_level = 0x4, 192c57997bcSThierry Reding .sparepll = 0x0, 193459cc2c6SThierry Reding .drive_current = { 0x35, 0x3e, 0x3e, 0x3e }, 194459cc2c6SThierry Reding .preemphasis = { 0x02, 0x3f, 0x3f, 0x3f }, 195459cc2c6SThierry Reding }, 196459cc2c6SThierry Reding }; 197459cc2c6SThierry Reding #endif 198459cc2c6SThierry Reding 199c57997bcSThierry Reding static const struct tegra_sor_hdmi_settings tegra186_sor_hdmi_defaults[] = { 200c57997bcSThierry Reding { 201c57997bcSThierry Reding .frequency = 54000000, 202c57997bcSThierry Reding .vcocap = 0, 203c57997bcSThierry Reding .filter = 5, 204c57997bcSThierry Reding .ichpmp = 5, 205c57997bcSThierry Reding .loadadj = 3, 206c57997bcSThierry Reding .tmds_termadj = 0xf, 207c57997bcSThierry Reding .tx_pu_value = 0, 208c57997bcSThierry Reding .bg_temp_coef = 3, 209c57997bcSThierry Reding .bg_vref_level = 8, 210c57997bcSThierry Reding .avdd10_level = 4, 211c57997bcSThierry Reding .avdd14_level = 4, 212c57997bcSThierry Reding .sparepll = 0x54, 213c57997bcSThierry Reding .drive_current = { 0x3a, 0x3a, 0x3a, 0x33 }, 214c57997bcSThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 215c57997bcSThierry Reding }, { 216c57997bcSThierry Reding .frequency = 75000000, 217c57997bcSThierry Reding .vcocap = 1, 218c57997bcSThierry Reding .filter = 5, 219c57997bcSThierry Reding .ichpmp = 5, 220c57997bcSThierry Reding .loadadj = 3, 221c57997bcSThierry Reding .tmds_termadj = 0xf, 222c57997bcSThierry Reding .tx_pu_value = 0, 223c57997bcSThierry Reding .bg_temp_coef = 3, 224c57997bcSThierry Reding .bg_vref_level = 8, 225c57997bcSThierry Reding .avdd10_level = 4, 226c57997bcSThierry Reding .avdd14_level = 4, 227c57997bcSThierry Reding .sparepll = 0x44, 228c57997bcSThierry Reding .drive_current = { 0x3a, 0x3a, 0x3a, 0x33 }, 229c57997bcSThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 230c57997bcSThierry Reding }, { 231c57997bcSThierry Reding .frequency = 150000000, 232c57997bcSThierry Reding .vcocap = 3, 233c57997bcSThierry Reding .filter = 5, 234c57997bcSThierry Reding .ichpmp = 5, 235c57997bcSThierry Reding .loadadj = 3, 236c57997bcSThierry Reding .tmds_termadj = 15, 237c57997bcSThierry Reding .tx_pu_value = 0x66 /* 0 */, 238c57997bcSThierry Reding .bg_temp_coef = 3, 239c57997bcSThierry Reding .bg_vref_level = 8, 240c57997bcSThierry Reding .avdd10_level = 4, 241c57997bcSThierry Reding .avdd14_level = 4, 242c57997bcSThierry Reding .sparepll = 0x00, /* 0x34 */ 243c57997bcSThierry Reding .drive_current = { 0x3a, 0x3a, 0x3a, 0x37 }, 244c57997bcSThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 245c57997bcSThierry Reding }, { 246c57997bcSThierry Reding .frequency = 300000000, 247c57997bcSThierry Reding .vcocap = 3, 248c57997bcSThierry Reding .filter = 5, 249c57997bcSThierry Reding .ichpmp = 5, 250c57997bcSThierry Reding .loadadj = 3, 251c57997bcSThierry Reding .tmds_termadj = 15, 252c57997bcSThierry Reding .tx_pu_value = 64, 253c57997bcSThierry Reding .bg_temp_coef = 3, 254c57997bcSThierry Reding .bg_vref_level = 8, 255c57997bcSThierry Reding .avdd10_level = 4, 256c57997bcSThierry Reding .avdd14_level = 4, 257c57997bcSThierry Reding .sparepll = 0x34, 258c57997bcSThierry Reding .drive_current = { 0x3d, 0x3d, 0x3d, 0x33 }, 259c57997bcSThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 260c57997bcSThierry Reding }, { 261c57997bcSThierry Reding .frequency = 600000000, 262c57997bcSThierry Reding .vcocap = 3, 263c57997bcSThierry Reding .filter = 5, 264c57997bcSThierry Reding .ichpmp = 5, 265c57997bcSThierry Reding .loadadj = 3, 266c57997bcSThierry Reding .tmds_termadj = 12, 267c57997bcSThierry Reding .tx_pu_value = 96, 268c57997bcSThierry Reding .bg_temp_coef = 3, 269c57997bcSThierry Reding .bg_vref_level = 8, 270c57997bcSThierry Reding .avdd10_level = 4, 271c57997bcSThierry Reding .avdd14_level = 4, 272c57997bcSThierry Reding .sparepll = 0x34, 273c57997bcSThierry Reding .drive_current = { 0x3d, 0x3d, 0x3d, 0x33 }, 274c57997bcSThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 275c57997bcSThierry Reding } 276c57997bcSThierry Reding }; 277c57997bcSThierry Reding 2789b6c14b8SThierry Reding static const struct tegra_sor_hdmi_settings tegra194_sor_hdmi_defaults[] = { 2799b6c14b8SThierry Reding { 2809b6c14b8SThierry Reding .frequency = 54000000, 2819b6c14b8SThierry Reding .vcocap = 0, 2829b6c14b8SThierry Reding .filter = 5, 2839b6c14b8SThierry Reding .ichpmp = 5, 2849b6c14b8SThierry Reding .loadadj = 3, 2859b6c14b8SThierry Reding .tmds_termadj = 0xf, 2869b6c14b8SThierry Reding .tx_pu_value = 0, 2879b6c14b8SThierry Reding .bg_temp_coef = 3, 2889b6c14b8SThierry Reding .bg_vref_level = 8, 2899b6c14b8SThierry Reding .avdd10_level = 4, 2909b6c14b8SThierry Reding .avdd14_level = 4, 2919b6c14b8SThierry Reding .sparepll = 0x54, 2929b6c14b8SThierry Reding .drive_current = { 0x3a, 0x3a, 0x3a, 0x33 }, 2939b6c14b8SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 2949b6c14b8SThierry Reding }, { 2959b6c14b8SThierry Reding .frequency = 75000000, 2969b6c14b8SThierry Reding .vcocap = 1, 2979b6c14b8SThierry Reding .filter = 5, 2989b6c14b8SThierry Reding .ichpmp = 5, 2999b6c14b8SThierry Reding .loadadj = 3, 3009b6c14b8SThierry Reding .tmds_termadj = 0xf, 3019b6c14b8SThierry Reding .tx_pu_value = 0, 3029b6c14b8SThierry Reding .bg_temp_coef = 3, 3039b6c14b8SThierry Reding .bg_vref_level = 8, 3049b6c14b8SThierry Reding .avdd10_level = 4, 3059b6c14b8SThierry Reding .avdd14_level = 4, 3069b6c14b8SThierry Reding .sparepll = 0x44, 3079b6c14b8SThierry Reding .drive_current = { 0x3a, 0x3a, 0x3a, 0x33 }, 3089b6c14b8SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 3099b6c14b8SThierry Reding }, { 3109b6c14b8SThierry Reding .frequency = 150000000, 3119b6c14b8SThierry Reding .vcocap = 3, 3129b6c14b8SThierry Reding .filter = 5, 3139b6c14b8SThierry Reding .ichpmp = 5, 3149b6c14b8SThierry Reding .loadadj = 3, 3159b6c14b8SThierry Reding .tmds_termadj = 15, 3169b6c14b8SThierry Reding .tx_pu_value = 0x66 /* 0 */, 3179b6c14b8SThierry Reding .bg_temp_coef = 3, 3189b6c14b8SThierry Reding .bg_vref_level = 8, 3199b6c14b8SThierry Reding .avdd10_level = 4, 3209b6c14b8SThierry Reding .avdd14_level = 4, 3219b6c14b8SThierry Reding .sparepll = 0x00, /* 0x34 */ 3229b6c14b8SThierry Reding .drive_current = { 0x3a, 0x3a, 0x3a, 0x37 }, 3239b6c14b8SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 3249b6c14b8SThierry Reding }, { 3259b6c14b8SThierry Reding .frequency = 300000000, 3269b6c14b8SThierry Reding .vcocap = 3, 3279b6c14b8SThierry Reding .filter = 5, 3289b6c14b8SThierry Reding .ichpmp = 5, 3299b6c14b8SThierry Reding .loadadj = 3, 3309b6c14b8SThierry Reding .tmds_termadj = 15, 3319b6c14b8SThierry Reding .tx_pu_value = 64, 3329b6c14b8SThierry Reding .bg_temp_coef = 3, 3339b6c14b8SThierry Reding .bg_vref_level = 8, 3349b6c14b8SThierry Reding .avdd10_level = 4, 3359b6c14b8SThierry Reding .avdd14_level = 4, 3369b6c14b8SThierry Reding .sparepll = 0x34, 3379b6c14b8SThierry Reding .drive_current = { 0x3d, 0x3d, 0x3d, 0x33 }, 3389b6c14b8SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 3399b6c14b8SThierry Reding }, { 3409b6c14b8SThierry Reding .frequency = 600000000, 3419b6c14b8SThierry Reding .vcocap = 3, 3429b6c14b8SThierry Reding .filter = 5, 3439b6c14b8SThierry Reding .ichpmp = 5, 3449b6c14b8SThierry Reding .loadadj = 3, 3459b6c14b8SThierry Reding .tmds_termadj = 12, 3469b6c14b8SThierry Reding .tx_pu_value = 96, 3479b6c14b8SThierry Reding .bg_temp_coef = 3, 3489b6c14b8SThierry Reding .bg_vref_level = 8, 3499b6c14b8SThierry Reding .avdd10_level = 4, 3509b6c14b8SThierry Reding .avdd14_level = 4, 3519b6c14b8SThierry Reding .sparepll = 0x34, 3529b6c14b8SThierry Reding .drive_current = { 0x3d, 0x3d, 0x3d, 0x33 }, 3539b6c14b8SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 3549b6c14b8SThierry Reding } 3559b6c14b8SThierry Reding }; 3569b6c14b8SThierry Reding 357880cee0bSThierry Reding struct tegra_sor_regs { 358880cee0bSThierry Reding unsigned int head_state0; 359880cee0bSThierry Reding unsigned int head_state1; 360880cee0bSThierry Reding unsigned int head_state2; 361880cee0bSThierry Reding unsigned int head_state3; 362880cee0bSThierry Reding unsigned int head_state4; 363880cee0bSThierry Reding unsigned int head_state5; 364880cee0bSThierry Reding unsigned int pll0; 365880cee0bSThierry Reding unsigned int pll1; 366880cee0bSThierry Reding unsigned int pll2; 367880cee0bSThierry Reding unsigned int pll3; 368880cee0bSThierry Reding unsigned int dp_padctl0; 369880cee0bSThierry Reding unsigned int dp_padctl2; 370880cee0bSThierry Reding }; 371880cee0bSThierry Reding 372459cc2c6SThierry Reding struct tegra_sor_soc { 373459cc2c6SThierry Reding bool supports_edp; 374459cc2c6SThierry Reding bool supports_lvds; 375459cc2c6SThierry Reding bool supports_hdmi; 376459cc2c6SThierry Reding bool supports_dp; 377459cc2c6SThierry Reding 378880cee0bSThierry Reding const struct tegra_sor_regs *regs; 379c57997bcSThierry Reding bool has_nvdisplay; 380880cee0bSThierry Reding 381459cc2c6SThierry Reding const struct tegra_sor_hdmi_settings *settings; 382459cc2c6SThierry Reding unsigned int num_settings; 38330b49435SThierry Reding 38430b49435SThierry Reding const u8 *xbar_cfg; 385459cc2c6SThierry Reding }; 386459cc2c6SThierry Reding 387459cc2c6SThierry Reding struct tegra_sor; 388459cc2c6SThierry Reding 389459cc2c6SThierry Reding struct tegra_sor_ops { 390459cc2c6SThierry Reding const char *name; 391459cc2c6SThierry Reding int (*probe)(struct tegra_sor *sor); 392459cc2c6SThierry Reding int (*remove)(struct tegra_sor *sor); 393459cc2c6SThierry Reding }; 394459cc2c6SThierry Reding 3956b6b6042SThierry Reding struct tegra_sor { 3966b6b6042SThierry Reding struct host1x_client client; 3976b6b6042SThierry Reding struct tegra_output output; 3986b6b6042SThierry Reding struct device *dev; 3996b6b6042SThierry Reding 400459cc2c6SThierry Reding const struct tegra_sor_soc *soc; 4016b6b6042SThierry Reding void __iomem *regs; 402c57997bcSThierry Reding unsigned int index; 4038e2988a7SThierry Reding unsigned int irq; 4046b6b6042SThierry Reding 4056b6b6042SThierry Reding struct reset_control *rst; 4066b6b6042SThierry Reding struct clk *clk_parent; 4076b6b6042SThierry Reding struct clk *clk_safe; 408e1335e2fSThierry Reding struct clk *clk_out; 409e1335e2fSThierry Reding struct clk *clk_pad; 4106b6b6042SThierry Reding struct clk *clk_dp; 4116b6b6042SThierry Reding struct clk *clk; 4126b6b6042SThierry Reding 413*6d6c815dSThierry Reding u8 xbar_cfg[5]; 414*6d6c815dSThierry Reding 4159542c237SThierry Reding struct drm_dp_aux *aux; 4166b6b6042SThierry Reding 417dab16336SThierry Reding struct drm_info_list *debugfs_files; 418459cc2c6SThierry Reding 419459cc2c6SThierry Reding const struct tegra_sor_ops *ops; 420c57997bcSThierry Reding enum tegra_io_pad pad; 421459cc2c6SThierry Reding 422459cc2c6SThierry Reding /* for HDMI 2.0 */ 423459cc2c6SThierry Reding struct tegra_sor_hdmi_settings *settings; 424459cc2c6SThierry Reding unsigned int num_settings; 425459cc2c6SThierry Reding 426459cc2c6SThierry Reding struct regulator *avdd_io_supply; 427459cc2c6SThierry Reding struct regulator *vdd_pll_supply; 428459cc2c6SThierry Reding struct regulator *hdmi_supply; 42936e90221SThierry Reding 43036e90221SThierry Reding struct delayed_work scdc; 43136e90221SThierry Reding bool scdc_enabled; 4328e2988a7SThierry Reding 433fad7b806SThierry Reding struct tegra_hda_format format; 4346b6b6042SThierry Reding }; 4356b6b6042SThierry Reding 436c31efa7aSThierry Reding struct tegra_sor_state { 437c31efa7aSThierry Reding struct drm_connector_state base; 438c31efa7aSThierry Reding 43936e90221SThierry Reding unsigned int link_speed; 44036e90221SThierry Reding unsigned long pclk; 441c31efa7aSThierry Reding unsigned int bpc; 442c31efa7aSThierry Reding }; 443c31efa7aSThierry Reding 444c31efa7aSThierry Reding static inline struct tegra_sor_state * 445c31efa7aSThierry Reding to_sor_state(struct drm_connector_state *state) 446c31efa7aSThierry Reding { 447c31efa7aSThierry Reding return container_of(state, struct tegra_sor_state, base); 448c31efa7aSThierry Reding } 449c31efa7aSThierry Reding 45034fa183bSThierry Reding struct tegra_sor_config { 45134fa183bSThierry Reding u32 bits_per_pixel; 45234fa183bSThierry Reding 45334fa183bSThierry Reding u32 active_polarity; 45434fa183bSThierry Reding u32 active_count; 45534fa183bSThierry Reding u32 tu_size; 45634fa183bSThierry Reding u32 active_frac; 45734fa183bSThierry Reding u32 watermark; 4587890b576SThierry Reding 4597890b576SThierry Reding u32 hblank_symbols; 4607890b576SThierry Reding u32 vblank_symbols; 46134fa183bSThierry Reding }; 46234fa183bSThierry Reding 4636b6b6042SThierry Reding static inline struct tegra_sor * 4646b6b6042SThierry Reding host1x_client_to_sor(struct host1x_client *client) 4656b6b6042SThierry Reding { 4666b6b6042SThierry Reding return container_of(client, struct tegra_sor, client); 4676b6b6042SThierry Reding } 4686b6b6042SThierry Reding 4696b6b6042SThierry Reding static inline struct tegra_sor *to_sor(struct tegra_output *output) 4706b6b6042SThierry Reding { 4716b6b6042SThierry Reding return container_of(output, struct tegra_sor, output); 4726b6b6042SThierry Reding } 4736b6b6042SThierry Reding 4745c5f1301SThierry Reding static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned int offset) 4756b6b6042SThierry Reding { 476932f6529SThierry Reding u32 value = readl(sor->regs + (offset << 2)); 477932f6529SThierry Reding 478932f6529SThierry Reding trace_sor_readl(sor->dev, offset, value); 479932f6529SThierry Reding 480932f6529SThierry Reding return value; 4816b6b6042SThierry Reding } 4826b6b6042SThierry Reding 48328fe2076SThierry Reding static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value, 4845c5f1301SThierry Reding unsigned int offset) 4856b6b6042SThierry Reding { 486932f6529SThierry Reding trace_sor_writel(sor->dev, offset, value); 4876b6b6042SThierry Reding writel(value, sor->regs + (offset << 2)); 4886b6b6042SThierry Reding } 4896b6b6042SThierry Reding 49025bb2cecSThierry Reding static int tegra_sor_set_parent_clock(struct tegra_sor *sor, struct clk *parent) 49125bb2cecSThierry Reding { 49225bb2cecSThierry Reding int err; 49325bb2cecSThierry Reding 49425bb2cecSThierry Reding clk_disable_unprepare(sor->clk); 49525bb2cecSThierry Reding 496e1335e2fSThierry Reding err = clk_set_parent(sor->clk_out, parent); 49725bb2cecSThierry Reding if (err < 0) 49825bb2cecSThierry Reding return err; 49925bb2cecSThierry Reding 50025bb2cecSThierry Reding err = clk_prepare_enable(sor->clk); 50125bb2cecSThierry Reding if (err < 0) 50225bb2cecSThierry Reding return err; 50325bb2cecSThierry Reding 50425bb2cecSThierry Reding return 0; 50525bb2cecSThierry Reding } 50625bb2cecSThierry Reding 507e1335e2fSThierry Reding struct tegra_clk_sor_pad { 508b299221cSThierry Reding struct clk_hw hw; 509b299221cSThierry Reding struct tegra_sor *sor; 510b299221cSThierry Reding }; 511b299221cSThierry Reding 512e1335e2fSThierry Reding static inline struct tegra_clk_sor_pad *to_pad(struct clk_hw *hw) 513b299221cSThierry Reding { 514e1335e2fSThierry Reding return container_of(hw, struct tegra_clk_sor_pad, hw); 515b299221cSThierry Reding } 516b299221cSThierry Reding 517e1335e2fSThierry Reding static const char * const tegra_clk_sor_pad_parents[] = { 518b299221cSThierry Reding "pll_d2_out0", "pll_dp" 519b299221cSThierry Reding }; 520b299221cSThierry Reding 521e1335e2fSThierry Reding static int tegra_clk_sor_pad_set_parent(struct clk_hw *hw, u8 index) 522b299221cSThierry Reding { 523e1335e2fSThierry Reding struct tegra_clk_sor_pad *pad = to_pad(hw); 524e1335e2fSThierry Reding struct tegra_sor *sor = pad->sor; 525b299221cSThierry Reding u32 value; 526b299221cSThierry Reding 527b299221cSThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 528b299221cSThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 529b299221cSThierry Reding 530b299221cSThierry Reding switch (index) { 531b299221cSThierry Reding case 0: 532b299221cSThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK; 533b299221cSThierry Reding break; 534b299221cSThierry Reding 535b299221cSThierry Reding case 1: 536b299221cSThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK; 537b299221cSThierry Reding break; 538b299221cSThierry Reding } 539b299221cSThierry Reding 540b299221cSThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 541b299221cSThierry Reding 542b299221cSThierry Reding return 0; 543b299221cSThierry Reding } 544b299221cSThierry Reding 545e1335e2fSThierry Reding static u8 tegra_clk_sor_pad_get_parent(struct clk_hw *hw) 546b299221cSThierry Reding { 547e1335e2fSThierry Reding struct tegra_clk_sor_pad *pad = to_pad(hw); 548e1335e2fSThierry Reding struct tegra_sor *sor = pad->sor; 549b299221cSThierry Reding u8 parent = U8_MAX; 550b299221cSThierry Reding u32 value; 551b299221cSThierry Reding 552b299221cSThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 553b299221cSThierry Reding 554b299221cSThierry Reding switch (value & SOR_CLK_CNTRL_DP_CLK_SEL_MASK) { 555b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK: 556b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK: 557b299221cSThierry Reding parent = 0; 558b299221cSThierry Reding break; 559b299221cSThierry Reding 560b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK: 561b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK: 562b299221cSThierry Reding parent = 1; 563b299221cSThierry Reding break; 564b299221cSThierry Reding } 565b299221cSThierry Reding 566b299221cSThierry Reding return parent; 567b299221cSThierry Reding } 568b299221cSThierry Reding 569e1335e2fSThierry Reding static const struct clk_ops tegra_clk_sor_pad_ops = { 570e1335e2fSThierry Reding .set_parent = tegra_clk_sor_pad_set_parent, 571e1335e2fSThierry Reding .get_parent = tegra_clk_sor_pad_get_parent, 572b299221cSThierry Reding }; 573b299221cSThierry Reding 574e1335e2fSThierry Reding static struct clk *tegra_clk_sor_pad_register(struct tegra_sor *sor, 575b299221cSThierry Reding const char *name) 576b299221cSThierry Reding { 577e1335e2fSThierry Reding struct tegra_clk_sor_pad *pad; 578b299221cSThierry Reding struct clk_init_data init; 579b299221cSThierry Reding struct clk *clk; 580b299221cSThierry Reding 581e1335e2fSThierry Reding pad = devm_kzalloc(sor->dev, sizeof(*pad), GFP_KERNEL); 582e1335e2fSThierry Reding if (!pad) 583b299221cSThierry Reding return ERR_PTR(-ENOMEM); 584b299221cSThierry Reding 585e1335e2fSThierry Reding pad->sor = sor; 586b299221cSThierry Reding 587b299221cSThierry Reding init.name = name; 588b299221cSThierry Reding init.flags = 0; 589e1335e2fSThierry Reding init.parent_names = tegra_clk_sor_pad_parents; 590e1335e2fSThierry Reding init.num_parents = ARRAY_SIZE(tegra_clk_sor_pad_parents); 591e1335e2fSThierry Reding init.ops = &tegra_clk_sor_pad_ops; 592b299221cSThierry Reding 593e1335e2fSThierry Reding pad->hw.init = &init; 594b299221cSThierry Reding 595e1335e2fSThierry Reding clk = devm_clk_register(sor->dev, &pad->hw); 596b299221cSThierry Reding 597b299221cSThierry Reding return clk; 598b299221cSThierry Reding } 599b299221cSThierry Reding 6006b6b6042SThierry Reding static int tegra_sor_dp_train_fast(struct tegra_sor *sor, 6016b6b6042SThierry Reding struct drm_dp_link *link) 6026b6b6042SThierry Reding { 6036b6b6042SThierry Reding unsigned int i; 6046b6b6042SThierry Reding u8 pattern; 60528fe2076SThierry Reding u32 value; 6066b6b6042SThierry Reding int err; 6076b6b6042SThierry Reding 6086b6b6042SThierry Reding /* setup lane parameters */ 6096b6b6042SThierry Reding value = SOR_LANE_DRIVE_CURRENT_LANE3(0x40) | 6106b6b6042SThierry Reding SOR_LANE_DRIVE_CURRENT_LANE2(0x40) | 6116b6b6042SThierry Reding SOR_LANE_DRIVE_CURRENT_LANE1(0x40) | 6126b6b6042SThierry Reding SOR_LANE_DRIVE_CURRENT_LANE0(0x40); 613a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0); 6146b6b6042SThierry Reding 6156b6b6042SThierry Reding value = SOR_LANE_PREEMPHASIS_LANE3(0x0f) | 6166b6b6042SThierry Reding SOR_LANE_PREEMPHASIS_LANE2(0x0f) | 6176b6b6042SThierry Reding SOR_LANE_PREEMPHASIS_LANE1(0x0f) | 6186b6b6042SThierry Reding SOR_LANE_PREEMPHASIS_LANE0(0x0f); 619a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0); 6206b6b6042SThierry Reding 621a9a9e4fdSThierry Reding value = SOR_LANE_POSTCURSOR_LANE3(0x00) | 622a9a9e4fdSThierry Reding SOR_LANE_POSTCURSOR_LANE2(0x00) | 623a9a9e4fdSThierry Reding SOR_LANE_POSTCURSOR_LANE1(0x00) | 624a9a9e4fdSThierry Reding SOR_LANE_POSTCURSOR_LANE0(0x00); 625a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_LANE_POSTCURSOR0); 6266b6b6042SThierry Reding 6276b6b6042SThierry Reding /* disable LVDS mode */ 6286b6b6042SThierry Reding tegra_sor_writel(sor, 0, SOR_LVDS); 6296b6b6042SThierry Reding 630880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 6316b6b6042SThierry Reding value |= SOR_DP_PADCTL_TX_PU_ENABLE; 6326b6b6042SThierry Reding value &= ~SOR_DP_PADCTL_TX_PU_MASK; 6336b6b6042SThierry Reding value |= SOR_DP_PADCTL_TX_PU(2); /* XXX: don't hardcode? */ 634880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 6356b6b6042SThierry Reding 636880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 6376b6b6042SThierry Reding value |= SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 | 6386b6b6042SThierry Reding SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0; 639880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 6406b6b6042SThierry Reding 6416b6b6042SThierry Reding usleep_range(10, 100); 6426b6b6042SThierry Reding 643880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 6446b6b6042SThierry Reding value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 | 6456b6b6042SThierry Reding SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0); 646880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 6476b6b6042SThierry Reding 6489542c237SThierry Reding err = drm_dp_aux_prepare(sor->aux, DP_SET_ANSI_8B10B); 6496b6b6042SThierry Reding if (err < 0) 6506b6b6042SThierry Reding return err; 6516b6b6042SThierry Reding 6526b6b6042SThierry Reding for (i = 0, value = 0; i < link->num_lanes; i++) { 6536b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 6546b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_NONE | 6556b6b6042SThierry Reding SOR_DP_TPG_PATTERN_TRAIN1; 6566b6b6042SThierry Reding value = (value << 8) | lane; 6576b6b6042SThierry Reding } 6586b6b6042SThierry Reding 6596b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 6606b6b6042SThierry Reding 6616b6b6042SThierry Reding pattern = DP_TRAINING_PATTERN_1; 6626b6b6042SThierry Reding 6639542c237SThierry Reding err = drm_dp_aux_train(sor->aux, link, pattern); 6646b6b6042SThierry Reding if (err < 0) 6656b6b6042SThierry Reding return err; 6666b6b6042SThierry Reding 667a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_SPARE0); 6686b6b6042SThierry Reding value |= SOR_DP_SPARE_SEQ_ENABLE; 6696b6b6042SThierry Reding value &= ~SOR_DP_SPARE_PANEL_INTERNAL; 6706b6b6042SThierry Reding value |= SOR_DP_SPARE_MACRO_SOR_CLK; 671a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_SPARE0); 6726b6b6042SThierry Reding 6736b6b6042SThierry Reding for (i = 0, value = 0; i < link->num_lanes; i++) { 6746b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 6756b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_NONE | 6766b6b6042SThierry Reding SOR_DP_TPG_PATTERN_TRAIN2; 6776b6b6042SThierry Reding value = (value << 8) | lane; 6786b6b6042SThierry Reding } 6796b6b6042SThierry Reding 6806b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 6816b6b6042SThierry Reding 6826b6b6042SThierry Reding pattern = DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_2; 6836b6b6042SThierry Reding 6849542c237SThierry Reding err = drm_dp_aux_train(sor->aux, link, pattern); 6856b6b6042SThierry Reding if (err < 0) 6866b6b6042SThierry Reding return err; 6876b6b6042SThierry Reding 6886b6b6042SThierry Reding for (i = 0, value = 0; i < link->num_lanes; i++) { 6896b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 6906b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_GALIOS | 6916b6b6042SThierry Reding SOR_DP_TPG_PATTERN_NONE; 6926b6b6042SThierry Reding value = (value << 8) | lane; 6936b6b6042SThierry Reding } 6946b6b6042SThierry Reding 6956b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 6966b6b6042SThierry Reding 6976b6b6042SThierry Reding pattern = DP_TRAINING_PATTERN_DISABLE; 6986b6b6042SThierry Reding 6999542c237SThierry Reding err = drm_dp_aux_train(sor->aux, link, pattern); 7006b6b6042SThierry Reding if (err < 0) 7016b6b6042SThierry Reding return err; 7026b6b6042SThierry Reding 7036b6b6042SThierry Reding return 0; 7046b6b6042SThierry Reding } 7056b6b6042SThierry Reding 7066b6b6042SThierry Reding static void tegra_sor_super_update(struct tegra_sor *sor) 7076b6b6042SThierry Reding { 708a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_SUPER_STATE0); 709a9a9e4fdSThierry Reding tegra_sor_writel(sor, 1, SOR_SUPER_STATE0); 710a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_SUPER_STATE0); 7116b6b6042SThierry Reding } 7126b6b6042SThierry Reding 7136b6b6042SThierry Reding static void tegra_sor_update(struct tegra_sor *sor) 7146b6b6042SThierry Reding { 715a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_STATE0); 716a9a9e4fdSThierry Reding tegra_sor_writel(sor, 1, SOR_STATE0); 717a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_STATE0); 7186b6b6042SThierry Reding } 7196b6b6042SThierry Reding 7206b6b6042SThierry Reding static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout) 7216b6b6042SThierry Reding { 72228fe2076SThierry Reding u32 value; 7236b6b6042SThierry Reding 7246b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_DIV); 7256b6b6042SThierry Reding value &= ~SOR_PWM_DIV_MASK; 7266b6b6042SThierry Reding value |= 0x400; /* period */ 7276b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWM_DIV); 7286b6b6042SThierry Reding 7296b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_CTL); 7306b6b6042SThierry Reding value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK; 7316b6b6042SThierry Reding value |= 0x400; /* duty cycle */ 7326b6b6042SThierry Reding value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */ 7336b6b6042SThierry Reding value |= SOR_PWM_CTL_TRIGGER; 7346b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWM_CTL); 7356b6b6042SThierry Reding 7366b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 7376b6b6042SThierry Reding 7386b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 7396b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_CTL); 7406b6b6042SThierry Reding if ((value & SOR_PWM_CTL_TRIGGER) == 0) 7416b6b6042SThierry Reding return 0; 7426b6b6042SThierry Reding 7436b6b6042SThierry Reding usleep_range(25, 100); 7446b6b6042SThierry Reding } 7456b6b6042SThierry Reding 7466b6b6042SThierry Reding return -ETIMEDOUT; 7476b6b6042SThierry Reding } 7486b6b6042SThierry Reding 7496b6b6042SThierry Reding static int tegra_sor_attach(struct tegra_sor *sor) 7506b6b6042SThierry Reding { 7516b6b6042SThierry Reding unsigned long value, timeout; 7526b6b6042SThierry Reding 7536b6b6042SThierry Reding /* wake up in normal mode */ 754a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 7556b6b6042SThierry Reding value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE; 7566b6b6042SThierry Reding value |= SOR_SUPER_STATE_MODE_NORMAL; 757a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 7586b6b6042SThierry Reding tegra_sor_super_update(sor); 7596b6b6042SThierry Reding 7606b6b6042SThierry Reding /* attach */ 761a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 7626b6b6042SThierry Reding value |= SOR_SUPER_STATE_ATTACHED; 763a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 7646b6b6042SThierry Reding tegra_sor_super_update(sor); 7656b6b6042SThierry Reding 7666b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 7676b6b6042SThierry Reding 7686b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 7696b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 7706b6b6042SThierry Reding if ((value & SOR_TEST_ATTACHED) != 0) 7716b6b6042SThierry Reding return 0; 7726b6b6042SThierry Reding 7736b6b6042SThierry Reding usleep_range(25, 100); 7746b6b6042SThierry Reding } 7756b6b6042SThierry Reding 7766b6b6042SThierry Reding return -ETIMEDOUT; 7776b6b6042SThierry Reding } 7786b6b6042SThierry Reding 7796b6b6042SThierry Reding static int tegra_sor_wakeup(struct tegra_sor *sor) 7806b6b6042SThierry Reding { 7816b6b6042SThierry Reding unsigned long value, timeout; 7826b6b6042SThierry Reding 7836b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 7846b6b6042SThierry Reding 7856b6b6042SThierry Reding /* wait for head to wake up */ 7866b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 7876b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 7886b6b6042SThierry Reding value &= SOR_TEST_HEAD_MODE_MASK; 7896b6b6042SThierry Reding 7906b6b6042SThierry Reding if (value == SOR_TEST_HEAD_MODE_AWAKE) 7916b6b6042SThierry Reding return 0; 7926b6b6042SThierry Reding 7936b6b6042SThierry Reding usleep_range(25, 100); 7946b6b6042SThierry Reding } 7956b6b6042SThierry Reding 7966b6b6042SThierry Reding return -ETIMEDOUT; 7976b6b6042SThierry Reding } 7986b6b6042SThierry Reding 7996b6b6042SThierry Reding static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout) 8006b6b6042SThierry Reding { 80128fe2076SThierry Reding u32 value; 8026b6b6042SThierry Reding 8036b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 8046b6b6042SThierry Reding value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU; 8056b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWR); 8066b6b6042SThierry Reding 8076b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 8086b6b6042SThierry Reding 8096b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 8106b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 8116b6b6042SThierry Reding if ((value & SOR_PWR_TRIGGER) == 0) 8126b6b6042SThierry Reding return 0; 8136b6b6042SThierry Reding 8146b6b6042SThierry Reding usleep_range(25, 100); 8156b6b6042SThierry Reding } 8166b6b6042SThierry Reding 8176b6b6042SThierry Reding return -ETIMEDOUT; 8186b6b6042SThierry Reding } 8196b6b6042SThierry Reding 82034fa183bSThierry Reding struct tegra_sor_params { 82134fa183bSThierry Reding /* number of link clocks per line */ 82234fa183bSThierry Reding unsigned int num_clocks; 82334fa183bSThierry Reding /* ratio between input and output */ 82434fa183bSThierry Reding u64 ratio; 82534fa183bSThierry Reding /* precision factor */ 82634fa183bSThierry Reding u64 precision; 82734fa183bSThierry Reding 82834fa183bSThierry Reding unsigned int active_polarity; 82934fa183bSThierry Reding unsigned int active_count; 83034fa183bSThierry Reding unsigned int active_frac; 83134fa183bSThierry Reding unsigned int tu_size; 83234fa183bSThierry Reding unsigned int error; 83334fa183bSThierry Reding }; 83434fa183bSThierry Reding 83534fa183bSThierry Reding static int tegra_sor_compute_params(struct tegra_sor *sor, 83634fa183bSThierry Reding struct tegra_sor_params *params, 83734fa183bSThierry Reding unsigned int tu_size) 83834fa183bSThierry Reding { 83934fa183bSThierry Reding u64 active_sym, active_count, frac, approx; 84034fa183bSThierry Reding u32 active_polarity, active_frac = 0; 84134fa183bSThierry Reding const u64 f = params->precision; 84234fa183bSThierry Reding s64 error; 84334fa183bSThierry Reding 84434fa183bSThierry Reding active_sym = params->ratio * tu_size; 84534fa183bSThierry Reding active_count = div_u64(active_sym, f) * f; 84634fa183bSThierry Reding frac = active_sym - active_count; 84734fa183bSThierry Reding 84834fa183bSThierry Reding /* fraction < 0.5 */ 84934fa183bSThierry Reding if (frac >= (f / 2)) { 85034fa183bSThierry Reding active_polarity = 1; 85134fa183bSThierry Reding frac = f - frac; 85234fa183bSThierry Reding } else { 85334fa183bSThierry Reding active_polarity = 0; 85434fa183bSThierry Reding } 85534fa183bSThierry Reding 85634fa183bSThierry Reding if (frac != 0) { 85734fa183bSThierry Reding frac = div_u64(f * f, frac); /* 1/fraction */ 85834fa183bSThierry Reding if (frac <= (15 * f)) { 85934fa183bSThierry Reding active_frac = div_u64(frac, f); 86034fa183bSThierry Reding 86134fa183bSThierry Reding /* round up */ 86234fa183bSThierry Reding if (active_polarity) 86334fa183bSThierry Reding active_frac++; 86434fa183bSThierry Reding } else { 86534fa183bSThierry Reding active_frac = active_polarity ? 1 : 15; 86634fa183bSThierry Reding } 86734fa183bSThierry Reding } 86834fa183bSThierry Reding 86934fa183bSThierry Reding if (active_frac == 1) 87034fa183bSThierry Reding active_polarity = 0; 87134fa183bSThierry Reding 87234fa183bSThierry Reding if (active_polarity == 1) { 87334fa183bSThierry Reding if (active_frac) { 87434fa183bSThierry Reding approx = active_count + (active_frac * (f - 1)) * f; 87534fa183bSThierry Reding approx = div_u64(approx, active_frac * f); 87634fa183bSThierry Reding } else { 87734fa183bSThierry Reding approx = active_count + f; 87834fa183bSThierry Reding } 87934fa183bSThierry Reding } else { 88034fa183bSThierry Reding if (active_frac) 88134fa183bSThierry Reding approx = active_count + div_u64(f, active_frac); 88234fa183bSThierry Reding else 88334fa183bSThierry Reding approx = active_count; 88434fa183bSThierry Reding } 88534fa183bSThierry Reding 88634fa183bSThierry Reding error = div_s64(active_sym - approx, tu_size); 88734fa183bSThierry Reding error *= params->num_clocks; 88834fa183bSThierry Reding 88979211c8eSAndrew Morton if (error <= 0 && abs(error) < params->error) { 89034fa183bSThierry Reding params->active_count = div_u64(active_count, f); 89134fa183bSThierry Reding params->active_polarity = active_polarity; 89234fa183bSThierry Reding params->active_frac = active_frac; 89379211c8eSAndrew Morton params->error = abs(error); 89434fa183bSThierry Reding params->tu_size = tu_size; 89534fa183bSThierry Reding 89634fa183bSThierry Reding if (error == 0) 89734fa183bSThierry Reding return true; 89834fa183bSThierry Reding } 89934fa183bSThierry Reding 90034fa183bSThierry Reding return false; 90134fa183bSThierry Reding } 90234fa183bSThierry Reding 903a198359eSThierry Reding static int tegra_sor_compute_config(struct tegra_sor *sor, 90480444495SThierry Reding const struct drm_display_mode *mode, 90534fa183bSThierry Reding struct tegra_sor_config *config, 90634fa183bSThierry Reding struct drm_dp_link *link) 90734fa183bSThierry Reding { 90834fa183bSThierry Reding const u64 f = 100000, link_rate = link->rate * 1000; 90934fa183bSThierry Reding const u64 pclk = mode->clock * 1000; 9107890b576SThierry Reding u64 input, output, watermark, num; 91134fa183bSThierry Reding struct tegra_sor_params params; 91234fa183bSThierry Reding u32 num_syms_per_line; 91334fa183bSThierry Reding unsigned int i; 91434fa183bSThierry Reding 91534fa183bSThierry Reding if (!link_rate || !link->num_lanes || !pclk || !config->bits_per_pixel) 91634fa183bSThierry Reding return -EINVAL; 91734fa183bSThierry Reding 91834fa183bSThierry Reding output = link_rate * 8 * link->num_lanes; 91934fa183bSThierry Reding input = pclk * config->bits_per_pixel; 92034fa183bSThierry Reding 92134fa183bSThierry Reding if (input >= output) 92234fa183bSThierry Reding return -ERANGE; 92334fa183bSThierry Reding 92434fa183bSThierry Reding memset(¶ms, 0, sizeof(params)); 92534fa183bSThierry Reding params.ratio = div64_u64(input * f, output); 92634fa183bSThierry Reding params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk); 92734fa183bSThierry Reding params.precision = f; 92834fa183bSThierry Reding params.error = 64 * f; 92934fa183bSThierry Reding params.tu_size = 64; 93034fa183bSThierry Reding 93134fa183bSThierry Reding for (i = params.tu_size; i >= 32; i--) 93234fa183bSThierry Reding if (tegra_sor_compute_params(sor, ¶ms, i)) 93334fa183bSThierry Reding break; 93434fa183bSThierry Reding 93534fa183bSThierry Reding if (params.active_frac == 0) { 93634fa183bSThierry Reding config->active_polarity = 0; 93734fa183bSThierry Reding config->active_count = params.active_count; 93834fa183bSThierry Reding 93934fa183bSThierry Reding if (!params.active_polarity) 94034fa183bSThierry Reding config->active_count--; 94134fa183bSThierry Reding 94234fa183bSThierry Reding config->tu_size = params.tu_size; 94334fa183bSThierry Reding config->active_frac = 1; 94434fa183bSThierry Reding } else { 94534fa183bSThierry Reding config->active_polarity = params.active_polarity; 94634fa183bSThierry Reding config->active_count = params.active_count; 94734fa183bSThierry Reding config->active_frac = params.active_frac; 94834fa183bSThierry Reding config->tu_size = params.tu_size; 94934fa183bSThierry Reding } 95034fa183bSThierry Reding 95134fa183bSThierry Reding dev_dbg(sor->dev, 95234fa183bSThierry Reding "polarity: %d active count: %d tu size: %d active frac: %d\n", 95334fa183bSThierry Reding config->active_polarity, config->active_count, 95434fa183bSThierry Reding config->tu_size, config->active_frac); 95534fa183bSThierry Reding 95634fa183bSThierry Reding watermark = params.ratio * config->tu_size * (f - params.ratio); 95734fa183bSThierry Reding watermark = div_u64(watermark, f); 95834fa183bSThierry Reding 95934fa183bSThierry Reding watermark = div_u64(watermark + params.error, f); 96034fa183bSThierry Reding config->watermark = watermark + (config->bits_per_pixel / 8) + 2; 96134fa183bSThierry Reding num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) * 96234fa183bSThierry Reding (link->num_lanes * 8); 96334fa183bSThierry Reding 96434fa183bSThierry Reding if (config->watermark > 30) { 96534fa183bSThierry Reding config->watermark = 30; 96634fa183bSThierry Reding dev_err(sor->dev, 96734fa183bSThierry Reding "unable to compute TU size, forcing watermark to %u\n", 96834fa183bSThierry Reding config->watermark); 96934fa183bSThierry Reding } else if (config->watermark > num_syms_per_line) { 97034fa183bSThierry Reding config->watermark = num_syms_per_line; 97134fa183bSThierry Reding dev_err(sor->dev, "watermark too high, forcing to %u\n", 97234fa183bSThierry Reding config->watermark); 97334fa183bSThierry Reding } 97434fa183bSThierry Reding 9757890b576SThierry Reding /* compute the number of symbols per horizontal blanking interval */ 9767890b576SThierry Reding num = ((mode->htotal - mode->hdisplay) - 7) * link_rate; 9777890b576SThierry Reding config->hblank_symbols = div_u64(num, pclk); 9787890b576SThierry Reding 9797890b576SThierry Reding if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING) 9807890b576SThierry Reding config->hblank_symbols -= 3; 9817890b576SThierry Reding 9827890b576SThierry Reding config->hblank_symbols -= 12 / link->num_lanes; 9837890b576SThierry Reding 9847890b576SThierry Reding /* compute the number of symbols per vertical blanking interval */ 9857890b576SThierry Reding num = (mode->hdisplay - 25) * link_rate; 9867890b576SThierry Reding config->vblank_symbols = div_u64(num, pclk); 9877890b576SThierry Reding config->vblank_symbols -= 36 / link->num_lanes + 4; 9887890b576SThierry Reding 9897890b576SThierry Reding dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols, 9907890b576SThierry Reding config->vblank_symbols); 9917890b576SThierry Reding 99234fa183bSThierry Reding return 0; 99334fa183bSThierry Reding } 99434fa183bSThierry Reding 995402f6bcdSThierry Reding static void tegra_sor_apply_config(struct tegra_sor *sor, 996402f6bcdSThierry Reding const struct tegra_sor_config *config) 997402f6bcdSThierry Reding { 998402f6bcdSThierry Reding u32 value; 999402f6bcdSThierry Reding 1000402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 1001402f6bcdSThierry Reding value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK; 1002402f6bcdSThierry Reding value |= SOR_DP_LINKCTL_TU_SIZE(config->tu_size); 1003402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 1004402f6bcdSThierry Reding 1005402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_CONFIG0); 1006402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_WATERMARK_MASK; 1007402f6bcdSThierry Reding value |= SOR_DP_CONFIG_WATERMARK(config->watermark); 1008402f6bcdSThierry Reding 1009402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK; 1010402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config->active_count); 1011402f6bcdSThierry Reding 1012402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK; 1013402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config->active_frac); 1014402f6bcdSThierry Reding 1015402f6bcdSThierry Reding if (config->active_polarity) 1016402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY; 1017402f6bcdSThierry Reding else 1018402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY; 1019402f6bcdSThierry Reding 1020402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE; 1021402f6bcdSThierry Reding value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE; 1022402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_CONFIG0); 1023402f6bcdSThierry Reding 1024402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS); 1025402f6bcdSThierry Reding value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK; 1026402f6bcdSThierry Reding value |= config->hblank_symbols & 0xffff; 1027402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS); 1028402f6bcdSThierry Reding 1029402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS); 1030402f6bcdSThierry Reding value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK; 1031402f6bcdSThierry Reding value |= config->vblank_symbols & 0xffff; 1032402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS); 1033402f6bcdSThierry Reding } 1034402f6bcdSThierry Reding 10352bd1dd39SThierry Reding static void tegra_sor_mode_set(struct tegra_sor *sor, 10362bd1dd39SThierry Reding const struct drm_display_mode *mode, 1037c31efa7aSThierry Reding struct tegra_sor_state *state) 10382bd1dd39SThierry Reding { 10392bd1dd39SThierry Reding struct tegra_dc *dc = to_tegra_dc(sor->output.encoder.crtc); 10402bd1dd39SThierry Reding unsigned int vbe, vse, hbe, hse, vbs, hbs; 10412bd1dd39SThierry Reding u32 value; 10422bd1dd39SThierry Reding 10432bd1dd39SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 10442bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_PIXELDEPTH_MASK; 10452bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_CRC_MODE_MASK; 10462bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_OWNER_MASK; 10472bd1dd39SThierry Reding 10482bd1dd39SThierry Reding value |= SOR_STATE_ASY_CRC_MODE_COMPLETE | 10492bd1dd39SThierry Reding SOR_STATE_ASY_OWNER(dc->pipe + 1); 10502bd1dd39SThierry Reding 10512bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_PHSYNC) 10522bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_HSYNCPOL; 10532bd1dd39SThierry Reding 10542bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_NHSYNC) 10552bd1dd39SThierry Reding value |= SOR_STATE_ASY_HSYNCPOL; 10562bd1dd39SThierry Reding 10572bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_PVSYNC) 10582bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_VSYNCPOL; 10592bd1dd39SThierry Reding 10602bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_NVSYNC) 10612bd1dd39SThierry Reding value |= SOR_STATE_ASY_VSYNCPOL; 10622bd1dd39SThierry Reding 1063c31efa7aSThierry Reding switch (state->bpc) { 1064c31efa7aSThierry Reding case 16: 1065c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_48_444; 1066c31efa7aSThierry Reding break; 1067c31efa7aSThierry Reding 1068c31efa7aSThierry Reding case 12: 1069c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_36_444; 1070c31efa7aSThierry Reding break; 1071c31efa7aSThierry Reding 1072c31efa7aSThierry Reding case 10: 1073c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_30_444; 1074c31efa7aSThierry Reding break; 1075c31efa7aSThierry Reding 10762bd1dd39SThierry Reding case 8: 10772bd1dd39SThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444; 10782bd1dd39SThierry Reding break; 10792bd1dd39SThierry Reding 10802bd1dd39SThierry Reding case 6: 10812bd1dd39SThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444; 10822bd1dd39SThierry Reding break; 10832bd1dd39SThierry Reding 10842bd1dd39SThierry Reding default: 1085c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444; 10862bd1dd39SThierry Reding break; 10872bd1dd39SThierry Reding } 10882bd1dd39SThierry Reding 10892bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 10902bd1dd39SThierry Reding 10912bd1dd39SThierry Reding /* 10922bd1dd39SThierry Reding * TODO: The video timing programming below doesn't seem to match the 10932bd1dd39SThierry Reding * register definitions. 10942bd1dd39SThierry Reding */ 10952bd1dd39SThierry Reding 10962bd1dd39SThierry Reding value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff); 1097880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->head_state1 + dc->pipe); 10982bd1dd39SThierry Reding 10992bd1dd39SThierry Reding /* sync end = sync width - 1 */ 11002bd1dd39SThierry Reding vse = mode->vsync_end - mode->vsync_start - 1; 11012bd1dd39SThierry Reding hse = mode->hsync_end - mode->hsync_start - 1; 11022bd1dd39SThierry Reding 11032bd1dd39SThierry Reding value = ((vse & 0x7fff) << 16) | (hse & 0x7fff); 1104880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->head_state2 + dc->pipe); 11052bd1dd39SThierry Reding 11062bd1dd39SThierry Reding /* blank end = sync end + back porch */ 11072bd1dd39SThierry Reding vbe = vse + (mode->vtotal - mode->vsync_end); 11082bd1dd39SThierry Reding hbe = hse + (mode->htotal - mode->hsync_end); 11092bd1dd39SThierry Reding 11102bd1dd39SThierry Reding value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff); 1111880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->head_state3 + dc->pipe); 11122bd1dd39SThierry Reding 11132bd1dd39SThierry Reding /* blank start = blank end + active */ 11142bd1dd39SThierry Reding vbs = vbe + mode->vdisplay; 11152bd1dd39SThierry Reding hbs = hbe + mode->hdisplay; 11162bd1dd39SThierry Reding 11172bd1dd39SThierry Reding value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff); 1118880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->head_state4 + dc->pipe); 11192bd1dd39SThierry Reding 11202bd1dd39SThierry Reding /* XXX interlacing support */ 1121880cee0bSThierry Reding tegra_sor_writel(sor, 0x001, sor->soc->regs->head_state5 + dc->pipe); 11222bd1dd39SThierry Reding } 11232bd1dd39SThierry Reding 11246fad8f66SThierry Reding static int tegra_sor_detach(struct tegra_sor *sor) 11256b6b6042SThierry Reding { 11266fad8f66SThierry Reding unsigned long value, timeout; 11276fad8f66SThierry Reding 11286fad8f66SThierry Reding /* switch to safe mode */ 1129a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 11306fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_MODE_NORMAL; 1131a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 11326fad8f66SThierry Reding tegra_sor_super_update(sor); 11336fad8f66SThierry Reding 11346fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 11356fad8f66SThierry Reding 11366fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 11376fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 11386fad8f66SThierry Reding if (value & SOR_PWR_MODE_SAFE) 11396fad8f66SThierry Reding break; 11406fad8f66SThierry Reding } 11416fad8f66SThierry Reding 11426fad8f66SThierry Reding if ((value & SOR_PWR_MODE_SAFE) == 0) 11436fad8f66SThierry Reding return -ETIMEDOUT; 11446fad8f66SThierry Reding 11456fad8f66SThierry Reding /* go to sleep */ 1146a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 11476fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK; 1148a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 11496fad8f66SThierry Reding tegra_sor_super_update(sor); 11506fad8f66SThierry Reding 11516fad8f66SThierry Reding /* detach */ 1152a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 11536fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_ATTACHED; 1154a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 11556fad8f66SThierry Reding tegra_sor_super_update(sor); 11566fad8f66SThierry Reding 11576fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 11586fad8f66SThierry Reding 11596fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 11606fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 11616fad8f66SThierry Reding if ((value & SOR_TEST_ATTACHED) == 0) 11626fad8f66SThierry Reding break; 11636fad8f66SThierry Reding 11646fad8f66SThierry Reding usleep_range(25, 100); 11656fad8f66SThierry Reding } 11666fad8f66SThierry Reding 11676fad8f66SThierry Reding if ((value & SOR_TEST_ATTACHED) != 0) 11686fad8f66SThierry Reding return -ETIMEDOUT; 11696fad8f66SThierry Reding 11706fad8f66SThierry Reding return 0; 11716fad8f66SThierry Reding } 11726fad8f66SThierry Reding 11736fad8f66SThierry Reding static int tegra_sor_power_down(struct tegra_sor *sor) 11746fad8f66SThierry Reding { 11756fad8f66SThierry Reding unsigned long value, timeout; 11766fad8f66SThierry Reding int err; 11776fad8f66SThierry Reding 11786fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 11796fad8f66SThierry Reding value &= ~SOR_PWR_NORMAL_STATE_PU; 11806fad8f66SThierry Reding value |= SOR_PWR_TRIGGER; 11816fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_PWR); 11826fad8f66SThierry Reding 11836fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 11846fad8f66SThierry Reding 11856fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 11866fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 11876fad8f66SThierry Reding if ((value & SOR_PWR_TRIGGER) == 0) 11886fad8f66SThierry Reding return 0; 11896fad8f66SThierry Reding 11906fad8f66SThierry Reding usleep_range(25, 100); 11916fad8f66SThierry Reding } 11926fad8f66SThierry Reding 11936fad8f66SThierry Reding if ((value & SOR_PWR_TRIGGER) != 0) 11946fad8f66SThierry Reding return -ETIMEDOUT; 11956fad8f66SThierry Reding 119625bb2cecSThierry Reding /* switch to safe parent clock */ 119725bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 1198e1335e2fSThierry Reding if (err < 0) { 11996fad8f66SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 1200e1335e2fSThierry Reding return err; 1201e1335e2fSThierry Reding } 12026fad8f66SThierry Reding 1203880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 12046fad8f66SThierry Reding value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 | 12056fad8f66SThierry Reding SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2); 1206880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 12076fad8f66SThierry Reding 12086fad8f66SThierry Reding /* stop lane sequencer */ 12096fad8f66SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP | 12106fad8f66SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_DOWN; 12116fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 12126fad8f66SThierry Reding 12136fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 12146fad8f66SThierry Reding 12156fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 12166fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 12176fad8f66SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 12186fad8f66SThierry Reding break; 12196fad8f66SThierry Reding 12206fad8f66SThierry Reding usleep_range(25, 100); 12216fad8f66SThierry Reding } 12226fad8f66SThierry Reding 12236fad8f66SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0) 12246fad8f66SThierry Reding return -ETIMEDOUT; 12256fad8f66SThierry Reding 1226880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 1227a9a9e4fdSThierry Reding value |= SOR_PLL2_PORT_POWERDOWN; 1228880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 12296fad8f66SThierry Reding 12306fad8f66SThierry Reding usleep_range(20, 100); 12316fad8f66SThierry Reding 1232880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll0); 1233a9a9e4fdSThierry Reding value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR; 1234880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll0); 12356fad8f66SThierry Reding 1236880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 1237a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD; 1238a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 1239880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 12406fad8f66SThierry Reding 12416fad8f66SThierry Reding usleep_range(20, 100); 12426fad8f66SThierry Reding 12436fad8f66SThierry Reding return 0; 12446fad8f66SThierry Reding } 12456fad8f66SThierry Reding 12466fad8f66SThierry Reding static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout) 12476fad8f66SThierry Reding { 12486fad8f66SThierry Reding u32 value; 12496fad8f66SThierry Reding 12506fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 12516fad8f66SThierry Reding 12526fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 1253a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_CRCA); 1254a9a9e4fdSThierry Reding if (value & SOR_CRCA_VALID) 12556fad8f66SThierry Reding return 0; 12566fad8f66SThierry Reding 12576fad8f66SThierry Reding usleep_range(100, 200); 12586fad8f66SThierry Reding } 12596fad8f66SThierry Reding 12606fad8f66SThierry Reding return -ETIMEDOUT; 12616fad8f66SThierry Reding } 12626fad8f66SThierry Reding 1263530239a8SThierry Reding static int tegra_sor_show_crc(struct seq_file *s, void *data) 12646fad8f66SThierry Reding { 1265530239a8SThierry Reding struct drm_info_node *node = s->private; 1266530239a8SThierry Reding struct tegra_sor *sor = node->info_ent->data; 1267850bab44SThierry Reding struct drm_crtc *crtc = sor->output.encoder.crtc; 1268850bab44SThierry Reding struct drm_device *drm = node->minor->dev; 1269530239a8SThierry Reding int err = 0; 12706fad8f66SThierry Reding u32 value; 12716fad8f66SThierry Reding 1272850bab44SThierry Reding drm_modeset_lock_all(drm); 12736fad8f66SThierry Reding 1274850bab44SThierry Reding if (!crtc || !crtc->state->active) { 1275850bab44SThierry Reding err = -EBUSY; 12766fad8f66SThierry Reding goto unlock; 12776fad8f66SThierry Reding } 12786fad8f66SThierry Reding 1279a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 12806fad8f66SThierry Reding value &= ~SOR_STATE_ASY_CRC_MODE_MASK; 1281a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 12826fad8f66SThierry Reding 12836fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_CRC_CNTRL); 12846fad8f66SThierry Reding value |= SOR_CRC_CNTRL_ENABLE; 12856fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_CRC_CNTRL); 12866fad8f66SThierry Reding 12876fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 12886fad8f66SThierry Reding value &= ~SOR_TEST_CRC_POST_SERIALIZE; 12896fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_TEST); 12906fad8f66SThierry Reding 12916fad8f66SThierry Reding err = tegra_sor_crc_wait(sor, 100); 12926fad8f66SThierry Reding if (err < 0) 12936fad8f66SThierry Reding goto unlock; 12946fad8f66SThierry Reding 1295a9a9e4fdSThierry Reding tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA); 1296a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_CRCB); 12976fad8f66SThierry Reding 1298530239a8SThierry Reding seq_printf(s, "%08x\n", value); 12996fad8f66SThierry Reding 13006fad8f66SThierry Reding unlock: 1301850bab44SThierry Reding drm_modeset_unlock_all(drm); 13026fad8f66SThierry Reding return err; 13036fad8f66SThierry Reding } 13046fad8f66SThierry Reding 1305062f5b2cSThierry Reding #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name } 1306062f5b2cSThierry Reding 1307062f5b2cSThierry Reding static const struct debugfs_reg32 tegra_sor_regs[] = { 1308062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CTXSW), 1309062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SUPER_STATE0), 1310062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SUPER_STATE1), 1311062f5b2cSThierry Reding DEBUGFS_REG32(SOR_STATE0), 1312062f5b2cSThierry Reding DEBUGFS_REG32(SOR_STATE1), 1313062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE0(0)), 1314062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE0(1)), 1315062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE1(0)), 1316062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE1(1)), 1317062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE2(0)), 1318062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE2(1)), 1319062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE3(0)), 1320062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE3(1)), 1321062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE4(0)), 1322062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE4(1)), 1323062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE5(0)), 1324062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE5(1)), 1325062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CRC_CNTRL), 1326062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_DEBUG_MVID), 1327062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CLK_CNTRL), 1328062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CAP), 1329062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PWR), 1330062f5b2cSThierry Reding DEBUGFS_REG32(SOR_TEST), 1331062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PLL0), 1332062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PLL1), 1333062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PLL2), 1334062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PLL3), 1335062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CSTM), 1336062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LVDS), 1337062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CRCA), 1338062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CRCB), 1339062f5b2cSThierry Reding DEBUGFS_REG32(SOR_BLANK), 1340062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_CTL), 1341062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_SEQ_CTL), 1342062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(0)), 1343062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(1)), 1344062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(2)), 1345062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(3)), 1346062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(4)), 1347062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(5)), 1348062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(6)), 1349062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(7)), 1350062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(8)), 1351062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(9)), 1352062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(10)), 1353062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(11)), 1354062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(12)), 1355062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(13)), 1356062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(14)), 1357062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(15)), 1358062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PWM_DIV), 1359062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PWM_CTL), 1360062f5b2cSThierry Reding DEBUGFS_REG32(SOR_VCRC_A0), 1361062f5b2cSThierry Reding DEBUGFS_REG32(SOR_VCRC_A1), 1362062f5b2cSThierry Reding DEBUGFS_REG32(SOR_VCRC_B0), 1363062f5b2cSThierry Reding DEBUGFS_REG32(SOR_VCRC_B1), 1364062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CCRC_A0), 1365062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CCRC_A1), 1366062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CCRC_B0), 1367062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CCRC_B1), 1368062f5b2cSThierry Reding DEBUGFS_REG32(SOR_EDATA_A0), 1369062f5b2cSThierry Reding DEBUGFS_REG32(SOR_EDATA_A1), 1370062f5b2cSThierry Reding DEBUGFS_REG32(SOR_EDATA_B0), 1371062f5b2cSThierry Reding DEBUGFS_REG32(SOR_EDATA_B1), 1372062f5b2cSThierry Reding DEBUGFS_REG32(SOR_COUNT_A0), 1373062f5b2cSThierry Reding DEBUGFS_REG32(SOR_COUNT_A1), 1374062f5b2cSThierry Reding DEBUGFS_REG32(SOR_COUNT_B0), 1375062f5b2cSThierry Reding DEBUGFS_REG32(SOR_COUNT_B1), 1376062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DEBUG_A0), 1377062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DEBUG_A1), 1378062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DEBUG_B0), 1379062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DEBUG_B1), 1380062f5b2cSThierry Reding DEBUGFS_REG32(SOR_TRIG), 1381062f5b2cSThierry Reding DEBUGFS_REG32(SOR_MSCHECK), 1382062f5b2cSThierry Reding DEBUGFS_REG32(SOR_XBAR_CTRL), 1383062f5b2cSThierry Reding DEBUGFS_REG32(SOR_XBAR_POL), 1384062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LINKCTL0), 1385062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LINKCTL1), 1386062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT0), 1387062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT1), 1388062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT0), 1389062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT1), 1390062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_PREEMPHASIS0), 1391062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_PREEMPHASIS1), 1392062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS0), 1393062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS1), 1394062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_POSTCURSOR0), 1395062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_POSTCURSOR1), 1396062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_CONFIG0), 1397062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_CONFIG1), 1398062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_MN0), 1399062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_MN1), 1400062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_PADCTL0), 1401062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_PADCTL1), 1402c57997bcSThierry Reding DEBUGFS_REG32(SOR_DP_PADCTL2), 1403062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_DEBUG0), 1404062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_DEBUG1), 1405062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_SPARE0), 1406062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_SPARE1), 1407062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_AUDIO_CTRL), 1408062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_AUDIO_HBLANK_SYMBOLS), 1409062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_AUDIO_VBLANK_SYMBOLS), 1410062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_HEADER), 1411062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK0), 1412062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK1), 1413062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK2), 1414062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK3), 1415062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK4), 1416062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK5), 1417062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK6), 1418062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_TPG), 1419062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_TPG_CONFIG), 1420062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LQ_CSTM0), 1421062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LQ_CSTM1), 1422062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LQ_CSTM2), 1423062f5b2cSThierry Reding }; 1424062f5b2cSThierry Reding 1425dab16336SThierry Reding static int tegra_sor_show_regs(struct seq_file *s, void *data) 1426dab16336SThierry Reding { 1427dab16336SThierry Reding struct drm_info_node *node = s->private; 1428dab16336SThierry Reding struct tegra_sor *sor = node->info_ent->data; 1429850bab44SThierry Reding struct drm_crtc *crtc = sor->output.encoder.crtc; 1430850bab44SThierry Reding struct drm_device *drm = node->minor->dev; 1431062f5b2cSThierry Reding unsigned int i; 1432850bab44SThierry Reding int err = 0; 1433850bab44SThierry Reding 1434850bab44SThierry Reding drm_modeset_lock_all(drm); 1435850bab44SThierry Reding 1436850bab44SThierry Reding if (!crtc || !crtc->state->active) { 1437850bab44SThierry Reding err = -EBUSY; 1438850bab44SThierry Reding goto unlock; 1439850bab44SThierry Reding } 1440dab16336SThierry Reding 1441062f5b2cSThierry Reding for (i = 0; i < ARRAY_SIZE(tegra_sor_regs); i++) { 1442062f5b2cSThierry Reding unsigned int offset = tegra_sor_regs[i].offset; 1443dab16336SThierry Reding 1444062f5b2cSThierry Reding seq_printf(s, "%-38s %#05x %08x\n", tegra_sor_regs[i].name, 1445062f5b2cSThierry Reding offset, tegra_sor_readl(sor, offset)); 1446062f5b2cSThierry Reding } 1447dab16336SThierry Reding 1448850bab44SThierry Reding unlock: 1449850bab44SThierry Reding drm_modeset_unlock_all(drm); 1450850bab44SThierry Reding return err; 1451dab16336SThierry Reding } 1452dab16336SThierry Reding 1453dab16336SThierry Reding static const struct drm_info_list debugfs_files[] = { 1454530239a8SThierry Reding { "crc", tegra_sor_show_crc, 0, NULL }, 1455dab16336SThierry Reding { "regs", tegra_sor_show_regs, 0, NULL }, 1456dab16336SThierry Reding }; 1457dab16336SThierry Reding 14585b8e043bSThierry Reding static int tegra_sor_late_register(struct drm_connector *connector) 14596fad8f66SThierry Reding { 14605b8e043bSThierry Reding struct tegra_output *output = connector_to_output(connector); 14615b8e043bSThierry Reding unsigned int i, count = ARRAY_SIZE(debugfs_files); 14625b8e043bSThierry Reding struct drm_minor *minor = connector->dev->primary; 14635b8e043bSThierry Reding struct dentry *root = connector->debugfs_entry; 14645b8e043bSThierry Reding struct tegra_sor *sor = to_sor(output); 1465530239a8SThierry Reding int err; 14666fad8f66SThierry Reding 1467dab16336SThierry Reding sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files), 1468dab16336SThierry Reding GFP_KERNEL); 14695b8e043bSThierry Reding if (!sor->debugfs_files) 14705b8e043bSThierry Reding return -ENOMEM; 14716fad8f66SThierry Reding 14725b8e043bSThierry Reding for (i = 0; i < count; i++) 1473dab16336SThierry Reding sor->debugfs_files[i].data = sor; 1474dab16336SThierry Reding 14755b8e043bSThierry Reding err = drm_debugfs_create_files(sor->debugfs_files, count, root, minor); 1476dab16336SThierry Reding if (err < 0) 1477dab16336SThierry Reding goto free; 1478dab16336SThierry Reding 1479530239a8SThierry Reding return 0; 14806fad8f66SThierry Reding 1481dab16336SThierry Reding free: 1482dab16336SThierry Reding kfree(sor->debugfs_files); 1483dab16336SThierry Reding sor->debugfs_files = NULL; 14845b8e043bSThierry Reding 14856fad8f66SThierry Reding return err; 14866fad8f66SThierry Reding } 14876fad8f66SThierry Reding 14885b8e043bSThierry Reding static void tegra_sor_early_unregister(struct drm_connector *connector) 14896fad8f66SThierry Reding { 14905b8e043bSThierry Reding struct tegra_output *output = connector_to_output(connector); 14915b8e043bSThierry Reding unsigned int count = ARRAY_SIZE(debugfs_files); 14925b8e043bSThierry Reding struct tegra_sor *sor = to_sor(output); 1493d92e6009SThierry Reding 14945b8e043bSThierry Reding drm_debugfs_remove_files(sor->debugfs_files, count, 14955b8e043bSThierry Reding connector->dev->primary); 1496dab16336SThierry Reding kfree(sor->debugfs_files); 1497066d30f8SThierry Reding sor->debugfs_files = NULL; 14986fad8f66SThierry Reding } 14996fad8f66SThierry Reding 1500c31efa7aSThierry Reding static void tegra_sor_connector_reset(struct drm_connector *connector) 1501c31efa7aSThierry Reding { 1502c31efa7aSThierry Reding struct tegra_sor_state *state; 1503c31efa7aSThierry Reding 1504c31efa7aSThierry Reding state = kzalloc(sizeof(*state), GFP_KERNEL); 1505c31efa7aSThierry Reding if (!state) 1506c31efa7aSThierry Reding return; 1507c31efa7aSThierry Reding 1508c31efa7aSThierry Reding if (connector->state) { 1509c31efa7aSThierry Reding __drm_atomic_helper_connector_destroy_state(connector->state); 1510c31efa7aSThierry Reding kfree(connector->state); 1511c31efa7aSThierry Reding } 1512c31efa7aSThierry Reding 1513c31efa7aSThierry Reding __drm_atomic_helper_connector_reset(connector, &state->base); 1514c31efa7aSThierry Reding } 1515c31efa7aSThierry Reding 15166fad8f66SThierry Reding static enum drm_connector_status 15176fad8f66SThierry Reding tegra_sor_connector_detect(struct drm_connector *connector, bool force) 15186fad8f66SThierry Reding { 15196fad8f66SThierry Reding struct tegra_output *output = connector_to_output(connector); 15206fad8f66SThierry Reding struct tegra_sor *sor = to_sor(output); 15216fad8f66SThierry Reding 15229542c237SThierry Reding if (sor->aux) 15239542c237SThierry Reding return drm_dp_aux_detect(sor->aux); 15246fad8f66SThierry Reding 1525459cc2c6SThierry Reding return tegra_output_connector_detect(connector, force); 15266fad8f66SThierry Reding } 15276fad8f66SThierry Reding 1528c31efa7aSThierry Reding static struct drm_connector_state * 1529c31efa7aSThierry Reding tegra_sor_connector_duplicate_state(struct drm_connector *connector) 1530c31efa7aSThierry Reding { 1531c31efa7aSThierry Reding struct tegra_sor_state *state = to_sor_state(connector->state); 1532c31efa7aSThierry Reding struct tegra_sor_state *copy; 1533c31efa7aSThierry Reding 1534c31efa7aSThierry Reding copy = kmemdup(state, sizeof(*state), GFP_KERNEL); 1535c31efa7aSThierry Reding if (!copy) 1536c31efa7aSThierry Reding return NULL; 1537c31efa7aSThierry Reding 1538c31efa7aSThierry Reding __drm_atomic_helper_connector_duplicate_state(connector, ©->base); 1539c31efa7aSThierry Reding 1540c31efa7aSThierry Reding return ©->base; 1541c31efa7aSThierry Reding } 1542c31efa7aSThierry Reding 15436fad8f66SThierry Reding static const struct drm_connector_funcs tegra_sor_connector_funcs = { 1544c31efa7aSThierry Reding .reset = tegra_sor_connector_reset, 15456fad8f66SThierry Reding .detect = tegra_sor_connector_detect, 15466fad8f66SThierry Reding .fill_modes = drm_helper_probe_single_connector_modes, 15476fad8f66SThierry Reding .destroy = tegra_output_connector_destroy, 1548c31efa7aSThierry Reding .atomic_duplicate_state = tegra_sor_connector_duplicate_state, 15494aa3df71SThierry Reding .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 15505b8e043bSThierry Reding .late_register = tegra_sor_late_register, 15515b8e043bSThierry Reding .early_unregister = tegra_sor_early_unregister, 15526fad8f66SThierry Reding }; 15536fad8f66SThierry Reding 15546fad8f66SThierry Reding static int tegra_sor_connector_get_modes(struct drm_connector *connector) 15556fad8f66SThierry Reding { 15566fad8f66SThierry Reding struct tegra_output *output = connector_to_output(connector); 15576fad8f66SThierry Reding struct tegra_sor *sor = to_sor(output); 15586fad8f66SThierry Reding int err; 15596fad8f66SThierry Reding 15609542c237SThierry Reding if (sor->aux) 15619542c237SThierry Reding drm_dp_aux_enable(sor->aux); 15626fad8f66SThierry Reding 15636fad8f66SThierry Reding err = tegra_output_connector_get_modes(connector); 15646fad8f66SThierry Reding 15659542c237SThierry Reding if (sor->aux) 15669542c237SThierry Reding drm_dp_aux_disable(sor->aux); 15676fad8f66SThierry Reding 15686fad8f66SThierry Reding return err; 15696fad8f66SThierry Reding } 15706fad8f66SThierry Reding 15716fad8f66SThierry Reding static enum drm_mode_status 15726fad8f66SThierry Reding tegra_sor_connector_mode_valid(struct drm_connector *connector, 15736fad8f66SThierry Reding struct drm_display_mode *mode) 15746fad8f66SThierry Reding { 15756fad8f66SThierry Reding return MODE_OK; 15766fad8f66SThierry Reding } 15776fad8f66SThierry Reding 15786fad8f66SThierry Reding static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = { 15796fad8f66SThierry Reding .get_modes = tegra_sor_connector_get_modes, 15806fad8f66SThierry Reding .mode_valid = tegra_sor_connector_mode_valid, 15816fad8f66SThierry Reding }; 15826fad8f66SThierry Reding 15836fad8f66SThierry Reding static const struct drm_encoder_funcs tegra_sor_encoder_funcs = { 15846fad8f66SThierry Reding .destroy = tegra_output_encoder_destroy, 15856fad8f66SThierry Reding }; 15866fad8f66SThierry Reding 1587850bab44SThierry Reding static void tegra_sor_edp_disable(struct drm_encoder *encoder) 15886fad8f66SThierry Reding { 1589850bab44SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1590850bab44SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 1591850bab44SThierry Reding struct tegra_sor *sor = to_sor(output); 1592850bab44SThierry Reding u32 value; 1593850bab44SThierry Reding int err; 1594850bab44SThierry Reding 1595850bab44SThierry Reding if (output->panel) 1596850bab44SThierry Reding drm_panel_disable(output->panel); 1597850bab44SThierry Reding 1598850bab44SThierry Reding err = tegra_sor_detach(sor); 1599850bab44SThierry Reding if (err < 0) 1600850bab44SThierry Reding dev_err(sor->dev, "failed to detach SOR: %d\n", err); 1601850bab44SThierry Reding 1602850bab44SThierry Reding tegra_sor_writel(sor, 0, SOR_STATE1); 1603850bab44SThierry Reding tegra_sor_update(sor); 1604850bab44SThierry Reding 1605850bab44SThierry Reding /* 1606850bab44SThierry Reding * The following accesses registers of the display controller, so make 1607850bab44SThierry Reding * sure it's only executed when the output is attached to one. 1608850bab44SThierry Reding */ 1609850bab44SThierry Reding if (dc) { 1610850bab44SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 1611c57997bcSThierry Reding value &= ~SOR_ENABLE(0); 1612850bab44SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 1613850bab44SThierry Reding 1614850bab44SThierry Reding tegra_dc_commit(dc); 16156fad8f66SThierry Reding } 16166fad8f66SThierry Reding 1617850bab44SThierry Reding err = tegra_sor_power_down(sor); 1618850bab44SThierry Reding if (err < 0) 1619850bab44SThierry Reding dev_err(sor->dev, "failed to power down SOR: %d\n", err); 1620850bab44SThierry Reding 16219542c237SThierry Reding if (sor->aux) { 16229542c237SThierry Reding err = drm_dp_aux_disable(sor->aux); 1623850bab44SThierry Reding if (err < 0) 1624850bab44SThierry Reding dev_err(sor->dev, "failed to disable DP: %d\n", err); 16256fad8f66SThierry Reding } 16266fad8f66SThierry Reding 1627c57997bcSThierry Reding err = tegra_io_pad_power_disable(sor->pad); 1628850bab44SThierry Reding if (err < 0) 1629c57997bcSThierry Reding dev_err(sor->dev, "failed to power off I/O pad: %d\n", err); 1630850bab44SThierry Reding 1631850bab44SThierry Reding if (output->panel) 1632850bab44SThierry Reding drm_panel_unprepare(output->panel); 1633850bab44SThierry Reding 1634aaff8bd2SThierry Reding pm_runtime_put(sor->dev); 16356fad8f66SThierry Reding } 16366fad8f66SThierry Reding 1637459cc2c6SThierry Reding #if 0 1638459cc2c6SThierry Reding static int calc_h_ref_to_sync(const struct drm_display_mode *mode, 1639459cc2c6SThierry Reding unsigned int *value) 1640459cc2c6SThierry Reding { 1641459cc2c6SThierry Reding unsigned int hfp, hsw, hbp, a = 0, b; 1642459cc2c6SThierry Reding 1643459cc2c6SThierry Reding hfp = mode->hsync_start - mode->hdisplay; 1644459cc2c6SThierry Reding hsw = mode->hsync_end - mode->hsync_start; 1645459cc2c6SThierry Reding hbp = mode->htotal - mode->hsync_end; 1646459cc2c6SThierry Reding 1647459cc2c6SThierry Reding pr_info("hfp: %u, hsw: %u, hbp: %u\n", hfp, hsw, hbp); 1648459cc2c6SThierry Reding 1649459cc2c6SThierry Reding b = hfp - 1; 1650459cc2c6SThierry Reding 1651459cc2c6SThierry Reding pr_info("a: %u, b: %u\n", a, b); 1652459cc2c6SThierry Reding pr_info("a + hsw + hbp = %u\n", a + hsw + hbp); 1653459cc2c6SThierry Reding 1654459cc2c6SThierry Reding if (a + hsw + hbp <= 11) { 1655459cc2c6SThierry Reding a = 1 + 11 - hsw - hbp; 1656459cc2c6SThierry Reding pr_info("a: %u\n", a); 1657459cc2c6SThierry Reding } 1658459cc2c6SThierry Reding 1659459cc2c6SThierry Reding if (a > b) 1660459cc2c6SThierry Reding return -EINVAL; 1661459cc2c6SThierry Reding 1662459cc2c6SThierry Reding if (hsw < 1) 1663459cc2c6SThierry Reding return -EINVAL; 1664459cc2c6SThierry Reding 1665459cc2c6SThierry Reding if (mode->hdisplay < 16) 1666459cc2c6SThierry Reding return -EINVAL; 1667459cc2c6SThierry Reding 1668459cc2c6SThierry Reding if (value) { 1669459cc2c6SThierry Reding if (b > a && a % 2) 1670459cc2c6SThierry Reding *value = a + 1; 1671459cc2c6SThierry Reding else 1672459cc2c6SThierry Reding *value = a; 1673459cc2c6SThierry Reding } 1674459cc2c6SThierry Reding 1675459cc2c6SThierry Reding return 0; 1676459cc2c6SThierry Reding } 1677459cc2c6SThierry Reding #endif 1678459cc2c6SThierry Reding 1679850bab44SThierry Reding static void tegra_sor_edp_enable(struct drm_encoder *encoder) 16806fad8f66SThierry Reding { 1681850bab44SThierry Reding struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode; 16826fad8f66SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 16836fad8f66SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 16846b6b6042SThierry Reding struct tegra_sor *sor = to_sor(output); 168534fa183bSThierry Reding struct tegra_sor_config config; 1686c31efa7aSThierry Reding struct tegra_sor_state *state; 168734fa183bSThierry Reding struct drm_dp_link link; 168801b9bea0SThierry Reding u8 rate, lanes; 16892bd1dd39SThierry Reding unsigned int i; 169086f5c52dSThierry Reding int err = 0; 169128fe2076SThierry Reding u32 value; 169286f5c52dSThierry Reding 1693c31efa7aSThierry Reding state = to_sor_state(output->connector.state); 16946b6b6042SThierry Reding 1695aaff8bd2SThierry Reding pm_runtime_get_sync(sor->dev); 16966b6b6042SThierry Reding 16976fad8f66SThierry Reding if (output->panel) 16986fad8f66SThierry Reding drm_panel_prepare(output->panel); 16996fad8f66SThierry Reding 17009542c237SThierry Reding err = drm_dp_aux_enable(sor->aux); 17016b6b6042SThierry Reding if (err < 0) 17026b6b6042SThierry Reding dev_err(sor->dev, "failed to enable DP: %d\n", err); 170334fa183bSThierry Reding 17049542c237SThierry Reding err = drm_dp_link_probe(sor->aux, &link); 170534fa183bSThierry Reding if (err < 0) { 170601b9bea0SThierry Reding dev_err(sor->dev, "failed to probe eDP link: %d\n", err); 1707850bab44SThierry Reding return; 170834fa183bSThierry Reding } 17096b6b6042SThierry Reding 171025bb2cecSThierry Reding /* switch to safe parent clock */ 171125bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 17126b6b6042SThierry Reding if (err < 0) 17136b6b6042SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 17146b6b6042SThierry Reding 171534fa183bSThierry Reding memset(&config, 0, sizeof(config)); 1716c31efa7aSThierry Reding config.bits_per_pixel = state->bpc * 3; 171734fa183bSThierry Reding 1718a198359eSThierry Reding err = tegra_sor_compute_config(sor, mode, &config, &link); 171934fa183bSThierry Reding if (err < 0) 1720a198359eSThierry Reding dev_err(sor->dev, "failed to compute configuration: %d\n", err); 172134fa183bSThierry Reding 17226b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 17236b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 17246b6b6042SThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK; 17256b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 17266b6b6042SThierry Reding 1727880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 1728a9a9e4fdSThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 1729880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 17306b6b6042SThierry Reding usleep_range(20, 100); 17316b6b6042SThierry Reding 1732880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll3); 1733a9a9e4fdSThierry Reding value |= SOR_PLL3_PLL_VDD_MODE_3V3; 1734880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll3); 17356b6b6042SThierry Reding 1736a9a9e4fdSThierry Reding value = SOR_PLL0_ICHPMP(0xf) | SOR_PLL0_VCOCAP_RST | 1737a9a9e4fdSThierry Reding SOR_PLL0_PLLREG_LEVEL_V45 | SOR_PLL0_RESISTOR_EXT; 1738880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll0); 17396b6b6042SThierry Reding 1740880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 1741a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD; 1742a9a9e4fdSThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 1743a9a9e4fdSThierry Reding value |= SOR_PLL2_LVDS_ENABLE; 1744880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 17456b6b6042SThierry Reding 1746a9a9e4fdSThierry Reding value = SOR_PLL1_TERM_COMPOUT | SOR_PLL1_TMDS_TERM; 1747880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll1); 17486b6b6042SThierry Reding 17496b6b6042SThierry Reding while (true) { 1750880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 1751a9a9e4fdSThierry Reding if ((value & SOR_PLL2_SEQ_PLLCAPPD_ENFORCE) == 0) 17526b6b6042SThierry Reding break; 17536b6b6042SThierry Reding 17546b6b6042SThierry Reding usleep_range(250, 1000); 17556b6b6042SThierry Reding } 17566b6b6042SThierry Reding 1757880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 1758a9a9e4fdSThierry Reding value &= ~SOR_PLL2_POWERDOWN_OVERRIDE; 1759a9a9e4fdSThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 1760880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 17616b6b6042SThierry Reding 17626b6b6042SThierry Reding /* 17636b6b6042SThierry Reding * power up 17646b6b6042SThierry Reding */ 17656b6b6042SThierry Reding 17666b6b6042SThierry Reding /* set safe link bandwidth (1.62 Gbps) */ 17676b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 17686b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 17696b6b6042SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G1_62; 17706b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 17716b6b6042SThierry Reding 17726b6b6042SThierry Reding /* step 1 */ 1773880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 1774a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE | SOR_PLL2_PORT_POWERDOWN | 1775a9a9e4fdSThierry Reding SOR_PLL2_BANDGAP_POWERDOWN; 1776880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 17776b6b6042SThierry Reding 1778880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll0); 1779a9a9e4fdSThierry Reding value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR; 1780880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll0); 17816b6b6042SThierry Reding 1782880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 17836b6b6042SThierry Reding value &= ~SOR_DP_PADCTL_PAD_CAL_PD; 1784880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 17856b6b6042SThierry Reding 17866b6b6042SThierry Reding /* step 2 */ 1787c57997bcSThierry Reding err = tegra_io_pad_power_enable(sor->pad); 1788850bab44SThierry Reding if (err < 0) 1789c57997bcSThierry Reding dev_err(sor->dev, "failed to power on I/O pad: %d\n", err); 17906b6b6042SThierry Reding 17916b6b6042SThierry Reding usleep_range(5, 100); 17926b6b6042SThierry Reding 17936b6b6042SThierry Reding /* step 3 */ 1794880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 1795a9a9e4fdSThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 1796880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 17976b6b6042SThierry Reding 17986b6b6042SThierry Reding usleep_range(20, 100); 17996b6b6042SThierry Reding 18006b6b6042SThierry Reding /* step 4 */ 1801880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll0); 1802a9a9e4fdSThierry Reding value &= ~SOR_PLL0_VCOPD; 1803a9a9e4fdSThierry Reding value &= ~SOR_PLL0_PWR; 1804880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll0); 18056b6b6042SThierry Reding 1806880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 1807a9a9e4fdSThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 1808880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 18096b6b6042SThierry Reding 18106b6b6042SThierry Reding usleep_range(200, 1000); 18116b6b6042SThierry Reding 18126b6b6042SThierry Reding /* step 5 */ 1813880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 1814a9a9e4fdSThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 1815880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 18166b6b6042SThierry Reding 181730b49435SThierry Reding /* XXX not in TRM */ 181830b49435SThierry Reding for (value = 0, i = 0; i < 5; i++) 1819*6d6c815dSThierry Reding value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->xbar_cfg[i]) | 182030b49435SThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(i, i); 182130b49435SThierry Reding 182230b49435SThierry Reding tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL); 182330b49435SThierry Reding tegra_sor_writel(sor, value, SOR_XBAR_CTRL); 182430b49435SThierry Reding 182525bb2cecSThierry Reding /* switch to DP parent clock */ 182625bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_dp); 18276b6b6042SThierry Reding if (err < 0) 182825bb2cecSThierry Reding dev_err(sor->dev, "failed to set parent clock: %d\n", err); 18296b6b6042SThierry Reding 1830899451b7SThierry Reding /* power DP lanes */ 1831880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 1832899451b7SThierry Reding 1833899451b7SThierry Reding if (link.num_lanes <= 2) 1834899451b7SThierry Reding value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2); 1835899451b7SThierry Reding else 1836899451b7SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2; 1837899451b7SThierry Reding 1838899451b7SThierry Reding if (link.num_lanes <= 1) 1839899451b7SThierry Reding value &= ~SOR_DP_PADCTL_PD_TXD_1; 1840899451b7SThierry Reding else 1841899451b7SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_1; 1842899451b7SThierry Reding 1843899451b7SThierry Reding if (link.num_lanes == 0) 1844899451b7SThierry Reding value &= ~SOR_DP_PADCTL_PD_TXD_0; 1845899451b7SThierry Reding else 1846899451b7SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_0; 1847899451b7SThierry Reding 1848880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 18496b6b6042SThierry Reding 1850a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 18516b6b6042SThierry Reding value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK; 18520c90a184SThierry Reding value |= SOR_DP_LINKCTL_LANE_COUNT(link.num_lanes); 1853a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 18546b6b6042SThierry Reding 18556b6b6042SThierry Reding /* start lane sequencer */ 18566b6b6042SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN | 18576b6b6042SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_UP; 18586b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 18596b6b6042SThierry Reding 18606b6b6042SThierry Reding while (true) { 18616b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 18626b6b6042SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 18636b6b6042SThierry Reding break; 18646b6b6042SThierry Reding 18656b6b6042SThierry Reding usleep_range(250, 1000); 18666b6b6042SThierry Reding } 18676b6b6042SThierry Reding 1868a4263fedSThierry Reding /* set link bandwidth */ 18696b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 18706b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 1871a4263fedSThierry Reding value |= drm_dp_link_rate_to_bw_code(link.rate) << 2; 18726b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 18736b6b6042SThierry Reding 1874402f6bcdSThierry Reding tegra_sor_apply_config(sor, &config); 1875402f6bcdSThierry Reding 1876402f6bcdSThierry Reding /* enable link */ 1877a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 18786b6b6042SThierry Reding value |= SOR_DP_LINKCTL_ENABLE; 18796b6b6042SThierry Reding value |= SOR_DP_LINKCTL_ENHANCED_FRAME; 1880a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 18816b6b6042SThierry Reding 18826b6b6042SThierry Reding for (i = 0, value = 0; i < 4; i++) { 18836b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 18846b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_GALIOS | 18856b6b6042SThierry Reding SOR_DP_TPG_PATTERN_NONE; 18866b6b6042SThierry Reding value = (value << 8) | lane; 18876b6b6042SThierry Reding } 18886b6b6042SThierry Reding 18896b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 18906b6b6042SThierry Reding 18916b6b6042SThierry Reding /* enable pad calibration logic */ 1892880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 18936b6b6042SThierry Reding value |= SOR_DP_PADCTL_PAD_CAL_PD; 1894880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 18956b6b6042SThierry Reding 18969542c237SThierry Reding err = drm_dp_link_probe(sor->aux, &link); 1897850bab44SThierry Reding if (err < 0) 189801b9bea0SThierry Reding dev_err(sor->dev, "failed to probe eDP link: %d\n", err); 18996b6b6042SThierry Reding 19009542c237SThierry Reding err = drm_dp_link_power_up(sor->aux, &link); 1901850bab44SThierry Reding if (err < 0) 190201b9bea0SThierry Reding dev_err(sor->dev, "failed to power up eDP link: %d\n", err); 19036b6b6042SThierry Reding 19049542c237SThierry Reding err = drm_dp_link_configure(sor->aux, &link); 1905850bab44SThierry Reding if (err < 0) 190601b9bea0SThierry Reding dev_err(sor->dev, "failed to configure eDP link: %d\n", err); 19076b6b6042SThierry Reding 19086b6b6042SThierry Reding rate = drm_dp_link_rate_to_bw_code(link.rate); 19096b6b6042SThierry Reding lanes = link.num_lanes; 19106b6b6042SThierry Reding 19116b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 19126b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 19136b6b6042SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate); 19146b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 19156b6b6042SThierry Reding 1916a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 19176b6b6042SThierry Reding value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK; 19186b6b6042SThierry Reding value |= SOR_DP_LINKCTL_LANE_COUNT(lanes); 19196b6b6042SThierry Reding 19206b6b6042SThierry Reding if (link.capabilities & DP_LINK_CAP_ENHANCED_FRAMING) 19216b6b6042SThierry Reding value |= SOR_DP_LINKCTL_ENHANCED_FRAME; 19226b6b6042SThierry Reding 1923a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 19246b6b6042SThierry Reding 19256b6b6042SThierry Reding /* disable training pattern generator */ 19266b6b6042SThierry Reding 19276b6b6042SThierry Reding for (i = 0; i < link.num_lanes; i++) { 19286b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 19296b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_GALIOS | 19306b6b6042SThierry Reding SOR_DP_TPG_PATTERN_NONE; 19316b6b6042SThierry Reding value = (value << 8) | lane; 19326b6b6042SThierry Reding } 19336b6b6042SThierry Reding 19346b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 19356b6b6042SThierry Reding 19366b6b6042SThierry Reding err = tegra_sor_dp_train_fast(sor, &link); 193701b9bea0SThierry Reding if (err < 0) 193801b9bea0SThierry Reding dev_err(sor->dev, "DP fast link training failed: %d\n", err); 19396b6b6042SThierry Reding 19406b6b6042SThierry Reding dev_dbg(sor->dev, "fast link training succeeded\n"); 19416b6b6042SThierry Reding 19426b6b6042SThierry Reding err = tegra_sor_power_up(sor, 250); 1943850bab44SThierry Reding if (err < 0) 19446b6b6042SThierry Reding dev_err(sor->dev, "failed to power up SOR: %d\n", err); 19456b6b6042SThierry Reding 19466b6b6042SThierry Reding /* CSTM (LVDS, link A/B, upper) */ 1947143b1df2SStéphane Marchesin value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B | 19486b6b6042SThierry Reding SOR_CSTM_UPPER; 19496b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CSTM); 19506b6b6042SThierry Reding 19512bd1dd39SThierry Reding /* use DP-A protocol */ 19522bd1dd39SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 19532bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_PROTOCOL_MASK; 19542bd1dd39SThierry Reding value |= SOR_STATE_ASY_PROTOCOL_DP_A; 19552bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 19562bd1dd39SThierry Reding 1957c31efa7aSThierry Reding tegra_sor_mode_set(sor, mode, state); 19582bd1dd39SThierry Reding 19596b6b6042SThierry Reding /* PWM setup */ 19606b6b6042SThierry Reding err = tegra_sor_setup_pwm(sor, 250); 1961850bab44SThierry Reding if (err < 0) 19626b6b6042SThierry Reding dev_err(sor->dev, "failed to setup PWM: %d\n", err); 19636b6b6042SThierry Reding 1964666cb873SThierry Reding tegra_sor_update(sor); 1965666cb873SThierry Reding 19666b6b6042SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 1967c57997bcSThierry Reding value |= SOR_ENABLE(0); 19686b6b6042SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 19696b6b6042SThierry Reding 1970666cb873SThierry Reding tegra_dc_commit(dc); 19716b6b6042SThierry Reding 19726b6b6042SThierry Reding err = tegra_sor_attach(sor); 1973850bab44SThierry Reding if (err < 0) 19746b6b6042SThierry Reding dev_err(sor->dev, "failed to attach SOR: %d\n", err); 19756b6b6042SThierry Reding 19766b6b6042SThierry Reding err = tegra_sor_wakeup(sor); 1977850bab44SThierry Reding if (err < 0) 19786b6b6042SThierry Reding dev_err(sor->dev, "failed to enable DC: %d\n", err); 19796b6b6042SThierry Reding 19806fad8f66SThierry Reding if (output->panel) 19816fad8f66SThierry Reding drm_panel_enable(output->panel); 19826b6b6042SThierry Reding } 19836b6b6042SThierry Reding 198482f1511cSThierry Reding static int 198582f1511cSThierry Reding tegra_sor_encoder_atomic_check(struct drm_encoder *encoder, 198682f1511cSThierry Reding struct drm_crtc_state *crtc_state, 198782f1511cSThierry Reding struct drm_connector_state *conn_state) 198882f1511cSThierry Reding { 198982f1511cSThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1990c31efa7aSThierry Reding struct tegra_sor_state *state = to_sor_state(conn_state); 199182f1511cSThierry Reding struct tegra_dc *dc = to_tegra_dc(conn_state->crtc); 199282f1511cSThierry Reding unsigned long pclk = crtc_state->mode.clock * 1000; 199382f1511cSThierry Reding struct tegra_sor *sor = to_sor(output); 1994c31efa7aSThierry Reding struct drm_display_info *info; 199582f1511cSThierry Reding int err; 199682f1511cSThierry Reding 1997c31efa7aSThierry Reding info = &output->connector.display_info; 1998c31efa7aSThierry Reding 199936e90221SThierry Reding /* 200036e90221SThierry Reding * For HBR2 modes, the SOR brick needs to use the x20 multiplier, so 200136e90221SThierry Reding * the pixel clock must be corrected accordingly. 200236e90221SThierry Reding */ 200336e90221SThierry Reding if (pclk >= 340000000) { 200436e90221SThierry Reding state->link_speed = 20; 200536e90221SThierry Reding state->pclk = pclk / 2; 200636e90221SThierry Reding } else { 200736e90221SThierry Reding state->link_speed = 10; 200836e90221SThierry Reding state->pclk = pclk; 200936e90221SThierry Reding } 201036e90221SThierry Reding 201182f1511cSThierry Reding err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent, 201282f1511cSThierry Reding pclk, 0); 201382f1511cSThierry Reding if (err < 0) { 201482f1511cSThierry Reding dev_err(output->dev, "failed to setup CRTC state: %d\n", err); 201582f1511cSThierry Reding return err; 201682f1511cSThierry Reding } 201782f1511cSThierry Reding 2018c31efa7aSThierry Reding switch (info->bpc) { 2019c31efa7aSThierry Reding case 8: 2020c31efa7aSThierry Reding case 6: 2021c31efa7aSThierry Reding state->bpc = info->bpc; 2022c31efa7aSThierry Reding break; 2023c31efa7aSThierry Reding 2024c31efa7aSThierry Reding default: 2025c31efa7aSThierry Reding DRM_DEBUG_KMS("%u bits-per-color not supported\n", info->bpc); 2026c31efa7aSThierry Reding state->bpc = 8; 2027c31efa7aSThierry Reding break; 2028c31efa7aSThierry Reding } 2029c31efa7aSThierry Reding 203082f1511cSThierry Reding return 0; 203182f1511cSThierry Reding } 203282f1511cSThierry Reding 2033459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_edp_helpers = { 2034850bab44SThierry Reding .disable = tegra_sor_edp_disable, 2035850bab44SThierry Reding .enable = tegra_sor_edp_enable, 203682f1511cSThierry Reding .atomic_check = tegra_sor_encoder_atomic_check, 20376b6b6042SThierry Reding }; 20386b6b6042SThierry Reding 2039459cc2c6SThierry Reding static inline u32 tegra_sor_hdmi_subpack(const u8 *ptr, size_t size) 2040459cc2c6SThierry Reding { 2041459cc2c6SThierry Reding u32 value = 0; 2042459cc2c6SThierry Reding size_t i; 2043459cc2c6SThierry Reding 2044459cc2c6SThierry Reding for (i = size; i > 0; i--) 2045459cc2c6SThierry Reding value = (value << 8) | ptr[i - 1]; 2046459cc2c6SThierry Reding 2047459cc2c6SThierry Reding return value; 2048459cc2c6SThierry Reding } 2049459cc2c6SThierry Reding 2050459cc2c6SThierry Reding static void tegra_sor_hdmi_write_infopack(struct tegra_sor *sor, 2051459cc2c6SThierry Reding const void *data, size_t size) 2052459cc2c6SThierry Reding { 2053459cc2c6SThierry Reding const u8 *ptr = data; 2054459cc2c6SThierry Reding unsigned long offset; 2055459cc2c6SThierry Reding size_t i, j; 2056459cc2c6SThierry Reding u32 value; 2057459cc2c6SThierry Reding 2058459cc2c6SThierry Reding switch (ptr[0]) { 2059459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_AVI: 2060459cc2c6SThierry Reding offset = SOR_HDMI_AVI_INFOFRAME_HEADER; 2061459cc2c6SThierry Reding break; 2062459cc2c6SThierry Reding 2063459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_AUDIO: 2064459cc2c6SThierry Reding offset = SOR_HDMI_AUDIO_INFOFRAME_HEADER; 2065459cc2c6SThierry Reding break; 2066459cc2c6SThierry Reding 2067459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_VENDOR: 2068459cc2c6SThierry Reding offset = SOR_HDMI_VSI_INFOFRAME_HEADER; 2069459cc2c6SThierry Reding break; 2070459cc2c6SThierry Reding 2071459cc2c6SThierry Reding default: 2072459cc2c6SThierry Reding dev_err(sor->dev, "unsupported infoframe type: %02x\n", 2073459cc2c6SThierry Reding ptr[0]); 2074459cc2c6SThierry Reding return; 2075459cc2c6SThierry Reding } 2076459cc2c6SThierry Reding 2077459cc2c6SThierry Reding value = INFOFRAME_HEADER_TYPE(ptr[0]) | 2078459cc2c6SThierry Reding INFOFRAME_HEADER_VERSION(ptr[1]) | 2079459cc2c6SThierry Reding INFOFRAME_HEADER_LEN(ptr[2]); 2080459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset); 2081459cc2c6SThierry Reding offset++; 2082459cc2c6SThierry Reding 2083459cc2c6SThierry Reding /* 2084459cc2c6SThierry Reding * Each subpack contains 7 bytes, divided into: 2085459cc2c6SThierry Reding * - subpack_low: bytes 0 - 3 2086459cc2c6SThierry Reding * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00) 2087459cc2c6SThierry Reding */ 2088459cc2c6SThierry Reding for (i = 3, j = 0; i < size; i += 7, j += 8) { 2089459cc2c6SThierry Reding size_t rem = size - i, num = min_t(size_t, rem, 4); 2090459cc2c6SThierry Reding 2091459cc2c6SThierry Reding value = tegra_sor_hdmi_subpack(&ptr[i], num); 2092459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset++); 2093459cc2c6SThierry Reding 2094459cc2c6SThierry Reding num = min_t(size_t, rem - num, 3); 2095459cc2c6SThierry Reding 2096459cc2c6SThierry Reding value = tegra_sor_hdmi_subpack(&ptr[i + 4], num); 2097459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset++); 2098459cc2c6SThierry Reding } 2099459cc2c6SThierry Reding } 2100459cc2c6SThierry Reding 2101459cc2c6SThierry Reding static int 2102459cc2c6SThierry Reding tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor *sor, 2103459cc2c6SThierry Reding const struct drm_display_mode *mode) 2104459cc2c6SThierry Reding { 2105459cc2c6SThierry Reding u8 buffer[HDMI_INFOFRAME_SIZE(AVI)]; 2106459cc2c6SThierry Reding struct hdmi_avi_infoframe frame; 2107459cc2c6SThierry Reding u32 value; 2108459cc2c6SThierry Reding int err; 2109459cc2c6SThierry Reding 2110459cc2c6SThierry Reding /* disable AVI infoframe */ 2111459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL); 2112459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_SINGLE; 2113459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_OTHER; 2114459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_ENABLE; 2115459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL); 2116459cc2c6SThierry Reding 21170c1f528cSShashank Sharma err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false); 2118459cc2c6SThierry Reding if (err < 0) { 2119459cc2c6SThierry Reding dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err); 2120459cc2c6SThierry Reding return err; 2121459cc2c6SThierry Reding } 2122459cc2c6SThierry Reding 2123459cc2c6SThierry Reding err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer)); 2124459cc2c6SThierry Reding if (err < 0) { 2125459cc2c6SThierry Reding dev_err(sor->dev, "failed to pack AVI infoframe: %d\n", err); 2126459cc2c6SThierry Reding return err; 2127459cc2c6SThierry Reding } 2128459cc2c6SThierry Reding 2129459cc2c6SThierry Reding tegra_sor_hdmi_write_infopack(sor, buffer, err); 2130459cc2c6SThierry Reding 2131459cc2c6SThierry Reding /* enable AVI infoframe */ 2132459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL); 2133459cc2c6SThierry Reding value |= INFOFRAME_CTRL_CHECKSUM_ENABLE; 2134459cc2c6SThierry Reding value |= INFOFRAME_CTRL_ENABLE; 2135459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL); 2136459cc2c6SThierry Reding 2137459cc2c6SThierry Reding return 0; 2138459cc2c6SThierry Reding } 2139459cc2c6SThierry Reding 21408e2988a7SThierry Reding static void tegra_sor_write_eld(struct tegra_sor *sor) 21418e2988a7SThierry Reding { 21428e2988a7SThierry Reding size_t length = drm_eld_size(sor->output.connector.eld), i; 21438e2988a7SThierry Reding 21448e2988a7SThierry Reding for (i = 0; i < length; i++) 21458e2988a7SThierry Reding tegra_sor_writel(sor, i << 8 | sor->output.connector.eld[i], 21468e2988a7SThierry Reding SOR_AUDIO_HDA_ELD_BUFWR); 21478e2988a7SThierry Reding 21488e2988a7SThierry Reding /* 21498e2988a7SThierry Reding * The HDA codec will always report an ELD buffer size of 96 bytes and 21508e2988a7SThierry Reding * the HDA codec driver will check that each byte read from the buffer 21518e2988a7SThierry Reding * is valid. Therefore every byte must be written, even if no 96 bytes 21528e2988a7SThierry Reding * were parsed from EDID. 21538e2988a7SThierry Reding */ 21548e2988a7SThierry Reding for (i = length; i < 96; i++) 21558e2988a7SThierry Reding tegra_sor_writel(sor, i << 8 | 0, SOR_AUDIO_HDA_ELD_BUFWR); 21568e2988a7SThierry Reding } 21578e2988a7SThierry Reding 21588e2988a7SThierry Reding static void tegra_sor_audio_prepare(struct tegra_sor *sor) 21598e2988a7SThierry Reding { 21608e2988a7SThierry Reding u32 value; 21618e2988a7SThierry Reding 21628e2988a7SThierry Reding tegra_sor_write_eld(sor); 21638e2988a7SThierry Reding 21648e2988a7SThierry Reding value = SOR_AUDIO_HDA_PRESENSE_ELDV | SOR_AUDIO_HDA_PRESENSE_PD; 21658e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_AUDIO_HDA_PRESENSE); 21668e2988a7SThierry Reding } 21678e2988a7SThierry Reding 21688e2988a7SThierry Reding static void tegra_sor_audio_unprepare(struct tegra_sor *sor) 21698e2988a7SThierry Reding { 21708e2988a7SThierry Reding tegra_sor_writel(sor, 0, SOR_AUDIO_HDA_PRESENSE); 21718e2988a7SThierry Reding } 21728e2988a7SThierry Reding 21738e2988a7SThierry Reding static int tegra_sor_hdmi_enable_audio_infoframe(struct tegra_sor *sor) 21748e2988a7SThierry Reding { 21758e2988a7SThierry Reding u8 buffer[HDMI_INFOFRAME_SIZE(AUDIO)]; 21768e2988a7SThierry Reding struct hdmi_audio_infoframe frame; 21778e2988a7SThierry Reding u32 value; 21788e2988a7SThierry Reding int err; 21798e2988a7SThierry Reding 21808e2988a7SThierry Reding err = hdmi_audio_infoframe_init(&frame); 21818e2988a7SThierry Reding if (err < 0) { 21828e2988a7SThierry Reding dev_err(sor->dev, "failed to setup audio infoframe: %d\n", err); 21838e2988a7SThierry Reding return err; 21848e2988a7SThierry Reding } 21858e2988a7SThierry Reding 2186fad7b806SThierry Reding frame.channels = sor->format.channels; 21878e2988a7SThierry Reding 21888e2988a7SThierry Reding err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer)); 21898e2988a7SThierry Reding if (err < 0) { 21908e2988a7SThierry Reding dev_err(sor->dev, "failed to pack audio infoframe: %d\n", err); 21918e2988a7SThierry Reding return err; 21928e2988a7SThierry Reding } 21938e2988a7SThierry Reding 21948e2988a7SThierry Reding tegra_sor_hdmi_write_infopack(sor, buffer, err); 21958e2988a7SThierry Reding 21968e2988a7SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 21978e2988a7SThierry Reding value |= INFOFRAME_CTRL_CHECKSUM_ENABLE; 21988e2988a7SThierry Reding value |= INFOFRAME_CTRL_ENABLE; 21998e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 22008e2988a7SThierry Reding 22018e2988a7SThierry Reding return 0; 22028e2988a7SThierry Reding } 22038e2988a7SThierry Reding 22048e2988a7SThierry Reding static void tegra_sor_hdmi_audio_enable(struct tegra_sor *sor) 22058e2988a7SThierry Reding { 22068e2988a7SThierry Reding u32 value; 22078e2988a7SThierry Reding 22088e2988a7SThierry Reding value = tegra_sor_readl(sor, SOR_AUDIO_CNTRL); 22098e2988a7SThierry Reding 22108e2988a7SThierry Reding /* select HDA audio input */ 22118e2988a7SThierry Reding value &= ~SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_MASK); 22128e2988a7SThierry Reding value |= SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_HDA); 22138e2988a7SThierry Reding 22148e2988a7SThierry Reding /* inject null samples */ 2215fad7b806SThierry Reding if (sor->format.channels != 2) 22168e2988a7SThierry Reding value &= ~SOR_AUDIO_CNTRL_INJECT_NULLSMPL; 22178e2988a7SThierry Reding else 22188e2988a7SThierry Reding value |= SOR_AUDIO_CNTRL_INJECT_NULLSMPL; 22198e2988a7SThierry Reding 22208e2988a7SThierry Reding value |= SOR_AUDIO_CNTRL_AFIFO_FLUSH; 22218e2988a7SThierry Reding 22228e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_AUDIO_CNTRL); 22238e2988a7SThierry Reding 22248e2988a7SThierry Reding /* enable advertising HBR capability */ 22258e2988a7SThierry Reding tegra_sor_writel(sor, SOR_AUDIO_SPARE_HBR_ENABLE, SOR_AUDIO_SPARE); 22268e2988a7SThierry Reding 22278e2988a7SThierry Reding tegra_sor_writel(sor, 0, SOR_HDMI_ACR_CTRL); 22288e2988a7SThierry Reding 22298e2988a7SThierry Reding value = SOR_HDMI_SPARE_ACR_PRIORITY_HIGH | 22308e2988a7SThierry Reding SOR_HDMI_SPARE_CTS_RESET(1) | 22318e2988a7SThierry Reding SOR_HDMI_SPARE_HW_CTS_ENABLE; 22328e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_SPARE); 22338e2988a7SThierry Reding 22348e2988a7SThierry Reding /* enable HW CTS */ 22358e2988a7SThierry Reding value = SOR_HDMI_ACR_SUBPACK_LOW_SB1(0); 22368e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_LOW); 22378e2988a7SThierry Reding 22388e2988a7SThierry Reding /* allow packet to be sent */ 22398e2988a7SThierry Reding value = SOR_HDMI_ACR_SUBPACK_HIGH_ENABLE; 22408e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_HIGH); 22418e2988a7SThierry Reding 22428e2988a7SThierry Reding /* reset N counter and enable lookup */ 22438e2988a7SThierry Reding value = SOR_HDMI_AUDIO_N_RESET | SOR_HDMI_AUDIO_N_LOOKUP; 22448e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N); 22458e2988a7SThierry Reding 2246fad7b806SThierry Reding value = (24000 * 4096) / (128 * sor->format.sample_rate / 1000); 22478e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0320); 22488e2988a7SThierry Reding tegra_sor_writel(sor, 4096, SOR_AUDIO_NVAL_0320); 22498e2988a7SThierry Reding 22508e2988a7SThierry Reding tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0441); 22518e2988a7SThierry Reding tegra_sor_writel(sor, 4704, SOR_AUDIO_NVAL_0441); 22528e2988a7SThierry Reding 22538e2988a7SThierry Reding tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0882); 22548e2988a7SThierry Reding tegra_sor_writel(sor, 9408, SOR_AUDIO_NVAL_0882); 22558e2988a7SThierry Reding 22568e2988a7SThierry Reding tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_1764); 22578e2988a7SThierry Reding tegra_sor_writel(sor, 18816, SOR_AUDIO_NVAL_1764); 22588e2988a7SThierry Reding 2259fad7b806SThierry Reding value = (24000 * 6144) / (128 * sor->format.sample_rate / 1000); 22608e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0480); 22618e2988a7SThierry Reding tegra_sor_writel(sor, 6144, SOR_AUDIO_NVAL_0480); 22628e2988a7SThierry Reding 2263fad7b806SThierry Reding value = (24000 * 12288) / (128 * sor->format.sample_rate / 1000); 22648e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0960); 22658e2988a7SThierry Reding tegra_sor_writel(sor, 12288, SOR_AUDIO_NVAL_0960); 22668e2988a7SThierry Reding 2267fad7b806SThierry Reding value = (24000 * 24576) / (128 * sor->format.sample_rate / 1000); 22688e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_1920); 22698e2988a7SThierry Reding tegra_sor_writel(sor, 24576, SOR_AUDIO_NVAL_1920); 22708e2988a7SThierry Reding 22718e2988a7SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_N); 22728e2988a7SThierry Reding value &= ~SOR_HDMI_AUDIO_N_RESET; 22738e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N); 22748e2988a7SThierry Reding 22758e2988a7SThierry Reding tegra_sor_hdmi_enable_audio_infoframe(sor); 22768e2988a7SThierry Reding } 22778e2988a7SThierry Reding 2278459cc2c6SThierry Reding static void tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor *sor) 2279459cc2c6SThierry Reding { 2280459cc2c6SThierry Reding u32 value; 2281459cc2c6SThierry Reding 2282459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 2283459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_ENABLE; 2284459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 2285459cc2c6SThierry Reding } 2286459cc2c6SThierry Reding 22878e2988a7SThierry Reding static void tegra_sor_hdmi_audio_disable(struct tegra_sor *sor) 22888e2988a7SThierry Reding { 22898e2988a7SThierry Reding tegra_sor_hdmi_disable_audio_infoframe(sor); 22908e2988a7SThierry Reding } 22918e2988a7SThierry Reding 2292459cc2c6SThierry Reding static struct tegra_sor_hdmi_settings * 2293459cc2c6SThierry Reding tegra_sor_hdmi_find_settings(struct tegra_sor *sor, unsigned long frequency) 2294459cc2c6SThierry Reding { 2295459cc2c6SThierry Reding unsigned int i; 2296459cc2c6SThierry Reding 2297459cc2c6SThierry Reding for (i = 0; i < sor->num_settings; i++) 2298459cc2c6SThierry Reding if (frequency <= sor->settings[i].frequency) 2299459cc2c6SThierry Reding return &sor->settings[i]; 2300459cc2c6SThierry Reding 2301459cc2c6SThierry Reding return NULL; 2302459cc2c6SThierry Reding } 2303459cc2c6SThierry Reding 230436e90221SThierry Reding static void tegra_sor_hdmi_disable_scrambling(struct tegra_sor *sor) 230536e90221SThierry Reding { 230636e90221SThierry Reding u32 value; 230736e90221SThierry Reding 230836e90221SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI2_CTRL); 230936e90221SThierry Reding value &= ~SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4; 231036e90221SThierry Reding value &= ~SOR_HDMI2_CTRL_SCRAMBLE; 231136e90221SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI2_CTRL); 231236e90221SThierry Reding } 231336e90221SThierry Reding 231436e90221SThierry Reding static void tegra_sor_hdmi_scdc_disable(struct tegra_sor *sor) 231536e90221SThierry Reding { 231636e90221SThierry Reding struct i2c_adapter *ddc = sor->output.ddc; 231736e90221SThierry Reding 231836e90221SThierry Reding drm_scdc_set_high_tmds_clock_ratio(ddc, false); 231936e90221SThierry Reding drm_scdc_set_scrambling(ddc, false); 232036e90221SThierry Reding 232136e90221SThierry Reding tegra_sor_hdmi_disable_scrambling(sor); 232236e90221SThierry Reding } 232336e90221SThierry Reding 232436e90221SThierry Reding static void tegra_sor_hdmi_scdc_stop(struct tegra_sor *sor) 232536e90221SThierry Reding { 232636e90221SThierry Reding if (sor->scdc_enabled) { 232736e90221SThierry Reding cancel_delayed_work_sync(&sor->scdc); 232836e90221SThierry Reding tegra_sor_hdmi_scdc_disable(sor); 232936e90221SThierry Reding } 233036e90221SThierry Reding } 233136e90221SThierry Reding 233236e90221SThierry Reding static void tegra_sor_hdmi_enable_scrambling(struct tegra_sor *sor) 233336e90221SThierry Reding { 233436e90221SThierry Reding u32 value; 233536e90221SThierry Reding 233636e90221SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI2_CTRL); 233736e90221SThierry Reding value |= SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4; 233836e90221SThierry Reding value |= SOR_HDMI2_CTRL_SCRAMBLE; 233936e90221SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI2_CTRL); 234036e90221SThierry Reding } 234136e90221SThierry Reding 234236e90221SThierry Reding static void tegra_sor_hdmi_scdc_enable(struct tegra_sor *sor) 234336e90221SThierry Reding { 234436e90221SThierry Reding struct i2c_adapter *ddc = sor->output.ddc; 234536e90221SThierry Reding 234636e90221SThierry Reding drm_scdc_set_high_tmds_clock_ratio(ddc, true); 234736e90221SThierry Reding drm_scdc_set_scrambling(ddc, true); 234836e90221SThierry Reding 234936e90221SThierry Reding tegra_sor_hdmi_enable_scrambling(sor); 235036e90221SThierry Reding } 235136e90221SThierry Reding 235236e90221SThierry Reding static void tegra_sor_hdmi_scdc_work(struct work_struct *work) 235336e90221SThierry Reding { 235436e90221SThierry Reding struct tegra_sor *sor = container_of(work, struct tegra_sor, scdc.work); 235536e90221SThierry Reding struct i2c_adapter *ddc = sor->output.ddc; 235636e90221SThierry Reding 235736e90221SThierry Reding if (!drm_scdc_get_scrambling_status(ddc)) { 235836e90221SThierry Reding DRM_DEBUG_KMS("SCDC not scrambled\n"); 235936e90221SThierry Reding tegra_sor_hdmi_scdc_enable(sor); 236036e90221SThierry Reding } 236136e90221SThierry Reding 236236e90221SThierry Reding schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000)); 236336e90221SThierry Reding } 236436e90221SThierry Reding 236536e90221SThierry Reding static void tegra_sor_hdmi_scdc_start(struct tegra_sor *sor) 236636e90221SThierry Reding { 236736e90221SThierry Reding struct drm_scdc *scdc = &sor->output.connector.display_info.hdmi.scdc; 236836e90221SThierry Reding struct drm_display_mode *mode; 236936e90221SThierry Reding 237036e90221SThierry Reding mode = &sor->output.encoder.crtc->state->adjusted_mode; 237136e90221SThierry Reding 237236e90221SThierry Reding if (mode->clock >= 340000 && scdc->supported) { 237336e90221SThierry Reding schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000)); 237436e90221SThierry Reding tegra_sor_hdmi_scdc_enable(sor); 237536e90221SThierry Reding sor->scdc_enabled = true; 237636e90221SThierry Reding } 237736e90221SThierry Reding } 237836e90221SThierry Reding 2379459cc2c6SThierry Reding static void tegra_sor_hdmi_disable(struct drm_encoder *encoder) 2380459cc2c6SThierry Reding { 2381459cc2c6SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 2382459cc2c6SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 2383459cc2c6SThierry Reding struct tegra_sor *sor = to_sor(output); 2384459cc2c6SThierry Reding u32 value; 2385459cc2c6SThierry Reding int err; 2386459cc2c6SThierry Reding 23878e2988a7SThierry Reding tegra_sor_audio_unprepare(sor); 238836e90221SThierry Reding tegra_sor_hdmi_scdc_stop(sor); 238936e90221SThierry Reding 2390459cc2c6SThierry Reding err = tegra_sor_detach(sor); 2391459cc2c6SThierry Reding if (err < 0) 2392459cc2c6SThierry Reding dev_err(sor->dev, "failed to detach SOR: %d\n", err); 2393459cc2c6SThierry Reding 2394459cc2c6SThierry Reding tegra_sor_writel(sor, 0, SOR_STATE1); 2395459cc2c6SThierry Reding tegra_sor_update(sor); 2396459cc2c6SThierry Reding 2397459cc2c6SThierry Reding /* disable display to SOR clock */ 2398459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 2399c57997bcSThierry Reding 2400c57997bcSThierry Reding if (!sor->soc->has_nvdisplay) 2401c57997bcSThierry Reding value &= ~(SOR1_TIMING_CYA | SOR_ENABLE(1)); 2402c57997bcSThierry Reding else 2403c57997bcSThierry Reding value &= ~SOR_ENABLE(sor->index); 2404c57997bcSThierry Reding 2405459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 2406459cc2c6SThierry Reding 2407459cc2c6SThierry Reding tegra_dc_commit(dc); 2408459cc2c6SThierry Reding 2409459cc2c6SThierry Reding err = tegra_sor_power_down(sor); 2410459cc2c6SThierry Reding if (err < 0) 2411459cc2c6SThierry Reding dev_err(sor->dev, "failed to power down SOR: %d\n", err); 2412459cc2c6SThierry Reding 2413c57997bcSThierry Reding err = tegra_io_pad_power_disable(sor->pad); 2414459cc2c6SThierry Reding if (err < 0) 2415c57997bcSThierry Reding dev_err(sor->dev, "failed to power off I/O pad: %d\n", err); 2416459cc2c6SThierry Reding 2417aaff8bd2SThierry Reding pm_runtime_put(sor->dev); 2418459cc2c6SThierry Reding } 2419459cc2c6SThierry Reding 2420459cc2c6SThierry Reding static void tegra_sor_hdmi_enable(struct drm_encoder *encoder) 2421459cc2c6SThierry Reding { 2422459cc2c6SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 2423459cc2c6SThierry Reding unsigned int h_ref_to_sync = 1, pulse_start, max_ac; 2424459cc2c6SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 2425459cc2c6SThierry Reding struct tegra_sor_hdmi_settings *settings; 2426459cc2c6SThierry Reding struct tegra_sor *sor = to_sor(output); 2427c31efa7aSThierry Reding struct tegra_sor_state *state; 2428459cc2c6SThierry Reding struct drm_display_mode *mode; 242936e90221SThierry Reding unsigned long rate, pclk; 243030b49435SThierry Reding unsigned int div, i; 2431459cc2c6SThierry Reding u32 value; 2432459cc2c6SThierry Reding int err; 2433459cc2c6SThierry Reding 2434c31efa7aSThierry Reding state = to_sor_state(output->connector.state); 2435459cc2c6SThierry Reding mode = &encoder->crtc->state->adjusted_mode; 243636e90221SThierry Reding pclk = mode->clock * 1000; 2437459cc2c6SThierry Reding 2438aaff8bd2SThierry Reding pm_runtime_get_sync(sor->dev); 2439459cc2c6SThierry Reding 244025bb2cecSThierry Reding /* switch to safe parent clock */ 244125bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 2442e1335e2fSThierry Reding if (err < 0) { 2443459cc2c6SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 2444e1335e2fSThierry Reding return; 2445e1335e2fSThierry Reding } 2446459cc2c6SThierry Reding 2447459cc2c6SThierry Reding div = clk_get_rate(sor->clk) / 1000000 * 4; 2448459cc2c6SThierry Reding 2449c57997bcSThierry Reding err = tegra_io_pad_power_enable(sor->pad); 2450459cc2c6SThierry Reding if (err < 0) 2451c57997bcSThierry Reding dev_err(sor->dev, "failed to power on I/O pad: %d\n", err); 2452459cc2c6SThierry Reding 2453459cc2c6SThierry Reding usleep_range(20, 100); 2454459cc2c6SThierry Reding 2455880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 2456459cc2c6SThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 2457880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 2458459cc2c6SThierry Reding 2459459cc2c6SThierry Reding usleep_range(20, 100); 2460459cc2c6SThierry Reding 2461880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll3); 2462459cc2c6SThierry Reding value &= ~SOR_PLL3_PLL_VDD_MODE_3V3; 2463880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll3); 2464459cc2c6SThierry Reding 2465880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll0); 2466459cc2c6SThierry Reding value &= ~SOR_PLL0_VCOPD; 2467459cc2c6SThierry Reding value &= ~SOR_PLL0_PWR; 2468880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll0); 2469459cc2c6SThierry Reding 2470880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 2471459cc2c6SThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 2472880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 2473459cc2c6SThierry Reding 2474459cc2c6SThierry Reding usleep_range(200, 400); 2475459cc2c6SThierry Reding 2476880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 2477459cc2c6SThierry Reding value &= ~SOR_PLL2_POWERDOWN_OVERRIDE; 2478459cc2c6SThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 2479880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 2480459cc2c6SThierry Reding 2481459cc2c6SThierry Reding usleep_range(20, 100); 2482459cc2c6SThierry Reding 2483880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 2484459cc2c6SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 | 2485459cc2c6SThierry Reding SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2; 2486880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 2487459cc2c6SThierry Reding 2488459cc2c6SThierry Reding while (true) { 2489459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 2490459cc2c6SThierry Reding if ((value & SOR_LANE_SEQ_CTL_STATE_BUSY) == 0) 2491459cc2c6SThierry Reding break; 2492459cc2c6SThierry Reding 2493459cc2c6SThierry Reding usleep_range(250, 1000); 2494459cc2c6SThierry Reding } 2495459cc2c6SThierry Reding 2496459cc2c6SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN | 2497459cc2c6SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_UP | SOR_LANE_SEQ_CTL_DELAY(5); 2498459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 2499459cc2c6SThierry Reding 2500459cc2c6SThierry Reding while (true) { 2501459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 2502459cc2c6SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 2503459cc2c6SThierry Reding break; 2504459cc2c6SThierry Reding 2505459cc2c6SThierry Reding usleep_range(250, 1000); 2506459cc2c6SThierry Reding } 2507459cc2c6SThierry Reding 2508459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 2509459cc2c6SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 2510459cc2c6SThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 2511459cc2c6SThierry Reding 251236e90221SThierry Reding if (mode->clock < 340000) { 251336e90221SThierry Reding DRM_DEBUG_KMS("setting 2.7 GHz link speed\n"); 2514459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70; 251536e90221SThierry Reding } else { 251636e90221SThierry Reding DRM_DEBUG_KMS("setting 5.4 GHz link speed\n"); 2517459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40; 251836e90221SThierry Reding } 2519459cc2c6SThierry Reding 2520459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK; 2521459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 2522459cc2c6SThierry Reding 2523c57997bcSThierry Reding /* SOR pad PLL stabilization time */ 2524c57997bcSThierry Reding usleep_range(250, 1000); 2525c57997bcSThierry Reding 2526c57997bcSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 2527c57997bcSThierry Reding value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK; 2528c57997bcSThierry Reding value |= SOR_DP_LINKCTL_LANE_COUNT(4); 2529c57997bcSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 2530c57997bcSThierry Reding 2531459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_SPARE0); 2532c57997bcSThierry Reding value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE; 2533459cc2c6SThierry Reding value &= ~SOR_DP_SPARE_PANEL_INTERNAL; 2534c57997bcSThierry Reding value &= ~SOR_DP_SPARE_SEQ_ENABLE; 2535c57997bcSThierry Reding value &= ~SOR_DP_SPARE_MACRO_SOR_CLK; 2536459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_SPARE0); 2537459cc2c6SThierry Reding 2538459cc2c6SThierry Reding value = SOR_SEQ_CTL_PU_PC(0) | SOR_SEQ_CTL_PU_PC_ALT(0) | 2539459cc2c6SThierry Reding SOR_SEQ_CTL_PD_PC(8) | SOR_SEQ_CTL_PD_PC_ALT(8); 2540459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_CTL); 2541459cc2c6SThierry Reding 2542459cc2c6SThierry Reding value = SOR_SEQ_INST_DRIVE_PWM_OUT_LO | SOR_SEQ_INST_HALT | 2543459cc2c6SThierry Reding SOR_SEQ_INST_WAIT_VSYNC | SOR_SEQ_INST_WAIT(1); 2544459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_INST(0)); 2545459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_INST(8)); 2546459cc2c6SThierry Reding 2547c57997bcSThierry Reding if (!sor->soc->has_nvdisplay) { 2548459cc2c6SThierry Reding /* program the reference clock */ 2549459cc2c6SThierry Reding value = SOR_REFCLK_DIV_INT(div) | SOR_REFCLK_DIV_FRAC(div); 2550459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_REFCLK); 2551c57997bcSThierry Reding } 2552459cc2c6SThierry Reding 255330b49435SThierry Reding /* XXX not in TRM */ 255430b49435SThierry Reding for (value = 0, i = 0; i < 5; i++) 2555*6d6c815dSThierry Reding value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->xbar_cfg[i]) | 255630b49435SThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(i, i); 2557459cc2c6SThierry Reding 2558459cc2c6SThierry Reding tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL); 255930b49435SThierry Reding tegra_sor_writel(sor, value, SOR_XBAR_CTRL); 2560459cc2c6SThierry Reding 256125bb2cecSThierry Reding /* switch to parent clock */ 2562e1335e2fSThierry Reding err = clk_set_parent(sor->clk, sor->clk_parent); 2563e1335e2fSThierry Reding if (err < 0) { 2564459cc2c6SThierry Reding dev_err(sor->dev, "failed to set parent clock: %d\n", err); 2565e1335e2fSThierry Reding return; 2566e1335e2fSThierry Reding } 2567e1335e2fSThierry Reding 2568e1335e2fSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_pad); 2569e1335e2fSThierry Reding if (err < 0) { 2570e1335e2fSThierry Reding dev_err(sor->dev, "failed to set pad clock: %d\n", err); 2571e1335e2fSThierry Reding return; 2572e1335e2fSThierry Reding } 2573459cc2c6SThierry Reding 257436e90221SThierry Reding /* adjust clock rate for HDMI 2.0 modes */ 257536e90221SThierry Reding rate = clk_get_rate(sor->clk_parent); 257636e90221SThierry Reding 257736e90221SThierry Reding if (mode->clock >= 340000) 257836e90221SThierry Reding rate /= 2; 257936e90221SThierry Reding 258036e90221SThierry Reding DRM_DEBUG_KMS("setting clock to %lu Hz, mode: %lu Hz\n", rate, pclk); 258136e90221SThierry Reding 258236e90221SThierry Reding clk_set_rate(sor->clk, rate); 2583c57997bcSThierry Reding 2584c57997bcSThierry Reding if (!sor->soc->has_nvdisplay) { 2585459cc2c6SThierry Reding value = SOR_INPUT_CONTROL_HDMI_SRC_SELECT(dc->pipe); 2586459cc2c6SThierry Reding 2587459cc2c6SThierry Reding /* XXX is this the proper check? */ 2588459cc2c6SThierry Reding if (mode->clock < 75000) 2589459cc2c6SThierry Reding value |= SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED; 2590459cc2c6SThierry Reding 2591459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_INPUT_CONTROL); 2592c57997bcSThierry Reding } 2593459cc2c6SThierry Reding 2594459cc2c6SThierry Reding max_ac = ((mode->htotal - mode->hdisplay) - SOR_REKEY - 18) / 32; 2595459cc2c6SThierry Reding 2596459cc2c6SThierry Reding value = SOR_HDMI_CTRL_ENABLE | SOR_HDMI_CTRL_MAX_AC_PACKET(max_ac) | 2597459cc2c6SThierry Reding SOR_HDMI_CTRL_AUDIO_LAYOUT | SOR_HDMI_CTRL_REKEY(SOR_REKEY); 2598459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_CTRL); 2599459cc2c6SThierry Reding 2600c57997bcSThierry Reding if (!dc->soc->has_nvdisplay) { 2601459cc2c6SThierry Reding /* H_PULSE2 setup */ 2602c57997bcSThierry Reding pulse_start = h_ref_to_sync + 2603c57997bcSThierry Reding (mode->hsync_end - mode->hsync_start) + 2604459cc2c6SThierry Reding (mode->htotal - mode->hsync_end) - 10; 2605459cc2c6SThierry Reding 2606459cc2c6SThierry Reding value = PULSE_LAST_END_A | PULSE_QUAL_VACTIVE | 2607459cc2c6SThierry Reding PULSE_POLARITY_HIGH | PULSE_MODE_NORMAL; 2608459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL); 2609459cc2c6SThierry Reding 2610459cc2c6SThierry Reding value = PULSE_END(pulse_start + 8) | PULSE_START(pulse_start); 2611459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A); 2612459cc2c6SThierry Reding 2613459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_SIGNAL_OPTIONS0); 2614459cc2c6SThierry Reding value |= H_PULSE2_ENABLE; 2615459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_SIGNAL_OPTIONS0); 2616c57997bcSThierry Reding } 2617459cc2c6SThierry Reding 2618459cc2c6SThierry Reding /* infoframe setup */ 2619459cc2c6SThierry Reding err = tegra_sor_hdmi_setup_avi_infoframe(sor, mode); 2620459cc2c6SThierry Reding if (err < 0) 2621459cc2c6SThierry Reding dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err); 2622459cc2c6SThierry Reding 2623459cc2c6SThierry Reding /* XXX HDMI audio support not implemented yet */ 2624459cc2c6SThierry Reding tegra_sor_hdmi_disable_audio_infoframe(sor); 2625459cc2c6SThierry Reding 2626459cc2c6SThierry Reding /* use single TMDS protocol */ 2627459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 2628459cc2c6SThierry Reding value &= ~SOR_STATE_ASY_PROTOCOL_MASK; 2629459cc2c6SThierry Reding value |= SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A; 2630459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 2631459cc2c6SThierry Reding 2632459cc2c6SThierry Reding /* power up pad calibration */ 2633880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 2634459cc2c6SThierry Reding value &= ~SOR_DP_PADCTL_PAD_CAL_PD; 2635880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 2636459cc2c6SThierry Reding 2637459cc2c6SThierry Reding /* production settings */ 2638459cc2c6SThierry Reding settings = tegra_sor_hdmi_find_settings(sor, mode->clock * 1000); 2639db8b42fbSDan Carpenter if (!settings) { 2640db8b42fbSDan Carpenter dev_err(sor->dev, "no settings for pixel clock %d Hz\n", 2641db8b42fbSDan Carpenter mode->clock * 1000); 2642459cc2c6SThierry Reding return; 2643459cc2c6SThierry Reding } 2644459cc2c6SThierry Reding 2645880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll0); 2646459cc2c6SThierry Reding value &= ~SOR_PLL0_ICHPMP_MASK; 2647c57997bcSThierry Reding value &= ~SOR_PLL0_FILTER_MASK; 2648459cc2c6SThierry Reding value &= ~SOR_PLL0_VCOCAP_MASK; 2649459cc2c6SThierry Reding value |= SOR_PLL0_ICHPMP(settings->ichpmp); 2650c57997bcSThierry Reding value |= SOR_PLL0_FILTER(settings->filter); 2651459cc2c6SThierry Reding value |= SOR_PLL0_VCOCAP(settings->vcocap); 2652880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll0); 2653459cc2c6SThierry Reding 2654c57997bcSThierry Reding /* XXX not in TRM */ 2655880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll1); 2656459cc2c6SThierry Reding value &= ~SOR_PLL1_LOADADJ_MASK; 2657c57997bcSThierry Reding value &= ~SOR_PLL1_TMDS_TERMADJ_MASK; 2658459cc2c6SThierry Reding value |= SOR_PLL1_LOADADJ(settings->loadadj); 2659c57997bcSThierry Reding value |= SOR_PLL1_TMDS_TERMADJ(settings->tmds_termadj); 2660c57997bcSThierry Reding value |= SOR_PLL1_TMDS_TERM; 2661880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll1); 2662459cc2c6SThierry Reding 2663880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll3); 2664c57997bcSThierry Reding value &= ~SOR_PLL3_BG_TEMP_COEF_MASK; 2665459cc2c6SThierry Reding value &= ~SOR_PLL3_BG_VREF_LEVEL_MASK; 2666c57997bcSThierry Reding value &= ~SOR_PLL3_AVDD10_LEVEL_MASK; 2667c57997bcSThierry Reding value &= ~SOR_PLL3_AVDD14_LEVEL_MASK; 2668c57997bcSThierry Reding value |= SOR_PLL3_BG_TEMP_COEF(settings->bg_temp_coef); 2669c57997bcSThierry Reding value |= SOR_PLL3_BG_VREF_LEVEL(settings->bg_vref_level); 2670c57997bcSThierry Reding value |= SOR_PLL3_AVDD10_LEVEL(settings->avdd10_level); 2671c57997bcSThierry Reding value |= SOR_PLL3_AVDD14_LEVEL(settings->avdd14_level); 2672880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll3); 2673459cc2c6SThierry Reding 2674c57997bcSThierry Reding value = settings->drive_current[3] << 24 | 2675c57997bcSThierry Reding settings->drive_current[2] << 16 | 2676c57997bcSThierry Reding settings->drive_current[1] << 8 | 2677c57997bcSThierry Reding settings->drive_current[0] << 0; 2678459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0); 2679459cc2c6SThierry Reding 2680c57997bcSThierry Reding value = settings->preemphasis[3] << 24 | 2681c57997bcSThierry Reding settings->preemphasis[2] << 16 | 2682c57997bcSThierry Reding settings->preemphasis[1] << 8 | 2683c57997bcSThierry Reding settings->preemphasis[0] << 0; 2684459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0); 2685459cc2c6SThierry Reding 2686880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 2687459cc2c6SThierry Reding value &= ~SOR_DP_PADCTL_TX_PU_MASK; 2688459cc2c6SThierry Reding value |= SOR_DP_PADCTL_TX_PU_ENABLE; 2689c57997bcSThierry Reding value |= SOR_DP_PADCTL_TX_PU(settings->tx_pu_value); 2690880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 2691459cc2c6SThierry Reding 2692c57997bcSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl2); 2693c57997bcSThierry Reding value &= ~SOR_DP_PADCTL_SPAREPLL_MASK; 2694c57997bcSThierry Reding value |= SOR_DP_PADCTL_SPAREPLL(settings->sparepll); 2695c57997bcSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl2); 2696c57997bcSThierry Reding 2697459cc2c6SThierry Reding /* power down pad calibration */ 2698880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 2699459cc2c6SThierry Reding value |= SOR_DP_PADCTL_PAD_CAL_PD; 2700880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 2701459cc2c6SThierry Reding 2702c57997bcSThierry Reding if (!dc->soc->has_nvdisplay) { 2703459cc2c6SThierry Reding /* miscellaneous display controller settings */ 2704459cc2c6SThierry Reding value = VSYNC_H_POSITION(1); 2705459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_TIMING_OPTIONS); 2706c57997bcSThierry Reding } 2707459cc2c6SThierry Reding 2708459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_COLOR_CONTROL); 2709459cc2c6SThierry Reding value &= ~DITHER_CONTROL_MASK; 2710459cc2c6SThierry Reding value &= ~BASE_COLOR_SIZE_MASK; 2711459cc2c6SThierry Reding 2712c31efa7aSThierry Reding switch (state->bpc) { 2713459cc2c6SThierry Reding case 6: 2714459cc2c6SThierry Reding value |= BASE_COLOR_SIZE_666; 2715459cc2c6SThierry Reding break; 2716459cc2c6SThierry Reding 2717459cc2c6SThierry Reding case 8: 2718459cc2c6SThierry Reding value |= BASE_COLOR_SIZE_888; 2719459cc2c6SThierry Reding break; 2720459cc2c6SThierry Reding 2721c57997bcSThierry Reding case 10: 2722c57997bcSThierry Reding value |= BASE_COLOR_SIZE_101010; 2723c57997bcSThierry Reding break; 2724c57997bcSThierry Reding 2725c57997bcSThierry Reding case 12: 2726c57997bcSThierry Reding value |= BASE_COLOR_SIZE_121212; 2727c57997bcSThierry Reding break; 2728c57997bcSThierry Reding 2729459cc2c6SThierry Reding default: 2730c31efa7aSThierry Reding WARN(1, "%u bits-per-color not supported\n", state->bpc); 2731c31efa7aSThierry Reding value |= BASE_COLOR_SIZE_888; 2732459cc2c6SThierry Reding break; 2733459cc2c6SThierry Reding } 2734459cc2c6SThierry Reding 2735459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_COLOR_CONTROL); 2736459cc2c6SThierry Reding 2737c57997bcSThierry Reding /* XXX set display head owner */ 2738c57997bcSThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 2739c57997bcSThierry Reding value &= ~SOR_STATE_ASY_OWNER_MASK; 2740c57997bcSThierry Reding value |= SOR_STATE_ASY_OWNER(1 + dc->pipe); 2741c57997bcSThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 2742c57997bcSThierry Reding 2743459cc2c6SThierry Reding err = tegra_sor_power_up(sor, 250); 2744459cc2c6SThierry Reding if (err < 0) 2745459cc2c6SThierry Reding dev_err(sor->dev, "failed to power up SOR: %d\n", err); 2746459cc2c6SThierry Reding 27472bd1dd39SThierry Reding /* configure dynamic range of output */ 2748880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe); 2749459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_RANGECOMPRESS_MASK; 2750459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_DYNRANGE_MASK; 2751880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe); 2752459cc2c6SThierry Reding 27532bd1dd39SThierry Reding /* configure colorspace */ 2754880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe); 2755459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_COLORSPACE_MASK; 2756459cc2c6SThierry Reding value |= SOR_HEAD_STATE_COLORSPACE_RGB; 2757880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe); 2758459cc2c6SThierry Reding 2759c31efa7aSThierry Reding tegra_sor_mode_set(sor, mode, state); 2760459cc2c6SThierry Reding 2761459cc2c6SThierry Reding tegra_sor_update(sor); 2762459cc2c6SThierry Reding 2763c57997bcSThierry Reding /* program preamble timing in SOR (XXX) */ 2764c57997bcSThierry Reding value = tegra_sor_readl(sor, SOR_DP_SPARE0); 2765c57997bcSThierry Reding value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE; 2766c57997bcSThierry Reding tegra_sor_writel(sor, value, SOR_DP_SPARE0); 2767c57997bcSThierry Reding 2768459cc2c6SThierry Reding err = tegra_sor_attach(sor); 2769459cc2c6SThierry Reding if (err < 0) 2770459cc2c6SThierry Reding dev_err(sor->dev, "failed to attach SOR: %d\n", err); 2771459cc2c6SThierry Reding 2772459cc2c6SThierry Reding /* enable display to SOR clock and generate HDMI preamble */ 2773459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 2774c57997bcSThierry Reding 2775c57997bcSThierry Reding if (!sor->soc->has_nvdisplay) 2776c57997bcSThierry Reding value |= SOR_ENABLE(1) | SOR1_TIMING_CYA; 2777c57997bcSThierry Reding else 2778c57997bcSThierry Reding value |= SOR_ENABLE(sor->index); 2779c57997bcSThierry Reding 2780459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 2781459cc2c6SThierry Reding 2782c57997bcSThierry Reding if (dc->soc->has_nvdisplay) { 2783c57997bcSThierry Reding value = tegra_dc_readl(dc, DC_DISP_CORE_SOR_SET_CONTROL(sor->index)); 2784c57997bcSThierry Reding value &= ~PROTOCOL_MASK; 2785c57997bcSThierry Reding value |= PROTOCOL_SINGLE_TMDS_A; 2786c57997bcSThierry Reding tegra_dc_writel(dc, value, DC_DISP_CORE_SOR_SET_CONTROL(sor->index)); 2787c57997bcSThierry Reding } 2788c57997bcSThierry Reding 2789459cc2c6SThierry Reding tegra_dc_commit(dc); 2790459cc2c6SThierry Reding 2791459cc2c6SThierry Reding err = tegra_sor_wakeup(sor); 2792459cc2c6SThierry Reding if (err < 0) 2793459cc2c6SThierry Reding dev_err(sor->dev, "failed to wakeup SOR: %d\n", err); 279436e90221SThierry Reding 279536e90221SThierry Reding tegra_sor_hdmi_scdc_start(sor); 27968e2988a7SThierry Reding tegra_sor_audio_prepare(sor); 2797459cc2c6SThierry Reding } 2798459cc2c6SThierry Reding 2799459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_hdmi_helpers = { 2800459cc2c6SThierry Reding .disable = tegra_sor_hdmi_disable, 2801459cc2c6SThierry Reding .enable = tegra_sor_hdmi_enable, 2802459cc2c6SThierry Reding .atomic_check = tegra_sor_encoder_atomic_check, 2803459cc2c6SThierry Reding }; 2804459cc2c6SThierry Reding 28056b6b6042SThierry Reding static int tegra_sor_init(struct host1x_client *client) 28066b6b6042SThierry Reding { 28079910f5c4SThierry Reding struct drm_device *drm = dev_get_drvdata(client->parent); 2808459cc2c6SThierry Reding const struct drm_encoder_helper_funcs *helpers = NULL; 28096b6b6042SThierry Reding struct tegra_sor *sor = host1x_client_to_sor(client); 2810459cc2c6SThierry Reding int connector = DRM_MODE_CONNECTOR_Unknown; 2811459cc2c6SThierry Reding int encoder = DRM_MODE_ENCODER_NONE; 28128e2988a7SThierry Reding u32 value; 28136b6b6042SThierry Reding int err; 28146b6b6042SThierry Reding 28159542c237SThierry Reding if (!sor->aux) { 2816459cc2c6SThierry Reding if (sor->soc->supports_hdmi) { 2817459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_HDMIA; 2818459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 2819459cc2c6SThierry Reding helpers = &tegra_sor_hdmi_helpers; 2820459cc2c6SThierry Reding } else if (sor->soc->supports_lvds) { 2821459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_LVDS; 2822459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_LVDS; 2823459cc2c6SThierry Reding } 2824459cc2c6SThierry Reding } else { 2825459cc2c6SThierry Reding if (sor->soc->supports_edp) { 2826459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_eDP; 2827459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 2828459cc2c6SThierry Reding helpers = &tegra_sor_edp_helpers; 2829459cc2c6SThierry Reding } else if (sor->soc->supports_dp) { 2830459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_DisplayPort; 2831459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 2832459cc2c6SThierry Reding } 2833459cc2c6SThierry Reding } 28346b6b6042SThierry Reding 28356b6b6042SThierry Reding sor->output.dev = sor->dev; 28366b6b6042SThierry Reding 28376fad8f66SThierry Reding drm_connector_init(drm, &sor->output.connector, 28386fad8f66SThierry Reding &tegra_sor_connector_funcs, 2839459cc2c6SThierry Reding connector); 28406fad8f66SThierry Reding drm_connector_helper_add(&sor->output.connector, 28416fad8f66SThierry Reding &tegra_sor_connector_helper_funcs); 28426fad8f66SThierry Reding sor->output.connector.dpms = DRM_MODE_DPMS_OFF; 28436fad8f66SThierry Reding 28446fad8f66SThierry Reding drm_encoder_init(drm, &sor->output.encoder, &tegra_sor_encoder_funcs, 284513a3d91fSVille Syrjälä encoder, NULL); 2846459cc2c6SThierry Reding drm_encoder_helper_add(&sor->output.encoder, helpers); 28476fad8f66SThierry Reding 2848cde4c44dSDaniel Vetter drm_connector_attach_encoder(&sor->output.connector, 28496fad8f66SThierry Reding &sor->output.encoder); 28506fad8f66SThierry Reding drm_connector_register(&sor->output.connector); 28516fad8f66SThierry Reding 2852ea130b24SThierry Reding err = tegra_output_init(drm, &sor->output); 2853ea130b24SThierry Reding if (err < 0) { 2854ea130b24SThierry Reding dev_err(client->dev, "failed to initialize output: %d\n", err); 2855ea130b24SThierry Reding return err; 2856ea130b24SThierry Reding } 28576fad8f66SThierry Reding 2858c57997bcSThierry Reding tegra_output_find_possible_crtcs(&sor->output, drm); 28596b6b6042SThierry Reding 28609542c237SThierry Reding if (sor->aux) { 28619542c237SThierry Reding err = drm_dp_aux_attach(sor->aux, &sor->output); 28626b6b6042SThierry Reding if (err < 0) { 28636b6b6042SThierry Reding dev_err(sor->dev, "failed to attach DP: %d\n", err); 28646b6b6042SThierry Reding return err; 28656b6b6042SThierry Reding } 28666b6b6042SThierry Reding } 28676b6b6042SThierry Reding 2868535a65dbSTomeu Vizoso /* 2869535a65dbSTomeu Vizoso * XXX: Remove this reset once proper hand-over from firmware to 2870535a65dbSTomeu Vizoso * kernel is possible. 2871535a65dbSTomeu Vizoso */ 2872f8c79120SJon Hunter if (sor->rst) { 2873535a65dbSTomeu Vizoso err = reset_control_assert(sor->rst); 2874535a65dbSTomeu Vizoso if (err < 0) { 2875f8c79120SJon Hunter dev_err(sor->dev, "failed to assert SOR reset: %d\n", 2876f8c79120SJon Hunter err); 2877535a65dbSTomeu Vizoso return err; 2878535a65dbSTomeu Vizoso } 2879f8c79120SJon Hunter } 2880535a65dbSTomeu Vizoso 28816fad8f66SThierry Reding err = clk_prepare_enable(sor->clk); 28826fad8f66SThierry Reding if (err < 0) { 28836fad8f66SThierry Reding dev_err(sor->dev, "failed to enable clock: %d\n", err); 28846fad8f66SThierry Reding return err; 28856fad8f66SThierry Reding } 28866fad8f66SThierry Reding 2887535a65dbSTomeu Vizoso usleep_range(1000, 3000); 2888535a65dbSTomeu Vizoso 2889f8c79120SJon Hunter if (sor->rst) { 2890535a65dbSTomeu Vizoso err = reset_control_deassert(sor->rst); 2891535a65dbSTomeu Vizoso if (err < 0) { 2892f8c79120SJon Hunter dev_err(sor->dev, "failed to deassert SOR reset: %d\n", 2893f8c79120SJon Hunter err); 2894535a65dbSTomeu Vizoso return err; 2895535a65dbSTomeu Vizoso } 2896f8c79120SJon Hunter } 2897535a65dbSTomeu Vizoso 28986fad8f66SThierry Reding err = clk_prepare_enable(sor->clk_safe); 28996fad8f66SThierry Reding if (err < 0) 29006fad8f66SThierry Reding return err; 29016fad8f66SThierry Reding 29026fad8f66SThierry Reding err = clk_prepare_enable(sor->clk_dp); 29036fad8f66SThierry Reding if (err < 0) 29046fad8f66SThierry Reding return err; 29056fad8f66SThierry Reding 29068e2988a7SThierry Reding /* 29078e2988a7SThierry Reding * Enable and unmask the HDA codec SCRATCH0 register interrupt. This 29088e2988a7SThierry Reding * is used for interoperability between the HDA codec driver and the 29098e2988a7SThierry Reding * HDMI/DP driver. 29108e2988a7SThierry Reding */ 29118e2988a7SThierry Reding value = SOR_INT_CODEC_SCRATCH1 | SOR_INT_CODEC_SCRATCH0; 29128e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_INT_ENABLE); 29138e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_INT_MASK); 29148e2988a7SThierry Reding 29156b6b6042SThierry Reding return 0; 29166b6b6042SThierry Reding } 29176b6b6042SThierry Reding 29186b6b6042SThierry Reding static int tegra_sor_exit(struct host1x_client *client) 29196b6b6042SThierry Reding { 29206b6b6042SThierry Reding struct tegra_sor *sor = host1x_client_to_sor(client); 29216b6b6042SThierry Reding int err; 29226b6b6042SThierry Reding 29238e2988a7SThierry Reding tegra_sor_writel(sor, 0, SOR_INT_MASK); 29248e2988a7SThierry Reding tegra_sor_writel(sor, 0, SOR_INT_ENABLE); 29258e2988a7SThierry Reding 2926328ec69eSThierry Reding tegra_output_exit(&sor->output); 2927328ec69eSThierry Reding 29289542c237SThierry Reding if (sor->aux) { 29299542c237SThierry Reding err = drm_dp_aux_detach(sor->aux); 29306b6b6042SThierry Reding if (err < 0) { 29316b6b6042SThierry Reding dev_err(sor->dev, "failed to detach DP: %d\n", err); 29326b6b6042SThierry Reding return err; 29336b6b6042SThierry Reding } 29346b6b6042SThierry Reding } 29356b6b6042SThierry Reding 29366fad8f66SThierry Reding clk_disable_unprepare(sor->clk_safe); 29376fad8f66SThierry Reding clk_disable_unprepare(sor->clk_dp); 29386fad8f66SThierry Reding clk_disable_unprepare(sor->clk); 29396fad8f66SThierry Reding 29406b6b6042SThierry Reding return 0; 29416b6b6042SThierry Reding } 29426b6b6042SThierry Reding 29436b6b6042SThierry Reding static const struct host1x_client_ops sor_client_ops = { 29446b6b6042SThierry Reding .init = tegra_sor_init, 29456b6b6042SThierry Reding .exit = tegra_sor_exit, 29466b6b6042SThierry Reding }; 29476b6b6042SThierry Reding 2948459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_edp_ops = { 2949459cc2c6SThierry Reding .name = "eDP", 2950459cc2c6SThierry Reding }; 2951459cc2c6SThierry Reding 2952459cc2c6SThierry Reding static int tegra_sor_hdmi_probe(struct tegra_sor *sor) 2953459cc2c6SThierry Reding { 2954459cc2c6SThierry Reding int err; 2955459cc2c6SThierry Reding 2956459cc2c6SThierry Reding sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io"); 2957459cc2c6SThierry Reding if (IS_ERR(sor->avdd_io_supply)) { 2958459cc2c6SThierry Reding dev_err(sor->dev, "cannot get AVDD I/O supply: %ld\n", 2959459cc2c6SThierry Reding PTR_ERR(sor->avdd_io_supply)); 2960459cc2c6SThierry Reding return PTR_ERR(sor->avdd_io_supply); 2961459cc2c6SThierry Reding } 2962459cc2c6SThierry Reding 2963459cc2c6SThierry Reding err = regulator_enable(sor->avdd_io_supply); 2964459cc2c6SThierry Reding if (err < 0) { 2965459cc2c6SThierry Reding dev_err(sor->dev, "failed to enable AVDD I/O supply: %d\n", 2966459cc2c6SThierry Reding err); 2967459cc2c6SThierry Reding return err; 2968459cc2c6SThierry Reding } 2969459cc2c6SThierry Reding 2970459cc2c6SThierry Reding sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-pll"); 2971459cc2c6SThierry Reding if (IS_ERR(sor->vdd_pll_supply)) { 2972459cc2c6SThierry Reding dev_err(sor->dev, "cannot get VDD PLL supply: %ld\n", 2973459cc2c6SThierry Reding PTR_ERR(sor->vdd_pll_supply)); 2974459cc2c6SThierry Reding return PTR_ERR(sor->vdd_pll_supply); 2975459cc2c6SThierry Reding } 2976459cc2c6SThierry Reding 2977459cc2c6SThierry Reding err = regulator_enable(sor->vdd_pll_supply); 2978459cc2c6SThierry Reding if (err < 0) { 2979459cc2c6SThierry Reding dev_err(sor->dev, "failed to enable VDD PLL supply: %d\n", 2980459cc2c6SThierry Reding err); 2981459cc2c6SThierry Reding return err; 2982459cc2c6SThierry Reding } 2983459cc2c6SThierry Reding 2984459cc2c6SThierry Reding sor->hdmi_supply = devm_regulator_get(sor->dev, "hdmi"); 2985459cc2c6SThierry Reding if (IS_ERR(sor->hdmi_supply)) { 2986459cc2c6SThierry Reding dev_err(sor->dev, "cannot get HDMI supply: %ld\n", 2987459cc2c6SThierry Reding PTR_ERR(sor->hdmi_supply)); 2988459cc2c6SThierry Reding return PTR_ERR(sor->hdmi_supply); 2989459cc2c6SThierry Reding } 2990459cc2c6SThierry Reding 2991459cc2c6SThierry Reding err = regulator_enable(sor->hdmi_supply); 2992459cc2c6SThierry Reding if (err < 0) { 2993459cc2c6SThierry Reding dev_err(sor->dev, "failed to enable HDMI supply: %d\n", err); 2994459cc2c6SThierry Reding return err; 2995459cc2c6SThierry Reding } 2996459cc2c6SThierry Reding 299736e90221SThierry Reding INIT_DELAYED_WORK(&sor->scdc, tegra_sor_hdmi_scdc_work); 299836e90221SThierry Reding 2999459cc2c6SThierry Reding return 0; 3000459cc2c6SThierry Reding } 3001459cc2c6SThierry Reding 3002459cc2c6SThierry Reding static int tegra_sor_hdmi_remove(struct tegra_sor *sor) 3003459cc2c6SThierry Reding { 3004459cc2c6SThierry Reding regulator_disable(sor->hdmi_supply); 3005459cc2c6SThierry Reding regulator_disable(sor->vdd_pll_supply); 3006459cc2c6SThierry Reding regulator_disable(sor->avdd_io_supply); 3007459cc2c6SThierry Reding 3008459cc2c6SThierry Reding return 0; 3009459cc2c6SThierry Reding } 3010459cc2c6SThierry Reding 3011459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_hdmi_ops = { 3012459cc2c6SThierry Reding .name = "HDMI", 3013459cc2c6SThierry Reding .probe = tegra_sor_hdmi_probe, 3014459cc2c6SThierry Reding .remove = tegra_sor_hdmi_remove, 3015459cc2c6SThierry Reding }; 3016459cc2c6SThierry Reding 301730b49435SThierry Reding static const u8 tegra124_sor_xbar_cfg[5] = { 301830b49435SThierry Reding 0, 1, 2, 3, 4 301930b49435SThierry Reding }; 302030b49435SThierry Reding 3021880cee0bSThierry Reding static const struct tegra_sor_regs tegra124_sor_regs = { 3022880cee0bSThierry Reding .head_state0 = 0x05, 3023880cee0bSThierry Reding .head_state1 = 0x07, 3024880cee0bSThierry Reding .head_state2 = 0x09, 3025880cee0bSThierry Reding .head_state3 = 0x0b, 3026880cee0bSThierry Reding .head_state4 = 0x0d, 3027880cee0bSThierry Reding .head_state5 = 0x0f, 3028880cee0bSThierry Reding .pll0 = 0x17, 3029880cee0bSThierry Reding .pll1 = 0x18, 3030880cee0bSThierry Reding .pll2 = 0x19, 3031880cee0bSThierry Reding .pll3 = 0x1a, 3032880cee0bSThierry Reding .dp_padctl0 = 0x5c, 3033880cee0bSThierry Reding .dp_padctl2 = 0x73, 3034880cee0bSThierry Reding }; 3035880cee0bSThierry Reding 3036459cc2c6SThierry Reding static const struct tegra_sor_soc tegra124_sor = { 3037459cc2c6SThierry Reding .supports_edp = true, 3038459cc2c6SThierry Reding .supports_lvds = true, 3039459cc2c6SThierry Reding .supports_hdmi = false, 3040459cc2c6SThierry Reding .supports_dp = false, 3041880cee0bSThierry Reding .regs = &tegra124_sor_regs, 3042c57997bcSThierry Reding .has_nvdisplay = false, 304330b49435SThierry Reding .xbar_cfg = tegra124_sor_xbar_cfg, 3044459cc2c6SThierry Reding }; 3045459cc2c6SThierry Reding 3046880cee0bSThierry Reding static const struct tegra_sor_regs tegra210_sor_regs = { 3047880cee0bSThierry Reding .head_state0 = 0x05, 3048880cee0bSThierry Reding .head_state1 = 0x07, 3049880cee0bSThierry Reding .head_state2 = 0x09, 3050880cee0bSThierry Reding .head_state3 = 0x0b, 3051880cee0bSThierry Reding .head_state4 = 0x0d, 3052880cee0bSThierry Reding .head_state5 = 0x0f, 3053880cee0bSThierry Reding .pll0 = 0x17, 3054880cee0bSThierry Reding .pll1 = 0x18, 3055880cee0bSThierry Reding .pll2 = 0x19, 3056880cee0bSThierry Reding .pll3 = 0x1a, 3057880cee0bSThierry Reding .dp_padctl0 = 0x5c, 3058880cee0bSThierry Reding .dp_padctl2 = 0x73, 3059880cee0bSThierry Reding }; 3060880cee0bSThierry Reding 3061459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor = { 3062459cc2c6SThierry Reding .supports_edp = true, 3063459cc2c6SThierry Reding .supports_lvds = false, 3064459cc2c6SThierry Reding .supports_hdmi = false, 3065459cc2c6SThierry Reding .supports_dp = false, 3066880cee0bSThierry Reding .regs = &tegra210_sor_regs, 3067c57997bcSThierry Reding .has_nvdisplay = false, 306830b49435SThierry Reding .xbar_cfg = tegra124_sor_xbar_cfg, 306930b49435SThierry Reding }; 307030b49435SThierry Reding 307130b49435SThierry Reding static const u8 tegra210_sor_xbar_cfg[5] = { 307230b49435SThierry Reding 2, 1, 0, 3, 4 3073459cc2c6SThierry Reding }; 3074459cc2c6SThierry Reding 3075459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor1 = { 3076459cc2c6SThierry Reding .supports_edp = false, 3077459cc2c6SThierry Reding .supports_lvds = false, 3078459cc2c6SThierry Reding .supports_hdmi = true, 3079459cc2c6SThierry Reding .supports_dp = true, 3080459cc2c6SThierry Reding 3081880cee0bSThierry Reding .regs = &tegra210_sor_regs, 3082c57997bcSThierry Reding .has_nvdisplay = false, 3083880cee0bSThierry Reding 3084459cc2c6SThierry Reding .num_settings = ARRAY_SIZE(tegra210_sor_hdmi_defaults), 3085459cc2c6SThierry Reding .settings = tegra210_sor_hdmi_defaults, 308630b49435SThierry Reding 308730b49435SThierry Reding .xbar_cfg = tegra210_sor_xbar_cfg, 3088459cc2c6SThierry Reding }; 3089459cc2c6SThierry Reding 3090c57997bcSThierry Reding static const struct tegra_sor_regs tegra186_sor_regs = { 3091c57997bcSThierry Reding .head_state0 = 0x151, 3092c57997bcSThierry Reding .head_state1 = 0x154, 3093c57997bcSThierry Reding .head_state2 = 0x157, 3094c57997bcSThierry Reding .head_state3 = 0x15a, 3095c57997bcSThierry Reding .head_state4 = 0x15d, 3096c57997bcSThierry Reding .head_state5 = 0x160, 3097c57997bcSThierry Reding .pll0 = 0x163, 3098c57997bcSThierry Reding .pll1 = 0x164, 3099c57997bcSThierry Reding .pll2 = 0x165, 3100c57997bcSThierry Reding .pll3 = 0x166, 3101c57997bcSThierry Reding .dp_padctl0 = 0x168, 3102c57997bcSThierry Reding .dp_padctl2 = 0x16a, 3103c57997bcSThierry Reding }; 3104c57997bcSThierry Reding 3105c57997bcSThierry Reding static const struct tegra_sor_soc tegra186_sor = { 3106c57997bcSThierry Reding .supports_edp = false, 3107c57997bcSThierry Reding .supports_lvds = false, 3108c57997bcSThierry Reding .supports_hdmi = false, 3109c57997bcSThierry Reding .supports_dp = true, 3110c57997bcSThierry Reding 3111c57997bcSThierry Reding .regs = &tegra186_sor_regs, 3112c57997bcSThierry Reding .has_nvdisplay = true, 3113c57997bcSThierry Reding 3114c57997bcSThierry Reding .xbar_cfg = tegra124_sor_xbar_cfg, 3115c57997bcSThierry Reding }; 3116c57997bcSThierry Reding 3117c57997bcSThierry Reding static const struct tegra_sor_soc tegra186_sor1 = { 3118c57997bcSThierry Reding .supports_edp = false, 3119c57997bcSThierry Reding .supports_lvds = false, 3120c57997bcSThierry Reding .supports_hdmi = true, 3121c57997bcSThierry Reding .supports_dp = true, 3122c57997bcSThierry Reding 3123c57997bcSThierry Reding .regs = &tegra186_sor_regs, 3124c57997bcSThierry Reding .has_nvdisplay = true, 3125c57997bcSThierry Reding 3126c57997bcSThierry Reding .num_settings = ARRAY_SIZE(tegra186_sor_hdmi_defaults), 3127c57997bcSThierry Reding .settings = tegra186_sor_hdmi_defaults, 3128c57997bcSThierry Reding 3129c57997bcSThierry Reding .xbar_cfg = tegra124_sor_xbar_cfg, 3130c57997bcSThierry Reding }; 3131c57997bcSThierry Reding 31329b6c14b8SThierry Reding static const struct tegra_sor_regs tegra194_sor_regs = { 31339b6c14b8SThierry Reding .head_state0 = 0x151, 31349b6c14b8SThierry Reding .head_state1 = 0x155, 31359b6c14b8SThierry Reding .head_state2 = 0x159, 31369b6c14b8SThierry Reding .head_state3 = 0x15d, 31379b6c14b8SThierry Reding .head_state4 = 0x161, 31389b6c14b8SThierry Reding .head_state5 = 0x165, 31399b6c14b8SThierry Reding .pll0 = 0x169, 31409b6c14b8SThierry Reding .pll1 = 0x16a, 31419b6c14b8SThierry Reding .pll2 = 0x16b, 31429b6c14b8SThierry Reding .pll3 = 0x16c, 31439b6c14b8SThierry Reding .dp_padctl0 = 0x16e, 31449b6c14b8SThierry Reding .dp_padctl2 = 0x16f, 31459b6c14b8SThierry Reding }; 31469b6c14b8SThierry Reding 31479b6c14b8SThierry Reding static const struct tegra_sor_soc tegra194_sor = { 31489b6c14b8SThierry Reding .supports_edp = true, 31499b6c14b8SThierry Reding .supports_lvds = false, 31509b6c14b8SThierry Reding .supports_hdmi = true, 31519b6c14b8SThierry Reding .supports_dp = true, 31529b6c14b8SThierry Reding 31539b6c14b8SThierry Reding .regs = &tegra194_sor_regs, 31549b6c14b8SThierry Reding .has_nvdisplay = true, 31559b6c14b8SThierry Reding 31569b6c14b8SThierry Reding .num_settings = ARRAY_SIZE(tegra194_sor_hdmi_defaults), 31579b6c14b8SThierry Reding .settings = tegra194_sor_hdmi_defaults, 31589b6c14b8SThierry Reding 31599b6c14b8SThierry Reding .xbar_cfg = tegra210_sor_xbar_cfg, 31609b6c14b8SThierry Reding }; 31619b6c14b8SThierry Reding 3162459cc2c6SThierry Reding static const struct of_device_id tegra_sor_of_match[] = { 31639b6c14b8SThierry Reding { .compatible = "nvidia,tegra194-sor", .data = &tegra194_sor }, 3164c57997bcSThierry Reding { .compatible = "nvidia,tegra186-sor1", .data = &tegra186_sor1 }, 3165c57997bcSThierry Reding { .compatible = "nvidia,tegra186-sor", .data = &tegra186_sor }, 3166459cc2c6SThierry Reding { .compatible = "nvidia,tegra210-sor1", .data = &tegra210_sor1 }, 3167459cc2c6SThierry Reding { .compatible = "nvidia,tegra210-sor", .data = &tegra210_sor }, 3168459cc2c6SThierry Reding { .compatible = "nvidia,tegra124-sor", .data = &tegra124_sor }, 3169459cc2c6SThierry Reding { }, 3170459cc2c6SThierry Reding }; 3171459cc2c6SThierry Reding MODULE_DEVICE_TABLE(of, tegra_sor_of_match); 3172459cc2c6SThierry Reding 3173c57997bcSThierry Reding static int tegra_sor_parse_dt(struct tegra_sor *sor) 3174c57997bcSThierry Reding { 3175c57997bcSThierry Reding struct device_node *np = sor->dev->of_node; 3176*6d6c815dSThierry Reding u32 xbar_cfg[5]; 3177*6d6c815dSThierry Reding unsigned int i; 3178c57997bcSThierry Reding u32 value; 3179c57997bcSThierry Reding int err; 3180c57997bcSThierry Reding 3181c57997bcSThierry Reding if (sor->soc->has_nvdisplay) { 3182c57997bcSThierry Reding err = of_property_read_u32(np, "nvidia,interface", &value); 3183c57997bcSThierry Reding if (err < 0) 3184c57997bcSThierry Reding return err; 3185c57997bcSThierry Reding 3186c57997bcSThierry Reding sor->index = value; 3187c57997bcSThierry Reding 3188c57997bcSThierry Reding /* 3189c57997bcSThierry Reding * override the default that we already set for Tegra210 and 3190c57997bcSThierry Reding * earlier 3191c57997bcSThierry Reding */ 3192c57997bcSThierry Reding sor->pad = TEGRA_IO_PAD_HDMI_DP0 + sor->index; 3193c57997bcSThierry Reding } 3194c57997bcSThierry Reding 3195*6d6c815dSThierry Reding err = of_property_read_u32_array(np, "nvidia,xbar-cfg", xbar_cfg, 5); 3196*6d6c815dSThierry Reding if (err < 0) { 3197*6d6c815dSThierry Reding /* fall back to default per-SoC XBAR configuration */ 3198*6d6c815dSThierry Reding for (i = 0; i < 5; i++) 3199*6d6c815dSThierry Reding sor->xbar_cfg[i] = sor->soc->xbar_cfg[i]; 3200*6d6c815dSThierry Reding } else { 3201*6d6c815dSThierry Reding /* copy cells to SOR XBAR configuration */ 3202*6d6c815dSThierry Reding for (i = 0; i < 5; i++) 3203*6d6c815dSThierry Reding sor->xbar_cfg[i] = xbar_cfg[i]; 3204*6d6c815dSThierry Reding } 3205*6d6c815dSThierry Reding 3206c57997bcSThierry Reding return 0; 3207c57997bcSThierry Reding } 3208c57997bcSThierry Reding 32098e2988a7SThierry Reding static irqreturn_t tegra_sor_irq(int irq, void *data) 32108e2988a7SThierry Reding { 32118e2988a7SThierry Reding struct tegra_sor *sor = data; 32128e2988a7SThierry Reding u32 value; 32138e2988a7SThierry Reding 32148e2988a7SThierry Reding value = tegra_sor_readl(sor, SOR_INT_STATUS); 32158e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_INT_STATUS); 32168e2988a7SThierry Reding 32178e2988a7SThierry Reding if (value & SOR_INT_CODEC_SCRATCH0) { 32188e2988a7SThierry Reding value = tegra_sor_readl(sor, SOR_AUDIO_HDA_CODEC_SCRATCH0); 32198e2988a7SThierry Reding 32208e2988a7SThierry Reding if (value & SOR_AUDIO_HDA_CODEC_SCRATCH0_VALID) { 3221cd54fb96SThierry Reding unsigned int format; 32228e2988a7SThierry Reding 32238e2988a7SThierry Reding format = value & SOR_AUDIO_HDA_CODEC_SCRATCH0_FMT_MASK; 32248e2988a7SThierry Reding 3225fad7b806SThierry Reding tegra_hda_parse_format(format, &sor->format); 32268e2988a7SThierry Reding 32278e2988a7SThierry Reding tegra_sor_hdmi_audio_enable(sor); 32288e2988a7SThierry Reding } else { 32298e2988a7SThierry Reding tegra_sor_hdmi_audio_disable(sor); 32308e2988a7SThierry Reding } 32318e2988a7SThierry Reding } 32328e2988a7SThierry Reding 32338e2988a7SThierry Reding return IRQ_HANDLED; 32348e2988a7SThierry Reding } 32358e2988a7SThierry Reding 32366b6b6042SThierry Reding static int tegra_sor_probe(struct platform_device *pdev) 32376b6b6042SThierry Reding { 32386b6b6042SThierry Reding struct device_node *np; 32396b6b6042SThierry Reding struct tegra_sor *sor; 32406b6b6042SThierry Reding struct resource *regs; 32416b6b6042SThierry Reding int err; 32426b6b6042SThierry Reding 32436b6b6042SThierry Reding sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL); 32446b6b6042SThierry Reding if (!sor) 32456b6b6042SThierry Reding return -ENOMEM; 32466b6b6042SThierry Reding 32475faea3d0SThierry Reding sor->soc = of_device_get_match_data(&pdev->dev); 32486b6b6042SThierry Reding sor->output.dev = sor->dev = &pdev->dev; 3249459cc2c6SThierry Reding 3250459cc2c6SThierry Reding sor->settings = devm_kmemdup(&pdev->dev, sor->soc->settings, 3251459cc2c6SThierry Reding sor->soc->num_settings * 3252459cc2c6SThierry Reding sizeof(*sor->settings), 3253459cc2c6SThierry Reding GFP_KERNEL); 3254459cc2c6SThierry Reding if (!sor->settings) 3255459cc2c6SThierry Reding return -ENOMEM; 3256459cc2c6SThierry Reding 3257459cc2c6SThierry Reding sor->num_settings = sor->soc->num_settings; 32586b6b6042SThierry Reding 32596b6b6042SThierry Reding np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0); 32606b6b6042SThierry Reding if (np) { 32619542c237SThierry Reding sor->aux = drm_dp_aux_find_by_of_node(np); 32626b6b6042SThierry Reding of_node_put(np); 32636b6b6042SThierry Reding 32649542c237SThierry Reding if (!sor->aux) 32656b6b6042SThierry Reding return -EPROBE_DEFER; 32666b6b6042SThierry Reding } 32676b6b6042SThierry Reding 32689542c237SThierry Reding if (!sor->aux) { 3269459cc2c6SThierry Reding if (sor->soc->supports_hdmi) { 3270459cc2c6SThierry Reding sor->ops = &tegra_sor_hdmi_ops; 3271c57997bcSThierry Reding sor->pad = TEGRA_IO_PAD_HDMI; 3272459cc2c6SThierry Reding } else if (sor->soc->supports_lvds) { 3273459cc2c6SThierry Reding dev_err(&pdev->dev, "LVDS not supported yet\n"); 3274459cc2c6SThierry Reding return -ENODEV; 3275459cc2c6SThierry Reding } else { 3276459cc2c6SThierry Reding dev_err(&pdev->dev, "unknown (non-DP) support\n"); 3277459cc2c6SThierry Reding return -ENODEV; 3278459cc2c6SThierry Reding } 3279459cc2c6SThierry Reding } else { 3280459cc2c6SThierry Reding if (sor->soc->supports_edp) { 3281459cc2c6SThierry Reding sor->ops = &tegra_sor_edp_ops; 3282c57997bcSThierry Reding sor->pad = TEGRA_IO_PAD_LVDS; 3283459cc2c6SThierry Reding } else if (sor->soc->supports_dp) { 3284459cc2c6SThierry Reding dev_err(&pdev->dev, "DisplayPort not supported yet\n"); 3285459cc2c6SThierry Reding return -ENODEV; 3286459cc2c6SThierry Reding } else { 3287459cc2c6SThierry Reding dev_err(&pdev->dev, "unknown (DP) support\n"); 3288459cc2c6SThierry Reding return -ENODEV; 3289459cc2c6SThierry Reding } 3290459cc2c6SThierry Reding } 3291459cc2c6SThierry Reding 3292c57997bcSThierry Reding err = tegra_sor_parse_dt(sor); 3293c57997bcSThierry Reding if (err < 0) 3294c57997bcSThierry Reding return err; 3295c57997bcSThierry Reding 32966b6b6042SThierry Reding err = tegra_output_probe(&sor->output); 32974dbdc740SThierry Reding if (err < 0) { 32984dbdc740SThierry Reding dev_err(&pdev->dev, "failed to probe output: %d\n", err); 32996b6b6042SThierry Reding return err; 33004dbdc740SThierry Reding } 33016b6b6042SThierry Reding 3302459cc2c6SThierry Reding if (sor->ops && sor->ops->probe) { 3303459cc2c6SThierry Reding err = sor->ops->probe(sor); 3304459cc2c6SThierry Reding if (err < 0) { 3305459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to probe %s: %d\n", 3306459cc2c6SThierry Reding sor->ops->name, err); 3307459cc2c6SThierry Reding goto output; 3308459cc2c6SThierry Reding } 3309459cc2c6SThierry Reding } 3310459cc2c6SThierry Reding 33116b6b6042SThierry Reding regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 33126b6b6042SThierry Reding sor->regs = devm_ioremap_resource(&pdev->dev, regs); 3313459cc2c6SThierry Reding if (IS_ERR(sor->regs)) { 3314459cc2c6SThierry Reding err = PTR_ERR(sor->regs); 3315459cc2c6SThierry Reding goto remove; 3316459cc2c6SThierry Reding } 33176b6b6042SThierry Reding 33188e2988a7SThierry Reding err = platform_get_irq(pdev, 0); 33198e2988a7SThierry Reding if (err < 0) { 33208e2988a7SThierry Reding dev_err(&pdev->dev, "failed to get IRQ: %d\n", err); 33218e2988a7SThierry Reding goto remove; 33228e2988a7SThierry Reding } 33238e2988a7SThierry Reding 33248e2988a7SThierry Reding sor->irq = err; 33258e2988a7SThierry Reding 33268e2988a7SThierry Reding err = devm_request_irq(sor->dev, sor->irq, tegra_sor_irq, 0, 33278e2988a7SThierry Reding dev_name(sor->dev), sor); 33288e2988a7SThierry Reding if (err < 0) { 33298e2988a7SThierry Reding dev_err(&pdev->dev, "failed to request IRQ: %d\n", err); 33308e2988a7SThierry Reding goto remove; 33318e2988a7SThierry Reding } 33328e2988a7SThierry Reding 33336b6b6042SThierry Reding sor->rst = devm_reset_control_get(&pdev->dev, "sor"); 33344dbdc740SThierry Reding if (IS_ERR(sor->rst)) { 3335459cc2c6SThierry Reding err = PTR_ERR(sor->rst); 3336180b46ecSThierry Reding 3337180b46ecSThierry Reding if (err != -EBUSY || WARN_ON(!pdev->dev.pm_domain)) { 3338f8c79120SJon Hunter dev_err(&pdev->dev, "failed to get reset control: %d\n", 3339f8c79120SJon Hunter err); 3340459cc2c6SThierry Reding goto remove; 33414dbdc740SThierry Reding } 3342180b46ecSThierry Reding 3343180b46ecSThierry Reding /* 3344180b46ecSThierry Reding * At this point, the reset control is most likely being used 3345180b46ecSThierry Reding * by the generic power domain implementation. With any luck 3346180b46ecSThierry Reding * the power domain will have taken care of resetting the SOR 3347180b46ecSThierry Reding * and we don't have to do anything. 3348180b46ecSThierry Reding */ 3349180b46ecSThierry Reding sor->rst = NULL; 3350f8c79120SJon Hunter } 33516b6b6042SThierry Reding 33526b6b6042SThierry Reding sor->clk = devm_clk_get(&pdev->dev, NULL); 33534dbdc740SThierry Reding if (IS_ERR(sor->clk)) { 3354459cc2c6SThierry Reding err = PTR_ERR(sor->clk); 3355459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get module clock: %d\n", err); 3356459cc2c6SThierry Reding goto remove; 33574dbdc740SThierry Reding } 33586b6b6042SThierry Reding 3359618dee39SThierry Reding if (sor->soc->supports_hdmi || sor->soc->supports_dp) { 3360e1335e2fSThierry Reding struct device_node *np = pdev->dev.of_node; 3361e1335e2fSThierry Reding const char *name; 3362e1335e2fSThierry Reding 3363e1335e2fSThierry Reding /* 3364e1335e2fSThierry Reding * For backwards compatibility with Tegra210 device trees, 3365e1335e2fSThierry Reding * fall back to the old clock name "source" if the new "out" 3366e1335e2fSThierry Reding * clock is not available. 3367e1335e2fSThierry Reding */ 3368e1335e2fSThierry Reding if (of_property_match_string(np, "clock-names", "out") < 0) 3369e1335e2fSThierry Reding name = "source"; 3370e1335e2fSThierry Reding else 3371e1335e2fSThierry Reding name = "out"; 3372e1335e2fSThierry Reding 3373e1335e2fSThierry Reding sor->clk_out = devm_clk_get(&pdev->dev, name); 3374e1335e2fSThierry Reding if (IS_ERR(sor->clk_out)) { 3375e1335e2fSThierry Reding err = PTR_ERR(sor->clk_out); 3376e1335e2fSThierry Reding dev_err(sor->dev, "failed to get %s clock: %d\n", 3377e1335e2fSThierry Reding name, err); 3378618dee39SThierry Reding goto remove; 3379618dee39SThierry Reding } 33801087fac1SThierry Reding } else { 3381d780537fSThierry Reding /* fall back to the module clock on SOR0 (eDP/LVDS only) */ 33821087fac1SThierry Reding sor->clk_out = sor->clk; 3383618dee39SThierry Reding } 3384618dee39SThierry Reding 33856b6b6042SThierry Reding sor->clk_parent = devm_clk_get(&pdev->dev, "parent"); 33864dbdc740SThierry Reding if (IS_ERR(sor->clk_parent)) { 3387459cc2c6SThierry Reding err = PTR_ERR(sor->clk_parent); 3388459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get parent clock: %d\n", err); 3389459cc2c6SThierry Reding goto remove; 33904dbdc740SThierry Reding } 33916b6b6042SThierry Reding 33926b6b6042SThierry Reding sor->clk_safe = devm_clk_get(&pdev->dev, "safe"); 33934dbdc740SThierry Reding if (IS_ERR(sor->clk_safe)) { 3394459cc2c6SThierry Reding err = PTR_ERR(sor->clk_safe); 3395459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get safe clock: %d\n", err); 3396459cc2c6SThierry Reding goto remove; 33974dbdc740SThierry Reding } 33986b6b6042SThierry Reding 33996b6b6042SThierry Reding sor->clk_dp = devm_clk_get(&pdev->dev, "dp"); 34004dbdc740SThierry Reding if (IS_ERR(sor->clk_dp)) { 3401459cc2c6SThierry Reding err = PTR_ERR(sor->clk_dp); 3402459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get DP clock: %d\n", err); 3403459cc2c6SThierry Reding goto remove; 34044dbdc740SThierry Reding } 34056b6b6042SThierry Reding 3406e1335e2fSThierry Reding /* 3407e1335e2fSThierry Reding * Starting with Tegra186, the BPMP provides an implementation for 3408e1335e2fSThierry Reding * the pad output clock, so we have to look it up from device tree. 3409e1335e2fSThierry Reding */ 3410e1335e2fSThierry Reding sor->clk_pad = devm_clk_get(&pdev->dev, "pad"); 3411e1335e2fSThierry Reding if (IS_ERR(sor->clk_pad)) { 3412e1335e2fSThierry Reding if (sor->clk_pad != ERR_PTR(-ENOENT)) { 3413e1335e2fSThierry Reding err = PTR_ERR(sor->clk_pad); 3414e1335e2fSThierry Reding goto remove; 3415e1335e2fSThierry Reding } 3416e1335e2fSThierry Reding 3417e1335e2fSThierry Reding /* 3418e1335e2fSThierry Reding * If the pad output clock is not available, then we assume 3419e1335e2fSThierry Reding * we're on Tegra210 or earlier and have to provide our own 3420e1335e2fSThierry Reding * implementation. 3421e1335e2fSThierry Reding */ 3422e1335e2fSThierry Reding sor->clk_pad = NULL; 3423e1335e2fSThierry Reding } 3424e1335e2fSThierry Reding 3425e1335e2fSThierry Reding /* 3426e1335e2fSThierry Reding * The bootloader may have set up the SOR such that it's module clock 3427e1335e2fSThierry Reding * is sourced by one of the display PLLs. However, that doesn't work 3428e1335e2fSThierry Reding * without properly having set up other bits of the SOR. 3429e1335e2fSThierry Reding */ 3430e1335e2fSThierry Reding err = clk_set_parent(sor->clk_out, sor->clk_safe); 3431e1335e2fSThierry Reding if (err < 0) { 3432e1335e2fSThierry Reding dev_err(&pdev->dev, "failed to use safe clock: %d\n", err); 3433e1335e2fSThierry Reding goto remove; 3434e1335e2fSThierry Reding } 3435e1335e2fSThierry Reding 3436aaff8bd2SThierry Reding platform_set_drvdata(pdev, sor); 3437aaff8bd2SThierry Reding pm_runtime_enable(&pdev->dev); 3438aaff8bd2SThierry Reding 3439e1335e2fSThierry Reding /* 3440e1335e2fSThierry Reding * On Tegra210 and earlier, provide our own implementation for the 3441e1335e2fSThierry Reding * pad output clock. 3442e1335e2fSThierry Reding */ 3443e1335e2fSThierry Reding if (!sor->clk_pad) { 3444e1335e2fSThierry Reding err = pm_runtime_get_sync(&pdev->dev); 3445e1335e2fSThierry Reding if (err < 0) { 3446e1335e2fSThierry Reding dev_err(&pdev->dev, "failed to get runtime PM: %d\n", 3447e1335e2fSThierry Reding err); 3448e1335e2fSThierry Reding goto remove; 3449e1335e2fSThierry Reding } 3450b299221cSThierry Reding 3451e1335e2fSThierry Reding sor->clk_pad = tegra_clk_sor_pad_register(sor, 3452e1335e2fSThierry Reding "sor1_pad_clkout"); 3453e1335e2fSThierry Reding pm_runtime_put(&pdev->dev); 3454e1335e2fSThierry Reding } 3455e1335e2fSThierry Reding 3456e1335e2fSThierry Reding if (IS_ERR(sor->clk_pad)) { 3457e1335e2fSThierry Reding err = PTR_ERR(sor->clk_pad); 3458e1335e2fSThierry Reding dev_err(&pdev->dev, "failed to register SOR pad clock: %d\n", 3459e1335e2fSThierry Reding err); 3460b299221cSThierry Reding goto remove; 3461b299221cSThierry Reding } 3462b299221cSThierry Reding 34636b6b6042SThierry Reding INIT_LIST_HEAD(&sor->client.list); 34646b6b6042SThierry Reding sor->client.ops = &sor_client_ops; 34656b6b6042SThierry Reding sor->client.dev = &pdev->dev; 34666b6b6042SThierry Reding 34676b6b6042SThierry Reding err = host1x_client_register(&sor->client); 34686b6b6042SThierry Reding if (err < 0) { 34696b6b6042SThierry Reding dev_err(&pdev->dev, "failed to register host1x client: %d\n", 34706b6b6042SThierry Reding err); 3471459cc2c6SThierry Reding goto remove; 34726b6b6042SThierry Reding } 34736b6b6042SThierry Reding 34746b6b6042SThierry Reding return 0; 3475459cc2c6SThierry Reding 3476459cc2c6SThierry Reding remove: 3477459cc2c6SThierry Reding if (sor->ops && sor->ops->remove) 3478459cc2c6SThierry Reding sor->ops->remove(sor); 3479459cc2c6SThierry Reding output: 3480459cc2c6SThierry Reding tegra_output_remove(&sor->output); 3481459cc2c6SThierry Reding return err; 34826b6b6042SThierry Reding } 34836b6b6042SThierry Reding 34846b6b6042SThierry Reding static int tegra_sor_remove(struct platform_device *pdev) 34856b6b6042SThierry Reding { 34866b6b6042SThierry Reding struct tegra_sor *sor = platform_get_drvdata(pdev); 34876b6b6042SThierry Reding int err; 34886b6b6042SThierry Reding 3489aaff8bd2SThierry Reding pm_runtime_disable(&pdev->dev); 3490aaff8bd2SThierry Reding 34916b6b6042SThierry Reding err = host1x_client_unregister(&sor->client); 34926b6b6042SThierry Reding if (err < 0) { 34936b6b6042SThierry Reding dev_err(&pdev->dev, "failed to unregister host1x client: %d\n", 34946b6b6042SThierry Reding err); 34956b6b6042SThierry Reding return err; 34966b6b6042SThierry Reding } 34976b6b6042SThierry Reding 3498459cc2c6SThierry Reding if (sor->ops && sor->ops->remove) { 3499459cc2c6SThierry Reding err = sor->ops->remove(sor); 3500459cc2c6SThierry Reding if (err < 0) 3501459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to remove SOR: %d\n", err); 3502459cc2c6SThierry Reding } 3503459cc2c6SThierry Reding 3504328ec69eSThierry Reding tegra_output_remove(&sor->output); 35056b6b6042SThierry Reding 35066b6b6042SThierry Reding return 0; 35076b6b6042SThierry Reding } 35086b6b6042SThierry Reding 3509aaff8bd2SThierry Reding #ifdef CONFIG_PM 3510aaff8bd2SThierry Reding static int tegra_sor_suspend(struct device *dev) 3511aaff8bd2SThierry Reding { 3512aaff8bd2SThierry Reding struct tegra_sor *sor = dev_get_drvdata(dev); 3513aaff8bd2SThierry Reding int err; 3514aaff8bd2SThierry Reding 3515f8c79120SJon Hunter if (sor->rst) { 3516aaff8bd2SThierry Reding err = reset_control_assert(sor->rst); 3517aaff8bd2SThierry Reding if (err < 0) { 3518aaff8bd2SThierry Reding dev_err(dev, "failed to assert reset: %d\n", err); 3519aaff8bd2SThierry Reding return err; 3520aaff8bd2SThierry Reding } 3521f8c79120SJon Hunter } 3522aaff8bd2SThierry Reding 3523aaff8bd2SThierry Reding usleep_range(1000, 2000); 3524aaff8bd2SThierry Reding 3525aaff8bd2SThierry Reding clk_disable_unprepare(sor->clk); 3526aaff8bd2SThierry Reding 3527aaff8bd2SThierry Reding return 0; 3528aaff8bd2SThierry Reding } 3529aaff8bd2SThierry Reding 3530aaff8bd2SThierry Reding static int tegra_sor_resume(struct device *dev) 3531aaff8bd2SThierry Reding { 3532aaff8bd2SThierry Reding struct tegra_sor *sor = dev_get_drvdata(dev); 3533aaff8bd2SThierry Reding int err; 3534aaff8bd2SThierry Reding 3535aaff8bd2SThierry Reding err = clk_prepare_enable(sor->clk); 3536aaff8bd2SThierry Reding if (err < 0) { 3537aaff8bd2SThierry Reding dev_err(dev, "failed to enable clock: %d\n", err); 3538aaff8bd2SThierry Reding return err; 3539aaff8bd2SThierry Reding } 3540aaff8bd2SThierry Reding 3541aaff8bd2SThierry Reding usleep_range(1000, 2000); 3542aaff8bd2SThierry Reding 3543f8c79120SJon Hunter if (sor->rst) { 3544aaff8bd2SThierry Reding err = reset_control_deassert(sor->rst); 3545aaff8bd2SThierry Reding if (err < 0) { 3546aaff8bd2SThierry Reding dev_err(dev, "failed to deassert reset: %d\n", err); 3547aaff8bd2SThierry Reding clk_disable_unprepare(sor->clk); 3548aaff8bd2SThierry Reding return err; 3549aaff8bd2SThierry Reding } 3550f8c79120SJon Hunter } 3551aaff8bd2SThierry Reding 3552aaff8bd2SThierry Reding return 0; 3553aaff8bd2SThierry Reding } 3554aaff8bd2SThierry Reding #endif 3555aaff8bd2SThierry Reding 3556aaff8bd2SThierry Reding static const struct dev_pm_ops tegra_sor_pm_ops = { 3557aaff8bd2SThierry Reding SET_RUNTIME_PM_OPS(tegra_sor_suspend, tegra_sor_resume, NULL) 3558aaff8bd2SThierry Reding }; 3559aaff8bd2SThierry Reding 35606b6b6042SThierry Reding struct platform_driver tegra_sor_driver = { 35616b6b6042SThierry Reding .driver = { 35626b6b6042SThierry Reding .name = "tegra-sor", 35636b6b6042SThierry Reding .of_match_table = tegra_sor_of_match, 3564aaff8bd2SThierry Reding .pm = &tegra_sor_pm_ops, 35656b6b6042SThierry Reding }, 35666b6b6042SThierry Reding .probe = tegra_sor_probe, 35676b6b6042SThierry Reding .remove = tegra_sor_remove, 35686b6b6042SThierry Reding }; 3569