1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 26b6b6042SThierry Reding /* 36b6b6042SThierry Reding * Copyright (C) 2013 NVIDIA Corporation 46b6b6042SThierry Reding */ 56b6b6042SThierry Reding 66b6b6042SThierry Reding #include <linux/clk.h> 7b299221cSThierry Reding #include <linux/clk-provider.h> 8a82752e1SThierry Reding #include <linux/debugfs.h> 96fad8f66SThierry Reding #include <linux/gpio.h> 106b6b6042SThierry Reding #include <linux/io.h> 11eb1df694SSam Ravnborg #include <linux/module.h> 12459cc2c6SThierry Reding #include <linux/of_device.h> 136b6b6042SThierry Reding #include <linux/platform_device.h> 14aaff8bd2SThierry Reding #include <linux/pm_runtime.h> 15459cc2c6SThierry Reding #include <linux/regulator/consumer.h> 166b6b6042SThierry Reding #include <linux/reset.h> 17306a7f91SThierry Reding 187232398aSThierry Reding #include <soc/tegra/pmc.h> 196b6b6042SThierry Reding 204aa3df71SThierry Reding #include <drm/drm_atomic_helper.h> 21eb1df694SSam Ravnborg #include <drm/drm_debugfs.h> 226b6b6042SThierry Reding #include <drm/drm_dp_helper.h> 23eb1df694SSam Ravnborg #include <drm/drm_file.h> 246fad8f66SThierry Reding #include <drm/drm_panel.h> 2536e90221SThierry Reding #include <drm/drm_scdc_helper.h> 266b6b6042SThierry Reding 276b6b6042SThierry Reding #include "dc.h" 289a42c7c6SThierry Reding #include "dp.h" 296b6b6042SThierry Reding #include "drm.h" 30fad7b806SThierry Reding #include "hda.h" 316b6b6042SThierry Reding #include "sor.h" 32932f6529SThierry Reding #include "trace.h" 336b6b6042SThierry Reding 34459cc2c6SThierry Reding #define SOR_REKEY 0x38 35459cc2c6SThierry Reding 36459cc2c6SThierry Reding struct tegra_sor_hdmi_settings { 37459cc2c6SThierry Reding unsigned long frequency; 38459cc2c6SThierry Reding 39459cc2c6SThierry Reding u8 vcocap; 40c57997bcSThierry Reding u8 filter; 41459cc2c6SThierry Reding u8 ichpmp; 42459cc2c6SThierry Reding u8 loadadj; 43c57997bcSThierry Reding u8 tmds_termadj; 44c57997bcSThierry Reding u8 tx_pu_value; 45c57997bcSThierry Reding u8 bg_temp_coef; 46c57997bcSThierry Reding u8 bg_vref_level; 47c57997bcSThierry Reding u8 avdd10_level; 48c57997bcSThierry Reding u8 avdd14_level; 49c57997bcSThierry Reding u8 sparepll; 50459cc2c6SThierry Reding 51459cc2c6SThierry Reding u8 drive_current[4]; 52459cc2c6SThierry Reding u8 preemphasis[4]; 53459cc2c6SThierry Reding }; 54459cc2c6SThierry Reding 55459cc2c6SThierry Reding #if 1 56459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = { 57459cc2c6SThierry Reding { 58459cc2c6SThierry Reding .frequency = 54000000, 59459cc2c6SThierry Reding .vcocap = 0x0, 60c57997bcSThierry Reding .filter = 0x0, 61459cc2c6SThierry Reding .ichpmp = 0x1, 62459cc2c6SThierry Reding .loadadj = 0x3, 63c57997bcSThierry Reding .tmds_termadj = 0x9, 64c57997bcSThierry Reding .tx_pu_value = 0x10, 65c57997bcSThierry Reding .bg_temp_coef = 0x3, 66c57997bcSThierry Reding .bg_vref_level = 0x8, 67c57997bcSThierry Reding .avdd10_level = 0x4, 68c57997bcSThierry Reding .avdd14_level = 0x4, 69c57997bcSThierry Reding .sparepll = 0x0, 70459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 71459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 72459cc2c6SThierry Reding }, { 73459cc2c6SThierry Reding .frequency = 75000000, 74459cc2c6SThierry Reding .vcocap = 0x3, 75c57997bcSThierry Reding .filter = 0x0, 76459cc2c6SThierry Reding .ichpmp = 0x1, 77459cc2c6SThierry Reding .loadadj = 0x3, 78c57997bcSThierry Reding .tmds_termadj = 0x9, 79c57997bcSThierry Reding .tx_pu_value = 0x40, 80c57997bcSThierry Reding .bg_temp_coef = 0x3, 81c57997bcSThierry Reding .bg_vref_level = 0x8, 82c57997bcSThierry Reding .avdd10_level = 0x4, 83c57997bcSThierry Reding .avdd14_level = 0x4, 84c57997bcSThierry Reding .sparepll = 0x0, 85459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 86459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 87459cc2c6SThierry Reding }, { 88459cc2c6SThierry Reding .frequency = 150000000, 89459cc2c6SThierry Reding .vcocap = 0x3, 90c57997bcSThierry Reding .filter = 0x0, 91459cc2c6SThierry Reding .ichpmp = 0x1, 92459cc2c6SThierry Reding .loadadj = 0x3, 93c57997bcSThierry Reding .tmds_termadj = 0x9, 94c57997bcSThierry Reding .tx_pu_value = 0x66, 95c57997bcSThierry Reding .bg_temp_coef = 0x3, 96c57997bcSThierry Reding .bg_vref_level = 0x8, 97c57997bcSThierry Reding .avdd10_level = 0x4, 98c57997bcSThierry Reding .avdd14_level = 0x4, 99c57997bcSThierry Reding .sparepll = 0x0, 100459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 101459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 102459cc2c6SThierry Reding }, { 103459cc2c6SThierry Reding .frequency = 300000000, 104459cc2c6SThierry Reding .vcocap = 0x3, 105c57997bcSThierry Reding .filter = 0x0, 106459cc2c6SThierry Reding .ichpmp = 0x1, 107459cc2c6SThierry Reding .loadadj = 0x3, 108c57997bcSThierry Reding .tmds_termadj = 0x9, 109c57997bcSThierry Reding .tx_pu_value = 0x66, 110c57997bcSThierry Reding .bg_temp_coef = 0x3, 111c57997bcSThierry Reding .bg_vref_level = 0xa, 112c57997bcSThierry Reding .avdd10_level = 0x4, 113c57997bcSThierry Reding .avdd14_level = 0x4, 114c57997bcSThierry Reding .sparepll = 0x0, 115459cc2c6SThierry Reding .drive_current = { 0x33, 0x3f, 0x3f, 0x3f }, 116459cc2c6SThierry Reding .preemphasis = { 0x00, 0x17, 0x17, 0x17 }, 117459cc2c6SThierry Reding }, { 118459cc2c6SThierry Reding .frequency = 600000000, 119459cc2c6SThierry Reding .vcocap = 0x3, 120c57997bcSThierry Reding .filter = 0x0, 121459cc2c6SThierry Reding .ichpmp = 0x1, 122459cc2c6SThierry Reding .loadadj = 0x3, 123c57997bcSThierry Reding .tmds_termadj = 0x9, 124c57997bcSThierry Reding .tx_pu_value = 0x66, 125c57997bcSThierry Reding .bg_temp_coef = 0x3, 126c57997bcSThierry Reding .bg_vref_level = 0x8, 127c57997bcSThierry Reding .avdd10_level = 0x4, 128c57997bcSThierry Reding .avdd14_level = 0x4, 129c57997bcSThierry Reding .sparepll = 0x0, 130459cc2c6SThierry Reding .drive_current = { 0x33, 0x3f, 0x3f, 0x3f }, 131459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 132459cc2c6SThierry Reding }, 133459cc2c6SThierry Reding }; 134459cc2c6SThierry Reding #else 135459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = { 136459cc2c6SThierry Reding { 137459cc2c6SThierry Reding .frequency = 75000000, 138459cc2c6SThierry Reding .vcocap = 0x3, 139c57997bcSThierry Reding .filter = 0x0, 140459cc2c6SThierry Reding .ichpmp = 0x1, 141459cc2c6SThierry Reding .loadadj = 0x3, 142c57997bcSThierry Reding .tmds_termadj = 0x9, 143c57997bcSThierry Reding .tx_pu_value = 0x40, 144c57997bcSThierry Reding .bg_temp_coef = 0x3, 145c57997bcSThierry Reding .bg_vref_level = 0x8, 146c57997bcSThierry Reding .avdd10_level = 0x4, 147c57997bcSThierry Reding .avdd14_level = 0x4, 148c57997bcSThierry Reding .sparepll = 0x0, 149459cc2c6SThierry Reding .drive_current = { 0x29, 0x29, 0x29, 0x29 }, 150459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 151459cc2c6SThierry Reding }, { 152459cc2c6SThierry Reding .frequency = 150000000, 153459cc2c6SThierry Reding .vcocap = 0x3, 154c57997bcSThierry Reding .filter = 0x0, 155459cc2c6SThierry Reding .ichpmp = 0x1, 156459cc2c6SThierry Reding .loadadj = 0x3, 157c57997bcSThierry Reding .tmds_termadj = 0x9, 158c57997bcSThierry Reding .tx_pu_value = 0x66, 159c57997bcSThierry Reding .bg_temp_coef = 0x3, 160c57997bcSThierry Reding .bg_vref_level = 0x8, 161c57997bcSThierry Reding .avdd10_level = 0x4, 162c57997bcSThierry Reding .avdd14_level = 0x4, 163c57997bcSThierry Reding .sparepll = 0x0, 164459cc2c6SThierry Reding .drive_current = { 0x30, 0x37, 0x37, 0x37 }, 165459cc2c6SThierry Reding .preemphasis = { 0x01, 0x02, 0x02, 0x02 }, 166459cc2c6SThierry Reding }, { 167459cc2c6SThierry Reding .frequency = 300000000, 168459cc2c6SThierry Reding .vcocap = 0x3, 169c57997bcSThierry Reding .filter = 0x0, 170459cc2c6SThierry Reding .ichpmp = 0x6, 171459cc2c6SThierry Reding .loadadj = 0x3, 172c57997bcSThierry Reding .tmds_termadj = 0x9, 173c57997bcSThierry Reding .tx_pu_value = 0x66, 174c57997bcSThierry Reding .bg_temp_coef = 0x3, 175c57997bcSThierry Reding .bg_vref_level = 0xf, 176c57997bcSThierry Reding .avdd10_level = 0x4, 177c57997bcSThierry Reding .avdd14_level = 0x4, 178c57997bcSThierry Reding .sparepll = 0x0, 179459cc2c6SThierry Reding .drive_current = { 0x30, 0x37, 0x37, 0x37 }, 180459cc2c6SThierry Reding .preemphasis = { 0x10, 0x3e, 0x3e, 0x3e }, 181459cc2c6SThierry Reding }, { 182459cc2c6SThierry Reding .frequency = 600000000, 183459cc2c6SThierry Reding .vcocap = 0x3, 184c57997bcSThierry Reding .filter = 0x0, 185459cc2c6SThierry Reding .ichpmp = 0xa, 186459cc2c6SThierry Reding .loadadj = 0x3, 187c57997bcSThierry Reding .tmds_termadj = 0xb, 188c57997bcSThierry Reding .tx_pu_value = 0x66, 189c57997bcSThierry Reding .bg_temp_coef = 0x3, 190c57997bcSThierry Reding .bg_vref_level = 0xe, 191c57997bcSThierry Reding .avdd10_level = 0x4, 192c57997bcSThierry Reding .avdd14_level = 0x4, 193c57997bcSThierry Reding .sparepll = 0x0, 194459cc2c6SThierry Reding .drive_current = { 0x35, 0x3e, 0x3e, 0x3e }, 195459cc2c6SThierry Reding .preemphasis = { 0x02, 0x3f, 0x3f, 0x3f }, 196459cc2c6SThierry Reding }, 197459cc2c6SThierry Reding }; 198459cc2c6SThierry Reding #endif 199459cc2c6SThierry Reding 200c57997bcSThierry Reding static const struct tegra_sor_hdmi_settings tegra186_sor_hdmi_defaults[] = { 201c57997bcSThierry Reding { 202c57997bcSThierry Reding .frequency = 54000000, 203c57997bcSThierry Reding .vcocap = 0, 204c57997bcSThierry Reding .filter = 5, 205c57997bcSThierry Reding .ichpmp = 5, 206c57997bcSThierry Reding .loadadj = 3, 207c57997bcSThierry Reding .tmds_termadj = 0xf, 208c57997bcSThierry Reding .tx_pu_value = 0, 209c57997bcSThierry Reding .bg_temp_coef = 3, 210c57997bcSThierry Reding .bg_vref_level = 8, 211c57997bcSThierry Reding .avdd10_level = 4, 212c57997bcSThierry Reding .avdd14_level = 4, 213c57997bcSThierry Reding .sparepll = 0x54, 214c57997bcSThierry Reding .drive_current = { 0x3a, 0x3a, 0x3a, 0x33 }, 215c57997bcSThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 216c57997bcSThierry Reding }, { 217c57997bcSThierry Reding .frequency = 75000000, 218c57997bcSThierry Reding .vcocap = 1, 219c57997bcSThierry Reding .filter = 5, 220c57997bcSThierry Reding .ichpmp = 5, 221c57997bcSThierry Reding .loadadj = 3, 222c57997bcSThierry Reding .tmds_termadj = 0xf, 223c57997bcSThierry Reding .tx_pu_value = 0, 224c57997bcSThierry Reding .bg_temp_coef = 3, 225c57997bcSThierry Reding .bg_vref_level = 8, 226c57997bcSThierry Reding .avdd10_level = 4, 227c57997bcSThierry Reding .avdd14_level = 4, 228c57997bcSThierry Reding .sparepll = 0x44, 229c57997bcSThierry Reding .drive_current = { 0x3a, 0x3a, 0x3a, 0x33 }, 230c57997bcSThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 231c57997bcSThierry Reding }, { 232c57997bcSThierry Reding .frequency = 150000000, 233c57997bcSThierry Reding .vcocap = 3, 234c57997bcSThierry Reding .filter = 5, 235c57997bcSThierry Reding .ichpmp = 5, 236c57997bcSThierry Reding .loadadj = 3, 237c57997bcSThierry Reding .tmds_termadj = 15, 238c57997bcSThierry Reding .tx_pu_value = 0x66 /* 0 */, 239c57997bcSThierry Reding .bg_temp_coef = 3, 240c57997bcSThierry Reding .bg_vref_level = 8, 241c57997bcSThierry Reding .avdd10_level = 4, 242c57997bcSThierry Reding .avdd14_level = 4, 243c57997bcSThierry Reding .sparepll = 0x00, /* 0x34 */ 244c57997bcSThierry Reding .drive_current = { 0x3a, 0x3a, 0x3a, 0x37 }, 245c57997bcSThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 246c57997bcSThierry Reding }, { 247c57997bcSThierry Reding .frequency = 300000000, 248c57997bcSThierry Reding .vcocap = 3, 249c57997bcSThierry Reding .filter = 5, 250c57997bcSThierry Reding .ichpmp = 5, 251c57997bcSThierry Reding .loadadj = 3, 252c57997bcSThierry Reding .tmds_termadj = 15, 253c57997bcSThierry Reding .tx_pu_value = 64, 254c57997bcSThierry Reding .bg_temp_coef = 3, 255c57997bcSThierry Reding .bg_vref_level = 8, 256c57997bcSThierry Reding .avdd10_level = 4, 257c57997bcSThierry Reding .avdd14_level = 4, 258c57997bcSThierry Reding .sparepll = 0x34, 259c57997bcSThierry Reding .drive_current = { 0x3d, 0x3d, 0x3d, 0x33 }, 260c57997bcSThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 261c57997bcSThierry Reding }, { 262c57997bcSThierry Reding .frequency = 600000000, 263c57997bcSThierry Reding .vcocap = 3, 264c57997bcSThierry Reding .filter = 5, 265c57997bcSThierry Reding .ichpmp = 5, 266c57997bcSThierry Reding .loadadj = 3, 267c57997bcSThierry Reding .tmds_termadj = 12, 268c57997bcSThierry Reding .tx_pu_value = 96, 269c57997bcSThierry Reding .bg_temp_coef = 3, 270c57997bcSThierry Reding .bg_vref_level = 8, 271c57997bcSThierry Reding .avdd10_level = 4, 272c57997bcSThierry Reding .avdd14_level = 4, 273c57997bcSThierry Reding .sparepll = 0x34, 274c57997bcSThierry Reding .drive_current = { 0x3d, 0x3d, 0x3d, 0x33 }, 275c57997bcSThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 276c57997bcSThierry Reding } 277c57997bcSThierry Reding }; 278c57997bcSThierry Reding 2799b6c14b8SThierry Reding static const struct tegra_sor_hdmi_settings tegra194_sor_hdmi_defaults[] = { 2809b6c14b8SThierry Reding { 2819b6c14b8SThierry Reding .frequency = 54000000, 2829b6c14b8SThierry Reding .vcocap = 0, 2839b6c14b8SThierry Reding .filter = 5, 2849b6c14b8SThierry Reding .ichpmp = 5, 2859b6c14b8SThierry Reding .loadadj = 3, 2869b6c14b8SThierry Reding .tmds_termadj = 0xf, 2879b6c14b8SThierry Reding .tx_pu_value = 0, 2889b6c14b8SThierry Reding .bg_temp_coef = 3, 2899b6c14b8SThierry Reding .bg_vref_level = 8, 2909b6c14b8SThierry Reding .avdd10_level = 4, 2919b6c14b8SThierry Reding .avdd14_level = 4, 2929b6c14b8SThierry Reding .sparepll = 0x54, 2939b6c14b8SThierry Reding .drive_current = { 0x3a, 0x3a, 0x3a, 0x33 }, 2949b6c14b8SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 2959b6c14b8SThierry Reding }, { 2969b6c14b8SThierry Reding .frequency = 75000000, 2979b6c14b8SThierry Reding .vcocap = 1, 2989b6c14b8SThierry Reding .filter = 5, 2999b6c14b8SThierry Reding .ichpmp = 5, 3009b6c14b8SThierry Reding .loadadj = 3, 3019b6c14b8SThierry Reding .tmds_termadj = 0xf, 3029b6c14b8SThierry Reding .tx_pu_value = 0, 3039b6c14b8SThierry Reding .bg_temp_coef = 3, 3049b6c14b8SThierry Reding .bg_vref_level = 8, 3059b6c14b8SThierry Reding .avdd10_level = 4, 3069b6c14b8SThierry Reding .avdd14_level = 4, 3079b6c14b8SThierry Reding .sparepll = 0x44, 3089b6c14b8SThierry Reding .drive_current = { 0x3a, 0x3a, 0x3a, 0x33 }, 3099b6c14b8SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 3109b6c14b8SThierry Reding }, { 3119b6c14b8SThierry Reding .frequency = 150000000, 3129b6c14b8SThierry Reding .vcocap = 3, 3139b6c14b8SThierry Reding .filter = 5, 3149b6c14b8SThierry Reding .ichpmp = 5, 3159b6c14b8SThierry Reding .loadadj = 3, 3169b6c14b8SThierry Reding .tmds_termadj = 15, 3179b6c14b8SThierry Reding .tx_pu_value = 0x66 /* 0 */, 3189b6c14b8SThierry Reding .bg_temp_coef = 3, 3199b6c14b8SThierry Reding .bg_vref_level = 8, 3209b6c14b8SThierry Reding .avdd10_level = 4, 3219b6c14b8SThierry Reding .avdd14_level = 4, 3229b6c14b8SThierry Reding .sparepll = 0x00, /* 0x34 */ 3239b6c14b8SThierry Reding .drive_current = { 0x3a, 0x3a, 0x3a, 0x37 }, 3249b6c14b8SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 3259b6c14b8SThierry Reding }, { 3269b6c14b8SThierry Reding .frequency = 300000000, 3279b6c14b8SThierry Reding .vcocap = 3, 3289b6c14b8SThierry Reding .filter = 5, 3299b6c14b8SThierry Reding .ichpmp = 5, 3309b6c14b8SThierry Reding .loadadj = 3, 3319b6c14b8SThierry Reding .tmds_termadj = 15, 3329b6c14b8SThierry Reding .tx_pu_value = 64, 3339b6c14b8SThierry Reding .bg_temp_coef = 3, 3349b6c14b8SThierry Reding .bg_vref_level = 8, 3359b6c14b8SThierry Reding .avdd10_level = 4, 3369b6c14b8SThierry Reding .avdd14_level = 4, 3379b6c14b8SThierry Reding .sparepll = 0x34, 3389b6c14b8SThierry Reding .drive_current = { 0x3d, 0x3d, 0x3d, 0x33 }, 3399b6c14b8SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 3409b6c14b8SThierry Reding }, { 3419b6c14b8SThierry Reding .frequency = 600000000, 3429b6c14b8SThierry Reding .vcocap = 3, 3439b6c14b8SThierry Reding .filter = 5, 3449b6c14b8SThierry Reding .ichpmp = 5, 3459b6c14b8SThierry Reding .loadadj = 3, 3469b6c14b8SThierry Reding .tmds_termadj = 12, 3479b6c14b8SThierry Reding .tx_pu_value = 96, 3489b6c14b8SThierry Reding .bg_temp_coef = 3, 3499b6c14b8SThierry Reding .bg_vref_level = 8, 3509b6c14b8SThierry Reding .avdd10_level = 4, 3519b6c14b8SThierry Reding .avdd14_level = 4, 3529b6c14b8SThierry Reding .sparepll = 0x34, 3539b6c14b8SThierry Reding .drive_current = { 0x3d, 0x3d, 0x3d, 0x33 }, 3549b6c14b8SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 3559b6c14b8SThierry Reding } 3569b6c14b8SThierry Reding }; 3579b6c14b8SThierry Reding 358880cee0bSThierry Reding struct tegra_sor_regs { 359880cee0bSThierry Reding unsigned int head_state0; 360880cee0bSThierry Reding unsigned int head_state1; 361880cee0bSThierry Reding unsigned int head_state2; 362880cee0bSThierry Reding unsigned int head_state3; 363880cee0bSThierry Reding unsigned int head_state4; 364880cee0bSThierry Reding unsigned int head_state5; 365880cee0bSThierry Reding unsigned int pll0; 366880cee0bSThierry Reding unsigned int pll1; 367880cee0bSThierry Reding unsigned int pll2; 368880cee0bSThierry Reding unsigned int pll3; 369880cee0bSThierry Reding unsigned int dp_padctl0; 370880cee0bSThierry Reding unsigned int dp_padctl2; 371880cee0bSThierry Reding }; 372880cee0bSThierry Reding 373459cc2c6SThierry Reding struct tegra_sor_soc { 374459cc2c6SThierry Reding bool supports_lvds; 375459cc2c6SThierry Reding bool supports_hdmi; 376459cc2c6SThierry Reding bool supports_dp; 377d278e4a9SThierry Reding bool supports_audio; 378d278e4a9SThierry Reding bool supports_hdcp; 379459cc2c6SThierry Reding 380880cee0bSThierry Reding const struct tegra_sor_regs *regs; 381c57997bcSThierry Reding bool has_nvdisplay; 382880cee0bSThierry Reding 383459cc2c6SThierry Reding const struct tegra_sor_hdmi_settings *settings; 384459cc2c6SThierry Reding unsigned int num_settings; 38530b49435SThierry Reding 38630b49435SThierry Reding const u8 *xbar_cfg; 387c1763937SThierry Reding const u8 *lane_map; 388c1763937SThierry Reding 389c1763937SThierry Reding const u8 (*voltage_swing)[4][4]; 390c1763937SThierry Reding const u8 (*pre_emphasis)[4][4]; 391c1763937SThierry Reding const u8 (*post_cursor)[4][4]; 392c1763937SThierry Reding const u8 (*tx_pu)[4][4]; 393459cc2c6SThierry Reding }; 394459cc2c6SThierry Reding 395459cc2c6SThierry Reding struct tegra_sor; 396459cc2c6SThierry Reding 397459cc2c6SThierry Reding struct tegra_sor_ops { 398459cc2c6SThierry Reding const char *name; 399459cc2c6SThierry Reding int (*probe)(struct tegra_sor *sor); 400459cc2c6SThierry Reding int (*remove)(struct tegra_sor *sor); 401459cc2c6SThierry Reding }; 402459cc2c6SThierry Reding 4036b6b6042SThierry Reding struct tegra_sor { 4046b6b6042SThierry Reding struct host1x_client client; 4056b6b6042SThierry Reding struct tegra_output output; 4066b6b6042SThierry Reding struct device *dev; 4076b6b6042SThierry Reding 408459cc2c6SThierry Reding const struct tegra_sor_soc *soc; 4096b6b6042SThierry Reding void __iomem *regs; 410c57997bcSThierry Reding unsigned int index; 4118e2988a7SThierry Reding unsigned int irq; 4126b6b6042SThierry Reding 4136b6b6042SThierry Reding struct reset_control *rst; 4146b6b6042SThierry Reding struct clk *clk_parent; 4156b6b6042SThierry Reding struct clk *clk_safe; 416e1335e2fSThierry Reding struct clk *clk_out; 417e1335e2fSThierry Reding struct clk *clk_pad; 4186b6b6042SThierry Reding struct clk *clk_dp; 4196b6b6042SThierry Reding struct clk *clk; 4206b6b6042SThierry Reding 4216d6c815dSThierry Reding u8 xbar_cfg[5]; 4226d6c815dSThierry Reding 423c1763937SThierry Reding struct drm_dp_link link; 4249542c237SThierry Reding struct drm_dp_aux *aux; 4256b6b6042SThierry Reding 426dab16336SThierry Reding struct drm_info_list *debugfs_files; 427459cc2c6SThierry Reding 428459cc2c6SThierry Reding const struct tegra_sor_ops *ops; 429c57997bcSThierry Reding enum tegra_io_pad pad; 430459cc2c6SThierry Reding 431459cc2c6SThierry Reding /* for HDMI 2.0 */ 432459cc2c6SThierry Reding struct tegra_sor_hdmi_settings *settings; 433459cc2c6SThierry Reding unsigned int num_settings; 434459cc2c6SThierry Reding 435459cc2c6SThierry Reding struct regulator *avdd_io_supply; 436459cc2c6SThierry Reding struct regulator *vdd_pll_supply; 437459cc2c6SThierry Reding struct regulator *hdmi_supply; 43836e90221SThierry Reding 43936e90221SThierry Reding struct delayed_work scdc; 44036e90221SThierry Reding bool scdc_enabled; 4418e2988a7SThierry Reding 442fad7b806SThierry Reding struct tegra_hda_format format; 4436b6b6042SThierry Reding }; 4446b6b6042SThierry Reding 445c31efa7aSThierry Reding struct tegra_sor_state { 446c31efa7aSThierry Reding struct drm_connector_state base; 447c31efa7aSThierry Reding 44836e90221SThierry Reding unsigned int link_speed; 44936e90221SThierry Reding unsigned long pclk; 450c31efa7aSThierry Reding unsigned int bpc; 451c31efa7aSThierry Reding }; 452c31efa7aSThierry Reding 453c31efa7aSThierry Reding static inline struct tegra_sor_state * 454c31efa7aSThierry Reding to_sor_state(struct drm_connector_state *state) 455c31efa7aSThierry Reding { 456c31efa7aSThierry Reding return container_of(state, struct tegra_sor_state, base); 457c31efa7aSThierry Reding } 458c31efa7aSThierry Reding 45934fa183bSThierry Reding struct tegra_sor_config { 46034fa183bSThierry Reding u32 bits_per_pixel; 46134fa183bSThierry Reding 46234fa183bSThierry Reding u32 active_polarity; 46334fa183bSThierry Reding u32 active_count; 46434fa183bSThierry Reding u32 tu_size; 46534fa183bSThierry Reding u32 active_frac; 46634fa183bSThierry Reding u32 watermark; 4677890b576SThierry Reding 4687890b576SThierry Reding u32 hblank_symbols; 4697890b576SThierry Reding u32 vblank_symbols; 47034fa183bSThierry Reding }; 47134fa183bSThierry Reding 4726b6b6042SThierry Reding static inline struct tegra_sor * 4736b6b6042SThierry Reding host1x_client_to_sor(struct host1x_client *client) 4746b6b6042SThierry Reding { 4756b6b6042SThierry Reding return container_of(client, struct tegra_sor, client); 4766b6b6042SThierry Reding } 4776b6b6042SThierry Reding 4786b6b6042SThierry Reding static inline struct tegra_sor *to_sor(struct tegra_output *output) 4796b6b6042SThierry Reding { 4806b6b6042SThierry Reding return container_of(output, struct tegra_sor, output); 4816b6b6042SThierry Reding } 4826b6b6042SThierry Reding 4835c5f1301SThierry Reding static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned int offset) 4846b6b6042SThierry Reding { 485932f6529SThierry Reding u32 value = readl(sor->regs + (offset << 2)); 486932f6529SThierry Reding 487932f6529SThierry Reding trace_sor_readl(sor->dev, offset, value); 488932f6529SThierry Reding 489932f6529SThierry Reding return value; 4906b6b6042SThierry Reding } 4916b6b6042SThierry Reding 49228fe2076SThierry Reding static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value, 4935c5f1301SThierry Reding unsigned int offset) 4946b6b6042SThierry Reding { 495932f6529SThierry Reding trace_sor_writel(sor->dev, offset, value); 4966b6b6042SThierry Reding writel(value, sor->regs + (offset << 2)); 4976b6b6042SThierry Reding } 4986b6b6042SThierry Reding 49925bb2cecSThierry Reding static int tegra_sor_set_parent_clock(struct tegra_sor *sor, struct clk *parent) 50025bb2cecSThierry Reding { 50125bb2cecSThierry Reding int err; 50225bb2cecSThierry Reding 50325bb2cecSThierry Reding clk_disable_unprepare(sor->clk); 50425bb2cecSThierry Reding 505e1335e2fSThierry Reding err = clk_set_parent(sor->clk_out, parent); 50625bb2cecSThierry Reding if (err < 0) 50725bb2cecSThierry Reding return err; 50825bb2cecSThierry Reding 50925bb2cecSThierry Reding err = clk_prepare_enable(sor->clk); 51025bb2cecSThierry Reding if (err < 0) 51125bb2cecSThierry Reding return err; 51225bb2cecSThierry Reding 51325bb2cecSThierry Reding return 0; 51425bb2cecSThierry Reding } 51525bb2cecSThierry Reding 516e1335e2fSThierry Reding struct tegra_clk_sor_pad { 517b299221cSThierry Reding struct clk_hw hw; 518b299221cSThierry Reding struct tegra_sor *sor; 519b299221cSThierry Reding }; 520b299221cSThierry Reding 521e1335e2fSThierry Reding static inline struct tegra_clk_sor_pad *to_pad(struct clk_hw *hw) 522b299221cSThierry Reding { 523e1335e2fSThierry Reding return container_of(hw, struct tegra_clk_sor_pad, hw); 524b299221cSThierry Reding } 525b299221cSThierry Reding 5264bdf4710SThierry Reding static const char * const tegra_clk_sor_pad_parents[2][2] = { 5274bdf4710SThierry Reding { "pll_d_out0", "pll_dp" }, 5284bdf4710SThierry Reding { "pll_d2_out0", "pll_dp" }, 529b299221cSThierry Reding }; 530b299221cSThierry Reding 53161417aaaSThierry Reding /* 53261417aaaSThierry Reding * Implementing ->set_parent() here isn't really required because the parent 53361417aaaSThierry Reding * will be explicitly selected in the driver code via the DP_CLK_SEL mux in 53461417aaaSThierry Reding * the SOR_CLK_CNTRL register. This is primarily for compatibility with the 53561417aaaSThierry Reding * Tegra186 and later SoC generations where the BPMP implements this clock 53661417aaaSThierry Reding * and doesn't expose the mux via the common clock framework. 53761417aaaSThierry Reding */ 53861417aaaSThierry Reding 539e1335e2fSThierry Reding static int tegra_clk_sor_pad_set_parent(struct clk_hw *hw, u8 index) 540b299221cSThierry Reding { 541e1335e2fSThierry Reding struct tegra_clk_sor_pad *pad = to_pad(hw); 542e1335e2fSThierry Reding struct tegra_sor *sor = pad->sor; 543b299221cSThierry Reding u32 value; 544b299221cSThierry Reding 545b299221cSThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 546b299221cSThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 547b299221cSThierry Reding 548b299221cSThierry Reding switch (index) { 549b299221cSThierry Reding case 0: 550b299221cSThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK; 551b299221cSThierry Reding break; 552b299221cSThierry Reding 553b299221cSThierry Reding case 1: 554b299221cSThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK; 555b299221cSThierry Reding break; 556b299221cSThierry Reding } 557b299221cSThierry Reding 558b299221cSThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 559b299221cSThierry Reding 560b299221cSThierry Reding return 0; 561b299221cSThierry Reding } 562b299221cSThierry Reding 563e1335e2fSThierry Reding static u8 tegra_clk_sor_pad_get_parent(struct clk_hw *hw) 564b299221cSThierry Reding { 565e1335e2fSThierry Reding struct tegra_clk_sor_pad *pad = to_pad(hw); 566e1335e2fSThierry Reding struct tegra_sor *sor = pad->sor; 567b299221cSThierry Reding u8 parent = U8_MAX; 568b299221cSThierry Reding u32 value; 569b299221cSThierry Reding 570b299221cSThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 571b299221cSThierry Reding 572b299221cSThierry Reding switch (value & SOR_CLK_CNTRL_DP_CLK_SEL_MASK) { 573b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK: 574b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK: 575b299221cSThierry Reding parent = 0; 576b299221cSThierry Reding break; 577b299221cSThierry Reding 578b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK: 579b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK: 580b299221cSThierry Reding parent = 1; 581b299221cSThierry Reding break; 582b299221cSThierry Reding } 583b299221cSThierry Reding 584b299221cSThierry Reding return parent; 585b299221cSThierry Reding } 586b299221cSThierry Reding 587e1335e2fSThierry Reding static const struct clk_ops tegra_clk_sor_pad_ops = { 588e1335e2fSThierry Reding .set_parent = tegra_clk_sor_pad_set_parent, 589e1335e2fSThierry Reding .get_parent = tegra_clk_sor_pad_get_parent, 590b299221cSThierry Reding }; 591b299221cSThierry Reding 592e1335e2fSThierry Reding static struct clk *tegra_clk_sor_pad_register(struct tegra_sor *sor, 593b299221cSThierry Reding const char *name) 594b299221cSThierry Reding { 595e1335e2fSThierry Reding struct tegra_clk_sor_pad *pad; 596b299221cSThierry Reding struct clk_init_data init; 597b299221cSThierry Reding struct clk *clk; 598b299221cSThierry Reding 599e1335e2fSThierry Reding pad = devm_kzalloc(sor->dev, sizeof(*pad), GFP_KERNEL); 600e1335e2fSThierry Reding if (!pad) 601b299221cSThierry Reding return ERR_PTR(-ENOMEM); 602b299221cSThierry Reding 603e1335e2fSThierry Reding pad->sor = sor; 604b299221cSThierry Reding 605b299221cSThierry Reding init.name = name; 606b299221cSThierry Reding init.flags = 0; 6074bdf4710SThierry Reding init.parent_names = tegra_clk_sor_pad_parents[sor->index]; 6084bdf4710SThierry Reding init.num_parents = ARRAY_SIZE(tegra_clk_sor_pad_parents[sor->index]); 609e1335e2fSThierry Reding init.ops = &tegra_clk_sor_pad_ops; 610b299221cSThierry Reding 611e1335e2fSThierry Reding pad->hw.init = &init; 612b299221cSThierry Reding 613e1335e2fSThierry Reding clk = devm_clk_register(sor->dev, &pad->hw); 614b299221cSThierry Reding 615b299221cSThierry Reding return clk; 616b299221cSThierry Reding } 617b299221cSThierry Reding 618c9533131SThierry Reding static void tegra_sor_filter_rates(struct tegra_sor *sor) 619c9533131SThierry Reding { 620c9533131SThierry Reding struct drm_dp_link *link = &sor->link; 621c9533131SThierry Reding unsigned int i; 622c9533131SThierry Reding 623c9533131SThierry Reding /* Tegra only supports RBR, HBR and HBR2 */ 624c9533131SThierry Reding for (i = 0; i < link->num_rates; i++) { 625c9533131SThierry Reding switch (link->rates[i]) { 626c9533131SThierry Reding case 1620000: 627c9533131SThierry Reding case 2700000: 628c9533131SThierry Reding case 5400000: 629c9533131SThierry Reding break; 630c9533131SThierry Reding 631c9533131SThierry Reding default: 632c9533131SThierry Reding DRM_DEBUG_KMS("link rate %lu kHz not supported\n", 633c9533131SThierry Reding link->rates[i]); 634c9533131SThierry Reding link->rates[i] = 0; 635c9533131SThierry Reding break; 636c9533131SThierry Reding } 637c9533131SThierry Reding } 638c9533131SThierry Reding 639c9533131SThierry Reding drm_dp_link_update_rates(link); 640c9533131SThierry Reding } 641c9533131SThierry Reding 642c1763937SThierry Reding static int tegra_sor_power_up_lanes(struct tegra_sor *sor, unsigned int lanes) 6436b6b6042SThierry Reding { 644c1763937SThierry Reding unsigned long timeout; 64528fe2076SThierry Reding u32 value; 6466b6b6042SThierry Reding 647c1763937SThierry Reding /* 648c1763937SThierry Reding * Clear or set the PD_TXD bit corresponding to each lane, depending 649c1763937SThierry Reding * on whether it is used or not. 650c1763937SThierry Reding */ 651880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 652c1763937SThierry Reding 653c1763937SThierry Reding if (lanes <= 2) 654c1763937SThierry Reding value &= ~(SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[3]) | 655c1763937SThierry Reding SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[2])); 656c1763937SThierry Reding else 657c1763937SThierry Reding value |= SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[3]) | 658c1763937SThierry Reding SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[2]); 659c1763937SThierry Reding 660c1763937SThierry Reding if (lanes <= 1) 661c1763937SThierry Reding value &= ~SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[1]); 662c1763937SThierry Reding else 663c1763937SThierry Reding value |= SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[1]); 664c1763937SThierry Reding 665c1763937SThierry Reding if (lanes == 0) 666c1763937SThierry Reding value &= ~SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[0]); 667c1763937SThierry Reding else 668c1763937SThierry Reding value |= SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[0]); 669c1763937SThierry Reding 670880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 6716b6b6042SThierry Reding 672c1763937SThierry Reding /* start lane sequencer */ 673c1763937SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN | 674c1763937SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_UP; 675c1763937SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 676c1763937SThierry Reding 677c1763937SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 678c1763937SThierry Reding 679c1763937SThierry Reding while (time_before(jiffies, timeout)) { 680c1763937SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 681c1763937SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 682c1763937SThierry Reding break; 683c1763937SThierry Reding 684c1763937SThierry Reding usleep_range(250, 1000); 685c1763937SThierry Reding } 686c1763937SThierry Reding 687c1763937SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0) 688c1763937SThierry Reding return -ETIMEDOUT; 689c1763937SThierry Reding 690c1763937SThierry Reding return 0; 691c1763937SThierry Reding } 692c1763937SThierry Reding 693c1763937SThierry Reding static int tegra_sor_power_down_lanes(struct tegra_sor *sor) 694c1763937SThierry Reding { 695c1763937SThierry Reding unsigned long timeout; 696c1763937SThierry Reding u32 value; 697c1763937SThierry Reding 698c1763937SThierry Reding /* power down all lanes */ 699880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 700c1763937SThierry Reding value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 | 701c1763937SThierry Reding SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2); 702880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 7036b6b6042SThierry Reding 704c1763937SThierry Reding /* start lane sequencer */ 705c1763937SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP | 706c1763937SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_DOWN; 707c1763937SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 708c1763937SThierry Reding 709c1763937SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 710c1763937SThierry Reding 711c1763937SThierry Reding while (time_before(jiffies, timeout)) { 712c1763937SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 713c1763937SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 714c1763937SThierry Reding break; 715c1763937SThierry Reding 716c1763937SThierry Reding usleep_range(25, 100); 717c1763937SThierry Reding } 718c1763937SThierry Reding 719c1763937SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0) 720c1763937SThierry Reding return -ETIMEDOUT; 721c1763937SThierry Reding 722c1763937SThierry Reding return 0; 723c1763937SThierry Reding } 724c1763937SThierry Reding 725c1763937SThierry Reding static void tegra_sor_dp_precharge(struct tegra_sor *sor, unsigned int lanes) 726c1763937SThierry Reding { 727c1763937SThierry Reding u32 value; 728c1763937SThierry Reding 729c1763937SThierry Reding /* pre-charge all used lanes */ 730c1763937SThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 731c1763937SThierry Reding 732c1763937SThierry Reding if (lanes <= 2) 733c1763937SThierry Reding value &= ~(SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[3]) | 734c1763937SThierry Reding SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[2])); 735c1763937SThierry Reding else 736c1763937SThierry Reding value |= SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[3]) | 737c1763937SThierry Reding SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[2]); 738c1763937SThierry Reding 739c1763937SThierry Reding if (lanes <= 1) 740c1763937SThierry Reding value &= ~SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[1]); 741c1763937SThierry Reding else 742c1763937SThierry Reding value |= SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[1]); 743c1763937SThierry Reding 744c1763937SThierry Reding if (lanes == 0) 745c1763937SThierry Reding value &= ~SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[0]); 746c1763937SThierry Reding else 747c1763937SThierry Reding value |= SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[0]); 748c1763937SThierry Reding 749c1763937SThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 750c1763937SThierry Reding 751c1763937SThierry Reding usleep_range(15, 100); 7526b6b6042SThierry Reding 753880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 7546b6b6042SThierry Reding value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 | 7556b6b6042SThierry Reding SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0); 756880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 7576b6b6042SThierry Reding } 7586b6b6042SThierry Reding 759c1763937SThierry Reding static void tegra_sor_dp_term_calibrate(struct tegra_sor *sor) 760c1763937SThierry Reding { 761c1763937SThierry Reding u32 mask = 0x08, adj = 0, value; 7626b6b6042SThierry Reding 763c1763937SThierry Reding /* enable pad calibration logic */ 764c1763937SThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 765c1763937SThierry Reding value &= ~SOR_DP_PADCTL_PAD_CAL_PD; 766c1763937SThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 7676b6b6042SThierry Reding 768c1763937SThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll1); 769c1763937SThierry Reding value |= SOR_PLL1_TMDS_TERM; 770c1763937SThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll1); 7716b6b6042SThierry Reding 772c1763937SThierry Reding while (mask) { 773c1763937SThierry Reding adj |= mask; 7746b6b6042SThierry Reding 775c1763937SThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll1); 776c1763937SThierry Reding value &= ~SOR_PLL1_TMDS_TERMADJ_MASK; 777c1763937SThierry Reding value |= SOR_PLL1_TMDS_TERMADJ(adj); 778c1763937SThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll1); 779c1763937SThierry Reding 780c1763937SThierry Reding usleep_range(100, 200); 781c1763937SThierry Reding 782c1763937SThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll1); 783c1763937SThierry Reding if (value & SOR_PLL1_TERM_COMPOUT) 784c1763937SThierry Reding adj &= ~mask; 785c1763937SThierry Reding 786c1763937SThierry Reding mask >>= 1; 7876b6b6042SThierry Reding } 7886b6b6042SThierry Reding 789c1763937SThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll1); 790c1763937SThierry Reding value &= ~SOR_PLL1_TMDS_TERMADJ_MASK; 791c1763937SThierry Reding value |= SOR_PLL1_TMDS_TERMADJ(adj); 792c1763937SThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll1); 7936b6b6042SThierry Reding 794c1763937SThierry Reding /* disable pad calibration logic */ 795c1763937SThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 796c1763937SThierry Reding value |= SOR_DP_PADCTL_PAD_CAL_PD; 797c1763937SThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 798c1763937SThierry Reding } 7996b6b6042SThierry Reding 800c1763937SThierry Reding static int tegra_sor_dp_link_apply_training(struct drm_dp_link *link) 801c1763937SThierry Reding { 802c1763937SThierry Reding struct tegra_sor *sor = container_of(link, struct tegra_sor, link); 803c1763937SThierry Reding u32 voltage_swing = 0, pre_emphasis = 0, post_cursor = 0; 804c1763937SThierry Reding const struct tegra_sor_soc *soc = sor->soc; 805c1763937SThierry Reding u32 pattern = 0, tx_pu = 0, value; 806c1763937SThierry Reding unsigned int i; 8076b6b6042SThierry Reding 808c1763937SThierry Reding for (value = 0, i = 0; i < link->lanes; i++) { 809c1763937SThierry Reding u8 vs = link->train.request.voltage_swing[i]; 810c1763937SThierry Reding u8 pe = link->train.request.pre_emphasis[i]; 811c1763937SThierry Reding u8 pc = link->train.request.post_cursor[i]; 812c1763937SThierry Reding u8 shift = sor->soc->lane_map[i] << 3; 813c1763937SThierry Reding 814c1763937SThierry Reding voltage_swing |= soc->voltage_swing[pc][vs][pe] << shift; 815c1763937SThierry Reding pre_emphasis |= soc->pre_emphasis[pc][vs][pe] << shift; 816c1763937SThierry Reding post_cursor |= soc->post_cursor[pc][vs][pe] << shift; 817c1763937SThierry Reding 818c1763937SThierry Reding if (sor->soc->tx_pu[pc][vs][pe] > tx_pu) 819c1763937SThierry Reding tx_pu = sor->soc->tx_pu[pc][vs][pe]; 820c1763937SThierry Reding 821c1763937SThierry Reding switch (link->train.pattern) { 822c1763937SThierry Reding case DP_TRAINING_PATTERN_DISABLE: 823c1763937SThierry Reding value = SOR_DP_TPG_SCRAMBLER_GALIOS | 8246b6b6042SThierry Reding SOR_DP_TPG_PATTERN_NONE; 825c1763937SThierry Reding break; 826c1763937SThierry Reding 827c1763937SThierry Reding case DP_TRAINING_PATTERN_1: 828c1763937SThierry Reding value = SOR_DP_TPG_SCRAMBLER_NONE | 829c1763937SThierry Reding SOR_DP_TPG_PATTERN_TRAIN1; 830c1763937SThierry Reding break; 831c1763937SThierry Reding 832c1763937SThierry Reding case DP_TRAINING_PATTERN_2: 833c1763937SThierry Reding value = SOR_DP_TPG_SCRAMBLER_NONE | 834c1763937SThierry Reding SOR_DP_TPG_PATTERN_TRAIN2; 835c1763937SThierry Reding break; 836c1763937SThierry Reding 837c1763937SThierry Reding case DP_TRAINING_PATTERN_3: 838c1763937SThierry Reding value = SOR_DP_TPG_SCRAMBLER_NONE | 839c1763937SThierry Reding SOR_DP_TPG_PATTERN_TRAIN3; 840c1763937SThierry Reding break; 841c1763937SThierry Reding 842c1763937SThierry Reding default: 843c1763937SThierry Reding return -EINVAL; 8446b6b6042SThierry Reding } 8456b6b6042SThierry Reding 846c1763937SThierry Reding if (link->caps.channel_coding) 847c1763937SThierry Reding value |= SOR_DP_TPG_CHANNEL_CODING; 8486b6b6042SThierry Reding 849c1763937SThierry Reding pattern = pattern << 8 | value; 850c1763937SThierry Reding } 8516b6b6042SThierry Reding 852c1763937SThierry Reding tegra_sor_writel(sor, voltage_swing, SOR_LANE_DRIVE_CURRENT0); 853c1763937SThierry Reding tegra_sor_writel(sor, pre_emphasis, SOR_LANE_PREEMPHASIS0); 854c1763937SThierry Reding 855c1763937SThierry Reding if (link->caps.tps3_supported) 856c1763937SThierry Reding tegra_sor_writel(sor, post_cursor, SOR_LANE_POSTCURSOR0); 857c1763937SThierry Reding 858c1763937SThierry Reding tegra_sor_writel(sor, pattern, SOR_DP_TPG); 859c1763937SThierry Reding 860c1763937SThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 861c1763937SThierry Reding value &= ~SOR_DP_PADCTL_TX_PU_MASK; 862c1763937SThierry Reding value |= SOR_DP_PADCTL_TX_PU_ENABLE; 863c1763937SThierry Reding value |= SOR_DP_PADCTL_TX_PU(tx_pu); 864c1763937SThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 865c1763937SThierry Reding 866c1763937SThierry Reding usleep_range(20, 100); 8676b6b6042SThierry Reding 8686b6b6042SThierry Reding return 0; 8696b6b6042SThierry Reding } 8706b6b6042SThierry Reding 871c1763937SThierry Reding static int tegra_sor_dp_link_configure(struct drm_dp_link *link) 872c1763937SThierry Reding { 873c1763937SThierry Reding struct tegra_sor *sor = container_of(link, struct tegra_sor, link); 874c1763937SThierry Reding unsigned int rate, lanes; 875c1763937SThierry Reding u32 value; 876c1763937SThierry Reding int err; 877c1763937SThierry Reding 878c1763937SThierry Reding rate = drm_dp_link_rate_to_bw_code(link->rate); 879c1763937SThierry Reding lanes = link->lanes; 880c1763937SThierry Reding 881c1763937SThierry Reding /* configure link speed and lane count */ 882c1763937SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 883c1763937SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 884c1763937SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate); 885c1763937SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 886c1763937SThierry Reding 887c1763937SThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 888c1763937SThierry Reding value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK; 889c1763937SThierry Reding value |= SOR_DP_LINKCTL_LANE_COUNT(lanes); 890c1763937SThierry Reding 891c1763937SThierry Reding if (link->caps.enhanced_framing) 892c1763937SThierry Reding value |= SOR_DP_LINKCTL_ENHANCED_FRAME; 893c1763937SThierry Reding 894c1763937SThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 895c1763937SThierry Reding 896c1763937SThierry Reding usleep_range(400, 1000); 897c1763937SThierry Reding 898c1763937SThierry Reding /* configure load pulse position adjustment */ 899c1763937SThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll1); 900c1763937SThierry Reding value &= ~SOR_PLL1_LOADADJ_MASK; 901c1763937SThierry Reding 902c1763937SThierry Reding switch (rate) { 903c1763937SThierry Reding case DP_LINK_BW_1_62: 904c1763937SThierry Reding value |= SOR_PLL1_LOADADJ(0x3); 905c1763937SThierry Reding break; 906c1763937SThierry Reding 907c1763937SThierry Reding case DP_LINK_BW_2_7: 908c1763937SThierry Reding value |= SOR_PLL1_LOADADJ(0x4); 909c1763937SThierry Reding break; 910c1763937SThierry Reding 911c1763937SThierry Reding case DP_LINK_BW_5_4: 912c1763937SThierry Reding value |= SOR_PLL1_LOADADJ(0x6); 913c1763937SThierry Reding break; 914c1763937SThierry Reding } 915c1763937SThierry Reding 916c1763937SThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll1); 917c1763937SThierry Reding 918c1763937SThierry Reding /* use alternate scrambler reset for eDP */ 919c1763937SThierry Reding value = tegra_sor_readl(sor, SOR_DP_SPARE0); 920c1763937SThierry Reding 921c1763937SThierry Reding if (link->edp == 0) 922c1763937SThierry Reding value &= ~SOR_DP_SPARE_PANEL_INTERNAL; 923c1763937SThierry Reding else 924c1763937SThierry Reding value |= SOR_DP_SPARE_PANEL_INTERNAL; 925c1763937SThierry Reding 926c1763937SThierry Reding tegra_sor_writel(sor, value, SOR_DP_SPARE0); 927c1763937SThierry Reding 928c1763937SThierry Reding err = tegra_sor_power_down_lanes(sor); 929c1763937SThierry Reding if (err < 0) { 930c1763937SThierry Reding dev_err(sor->dev, "failed to power down lanes: %d\n", err); 931c1763937SThierry Reding return err; 932c1763937SThierry Reding } 933c1763937SThierry Reding 934c1763937SThierry Reding /* power up and pre-charge lanes */ 935c1763937SThierry Reding err = tegra_sor_power_up_lanes(sor, lanes); 936c1763937SThierry Reding if (err < 0) { 937c1763937SThierry Reding dev_err(sor->dev, "failed to power up %u lane%s: %d\n", 938c1763937SThierry Reding lanes, (lanes != 1) ? "s" : "", err); 939c1763937SThierry Reding return err; 940c1763937SThierry Reding } 941c1763937SThierry Reding 942c1763937SThierry Reding tegra_sor_dp_precharge(sor, lanes); 943c1763937SThierry Reding 944c1763937SThierry Reding return 0; 945c1763937SThierry Reding } 946c1763937SThierry Reding 947c1763937SThierry Reding static const struct drm_dp_link_ops tegra_sor_dp_link_ops = { 948c1763937SThierry Reding .apply_training = tegra_sor_dp_link_apply_training, 949c1763937SThierry Reding .configure = tegra_sor_dp_link_configure, 950c1763937SThierry Reding }; 951c1763937SThierry Reding 9526b6b6042SThierry Reding static void tegra_sor_super_update(struct tegra_sor *sor) 9536b6b6042SThierry Reding { 954a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_SUPER_STATE0); 955a9a9e4fdSThierry Reding tegra_sor_writel(sor, 1, SOR_SUPER_STATE0); 956a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_SUPER_STATE0); 9576b6b6042SThierry Reding } 9586b6b6042SThierry Reding 9596b6b6042SThierry Reding static void tegra_sor_update(struct tegra_sor *sor) 9606b6b6042SThierry Reding { 961a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_STATE0); 962a9a9e4fdSThierry Reding tegra_sor_writel(sor, 1, SOR_STATE0); 963a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_STATE0); 9646b6b6042SThierry Reding } 9656b6b6042SThierry Reding 9666b6b6042SThierry Reding static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout) 9676b6b6042SThierry Reding { 96828fe2076SThierry Reding u32 value; 9696b6b6042SThierry Reding 9706b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_DIV); 9716b6b6042SThierry Reding value &= ~SOR_PWM_DIV_MASK; 9726b6b6042SThierry Reding value |= 0x400; /* period */ 9736b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWM_DIV); 9746b6b6042SThierry Reding 9756b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_CTL); 9766b6b6042SThierry Reding value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK; 9776b6b6042SThierry Reding value |= 0x400; /* duty cycle */ 9786b6b6042SThierry Reding value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */ 9796b6b6042SThierry Reding value |= SOR_PWM_CTL_TRIGGER; 9806b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWM_CTL); 9816b6b6042SThierry Reding 9826b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 9836b6b6042SThierry Reding 9846b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 9856b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_CTL); 9866b6b6042SThierry Reding if ((value & SOR_PWM_CTL_TRIGGER) == 0) 9876b6b6042SThierry Reding return 0; 9886b6b6042SThierry Reding 9896b6b6042SThierry Reding usleep_range(25, 100); 9906b6b6042SThierry Reding } 9916b6b6042SThierry Reding 9926b6b6042SThierry Reding return -ETIMEDOUT; 9936b6b6042SThierry Reding } 9946b6b6042SThierry Reding 9956b6b6042SThierry Reding static int tegra_sor_attach(struct tegra_sor *sor) 9966b6b6042SThierry Reding { 9976b6b6042SThierry Reding unsigned long value, timeout; 9986b6b6042SThierry Reding 9996b6b6042SThierry Reding /* wake up in normal mode */ 1000a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 10016b6b6042SThierry Reding value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE; 10026b6b6042SThierry Reding value |= SOR_SUPER_STATE_MODE_NORMAL; 1003a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 10046b6b6042SThierry Reding tegra_sor_super_update(sor); 10056b6b6042SThierry Reding 10066b6b6042SThierry Reding /* attach */ 1007a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 10086b6b6042SThierry Reding value |= SOR_SUPER_STATE_ATTACHED; 1009a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 10106b6b6042SThierry Reding tegra_sor_super_update(sor); 10116b6b6042SThierry Reding 10126b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 10136b6b6042SThierry Reding 10146b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 10156b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 10166b6b6042SThierry Reding if ((value & SOR_TEST_ATTACHED) != 0) 10176b6b6042SThierry Reding return 0; 10186b6b6042SThierry Reding 10196b6b6042SThierry Reding usleep_range(25, 100); 10206b6b6042SThierry Reding } 10216b6b6042SThierry Reding 10226b6b6042SThierry Reding return -ETIMEDOUT; 10236b6b6042SThierry Reding } 10246b6b6042SThierry Reding 10256b6b6042SThierry Reding static int tegra_sor_wakeup(struct tegra_sor *sor) 10266b6b6042SThierry Reding { 10276b6b6042SThierry Reding unsigned long value, timeout; 10286b6b6042SThierry Reding 10296b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 10306b6b6042SThierry Reding 10316b6b6042SThierry Reding /* wait for head to wake up */ 10326b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 10336b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 10346b6b6042SThierry Reding value &= SOR_TEST_HEAD_MODE_MASK; 10356b6b6042SThierry Reding 10366b6b6042SThierry Reding if (value == SOR_TEST_HEAD_MODE_AWAKE) 10376b6b6042SThierry Reding return 0; 10386b6b6042SThierry Reding 10396b6b6042SThierry Reding usleep_range(25, 100); 10406b6b6042SThierry Reding } 10416b6b6042SThierry Reding 10426b6b6042SThierry Reding return -ETIMEDOUT; 10436b6b6042SThierry Reding } 10446b6b6042SThierry Reding 10456b6b6042SThierry Reding static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout) 10466b6b6042SThierry Reding { 104728fe2076SThierry Reding u32 value; 10486b6b6042SThierry Reding 10496b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 10506b6b6042SThierry Reding value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU; 10516b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWR); 10526b6b6042SThierry Reding 10536b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 10546b6b6042SThierry Reding 10556b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 10566b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 10576b6b6042SThierry Reding if ((value & SOR_PWR_TRIGGER) == 0) 10586b6b6042SThierry Reding return 0; 10596b6b6042SThierry Reding 10606b6b6042SThierry Reding usleep_range(25, 100); 10616b6b6042SThierry Reding } 10626b6b6042SThierry Reding 10636b6b6042SThierry Reding return -ETIMEDOUT; 10646b6b6042SThierry Reding } 10656b6b6042SThierry Reding 106634fa183bSThierry Reding struct tegra_sor_params { 106734fa183bSThierry Reding /* number of link clocks per line */ 106834fa183bSThierry Reding unsigned int num_clocks; 106934fa183bSThierry Reding /* ratio between input and output */ 107034fa183bSThierry Reding u64 ratio; 107134fa183bSThierry Reding /* precision factor */ 107234fa183bSThierry Reding u64 precision; 107334fa183bSThierry Reding 107434fa183bSThierry Reding unsigned int active_polarity; 107534fa183bSThierry Reding unsigned int active_count; 107634fa183bSThierry Reding unsigned int active_frac; 107734fa183bSThierry Reding unsigned int tu_size; 107834fa183bSThierry Reding unsigned int error; 107934fa183bSThierry Reding }; 108034fa183bSThierry Reding 108134fa183bSThierry Reding static int tegra_sor_compute_params(struct tegra_sor *sor, 108234fa183bSThierry Reding struct tegra_sor_params *params, 108334fa183bSThierry Reding unsigned int tu_size) 108434fa183bSThierry Reding { 108534fa183bSThierry Reding u64 active_sym, active_count, frac, approx; 108634fa183bSThierry Reding u32 active_polarity, active_frac = 0; 108734fa183bSThierry Reding const u64 f = params->precision; 108834fa183bSThierry Reding s64 error; 108934fa183bSThierry Reding 109034fa183bSThierry Reding active_sym = params->ratio * tu_size; 109134fa183bSThierry Reding active_count = div_u64(active_sym, f) * f; 109234fa183bSThierry Reding frac = active_sym - active_count; 109334fa183bSThierry Reding 109434fa183bSThierry Reding /* fraction < 0.5 */ 109534fa183bSThierry Reding if (frac >= (f / 2)) { 109634fa183bSThierry Reding active_polarity = 1; 109734fa183bSThierry Reding frac = f - frac; 109834fa183bSThierry Reding } else { 109934fa183bSThierry Reding active_polarity = 0; 110034fa183bSThierry Reding } 110134fa183bSThierry Reding 110234fa183bSThierry Reding if (frac != 0) { 110334fa183bSThierry Reding frac = div_u64(f * f, frac); /* 1/fraction */ 110434fa183bSThierry Reding if (frac <= (15 * f)) { 110534fa183bSThierry Reding active_frac = div_u64(frac, f); 110634fa183bSThierry Reding 110734fa183bSThierry Reding /* round up */ 110834fa183bSThierry Reding if (active_polarity) 110934fa183bSThierry Reding active_frac++; 111034fa183bSThierry Reding } else { 111134fa183bSThierry Reding active_frac = active_polarity ? 1 : 15; 111234fa183bSThierry Reding } 111334fa183bSThierry Reding } 111434fa183bSThierry Reding 111534fa183bSThierry Reding if (active_frac == 1) 111634fa183bSThierry Reding active_polarity = 0; 111734fa183bSThierry Reding 111834fa183bSThierry Reding if (active_polarity == 1) { 111934fa183bSThierry Reding if (active_frac) { 112034fa183bSThierry Reding approx = active_count + (active_frac * (f - 1)) * f; 112134fa183bSThierry Reding approx = div_u64(approx, active_frac * f); 112234fa183bSThierry Reding } else { 112334fa183bSThierry Reding approx = active_count + f; 112434fa183bSThierry Reding } 112534fa183bSThierry Reding } else { 112634fa183bSThierry Reding if (active_frac) 112734fa183bSThierry Reding approx = active_count + div_u64(f, active_frac); 112834fa183bSThierry Reding else 112934fa183bSThierry Reding approx = active_count; 113034fa183bSThierry Reding } 113134fa183bSThierry Reding 113234fa183bSThierry Reding error = div_s64(active_sym - approx, tu_size); 113334fa183bSThierry Reding error *= params->num_clocks; 113434fa183bSThierry Reding 113579211c8eSAndrew Morton if (error <= 0 && abs(error) < params->error) { 113634fa183bSThierry Reding params->active_count = div_u64(active_count, f); 113734fa183bSThierry Reding params->active_polarity = active_polarity; 113834fa183bSThierry Reding params->active_frac = active_frac; 113979211c8eSAndrew Morton params->error = abs(error); 114034fa183bSThierry Reding params->tu_size = tu_size; 114134fa183bSThierry Reding 114234fa183bSThierry Reding if (error == 0) 114334fa183bSThierry Reding return true; 114434fa183bSThierry Reding } 114534fa183bSThierry Reding 114634fa183bSThierry Reding return false; 114734fa183bSThierry Reding } 114834fa183bSThierry Reding 1149a198359eSThierry Reding static int tegra_sor_compute_config(struct tegra_sor *sor, 115080444495SThierry Reding const struct drm_display_mode *mode, 115134fa183bSThierry Reding struct tegra_sor_config *config, 115234fa183bSThierry Reding struct drm_dp_link *link) 115334fa183bSThierry Reding { 115434fa183bSThierry Reding const u64 f = 100000, link_rate = link->rate * 1000; 115534fa183bSThierry Reding const u64 pclk = mode->clock * 1000; 11567890b576SThierry Reding u64 input, output, watermark, num; 115734fa183bSThierry Reding struct tegra_sor_params params; 115834fa183bSThierry Reding u32 num_syms_per_line; 115934fa183bSThierry Reding unsigned int i; 116034fa183bSThierry Reding 1161c728e2d4SThierry Reding if (!link_rate || !link->lanes || !pclk || !config->bits_per_pixel) 116234fa183bSThierry Reding return -EINVAL; 116334fa183bSThierry Reding 116434fa183bSThierry Reding input = pclk * config->bits_per_pixel; 1165c728e2d4SThierry Reding output = link_rate * 8 * link->lanes; 116634fa183bSThierry Reding 116734fa183bSThierry Reding if (input >= output) 116834fa183bSThierry Reding return -ERANGE; 116934fa183bSThierry Reding 117034fa183bSThierry Reding memset(¶ms, 0, sizeof(params)); 117134fa183bSThierry Reding params.ratio = div64_u64(input * f, output); 117234fa183bSThierry Reding params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk); 117334fa183bSThierry Reding params.precision = f; 117434fa183bSThierry Reding params.error = 64 * f; 117534fa183bSThierry Reding params.tu_size = 64; 117634fa183bSThierry Reding 117734fa183bSThierry Reding for (i = params.tu_size; i >= 32; i--) 117834fa183bSThierry Reding if (tegra_sor_compute_params(sor, ¶ms, i)) 117934fa183bSThierry Reding break; 118034fa183bSThierry Reding 118134fa183bSThierry Reding if (params.active_frac == 0) { 118234fa183bSThierry Reding config->active_polarity = 0; 118334fa183bSThierry Reding config->active_count = params.active_count; 118434fa183bSThierry Reding 118534fa183bSThierry Reding if (!params.active_polarity) 118634fa183bSThierry Reding config->active_count--; 118734fa183bSThierry Reding 118834fa183bSThierry Reding config->tu_size = params.tu_size; 118934fa183bSThierry Reding config->active_frac = 1; 119034fa183bSThierry Reding } else { 119134fa183bSThierry Reding config->active_polarity = params.active_polarity; 119234fa183bSThierry Reding config->active_count = params.active_count; 119334fa183bSThierry Reding config->active_frac = params.active_frac; 119434fa183bSThierry Reding config->tu_size = params.tu_size; 119534fa183bSThierry Reding } 119634fa183bSThierry Reding 119734fa183bSThierry Reding dev_dbg(sor->dev, 119834fa183bSThierry Reding "polarity: %d active count: %d tu size: %d active frac: %d\n", 119934fa183bSThierry Reding config->active_polarity, config->active_count, 120034fa183bSThierry Reding config->tu_size, config->active_frac); 120134fa183bSThierry Reding 120234fa183bSThierry Reding watermark = params.ratio * config->tu_size * (f - params.ratio); 120334fa183bSThierry Reding watermark = div_u64(watermark, f); 120434fa183bSThierry Reding 120534fa183bSThierry Reding watermark = div_u64(watermark + params.error, f); 120634fa183bSThierry Reding config->watermark = watermark + (config->bits_per_pixel / 8) + 2; 120734fa183bSThierry Reding num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) * 1208c728e2d4SThierry Reding (link->lanes * 8); 120934fa183bSThierry Reding 121034fa183bSThierry Reding if (config->watermark > 30) { 121134fa183bSThierry Reding config->watermark = 30; 121234fa183bSThierry Reding dev_err(sor->dev, 121334fa183bSThierry Reding "unable to compute TU size, forcing watermark to %u\n", 121434fa183bSThierry Reding config->watermark); 121534fa183bSThierry Reding } else if (config->watermark > num_syms_per_line) { 121634fa183bSThierry Reding config->watermark = num_syms_per_line; 121734fa183bSThierry Reding dev_err(sor->dev, "watermark too high, forcing to %u\n", 121834fa183bSThierry Reding config->watermark); 121934fa183bSThierry Reding } 122034fa183bSThierry Reding 12217890b576SThierry Reding /* compute the number of symbols per horizontal blanking interval */ 12227890b576SThierry Reding num = ((mode->htotal - mode->hdisplay) - 7) * link_rate; 12237890b576SThierry Reding config->hblank_symbols = div_u64(num, pclk); 12247890b576SThierry Reding 122527ba465cSThierry Reding if (link->caps.enhanced_framing) 12267890b576SThierry Reding config->hblank_symbols -= 3; 12277890b576SThierry Reding 1228c728e2d4SThierry Reding config->hblank_symbols -= 12 / link->lanes; 12297890b576SThierry Reding 12307890b576SThierry Reding /* compute the number of symbols per vertical blanking interval */ 12317890b576SThierry Reding num = (mode->hdisplay - 25) * link_rate; 12327890b576SThierry Reding config->vblank_symbols = div_u64(num, pclk); 1233c728e2d4SThierry Reding config->vblank_symbols -= 36 / link->lanes + 4; 12347890b576SThierry Reding 12357890b576SThierry Reding dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols, 12367890b576SThierry Reding config->vblank_symbols); 12377890b576SThierry Reding 123834fa183bSThierry Reding return 0; 123934fa183bSThierry Reding } 124034fa183bSThierry Reding 1241402f6bcdSThierry Reding static void tegra_sor_apply_config(struct tegra_sor *sor, 1242402f6bcdSThierry Reding const struct tegra_sor_config *config) 1243402f6bcdSThierry Reding { 1244402f6bcdSThierry Reding u32 value; 1245402f6bcdSThierry Reding 1246402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 1247402f6bcdSThierry Reding value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK; 1248402f6bcdSThierry Reding value |= SOR_DP_LINKCTL_TU_SIZE(config->tu_size); 1249402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 1250402f6bcdSThierry Reding 1251402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_CONFIG0); 1252402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_WATERMARK_MASK; 1253402f6bcdSThierry Reding value |= SOR_DP_CONFIG_WATERMARK(config->watermark); 1254402f6bcdSThierry Reding 1255402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK; 1256402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config->active_count); 1257402f6bcdSThierry Reding 1258402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK; 1259402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config->active_frac); 1260402f6bcdSThierry Reding 1261402f6bcdSThierry Reding if (config->active_polarity) 1262402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY; 1263402f6bcdSThierry Reding else 1264402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY; 1265402f6bcdSThierry Reding 1266402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE; 1267402f6bcdSThierry Reding value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE; 1268402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_CONFIG0); 1269402f6bcdSThierry Reding 1270402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS); 1271402f6bcdSThierry Reding value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK; 1272402f6bcdSThierry Reding value |= config->hblank_symbols & 0xffff; 1273402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS); 1274402f6bcdSThierry Reding 1275402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS); 1276402f6bcdSThierry Reding value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK; 1277402f6bcdSThierry Reding value |= config->vblank_symbols & 0xffff; 1278402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS); 1279402f6bcdSThierry Reding } 1280402f6bcdSThierry Reding 12812bd1dd39SThierry Reding static void tegra_sor_mode_set(struct tegra_sor *sor, 12822bd1dd39SThierry Reding const struct drm_display_mode *mode, 1283c31efa7aSThierry Reding struct tegra_sor_state *state) 12842bd1dd39SThierry Reding { 12852bd1dd39SThierry Reding struct tegra_dc *dc = to_tegra_dc(sor->output.encoder.crtc); 12862bd1dd39SThierry Reding unsigned int vbe, vse, hbe, hse, vbs, hbs; 12872bd1dd39SThierry Reding u32 value; 12882bd1dd39SThierry Reding 12892bd1dd39SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 12902bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_PIXELDEPTH_MASK; 12912bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_CRC_MODE_MASK; 12922bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_OWNER_MASK; 12932bd1dd39SThierry Reding 12942bd1dd39SThierry Reding value |= SOR_STATE_ASY_CRC_MODE_COMPLETE | 12952bd1dd39SThierry Reding SOR_STATE_ASY_OWNER(dc->pipe + 1); 12962bd1dd39SThierry Reding 12972bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_PHSYNC) 12982bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_HSYNCPOL; 12992bd1dd39SThierry Reding 13002bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_NHSYNC) 13012bd1dd39SThierry Reding value |= SOR_STATE_ASY_HSYNCPOL; 13022bd1dd39SThierry Reding 13032bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_PVSYNC) 13042bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_VSYNCPOL; 13052bd1dd39SThierry Reding 13062bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_NVSYNC) 13072bd1dd39SThierry Reding value |= SOR_STATE_ASY_VSYNCPOL; 13082bd1dd39SThierry Reding 1309c31efa7aSThierry Reding switch (state->bpc) { 1310c31efa7aSThierry Reding case 16: 1311c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_48_444; 1312c31efa7aSThierry Reding break; 1313c31efa7aSThierry Reding 1314c31efa7aSThierry Reding case 12: 1315c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_36_444; 1316c31efa7aSThierry Reding break; 1317c31efa7aSThierry Reding 1318c31efa7aSThierry Reding case 10: 1319c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_30_444; 1320c31efa7aSThierry Reding break; 1321c31efa7aSThierry Reding 13222bd1dd39SThierry Reding case 8: 13232bd1dd39SThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444; 13242bd1dd39SThierry Reding break; 13252bd1dd39SThierry Reding 13262bd1dd39SThierry Reding case 6: 13272bd1dd39SThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444; 13282bd1dd39SThierry Reding break; 13292bd1dd39SThierry Reding 13302bd1dd39SThierry Reding default: 1331c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444; 13322bd1dd39SThierry Reding break; 13332bd1dd39SThierry Reding } 13342bd1dd39SThierry Reding 13352bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 13362bd1dd39SThierry Reding 13372bd1dd39SThierry Reding /* 13382bd1dd39SThierry Reding * TODO: The video timing programming below doesn't seem to match the 13392bd1dd39SThierry Reding * register definitions. 13402bd1dd39SThierry Reding */ 13412bd1dd39SThierry Reding 13422bd1dd39SThierry Reding value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff); 1343880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->head_state1 + dc->pipe); 13442bd1dd39SThierry Reding 13452bd1dd39SThierry Reding /* sync end = sync width - 1 */ 13462bd1dd39SThierry Reding vse = mode->vsync_end - mode->vsync_start - 1; 13472bd1dd39SThierry Reding hse = mode->hsync_end - mode->hsync_start - 1; 13482bd1dd39SThierry Reding 13492bd1dd39SThierry Reding value = ((vse & 0x7fff) << 16) | (hse & 0x7fff); 1350880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->head_state2 + dc->pipe); 13512bd1dd39SThierry Reding 13522bd1dd39SThierry Reding /* blank end = sync end + back porch */ 13532bd1dd39SThierry Reding vbe = vse + (mode->vtotal - mode->vsync_end); 13542bd1dd39SThierry Reding hbe = hse + (mode->htotal - mode->hsync_end); 13552bd1dd39SThierry Reding 13562bd1dd39SThierry Reding value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff); 1357880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->head_state3 + dc->pipe); 13582bd1dd39SThierry Reding 13592bd1dd39SThierry Reding /* blank start = blank end + active */ 13602bd1dd39SThierry Reding vbs = vbe + mode->vdisplay; 13612bd1dd39SThierry Reding hbs = hbe + mode->hdisplay; 13622bd1dd39SThierry Reding 13632bd1dd39SThierry Reding value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff); 1364880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->head_state4 + dc->pipe); 13652bd1dd39SThierry Reding 13662bd1dd39SThierry Reding /* XXX interlacing support */ 1367880cee0bSThierry Reding tegra_sor_writel(sor, 0x001, sor->soc->regs->head_state5 + dc->pipe); 13682bd1dd39SThierry Reding } 13692bd1dd39SThierry Reding 13706fad8f66SThierry Reding static int tegra_sor_detach(struct tegra_sor *sor) 13716b6b6042SThierry Reding { 13726fad8f66SThierry Reding unsigned long value, timeout; 13736fad8f66SThierry Reding 13746fad8f66SThierry Reding /* switch to safe mode */ 1375a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 13766fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_MODE_NORMAL; 1377a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 13786fad8f66SThierry Reding tegra_sor_super_update(sor); 13796fad8f66SThierry Reding 13806fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 13816fad8f66SThierry Reding 13826fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 13836fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 13846fad8f66SThierry Reding if (value & SOR_PWR_MODE_SAFE) 13856fad8f66SThierry Reding break; 13866fad8f66SThierry Reding } 13876fad8f66SThierry Reding 13886fad8f66SThierry Reding if ((value & SOR_PWR_MODE_SAFE) == 0) 13896fad8f66SThierry Reding return -ETIMEDOUT; 13906fad8f66SThierry Reding 13916fad8f66SThierry Reding /* go to sleep */ 1392a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 13936fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK; 1394a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 13956fad8f66SThierry Reding tegra_sor_super_update(sor); 13966fad8f66SThierry Reding 13976fad8f66SThierry Reding /* detach */ 1398a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 13996fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_ATTACHED; 1400a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 14016fad8f66SThierry Reding tegra_sor_super_update(sor); 14026fad8f66SThierry Reding 14036fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 14046fad8f66SThierry Reding 14056fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 14066fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 14076fad8f66SThierry Reding if ((value & SOR_TEST_ATTACHED) == 0) 14086fad8f66SThierry Reding break; 14096fad8f66SThierry Reding 14106fad8f66SThierry Reding usleep_range(25, 100); 14116fad8f66SThierry Reding } 14126fad8f66SThierry Reding 14136fad8f66SThierry Reding if ((value & SOR_TEST_ATTACHED) != 0) 14146fad8f66SThierry Reding return -ETIMEDOUT; 14156fad8f66SThierry Reding 14166fad8f66SThierry Reding return 0; 14176fad8f66SThierry Reding } 14186fad8f66SThierry Reding 14196fad8f66SThierry Reding static int tegra_sor_power_down(struct tegra_sor *sor) 14206fad8f66SThierry Reding { 14216fad8f66SThierry Reding unsigned long value, timeout; 14226fad8f66SThierry Reding int err; 14236fad8f66SThierry Reding 14246fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 14256fad8f66SThierry Reding value &= ~SOR_PWR_NORMAL_STATE_PU; 14266fad8f66SThierry Reding value |= SOR_PWR_TRIGGER; 14276fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_PWR); 14286fad8f66SThierry Reding 14296fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 14306fad8f66SThierry Reding 14316fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 14326fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 14336fad8f66SThierry Reding if ((value & SOR_PWR_TRIGGER) == 0) 14346fad8f66SThierry Reding return 0; 14356fad8f66SThierry Reding 14366fad8f66SThierry Reding usleep_range(25, 100); 14376fad8f66SThierry Reding } 14386fad8f66SThierry Reding 14396fad8f66SThierry Reding if ((value & SOR_PWR_TRIGGER) != 0) 14406fad8f66SThierry Reding return -ETIMEDOUT; 14416fad8f66SThierry Reding 144225bb2cecSThierry Reding /* switch to safe parent clock */ 144325bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 1444e1335e2fSThierry Reding if (err < 0) { 14456fad8f66SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 1446e1335e2fSThierry Reding return err; 1447e1335e2fSThierry Reding } 14486fad8f66SThierry Reding 1449880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 1450a9a9e4fdSThierry Reding value |= SOR_PLL2_PORT_POWERDOWN; 1451880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 14526fad8f66SThierry Reding 14536fad8f66SThierry Reding usleep_range(20, 100); 14546fad8f66SThierry Reding 1455880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll0); 1456a9a9e4fdSThierry Reding value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR; 1457880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll0); 14586fad8f66SThierry Reding 1459880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 1460a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD; 1461a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 1462880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 14636fad8f66SThierry Reding 14646fad8f66SThierry Reding usleep_range(20, 100); 14656fad8f66SThierry Reding 14666fad8f66SThierry Reding return 0; 14676fad8f66SThierry Reding } 14686fad8f66SThierry Reding 14696fad8f66SThierry Reding static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout) 14706fad8f66SThierry Reding { 14716fad8f66SThierry Reding u32 value; 14726fad8f66SThierry Reding 14736fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 14746fad8f66SThierry Reding 14756fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 1476a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_CRCA); 1477a9a9e4fdSThierry Reding if (value & SOR_CRCA_VALID) 14786fad8f66SThierry Reding return 0; 14796fad8f66SThierry Reding 14806fad8f66SThierry Reding usleep_range(100, 200); 14816fad8f66SThierry Reding } 14826fad8f66SThierry Reding 14836fad8f66SThierry Reding return -ETIMEDOUT; 14846fad8f66SThierry Reding } 14856fad8f66SThierry Reding 1486530239a8SThierry Reding static int tegra_sor_show_crc(struct seq_file *s, void *data) 14876fad8f66SThierry Reding { 1488530239a8SThierry Reding struct drm_info_node *node = s->private; 1489530239a8SThierry Reding struct tegra_sor *sor = node->info_ent->data; 1490850bab44SThierry Reding struct drm_crtc *crtc = sor->output.encoder.crtc; 1491850bab44SThierry Reding struct drm_device *drm = node->minor->dev; 1492530239a8SThierry Reding int err = 0; 14936fad8f66SThierry Reding u32 value; 14946fad8f66SThierry Reding 1495850bab44SThierry Reding drm_modeset_lock_all(drm); 14966fad8f66SThierry Reding 1497850bab44SThierry Reding if (!crtc || !crtc->state->active) { 1498850bab44SThierry Reding err = -EBUSY; 14996fad8f66SThierry Reding goto unlock; 15006fad8f66SThierry Reding } 15016fad8f66SThierry Reding 1502a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 15036fad8f66SThierry Reding value &= ~SOR_STATE_ASY_CRC_MODE_MASK; 1504a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 15056fad8f66SThierry Reding 15066fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_CRC_CNTRL); 15076fad8f66SThierry Reding value |= SOR_CRC_CNTRL_ENABLE; 15086fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_CRC_CNTRL); 15096fad8f66SThierry Reding 15106fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 15116fad8f66SThierry Reding value &= ~SOR_TEST_CRC_POST_SERIALIZE; 15126fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_TEST); 15136fad8f66SThierry Reding 15146fad8f66SThierry Reding err = tegra_sor_crc_wait(sor, 100); 15156fad8f66SThierry Reding if (err < 0) 15166fad8f66SThierry Reding goto unlock; 15176fad8f66SThierry Reding 1518a9a9e4fdSThierry Reding tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA); 1519a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_CRCB); 15206fad8f66SThierry Reding 1521530239a8SThierry Reding seq_printf(s, "%08x\n", value); 15226fad8f66SThierry Reding 15236fad8f66SThierry Reding unlock: 1524850bab44SThierry Reding drm_modeset_unlock_all(drm); 15256fad8f66SThierry Reding return err; 15266fad8f66SThierry Reding } 15276fad8f66SThierry Reding 1528062f5b2cSThierry Reding #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name } 1529062f5b2cSThierry Reding 1530062f5b2cSThierry Reding static const struct debugfs_reg32 tegra_sor_regs[] = { 1531062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CTXSW), 1532062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SUPER_STATE0), 1533062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SUPER_STATE1), 1534062f5b2cSThierry Reding DEBUGFS_REG32(SOR_STATE0), 1535062f5b2cSThierry Reding DEBUGFS_REG32(SOR_STATE1), 1536062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE0(0)), 1537062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE0(1)), 1538062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE1(0)), 1539062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE1(1)), 1540062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE2(0)), 1541062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE2(1)), 1542062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE3(0)), 1543062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE3(1)), 1544062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE4(0)), 1545062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE4(1)), 1546062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE5(0)), 1547062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE5(1)), 1548062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CRC_CNTRL), 1549062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_DEBUG_MVID), 1550062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CLK_CNTRL), 1551062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CAP), 1552062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PWR), 1553062f5b2cSThierry Reding DEBUGFS_REG32(SOR_TEST), 1554062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PLL0), 1555062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PLL1), 1556062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PLL2), 1557062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PLL3), 1558062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CSTM), 1559062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LVDS), 1560062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CRCA), 1561062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CRCB), 1562062f5b2cSThierry Reding DEBUGFS_REG32(SOR_BLANK), 1563062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_CTL), 1564062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_SEQ_CTL), 1565062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(0)), 1566062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(1)), 1567062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(2)), 1568062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(3)), 1569062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(4)), 1570062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(5)), 1571062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(6)), 1572062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(7)), 1573062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(8)), 1574062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(9)), 1575062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(10)), 1576062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(11)), 1577062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(12)), 1578062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(13)), 1579062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(14)), 1580062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(15)), 1581062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PWM_DIV), 1582062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PWM_CTL), 1583062f5b2cSThierry Reding DEBUGFS_REG32(SOR_VCRC_A0), 1584062f5b2cSThierry Reding DEBUGFS_REG32(SOR_VCRC_A1), 1585062f5b2cSThierry Reding DEBUGFS_REG32(SOR_VCRC_B0), 1586062f5b2cSThierry Reding DEBUGFS_REG32(SOR_VCRC_B1), 1587062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CCRC_A0), 1588062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CCRC_A1), 1589062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CCRC_B0), 1590062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CCRC_B1), 1591062f5b2cSThierry Reding DEBUGFS_REG32(SOR_EDATA_A0), 1592062f5b2cSThierry Reding DEBUGFS_REG32(SOR_EDATA_A1), 1593062f5b2cSThierry Reding DEBUGFS_REG32(SOR_EDATA_B0), 1594062f5b2cSThierry Reding DEBUGFS_REG32(SOR_EDATA_B1), 1595062f5b2cSThierry Reding DEBUGFS_REG32(SOR_COUNT_A0), 1596062f5b2cSThierry Reding DEBUGFS_REG32(SOR_COUNT_A1), 1597062f5b2cSThierry Reding DEBUGFS_REG32(SOR_COUNT_B0), 1598062f5b2cSThierry Reding DEBUGFS_REG32(SOR_COUNT_B1), 1599062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DEBUG_A0), 1600062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DEBUG_A1), 1601062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DEBUG_B0), 1602062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DEBUG_B1), 1603062f5b2cSThierry Reding DEBUGFS_REG32(SOR_TRIG), 1604062f5b2cSThierry Reding DEBUGFS_REG32(SOR_MSCHECK), 1605062f5b2cSThierry Reding DEBUGFS_REG32(SOR_XBAR_CTRL), 1606062f5b2cSThierry Reding DEBUGFS_REG32(SOR_XBAR_POL), 1607062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LINKCTL0), 1608062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LINKCTL1), 1609062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT0), 1610062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT1), 1611062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT0), 1612062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT1), 1613062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_PREEMPHASIS0), 1614062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_PREEMPHASIS1), 1615062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS0), 1616062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS1), 1617062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_POSTCURSOR0), 1618062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_POSTCURSOR1), 1619062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_CONFIG0), 1620062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_CONFIG1), 1621062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_MN0), 1622062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_MN1), 1623062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_PADCTL0), 1624062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_PADCTL1), 1625c57997bcSThierry Reding DEBUGFS_REG32(SOR_DP_PADCTL2), 1626062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_DEBUG0), 1627062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_DEBUG1), 1628062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_SPARE0), 1629062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_SPARE1), 1630062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_AUDIO_CTRL), 1631062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_AUDIO_HBLANK_SYMBOLS), 1632062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_AUDIO_VBLANK_SYMBOLS), 1633062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_HEADER), 1634062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK0), 1635062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK1), 1636062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK2), 1637062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK3), 1638062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK4), 1639062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK5), 1640062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK6), 1641062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_TPG), 1642062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_TPG_CONFIG), 1643062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LQ_CSTM0), 1644062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LQ_CSTM1), 1645062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LQ_CSTM2), 1646062f5b2cSThierry Reding }; 1647062f5b2cSThierry Reding 1648dab16336SThierry Reding static int tegra_sor_show_regs(struct seq_file *s, void *data) 1649dab16336SThierry Reding { 1650dab16336SThierry Reding struct drm_info_node *node = s->private; 1651dab16336SThierry Reding struct tegra_sor *sor = node->info_ent->data; 1652850bab44SThierry Reding struct drm_crtc *crtc = sor->output.encoder.crtc; 1653850bab44SThierry Reding struct drm_device *drm = node->minor->dev; 1654062f5b2cSThierry Reding unsigned int i; 1655850bab44SThierry Reding int err = 0; 1656850bab44SThierry Reding 1657850bab44SThierry Reding drm_modeset_lock_all(drm); 1658850bab44SThierry Reding 1659850bab44SThierry Reding if (!crtc || !crtc->state->active) { 1660850bab44SThierry Reding err = -EBUSY; 1661850bab44SThierry Reding goto unlock; 1662850bab44SThierry Reding } 1663dab16336SThierry Reding 1664062f5b2cSThierry Reding for (i = 0; i < ARRAY_SIZE(tegra_sor_regs); i++) { 1665062f5b2cSThierry Reding unsigned int offset = tegra_sor_regs[i].offset; 1666dab16336SThierry Reding 1667062f5b2cSThierry Reding seq_printf(s, "%-38s %#05x %08x\n", tegra_sor_regs[i].name, 1668062f5b2cSThierry Reding offset, tegra_sor_readl(sor, offset)); 1669062f5b2cSThierry Reding } 1670dab16336SThierry Reding 1671850bab44SThierry Reding unlock: 1672850bab44SThierry Reding drm_modeset_unlock_all(drm); 1673850bab44SThierry Reding return err; 1674dab16336SThierry Reding } 1675dab16336SThierry Reding 1676dab16336SThierry Reding static const struct drm_info_list debugfs_files[] = { 1677530239a8SThierry Reding { "crc", tegra_sor_show_crc, 0, NULL }, 1678dab16336SThierry Reding { "regs", tegra_sor_show_regs, 0, NULL }, 1679dab16336SThierry Reding }; 1680dab16336SThierry Reding 16815b8e043bSThierry Reding static int tegra_sor_late_register(struct drm_connector *connector) 16826fad8f66SThierry Reding { 16835b8e043bSThierry Reding struct tegra_output *output = connector_to_output(connector); 16845b8e043bSThierry Reding unsigned int i, count = ARRAY_SIZE(debugfs_files); 16855b8e043bSThierry Reding struct drm_minor *minor = connector->dev->primary; 16865b8e043bSThierry Reding struct dentry *root = connector->debugfs_entry; 16875b8e043bSThierry Reding struct tegra_sor *sor = to_sor(output); 1688530239a8SThierry Reding int err; 16896fad8f66SThierry Reding 1690dab16336SThierry Reding sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files), 1691dab16336SThierry Reding GFP_KERNEL); 16925b8e043bSThierry Reding if (!sor->debugfs_files) 16935b8e043bSThierry Reding return -ENOMEM; 16946fad8f66SThierry Reding 16955b8e043bSThierry Reding for (i = 0; i < count; i++) 1696dab16336SThierry Reding sor->debugfs_files[i].data = sor; 1697dab16336SThierry Reding 16985b8e043bSThierry Reding err = drm_debugfs_create_files(sor->debugfs_files, count, root, minor); 1699dab16336SThierry Reding if (err < 0) 1700dab16336SThierry Reding goto free; 1701dab16336SThierry Reding 1702530239a8SThierry Reding return 0; 17036fad8f66SThierry Reding 1704dab16336SThierry Reding free: 1705dab16336SThierry Reding kfree(sor->debugfs_files); 1706dab16336SThierry Reding sor->debugfs_files = NULL; 17075b8e043bSThierry Reding 17086fad8f66SThierry Reding return err; 17096fad8f66SThierry Reding } 17106fad8f66SThierry Reding 17115b8e043bSThierry Reding static void tegra_sor_early_unregister(struct drm_connector *connector) 17126fad8f66SThierry Reding { 17135b8e043bSThierry Reding struct tegra_output *output = connector_to_output(connector); 17145b8e043bSThierry Reding unsigned int count = ARRAY_SIZE(debugfs_files); 17155b8e043bSThierry Reding struct tegra_sor *sor = to_sor(output); 1716d92e6009SThierry Reding 17175b8e043bSThierry Reding drm_debugfs_remove_files(sor->debugfs_files, count, 17185b8e043bSThierry Reding connector->dev->primary); 1719dab16336SThierry Reding kfree(sor->debugfs_files); 1720066d30f8SThierry Reding sor->debugfs_files = NULL; 17216fad8f66SThierry Reding } 17226fad8f66SThierry Reding 1723c31efa7aSThierry Reding static void tegra_sor_connector_reset(struct drm_connector *connector) 1724c31efa7aSThierry Reding { 1725c31efa7aSThierry Reding struct tegra_sor_state *state; 1726c31efa7aSThierry Reding 1727c31efa7aSThierry Reding state = kzalloc(sizeof(*state), GFP_KERNEL); 1728c31efa7aSThierry Reding if (!state) 1729c31efa7aSThierry Reding return; 1730c31efa7aSThierry Reding 1731c31efa7aSThierry Reding if (connector->state) { 1732c31efa7aSThierry Reding __drm_atomic_helper_connector_destroy_state(connector->state); 1733c31efa7aSThierry Reding kfree(connector->state); 1734c31efa7aSThierry Reding } 1735c31efa7aSThierry Reding 1736c31efa7aSThierry Reding __drm_atomic_helper_connector_reset(connector, &state->base); 1737c31efa7aSThierry Reding } 1738c31efa7aSThierry Reding 17396fad8f66SThierry Reding static enum drm_connector_status 17406fad8f66SThierry Reding tegra_sor_connector_detect(struct drm_connector *connector, bool force) 17416fad8f66SThierry Reding { 17426fad8f66SThierry Reding struct tegra_output *output = connector_to_output(connector); 17436fad8f66SThierry Reding struct tegra_sor *sor = to_sor(output); 17446fad8f66SThierry Reding 17459542c237SThierry Reding if (sor->aux) 17469542c237SThierry Reding return drm_dp_aux_detect(sor->aux); 17476fad8f66SThierry Reding 1748459cc2c6SThierry Reding return tegra_output_connector_detect(connector, force); 17496fad8f66SThierry Reding } 17506fad8f66SThierry Reding 1751c31efa7aSThierry Reding static struct drm_connector_state * 1752c31efa7aSThierry Reding tegra_sor_connector_duplicate_state(struct drm_connector *connector) 1753c31efa7aSThierry Reding { 1754c31efa7aSThierry Reding struct tegra_sor_state *state = to_sor_state(connector->state); 1755c31efa7aSThierry Reding struct tegra_sor_state *copy; 1756c31efa7aSThierry Reding 1757c31efa7aSThierry Reding copy = kmemdup(state, sizeof(*state), GFP_KERNEL); 1758c31efa7aSThierry Reding if (!copy) 1759c31efa7aSThierry Reding return NULL; 1760c31efa7aSThierry Reding 1761c31efa7aSThierry Reding __drm_atomic_helper_connector_duplicate_state(connector, ©->base); 1762c31efa7aSThierry Reding 1763c31efa7aSThierry Reding return ©->base; 1764c31efa7aSThierry Reding } 1765c31efa7aSThierry Reding 17666fad8f66SThierry Reding static const struct drm_connector_funcs tegra_sor_connector_funcs = { 1767c31efa7aSThierry Reding .reset = tegra_sor_connector_reset, 17686fad8f66SThierry Reding .detect = tegra_sor_connector_detect, 17696fad8f66SThierry Reding .fill_modes = drm_helper_probe_single_connector_modes, 17706fad8f66SThierry Reding .destroy = tegra_output_connector_destroy, 1771c31efa7aSThierry Reding .atomic_duplicate_state = tegra_sor_connector_duplicate_state, 17724aa3df71SThierry Reding .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 17735b8e043bSThierry Reding .late_register = tegra_sor_late_register, 17745b8e043bSThierry Reding .early_unregister = tegra_sor_early_unregister, 17756fad8f66SThierry Reding }; 17766fad8f66SThierry Reding 17776fad8f66SThierry Reding static int tegra_sor_connector_get_modes(struct drm_connector *connector) 17786fad8f66SThierry Reding { 17796fad8f66SThierry Reding struct tegra_output *output = connector_to_output(connector); 17806fad8f66SThierry Reding struct tegra_sor *sor = to_sor(output); 17816fad8f66SThierry Reding int err; 17826fad8f66SThierry Reding 17839542c237SThierry Reding if (sor->aux) 17849542c237SThierry Reding drm_dp_aux_enable(sor->aux); 17856fad8f66SThierry Reding 17866fad8f66SThierry Reding err = tegra_output_connector_get_modes(connector); 17876fad8f66SThierry Reding 17889542c237SThierry Reding if (sor->aux) 17899542c237SThierry Reding drm_dp_aux_disable(sor->aux); 17906fad8f66SThierry Reding 17916fad8f66SThierry Reding return err; 17926fad8f66SThierry Reding } 17936fad8f66SThierry Reding 17946fad8f66SThierry Reding static enum drm_mode_status 17956fad8f66SThierry Reding tegra_sor_connector_mode_valid(struct drm_connector *connector, 17966fad8f66SThierry Reding struct drm_display_mode *mode) 17976fad8f66SThierry Reding { 17986fad8f66SThierry Reding return MODE_OK; 17996fad8f66SThierry Reding } 18006fad8f66SThierry Reding 18016fad8f66SThierry Reding static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = { 18026fad8f66SThierry Reding .get_modes = tegra_sor_connector_get_modes, 18036fad8f66SThierry Reding .mode_valid = tegra_sor_connector_mode_valid, 18046fad8f66SThierry Reding }; 18056fad8f66SThierry Reding 18066fad8f66SThierry Reding static const struct drm_encoder_funcs tegra_sor_encoder_funcs = { 18076fad8f66SThierry Reding .destroy = tegra_output_encoder_destroy, 18086fad8f66SThierry Reding }; 18096fad8f66SThierry Reding 181082f1511cSThierry Reding static int 181182f1511cSThierry Reding tegra_sor_encoder_atomic_check(struct drm_encoder *encoder, 181282f1511cSThierry Reding struct drm_crtc_state *crtc_state, 181382f1511cSThierry Reding struct drm_connector_state *conn_state) 181482f1511cSThierry Reding { 181582f1511cSThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1816c31efa7aSThierry Reding struct tegra_sor_state *state = to_sor_state(conn_state); 181782f1511cSThierry Reding struct tegra_dc *dc = to_tegra_dc(conn_state->crtc); 181882f1511cSThierry Reding unsigned long pclk = crtc_state->mode.clock * 1000; 181982f1511cSThierry Reding struct tegra_sor *sor = to_sor(output); 1820c31efa7aSThierry Reding struct drm_display_info *info; 182182f1511cSThierry Reding int err; 182282f1511cSThierry Reding 1823c31efa7aSThierry Reding info = &output->connector.display_info; 1824c31efa7aSThierry Reding 182536e90221SThierry Reding /* 182636e90221SThierry Reding * For HBR2 modes, the SOR brick needs to use the x20 multiplier, so 182736e90221SThierry Reding * the pixel clock must be corrected accordingly. 182836e90221SThierry Reding */ 182936e90221SThierry Reding if (pclk >= 340000000) { 183036e90221SThierry Reding state->link_speed = 20; 183136e90221SThierry Reding state->pclk = pclk / 2; 183236e90221SThierry Reding } else { 183336e90221SThierry Reding state->link_speed = 10; 183436e90221SThierry Reding state->pclk = pclk; 183536e90221SThierry Reding } 183636e90221SThierry Reding 183782f1511cSThierry Reding err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent, 183882f1511cSThierry Reding pclk, 0); 183982f1511cSThierry Reding if (err < 0) { 184082f1511cSThierry Reding dev_err(output->dev, "failed to setup CRTC state: %d\n", err); 184182f1511cSThierry Reding return err; 184282f1511cSThierry Reding } 184382f1511cSThierry Reding 1844c31efa7aSThierry Reding switch (info->bpc) { 1845c31efa7aSThierry Reding case 8: 1846c31efa7aSThierry Reding case 6: 1847c31efa7aSThierry Reding state->bpc = info->bpc; 1848c31efa7aSThierry Reding break; 1849c31efa7aSThierry Reding 1850c31efa7aSThierry Reding default: 1851c31efa7aSThierry Reding DRM_DEBUG_KMS("%u bits-per-color not supported\n", info->bpc); 1852c31efa7aSThierry Reding state->bpc = 8; 1853c31efa7aSThierry Reding break; 1854c31efa7aSThierry Reding } 1855c31efa7aSThierry Reding 185682f1511cSThierry Reding return 0; 185782f1511cSThierry Reding } 185882f1511cSThierry Reding 1859459cc2c6SThierry Reding static inline u32 tegra_sor_hdmi_subpack(const u8 *ptr, size_t size) 1860459cc2c6SThierry Reding { 1861459cc2c6SThierry Reding u32 value = 0; 1862459cc2c6SThierry Reding size_t i; 1863459cc2c6SThierry Reding 1864459cc2c6SThierry Reding for (i = size; i > 0; i--) 1865459cc2c6SThierry Reding value = (value << 8) | ptr[i - 1]; 1866459cc2c6SThierry Reding 1867459cc2c6SThierry Reding return value; 1868459cc2c6SThierry Reding } 1869459cc2c6SThierry Reding 1870459cc2c6SThierry Reding static void tegra_sor_hdmi_write_infopack(struct tegra_sor *sor, 1871459cc2c6SThierry Reding const void *data, size_t size) 1872459cc2c6SThierry Reding { 1873459cc2c6SThierry Reding const u8 *ptr = data; 1874459cc2c6SThierry Reding unsigned long offset; 1875459cc2c6SThierry Reding size_t i, j; 1876459cc2c6SThierry Reding u32 value; 1877459cc2c6SThierry Reding 1878459cc2c6SThierry Reding switch (ptr[0]) { 1879459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_AVI: 1880459cc2c6SThierry Reding offset = SOR_HDMI_AVI_INFOFRAME_HEADER; 1881459cc2c6SThierry Reding break; 1882459cc2c6SThierry Reding 1883459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_AUDIO: 1884459cc2c6SThierry Reding offset = SOR_HDMI_AUDIO_INFOFRAME_HEADER; 1885459cc2c6SThierry Reding break; 1886459cc2c6SThierry Reding 1887459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_VENDOR: 1888459cc2c6SThierry Reding offset = SOR_HDMI_VSI_INFOFRAME_HEADER; 1889459cc2c6SThierry Reding break; 1890459cc2c6SThierry Reding 1891459cc2c6SThierry Reding default: 1892459cc2c6SThierry Reding dev_err(sor->dev, "unsupported infoframe type: %02x\n", 1893459cc2c6SThierry Reding ptr[0]); 1894459cc2c6SThierry Reding return; 1895459cc2c6SThierry Reding } 1896459cc2c6SThierry Reding 1897459cc2c6SThierry Reding value = INFOFRAME_HEADER_TYPE(ptr[0]) | 1898459cc2c6SThierry Reding INFOFRAME_HEADER_VERSION(ptr[1]) | 1899459cc2c6SThierry Reding INFOFRAME_HEADER_LEN(ptr[2]); 1900459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset); 1901459cc2c6SThierry Reding offset++; 1902459cc2c6SThierry Reding 1903459cc2c6SThierry Reding /* 1904459cc2c6SThierry Reding * Each subpack contains 7 bytes, divided into: 1905459cc2c6SThierry Reding * - subpack_low: bytes 0 - 3 1906459cc2c6SThierry Reding * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00) 1907459cc2c6SThierry Reding */ 1908459cc2c6SThierry Reding for (i = 3, j = 0; i < size; i += 7, j += 8) { 1909459cc2c6SThierry Reding size_t rem = size - i, num = min_t(size_t, rem, 4); 1910459cc2c6SThierry Reding 1911459cc2c6SThierry Reding value = tegra_sor_hdmi_subpack(&ptr[i], num); 1912459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset++); 1913459cc2c6SThierry Reding 1914459cc2c6SThierry Reding num = min_t(size_t, rem - num, 3); 1915459cc2c6SThierry Reding 1916459cc2c6SThierry Reding value = tegra_sor_hdmi_subpack(&ptr[i + 4], num); 1917459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset++); 1918459cc2c6SThierry Reding } 1919459cc2c6SThierry Reding } 1920459cc2c6SThierry Reding 1921459cc2c6SThierry Reding static int 1922459cc2c6SThierry Reding tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor *sor, 1923459cc2c6SThierry Reding const struct drm_display_mode *mode) 1924459cc2c6SThierry Reding { 1925459cc2c6SThierry Reding u8 buffer[HDMI_INFOFRAME_SIZE(AVI)]; 1926459cc2c6SThierry Reding struct hdmi_avi_infoframe frame; 1927459cc2c6SThierry Reding u32 value; 1928459cc2c6SThierry Reding int err; 1929459cc2c6SThierry Reding 1930459cc2c6SThierry Reding /* disable AVI infoframe */ 1931459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL); 1932459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_SINGLE; 1933459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_OTHER; 1934459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_ENABLE; 1935459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL); 1936459cc2c6SThierry Reding 193713d0add3SVille Syrjälä err = drm_hdmi_avi_infoframe_from_display_mode(&frame, 193813d0add3SVille Syrjälä &sor->output.connector, mode); 1939459cc2c6SThierry Reding if (err < 0) { 1940459cc2c6SThierry Reding dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err); 1941459cc2c6SThierry Reding return err; 1942459cc2c6SThierry Reding } 1943459cc2c6SThierry Reding 1944459cc2c6SThierry Reding err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer)); 1945459cc2c6SThierry Reding if (err < 0) { 1946459cc2c6SThierry Reding dev_err(sor->dev, "failed to pack AVI infoframe: %d\n", err); 1947459cc2c6SThierry Reding return err; 1948459cc2c6SThierry Reding } 1949459cc2c6SThierry Reding 1950459cc2c6SThierry Reding tegra_sor_hdmi_write_infopack(sor, buffer, err); 1951459cc2c6SThierry Reding 1952459cc2c6SThierry Reding /* enable AVI infoframe */ 1953459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL); 1954459cc2c6SThierry Reding value |= INFOFRAME_CTRL_CHECKSUM_ENABLE; 1955459cc2c6SThierry Reding value |= INFOFRAME_CTRL_ENABLE; 1956459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL); 1957459cc2c6SThierry Reding 1958459cc2c6SThierry Reding return 0; 1959459cc2c6SThierry Reding } 1960459cc2c6SThierry Reding 19618e2988a7SThierry Reding static void tegra_sor_write_eld(struct tegra_sor *sor) 19628e2988a7SThierry Reding { 19638e2988a7SThierry Reding size_t length = drm_eld_size(sor->output.connector.eld), i; 19648e2988a7SThierry Reding 19658e2988a7SThierry Reding for (i = 0; i < length; i++) 19668e2988a7SThierry Reding tegra_sor_writel(sor, i << 8 | sor->output.connector.eld[i], 19678e2988a7SThierry Reding SOR_AUDIO_HDA_ELD_BUFWR); 19688e2988a7SThierry Reding 19698e2988a7SThierry Reding /* 19708e2988a7SThierry Reding * The HDA codec will always report an ELD buffer size of 96 bytes and 19718e2988a7SThierry Reding * the HDA codec driver will check that each byte read from the buffer 19728e2988a7SThierry Reding * is valid. Therefore every byte must be written, even if no 96 bytes 19738e2988a7SThierry Reding * were parsed from EDID. 19748e2988a7SThierry Reding */ 19758e2988a7SThierry Reding for (i = length; i < 96; i++) 19768e2988a7SThierry Reding tegra_sor_writel(sor, i << 8 | 0, SOR_AUDIO_HDA_ELD_BUFWR); 19778e2988a7SThierry Reding } 19788e2988a7SThierry Reding 19798e2988a7SThierry Reding static void tegra_sor_audio_prepare(struct tegra_sor *sor) 19808e2988a7SThierry Reding { 19818e2988a7SThierry Reding u32 value; 19828e2988a7SThierry Reding 1983f1f20eb9SThierry Reding /* 1984f1f20eb9SThierry Reding * Enable and unmask the HDA codec SCRATCH0 register interrupt. This 1985f1f20eb9SThierry Reding * is used for interoperability between the HDA codec driver and the 1986f1f20eb9SThierry Reding * HDMI/DP driver. 1987f1f20eb9SThierry Reding */ 1988f1f20eb9SThierry Reding value = SOR_INT_CODEC_SCRATCH1 | SOR_INT_CODEC_SCRATCH0; 1989f1f20eb9SThierry Reding tegra_sor_writel(sor, value, SOR_INT_ENABLE); 1990f1f20eb9SThierry Reding tegra_sor_writel(sor, value, SOR_INT_MASK); 1991f1f20eb9SThierry Reding 19928e2988a7SThierry Reding tegra_sor_write_eld(sor); 19938e2988a7SThierry Reding 19948e2988a7SThierry Reding value = SOR_AUDIO_HDA_PRESENSE_ELDV | SOR_AUDIO_HDA_PRESENSE_PD; 19958e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_AUDIO_HDA_PRESENSE); 19968e2988a7SThierry Reding } 19978e2988a7SThierry Reding 19988e2988a7SThierry Reding static void tegra_sor_audio_unprepare(struct tegra_sor *sor) 19998e2988a7SThierry Reding { 20008e2988a7SThierry Reding tegra_sor_writel(sor, 0, SOR_AUDIO_HDA_PRESENSE); 2001f1f20eb9SThierry Reding tegra_sor_writel(sor, 0, SOR_INT_MASK); 2002f1f20eb9SThierry Reding tegra_sor_writel(sor, 0, SOR_INT_ENABLE); 20038e2988a7SThierry Reding } 20048e2988a7SThierry Reding 20058e2988a7SThierry Reding static int tegra_sor_hdmi_enable_audio_infoframe(struct tegra_sor *sor) 20068e2988a7SThierry Reding { 20078e2988a7SThierry Reding u8 buffer[HDMI_INFOFRAME_SIZE(AUDIO)]; 20088e2988a7SThierry Reding struct hdmi_audio_infoframe frame; 20098e2988a7SThierry Reding u32 value; 20108e2988a7SThierry Reding int err; 20118e2988a7SThierry Reding 20128e2988a7SThierry Reding err = hdmi_audio_infoframe_init(&frame); 20138e2988a7SThierry Reding if (err < 0) { 20148e2988a7SThierry Reding dev_err(sor->dev, "failed to setup audio infoframe: %d\n", err); 20158e2988a7SThierry Reding return err; 20168e2988a7SThierry Reding } 20178e2988a7SThierry Reding 2018fad7b806SThierry Reding frame.channels = sor->format.channels; 20198e2988a7SThierry Reding 20208e2988a7SThierry Reding err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer)); 20218e2988a7SThierry Reding if (err < 0) { 20228e2988a7SThierry Reding dev_err(sor->dev, "failed to pack audio infoframe: %d\n", err); 20238e2988a7SThierry Reding return err; 20248e2988a7SThierry Reding } 20258e2988a7SThierry Reding 20268e2988a7SThierry Reding tegra_sor_hdmi_write_infopack(sor, buffer, err); 20278e2988a7SThierry Reding 20288e2988a7SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 20298e2988a7SThierry Reding value |= INFOFRAME_CTRL_CHECKSUM_ENABLE; 20308e2988a7SThierry Reding value |= INFOFRAME_CTRL_ENABLE; 20318e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 20328e2988a7SThierry Reding 20338e2988a7SThierry Reding return 0; 20348e2988a7SThierry Reding } 20358e2988a7SThierry Reding 20368e2988a7SThierry Reding static void tegra_sor_hdmi_audio_enable(struct tegra_sor *sor) 20378e2988a7SThierry Reding { 20388e2988a7SThierry Reding u32 value; 20398e2988a7SThierry Reding 20408e2988a7SThierry Reding value = tegra_sor_readl(sor, SOR_AUDIO_CNTRL); 20418e2988a7SThierry Reding 20428e2988a7SThierry Reding /* select HDA audio input */ 20438e2988a7SThierry Reding value &= ~SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_MASK); 20448e2988a7SThierry Reding value |= SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_HDA); 20458e2988a7SThierry Reding 20468e2988a7SThierry Reding /* inject null samples */ 2047fad7b806SThierry Reding if (sor->format.channels != 2) 20488e2988a7SThierry Reding value &= ~SOR_AUDIO_CNTRL_INJECT_NULLSMPL; 20498e2988a7SThierry Reding else 20508e2988a7SThierry Reding value |= SOR_AUDIO_CNTRL_INJECT_NULLSMPL; 20518e2988a7SThierry Reding 20528e2988a7SThierry Reding value |= SOR_AUDIO_CNTRL_AFIFO_FLUSH; 20538e2988a7SThierry Reding 20548e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_AUDIO_CNTRL); 20558e2988a7SThierry Reding 20568e2988a7SThierry Reding /* enable advertising HBR capability */ 20578e2988a7SThierry Reding tegra_sor_writel(sor, SOR_AUDIO_SPARE_HBR_ENABLE, SOR_AUDIO_SPARE); 20588e2988a7SThierry Reding 20598e2988a7SThierry Reding tegra_sor_writel(sor, 0, SOR_HDMI_ACR_CTRL); 20608e2988a7SThierry Reding 20618e2988a7SThierry Reding value = SOR_HDMI_SPARE_ACR_PRIORITY_HIGH | 20628e2988a7SThierry Reding SOR_HDMI_SPARE_CTS_RESET(1) | 20638e2988a7SThierry Reding SOR_HDMI_SPARE_HW_CTS_ENABLE; 20648e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_SPARE); 20658e2988a7SThierry Reding 20668e2988a7SThierry Reding /* enable HW CTS */ 20678e2988a7SThierry Reding value = SOR_HDMI_ACR_SUBPACK_LOW_SB1(0); 20688e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_LOW); 20698e2988a7SThierry Reding 20708e2988a7SThierry Reding /* allow packet to be sent */ 20718e2988a7SThierry Reding value = SOR_HDMI_ACR_SUBPACK_HIGH_ENABLE; 20728e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_HIGH); 20738e2988a7SThierry Reding 20748e2988a7SThierry Reding /* reset N counter and enable lookup */ 20758e2988a7SThierry Reding value = SOR_HDMI_AUDIO_N_RESET | SOR_HDMI_AUDIO_N_LOOKUP; 20768e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N); 20778e2988a7SThierry Reding 2078fad7b806SThierry Reding value = (24000 * 4096) / (128 * sor->format.sample_rate / 1000); 20798e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0320); 20808e2988a7SThierry Reding tegra_sor_writel(sor, 4096, SOR_AUDIO_NVAL_0320); 20818e2988a7SThierry Reding 20828e2988a7SThierry Reding tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0441); 20838e2988a7SThierry Reding tegra_sor_writel(sor, 4704, SOR_AUDIO_NVAL_0441); 20848e2988a7SThierry Reding 20858e2988a7SThierry Reding tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0882); 20868e2988a7SThierry Reding tegra_sor_writel(sor, 9408, SOR_AUDIO_NVAL_0882); 20878e2988a7SThierry Reding 20888e2988a7SThierry Reding tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_1764); 20898e2988a7SThierry Reding tegra_sor_writel(sor, 18816, SOR_AUDIO_NVAL_1764); 20908e2988a7SThierry Reding 2091fad7b806SThierry Reding value = (24000 * 6144) / (128 * sor->format.sample_rate / 1000); 20928e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0480); 20938e2988a7SThierry Reding tegra_sor_writel(sor, 6144, SOR_AUDIO_NVAL_0480); 20948e2988a7SThierry Reding 2095fad7b806SThierry Reding value = (24000 * 12288) / (128 * sor->format.sample_rate / 1000); 20968e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0960); 20978e2988a7SThierry Reding tegra_sor_writel(sor, 12288, SOR_AUDIO_NVAL_0960); 20988e2988a7SThierry Reding 2099fad7b806SThierry Reding value = (24000 * 24576) / (128 * sor->format.sample_rate / 1000); 21008e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_1920); 21018e2988a7SThierry Reding tegra_sor_writel(sor, 24576, SOR_AUDIO_NVAL_1920); 21028e2988a7SThierry Reding 21038e2988a7SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_N); 21048e2988a7SThierry Reding value &= ~SOR_HDMI_AUDIO_N_RESET; 21058e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N); 21068e2988a7SThierry Reding 21078e2988a7SThierry Reding tegra_sor_hdmi_enable_audio_infoframe(sor); 21088e2988a7SThierry Reding } 21098e2988a7SThierry Reding 2110459cc2c6SThierry Reding static void tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor *sor) 2111459cc2c6SThierry Reding { 2112459cc2c6SThierry Reding u32 value; 2113459cc2c6SThierry Reding 2114459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 2115459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_ENABLE; 2116459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 2117459cc2c6SThierry Reding } 2118459cc2c6SThierry Reding 21198e2988a7SThierry Reding static void tegra_sor_hdmi_audio_disable(struct tegra_sor *sor) 21208e2988a7SThierry Reding { 21218e2988a7SThierry Reding tegra_sor_hdmi_disable_audio_infoframe(sor); 21228e2988a7SThierry Reding } 21238e2988a7SThierry Reding 2124459cc2c6SThierry Reding static struct tegra_sor_hdmi_settings * 2125459cc2c6SThierry Reding tegra_sor_hdmi_find_settings(struct tegra_sor *sor, unsigned long frequency) 2126459cc2c6SThierry Reding { 2127459cc2c6SThierry Reding unsigned int i; 2128459cc2c6SThierry Reding 2129459cc2c6SThierry Reding for (i = 0; i < sor->num_settings; i++) 2130459cc2c6SThierry Reding if (frequency <= sor->settings[i].frequency) 2131459cc2c6SThierry Reding return &sor->settings[i]; 2132459cc2c6SThierry Reding 2133459cc2c6SThierry Reding return NULL; 2134459cc2c6SThierry Reding } 2135459cc2c6SThierry Reding 213636e90221SThierry Reding static void tegra_sor_hdmi_disable_scrambling(struct tegra_sor *sor) 213736e90221SThierry Reding { 213836e90221SThierry Reding u32 value; 213936e90221SThierry Reding 214036e90221SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI2_CTRL); 214136e90221SThierry Reding value &= ~SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4; 214236e90221SThierry Reding value &= ~SOR_HDMI2_CTRL_SCRAMBLE; 214336e90221SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI2_CTRL); 214436e90221SThierry Reding } 214536e90221SThierry Reding 214636e90221SThierry Reding static void tegra_sor_hdmi_scdc_disable(struct tegra_sor *sor) 214736e90221SThierry Reding { 214836e90221SThierry Reding struct i2c_adapter *ddc = sor->output.ddc; 214936e90221SThierry Reding 215036e90221SThierry Reding drm_scdc_set_high_tmds_clock_ratio(ddc, false); 215136e90221SThierry Reding drm_scdc_set_scrambling(ddc, false); 215236e90221SThierry Reding 215336e90221SThierry Reding tegra_sor_hdmi_disable_scrambling(sor); 215436e90221SThierry Reding } 215536e90221SThierry Reding 215636e90221SThierry Reding static void tegra_sor_hdmi_scdc_stop(struct tegra_sor *sor) 215736e90221SThierry Reding { 215836e90221SThierry Reding if (sor->scdc_enabled) { 215936e90221SThierry Reding cancel_delayed_work_sync(&sor->scdc); 216036e90221SThierry Reding tegra_sor_hdmi_scdc_disable(sor); 216136e90221SThierry Reding } 216236e90221SThierry Reding } 216336e90221SThierry Reding 216436e90221SThierry Reding static void tegra_sor_hdmi_enable_scrambling(struct tegra_sor *sor) 216536e90221SThierry Reding { 216636e90221SThierry Reding u32 value; 216736e90221SThierry Reding 216836e90221SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI2_CTRL); 216936e90221SThierry Reding value |= SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4; 217036e90221SThierry Reding value |= SOR_HDMI2_CTRL_SCRAMBLE; 217136e90221SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI2_CTRL); 217236e90221SThierry Reding } 217336e90221SThierry Reding 217436e90221SThierry Reding static void tegra_sor_hdmi_scdc_enable(struct tegra_sor *sor) 217536e90221SThierry Reding { 217636e90221SThierry Reding struct i2c_adapter *ddc = sor->output.ddc; 217736e90221SThierry Reding 217836e90221SThierry Reding drm_scdc_set_high_tmds_clock_ratio(ddc, true); 217936e90221SThierry Reding drm_scdc_set_scrambling(ddc, true); 218036e90221SThierry Reding 218136e90221SThierry Reding tegra_sor_hdmi_enable_scrambling(sor); 218236e90221SThierry Reding } 218336e90221SThierry Reding 218436e90221SThierry Reding static void tegra_sor_hdmi_scdc_work(struct work_struct *work) 218536e90221SThierry Reding { 218636e90221SThierry Reding struct tegra_sor *sor = container_of(work, struct tegra_sor, scdc.work); 218736e90221SThierry Reding struct i2c_adapter *ddc = sor->output.ddc; 218836e90221SThierry Reding 218936e90221SThierry Reding if (!drm_scdc_get_scrambling_status(ddc)) { 219036e90221SThierry Reding DRM_DEBUG_KMS("SCDC not scrambled\n"); 219136e90221SThierry Reding tegra_sor_hdmi_scdc_enable(sor); 219236e90221SThierry Reding } 219336e90221SThierry Reding 219436e90221SThierry Reding schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000)); 219536e90221SThierry Reding } 219636e90221SThierry Reding 219736e90221SThierry Reding static void tegra_sor_hdmi_scdc_start(struct tegra_sor *sor) 219836e90221SThierry Reding { 219936e90221SThierry Reding struct drm_scdc *scdc = &sor->output.connector.display_info.hdmi.scdc; 220036e90221SThierry Reding struct drm_display_mode *mode; 220136e90221SThierry Reding 220236e90221SThierry Reding mode = &sor->output.encoder.crtc->state->adjusted_mode; 220336e90221SThierry Reding 220436e90221SThierry Reding if (mode->clock >= 340000 && scdc->supported) { 220536e90221SThierry Reding schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000)); 220636e90221SThierry Reding tegra_sor_hdmi_scdc_enable(sor); 220736e90221SThierry Reding sor->scdc_enabled = true; 220836e90221SThierry Reding } 220936e90221SThierry Reding } 221036e90221SThierry Reding 2211459cc2c6SThierry Reding static void tegra_sor_hdmi_disable(struct drm_encoder *encoder) 2212459cc2c6SThierry Reding { 2213459cc2c6SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 2214459cc2c6SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 2215459cc2c6SThierry Reding struct tegra_sor *sor = to_sor(output); 2216459cc2c6SThierry Reding u32 value; 2217459cc2c6SThierry Reding int err; 2218459cc2c6SThierry Reding 22198e2988a7SThierry Reding tegra_sor_audio_unprepare(sor); 222036e90221SThierry Reding tegra_sor_hdmi_scdc_stop(sor); 222136e90221SThierry Reding 2222459cc2c6SThierry Reding err = tegra_sor_detach(sor); 2223459cc2c6SThierry Reding if (err < 0) 2224459cc2c6SThierry Reding dev_err(sor->dev, "failed to detach SOR: %d\n", err); 2225459cc2c6SThierry Reding 2226459cc2c6SThierry Reding tegra_sor_writel(sor, 0, SOR_STATE1); 2227459cc2c6SThierry Reding tegra_sor_update(sor); 2228459cc2c6SThierry Reding 2229459cc2c6SThierry Reding /* disable display to SOR clock */ 2230459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 2231c57997bcSThierry Reding 2232c57997bcSThierry Reding if (!sor->soc->has_nvdisplay) 2233d278e4a9SThierry Reding value &= ~SOR1_TIMING_CYA; 2234d278e4a9SThierry Reding 2235c57997bcSThierry Reding value &= ~SOR_ENABLE(sor->index); 2236c57997bcSThierry Reding 2237459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 2238459cc2c6SThierry Reding 2239459cc2c6SThierry Reding tegra_dc_commit(dc); 2240459cc2c6SThierry Reding 2241459cc2c6SThierry Reding err = tegra_sor_power_down(sor); 2242459cc2c6SThierry Reding if (err < 0) 2243459cc2c6SThierry Reding dev_err(sor->dev, "failed to power down SOR: %d\n", err); 2244459cc2c6SThierry Reding 2245c57997bcSThierry Reding err = tegra_io_pad_power_disable(sor->pad); 2246459cc2c6SThierry Reding if (err < 0) 2247c57997bcSThierry Reding dev_err(sor->dev, "failed to power off I/O pad: %d\n", err); 2248459cc2c6SThierry Reding 2249aaff8bd2SThierry Reding pm_runtime_put(sor->dev); 2250459cc2c6SThierry Reding } 2251459cc2c6SThierry Reding 2252459cc2c6SThierry Reding static void tegra_sor_hdmi_enable(struct drm_encoder *encoder) 2253459cc2c6SThierry Reding { 2254459cc2c6SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 2255459cc2c6SThierry Reding unsigned int h_ref_to_sync = 1, pulse_start, max_ac; 2256459cc2c6SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 2257459cc2c6SThierry Reding struct tegra_sor_hdmi_settings *settings; 2258459cc2c6SThierry Reding struct tegra_sor *sor = to_sor(output); 2259c31efa7aSThierry Reding struct tegra_sor_state *state; 2260459cc2c6SThierry Reding struct drm_display_mode *mode; 226136e90221SThierry Reding unsigned long rate, pclk; 226230b49435SThierry Reding unsigned int div, i; 2263459cc2c6SThierry Reding u32 value; 2264459cc2c6SThierry Reding int err; 2265459cc2c6SThierry Reding 2266c31efa7aSThierry Reding state = to_sor_state(output->connector.state); 2267459cc2c6SThierry Reding mode = &encoder->crtc->state->adjusted_mode; 226836e90221SThierry Reding pclk = mode->clock * 1000; 2269459cc2c6SThierry Reding 2270aaff8bd2SThierry Reding pm_runtime_get_sync(sor->dev); 2271459cc2c6SThierry Reding 227225bb2cecSThierry Reding /* switch to safe parent clock */ 227325bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 2274e1335e2fSThierry Reding if (err < 0) { 2275459cc2c6SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 2276e1335e2fSThierry Reding return; 2277e1335e2fSThierry Reding } 2278459cc2c6SThierry Reding 2279459cc2c6SThierry Reding div = clk_get_rate(sor->clk) / 1000000 * 4; 2280459cc2c6SThierry Reding 2281c57997bcSThierry Reding err = tegra_io_pad_power_enable(sor->pad); 2282459cc2c6SThierry Reding if (err < 0) 2283c57997bcSThierry Reding dev_err(sor->dev, "failed to power on I/O pad: %d\n", err); 2284459cc2c6SThierry Reding 2285459cc2c6SThierry Reding usleep_range(20, 100); 2286459cc2c6SThierry Reding 2287880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 2288459cc2c6SThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 2289880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 2290459cc2c6SThierry Reding 2291459cc2c6SThierry Reding usleep_range(20, 100); 2292459cc2c6SThierry Reding 2293880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll3); 2294459cc2c6SThierry Reding value &= ~SOR_PLL3_PLL_VDD_MODE_3V3; 2295880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll3); 2296459cc2c6SThierry Reding 2297880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll0); 2298459cc2c6SThierry Reding value &= ~SOR_PLL0_VCOPD; 2299459cc2c6SThierry Reding value &= ~SOR_PLL0_PWR; 2300880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll0); 2301459cc2c6SThierry Reding 2302880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 2303459cc2c6SThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 2304880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 2305459cc2c6SThierry Reding 2306459cc2c6SThierry Reding usleep_range(200, 400); 2307459cc2c6SThierry Reding 2308880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 2309459cc2c6SThierry Reding value &= ~SOR_PLL2_POWERDOWN_OVERRIDE; 2310459cc2c6SThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 2311880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 2312459cc2c6SThierry Reding 2313459cc2c6SThierry Reding usleep_range(20, 100); 2314459cc2c6SThierry Reding 2315880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 2316459cc2c6SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 | 2317459cc2c6SThierry Reding SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2; 2318880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 2319459cc2c6SThierry Reding 2320459cc2c6SThierry Reding while (true) { 2321459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 2322459cc2c6SThierry Reding if ((value & SOR_LANE_SEQ_CTL_STATE_BUSY) == 0) 2323459cc2c6SThierry Reding break; 2324459cc2c6SThierry Reding 2325459cc2c6SThierry Reding usleep_range(250, 1000); 2326459cc2c6SThierry Reding } 2327459cc2c6SThierry Reding 2328459cc2c6SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN | 2329459cc2c6SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_UP | SOR_LANE_SEQ_CTL_DELAY(5); 2330459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 2331459cc2c6SThierry Reding 2332459cc2c6SThierry Reding while (true) { 2333459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 2334459cc2c6SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 2335459cc2c6SThierry Reding break; 2336459cc2c6SThierry Reding 2337459cc2c6SThierry Reding usleep_range(250, 1000); 2338459cc2c6SThierry Reding } 2339459cc2c6SThierry Reding 2340459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 2341459cc2c6SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 2342459cc2c6SThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 2343459cc2c6SThierry Reding 234436e90221SThierry Reding if (mode->clock < 340000) { 234536e90221SThierry Reding DRM_DEBUG_KMS("setting 2.7 GHz link speed\n"); 2346459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70; 234736e90221SThierry Reding } else { 234836e90221SThierry Reding DRM_DEBUG_KMS("setting 5.4 GHz link speed\n"); 2349459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40; 235036e90221SThierry Reding } 2351459cc2c6SThierry Reding 2352459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK; 2353459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 2354459cc2c6SThierry Reding 2355c57997bcSThierry Reding /* SOR pad PLL stabilization time */ 2356c57997bcSThierry Reding usleep_range(250, 1000); 2357c57997bcSThierry Reding 2358c57997bcSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 2359c57997bcSThierry Reding value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK; 2360c57997bcSThierry Reding value |= SOR_DP_LINKCTL_LANE_COUNT(4); 2361c57997bcSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 2362c57997bcSThierry Reding 2363459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_SPARE0); 2364c57997bcSThierry Reding value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE; 2365459cc2c6SThierry Reding value &= ~SOR_DP_SPARE_PANEL_INTERNAL; 2366c57997bcSThierry Reding value &= ~SOR_DP_SPARE_SEQ_ENABLE; 2367c57997bcSThierry Reding value &= ~SOR_DP_SPARE_MACRO_SOR_CLK; 2368459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_SPARE0); 2369459cc2c6SThierry Reding 2370459cc2c6SThierry Reding value = SOR_SEQ_CTL_PU_PC(0) | SOR_SEQ_CTL_PU_PC_ALT(0) | 2371459cc2c6SThierry Reding SOR_SEQ_CTL_PD_PC(8) | SOR_SEQ_CTL_PD_PC_ALT(8); 2372459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_CTL); 2373459cc2c6SThierry Reding 2374459cc2c6SThierry Reding value = SOR_SEQ_INST_DRIVE_PWM_OUT_LO | SOR_SEQ_INST_HALT | 2375459cc2c6SThierry Reding SOR_SEQ_INST_WAIT_VSYNC | SOR_SEQ_INST_WAIT(1); 2376459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_INST(0)); 2377459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_INST(8)); 2378459cc2c6SThierry Reding 2379c57997bcSThierry Reding if (!sor->soc->has_nvdisplay) { 2380459cc2c6SThierry Reding /* program the reference clock */ 2381459cc2c6SThierry Reding value = SOR_REFCLK_DIV_INT(div) | SOR_REFCLK_DIV_FRAC(div); 2382459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_REFCLK); 2383c57997bcSThierry Reding } 2384459cc2c6SThierry Reding 238530b49435SThierry Reding /* XXX not in TRM */ 238630b49435SThierry Reding for (value = 0, i = 0; i < 5; i++) 23876d6c815dSThierry Reding value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->xbar_cfg[i]) | 238830b49435SThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(i, i); 2389459cc2c6SThierry Reding 2390459cc2c6SThierry Reding tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL); 239130b49435SThierry Reding tegra_sor_writel(sor, value, SOR_XBAR_CTRL); 2392459cc2c6SThierry Reding 239361417aaaSThierry Reding /* 239461417aaaSThierry Reding * Switch the pad clock to the DP clock. Note that we cannot actually 239561417aaaSThierry Reding * do this because Tegra186 and later don't support clk_set_parent() 239661417aaaSThierry Reding * on the sorX_pad_clkout clocks. We already do the equivalent above 239761417aaaSThierry Reding * using the DP_CLK_SEL mux of the SOR_CLK_CNTRL register. 239861417aaaSThierry Reding */ 239961417aaaSThierry Reding #if 0 240061417aaaSThierry Reding err = clk_set_parent(sor->clk_pad, sor->clk_dp); 2401e1335e2fSThierry Reding if (err < 0) { 240261417aaaSThierry Reding dev_err(sor->dev, "failed to select pad parent clock: %d\n", 240361417aaaSThierry Reding err); 240461417aaaSThierry Reding return; 240561417aaaSThierry Reding } 240661417aaaSThierry Reding #endif 240761417aaaSThierry Reding 240861417aaaSThierry Reding /* switch the SOR clock to the pad clock */ 240961417aaaSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_pad); 241061417aaaSThierry Reding if (err < 0) { 241161417aaaSThierry Reding dev_err(sor->dev, "failed to select SOR parent clock: %d\n", 241261417aaaSThierry Reding err); 2413e1335e2fSThierry Reding return; 2414e1335e2fSThierry Reding } 2415e1335e2fSThierry Reding 241661417aaaSThierry Reding /* switch the output clock to the parent pixel clock */ 241761417aaaSThierry Reding err = clk_set_parent(sor->clk, sor->clk_parent); 2418e1335e2fSThierry Reding if (err < 0) { 241961417aaaSThierry Reding dev_err(sor->dev, "failed to select output parent clock: %d\n", 242061417aaaSThierry Reding err); 2421e1335e2fSThierry Reding return; 2422e1335e2fSThierry Reding } 2423459cc2c6SThierry Reding 242436e90221SThierry Reding /* adjust clock rate for HDMI 2.0 modes */ 242536e90221SThierry Reding rate = clk_get_rate(sor->clk_parent); 242636e90221SThierry Reding 242736e90221SThierry Reding if (mode->clock >= 340000) 242836e90221SThierry Reding rate /= 2; 242936e90221SThierry Reding 243036e90221SThierry Reding DRM_DEBUG_KMS("setting clock to %lu Hz, mode: %lu Hz\n", rate, pclk); 243136e90221SThierry Reding 243236e90221SThierry Reding clk_set_rate(sor->clk, rate); 2433c57997bcSThierry Reding 2434c57997bcSThierry Reding if (!sor->soc->has_nvdisplay) { 2435459cc2c6SThierry Reding value = SOR_INPUT_CONTROL_HDMI_SRC_SELECT(dc->pipe); 2436459cc2c6SThierry Reding 2437459cc2c6SThierry Reding /* XXX is this the proper check? */ 2438459cc2c6SThierry Reding if (mode->clock < 75000) 2439459cc2c6SThierry Reding value |= SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED; 2440459cc2c6SThierry Reding 2441459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_INPUT_CONTROL); 2442c57997bcSThierry Reding } 2443459cc2c6SThierry Reding 2444459cc2c6SThierry Reding max_ac = ((mode->htotal - mode->hdisplay) - SOR_REKEY - 18) / 32; 2445459cc2c6SThierry Reding 2446459cc2c6SThierry Reding value = SOR_HDMI_CTRL_ENABLE | SOR_HDMI_CTRL_MAX_AC_PACKET(max_ac) | 2447459cc2c6SThierry Reding SOR_HDMI_CTRL_AUDIO_LAYOUT | SOR_HDMI_CTRL_REKEY(SOR_REKEY); 2448459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_CTRL); 2449459cc2c6SThierry Reding 2450c57997bcSThierry Reding if (!dc->soc->has_nvdisplay) { 2451459cc2c6SThierry Reding /* H_PULSE2 setup */ 2452c57997bcSThierry Reding pulse_start = h_ref_to_sync + 2453c57997bcSThierry Reding (mode->hsync_end - mode->hsync_start) + 2454459cc2c6SThierry Reding (mode->htotal - mode->hsync_end) - 10; 2455459cc2c6SThierry Reding 2456459cc2c6SThierry Reding value = PULSE_LAST_END_A | PULSE_QUAL_VACTIVE | 2457459cc2c6SThierry Reding PULSE_POLARITY_HIGH | PULSE_MODE_NORMAL; 2458459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL); 2459459cc2c6SThierry Reding 2460459cc2c6SThierry Reding value = PULSE_END(pulse_start + 8) | PULSE_START(pulse_start); 2461459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A); 2462459cc2c6SThierry Reding 2463459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_SIGNAL_OPTIONS0); 2464459cc2c6SThierry Reding value |= H_PULSE2_ENABLE; 2465459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_SIGNAL_OPTIONS0); 2466c57997bcSThierry Reding } 2467459cc2c6SThierry Reding 2468459cc2c6SThierry Reding /* infoframe setup */ 2469459cc2c6SThierry Reding err = tegra_sor_hdmi_setup_avi_infoframe(sor, mode); 2470459cc2c6SThierry Reding if (err < 0) 2471459cc2c6SThierry Reding dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err); 2472459cc2c6SThierry Reding 2473459cc2c6SThierry Reding /* XXX HDMI audio support not implemented yet */ 2474459cc2c6SThierry Reding tegra_sor_hdmi_disable_audio_infoframe(sor); 2475459cc2c6SThierry Reding 2476459cc2c6SThierry Reding /* use single TMDS protocol */ 2477459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 2478459cc2c6SThierry Reding value &= ~SOR_STATE_ASY_PROTOCOL_MASK; 2479459cc2c6SThierry Reding value |= SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A; 2480459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 2481459cc2c6SThierry Reding 2482459cc2c6SThierry Reding /* power up pad calibration */ 2483880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 2484459cc2c6SThierry Reding value &= ~SOR_DP_PADCTL_PAD_CAL_PD; 2485880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 2486459cc2c6SThierry Reding 2487459cc2c6SThierry Reding /* production settings */ 2488459cc2c6SThierry Reding settings = tegra_sor_hdmi_find_settings(sor, mode->clock * 1000); 2489db8b42fbSDan Carpenter if (!settings) { 2490db8b42fbSDan Carpenter dev_err(sor->dev, "no settings for pixel clock %d Hz\n", 2491db8b42fbSDan Carpenter mode->clock * 1000); 2492459cc2c6SThierry Reding return; 2493459cc2c6SThierry Reding } 2494459cc2c6SThierry Reding 2495880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll0); 2496459cc2c6SThierry Reding value &= ~SOR_PLL0_ICHPMP_MASK; 2497c57997bcSThierry Reding value &= ~SOR_PLL0_FILTER_MASK; 2498459cc2c6SThierry Reding value &= ~SOR_PLL0_VCOCAP_MASK; 2499459cc2c6SThierry Reding value |= SOR_PLL0_ICHPMP(settings->ichpmp); 2500c57997bcSThierry Reding value |= SOR_PLL0_FILTER(settings->filter); 2501459cc2c6SThierry Reding value |= SOR_PLL0_VCOCAP(settings->vcocap); 2502880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll0); 2503459cc2c6SThierry Reding 2504c57997bcSThierry Reding /* XXX not in TRM */ 2505880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll1); 2506459cc2c6SThierry Reding value &= ~SOR_PLL1_LOADADJ_MASK; 2507c57997bcSThierry Reding value &= ~SOR_PLL1_TMDS_TERMADJ_MASK; 2508459cc2c6SThierry Reding value |= SOR_PLL1_LOADADJ(settings->loadadj); 2509c57997bcSThierry Reding value |= SOR_PLL1_TMDS_TERMADJ(settings->tmds_termadj); 2510c57997bcSThierry Reding value |= SOR_PLL1_TMDS_TERM; 2511880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll1); 2512459cc2c6SThierry Reding 2513880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll3); 2514c57997bcSThierry Reding value &= ~SOR_PLL3_BG_TEMP_COEF_MASK; 2515459cc2c6SThierry Reding value &= ~SOR_PLL3_BG_VREF_LEVEL_MASK; 2516c57997bcSThierry Reding value &= ~SOR_PLL3_AVDD10_LEVEL_MASK; 2517c57997bcSThierry Reding value &= ~SOR_PLL3_AVDD14_LEVEL_MASK; 2518c57997bcSThierry Reding value |= SOR_PLL3_BG_TEMP_COEF(settings->bg_temp_coef); 2519c57997bcSThierry Reding value |= SOR_PLL3_BG_VREF_LEVEL(settings->bg_vref_level); 2520c57997bcSThierry Reding value |= SOR_PLL3_AVDD10_LEVEL(settings->avdd10_level); 2521c57997bcSThierry Reding value |= SOR_PLL3_AVDD14_LEVEL(settings->avdd14_level); 2522880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll3); 2523459cc2c6SThierry Reding 2524c57997bcSThierry Reding value = settings->drive_current[3] << 24 | 2525c57997bcSThierry Reding settings->drive_current[2] << 16 | 2526c57997bcSThierry Reding settings->drive_current[1] << 8 | 2527c57997bcSThierry Reding settings->drive_current[0] << 0; 2528459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0); 2529459cc2c6SThierry Reding 2530c57997bcSThierry Reding value = settings->preemphasis[3] << 24 | 2531c57997bcSThierry Reding settings->preemphasis[2] << 16 | 2532c57997bcSThierry Reding settings->preemphasis[1] << 8 | 2533c57997bcSThierry Reding settings->preemphasis[0] << 0; 2534459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0); 2535459cc2c6SThierry Reding 2536880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 2537459cc2c6SThierry Reding value &= ~SOR_DP_PADCTL_TX_PU_MASK; 2538459cc2c6SThierry Reding value |= SOR_DP_PADCTL_TX_PU_ENABLE; 2539c57997bcSThierry Reding value |= SOR_DP_PADCTL_TX_PU(settings->tx_pu_value); 2540880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 2541459cc2c6SThierry Reding 2542c57997bcSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl2); 2543c57997bcSThierry Reding value &= ~SOR_DP_PADCTL_SPAREPLL_MASK; 2544c57997bcSThierry Reding value |= SOR_DP_PADCTL_SPAREPLL(settings->sparepll); 2545c57997bcSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl2); 2546c57997bcSThierry Reding 2547459cc2c6SThierry Reding /* power down pad calibration */ 2548880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0); 2549459cc2c6SThierry Reding value |= SOR_DP_PADCTL_PAD_CAL_PD; 2550880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0); 2551459cc2c6SThierry Reding 2552c57997bcSThierry Reding if (!dc->soc->has_nvdisplay) { 2553459cc2c6SThierry Reding /* miscellaneous display controller settings */ 2554459cc2c6SThierry Reding value = VSYNC_H_POSITION(1); 2555459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_TIMING_OPTIONS); 2556c57997bcSThierry Reding } 2557459cc2c6SThierry Reding 2558459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_COLOR_CONTROL); 2559459cc2c6SThierry Reding value &= ~DITHER_CONTROL_MASK; 2560459cc2c6SThierry Reding value &= ~BASE_COLOR_SIZE_MASK; 2561459cc2c6SThierry Reding 2562c31efa7aSThierry Reding switch (state->bpc) { 2563459cc2c6SThierry Reding case 6: 2564459cc2c6SThierry Reding value |= BASE_COLOR_SIZE_666; 2565459cc2c6SThierry Reding break; 2566459cc2c6SThierry Reding 2567459cc2c6SThierry Reding case 8: 2568459cc2c6SThierry Reding value |= BASE_COLOR_SIZE_888; 2569459cc2c6SThierry Reding break; 2570459cc2c6SThierry Reding 2571c57997bcSThierry Reding case 10: 2572c57997bcSThierry Reding value |= BASE_COLOR_SIZE_101010; 2573c57997bcSThierry Reding break; 2574c57997bcSThierry Reding 2575c57997bcSThierry Reding case 12: 2576c57997bcSThierry Reding value |= BASE_COLOR_SIZE_121212; 2577c57997bcSThierry Reding break; 2578c57997bcSThierry Reding 2579459cc2c6SThierry Reding default: 2580c31efa7aSThierry Reding WARN(1, "%u bits-per-color not supported\n", state->bpc); 2581c31efa7aSThierry Reding value |= BASE_COLOR_SIZE_888; 2582459cc2c6SThierry Reding break; 2583459cc2c6SThierry Reding } 2584459cc2c6SThierry Reding 2585459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_COLOR_CONTROL); 2586459cc2c6SThierry Reding 2587c57997bcSThierry Reding /* XXX set display head owner */ 2588c57997bcSThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 2589c57997bcSThierry Reding value &= ~SOR_STATE_ASY_OWNER_MASK; 2590c57997bcSThierry Reding value |= SOR_STATE_ASY_OWNER(1 + dc->pipe); 2591c57997bcSThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 2592c57997bcSThierry Reding 2593459cc2c6SThierry Reding err = tegra_sor_power_up(sor, 250); 2594459cc2c6SThierry Reding if (err < 0) 2595459cc2c6SThierry Reding dev_err(sor->dev, "failed to power up SOR: %d\n", err); 2596459cc2c6SThierry Reding 25972bd1dd39SThierry Reding /* configure dynamic range of output */ 2598880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe); 2599459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_RANGECOMPRESS_MASK; 2600459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_DYNRANGE_MASK; 2601880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe); 2602459cc2c6SThierry Reding 26032bd1dd39SThierry Reding /* configure colorspace */ 2604880cee0bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe); 2605459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_COLORSPACE_MASK; 2606459cc2c6SThierry Reding value |= SOR_HEAD_STATE_COLORSPACE_RGB; 2607880cee0bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe); 2608459cc2c6SThierry Reding 2609c31efa7aSThierry Reding tegra_sor_mode_set(sor, mode, state); 2610459cc2c6SThierry Reding 2611459cc2c6SThierry Reding tegra_sor_update(sor); 2612459cc2c6SThierry Reding 2613c57997bcSThierry Reding /* program preamble timing in SOR (XXX) */ 2614c57997bcSThierry Reding value = tegra_sor_readl(sor, SOR_DP_SPARE0); 2615c57997bcSThierry Reding value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE; 2616c57997bcSThierry Reding tegra_sor_writel(sor, value, SOR_DP_SPARE0); 2617c57997bcSThierry Reding 2618459cc2c6SThierry Reding err = tegra_sor_attach(sor); 2619459cc2c6SThierry Reding if (err < 0) 2620459cc2c6SThierry Reding dev_err(sor->dev, "failed to attach SOR: %d\n", err); 2621459cc2c6SThierry Reding 2622459cc2c6SThierry Reding /* enable display to SOR clock and generate HDMI preamble */ 2623459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 2624c57997bcSThierry Reding 2625c57997bcSThierry Reding if (!sor->soc->has_nvdisplay) 2626d278e4a9SThierry Reding value |= SOR1_TIMING_CYA; 2627d278e4a9SThierry Reding 2628c57997bcSThierry Reding value |= SOR_ENABLE(sor->index); 2629c57997bcSThierry Reding 2630459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 2631459cc2c6SThierry Reding 2632c57997bcSThierry Reding if (dc->soc->has_nvdisplay) { 2633c57997bcSThierry Reding value = tegra_dc_readl(dc, DC_DISP_CORE_SOR_SET_CONTROL(sor->index)); 2634c57997bcSThierry Reding value &= ~PROTOCOL_MASK; 2635c57997bcSThierry Reding value |= PROTOCOL_SINGLE_TMDS_A; 2636c57997bcSThierry Reding tegra_dc_writel(dc, value, DC_DISP_CORE_SOR_SET_CONTROL(sor->index)); 2637c57997bcSThierry Reding } 2638c57997bcSThierry Reding 2639459cc2c6SThierry Reding tegra_dc_commit(dc); 2640459cc2c6SThierry Reding 2641459cc2c6SThierry Reding err = tegra_sor_wakeup(sor); 2642459cc2c6SThierry Reding if (err < 0) 2643459cc2c6SThierry Reding dev_err(sor->dev, "failed to wakeup SOR: %d\n", err); 264436e90221SThierry Reding 264536e90221SThierry Reding tegra_sor_hdmi_scdc_start(sor); 26468e2988a7SThierry Reding tegra_sor_audio_prepare(sor); 2647459cc2c6SThierry Reding } 2648459cc2c6SThierry Reding 2649459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_hdmi_helpers = { 2650459cc2c6SThierry Reding .disable = tegra_sor_hdmi_disable, 2651459cc2c6SThierry Reding .enable = tegra_sor_hdmi_enable, 2652459cc2c6SThierry Reding .atomic_check = tegra_sor_encoder_atomic_check, 2653459cc2c6SThierry Reding }; 2654459cc2c6SThierry Reding 26550472c21bSThierry Reding static void tegra_sor_dp_disable(struct drm_encoder *encoder) 26560472c21bSThierry Reding { 26570472c21bSThierry Reding struct tegra_output *output = encoder_to_output(encoder); 26580472c21bSThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 26590472c21bSThierry Reding struct tegra_sor *sor = to_sor(output); 26600472c21bSThierry Reding u32 value; 26610472c21bSThierry Reding int err; 26620472c21bSThierry Reding 2663d278e4a9SThierry Reding if (output->panel) 2664d278e4a9SThierry Reding drm_panel_disable(output->panel); 2665d278e4a9SThierry Reding 2666*68a2ebb5SThierry Reding /* 2667*68a2ebb5SThierry Reding * Do not attempt to power down a DP link if we're not connected since 2668*68a2ebb5SThierry Reding * the AUX transactions would just be timing out. 2669*68a2ebb5SThierry Reding */ 2670*68a2ebb5SThierry Reding if (output->connector.status != connector_status_disconnected) { 26710472c21bSThierry Reding err = drm_dp_link_power_down(sor->aux, &sor->link); 26720472c21bSThierry Reding if (err < 0) 2673*68a2ebb5SThierry Reding dev_err(sor->dev, "failed to power down link: %d\n", 2674*68a2ebb5SThierry Reding err); 2675*68a2ebb5SThierry Reding } 26760472c21bSThierry Reding 26770472c21bSThierry Reding err = tegra_sor_detach(sor); 26780472c21bSThierry Reding if (err < 0) 26790472c21bSThierry Reding dev_err(sor->dev, "failed to detach SOR: %d\n", err); 26800472c21bSThierry Reding 26810472c21bSThierry Reding tegra_sor_writel(sor, 0, SOR_STATE1); 26820472c21bSThierry Reding tegra_sor_update(sor); 26830472c21bSThierry Reding 26840472c21bSThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 26850472c21bSThierry Reding value &= ~SOR_ENABLE(sor->index); 26860472c21bSThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 26870472c21bSThierry Reding tegra_dc_commit(dc); 26880472c21bSThierry Reding 26890472c21bSThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 26900472c21bSThierry Reding value &= ~SOR_STATE_ASY_PROTOCOL_MASK; 26910472c21bSThierry Reding value &= ~SOR_STATE_ASY_SUBOWNER_MASK; 26920472c21bSThierry Reding value &= ~SOR_STATE_ASY_OWNER_MASK; 26930472c21bSThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 26940472c21bSThierry Reding tegra_sor_update(sor); 26950472c21bSThierry Reding 26960472c21bSThierry Reding /* switch to safe parent clock */ 26970472c21bSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 26980472c21bSThierry Reding if (err < 0) 26990472c21bSThierry Reding dev_err(sor->dev, "failed to set safe clock: %d\n", err); 27000472c21bSThierry Reding 27010472c21bSThierry Reding err = tegra_sor_power_down(sor); 27020472c21bSThierry Reding if (err < 0) 27030472c21bSThierry Reding dev_err(sor->dev, "failed to power down SOR: %d\n", err); 27040472c21bSThierry Reding 27050472c21bSThierry Reding err = tegra_io_pad_power_disable(sor->pad); 27060472c21bSThierry Reding if (err < 0) 27070472c21bSThierry Reding dev_err(sor->dev, "failed to power off I/O pad: %d\n", err); 27080472c21bSThierry Reding 27090472c21bSThierry Reding err = drm_dp_aux_disable(sor->aux); 27100472c21bSThierry Reding if (err < 0) 27110472c21bSThierry Reding dev_err(sor->dev, "failed disable DPAUX: %d\n", err); 27120472c21bSThierry Reding 2713d278e4a9SThierry Reding if (output->panel) 2714d278e4a9SThierry Reding drm_panel_unprepare(output->panel); 2715d278e4a9SThierry Reding 27160472c21bSThierry Reding pm_runtime_put(sor->dev); 27170472c21bSThierry Reding } 27180472c21bSThierry Reding 27190472c21bSThierry Reding static void tegra_sor_dp_enable(struct drm_encoder *encoder) 27200472c21bSThierry Reding { 27210472c21bSThierry Reding struct tegra_output *output = encoder_to_output(encoder); 27220472c21bSThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 27230472c21bSThierry Reding struct tegra_sor *sor = to_sor(output); 27240472c21bSThierry Reding struct tegra_sor_config config; 27250472c21bSThierry Reding struct tegra_sor_state *state; 27260472c21bSThierry Reding struct drm_display_mode *mode; 27270472c21bSThierry Reding struct drm_display_info *info; 27280472c21bSThierry Reding unsigned int i; 27290472c21bSThierry Reding u32 value; 27300472c21bSThierry Reding int err; 27310472c21bSThierry Reding 27320472c21bSThierry Reding state = to_sor_state(output->connector.state); 27330472c21bSThierry Reding mode = &encoder->crtc->state->adjusted_mode; 27340472c21bSThierry Reding info = &output->connector.display_info; 27350472c21bSThierry Reding 27360472c21bSThierry Reding pm_runtime_get_sync(sor->dev); 27370472c21bSThierry Reding 27380472c21bSThierry Reding /* switch to safe parent clock */ 27390472c21bSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 27400472c21bSThierry Reding if (err < 0) 27410472c21bSThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 27420472c21bSThierry Reding 27430472c21bSThierry Reding err = tegra_io_pad_power_enable(sor->pad); 27440472c21bSThierry Reding if (err < 0) 27450472c21bSThierry Reding dev_err(sor->dev, "failed to power on LVDS rail: %d\n", err); 27460472c21bSThierry Reding 27470472c21bSThierry Reding usleep_range(20, 100); 27480472c21bSThierry Reding 27490472c21bSThierry Reding err = drm_dp_aux_enable(sor->aux); 27500472c21bSThierry Reding if (err < 0) 27510472c21bSThierry Reding dev_err(sor->dev, "failed to enable DPAUX: %d\n", err); 27520472c21bSThierry Reding 27530472c21bSThierry Reding err = drm_dp_link_probe(sor->aux, &sor->link); 27540472c21bSThierry Reding if (err < 0) 27550472c21bSThierry Reding dev_err(sor->dev, "failed to probe DP link: %d\n", err); 27560472c21bSThierry Reding 2757d278e4a9SThierry Reding tegra_sor_filter_rates(sor); 2758d278e4a9SThierry Reding 27590472c21bSThierry Reding err = drm_dp_link_choose(&sor->link, mode, info); 27600472c21bSThierry Reding if (err < 0) 27610472c21bSThierry Reding dev_err(sor->dev, "failed to choose link: %d\n", err); 27620472c21bSThierry Reding 2763d278e4a9SThierry Reding if (output->panel) 2764d278e4a9SThierry Reding drm_panel_prepare(output->panel); 2765d278e4a9SThierry Reding 27660472c21bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 27670472c21bSThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 27680472c21bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 27690472c21bSThierry Reding 27700472c21bSThierry Reding usleep_range(20, 40); 27710472c21bSThierry Reding 27720472c21bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll3); 27730472c21bSThierry Reding value |= SOR_PLL3_PLL_VDD_MODE_3V3; 27740472c21bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll3); 27750472c21bSThierry Reding 27760472c21bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll0); 27770472c21bSThierry Reding value &= ~(SOR_PLL0_VCOPD | SOR_PLL0_PWR); 27780472c21bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll0); 27790472c21bSThierry Reding 27800472c21bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 27810472c21bSThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 27820472c21bSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD; 27830472c21bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 27840472c21bSThierry Reding 27850472c21bSThierry Reding usleep_range(200, 400); 27860472c21bSThierry Reding 27870472c21bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll2); 27880472c21bSThierry Reding value &= ~SOR_PLL2_POWERDOWN_OVERRIDE; 27890472c21bSThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 27900472c21bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll2); 27910472c21bSThierry Reding 27920472c21bSThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 27930472c21bSThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 2794d278e4a9SThierry Reding 2795d278e4a9SThierry Reding if (output->panel) 2796d278e4a9SThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK; 2797d278e4a9SThierry Reding else 27980472c21bSThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK; 2799d278e4a9SThierry Reding 28000472c21bSThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 28010472c21bSThierry Reding 28020472c21bSThierry Reding usleep_range(200, 400); 28030472c21bSThierry Reding 28040472c21bSThierry Reding value = tegra_sor_readl(sor, SOR_DP_SPARE0); 28050472c21bSThierry Reding /* XXX not in TRM */ 2806d278e4a9SThierry Reding if (output->panel) 2807d278e4a9SThierry Reding value |= SOR_DP_SPARE_PANEL_INTERNAL; 2808d278e4a9SThierry Reding else 28090472c21bSThierry Reding value &= ~SOR_DP_SPARE_PANEL_INTERNAL; 2810d278e4a9SThierry Reding 28110472c21bSThierry Reding value |= SOR_DP_SPARE_SEQ_ENABLE; 28120472c21bSThierry Reding tegra_sor_writel(sor, value, SOR_DP_SPARE0); 28130472c21bSThierry Reding 28140472c21bSThierry Reding /* XXX not in TRM */ 28150472c21bSThierry Reding tegra_sor_writel(sor, 0, SOR_LVDS); 28160472c21bSThierry Reding 28170472c21bSThierry Reding value = tegra_sor_readl(sor, sor->soc->regs->pll0); 28180472c21bSThierry Reding value &= ~SOR_PLL0_ICHPMP_MASK; 28190472c21bSThierry Reding value &= ~SOR_PLL0_VCOCAP_MASK; 28200472c21bSThierry Reding value |= SOR_PLL0_ICHPMP(0x1); 28210472c21bSThierry Reding value |= SOR_PLL0_VCOCAP(0x3); 28220472c21bSThierry Reding value |= SOR_PLL0_RESISTOR_EXT; 28230472c21bSThierry Reding tegra_sor_writel(sor, value, sor->soc->regs->pll0); 28240472c21bSThierry Reding 28250472c21bSThierry Reding /* XXX not in TRM */ 28260472c21bSThierry Reding for (value = 0, i = 0; i < 5; i++) 28270472c21bSThierry Reding value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) | 28280472c21bSThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(i, i); 28290472c21bSThierry Reding 28300472c21bSThierry Reding tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL); 28310472c21bSThierry Reding tegra_sor_writel(sor, value, SOR_XBAR_CTRL); 28320472c21bSThierry Reding 283361417aaaSThierry Reding /* 283461417aaaSThierry Reding * Switch the pad clock to the DP clock. Note that we cannot actually 283561417aaaSThierry Reding * do this because Tegra186 and later don't support clk_set_parent() 283661417aaaSThierry Reding * on the sorX_pad_clkout clocks. We already do the equivalent above 283761417aaaSThierry Reding * using the DP_CLK_SEL mux of the SOR_CLK_CNTRL register. 283861417aaaSThierry Reding */ 283961417aaaSThierry Reding #if 0 284061417aaaSThierry Reding err = clk_set_parent(sor->clk_pad, sor->clk_parent); 284161417aaaSThierry Reding if (err < 0) { 284261417aaaSThierry Reding dev_err(sor->dev, "failed to select pad parent clock: %d\n", 284361417aaaSThierry Reding err); 284461417aaaSThierry Reding return; 284561417aaaSThierry Reding } 284661417aaaSThierry Reding #endif 284761417aaaSThierry Reding 284861417aaaSThierry Reding /* switch the SOR clock to the pad clock */ 28490472c21bSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_pad); 28500472c21bSThierry Reding if (err < 0) { 285161417aaaSThierry Reding dev_err(sor->dev, "failed to select SOR parent clock: %d\n", 285261417aaaSThierry Reding err); 28530472c21bSThierry Reding return; 28540472c21bSThierry Reding } 28550472c21bSThierry Reding 285661417aaaSThierry Reding /* switch the output clock to the parent pixel clock */ 28570472c21bSThierry Reding err = clk_set_parent(sor->clk, sor->clk_parent); 28580472c21bSThierry Reding if (err < 0) { 285961417aaaSThierry Reding dev_err(sor->dev, "failed to select output parent clock: %d\n", 286061417aaaSThierry Reding err); 28610472c21bSThierry Reding return; 28620472c21bSThierry Reding } 28630472c21bSThierry Reding 28640472c21bSThierry Reding /* use DP-A protocol */ 28650472c21bSThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 28660472c21bSThierry Reding value &= ~SOR_STATE_ASY_PROTOCOL_MASK; 28670472c21bSThierry Reding value |= SOR_STATE_ASY_PROTOCOL_DP_A; 28680472c21bSThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 28690472c21bSThierry Reding 28700472c21bSThierry Reding /* enable port */ 28710472c21bSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 28720472c21bSThierry Reding value |= SOR_DP_LINKCTL_ENABLE; 28730472c21bSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 28740472c21bSThierry Reding 28750472c21bSThierry Reding tegra_sor_dp_term_calibrate(sor); 28760472c21bSThierry Reding 28770472c21bSThierry Reding err = drm_dp_link_train(&sor->link); 28780472c21bSThierry Reding if (err < 0) 28790472c21bSThierry Reding dev_err(sor->dev, "link training failed: %d\n", err); 28800472c21bSThierry Reding else 28810472c21bSThierry Reding dev_dbg(sor->dev, "link training succeeded\n"); 28820472c21bSThierry Reding 28830472c21bSThierry Reding err = drm_dp_link_power_up(sor->aux, &sor->link); 28840472c21bSThierry Reding if (err < 0) 28850472c21bSThierry Reding dev_err(sor->dev, "failed to power up DP link: %d\n", err); 28860472c21bSThierry Reding 28870472c21bSThierry Reding /* compute configuration */ 28880472c21bSThierry Reding memset(&config, 0, sizeof(config)); 28890472c21bSThierry Reding config.bits_per_pixel = state->bpc * 3; 28900472c21bSThierry Reding 28910472c21bSThierry Reding err = tegra_sor_compute_config(sor, mode, &config, &sor->link); 28920472c21bSThierry Reding if (err < 0) 28930472c21bSThierry Reding dev_err(sor->dev, "failed to compute configuration: %d\n", err); 28940472c21bSThierry Reding 28950472c21bSThierry Reding tegra_sor_apply_config(sor, &config); 28960472c21bSThierry Reding tegra_sor_mode_set(sor, mode, state); 2897d278e4a9SThierry Reding 2898d278e4a9SThierry Reding if (output->panel) { 2899d278e4a9SThierry Reding /* CSTM (LVDS, link A/B, upper) */ 2900d278e4a9SThierry Reding value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B | 2901d278e4a9SThierry Reding SOR_CSTM_UPPER; 2902d278e4a9SThierry Reding tegra_sor_writel(sor, value, SOR_CSTM); 2903d278e4a9SThierry Reding 2904d278e4a9SThierry Reding /* PWM setup */ 2905d278e4a9SThierry Reding err = tegra_sor_setup_pwm(sor, 250); 2906d278e4a9SThierry Reding if (err < 0) 2907d278e4a9SThierry Reding dev_err(sor->dev, "failed to setup PWM: %d\n", err); 2908d278e4a9SThierry Reding } 2909d278e4a9SThierry Reding 29100472c21bSThierry Reding tegra_sor_update(sor); 29110472c21bSThierry Reding 29120472c21bSThierry Reding err = tegra_sor_power_up(sor, 250); 29130472c21bSThierry Reding if (err < 0) 29140472c21bSThierry Reding dev_err(sor->dev, "failed to power up SOR: %d\n", err); 29150472c21bSThierry Reding 29160472c21bSThierry Reding /* attach and wake up */ 29170472c21bSThierry Reding err = tegra_sor_attach(sor); 29180472c21bSThierry Reding if (err < 0) 29190472c21bSThierry Reding dev_err(sor->dev, "failed to attach SOR: %d\n", err); 29200472c21bSThierry Reding 29210472c21bSThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 29220472c21bSThierry Reding value |= SOR_ENABLE(sor->index); 29230472c21bSThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 29240472c21bSThierry Reding 29250472c21bSThierry Reding tegra_dc_commit(dc); 29260472c21bSThierry Reding 29270472c21bSThierry Reding err = tegra_sor_wakeup(sor); 29280472c21bSThierry Reding if (err < 0) 29290472c21bSThierry Reding dev_err(sor->dev, "failed to wakeup SOR: %d\n", err); 2930d278e4a9SThierry Reding 2931d278e4a9SThierry Reding if (output->panel) 2932d278e4a9SThierry Reding drm_panel_enable(output->panel); 29330472c21bSThierry Reding } 29340472c21bSThierry Reding 29350472c21bSThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_dp_helpers = { 29360472c21bSThierry Reding .disable = tegra_sor_dp_disable, 29370472c21bSThierry Reding .enable = tegra_sor_dp_enable, 29380472c21bSThierry Reding .atomic_check = tegra_sor_encoder_atomic_check, 29390472c21bSThierry Reding }; 29400472c21bSThierry Reding 29411c3cc0dfSThierry Reding static int tegra_sor_hdmi_probe(struct tegra_sor *sor) 29421c3cc0dfSThierry Reding { 29431c3cc0dfSThierry Reding int err; 29441c3cc0dfSThierry Reding 29451c3cc0dfSThierry Reding sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io"); 29461c3cc0dfSThierry Reding if (IS_ERR(sor->avdd_io_supply)) { 29471c3cc0dfSThierry Reding dev_err(sor->dev, "cannot get AVDD I/O supply: %ld\n", 29481c3cc0dfSThierry Reding PTR_ERR(sor->avdd_io_supply)); 29491c3cc0dfSThierry Reding return PTR_ERR(sor->avdd_io_supply); 29501c3cc0dfSThierry Reding } 29511c3cc0dfSThierry Reding 29521c3cc0dfSThierry Reding err = regulator_enable(sor->avdd_io_supply); 29531c3cc0dfSThierry Reding if (err < 0) { 29541c3cc0dfSThierry Reding dev_err(sor->dev, "failed to enable AVDD I/O supply: %d\n", 29551c3cc0dfSThierry Reding err); 29561c3cc0dfSThierry Reding return err; 29571c3cc0dfSThierry Reding } 29581c3cc0dfSThierry Reding 29591c3cc0dfSThierry Reding sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-pll"); 29601c3cc0dfSThierry Reding if (IS_ERR(sor->vdd_pll_supply)) { 29611c3cc0dfSThierry Reding dev_err(sor->dev, "cannot get VDD PLL supply: %ld\n", 29621c3cc0dfSThierry Reding PTR_ERR(sor->vdd_pll_supply)); 29631c3cc0dfSThierry Reding return PTR_ERR(sor->vdd_pll_supply); 29641c3cc0dfSThierry Reding } 29651c3cc0dfSThierry Reding 29661c3cc0dfSThierry Reding err = regulator_enable(sor->vdd_pll_supply); 29671c3cc0dfSThierry Reding if (err < 0) { 29681c3cc0dfSThierry Reding dev_err(sor->dev, "failed to enable VDD PLL supply: %d\n", 29691c3cc0dfSThierry Reding err); 29701c3cc0dfSThierry Reding return err; 29711c3cc0dfSThierry Reding } 29721c3cc0dfSThierry Reding 29731c3cc0dfSThierry Reding sor->hdmi_supply = devm_regulator_get(sor->dev, "hdmi"); 29741c3cc0dfSThierry Reding if (IS_ERR(sor->hdmi_supply)) { 29751c3cc0dfSThierry Reding dev_err(sor->dev, "cannot get HDMI supply: %ld\n", 29761c3cc0dfSThierry Reding PTR_ERR(sor->hdmi_supply)); 29771c3cc0dfSThierry Reding return PTR_ERR(sor->hdmi_supply); 29781c3cc0dfSThierry Reding } 29791c3cc0dfSThierry Reding 29801c3cc0dfSThierry Reding err = regulator_enable(sor->hdmi_supply); 29811c3cc0dfSThierry Reding if (err < 0) { 29821c3cc0dfSThierry Reding dev_err(sor->dev, "failed to enable HDMI supply: %d\n", err); 29831c3cc0dfSThierry Reding return err; 29841c3cc0dfSThierry Reding } 29851c3cc0dfSThierry Reding 29861c3cc0dfSThierry Reding INIT_DELAYED_WORK(&sor->scdc, tegra_sor_hdmi_scdc_work); 29871c3cc0dfSThierry Reding 29881c3cc0dfSThierry Reding return 0; 29891c3cc0dfSThierry Reding } 29901c3cc0dfSThierry Reding 29911c3cc0dfSThierry Reding static int tegra_sor_hdmi_remove(struct tegra_sor *sor) 29921c3cc0dfSThierry Reding { 29931c3cc0dfSThierry Reding regulator_disable(sor->hdmi_supply); 29941c3cc0dfSThierry Reding regulator_disable(sor->vdd_pll_supply); 29951c3cc0dfSThierry Reding regulator_disable(sor->avdd_io_supply); 29961c3cc0dfSThierry Reding 29971c3cc0dfSThierry Reding return 0; 29981c3cc0dfSThierry Reding } 29991c3cc0dfSThierry Reding 30001c3cc0dfSThierry Reding static const struct tegra_sor_ops tegra_sor_hdmi_ops = { 30011c3cc0dfSThierry Reding .name = "HDMI", 30021c3cc0dfSThierry Reding .probe = tegra_sor_hdmi_probe, 30031c3cc0dfSThierry Reding .remove = tegra_sor_hdmi_remove, 30041c3cc0dfSThierry Reding }; 30051c3cc0dfSThierry Reding 30061c3cc0dfSThierry Reding static int tegra_sor_dp_probe(struct tegra_sor *sor) 30071c3cc0dfSThierry Reding { 30081c3cc0dfSThierry Reding int err; 30091c3cc0dfSThierry Reding 30101c3cc0dfSThierry Reding sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io-hdmi-dp"); 30111c3cc0dfSThierry Reding if (IS_ERR(sor->avdd_io_supply)) 30121c3cc0dfSThierry Reding return PTR_ERR(sor->avdd_io_supply); 30131c3cc0dfSThierry Reding 30141c3cc0dfSThierry Reding err = regulator_enable(sor->avdd_io_supply); 30151c3cc0dfSThierry Reding if (err < 0) 30161c3cc0dfSThierry Reding return err; 30171c3cc0dfSThierry Reding 30181c3cc0dfSThierry Reding sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-hdmi-dp-pll"); 30191c3cc0dfSThierry Reding if (IS_ERR(sor->vdd_pll_supply)) 30201c3cc0dfSThierry Reding return PTR_ERR(sor->vdd_pll_supply); 30211c3cc0dfSThierry Reding 30221c3cc0dfSThierry Reding err = regulator_enable(sor->vdd_pll_supply); 30231c3cc0dfSThierry Reding if (err < 0) 30241c3cc0dfSThierry Reding return err; 30251c3cc0dfSThierry Reding 30261c3cc0dfSThierry Reding return 0; 30271c3cc0dfSThierry Reding } 30281c3cc0dfSThierry Reding 30291c3cc0dfSThierry Reding static int tegra_sor_dp_remove(struct tegra_sor *sor) 30301c3cc0dfSThierry Reding { 30311c3cc0dfSThierry Reding regulator_disable(sor->vdd_pll_supply); 30321c3cc0dfSThierry Reding regulator_disable(sor->avdd_io_supply); 30331c3cc0dfSThierry Reding 30341c3cc0dfSThierry Reding return 0; 30351c3cc0dfSThierry Reding } 30361c3cc0dfSThierry Reding 30371c3cc0dfSThierry Reding static const struct tegra_sor_ops tegra_sor_dp_ops = { 30381c3cc0dfSThierry Reding .name = "DP", 30391c3cc0dfSThierry Reding .probe = tegra_sor_dp_probe, 30401c3cc0dfSThierry Reding .remove = tegra_sor_dp_remove, 30411c3cc0dfSThierry Reding }; 30421c3cc0dfSThierry Reding 30436b6b6042SThierry Reding static int tegra_sor_init(struct host1x_client *client) 30446b6b6042SThierry Reding { 30459910f5c4SThierry Reding struct drm_device *drm = dev_get_drvdata(client->parent); 3046459cc2c6SThierry Reding const struct drm_encoder_helper_funcs *helpers = NULL; 30476b6b6042SThierry Reding struct tegra_sor *sor = host1x_client_to_sor(client); 3048459cc2c6SThierry Reding int connector = DRM_MODE_CONNECTOR_Unknown; 3049459cc2c6SThierry Reding int encoder = DRM_MODE_ENCODER_NONE; 30506b6b6042SThierry Reding int err; 30516b6b6042SThierry Reding 30529542c237SThierry Reding if (!sor->aux) { 30531c3cc0dfSThierry Reding if (sor->ops == &tegra_sor_hdmi_ops) { 3054459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_HDMIA; 3055459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 3056459cc2c6SThierry Reding helpers = &tegra_sor_hdmi_helpers; 3057459cc2c6SThierry Reding } else if (sor->soc->supports_lvds) { 3058459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_LVDS; 3059459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_LVDS; 3060459cc2c6SThierry Reding } 3061459cc2c6SThierry Reding } else { 3062d278e4a9SThierry Reding if (sor->output.panel) { 3063459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_eDP; 3064459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 3065d278e4a9SThierry Reding helpers = &tegra_sor_dp_helpers; 30661c3cc0dfSThierry Reding } else { 3067459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_DisplayPort; 3068459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 30690472c21bSThierry Reding helpers = &tegra_sor_dp_helpers; 3070459cc2c6SThierry Reding } 3071c1763937SThierry Reding 3072c1763937SThierry Reding sor->link.ops = &tegra_sor_dp_link_ops; 3073c1763937SThierry Reding sor->link.aux = sor->aux; 3074459cc2c6SThierry Reding } 30756b6b6042SThierry Reding 30766b6b6042SThierry Reding sor->output.dev = sor->dev; 30776b6b6042SThierry Reding 30786fad8f66SThierry Reding drm_connector_init(drm, &sor->output.connector, 30796fad8f66SThierry Reding &tegra_sor_connector_funcs, 3080459cc2c6SThierry Reding connector); 30816fad8f66SThierry Reding drm_connector_helper_add(&sor->output.connector, 30826fad8f66SThierry Reding &tegra_sor_connector_helper_funcs); 30836fad8f66SThierry Reding sor->output.connector.dpms = DRM_MODE_DPMS_OFF; 30846fad8f66SThierry Reding 30856fad8f66SThierry Reding drm_encoder_init(drm, &sor->output.encoder, &tegra_sor_encoder_funcs, 308613a3d91fSVille Syrjälä encoder, NULL); 3087459cc2c6SThierry Reding drm_encoder_helper_add(&sor->output.encoder, helpers); 30886fad8f66SThierry Reding 3089cde4c44dSDaniel Vetter drm_connector_attach_encoder(&sor->output.connector, 30906fad8f66SThierry Reding &sor->output.encoder); 30916fad8f66SThierry Reding drm_connector_register(&sor->output.connector); 30926fad8f66SThierry Reding 3093ea130b24SThierry Reding err = tegra_output_init(drm, &sor->output); 3094ea130b24SThierry Reding if (err < 0) { 3095ea130b24SThierry Reding dev_err(client->dev, "failed to initialize output: %d\n", err); 3096ea130b24SThierry Reding return err; 3097ea130b24SThierry Reding } 30986fad8f66SThierry Reding 3099c57997bcSThierry Reding tegra_output_find_possible_crtcs(&sor->output, drm); 31006b6b6042SThierry Reding 31019542c237SThierry Reding if (sor->aux) { 31029542c237SThierry Reding err = drm_dp_aux_attach(sor->aux, &sor->output); 31036b6b6042SThierry Reding if (err < 0) { 31046b6b6042SThierry Reding dev_err(sor->dev, "failed to attach DP: %d\n", err); 31056b6b6042SThierry Reding return err; 31066b6b6042SThierry Reding } 31076b6b6042SThierry Reding } 31086b6b6042SThierry Reding 3109535a65dbSTomeu Vizoso /* 3110535a65dbSTomeu Vizoso * XXX: Remove this reset once proper hand-over from firmware to 3111535a65dbSTomeu Vizoso * kernel is possible. 3112535a65dbSTomeu Vizoso */ 3113f8c79120SJon Hunter if (sor->rst) { 311411c632e1SThierry Reding err = reset_control_acquire(sor->rst); 311511c632e1SThierry Reding if (err < 0) { 311611c632e1SThierry Reding dev_err(sor->dev, "failed to acquire SOR reset: %d\n", 311711c632e1SThierry Reding err); 311811c632e1SThierry Reding return err; 311911c632e1SThierry Reding } 312011c632e1SThierry Reding 3121535a65dbSTomeu Vizoso err = reset_control_assert(sor->rst); 3122535a65dbSTomeu Vizoso if (err < 0) { 3123f8c79120SJon Hunter dev_err(sor->dev, "failed to assert SOR reset: %d\n", 3124f8c79120SJon Hunter err); 3125535a65dbSTomeu Vizoso return err; 3126535a65dbSTomeu Vizoso } 3127f8c79120SJon Hunter } 3128535a65dbSTomeu Vizoso 31296fad8f66SThierry Reding err = clk_prepare_enable(sor->clk); 31306fad8f66SThierry Reding if (err < 0) { 31316fad8f66SThierry Reding dev_err(sor->dev, "failed to enable clock: %d\n", err); 31326fad8f66SThierry Reding return err; 31336fad8f66SThierry Reding } 31346fad8f66SThierry Reding 3135535a65dbSTomeu Vizoso usleep_range(1000, 3000); 3136535a65dbSTomeu Vizoso 3137f8c79120SJon Hunter if (sor->rst) { 3138535a65dbSTomeu Vizoso err = reset_control_deassert(sor->rst); 3139535a65dbSTomeu Vizoso if (err < 0) { 3140f8c79120SJon Hunter dev_err(sor->dev, "failed to deassert SOR reset: %d\n", 3141f8c79120SJon Hunter err); 3142535a65dbSTomeu Vizoso return err; 3143535a65dbSTomeu Vizoso } 314411c632e1SThierry Reding 314511c632e1SThierry Reding reset_control_release(sor->rst); 3146f8c79120SJon Hunter } 3147535a65dbSTomeu Vizoso 31486fad8f66SThierry Reding err = clk_prepare_enable(sor->clk_safe); 31496fad8f66SThierry Reding if (err < 0) 31506fad8f66SThierry Reding return err; 31516fad8f66SThierry Reding 31526fad8f66SThierry Reding err = clk_prepare_enable(sor->clk_dp); 31536fad8f66SThierry Reding if (err < 0) 31546fad8f66SThierry Reding return err; 31556fad8f66SThierry Reding 31566b6b6042SThierry Reding return 0; 31576b6b6042SThierry Reding } 31586b6b6042SThierry Reding 31596b6b6042SThierry Reding static int tegra_sor_exit(struct host1x_client *client) 31606b6b6042SThierry Reding { 31616b6b6042SThierry Reding struct tegra_sor *sor = host1x_client_to_sor(client); 31626b6b6042SThierry Reding int err; 31636b6b6042SThierry Reding 3164328ec69eSThierry Reding tegra_output_exit(&sor->output); 3165328ec69eSThierry Reding 31669542c237SThierry Reding if (sor->aux) { 31679542c237SThierry Reding err = drm_dp_aux_detach(sor->aux); 31686b6b6042SThierry Reding if (err < 0) { 31696b6b6042SThierry Reding dev_err(sor->dev, "failed to detach DP: %d\n", err); 31706b6b6042SThierry Reding return err; 31716b6b6042SThierry Reding } 31726b6b6042SThierry Reding } 31736b6b6042SThierry Reding 31746fad8f66SThierry Reding clk_disable_unprepare(sor->clk_safe); 31756fad8f66SThierry Reding clk_disable_unprepare(sor->clk_dp); 31766fad8f66SThierry Reding clk_disable_unprepare(sor->clk); 31776fad8f66SThierry Reding 31786b6b6042SThierry Reding return 0; 31796b6b6042SThierry Reding } 31806b6b6042SThierry Reding 31816b6b6042SThierry Reding static const struct host1x_client_ops sor_client_ops = { 31826b6b6042SThierry Reding .init = tegra_sor_init, 31836b6b6042SThierry Reding .exit = tegra_sor_exit, 31846b6b6042SThierry Reding }; 31856b6b6042SThierry Reding 318630b49435SThierry Reding static const u8 tegra124_sor_xbar_cfg[5] = { 318730b49435SThierry Reding 0, 1, 2, 3, 4 318830b49435SThierry Reding }; 318930b49435SThierry Reding 3190880cee0bSThierry Reding static const struct tegra_sor_regs tegra124_sor_regs = { 3191880cee0bSThierry Reding .head_state0 = 0x05, 3192880cee0bSThierry Reding .head_state1 = 0x07, 3193880cee0bSThierry Reding .head_state2 = 0x09, 3194880cee0bSThierry Reding .head_state3 = 0x0b, 3195880cee0bSThierry Reding .head_state4 = 0x0d, 3196880cee0bSThierry Reding .head_state5 = 0x0f, 3197880cee0bSThierry Reding .pll0 = 0x17, 3198880cee0bSThierry Reding .pll1 = 0x18, 3199880cee0bSThierry Reding .pll2 = 0x19, 3200880cee0bSThierry Reding .pll3 = 0x1a, 3201880cee0bSThierry Reding .dp_padctl0 = 0x5c, 3202880cee0bSThierry Reding .dp_padctl2 = 0x73, 3203880cee0bSThierry Reding }; 3204880cee0bSThierry Reding 3205c1763937SThierry Reding /* Tegra124 and Tegra132 have lanes 0 and 2 swapped. */ 3206c1763937SThierry Reding static const u8 tegra124_sor_lane_map[4] = { 3207c1763937SThierry Reding 2, 1, 0, 3, 3208c1763937SThierry Reding }; 3209c1763937SThierry Reding 3210c1763937SThierry Reding static const u8 tegra124_sor_voltage_swing[4][4][4] = { 3211c1763937SThierry Reding { 3212c1763937SThierry Reding { 0x13, 0x19, 0x1e, 0x28 }, 3213c1763937SThierry Reding { 0x1e, 0x25, 0x2d, }, 3214c1763937SThierry Reding { 0x28, 0x32, }, 3215c1763937SThierry Reding { 0x3c, }, 3216c1763937SThierry Reding }, { 3217c1763937SThierry Reding { 0x12, 0x17, 0x1b, 0x25 }, 3218c1763937SThierry Reding { 0x1c, 0x23, 0x2a, }, 3219c1763937SThierry Reding { 0x25, 0x2f, }, 3220c1763937SThierry Reding { 0x39, } 3221c1763937SThierry Reding }, { 3222c1763937SThierry Reding { 0x12, 0x16, 0x1a, 0x22 }, 3223c1763937SThierry Reding { 0x1b, 0x20, 0x27, }, 3224c1763937SThierry Reding { 0x24, 0x2d, }, 3225c1763937SThierry Reding { 0x36, }, 3226c1763937SThierry Reding }, { 3227c1763937SThierry Reding { 0x11, 0x14, 0x17, 0x1f }, 3228c1763937SThierry Reding { 0x19, 0x1e, 0x24, }, 3229c1763937SThierry Reding { 0x22, 0x2a, }, 3230c1763937SThierry Reding { 0x32, }, 3231c1763937SThierry Reding }, 3232c1763937SThierry Reding }; 3233c1763937SThierry Reding 3234c1763937SThierry Reding static const u8 tegra124_sor_pre_emphasis[4][4][4] = { 3235c1763937SThierry Reding { 3236c1763937SThierry Reding { 0x00, 0x09, 0x13, 0x25 }, 3237c1763937SThierry Reding { 0x00, 0x0f, 0x1e, }, 3238c1763937SThierry Reding { 0x00, 0x14, }, 3239c1763937SThierry Reding { 0x00, }, 3240c1763937SThierry Reding }, { 3241c1763937SThierry Reding { 0x00, 0x0a, 0x14, 0x28 }, 3242c1763937SThierry Reding { 0x00, 0x0f, 0x1e, }, 3243c1763937SThierry Reding { 0x00, 0x14, }, 3244c1763937SThierry Reding { 0x00 }, 3245c1763937SThierry Reding }, { 3246c1763937SThierry Reding { 0x00, 0x0a, 0x14, 0x28 }, 3247c1763937SThierry Reding { 0x00, 0x0f, 0x1e, }, 3248c1763937SThierry Reding { 0x00, 0x14, }, 3249c1763937SThierry Reding { 0x00, }, 3250c1763937SThierry Reding }, { 3251c1763937SThierry Reding { 0x00, 0x0a, 0x14, 0x28 }, 3252c1763937SThierry Reding { 0x00, 0x0f, 0x1e, }, 3253c1763937SThierry Reding { 0x00, 0x14, }, 3254c1763937SThierry Reding { 0x00, }, 3255c1763937SThierry Reding }, 3256c1763937SThierry Reding }; 3257c1763937SThierry Reding 3258c1763937SThierry Reding static const u8 tegra124_sor_post_cursor[4][4][4] = { 3259c1763937SThierry Reding { 3260c1763937SThierry Reding { 0x00, 0x00, 0x00, 0x00 }, 3261c1763937SThierry Reding { 0x00, 0x00, 0x00, }, 3262c1763937SThierry Reding { 0x00, 0x00, }, 3263c1763937SThierry Reding { 0x00, }, 3264c1763937SThierry Reding }, { 3265c1763937SThierry Reding { 0x02, 0x02, 0x04, 0x05 }, 3266c1763937SThierry Reding { 0x02, 0x04, 0x05, }, 3267c1763937SThierry Reding { 0x04, 0x05, }, 3268c1763937SThierry Reding { 0x05, }, 3269c1763937SThierry Reding }, { 3270c1763937SThierry Reding { 0x04, 0x05, 0x08, 0x0b }, 3271c1763937SThierry Reding { 0x05, 0x09, 0x0b, }, 3272c1763937SThierry Reding { 0x08, 0x0a, }, 3273c1763937SThierry Reding { 0x0b, }, 3274c1763937SThierry Reding }, { 3275c1763937SThierry Reding { 0x05, 0x09, 0x0b, 0x12 }, 3276c1763937SThierry Reding { 0x09, 0x0d, 0x12, }, 3277c1763937SThierry Reding { 0x0b, 0x0f, }, 3278c1763937SThierry Reding { 0x12, }, 3279c1763937SThierry Reding }, 3280c1763937SThierry Reding }; 3281c1763937SThierry Reding 3282c1763937SThierry Reding static const u8 tegra124_sor_tx_pu[4][4][4] = { 3283c1763937SThierry Reding { 3284c1763937SThierry Reding { 0x20, 0x30, 0x40, 0x60 }, 3285c1763937SThierry Reding { 0x30, 0x40, 0x60, }, 3286c1763937SThierry Reding { 0x40, 0x60, }, 3287c1763937SThierry Reding { 0x60, }, 3288c1763937SThierry Reding }, { 3289c1763937SThierry Reding { 0x20, 0x20, 0x30, 0x50 }, 3290c1763937SThierry Reding { 0x30, 0x40, 0x50, }, 3291c1763937SThierry Reding { 0x40, 0x50, }, 3292c1763937SThierry Reding { 0x60, }, 3293c1763937SThierry Reding }, { 3294c1763937SThierry Reding { 0x20, 0x20, 0x30, 0x40, }, 3295c1763937SThierry Reding { 0x30, 0x30, 0x40, }, 3296c1763937SThierry Reding { 0x40, 0x50, }, 3297c1763937SThierry Reding { 0x60, }, 3298c1763937SThierry Reding }, { 3299c1763937SThierry Reding { 0x20, 0x20, 0x20, 0x40, }, 3300c1763937SThierry Reding { 0x30, 0x30, 0x40, }, 3301c1763937SThierry Reding { 0x40, 0x40, }, 3302c1763937SThierry Reding { 0x60, }, 3303c1763937SThierry Reding }, 3304c1763937SThierry Reding }; 3305c1763937SThierry Reding 3306459cc2c6SThierry Reding static const struct tegra_sor_soc tegra124_sor = { 3307459cc2c6SThierry Reding .supports_lvds = true, 3308459cc2c6SThierry Reding .supports_hdmi = false, 3309d278e4a9SThierry Reding .supports_dp = true, 3310d278e4a9SThierry Reding .supports_audio = false, 3311d278e4a9SThierry Reding .supports_hdcp = false, 3312880cee0bSThierry Reding .regs = &tegra124_sor_regs, 3313c57997bcSThierry Reding .has_nvdisplay = false, 331430b49435SThierry Reding .xbar_cfg = tegra124_sor_xbar_cfg, 3315c1763937SThierry Reding .lane_map = tegra124_sor_lane_map, 3316c1763937SThierry Reding .voltage_swing = tegra124_sor_voltage_swing, 3317c1763937SThierry Reding .pre_emphasis = tegra124_sor_pre_emphasis, 3318c1763937SThierry Reding .post_cursor = tegra124_sor_post_cursor, 3319c1763937SThierry Reding .tx_pu = tegra124_sor_tx_pu, 3320c1763937SThierry Reding }; 3321c1763937SThierry Reding 3322c1763937SThierry Reding static const u8 tegra132_sor_pre_emphasis[4][4][4] = { 3323c1763937SThierry Reding { 3324c1763937SThierry Reding { 0x00, 0x08, 0x12, 0x24 }, 3325c1763937SThierry Reding { 0x01, 0x0e, 0x1d, }, 3326c1763937SThierry Reding { 0x01, 0x13, }, 3327c1763937SThierry Reding { 0x00, }, 3328c1763937SThierry Reding }, { 3329c1763937SThierry Reding { 0x00, 0x08, 0x12, 0x24 }, 3330c1763937SThierry Reding { 0x00, 0x0e, 0x1d, }, 3331c1763937SThierry Reding { 0x00, 0x13, }, 3332c1763937SThierry Reding { 0x00 }, 3333c1763937SThierry Reding }, { 3334c1763937SThierry Reding { 0x00, 0x08, 0x12, 0x24 }, 3335c1763937SThierry Reding { 0x00, 0x0e, 0x1d, }, 3336c1763937SThierry Reding { 0x00, 0x13, }, 3337c1763937SThierry Reding { 0x00, }, 3338c1763937SThierry Reding }, { 3339c1763937SThierry Reding { 0x00, 0x08, 0x12, 0x24 }, 3340c1763937SThierry Reding { 0x00, 0x0e, 0x1d, }, 3341c1763937SThierry Reding { 0x00, 0x13, }, 3342c1763937SThierry Reding { 0x00, }, 3343c1763937SThierry Reding }, 3344c1763937SThierry Reding }; 3345c1763937SThierry Reding 3346c1763937SThierry Reding static const struct tegra_sor_soc tegra132_sor = { 3347c1763937SThierry Reding .supports_lvds = true, 3348c1763937SThierry Reding .supports_hdmi = false, 3349d278e4a9SThierry Reding .supports_dp = true, 3350d278e4a9SThierry Reding .supports_audio = false, 3351d278e4a9SThierry Reding .supports_hdcp = false, 3352c1763937SThierry Reding .regs = &tegra124_sor_regs, 3353c1763937SThierry Reding .has_nvdisplay = false, 3354c1763937SThierry Reding .xbar_cfg = tegra124_sor_xbar_cfg, 3355c1763937SThierry Reding .lane_map = tegra124_sor_lane_map, 3356c1763937SThierry Reding .voltage_swing = tegra124_sor_voltage_swing, 3357c1763937SThierry Reding .pre_emphasis = tegra132_sor_pre_emphasis, 3358c1763937SThierry Reding .post_cursor = tegra124_sor_post_cursor, 3359c1763937SThierry Reding .tx_pu = tegra124_sor_tx_pu, 3360459cc2c6SThierry Reding }; 3361459cc2c6SThierry Reding 3362880cee0bSThierry Reding static const struct tegra_sor_regs tegra210_sor_regs = { 3363880cee0bSThierry Reding .head_state0 = 0x05, 3364880cee0bSThierry Reding .head_state1 = 0x07, 3365880cee0bSThierry Reding .head_state2 = 0x09, 3366880cee0bSThierry Reding .head_state3 = 0x0b, 3367880cee0bSThierry Reding .head_state4 = 0x0d, 3368880cee0bSThierry Reding .head_state5 = 0x0f, 3369880cee0bSThierry Reding .pll0 = 0x17, 3370880cee0bSThierry Reding .pll1 = 0x18, 3371880cee0bSThierry Reding .pll2 = 0x19, 3372880cee0bSThierry Reding .pll3 = 0x1a, 3373880cee0bSThierry Reding .dp_padctl0 = 0x5c, 3374880cee0bSThierry Reding .dp_padctl2 = 0x73, 3375880cee0bSThierry Reding }; 3376880cee0bSThierry Reding 3377c1763937SThierry Reding static const u8 tegra210_sor_xbar_cfg[5] = { 3378c1763937SThierry Reding 2, 1, 0, 3, 4 3379c1763937SThierry Reding }; 3380c1763937SThierry Reding 33810472c21bSThierry Reding static const u8 tegra210_sor_lane_map[4] = { 33820472c21bSThierry Reding 0, 1, 2, 3, 33830472c21bSThierry Reding }; 33840472c21bSThierry Reding 3385459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor = { 3386459cc2c6SThierry Reding .supports_lvds = false, 3387459cc2c6SThierry Reding .supports_hdmi = false, 3388d278e4a9SThierry Reding .supports_dp = true, 3389d278e4a9SThierry Reding .supports_audio = false, 3390d278e4a9SThierry Reding .supports_hdcp = false, 3391c1763937SThierry Reding 3392880cee0bSThierry Reding .regs = &tegra210_sor_regs, 3393c57997bcSThierry Reding .has_nvdisplay = false, 339430b49435SThierry Reding 3395c1763937SThierry Reding .xbar_cfg = tegra210_sor_xbar_cfg, 33960472c21bSThierry Reding .lane_map = tegra210_sor_lane_map, 33970472c21bSThierry Reding .voltage_swing = tegra124_sor_voltage_swing, 33980472c21bSThierry Reding .pre_emphasis = tegra124_sor_pre_emphasis, 33990472c21bSThierry Reding .post_cursor = tegra124_sor_post_cursor, 34000472c21bSThierry Reding .tx_pu = tegra124_sor_tx_pu, 3401459cc2c6SThierry Reding }; 3402459cc2c6SThierry Reding 3403459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor1 = { 3404459cc2c6SThierry Reding .supports_lvds = false, 3405459cc2c6SThierry Reding .supports_hdmi = true, 3406459cc2c6SThierry Reding .supports_dp = true, 3407d278e4a9SThierry Reding .supports_audio = true, 3408d278e4a9SThierry Reding .supports_hdcp = true, 3409459cc2c6SThierry Reding 3410880cee0bSThierry Reding .regs = &tegra210_sor_regs, 3411c57997bcSThierry Reding .has_nvdisplay = false, 3412880cee0bSThierry Reding 3413459cc2c6SThierry Reding .num_settings = ARRAY_SIZE(tegra210_sor_hdmi_defaults), 3414459cc2c6SThierry Reding .settings = tegra210_sor_hdmi_defaults, 341530b49435SThierry Reding .xbar_cfg = tegra210_sor_xbar_cfg, 34160472c21bSThierry Reding .lane_map = tegra210_sor_lane_map, 34170472c21bSThierry Reding .voltage_swing = tegra124_sor_voltage_swing, 34180472c21bSThierry Reding .pre_emphasis = tegra124_sor_pre_emphasis, 34190472c21bSThierry Reding .post_cursor = tegra124_sor_post_cursor, 34200472c21bSThierry Reding .tx_pu = tegra124_sor_tx_pu, 3421459cc2c6SThierry Reding }; 3422459cc2c6SThierry Reding 3423c57997bcSThierry Reding static const struct tegra_sor_regs tegra186_sor_regs = { 3424c57997bcSThierry Reding .head_state0 = 0x151, 3425c57997bcSThierry Reding .head_state1 = 0x154, 3426c57997bcSThierry Reding .head_state2 = 0x157, 3427c57997bcSThierry Reding .head_state3 = 0x15a, 3428c57997bcSThierry Reding .head_state4 = 0x15d, 3429c57997bcSThierry Reding .head_state5 = 0x160, 3430c57997bcSThierry Reding .pll0 = 0x163, 3431c57997bcSThierry Reding .pll1 = 0x164, 3432c57997bcSThierry Reding .pll2 = 0x165, 3433c57997bcSThierry Reding .pll3 = 0x166, 3434c57997bcSThierry Reding .dp_padctl0 = 0x168, 3435c57997bcSThierry Reding .dp_padctl2 = 0x16a, 3436c57997bcSThierry Reding }; 3437c57997bcSThierry Reding 34380472c21bSThierry Reding static const u8 tegra186_sor_voltage_swing[4][4][4] = { 34390472c21bSThierry Reding { 34400472c21bSThierry Reding { 0x13, 0x19, 0x1e, 0x28 }, 34410472c21bSThierry Reding { 0x1e, 0x25, 0x2d, }, 34420472c21bSThierry Reding { 0x28, 0x32, }, 34430472c21bSThierry Reding { 0x39, }, 34440472c21bSThierry Reding }, { 34450472c21bSThierry Reding { 0x12, 0x16, 0x1b, 0x25 }, 34460472c21bSThierry Reding { 0x1c, 0x23, 0x2a, }, 34470472c21bSThierry Reding { 0x25, 0x2f, }, 34480472c21bSThierry Reding { 0x37, } 34490472c21bSThierry Reding }, { 34500472c21bSThierry Reding { 0x12, 0x16, 0x1a, 0x22 }, 34510472c21bSThierry Reding { 0x1b, 0x20, 0x27, }, 34520472c21bSThierry Reding { 0x24, 0x2d, }, 34530472c21bSThierry Reding { 0x35, }, 34540472c21bSThierry Reding }, { 34550472c21bSThierry Reding { 0x11, 0x14, 0x17, 0x1f }, 34560472c21bSThierry Reding { 0x19, 0x1e, 0x24, }, 34570472c21bSThierry Reding { 0x22, 0x2a, }, 34580472c21bSThierry Reding { 0x32, }, 34590472c21bSThierry Reding }, 34600472c21bSThierry Reding }; 34610472c21bSThierry Reding 34620472c21bSThierry Reding static const u8 tegra186_sor_pre_emphasis[4][4][4] = { 34630472c21bSThierry Reding { 34640472c21bSThierry Reding { 0x00, 0x08, 0x12, 0x24 }, 34650472c21bSThierry Reding { 0x01, 0x0e, 0x1d, }, 34660472c21bSThierry Reding { 0x01, 0x13, }, 34670472c21bSThierry Reding { 0x00, }, 34680472c21bSThierry Reding }, { 34690472c21bSThierry Reding { 0x00, 0x08, 0x12, 0x24 }, 34700472c21bSThierry Reding { 0x00, 0x0e, 0x1d, }, 34710472c21bSThierry Reding { 0x00, 0x13, }, 34720472c21bSThierry Reding { 0x00 }, 34730472c21bSThierry Reding }, { 34740472c21bSThierry Reding { 0x00, 0x08, 0x14, 0x24 }, 34750472c21bSThierry Reding { 0x00, 0x0e, 0x1d, }, 34760472c21bSThierry Reding { 0x00, 0x13, }, 34770472c21bSThierry Reding { 0x00, }, 34780472c21bSThierry Reding }, { 34790472c21bSThierry Reding { 0x00, 0x08, 0x12, 0x24 }, 34800472c21bSThierry Reding { 0x00, 0x0e, 0x1d, }, 34810472c21bSThierry Reding { 0x00, 0x13, }, 34820472c21bSThierry Reding { 0x00, }, 34830472c21bSThierry Reding }, 34840472c21bSThierry Reding }; 34850472c21bSThierry Reding 3486c57997bcSThierry Reding static const struct tegra_sor_soc tegra186_sor = { 3487c57997bcSThierry Reding .supports_lvds = false, 3488c57997bcSThierry Reding .supports_hdmi = true, 3489c57997bcSThierry Reding .supports_dp = true, 3490d278e4a9SThierry Reding .supports_audio = true, 3491d278e4a9SThierry Reding .supports_hdcp = true, 3492c57997bcSThierry Reding 3493c57997bcSThierry Reding .regs = &tegra186_sor_regs, 3494c57997bcSThierry Reding .has_nvdisplay = true, 3495c57997bcSThierry Reding 3496c57997bcSThierry Reding .num_settings = ARRAY_SIZE(tegra186_sor_hdmi_defaults), 3497c57997bcSThierry Reding .settings = tegra186_sor_hdmi_defaults, 3498c57997bcSThierry Reding .xbar_cfg = tegra124_sor_xbar_cfg, 34990472c21bSThierry Reding .lane_map = tegra124_sor_lane_map, 35000472c21bSThierry Reding .voltage_swing = tegra186_sor_voltage_swing, 35010472c21bSThierry Reding .pre_emphasis = tegra186_sor_pre_emphasis, 35020472c21bSThierry Reding .post_cursor = tegra124_sor_post_cursor, 35030472c21bSThierry Reding .tx_pu = tegra124_sor_tx_pu, 3504c57997bcSThierry Reding }; 3505c57997bcSThierry Reding 35069b6c14b8SThierry Reding static const struct tegra_sor_regs tegra194_sor_regs = { 35079b6c14b8SThierry Reding .head_state0 = 0x151, 35089b6c14b8SThierry Reding .head_state1 = 0x155, 35099b6c14b8SThierry Reding .head_state2 = 0x159, 35109b6c14b8SThierry Reding .head_state3 = 0x15d, 35119b6c14b8SThierry Reding .head_state4 = 0x161, 35129b6c14b8SThierry Reding .head_state5 = 0x165, 35139b6c14b8SThierry Reding .pll0 = 0x169, 35149b6c14b8SThierry Reding .pll1 = 0x16a, 35159b6c14b8SThierry Reding .pll2 = 0x16b, 35169b6c14b8SThierry Reding .pll3 = 0x16c, 35179b6c14b8SThierry Reding .dp_padctl0 = 0x16e, 35189b6c14b8SThierry Reding .dp_padctl2 = 0x16f, 35199b6c14b8SThierry Reding }; 35209b6c14b8SThierry Reding 35219b6c14b8SThierry Reding static const struct tegra_sor_soc tegra194_sor = { 35229b6c14b8SThierry Reding .supports_lvds = false, 35239b6c14b8SThierry Reding .supports_hdmi = true, 35249b6c14b8SThierry Reding .supports_dp = true, 3525d278e4a9SThierry Reding .supports_audio = true, 3526d278e4a9SThierry Reding .supports_hdcp = true, 35279b6c14b8SThierry Reding 35289b6c14b8SThierry Reding .regs = &tegra194_sor_regs, 35299b6c14b8SThierry Reding .has_nvdisplay = true, 35309b6c14b8SThierry Reding 35319b6c14b8SThierry Reding .num_settings = ARRAY_SIZE(tegra194_sor_hdmi_defaults), 35329b6c14b8SThierry Reding .settings = tegra194_sor_hdmi_defaults, 35339b6c14b8SThierry Reding 35349b6c14b8SThierry Reding .xbar_cfg = tegra210_sor_xbar_cfg, 3535bae88815SThierry Reding .lane_map = tegra124_sor_lane_map, 3536bae88815SThierry Reding .voltage_swing = tegra186_sor_voltage_swing, 3537bae88815SThierry Reding .pre_emphasis = tegra186_sor_pre_emphasis, 3538bae88815SThierry Reding .post_cursor = tegra124_sor_post_cursor, 3539bae88815SThierry Reding .tx_pu = tegra124_sor_tx_pu, 35409b6c14b8SThierry Reding }; 35419b6c14b8SThierry Reding 3542459cc2c6SThierry Reding static const struct of_device_id tegra_sor_of_match[] = { 35439b6c14b8SThierry Reding { .compatible = "nvidia,tegra194-sor", .data = &tegra194_sor }, 3544c57997bcSThierry Reding { .compatible = "nvidia,tegra186-sor", .data = &tegra186_sor }, 3545459cc2c6SThierry Reding { .compatible = "nvidia,tegra210-sor1", .data = &tegra210_sor1 }, 3546459cc2c6SThierry Reding { .compatible = "nvidia,tegra210-sor", .data = &tegra210_sor }, 3547c1763937SThierry Reding { .compatible = "nvidia,tegra132-sor", .data = &tegra132_sor }, 3548459cc2c6SThierry Reding { .compatible = "nvidia,tegra124-sor", .data = &tegra124_sor }, 3549459cc2c6SThierry Reding { }, 3550459cc2c6SThierry Reding }; 3551459cc2c6SThierry Reding MODULE_DEVICE_TABLE(of, tegra_sor_of_match); 3552459cc2c6SThierry Reding 3553c57997bcSThierry Reding static int tegra_sor_parse_dt(struct tegra_sor *sor) 3554c57997bcSThierry Reding { 3555c57997bcSThierry Reding struct device_node *np = sor->dev->of_node; 35566d6c815dSThierry Reding u32 xbar_cfg[5]; 35576d6c815dSThierry Reding unsigned int i; 3558c57997bcSThierry Reding u32 value; 3559c57997bcSThierry Reding int err; 3560c57997bcSThierry Reding 3561c57997bcSThierry Reding if (sor->soc->has_nvdisplay) { 3562c57997bcSThierry Reding err = of_property_read_u32(np, "nvidia,interface", &value); 3563c57997bcSThierry Reding if (err < 0) 3564c57997bcSThierry Reding return err; 3565c57997bcSThierry Reding 3566c57997bcSThierry Reding sor->index = value; 3567c57997bcSThierry Reding 3568c57997bcSThierry Reding /* 3569c57997bcSThierry Reding * override the default that we already set for Tegra210 and 3570c57997bcSThierry Reding * earlier 3571c57997bcSThierry Reding */ 3572c57997bcSThierry Reding sor->pad = TEGRA_IO_PAD_HDMI_DP0 + sor->index; 357324e64f86SThierry Reding } else { 3574d278e4a9SThierry Reding if (!sor->soc->supports_audio) 357524e64f86SThierry Reding sor->index = 0; 357624e64f86SThierry Reding else 357724e64f86SThierry Reding sor->index = 1; 3578c57997bcSThierry Reding } 3579c57997bcSThierry Reding 35806d6c815dSThierry Reding err = of_property_read_u32_array(np, "nvidia,xbar-cfg", xbar_cfg, 5); 35816d6c815dSThierry Reding if (err < 0) { 35826d6c815dSThierry Reding /* fall back to default per-SoC XBAR configuration */ 35836d6c815dSThierry Reding for (i = 0; i < 5; i++) 35846d6c815dSThierry Reding sor->xbar_cfg[i] = sor->soc->xbar_cfg[i]; 35856d6c815dSThierry Reding } else { 35866d6c815dSThierry Reding /* copy cells to SOR XBAR configuration */ 35876d6c815dSThierry Reding for (i = 0; i < 5; i++) 35886d6c815dSThierry Reding sor->xbar_cfg[i] = xbar_cfg[i]; 3589c57997bcSThierry Reding } 3590c57997bcSThierry Reding 35916b6b6042SThierry Reding return 0; 35928e2988a7SThierry Reding } 35938e2988a7SThierry Reding 35948e2988a7SThierry Reding static irqreturn_t tegra_sor_irq(int irq, void *data) 35958e2988a7SThierry Reding { 35968e2988a7SThierry Reding struct tegra_sor *sor = data; 35978e2988a7SThierry Reding u32 value; 35988e2988a7SThierry Reding 35998e2988a7SThierry Reding value = tegra_sor_readl(sor, SOR_INT_STATUS); 36008e2988a7SThierry Reding tegra_sor_writel(sor, value, SOR_INT_STATUS); 36018e2988a7SThierry Reding 36028e2988a7SThierry Reding if (value & SOR_INT_CODEC_SCRATCH0) { 36038e2988a7SThierry Reding value = tegra_sor_readl(sor, SOR_AUDIO_HDA_CODEC_SCRATCH0); 36048e2988a7SThierry Reding 36058e2988a7SThierry Reding if (value & SOR_AUDIO_HDA_CODEC_SCRATCH0_VALID) { 3606cd54fb96SThierry Reding unsigned int format; 36078e2988a7SThierry Reding 36088e2988a7SThierry Reding format = value & SOR_AUDIO_HDA_CODEC_SCRATCH0_FMT_MASK; 36098e2988a7SThierry Reding 3610fad7b806SThierry Reding tegra_hda_parse_format(format, &sor->format); 36118e2988a7SThierry Reding 36128e2988a7SThierry Reding tegra_sor_hdmi_audio_enable(sor); 36138e2988a7SThierry Reding } else { 36148e2988a7SThierry Reding tegra_sor_hdmi_audio_disable(sor); 36158e2988a7SThierry Reding } 36168e2988a7SThierry Reding } 36178e2988a7SThierry Reding 36188e2988a7SThierry Reding return IRQ_HANDLED; 36198e2988a7SThierry Reding } 36208e2988a7SThierry Reding 36216b6b6042SThierry Reding static int tegra_sor_probe(struct platform_device *pdev) 36226b6b6042SThierry Reding { 36236b6b6042SThierry Reding struct device_node *np; 36246b6b6042SThierry Reding struct tegra_sor *sor; 36256b6b6042SThierry Reding struct resource *regs; 36266b6b6042SThierry Reding int err; 36276b6b6042SThierry Reding 36286b6b6042SThierry Reding sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL); 36296b6b6042SThierry Reding if (!sor) 36306b6b6042SThierry Reding return -ENOMEM; 36316b6b6042SThierry Reding 36325faea3d0SThierry Reding sor->soc = of_device_get_match_data(&pdev->dev); 36336b6b6042SThierry Reding sor->output.dev = sor->dev = &pdev->dev; 3634459cc2c6SThierry Reding 3635459cc2c6SThierry Reding sor->settings = devm_kmemdup(&pdev->dev, sor->soc->settings, 3636459cc2c6SThierry Reding sor->soc->num_settings * 3637459cc2c6SThierry Reding sizeof(*sor->settings), 3638459cc2c6SThierry Reding GFP_KERNEL); 3639459cc2c6SThierry Reding if (!sor->settings) 3640459cc2c6SThierry Reding return -ENOMEM; 3641459cc2c6SThierry Reding 3642459cc2c6SThierry Reding sor->num_settings = sor->soc->num_settings; 36436b6b6042SThierry Reding 36446b6b6042SThierry Reding np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0); 36456b6b6042SThierry Reding if (np) { 36469542c237SThierry Reding sor->aux = drm_dp_aux_find_by_of_node(np); 36476b6b6042SThierry Reding of_node_put(np); 36486b6b6042SThierry Reding 36499542c237SThierry Reding if (!sor->aux) 36506b6b6042SThierry Reding return -EPROBE_DEFER; 36516f684de5SThierry Reding 36526f684de5SThierry Reding sor->output.ddc = &sor->aux->ddc; 36536b6b6042SThierry Reding } 36546b6b6042SThierry Reding 36559542c237SThierry Reding if (!sor->aux) { 3656459cc2c6SThierry Reding if (sor->soc->supports_hdmi) { 3657459cc2c6SThierry Reding sor->ops = &tegra_sor_hdmi_ops; 3658c57997bcSThierry Reding sor->pad = TEGRA_IO_PAD_HDMI; 3659459cc2c6SThierry Reding } else if (sor->soc->supports_lvds) { 3660459cc2c6SThierry Reding dev_err(&pdev->dev, "LVDS not supported yet\n"); 3661459cc2c6SThierry Reding return -ENODEV; 3662459cc2c6SThierry Reding } else { 3663459cc2c6SThierry Reding dev_err(&pdev->dev, "unknown (non-DP) support\n"); 3664459cc2c6SThierry Reding return -ENODEV; 3665459cc2c6SThierry Reding } 3666459cc2c6SThierry Reding } else { 3667d278e4a9SThierry Reding np = of_parse_phandle(pdev->dev.of_node, "nvidia,panel", 0); 3668d278e4a9SThierry Reding /* 3669d278e4a9SThierry Reding * No need to keep this around since we only use it as a check 3670d278e4a9SThierry Reding * to see if a panel is connected (eDP) or not (DP). 3671d278e4a9SThierry Reding */ 3672d278e4a9SThierry Reding of_node_put(np); 3673d278e4a9SThierry Reding 36740472c21bSThierry Reding sor->ops = &tegra_sor_dp_ops; 3675d23691f6SThierry Reding sor->pad = TEGRA_IO_PAD_LVDS; 3676459cc2c6SThierry Reding } 3677459cc2c6SThierry Reding 3678c57997bcSThierry Reding err = tegra_sor_parse_dt(sor); 3679c57997bcSThierry Reding if (err < 0) 3680c57997bcSThierry Reding return err; 3681c57997bcSThierry Reding 36826b6b6042SThierry Reding err = tegra_output_probe(&sor->output); 36834dbdc740SThierry Reding if (err < 0) { 36844dbdc740SThierry Reding dev_err(&pdev->dev, "failed to probe output: %d\n", err); 36856b6b6042SThierry Reding return err; 36864dbdc740SThierry Reding } 36876b6b6042SThierry Reding 3688459cc2c6SThierry Reding if (sor->ops && sor->ops->probe) { 3689459cc2c6SThierry Reding err = sor->ops->probe(sor); 3690459cc2c6SThierry Reding if (err < 0) { 3691459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to probe %s: %d\n", 3692459cc2c6SThierry Reding sor->ops->name, err); 3693459cc2c6SThierry Reding goto output; 3694459cc2c6SThierry Reding } 3695459cc2c6SThierry Reding } 3696459cc2c6SThierry Reding 36976b6b6042SThierry Reding regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 36986b6b6042SThierry Reding sor->regs = devm_ioremap_resource(&pdev->dev, regs); 3699459cc2c6SThierry Reding if (IS_ERR(sor->regs)) { 3700459cc2c6SThierry Reding err = PTR_ERR(sor->regs); 3701459cc2c6SThierry Reding goto remove; 3702459cc2c6SThierry Reding } 37036b6b6042SThierry Reding 37048e2988a7SThierry Reding err = platform_get_irq(pdev, 0); 37058e2988a7SThierry Reding if (err < 0) { 37068e2988a7SThierry Reding dev_err(&pdev->dev, "failed to get IRQ: %d\n", err); 37078e2988a7SThierry Reding goto remove; 37088e2988a7SThierry Reding } 37098e2988a7SThierry Reding 37108e2988a7SThierry Reding sor->irq = err; 37118e2988a7SThierry Reding 37128e2988a7SThierry Reding err = devm_request_irq(sor->dev, sor->irq, tegra_sor_irq, 0, 37138e2988a7SThierry Reding dev_name(sor->dev), sor); 37148e2988a7SThierry Reding if (err < 0) { 37158e2988a7SThierry Reding dev_err(&pdev->dev, "failed to request IRQ: %d\n", err); 37168e2988a7SThierry Reding goto remove; 37178e2988a7SThierry Reding } 37188e2988a7SThierry Reding 371911c632e1SThierry Reding sor->rst = devm_reset_control_get_exclusive_released(&pdev->dev, "sor"); 37204dbdc740SThierry Reding if (IS_ERR(sor->rst)) { 3721459cc2c6SThierry Reding err = PTR_ERR(sor->rst); 3722180b46ecSThierry Reding 3723180b46ecSThierry Reding if (err != -EBUSY || WARN_ON(!pdev->dev.pm_domain)) { 3724f8c79120SJon Hunter dev_err(&pdev->dev, "failed to get reset control: %d\n", 3725f8c79120SJon Hunter err); 3726459cc2c6SThierry Reding goto remove; 37274dbdc740SThierry Reding } 3728180b46ecSThierry Reding 3729180b46ecSThierry Reding /* 3730180b46ecSThierry Reding * At this point, the reset control is most likely being used 3731180b46ecSThierry Reding * by the generic power domain implementation. With any luck 3732180b46ecSThierry Reding * the power domain will have taken care of resetting the SOR 3733180b46ecSThierry Reding * and we don't have to do anything. 3734180b46ecSThierry Reding */ 3735180b46ecSThierry Reding sor->rst = NULL; 3736f8c79120SJon Hunter } 37376b6b6042SThierry Reding 37386b6b6042SThierry Reding sor->clk = devm_clk_get(&pdev->dev, NULL); 37394dbdc740SThierry Reding if (IS_ERR(sor->clk)) { 3740459cc2c6SThierry Reding err = PTR_ERR(sor->clk); 3741459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get module clock: %d\n", err); 3742459cc2c6SThierry Reding goto remove; 37434dbdc740SThierry Reding } 37446b6b6042SThierry Reding 3745618dee39SThierry Reding if (sor->soc->supports_hdmi || sor->soc->supports_dp) { 3746e1335e2fSThierry Reding struct device_node *np = pdev->dev.of_node; 3747e1335e2fSThierry Reding const char *name; 3748e1335e2fSThierry Reding 3749e1335e2fSThierry Reding /* 3750e1335e2fSThierry Reding * For backwards compatibility with Tegra210 device trees, 3751e1335e2fSThierry Reding * fall back to the old clock name "source" if the new "out" 3752e1335e2fSThierry Reding * clock is not available. 3753e1335e2fSThierry Reding */ 3754e1335e2fSThierry Reding if (of_property_match_string(np, "clock-names", "out") < 0) 3755e1335e2fSThierry Reding name = "source"; 3756e1335e2fSThierry Reding else 3757e1335e2fSThierry Reding name = "out"; 3758e1335e2fSThierry Reding 3759e1335e2fSThierry Reding sor->clk_out = devm_clk_get(&pdev->dev, name); 3760e1335e2fSThierry Reding if (IS_ERR(sor->clk_out)) { 3761e1335e2fSThierry Reding err = PTR_ERR(sor->clk_out); 3762e1335e2fSThierry Reding dev_err(sor->dev, "failed to get %s clock: %d\n", 3763e1335e2fSThierry Reding name, err); 3764618dee39SThierry Reding goto remove; 3765618dee39SThierry Reding } 37661087fac1SThierry Reding } else { 3767d780537fSThierry Reding /* fall back to the module clock on SOR0 (eDP/LVDS only) */ 37681087fac1SThierry Reding sor->clk_out = sor->clk; 3769618dee39SThierry Reding } 3770618dee39SThierry Reding 37716b6b6042SThierry Reding sor->clk_parent = devm_clk_get(&pdev->dev, "parent"); 37724dbdc740SThierry Reding if (IS_ERR(sor->clk_parent)) { 3773459cc2c6SThierry Reding err = PTR_ERR(sor->clk_parent); 3774459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get parent clock: %d\n", err); 3775459cc2c6SThierry Reding goto remove; 37764dbdc740SThierry Reding } 37776b6b6042SThierry Reding 37786b6b6042SThierry Reding sor->clk_safe = devm_clk_get(&pdev->dev, "safe"); 37794dbdc740SThierry Reding if (IS_ERR(sor->clk_safe)) { 3780459cc2c6SThierry Reding err = PTR_ERR(sor->clk_safe); 3781459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get safe clock: %d\n", err); 3782459cc2c6SThierry Reding goto remove; 37834dbdc740SThierry Reding } 37846b6b6042SThierry Reding 37856b6b6042SThierry Reding sor->clk_dp = devm_clk_get(&pdev->dev, "dp"); 37864dbdc740SThierry Reding if (IS_ERR(sor->clk_dp)) { 3787459cc2c6SThierry Reding err = PTR_ERR(sor->clk_dp); 3788459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get DP clock: %d\n", err); 3789459cc2c6SThierry Reding goto remove; 37904dbdc740SThierry Reding } 37916b6b6042SThierry Reding 3792e1335e2fSThierry Reding /* 3793e1335e2fSThierry Reding * Starting with Tegra186, the BPMP provides an implementation for 3794e1335e2fSThierry Reding * the pad output clock, so we have to look it up from device tree. 3795e1335e2fSThierry Reding */ 3796e1335e2fSThierry Reding sor->clk_pad = devm_clk_get(&pdev->dev, "pad"); 3797e1335e2fSThierry Reding if (IS_ERR(sor->clk_pad)) { 3798e1335e2fSThierry Reding if (sor->clk_pad != ERR_PTR(-ENOENT)) { 3799e1335e2fSThierry Reding err = PTR_ERR(sor->clk_pad); 3800e1335e2fSThierry Reding goto remove; 3801e1335e2fSThierry Reding } 3802e1335e2fSThierry Reding 3803e1335e2fSThierry Reding /* 3804e1335e2fSThierry Reding * If the pad output clock is not available, then we assume 3805e1335e2fSThierry Reding * we're on Tegra210 or earlier and have to provide our own 3806e1335e2fSThierry Reding * implementation. 3807e1335e2fSThierry Reding */ 3808e1335e2fSThierry Reding sor->clk_pad = NULL; 3809e1335e2fSThierry Reding } 3810e1335e2fSThierry Reding 3811e1335e2fSThierry Reding /* 3812e1335e2fSThierry Reding * The bootloader may have set up the SOR such that it's module clock 3813e1335e2fSThierry Reding * is sourced by one of the display PLLs. However, that doesn't work 3814e1335e2fSThierry Reding * without properly having set up other bits of the SOR. 3815e1335e2fSThierry Reding */ 3816e1335e2fSThierry Reding err = clk_set_parent(sor->clk_out, sor->clk_safe); 3817e1335e2fSThierry Reding if (err < 0) { 3818e1335e2fSThierry Reding dev_err(&pdev->dev, "failed to use safe clock: %d\n", err); 3819e1335e2fSThierry Reding goto remove; 3820e1335e2fSThierry Reding } 3821e1335e2fSThierry Reding 3822aaff8bd2SThierry Reding platform_set_drvdata(pdev, sor); 3823aaff8bd2SThierry Reding pm_runtime_enable(&pdev->dev); 3824aaff8bd2SThierry Reding 3825e1335e2fSThierry Reding /* 3826e1335e2fSThierry Reding * On Tegra210 and earlier, provide our own implementation for the 3827e1335e2fSThierry Reding * pad output clock. 3828e1335e2fSThierry Reding */ 3829e1335e2fSThierry Reding if (!sor->clk_pad) { 38304bdf4710SThierry Reding char *name; 38314bdf4710SThierry Reding 3832e1335e2fSThierry Reding err = pm_runtime_get_sync(&pdev->dev); 3833e1335e2fSThierry Reding if (err < 0) { 3834e1335e2fSThierry Reding dev_err(&pdev->dev, "failed to get runtime PM: %d\n", 3835e1335e2fSThierry Reding err); 3836e1335e2fSThierry Reding goto remove; 3837e1335e2fSThierry Reding } 3838b299221cSThierry Reding 38394bdf4710SThierry Reding name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "sor%u_pad_clkout", sor->index); 38404bdf4710SThierry Reding if (!name) { 38414bdf4710SThierry Reding err = -ENOMEM; 38424bdf4710SThierry Reding goto remove; 38434bdf4710SThierry Reding } 38444bdf4710SThierry Reding 38454bdf4710SThierry Reding sor->clk_pad = tegra_clk_sor_pad_register(sor, name); 3846e1335e2fSThierry Reding pm_runtime_put(&pdev->dev); 3847e1335e2fSThierry Reding } 3848e1335e2fSThierry Reding 3849e1335e2fSThierry Reding if (IS_ERR(sor->clk_pad)) { 3850e1335e2fSThierry Reding err = PTR_ERR(sor->clk_pad); 3851e1335e2fSThierry Reding dev_err(&pdev->dev, "failed to register SOR pad clock: %d\n", 3852e1335e2fSThierry Reding err); 3853b299221cSThierry Reding goto remove; 3854b299221cSThierry Reding } 3855b299221cSThierry Reding 38566b6b6042SThierry Reding INIT_LIST_HEAD(&sor->client.list); 38576b6b6042SThierry Reding sor->client.ops = &sor_client_ops; 38586b6b6042SThierry Reding sor->client.dev = &pdev->dev; 38596b6b6042SThierry Reding 38606b6b6042SThierry Reding err = host1x_client_register(&sor->client); 38616b6b6042SThierry Reding if (err < 0) { 38626b6b6042SThierry Reding dev_err(&pdev->dev, "failed to register host1x client: %d\n", 38636b6b6042SThierry Reding err); 3864459cc2c6SThierry Reding goto remove; 38656b6b6042SThierry Reding } 38666b6b6042SThierry Reding 38676b6b6042SThierry Reding return 0; 3868459cc2c6SThierry Reding 3869459cc2c6SThierry Reding remove: 3870459cc2c6SThierry Reding if (sor->ops && sor->ops->remove) 3871459cc2c6SThierry Reding sor->ops->remove(sor); 3872459cc2c6SThierry Reding output: 3873459cc2c6SThierry Reding tegra_output_remove(&sor->output); 3874459cc2c6SThierry Reding return err; 38756b6b6042SThierry Reding } 38766b6b6042SThierry Reding 38776b6b6042SThierry Reding static int tegra_sor_remove(struct platform_device *pdev) 38786b6b6042SThierry Reding { 38796b6b6042SThierry Reding struct tegra_sor *sor = platform_get_drvdata(pdev); 38806b6b6042SThierry Reding int err; 38816b6b6042SThierry Reding 3882aaff8bd2SThierry Reding pm_runtime_disable(&pdev->dev); 3883aaff8bd2SThierry Reding 38846b6b6042SThierry Reding err = host1x_client_unregister(&sor->client); 38856b6b6042SThierry Reding if (err < 0) { 38866b6b6042SThierry Reding dev_err(&pdev->dev, "failed to unregister host1x client: %d\n", 38876b6b6042SThierry Reding err); 38886b6b6042SThierry Reding return err; 38896b6b6042SThierry Reding } 38906b6b6042SThierry Reding 3891459cc2c6SThierry Reding if (sor->ops && sor->ops->remove) { 3892459cc2c6SThierry Reding err = sor->ops->remove(sor); 3893459cc2c6SThierry Reding if (err < 0) 3894459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to remove SOR: %d\n", err); 3895459cc2c6SThierry Reding } 3896459cc2c6SThierry Reding 3897328ec69eSThierry Reding tegra_output_remove(&sor->output); 38986b6b6042SThierry Reding 38996b6b6042SThierry Reding return 0; 39006b6b6042SThierry Reding } 39016b6b6042SThierry Reding 3902aaff8bd2SThierry Reding #ifdef CONFIG_PM 3903aaff8bd2SThierry Reding static int tegra_sor_suspend(struct device *dev) 3904aaff8bd2SThierry Reding { 3905aaff8bd2SThierry Reding struct tegra_sor *sor = dev_get_drvdata(dev); 3906aaff8bd2SThierry Reding int err; 3907aaff8bd2SThierry Reding 3908f8c79120SJon Hunter if (sor->rst) { 3909aaff8bd2SThierry Reding err = reset_control_assert(sor->rst); 3910aaff8bd2SThierry Reding if (err < 0) { 3911aaff8bd2SThierry Reding dev_err(dev, "failed to assert reset: %d\n", err); 3912aaff8bd2SThierry Reding return err; 3913aaff8bd2SThierry Reding } 391411c632e1SThierry Reding 391511c632e1SThierry Reding reset_control_release(sor->rst); 3916f8c79120SJon Hunter } 3917aaff8bd2SThierry Reding 3918aaff8bd2SThierry Reding usleep_range(1000, 2000); 3919aaff8bd2SThierry Reding 3920aaff8bd2SThierry Reding clk_disable_unprepare(sor->clk); 3921aaff8bd2SThierry Reding 3922aaff8bd2SThierry Reding return 0; 3923aaff8bd2SThierry Reding } 3924aaff8bd2SThierry Reding 3925aaff8bd2SThierry Reding static int tegra_sor_resume(struct device *dev) 3926aaff8bd2SThierry Reding { 3927aaff8bd2SThierry Reding struct tegra_sor *sor = dev_get_drvdata(dev); 3928aaff8bd2SThierry Reding int err; 3929aaff8bd2SThierry Reding 3930aaff8bd2SThierry Reding err = clk_prepare_enable(sor->clk); 3931aaff8bd2SThierry Reding if (err < 0) { 3932aaff8bd2SThierry Reding dev_err(dev, "failed to enable clock: %d\n", err); 3933aaff8bd2SThierry Reding return err; 3934aaff8bd2SThierry Reding } 3935aaff8bd2SThierry Reding 3936aaff8bd2SThierry Reding usleep_range(1000, 2000); 3937aaff8bd2SThierry Reding 3938f8c79120SJon Hunter if (sor->rst) { 393911c632e1SThierry Reding err = reset_control_acquire(sor->rst); 394011c632e1SThierry Reding if (err < 0) { 394111c632e1SThierry Reding dev_err(dev, "failed to acquire reset: %d\n", err); 394211c632e1SThierry Reding clk_disable_unprepare(sor->clk); 394311c632e1SThierry Reding return err; 394411c632e1SThierry Reding } 394511c632e1SThierry Reding 3946aaff8bd2SThierry Reding err = reset_control_deassert(sor->rst); 3947aaff8bd2SThierry Reding if (err < 0) { 3948aaff8bd2SThierry Reding dev_err(dev, "failed to deassert reset: %d\n", err); 394911c632e1SThierry Reding reset_control_release(sor->rst); 3950aaff8bd2SThierry Reding clk_disable_unprepare(sor->clk); 3951aaff8bd2SThierry Reding return err; 3952aaff8bd2SThierry Reding } 3953f8c79120SJon Hunter } 3954aaff8bd2SThierry Reding 3955aaff8bd2SThierry Reding return 0; 3956aaff8bd2SThierry Reding } 3957aaff8bd2SThierry Reding #endif 3958aaff8bd2SThierry Reding 3959aaff8bd2SThierry Reding static const struct dev_pm_ops tegra_sor_pm_ops = { 3960aaff8bd2SThierry Reding SET_RUNTIME_PM_OPS(tegra_sor_suspend, tegra_sor_resume, NULL) 3961aaff8bd2SThierry Reding }; 3962aaff8bd2SThierry Reding 39636b6b6042SThierry Reding struct platform_driver tegra_sor_driver = { 39646b6b6042SThierry Reding .driver = { 39656b6b6042SThierry Reding .name = "tegra-sor", 39666b6b6042SThierry Reding .of_match_table = tegra_sor_of_match, 3967aaff8bd2SThierry Reding .pm = &tegra_sor_pm_ops, 39686b6b6042SThierry Reding }, 39696b6b6042SThierry Reding .probe = tegra_sor_probe, 39706b6b6042SThierry Reding .remove = tegra_sor_remove, 39716b6b6042SThierry Reding }; 3972