xref: /openbmc/linux/drivers/gpu/drm/tegra/sor.c (revision 5b8e043b6df4caf4aa41921ed584659a0c5ad269)
16b6b6042SThierry Reding /*
26b6b6042SThierry Reding  * Copyright (C) 2013 NVIDIA Corporation
36b6b6042SThierry Reding  *
46b6b6042SThierry Reding  * This program is free software; you can redistribute it and/or modify
56b6b6042SThierry Reding  * it under the terms of the GNU General Public License version 2 as
66b6b6042SThierry Reding  * published by the Free Software Foundation.
76b6b6042SThierry Reding  */
86b6b6042SThierry Reding 
96b6b6042SThierry Reding #include <linux/clk.h>
10b299221cSThierry Reding #include <linux/clk-provider.h>
11a82752e1SThierry Reding #include <linux/debugfs.h>
126fad8f66SThierry Reding #include <linux/gpio.h>
136b6b6042SThierry Reding #include <linux/io.h>
14459cc2c6SThierry Reding #include <linux/of_device.h>
156b6b6042SThierry Reding #include <linux/platform_device.h>
16aaff8bd2SThierry Reding #include <linux/pm_runtime.h>
17459cc2c6SThierry Reding #include <linux/regulator/consumer.h>
186b6b6042SThierry Reding #include <linux/reset.h>
19306a7f91SThierry Reding 
207232398aSThierry Reding #include <soc/tegra/pmc.h>
216b6b6042SThierry Reding 
224aa3df71SThierry Reding #include <drm/drm_atomic_helper.h>
236b6b6042SThierry Reding #include <drm/drm_dp_helper.h>
246fad8f66SThierry Reding #include <drm/drm_panel.h>
256b6b6042SThierry Reding 
266b6b6042SThierry Reding #include "dc.h"
276b6b6042SThierry Reding #include "drm.h"
286b6b6042SThierry Reding #include "sor.h"
29932f6529SThierry Reding #include "trace.h"
306b6b6042SThierry Reding 
31459cc2c6SThierry Reding #define SOR_REKEY 0x38
32459cc2c6SThierry Reding 
33459cc2c6SThierry Reding struct tegra_sor_hdmi_settings {
34459cc2c6SThierry Reding 	unsigned long frequency;
35459cc2c6SThierry Reding 
36459cc2c6SThierry Reding 	u8 vcocap;
37459cc2c6SThierry Reding 	u8 ichpmp;
38459cc2c6SThierry Reding 	u8 loadadj;
39459cc2c6SThierry Reding 	u8 termadj;
40459cc2c6SThierry Reding 	u8 tx_pu;
41459cc2c6SThierry Reding 	u8 bg_vref;
42459cc2c6SThierry Reding 
43459cc2c6SThierry Reding 	u8 drive_current[4];
44459cc2c6SThierry Reding 	u8 preemphasis[4];
45459cc2c6SThierry Reding };
46459cc2c6SThierry Reding 
47459cc2c6SThierry Reding #if 1
48459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
49459cc2c6SThierry Reding 	{
50459cc2c6SThierry Reding 		.frequency = 54000000,
51459cc2c6SThierry Reding 		.vcocap = 0x0,
52459cc2c6SThierry Reding 		.ichpmp = 0x1,
53459cc2c6SThierry Reding 		.loadadj = 0x3,
54459cc2c6SThierry Reding 		.termadj = 0x9,
55459cc2c6SThierry Reding 		.tx_pu = 0x10,
56459cc2c6SThierry Reding 		.bg_vref = 0x8,
57459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
58459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
59459cc2c6SThierry Reding 	}, {
60459cc2c6SThierry Reding 		.frequency = 75000000,
61459cc2c6SThierry Reding 		.vcocap = 0x3,
62459cc2c6SThierry Reding 		.ichpmp = 0x1,
63459cc2c6SThierry Reding 		.loadadj = 0x3,
64459cc2c6SThierry Reding 		.termadj = 0x9,
65459cc2c6SThierry Reding 		.tx_pu = 0x40,
66459cc2c6SThierry Reding 		.bg_vref = 0x8,
67459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
68459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
69459cc2c6SThierry Reding 	}, {
70459cc2c6SThierry Reding 		.frequency = 150000000,
71459cc2c6SThierry Reding 		.vcocap = 0x3,
72459cc2c6SThierry Reding 		.ichpmp = 0x1,
73459cc2c6SThierry Reding 		.loadadj = 0x3,
74459cc2c6SThierry Reding 		.termadj = 0x9,
75459cc2c6SThierry Reding 		.tx_pu = 0x66,
76459cc2c6SThierry Reding 		.bg_vref = 0x8,
77459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
78459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
79459cc2c6SThierry Reding 	}, {
80459cc2c6SThierry Reding 		.frequency = 300000000,
81459cc2c6SThierry Reding 		.vcocap = 0x3,
82459cc2c6SThierry Reding 		.ichpmp = 0x1,
83459cc2c6SThierry Reding 		.loadadj = 0x3,
84459cc2c6SThierry Reding 		.termadj = 0x9,
85459cc2c6SThierry Reding 		.tx_pu = 0x66,
86459cc2c6SThierry Reding 		.bg_vref = 0xa,
87459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
88459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x17, 0x17, 0x17 },
89459cc2c6SThierry Reding 	}, {
90459cc2c6SThierry Reding 		.frequency = 600000000,
91459cc2c6SThierry Reding 		.vcocap = 0x3,
92459cc2c6SThierry Reding 		.ichpmp = 0x1,
93459cc2c6SThierry Reding 		.loadadj = 0x3,
94459cc2c6SThierry Reding 		.termadj = 0x9,
95459cc2c6SThierry Reding 		.tx_pu = 0x66,
96459cc2c6SThierry Reding 		.bg_vref = 0x8,
97459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
98459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
99459cc2c6SThierry Reding 	},
100459cc2c6SThierry Reding };
101459cc2c6SThierry Reding #else
102459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
103459cc2c6SThierry Reding 	{
104459cc2c6SThierry Reding 		.frequency = 75000000,
105459cc2c6SThierry Reding 		.vcocap = 0x3,
106459cc2c6SThierry Reding 		.ichpmp = 0x1,
107459cc2c6SThierry Reding 		.loadadj = 0x3,
108459cc2c6SThierry Reding 		.termadj = 0x9,
109459cc2c6SThierry Reding 		.tx_pu = 0x40,
110459cc2c6SThierry Reding 		.bg_vref = 0x8,
111459cc2c6SThierry Reding 		.drive_current = { 0x29, 0x29, 0x29, 0x29 },
112459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
113459cc2c6SThierry Reding 	}, {
114459cc2c6SThierry Reding 		.frequency = 150000000,
115459cc2c6SThierry Reding 		.vcocap = 0x3,
116459cc2c6SThierry Reding 		.ichpmp = 0x1,
117459cc2c6SThierry Reding 		.loadadj = 0x3,
118459cc2c6SThierry Reding 		.termadj = 0x9,
119459cc2c6SThierry Reding 		.tx_pu = 0x66,
120459cc2c6SThierry Reding 		.bg_vref = 0x8,
121459cc2c6SThierry Reding 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
122459cc2c6SThierry Reding 		.preemphasis = { 0x01, 0x02, 0x02, 0x02 },
123459cc2c6SThierry Reding 	}, {
124459cc2c6SThierry Reding 		.frequency = 300000000,
125459cc2c6SThierry Reding 		.vcocap = 0x3,
126459cc2c6SThierry Reding 		.ichpmp = 0x6,
127459cc2c6SThierry Reding 		.loadadj = 0x3,
128459cc2c6SThierry Reding 		.termadj = 0x9,
129459cc2c6SThierry Reding 		.tx_pu = 0x66,
130459cc2c6SThierry Reding 		.bg_vref = 0xf,
131459cc2c6SThierry Reding 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
132459cc2c6SThierry Reding 		.preemphasis = { 0x10, 0x3e, 0x3e, 0x3e },
133459cc2c6SThierry Reding 	}, {
134459cc2c6SThierry Reding 		.frequency = 600000000,
135459cc2c6SThierry Reding 		.vcocap = 0x3,
136459cc2c6SThierry Reding 		.ichpmp = 0xa,
137459cc2c6SThierry Reding 		.loadadj = 0x3,
138459cc2c6SThierry Reding 		.termadj = 0xb,
139459cc2c6SThierry Reding 		.tx_pu = 0x66,
140459cc2c6SThierry Reding 		.bg_vref = 0xe,
141459cc2c6SThierry Reding 		.drive_current = { 0x35, 0x3e, 0x3e, 0x3e },
142459cc2c6SThierry Reding 		.preemphasis = { 0x02, 0x3f, 0x3f, 0x3f },
143459cc2c6SThierry Reding 	},
144459cc2c6SThierry Reding };
145459cc2c6SThierry Reding #endif
146459cc2c6SThierry Reding 
147459cc2c6SThierry Reding struct tegra_sor_soc {
148459cc2c6SThierry Reding 	bool supports_edp;
149459cc2c6SThierry Reding 	bool supports_lvds;
150459cc2c6SThierry Reding 	bool supports_hdmi;
151459cc2c6SThierry Reding 	bool supports_dp;
152459cc2c6SThierry Reding 
153459cc2c6SThierry Reding 	const struct tegra_sor_hdmi_settings *settings;
154459cc2c6SThierry Reding 	unsigned int num_settings;
15530b49435SThierry Reding 
15630b49435SThierry Reding 	const u8 *xbar_cfg;
157459cc2c6SThierry Reding };
158459cc2c6SThierry Reding 
159459cc2c6SThierry Reding struct tegra_sor;
160459cc2c6SThierry Reding 
161459cc2c6SThierry Reding struct tegra_sor_ops {
162459cc2c6SThierry Reding 	const char *name;
163459cc2c6SThierry Reding 	int (*probe)(struct tegra_sor *sor);
164459cc2c6SThierry Reding 	int (*remove)(struct tegra_sor *sor);
165459cc2c6SThierry Reding };
166459cc2c6SThierry Reding 
1676b6b6042SThierry Reding struct tegra_sor {
1686b6b6042SThierry Reding 	struct host1x_client client;
1696b6b6042SThierry Reding 	struct tegra_output output;
1706b6b6042SThierry Reding 	struct device *dev;
1716b6b6042SThierry Reding 
172459cc2c6SThierry Reding 	const struct tegra_sor_soc *soc;
1736b6b6042SThierry Reding 	void __iomem *regs;
1746b6b6042SThierry Reding 
1756b6b6042SThierry Reding 	struct reset_control *rst;
1766b6b6042SThierry Reding 	struct clk *clk_parent;
1776b6b6042SThierry Reding 	struct clk *clk_safe;
178e1335e2fSThierry Reding 	struct clk *clk_out;
179e1335e2fSThierry Reding 	struct clk *clk_pad;
1806b6b6042SThierry Reding 	struct clk *clk_dp;
1816b6b6042SThierry Reding 	struct clk *clk;
1826b6b6042SThierry Reding 
1839542c237SThierry Reding 	struct drm_dp_aux *aux;
1846b6b6042SThierry Reding 
185dab16336SThierry Reding 	struct drm_info_list *debugfs_files;
186459cc2c6SThierry Reding 
187459cc2c6SThierry Reding 	const struct tegra_sor_ops *ops;
188459cc2c6SThierry Reding 
189459cc2c6SThierry Reding 	/* for HDMI 2.0 */
190459cc2c6SThierry Reding 	struct tegra_sor_hdmi_settings *settings;
191459cc2c6SThierry Reding 	unsigned int num_settings;
192459cc2c6SThierry Reding 
193459cc2c6SThierry Reding 	struct regulator *avdd_io_supply;
194459cc2c6SThierry Reding 	struct regulator *vdd_pll_supply;
195459cc2c6SThierry Reding 	struct regulator *hdmi_supply;
1966b6b6042SThierry Reding };
1976b6b6042SThierry Reding 
198c31efa7aSThierry Reding struct tegra_sor_state {
199c31efa7aSThierry Reding 	struct drm_connector_state base;
200c31efa7aSThierry Reding 
201c31efa7aSThierry Reding 	unsigned int bpc;
202c31efa7aSThierry Reding };
203c31efa7aSThierry Reding 
204c31efa7aSThierry Reding static inline struct tegra_sor_state *
205c31efa7aSThierry Reding to_sor_state(struct drm_connector_state *state)
206c31efa7aSThierry Reding {
207c31efa7aSThierry Reding 	return container_of(state, struct tegra_sor_state, base);
208c31efa7aSThierry Reding }
209c31efa7aSThierry Reding 
21034fa183bSThierry Reding struct tegra_sor_config {
21134fa183bSThierry Reding 	u32 bits_per_pixel;
21234fa183bSThierry Reding 
21334fa183bSThierry Reding 	u32 active_polarity;
21434fa183bSThierry Reding 	u32 active_count;
21534fa183bSThierry Reding 	u32 tu_size;
21634fa183bSThierry Reding 	u32 active_frac;
21734fa183bSThierry Reding 	u32 watermark;
2187890b576SThierry Reding 
2197890b576SThierry Reding 	u32 hblank_symbols;
2207890b576SThierry Reding 	u32 vblank_symbols;
22134fa183bSThierry Reding };
22234fa183bSThierry Reding 
2236b6b6042SThierry Reding static inline struct tegra_sor *
2246b6b6042SThierry Reding host1x_client_to_sor(struct host1x_client *client)
2256b6b6042SThierry Reding {
2266b6b6042SThierry Reding 	return container_of(client, struct tegra_sor, client);
2276b6b6042SThierry Reding }
2286b6b6042SThierry Reding 
2296b6b6042SThierry Reding static inline struct tegra_sor *to_sor(struct tegra_output *output)
2306b6b6042SThierry Reding {
2316b6b6042SThierry Reding 	return container_of(output, struct tegra_sor, output);
2326b6b6042SThierry Reding }
2336b6b6042SThierry Reding 
2345c5f1301SThierry Reding static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned int offset)
2356b6b6042SThierry Reding {
236932f6529SThierry Reding 	u32 value = readl(sor->regs + (offset << 2));
237932f6529SThierry Reding 
238932f6529SThierry Reding 	trace_sor_readl(sor->dev, offset, value);
239932f6529SThierry Reding 
240932f6529SThierry Reding 	return value;
2416b6b6042SThierry Reding }
2426b6b6042SThierry Reding 
24328fe2076SThierry Reding static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value,
2445c5f1301SThierry Reding 				    unsigned int offset)
2456b6b6042SThierry Reding {
246932f6529SThierry Reding 	trace_sor_writel(sor->dev, offset, value);
2476b6b6042SThierry Reding 	writel(value, sor->regs + (offset << 2));
2486b6b6042SThierry Reding }
2496b6b6042SThierry Reding 
25025bb2cecSThierry Reding static int tegra_sor_set_parent_clock(struct tegra_sor *sor, struct clk *parent)
25125bb2cecSThierry Reding {
25225bb2cecSThierry Reding 	int err;
25325bb2cecSThierry Reding 
25425bb2cecSThierry Reding 	clk_disable_unprepare(sor->clk);
25525bb2cecSThierry Reding 
256e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk_out, parent);
25725bb2cecSThierry Reding 	if (err < 0)
25825bb2cecSThierry Reding 		return err;
25925bb2cecSThierry Reding 
26025bb2cecSThierry Reding 	err = clk_prepare_enable(sor->clk);
26125bb2cecSThierry Reding 	if (err < 0)
26225bb2cecSThierry Reding 		return err;
26325bb2cecSThierry Reding 
26425bb2cecSThierry Reding 	return 0;
26525bb2cecSThierry Reding }
26625bb2cecSThierry Reding 
267e1335e2fSThierry Reding struct tegra_clk_sor_pad {
268b299221cSThierry Reding 	struct clk_hw hw;
269b299221cSThierry Reding 	struct tegra_sor *sor;
270b299221cSThierry Reding };
271b299221cSThierry Reding 
272e1335e2fSThierry Reding static inline struct tegra_clk_sor_pad *to_pad(struct clk_hw *hw)
273b299221cSThierry Reding {
274e1335e2fSThierry Reding 	return container_of(hw, struct tegra_clk_sor_pad, hw);
275b299221cSThierry Reding }
276b299221cSThierry Reding 
277e1335e2fSThierry Reding static const char * const tegra_clk_sor_pad_parents[] = {
278b299221cSThierry Reding 	"pll_d2_out0", "pll_dp"
279b299221cSThierry Reding };
280b299221cSThierry Reding 
281e1335e2fSThierry Reding static int tegra_clk_sor_pad_set_parent(struct clk_hw *hw, u8 index)
282b299221cSThierry Reding {
283e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad = to_pad(hw);
284e1335e2fSThierry Reding 	struct tegra_sor *sor = pad->sor;
285b299221cSThierry Reding 	u32 value;
286b299221cSThierry Reding 
287b299221cSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
288b299221cSThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
289b299221cSThierry Reding 
290b299221cSThierry Reding 	switch (index) {
291b299221cSThierry Reding 	case 0:
292b299221cSThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
293b299221cSThierry Reding 		break;
294b299221cSThierry Reding 
295b299221cSThierry Reding 	case 1:
296b299221cSThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
297b299221cSThierry Reding 		break;
298b299221cSThierry Reding 	}
299b299221cSThierry Reding 
300b299221cSThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
301b299221cSThierry Reding 
302b299221cSThierry Reding 	return 0;
303b299221cSThierry Reding }
304b299221cSThierry Reding 
305e1335e2fSThierry Reding static u8 tegra_clk_sor_pad_get_parent(struct clk_hw *hw)
306b299221cSThierry Reding {
307e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad = to_pad(hw);
308e1335e2fSThierry Reding 	struct tegra_sor *sor = pad->sor;
309b299221cSThierry Reding 	u8 parent = U8_MAX;
310b299221cSThierry Reding 	u32 value;
311b299221cSThierry Reding 
312b299221cSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
313b299221cSThierry Reding 
314b299221cSThierry Reding 	switch (value & SOR_CLK_CNTRL_DP_CLK_SEL_MASK) {
315b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK:
316b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK:
317b299221cSThierry Reding 		parent = 0;
318b299221cSThierry Reding 		break;
319b299221cSThierry Reding 
320b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK:
321b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK:
322b299221cSThierry Reding 		parent = 1;
323b299221cSThierry Reding 		break;
324b299221cSThierry Reding 	}
325b299221cSThierry Reding 
326b299221cSThierry Reding 	return parent;
327b299221cSThierry Reding }
328b299221cSThierry Reding 
329e1335e2fSThierry Reding static const struct clk_ops tegra_clk_sor_pad_ops = {
330e1335e2fSThierry Reding 	.set_parent = tegra_clk_sor_pad_set_parent,
331e1335e2fSThierry Reding 	.get_parent = tegra_clk_sor_pad_get_parent,
332b299221cSThierry Reding };
333b299221cSThierry Reding 
334e1335e2fSThierry Reding static struct clk *tegra_clk_sor_pad_register(struct tegra_sor *sor,
335b299221cSThierry Reding 					      const char *name)
336b299221cSThierry Reding {
337e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad;
338b299221cSThierry Reding 	struct clk_init_data init;
339b299221cSThierry Reding 	struct clk *clk;
340b299221cSThierry Reding 
341e1335e2fSThierry Reding 	pad = devm_kzalloc(sor->dev, sizeof(*pad), GFP_KERNEL);
342e1335e2fSThierry Reding 	if (!pad)
343b299221cSThierry Reding 		return ERR_PTR(-ENOMEM);
344b299221cSThierry Reding 
345e1335e2fSThierry Reding 	pad->sor = sor;
346b299221cSThierry Reding 
347b299221cSThierry Reding 	init.name = name;
348b299221cSThierry Reding 	init.flags = 0;
349e1335e2fSThierry Reding 	init.parent_names = tegra_clk_sor_pad_parents;
350e1335e2fSThierry Reding 	init.num_parents = ARRAY_SIZE(tegra_clk_sor_pad_parents);
351e1335e2fSThierry Reding 	init.ops = &tegra_clk_sor_pad_ops;
352b299221cSThierry Reding 
353e1335e2fSThierry Reding 	pad->hw.init = &init;
354b299221cSThierry Reding 
355e1335e2fSThierry Reding 	clk = devm_clk_register(sor->dev, &pad->hw);
356b299221cSThierry Reding 
357b299221cSThierry Reding 	return clk;
358b299221cSThierry Reding }
359b299221cSThierry Reding 
3606b6b6042SThierry Reding static int tegra_sor_dp_train_fast(struct tegra_sor *sor,
3616b6b6042SThierry Reding 				   struct drm_dp_link *link)
3626b6b6042SThierry Reding {
3636b6b6042SThierry Reding 	unsigned int i;
3646b6b6042SThierry Reding 	u8 pattern;
36528fe2076SThierry Reding 	u32 value;
3666b6b6042SThierry Reding 	int err;
3676b6b6042SThierry Reding 
3686b6b6042SThierry Reding 	/* setup lane parameters */
3696b6b6042SThierry Reding 	value = SOR_LANE_DRIVE_CURRENT_LANE3(0x40) |
3706b6b6042SThierry Reding 		SOR_LANE_DRIVE_CURRENT_LANE2(0x40) |
3716b6b6042SThierry Reding 		SOR_LANE_DRIVE_CURRENT_LANE1(0x40) |
3726b6b6042SThierry Reding 		SOR_LANE_DRIVE_CURRENT_LANE0(0x40);
373a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
3746b6b6042SThierry Reding 
3756b6b6042SThierry Reding 	value = SOR_LANE_PREEMPHASIS_LANE3(0x0f) |
3766b6b6042SThierry Reding 		SOR_LANE_PREEMPHASIS_LANE2(0x0f) |
3776b6b6042SThierry Reding 		SOR_LANE_PREEMPHASIS_LANE1(0x0f) |
3786b6b6042SThierry Reding 		SOR_LANE_PREEMPHASIS_LANE0(0x0f);
379a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
3806b6b6042SThierry Reding 
381a9a9e4fdSThierry Reding 	value = SOR_LANE_POSTCURSOR_LANE3(0x00) |
382a9a9e4fdSThierry Reding 		SOR_LANE_POSTCURSOR_LANE2(0x00) |
383a9a9e4fdSThierry Reding 		SOR_LANE_POSTCURSOR_LANE1(0x00) |
384a9a9e4fdSThierry Reding 		SOR_LANE_POSTCURSOR_LANE0(0x00);
385a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_POSTCURSOR0);
3866b6b6042SThierry Reding 
3876b6b6042SThierry Reding 	/* disable LVDS mode */
3886b6b6042SThierry Reding 	tegra_sor_writel(sor, 0, SOR_LVDS);
3896b6b6042SThierry Reding 
390a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
3916b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
3926b6b6042SThierry Reding 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
3936b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU(2); /* XXX: don't hardcode? */
394a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
3956b6b6042SThierry Reding 
396a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
3976b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
3986b6b6042SThierry Reding 		 SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0;
399a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
4006b6b6042SThierry Reding 
4016b6b6042SThierry Reding 	usleep_range(10, 100);
4026b6b6042SThierry Reding 
403a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
4046b6b6042SThierry Reding 	value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
4056b6b6042SThierry Reding 		   SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0);
406a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
4076b6b6042SThierry Reding 
4089542c237SThierry Reding 	err = drm_dp_aux_prepare(sor->aux, DP_SET_ANSI_8B10B);
4096b6b6042SThierry Reding 	if (err < 0)
4106b6b6042SThierry Reding 		return err;
4116b6b6042SThierry Reding 
4126b6b6042SThierry Reding 	for (i = 0, value = 0; i < link->num_lanes; i++) {
4136b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
4146b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_NONE |
4156b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_TRAIN1;
4166b6b6042SThierry Reding 		value = (value << 8) | lane;
4176b6b6042SThierry Reding 	}
4186b6b6042SThierry Reding 
4196b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
4206b6b6042SThierry Reding 
4216b6b6042SThierry Reding 	pattern = DP_TRAINING_PATTERN_1;
4226b6b6042SThierry Reding 
4239542c237SThierry Reding 	err = drm_dp_aux_train(sor->aux, link, pattern);
4246b6b6042SThierry Reding 	if (err < 0)
4256b6b6042SThierry Reding 		return err;
4266b6b6042SThierry Reding 
427a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
4286b6b6042SThierry Reding 	value |= SOR_DP_SPARE_SEQ_ENABLE;
4296b6b6042SThierry Reding 	value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
4306b6b6042SThierry Reding 	value |= SOR_DP_SPARE_MACRO_SOR_CLK;
431a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
4326b6b6042SThierry Reding 
4336b6b6042SThierry Reding 	for (i = 0, value = 0; i < link->num_lanes; i++) {
4346b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
4356b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_NONE |
4366b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_TRAIN2;
4376b6b6042SThierry Reding 		value = (value << 8) | lane;
4386b6b6042SThierry Reding 	}
4396b6b6042SThierry Reding 
4406b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
4416b6b6042SThierry Reding 
4426b6b6042SThierry Reding 	pattern = DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_2;
4436b6b6042SThierry Reding 
4449542c237SThierry Reding 	err = drm_dp_aux_train(sor->aux, link, pattern);
4456b6b6042SThierry Reding 	if (err < 0)
4466b6b6042SThierry Reding 		return err;
4476b6b6042SThierry Reding 
4486b6b6042SThierry Reding 	for (i = 0, value = 0; i < link->num_lanes; i++) {
4496b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
4506b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_GALIOS |
4516b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_NONE;
4526b6b6042SThierry Reding 		value = (value << 8) | lane;
4536b6b6042SThierry Reding 	}
4546b6b6042SThierry Reding 
4556b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
4566b6b6042SThierry Reding 
4576b6b6042SThierry Reding 	pattern = DP_TRAINING_PATTERN_DISABLE;
4586b6b6042SThierry Reding 
4599542c237SThierry Reding 	err = drm_dp_aux_train(sor->aux, link, pattern);
4606b6b6042SThierry Reding 	if (err < 0)
4616b6b6042SThierry Reding 		return err;
4626b6b6042SThierry Reding 
4636b6b6042SThierry Reding 	return 0;
4646b6b6042SThierry Reding }
4656b6b6042SThierry Reding 
466459cc2c6SThierry Reding static void tegra_sor_dp_term_calibrate(struct tegra_sor *sor)
467459cc2c6SThierry Reding {
468459cc2c6SThierry Reding 	u32 mask = 0x08, adj = 0, value;
469459cc2c6SThierry Reding 
470459cc2c6SThierry Reding 	/* enable pad calibration logic */
471459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
472459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
473459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
474459cc2c6SThierry Reding 
475459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL1);
476459cc2c6SThierry Reding 	value |= SOR_PLL1_TMDS_TERM;
477459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL1);
478459cc2c6SThierry Reding 
479459cc2c6SThierry Reding 	while (mask) {
480459cc2c6SThierry Reding 		adj |= mask;
481459cc2c6SThierry Reding 
482459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_PLL1);
483459cc2c6SThierry Reding 		value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
484459cc2c6SThierry Reding 		value |= SOR_PLL1_TMDS_TERMADJ(adj);
485459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, SOR_PLL1);
486459cc2c6SThierry Reding 
487459cc2c6SThierry Reding 		usleep_range(100, 200);
488459cc2c6SThierry Reding 
489459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_PLL1);
490459cc2c6SThierry Reding 		if (value & SOR_PLL1_TERM_COMPOUT)
491459cc2c6SThierry Reding 			adj &= ~mask;
492459cc2c6SThierry Reding 
493459cc2c6SThierry Reding 		mask >>= 1;
494459cc2c6SThierry Reding 	}
495459cc2c6SThierry Reding 
496459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL1);
497459cc2c6SThierry Reding 	value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
498459cc2c6SThierry Reding 	value |= SOR_PLL1_TMDS_TERMADJ(adj);
499459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL1);
500459cc2c6SThierry Reding 
501459cc2c6SThierry Reding 	/* disable pad calibration logic */
502459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
503459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
504459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
505459cc2c6SThierry Reding }
506459cc2c6SThierry Reding 
5076b6b6042SThierry Reding static void tegra_sor_super_update(struct tegra_sor *sor)
5086b6b6042SThierry Reding {
509a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
510a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 1, SOR_SUPER_STATE0);
511a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
5126b6b6042SThierry Reding }
5136b6b6042SThierry Reding 
5146b6b6042SThierry Reding static void tegra_sor_update(struct tegra_sor *sor)
5156b6b6042SThierry Reding {
516a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE0);
517a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 1, SOR_STATE0);
518a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE0);
5196b6b6042SThierry Reding }
5206b6b6042SThierry Reding 
5216b6b6042SThierry Reding static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout)
5226b6b6042SThierry Reding {
52328fe2076SThierry Reding 	u32 value;
5246b6b6042SThierry Reding 
5256b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWM_DIV);
5266b6b6042SThierry Reding 	value &= ~SOR_PWM_DIV_MASK;
5276b6b6042SThierry Reding 	value |= 0x400; /* period */
5286b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWM_DIV);
5296b6b6042SThierry Reding 
5306b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWM_CTL);
5316b6b6042SThierry Reding 	value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK;
5326b6b6042SThierry Reding 	value |= 0x400; /* duty cycle */
5336b6b6042SThierry Reding 	value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */
5346b6b6042SThierry Reding 	value |= SOR_PWM_CTL_TRIGGER;
5356b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWM_CTL);
5366b6b6042SThierry Reding 
5376b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
5386b6b6042SThierry Reding 
5396b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
5406b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWM_CTL);
5416b6b6042SThierry Reding 		if ((value & SOR_PWM_CTL_TRIGGER) == 0)
5426b6b6042SThierry Reding 			return 0;
5436b6b6042SThierry Reding 
5446b6b6042SThierry Reding 		usleep_range(25, 100);
5456b6b6042SThierry Reding 	}
5466b6b6042SThierry Reding 
5476b6b6042SThierry Reding 	return -ETIMEDOUT;
5486b6b6042SThierry Reding }
5496b6b6042SThierry Reding 
5506b6b6042SThierry Reding static int tegra_sor_attach(struct tegra_sor *sor)
5516b6b6042SThierry Reding {
5526b6b6042SThierry Reding 	unsigned long value, timeout;
5536b6b6042SThierry Reding 
5546b6b6042SThierry Reding 	/* wake up in normal mode */
555a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
5566b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE;
5576b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_MODE_NORMAL;
558a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
5596b6b6042SThierry Reding 	tegra_sor_super_update(sor);
5606b6b6042SThierry Reding 
5616b6b6042SThierry Reding 	/* attach */
562a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
5636b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_ATTACHED;
564a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
5656b6b6042SThierry Reding 	tegra_sor_super_update(sor);
5666b6b6042SThierry Reding 
5676b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
5686b6b6042SThierry Reding 
5696b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
5706b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
5716b6b6042SThierry Reding 		if ((value & SOR_TEST_ATTACHED) != 0)
5726b6b6042SThierry Reding 			return 0;
5736b6b6042SThierry Reding 
5746b6b6042SThierry Reding 		usleep_range(25, 100);
5756b6b6042SThierry Reding 	}
5766b6b6042SThierry Reding 
5776b6b6042SThierry Reding 	return -ETIMEDOUT;
5786b6b6042SThierry Reding }
5796b6b6042SThierry Reding 
5806b6b6042SThierry Reding static int tegra_sor_wakeup(struct tegra_sor *sor)
5816b6b6042SThierry Reding {
5826b6b6042SThierry Reding 	unsigned long value, timeout;
5836b6b6042SThierry Reding 
5846b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
5856b6b6042SThierry Reding 
5866b6b6042SThierry Reding 	/* wait for head to wake up */
5876b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
5886b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
5896b6b6042SThierry Reding 		value &= SOR_TEST_HEAD_MODE_MASK;
5906b6b6042SThierry Reding 
5916b6b6042SThierry Reding 		if (value == SOR_TEST_HEAD_MODE_AWAKE)
5926b6b6042SThierry Reding 			return 0;
5936b6b6042SThierry Reding 
5946b6b6042SThierry Reding 		usleep_range(25, 100);
5956b6b6042SThierry Reding 	}
5966b6b6042SThierry Reding 
5976b6b6042SThierry Reding 	return -ETIMEDOUT;
5986b6b6042SThierry Reding }
5996b6b6042SThierry Reding 
6006b6b6042SThierry Reding static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout)
6016b6b6042SThierry Reding {
60228fe2076SThierry Reding 	u32 value;
6036b6b6042SThierry Reding 
6046b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWR);
6056b6b6042SThierry Reding 	value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU;
6066b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWR);
6076b6b6042SThierry Reding 
6086b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
6096b6b6042SThierry Reding 
6106b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
6116b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
6126b6b6042SThierry Reding 		if ((value & SOR_PWR_TRIGGER) == 0)
6136b6b6042SThierry Reding 			return 0;
6146b6b6042SThierry Reding 
6156b6b6042SThierry Reding 		usleep_range(25, 100);
6166b6b6042SThierry Reding 	}
6176b6b6042SThierry Reding 
6186b6b6042SThierry Reding 	return -ETIMEDOUT;
6196b6b6042SThierry Reding }
6206b6b6042SThierry Reding 
62134fa183bSThierry Reding struct tegra_sor_params {
62234fa183bSThierry Reding 	/* number of link clocks per line */
62334fa183bSThierry Reding 	unsigned int num_clocks;
62434fa183bSThierry Reding 	/* ratio between input and output */
62534fa183bSThierry Reding 	u64 ratio;
62634fa183bSThierry Reding 	/* precision factor */
62734fa183bSThierry Reding 	u64 precision;
62834fa183bSThierry Reding 
62934fa183bSThierry Reding 	unsigned int active_polarity;
63034fa183bSThierry Reding 	unsigned int active_count;
63134fa183bSThierry Reding 	unsigned int active_frac;
63234fa183bSThierry Reding 	unsigned int tu_size;
63334fa183bSThierry Reding 	unsigned int error;
63434fa183bSThierry Reding };
63534fa183bSThierry Reding 
63634fa183bSThierry Reding static int tegra_sor_compute_params(struct tegra_sor *sor,
63734fa183bSThierry Reding 				    struct tegra_sor_params *params,
63834fa183bSThierry Reding 				    unsigned int tu_size)
63934fa183bSThierry Reding {
64034fa183bSThierry Reding 	u64 active_sym, active_count, frac, approx;
64134fa183bSThierry Reding 	u32 active_polarity, active_frac = 0;
64234fa183bSThierry Reding 	const u64 f = params->precision;
64334fa183bSThierry Reding 	s64 error;
64434fa183bSThierry Reding 
64534fa183bSThierry Reding 	active_sym = params->ratio * tu_size;
64634fa183bSThierry Reding 	active_count = div_u64(active_sym, f) * f;
64734fa183bSThierry Reding 	frac = active_sym - active_count;
64834fa183bSThierry Reding 
64934fa183bSThierry Reding 	/* fraction < 0.5 */
65034fa183bSThierry Reding 	if (frac >= (f / 2)) {
65134fa183bSThierry Reding 		active_polarity = 1;
65234fa183bSThierry Reding 		frac = f - frac;
65334fa183bSThierry Reding 	} else {
65434fa183bSThierry Reding 		active_polarity = 0;
65534fa183bSThierry Reding 	}
65634fa183bSThierry Reding 
65734fa183bSThierry Reding 	if (frac != 0) {
65834fa183bSThierry Reding 		frac = div_u64(f * f,  frac); /* 1/fraction */
65934fa183bSThierry Reding 		if (frac <= (15 * f)) {
66034fa183bSThierry Reding 			active_frac = div_u64(frac, f);
66134fa183bSThierry Reding 
66234fa183bSThierry Reding 			/* round up */
66334fa183bSThierry Reding 			if (active_polarity)
66434fa183bSThierry Reding 				active_frac++;
66534fa183bSThierry Reding 		} else {
66634fa183bSThierry Reding 			active_frac = active_polarity ? 1 : 15;
66734fa183bSThierry Reding 		}
66834fa183bSThierry Reding 	}
66934fa183bSThierry Reding 
67034fa183bSThierry Reding 	if (active_frac == 1)
67134fa183bSThierry Reding 		active_polarity = 0;
67234fa183bSThierry Reding 
67334fa183bSThierry Reding 	if (active_polarity == 1) {
67434fa183bSThierry Reding 		if (active_frac) {
67534fa183bSThierry Reding 			approx = active_count + (active_frac * (f - 1)) * f;
67634fa183bSThierry Reding 			approx = div_u64(approx, active_frac * f);
67734fa183bSThierry Reding 		} else {
67834fa183bSThierry Reding 			approx = active_count + f;
67934fa183bSThierry Reding 		}
68034fa183bSThierry Reding 	} else {
68134fa183bSThierry Reding 		if (active_frac)
68234fa183bSThierry Reding 			approx = active_count + div_u64(f, active_frac);
68334fa183bSThierry Reding 		else
68434fa183bSThierry Reding 			approx = active_count;
68534fa183bSThierry Reding 	}
68634fa183bSThierry Reding 
68734fa183bSThierry Reding 	error = div_s64(active_sym - approx, tu_size);
68834fa183bSThierry Reding 	error *= params->num_clocks;
68934fa183bSThierry Reding 
69079211c8eSAndrew Morton 	if (error <= 0 && abs(error) < params->error) {
69134fa183bSThierry Reding 		params->active_count = div_u64(active_count, f);
69234fa183bSThierry Reding 		params->active_polarity = active_polarity;
69334fa183bSThierry Reding 		params->active_frac = active_frac;
69479211c8eSAndrew Morton 		params->error = abs(error);
69534fa183bSThierry Reding 		params->tu_size = tu_size;
69634fa183bSThierry Reding 
69734fa183bSThierry Reding 		if (error == 0)
69834fa183bSThierry Reding 			return true;
69934fa183bSThierry Reding 	}
70034fa183bSThierry Reding 
70134fa183bSThierry Reding 	return false;
70234fa183bSThierry Reding }
70334fa183bSThierry Reding 
704a198359eSThierry Reding static int tegra_sor_compute_config(struct tegra_sor *sor,
70580444495SThierry Reding 				    const struct drm_display_mode *mode,
70634fa183bSThierry Reding 				    struct tegra_sor_config *config,
70734fa183bSThierry Reding 				    struct drm_dp_link *link)
70834fa183bSThierry Reding {
70934fa183bSThierry Reding 	const u64 f = 100000, link_rate = link->rate * 1000;
71034fa183bSThierry Reding 	const u64 pclk = mode->clock * 1000;
7117890b576SThierry Reding 	u64 input, output, watermark, num;
71234fa183bSThierry Reding 	struct tegra_sor_params params;
71334fa183bSThierry Reding 	u32 num_syms_per_line;
71434fa183bSThierry Reding 	unsigned int i;
71534fa183bSThierry Reding 
71634fa183bSThierry Reding 	if (!link_rate || !link->num_lanes || !pclk || !config->bits_per_pixel)
71734fa183bSThierry Reding 		return -EINVAL;
71834fa183bSThierry Reding 
71934fa183bSThierry Reding 	output = link_rate * 8 * link->num_lanes;
72034fa183bSThierry Reding 	input = pclk * config->bits_per_pixel;
72134fa183bSThierry Reding 
72234fa183bSThierry Reding 	if (input >= output)
72334fa183bSThierry Reding 		return -ERANGE;
72434fa183bSThierry Reding 
72534fa183bSThierry Reding 	memset(&params, 0, sizeof(params));
72634fa183bSThierry Reding 	params.ratio = div64_u64(input * f, output);
72734fa183bSThierry Reding 	params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk);
72834fa183bSThierry Reding 	params.precision = f;
72934fa183bSThierry Reding 	params.error = 64 * f;
73034fa183bSThierry Reding 	params.tu_size = 64;
73134fa183bSThierry Reding 
73234fa183bSThierry Reding 	for (i = params.tu_size; i >= 32; i--)
73334fa183bSThierry Reding 		if (tegra_sor_compute_params(sor, &params, i))
73434fa183bSThierry Reding 			break;
73534fa183bSThierry Reding 
73634fa183bSThierry Reding 	if (params.active_frac == 0) {
73734fa183bSThierry Reding 		config->active_polarity = 0;
73834fa183bSThierry Reding 		config->active_count = params.active_count;
73934fa183bSThierry Reding 
74034fa183bSThierry Reding 		if (!params.active_polarity)
74134fa183bSThierry Reding 			config->active_count--;
74234fa183bSThierry Reding 
74334fa183bSThierry Reding 		config->tu_size = params.tu_size;
74434fa183bSThierry Reding 		config->active_frac = 1;
74534fa183bSThierry Reding 	} else {
74634fa183bSThierry Reding 		config->active_polarity = params.active_polarity;
74734fa183bSThierry Reding 		config->active_count = params.active_count;
74834fa183bSThierry Reding 		config->active_frac = params.active_frac;
74934fa183bSThierry Reding 		config->tu_size = params.tu_size;
75034fa183bSThierry Reding 	}
75134fa183bSThierry Reding 
75234fa183bSThierry Reding 	dev_dbg(sor->dev,
75334fa183bSThierry Reding 		"polarity: %d active count: %d tu size: %d active frac: %d\n",
75434fa183bSThierry Reding 		config->active_polarity, config->active_count,
75534fa183bSThierry Reding 		config->tu_size, config->active_frac);
75634fa183bSThierry Reding 
75734fa183bSThierry Reding 	watermark = params.ratio * config->tu_size * (f - params.ratio);
75834fa183bSThierry Reding 	watermark = div_u64(watermark, f);
75934fa183bSThierry Reding 
76034fa183bSThierry Reding 	watermark = div_u64(watermark + params.error, f);
76134fa183bSThierry Reding 	config->watermark = watermark + (config->bits_per_pixel / 8) + 2;
76234fa183bSThierry Reding 	num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) *
76334fa183bSThierry Reding 			    (link->num_lanes * 8);
76434fa183bSThierry Reding 
76534fa183bSThierry Reding 	if (config->watermark > 30) {
76634fa183bSThierry Reding 		config->watermark = 30;
76734fa183bSThierry Reding 		dev_err(sor->dev,
76834fa183bSThierry Reding 			"unable to compute TU size, forcing watermark to %u\n",
76934fa183bSThierry Reding 			config->watermark);
77034fa183bSThierry Reding 	} else if (config->watermark > num_syms_per_line) {
77134fa183bSThierry Reding 		config->watermark = num_syms_per_line;
77234fa183bSThierry Reding 		dev_err(sor->dev, "watermark too high, forcing to %u\n",
77334fa183bSThierry Reding 			config->watermark);
77434fa183bSThierry Reding 	}
77534fa183bSThierry Reding 
7767890b576SThierry Reding 	/* compute the number of symbols per horizontal blanking interval */
7777890b576SThierry Reding 	num = ((mode->htotal - mode->hdisplay) - 7) * link_rate;
7787890b576SThierry Reding 	config->hblank_symbols = div_u64(num, pclk);
7797890b576SThierry Reding 
7807890b576SThierry Reding 	if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
7817890b576SThierry Reding 		config->hblank_symbols -= 3;
7827890b576SThierry Reding 
7837890b576SThierry Reding 	config->hblank_symbols -= 12 / link->num_lanes;
7847890b576SThierry Reding 
7857890b576SThierry Reding 	/* compute the number of symbols per vertical blanking interval */
7867890b576SThierry Reding 	num = (mode->hdisplay - 25) * link_rate;
7877890b576SThierry Reding 	config->vblank_symbols = div_u64(num, pclk);
7887890b576SThierry Reding 	config->vblank_symbols -= 36 / link->num_lanes + 4;
7897890b576SThierry Reding 
7907890b576SThierry Reding 	dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols,
7917890b576SThierry Reding 		config->vblank_symbols);
7927890b576SThierry Reding 
79334fa183bSThierry Reding 	return 0;
79434fa183bSThierry Reding }
79534fa183bSThierry Reding 
796402f6bcdSThierry Reding static void tegra_sor_apply_config(struct tegra_sor *sor,
797402f6bcdSThierry Reding 				   const struct tegra_sor_config *config)
798402f6bcdSThierry Reding {
799402f6bcdSThierry Reding 	u32 value;
800402f6bcdSThierry Reding 
801402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
802402f6bcdSThierry Reding 	value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK;
803402f6bcdSThierry Reding 	value |= SOR_DP_LINKCTL_TU_SIZE(config->tu_size);
804402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
805402f6bcdSThierry Reding 
806402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_CONFIG0);
807402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_WATERMARK_MASK;
808402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_WATERMARK(config->watermark);
809402f6bcdSThierry Reding 
810402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK;
811402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config->active_count);
812402f6bcdSThierry Reding 
813402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK;
814402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config->active_frac);
815402f6bcdSThierry Reding 
816402f6bcdSThierry Reding 	if (config->active_polarity)
817402f6bcdSThierry Reding 		value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
818402f6bcdSThierry Reding 	else
819402f6bcdSThierry Reding 		value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
820402f6bcdSThierry Reding 
821402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE;
822402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE;
823402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_CONFIG0);
824402f6bcdSThierry Reding 
825402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS);
826402f6bcdSThierry Reding 	value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK;
827402f6bcdSThierry Reding 	value |= config->hblank_symbols & 0xffff;
828402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS);
829402f6bcdSThierry Reding 
830402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS);
831402f6bcdSThierry Reding 	value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK;
832402f6bcdSThierry Reding 	value |= config->vblank_symbols & 0xffff;
833402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS);
834402f6bcdSThierry Reding }
835402f6bcdSThierry Reding 
8362bd1dd39SThierry Reding static void tegra_sor_mode_set(struct tegra_sor *sor,
8372bd1dd39SThierry Reding 			       const struct drm_display_mode *mode,
838c31efa7aSThierry Reding 			       struct tegra_sor_state *state)
8392bd1dd39SThierry Reding {
8402bd1dd39SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(sor->output.encoder.crtc);
8412bd1dd39SThierry Reding 	unsigned int vbe, vse, hbe, hse, vbs, hbs;
8422bd1dd39SThierry Reding 	u32 value;
8432bd1dd39SThierry Reding 
8442bd1dd39SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
8452bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_PIXELDEPTH_MASK;
8462bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
8472bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_OWNER_MASK;
8482bd1dd39SThierry Reding 
8492bd1dd39SThierry Reding 	value |= SOR_STATE_ASY_CRC_MODE_COMPLETE |
8502bd1dd39SThierry Reding 		 SOR_STATE_ASY_OWNER(dc->pipe + 1);
8512bd1dd39SThierry Reding 
8522bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
8532bd1dd39SThierry Reding 		value &= ~SOR_STATE_ASY_HSYNCPOL;
8542bd1dd39SThierry Reding 
8552bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
8562bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_HSYNCPOL;
8572bd1dd39SThierry Reding 
8582bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
8592bd1dd39SThierry Reding 		value &= ~SOR_STATE_ASY_VSYNCPOL;
8602bd1dd39SThierry Reding 
8612bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
8622bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_VSYNCPOL;
8632bd1dd39SThierry Reding 
864c31efa7aSThierry Reding 	switch (state->bpc) {
865c31efa7aSThierry Reding 	case 16:
866c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_48_444;
867c31efa7aSThierry Reding 		break;
868c31efa7aSThierry Reding 
869c31efa7aSThierry Reding 	case 12:
870c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_36_444;
871c31efa7aSThierry Reding 		break;
872c31efa7aSThierry Reding 
873c31efa7aSThierry Reding 	case 10:
874c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_30_444;
875c31efa7aSThierry Reding 		break;
876c31efa7aSThierry Reding 
8772bd1dd39SThierry Reding 	case 8:
8782bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
8792bd1dd39SThierry Reding 		break;
8802bd1dd39SThierry Reding 
8812bd1dd39SThierry Reding 	case 6:
8822bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444;
8832bd1dd39SThierry Reding 		break;
8842bd1dd39SThierry Reding 
8852bd1dd39SThierry Reding 	default:
886c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
8872bd1dd39SThierry Reding 		break;
8882bd1dd39SThierry Reding 	}
8892bd1dd39SThierry Reding 
8902bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
8912bd1dd39SThierry Reding 
8922bd1dd39SThierry Reding 	/*
8932bd1dd39SThierry Reding 	 * TODO: The video timing programming below doesn't seem to match the
8942bd1dd39SThierry Reding 	 * register definitions.
8952bd1dd39SThierry Reding 	 */
8962bd1dd39SThierry Reding 
8972bd1dd39SThierry Reding 	value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff);
8982bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_HEAD_STATE1(dc->pipe));
8992bd1dd39SThierry Reding 
9002bd1dd39SThierry Reding 	/* sync end = sync width - 1 */
9012bd1dd39SThierry Reding 	vse = mode->vsync_end - mode->vsync_start - 1;
9022bd1dd39SThierry Reding 	hse = mode->hsync_end - mode->hsync_start - 1;
9032bd1dd39SThierry Reding 
9042bd1dd39SThierry Reding 	value = ((vse & 0x7fff) << 16) | (hse & 0x7fff);
9052bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_HEAD_STATE2(dc->pipe));
9062bd1dd39SThierry Reding 
9072bd1dd39SThierry Reding 	/* blank end = sync end + back porch */
9082bd1dd39SThierry Reding 	vbe = vse + (mode->vtotal - mode->vsync_end);
9092bd1dd39SThierry Reding 	hbe = hse + (mode->htotal - mode->hsync_end);
9102bd1dd39SThierry Reding 
9112bd1dd39SThierry Reding 	value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff);
9122bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_HEAD_STATE3(dc->pipe));
9132bd1dd39SThierry Reding 
9142bd1dd39SThierry Reding 	/* blank start = blank end + active */
9152bd1dd39SThierry Reding 	vbs = vbe + mode->vdisplay;
9162bd1dd39SThierry Reding 	hbs = hbe + mode->hdisplay;
9172bd1dd39SThierry Reding 
9182bd1dd39SThierry Reding 	value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff);
9192bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_HEAD_STATE4(dc->pipe));
9202bd1dd39SThierry Reding 
9212bd1dd39SThierry Reding 	/* XXX interlacing support */
9222bd1dd39SThierry Reding 	tegra_sor_writel(sor, 0x001, SOR_HEAD_STATE5(dc->pipe));
9232bd1dd39SThierry Reding }
9242bd1dd39SThierry Reding 
9256fad8f66SThierry Reding static int tegra_sor_detach(struct tegra_sor *sor)
9266b6b6042SThierry Reding {
9276fad8f66SThierry Reding 	unsigned long value, timeout;
9286fad8f66SThierry Reding 
9296fad8f66SThierry Reding 	/* switch to safe mode */
930a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
9316fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_MODE_NORMAL;
932a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
9336fad8f66SThierry Reding 	tegra_sor_super_update(sor);
9346fad8f66SThierry Reding 
9356fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
9366fad8f66SThierry Reding 
9376fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
9386fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
9396fad8f66SThierry Reding 		if (value & SOR_PWR_MODE_SAFE)
9406fad8f66SThierry Reding 			break;
9416fad8f66SThierry Reding 	}
9426fad8f66SThierry Reding 
9436fad8f66SThierry Reding 	if ((value & SOR_PWR_MODE_SAFE) == 0)
9446fad8f66SThierry Reding 		return -ETIMEDOUT;
9456fad8f66SThierry Reding 
9466fad8f66SThierry Reding 	/* go to sleep */
947a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
9486fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK;
949a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
9506fad8f66SThierry Reding 	tegra_sor_super_update(sor);
9516fad8f66SThierry Reding 
9526fad8f66SThierry Reding 	/* detach */
953a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
9546fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_ATTACHED;
955a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
9566fad8f66SThierry Reding 	tegra_sor_super_update(sor);
9576fad8f66SThierry Reding 
9586fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
9596fad8f66SThierry Reding 
9606fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
9616fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
9626fad8f66SThierry Reding 		if ((value & SOR_TEST_ATTACHED) == 0)
9636fad8f66SThierry Reding 			break;
9646fad8f66SThierry Reding 
9656fad8f66SThierry Reding 		usleep_range(25, 100);
9666fad8f66SThierry Reding 	}
9676fad8f66SThierry Reding 
9686fad8f66SThierry Reding 	if ((value & SOR_TEST_ATTACHED) != 0)
9696fad8f66SThierry Reding 		return -ETIMEDOUT;
9706fad8f66SThierry Reding 
9716fad8f66SThierry Reding 	return 0;
9726fad8f66SThierry Reding }
9736fad8f66SThierry Reding 
9746fad8f66SThierry Reding static int tegra_sor_power_down(struct tegra_sor *sor)
9756fad8f66SThierry Reding {
9766fad8f66SThierry Reding 	unsigned long value, timeout;
9776fad8f66SThierry Reding 	int err;
9786fad8f66SThierry Reding 
9796fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWR);
9806fad8f66SThierry Reding 	value &= ~SOR_PWR_NORMAL_STATE_PU;
9816fad8f66SThierry Reding 	value |= SOR_PWR_TRIGGER;
9826fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWR);
9836fad8f66SThierry Reding 
9846fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
9856fad8f66SThierry Reding 
9866fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
9876fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
9886fad8f66SThierry Reding 		if ((value & SOR_PWR_TRIGGER) == 0)
9896fad8f66SThierry Reding 			return 0;
9906fad8f66SThierry Reding 
9916fad8f66SThierry Reding 		usleep_range(25, 100);
9926fad8f66SThierry Reding 	}
9936fad8f66SThierry Reding 
9946fad8f66SThierry Reding 	if ((value & SOR_PWR_TRIGGER) != 0)
9956fad8f66SThierry Reding 		return -ETIMEDOUT;
9966fad8f66SThierry Reding 
99725bb2cecSThierry Reding 	/* switch to safe parent clock */
99825bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
999e1335e2fSThierry Reding 	if (err < 0) {
10006fad8f66SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
1001e1335e2fSThierry Reding 		return err;
1002e1335e2fSThierry Reding 	}
10036fad8f66SThierry Reding 
1004a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
10056fad8f66SThierry Reding 	value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
10066fad8f66SThierry Reding 		   SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2);
1007a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
10086fad8f66SThierry Reding 
10096fad8f66SThierry Reding 	/* stop lane sequencer */
10106fad8f66SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP |
10116fad8f66SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_DOWN;
10126fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
10136fad8f66SThierry Reding 
10146fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
10156fad8f66SThierry Reding 
10166fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
10176fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
10186fad8f66SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
10196fad8f66SThierry Reding 			break;
10206fad8f66SThierry Reding 
10216fad8f66SThierry Reding 		usleep_range(25, 100);
10226fad8f66SThierry Reding 	}
10236fad8f66SThierry Reding 
10246fad8f66SThierry Reding 	if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0)
10256fad8f66SThierry Reding 		return -ETIMEDOUT;
10266fad8f66SThierry Reding 
1027a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1028a9a9e4fdSThierry Reding 	value |= SOR_PLL2_PORT_POWERDOWN;
1029a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
10306fad8f66SThierry Reding 
10316fad8f66SThierry Reding 	usleep_range(20, 100);
10326fad8f66SThierry Reding 
1033a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL0);
1034a9a9e4fdSThierry Reding 	value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
1035a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL0);
10366fad8f66SThierry Reding 
1037a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1038a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD;
1039a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1040a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
10416fad8f66SThierry Reding 
10426fad8f66SThierry Reding 	usleep_range(20, 100);
10436fad8f66SThierry Reding 
10446fad8f66SThierry Reding 	return 0;
10456fad8f66SThierry Reding }
10466fad8f66SThierry Reding 
10476fad8f66SThierry Reding static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout)
10486fad8f66SThierry Reding {
10496fad8f66SThierry Reding 	u32 value;
10506fad8f66SThierry Reding 
10516fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
10526fad8f66SThierry Reding 
10536fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
1054a9a9e4fdSThierry Reding 		value = tegra_sor_readl(sor, SOR_CRCA);
1055a9a9e4fdSThierry Reding 		if (value & SOR_CRCA_VALID)
10566fad8f66SThierry Reding 			return 0;
10576fad8f66SThierry Reding 
10586fad8f66SThierry Reding 		usleep_range(100, 200);
10596fad8f66SThierry Reding 	}
10606fad8f66SThierry Reding 
10616fad8f66SThierry Reding 	return -ETIMEDOUT;
10626fad8f66SThierry Reding }
10636fad8f66SThierry Reding 
1064530239a8SThierry Reding static int tegra_sor_show_crc(struct seq_file *s, void *data)
10656fad8f66SThierry Reding {
1066530239a8SThierry Reding 	struct drm_info_node *node = s->private;
1067530239a8SThierry Reding 	struct tegra_sor *sor = node->info_ent->data;
1068850bab44SThierry Reding 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1069850bab44SThierry Reding 	struct drm_device *drm = node->minor->dev;
1070530239a8SThierry Reding 	int err = 0;
10716fad8f66SThierry Reding 	u32 value;
10726fad8f66SThierry Reding 
1073850bab44SThierry Reding 	drm_modeset_lock_all(drm);
10746fad8f66SThierry Reding 
1075850bab44SThierry Reding 	if (!crtc || !crtc->state->active) {
1076850bab44SThierry Reding 		err = -EBUSY;
10776fad8f66SThierry Reding 		goto unlock;
10786fad8f66SThierry Reding 	}
10796fad8f66SThierry Reding 
1080a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
10816fad8f66SThierry Reding 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
1082a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
10836fad8f66SThierry Reding 
10846fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_CRC_CNTRL);
10856fad8f66SThierry Reding 	value |= SOR_CRC_CNTRL_ENABLE;
10866fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_CRC_CNTRL);
10876fad8f66SThierry Reding 
10886fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_TEST);
10896fad8f66SThierry Reding 	value &= ~SOR_TEST_CRC_POST_SERIALIZE;
10906fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_TEST);
10916fad8f66SThierry Reding 
10926fad8f66SThierry Reding 	err = tegra_sor_crc_wait(sor, 100);
10936fad8f66SThierry Reding 	if (err < 0)
10946fad8f66SThierry Reding 		goto unlock;
10956fad8f66SThierry Reding 
1096a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA);
1097a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_CRCB);
10986fad8f66SThierry Reding 
1099530239a8SThierry Reding 	seq_printf(s, "%08x\n", value);
11006fad8f66SThierry Reding 
11016fad8f66SThierry Reding unlock:
1102850bab44SThierry Reding 	drm_modeset_unlock_all(drm);
11036fad8f66SThierry Reding 	return err;
11046fad8f66SThierry Reding }
11056fad8f66SThierry Reding 
1106062f5b2cSThierry Reding #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name }
1107062f5b2cSThierry Reding 
1108062f5b2cSThierry Reding static const struct debugfs_reg32 tegra_sor_regs[] = {
1109062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CTXSW),
1110062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SUPER_STATE0),
1111062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SUPER_STATE1),
1112062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_STATE0),
1113062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_STATE1),
1114062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE0(0)),
1115062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE0(1)),
1116062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE1(0)),
1117062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE1(1)),
1118062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE2(0)),
1119062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE2(1)),
1120062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE3(0)),
1121062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE3(1)),
1122062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE4(0)),
1123062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE4(1)),
1124062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE5(0)),
1125062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE5(1)),
1126062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRC_CNTRL),
1127062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG_MVID),
1128062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CLK_CNTRL),
1129062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CAP),
1130062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWR),
1131062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_TEST),
1132062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL0),
1133062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL1),
1134062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL2),
1135062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL3),
1136062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CSTM),
1137062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LVDS),
1138062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRCA),
1139062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRCB),
1140062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_BLANK),
1141062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_CTL),
1142062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_SEQ_CTL),
1143062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(0)),
1144062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(1)),
1145062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(2)),
1146062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(3)),
1147062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(4)),
1148062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(5)),
1149062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(6)),
1150062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(7)),
1151062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(8)),
1152062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(9)),
1153062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(10)),
1154062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(11)),
1155062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(12)),
1156062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(13)),
1157062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(14)),
1158062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(15)),
1159062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWM_DIV),
1160062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWM_CTL),
1161062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_A0),
1162062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_A1),
1163062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_B0),
1164062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_B1),
1165062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_A0),
1166062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_A1),
1167062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_B0),
1168062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_B1),
1169062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_A0),
1170062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_A1),
1171062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_B0),
1172062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_B1),
1173062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_A0),
1174062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_A1),
1175062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_B0),
1176062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_B1),
1177062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_A0),
1178062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_A1),
1179062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_B0),
1180062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_B1),
1181062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_TRIG),
1182062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_MSCHECK),
1183062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_XBAR_CTRL),
1184062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_XBAR_POL),
1185062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LINKCTL0),
1186062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LINKCTL1),
1187062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT0),
1188062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT1),
1189062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT0),
1190062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT1),
1191062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_PREEMPHASIS0),
1192062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_PREEMPHASIS1),
1193062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS0),
1194062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS1),
1195062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_POSTCURSOR0),
1196062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_POSTCURSOR1),
1197062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_CONFIG0),
1198062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_CONFIG1),
1199062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_MN0),
1200062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_MN1),
1201062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL0),
1202062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL1),
1203062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG0),
1204062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG1),
1205062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_SPARE0),
1206062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_SPARE1),
1207062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_CTRL),
1208062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_HBLANK_SYMBOLS),
1209062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_VBLANK_SYMBOLS),
1210062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_HEADER),
1211062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK0),
1212062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK1),
1213062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK2),
1214062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK3),
1215062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK4),
1216062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK5),
1217062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK6),
1218062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_TPG),
1219062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_TPG_CONFIG),
1220062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM0),
1221062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM1),
1222062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM2),
1223062f5b2cSThierry Reding };
1224062f5b2cSThierry Reding 
1225dab16336SThierry Reding static int tegra_sor_show_regs(struct seq_file *s, void *data)
1226dab16336SThierry Reding {
1227dab16336SThierry Reding 	struct drm_info_node *node = s->private;
1228dab16336SThierry Reding 	struct tegra_sor *sor = node->info_ent->data;
1229850bab44SThierry Reding 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1230850bab44SThierry Reding 	struct drm_device *drm = node->minor->dev;
1231062f5b2cSThierry Reding 	unsigned int i;
1232850bab44SThierry Reding 	int err = 0;
1233850bab44SThierry Reding 
1234850bab44SThierry Reding 	drm_modeset_lock_all(drm);
1235850bab44SThierry Reding 
1236850bab44SThierry Reding 	if (!crtc || !crtc->state->active) {
1237850bab44SThierry Reding 		err = -EBUSY;
1238850bab44SThierry Reding 		goto unlock;
1239850bab44SThierry Reding 	}
1240dab16336SThierry Reding 
1241062f5b2cSThierry Reding 	for (i = 0; i < ARRAY_SIZE(tegra_sor_regs); i++) {
1242062f5b2cSThierry Reding 		unsigned int offset = tegra_sor_regs[i].offset;
1243dab16336SThierry Reding 
1244062f5b2cSThierry Reding 		seq_printf(s, "%-38s %#05x %08x\n", tegra_sor_regs[i].name,
1245062f5b2cSThierry Reding 			   offset, tegra_sor_readl(sor, offset));
1246062f5b2cSThierry Reding 	}
1247dab16336SThierry Reding 
1248850bab44SThierry Reding unlock:
1249850bab44SThierry Reding 	drm_modeset_unlock_all(drm);
1250850bab44SThierry Reding 	return err;
1251dab16336SThierry Reding }
1252dab16336SThierry Reding 
1253dab16336SThierry Reding static const struct drm_info_list debugfs_files[] = {
1254530239a8SThierry Reding 	{ "crc", tegra_sor_show_crc, 0, NULL },
1255dab16336SThierry Reding 	{ "regs", tegra_sor_show_regs, 0, NULL },
1256dab16336SThierry Reding };
1257dab16336SThierry Reding 
1258*5b8e043bSThierry Reding static int tegra_sor_late_register(struct drm_connector *connector)
12596fad8f66SThierry Reding {
1260*5b8e043bSThierry Reding 	struct tegra_output *output = connector_to_output(connector);
1261*5b8e043bSThierry Reding 	unsigned int i, count = ARRAY_SIZE(debugfs_files);
1262*5b8e043bSThierry Reding 	struct drm_minor *minor = connector->dev->primary;
1263*5b8e043bSThierry Reding 	struct dentry *root = connector->debugfs_entry;
1264*5b8e043bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
1265530239a8SThierry Reding 	int err;
12666fad8f66SThierry Reding 
1267dab16336SThierry Reding 	sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1268dab16336SThierry Reding 				     GFP_KERNEL);
1269*5b8e043bSThierry Reding 	if (!sor->debugfs_files)
1270*5b8e043bSThierry Reding 		return -ENOMEM;
12716fad8f66SThierry Reding 
1272*5b8e043bSThierry Reding 	for (i = 0; i < count; i++)
1273dab16336SThierry Reding 		sor->debugfs_files[i].data = sor;
1274dab16336SThierry Reding 
1275*5b8e043bSThierry Reding 	err = drm_debugfs_create_files(sor->debugfs_files, count, root, minor);
1276dab16336SThierry Reding 	if (err < 0)
1277dab16336SThierry Reding 		goto free;
1278dab16336SThierry Reding 
1279530239a8SThierry Reding 	return 0;
12806fad8f66SThierry Reding 
1281dab16336SThierry Reding free:
1282dab16336SThierry Reding 	kfree(sor->debugfs_files);
1283dab16336SThierry Reding 	sor->debugfs_files = NULL;
1284*5b8e043bSThierry Reding 
12856fad8f66SThierry Reding 	return err;
12866fad8f66SThierry Reding }
12876fad8f66SThierry Reding 
1288*5b8e043bSThierry Reding static void tegra_sor_early_unregister(struct drm_connector *connector)
12896fad8f66SThierry Reding {
1290*5b8e043bSThierry Reding 	struct tegra_output *output = connector_to_output(connector);
1291*5b8e043bSThierry Reding 	unsigned int count = ARRAY_SIZE(debugfs_files);
1292*5b8e043bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
1293d92e6009SThierry Reding 
1294*5b8e043bSThierry Reding 	drm_debugfs_remove_files(sor->debugfs_files, count,
1295*5b8e043bSThierry Reding 				 connector->dev->primary);
1296dab16336SThierry Reding 	kfree(sor->debugfs_files);
1297066d30f8SThierry Reding 	sor->debugfs_files = NULL;
12986fad8f66SThierry Reding }
12996fad8f66SThierry Reding 
1300c31efa7aSThierry Reding static void tegra_sor_connector_reset(struct drm_connector *connector)
1301c31efa7aSThierry Reding {
1302c31efa7aSThierry Reding 	struct tegra_sor_state *state;
1303c31efa7aSThierry Reding 
1304c31efa7aSThierry Reding 	state = kzalloc(sizeof(*state), GFP_KERNEL);
1305c31efa7aSThierry Reding 	if (!state)
1306c31efa7aSThierry Reding 		return;
1307c31efa7aSThierry Reding 
1308c31efa7aSThierry Reding 	if (connector->state) {
1309c31efa7aSThierry Reding 		__drm_atomic_helper_connector_destroy_state(connector->state);
1310c31efa7aSThierry Reding 		kfree(connector->state);
1311c31efa7aSThierry Reding 	}
1312c31efa7aSThierry Reding 
1313c31efa7aSThierry Reding 	__drm_atomic_helper_connector_reset(connector, &state->base);
1314c31efa7aSThierry Reding }
1315c31efa7aSThierry Reding 
13166fad8f66SThierry Reding static enum drm_connector_status
13176fad8f66SThierry Reding tegra_sor_connector_detect(struct drm_connector *connector, bool force)
13186fad8f66SThierry Reding {
13196fad8f66SThierry Reding 	struct tegra_output *output = connector_to_output(connector);
13206fad8f66SThierry Reding 	struct tegra_sor *sor = to_sor(output);
13216fad8f66SThierry Reding 
13229542c237SThierry Reding 	if (sor->aux)
13239542c237SThierry Reding 		return drm_dp_aux_detect(sor->aux);
13246fad8f66SThierry Reding 
1325459cc2c6SThierry Reding 	return tegra_output_connector_detect(connector, force);
13266fad8f66SThierry Reding }
13276fad8f66SThierry Reding 
1328c31efa7aSThierry Reding static struct drm_connector_state *
1329c31efa7aSThierry Reding tegra_sor_connector_duplicate_state(struct drm_connector *connector)
1330c31efa7aSThierry Reding {
1331c31efa7aSThierry Reding 	struct tegra_sor_state *state = to_sor_state(connector->state);
1332c31efa7aSThierry Reding 	struct tegra_sor_state *copy;
1333c31efa7aSThierry Reding 
1334c31efa7aSThierry Reding 	copy = kmemdup(state, sizeof(*state), GFP_KERNEL);
1335c31efa7aSThierry Reding 	if (!copy)
1336c31efa7aSThierry Reding 		return NULL;
1337c31efa7aSThierry Reding 
1338c31efa7aSThierry Reding 	__drm_atomic_helper_connector_duplicate_state(connector, &copy->base);
1339c31efa7aSThierry Reding 
1340c31efa7aSThierry Reding 	return &copy->base;
1341c31efa7aSThierry Reding }
1342c31efa7aSThierry Reding 
13436fad8f66SThierry Reding static const struct drm_connector_funcs tegra_sor_connector_funcs = {
1344c31efa7aSThierry Reding 	.reset = tegra_sor_connector_reset,
13456fad8f66SThierry Reding 	.detect = tegra_sor_connector_detect,
13466fad8f66SThierry Reding 	.fill_modes = drm_helper_probe_single_connector_modes,
13476fad8f66SThierry Reding 	.destroy = tegra_output_connector_destroy,
1348c31efa7aSThierry Reding 	.atomic_duplicate_state = tegra_sor_connector_duplicate_state,
13494aa3df71SThierry Reding 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1350*5b8e043bSThierry Reding 	.late_register = tegra_sor_late_register,
1351*5b8e043bSThierry Reding 	.early_unregister = tegra_sor_early_unregister,
13526fad8f66SThierry Reding };
13536fad8f66SThierry Reding 
13546fad8f66SThierry Reding static int tegra_sor_connector_get_modes(struct drm_connector *connector)
13556fad8f66SThierry Reding {
13566fad8f66SThierry Reding 	struct tegra_output *output = connector_to_output(connector);
13576fad8f66SThierry Reding 	struct tegra_sor *sor = to_sor(output);
13586fad8f66SThierry Reding 	int err;
13596fad8f66SThierry Reding 
13609542c237SThierry Reding 	if (sor->aux)
13619542c237SThierry Reding 		drm_dp_aux_enable(sor->aux);
13626fad8f66SThierry Reding 
13636fad8f66SThierry Reding 	err = tegra_output_connector_get_modes(connector);
13646fad8f66SThierry Reding 
13659542c237SThierry Reding 	if (sor->aux)
13669542c237SThierry Reding 		drm_dp_aux_disable(sor->aux);
13676fad8f66SThierry Reding 
13686fad8f66SThierry Reding 	return err;
13696fad8f66SThierry Reding }
13706fad8f66SThierry Reding 
13716fad8f66SThierry Reding static enum drm_mode_status
13726fad8f66SThierry Reding tegra_sor_connector_mode_valid(struct drm_connector *connector,
13736fad8f66SThierry Reding 			       struct drm_display_mode *mode)
13746fad8f66SThierry Reding {
137564ea25c3SThierry Reding 	/* HDMI 2.0 modes are not yet supported */
137664ea25c3SThierry Reding 	if (mode->clock > 340000)
137764ea25c3SThierry Reding 		return MODE_NOCLOCK;
137864ea25c3SThierry Reding 
13796fad8f66SThierry Reding 	return MODE_OK;
13806fad8f66SThierry Reding }
13816fad8f66SThierry Reding 
13826fad8f66SThierry Reding static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = {
13836fad8f66SThierry Reding 	.get_modes = tegra_sor_connector_get_modes,
13846fad8f66SThierry Reding 	.mode_valid = tegra_sor_connector_mode_valid,
13856fad8f66SThierry Reding };
13866fad8f66SThierry Reding 
13876fad8f66SThierry Reding static const struct drm_encoder_funcs tegra_sor_encoder_funcs = {
13886fad8f66SThierry Reding 	.destroy = tegra_output_encoder_destroy,
13896fad8f66SThierry Reding };
13906fad8f66SThierry Reding 
1391850bab44SThierry Reding static void tegra_sor_edp_disable(struct drm_encoder *encoder)
13926fad8f66SThierry Reding {
1393850bab44SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1394850bab44SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
1395850bab44SThierry Reding 	struct tegra_sor *sor = to_sor(output);
1396850bab44SThierry Reding 	u32 value;
1397850bab44SThierry Reding 	int err;
1398850bab44SThierry Reding 
1399850bab44SThierry Reding 	if (output->panel)
1400850bab44SThierry Reding 		drm_panel_disable(output->panel);
1401850bab44SThierry Reding 
1402850bab44SThierry Reding 	err = tegra_sor_detach(sor);
1403850bab44SThierry Reding 	if (err < 0)
1404850bab44SThierry Reding 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
1405850bab44SThierry Reding 
1406850bab44SThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE1);
1407850bab44SThierry Reding 	tegra_sor_update(sor);
1408850bab44SThierry Reding 
1409850bab44SThierry Reding 	/*
1410850bab44SThierry Reding 	 * The following accesses registers of the display controller, so make
1411850bab44SThierry Reding 	 * sure it's only executed when the output is attached to one.
1412850bab44SThierry Reding 	 */
1413850bab44SThierry Reding 	if (dc) {
1414850bab44SThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1415850bab44SThierry Reding 		value &= ~SOR_ENABLE;
1416850bab44SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
1417850bab44SThierry Reding 
1418850bab44SThierry Reding 		tegra_dc_commit(dc);
14196fad8f66SThierry Reding 	}
14206fad8f66SThierry Reding 
1421850bab44SThierry Reding 	err = tegra_sor_power_down(sor);
1422850bab44SThierry Reding 	if (err < 0)
1423850bab44SThierry Reding 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
1424850bab44SThierry Reding 
14259542c237SThierry Reding 	if (sor->aux) {
14269542c237SThierry Reding 		err = drm_dp_aux_disable(sor->aux);
1427850bab44SThierry Reding 		if (err < 0)
1428850bab44SThierry Reding 			dev_err(sor->dev, "failed to disable DP: %d\n", err);
14296fad8f66SThierry Reding 	}
14306fad8f66SThierry Reding 
1431850bab44SThierry Reding 	err = tegra_io_rail_power_off(TEGRA_IO_RAIL_LVDS);
1432850bab44SThierry Reding 	if (err < 0)
1433850bab44SThierry Reding 		dev_err(sor->dev, "failed to power off I/O rail: %d\n", err);
1434850bab44SThierry Reding 
1435850bab44SThierry Reding 	if (output->panel)
1436850bab44SThierry Reding 		drm_panel_unprepare(output->panel);
1437850bab44SThierry Reding 
1438aaff8bd2SThierry Reding 	pm_runtime_put(sor->dev);
14396fad8f66SThierry Reding }
14406fad8f66SThierry Reding 
1441459cc2c6SThierry Reding #if 0
1442459cc2c6SThierry Reding static int calc_h_ref_to_sync(const struct drm_display_mode *mode,
1443459cc2c6SThierry Reding 			      unsigned int *value)
1444459cc2c6SThierry Reding {
1445459cc2c6SThierry Reding 	unsigned int hfp, hsw, hbp, a = 0, b;
1446459cc2c6SThierry Reding 
1447459cc2c6SThierry Reding 	hfp = mode->hsync_start - mode->hdisplay;
1448459cc2c6SThierry Reding 	hsw = mode->hsync_end - mode->hsync_start;
1449459cc2c6SThierry Reding 	hbp = mode->htotal - mode->hsync_end;
1450459cc2c6SThierry Reding 
1451459cc2c6SThierry Reding 	pr_info("hfp: %u, hsw: %u, hbp: %u\n", hfp, hsw, hbp);
1452459cc2c6SThierry Reding 
1453459cc2c6SThierry Reding 	b = hfp - 1;
1454459cc2c6SThierry Reding 
1455459cc2c6SThierry Reding 	pr_info("a: %u, b: %u\n", a, b);
1456459cc2c6SThierry Reding 	pr_info("a + hsw + hbp = %u\n", a + hsw + hbp);
1457459cc2c6SThierry Reding 
1458459cc2c6SThierry Reding 	if (a + hsw + hbp <= 11) {
1459459cc2c6SThierry Reding 		a = 1 + 11 - hsw - hbp;
1460459cc2c6SThierry Reding 		pr_info("a: %u\n", a);
1461459cc2c6SThierry Reding 	}
1462459cc2c6SThierry Reding 
1463459cc2c6SThierry Reding 	if (a > b)
1464459cc2c6SThierry Reding 		return -EINVAL;
1465459cc2c6SThierry Reding 
1466459cc2c6SThierry Reding 	if (hsw < 1)
1467459cc2c6SThierry Reding 		return -EINVAL;
1468459cc2c6SThierry Reding 
1469459cc2c6SThierry Reding 	if (mode->hdisplay < 16)
1470459cc2c6SThierry Reding 		return -EINVAL;
1471459cc2c6SThierry Reding 
1472459cc2c6SThierry Reding 	if (value) {
1473459cc2c6SThierry Reding 		if (b > a && a % 2)
1474459cc2c6SThierry Reding 			*value = a + 1;
1475459cc2c6SThierry Reding 		else
1476459cc2c6SThierry Reding 			*value = a;
1477459cc2c6SThierry Reding 	}
1478459cc2c6SThierry Reding 
1479459cc2c6SThierry Reding 	return 0;
1480459cc2c6SThierry Reding }
1481459cc2c6SThierry Reding #endif
1482459cc2c6SThierry Reding 
1483850bab44SThierry Reding static void tegra_sor_edp_enable(struct drm_encoder *encoder)
14846fad8f66SThierry Reding {
1485850bab44SThierry Reding 	struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
14866fad8f66SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
14876fad8f66SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
14886b6b6042SThierry Reding 	struct tegra_sor *sor = to_sor(output);
148934fa183bSThierry Reding 	struct tegra_sor_config config;
1490c31efa7aSThierry Reding 	struct tegra_sor_state *state;
149134fa183bSThierry Reding 	struct drm_dp_link link;
149201b9bea0SThierry Reding 	u8 rate, lanes;
14932bd1dd39SThierry Reding 	unsigned int i;
149486f5c52dSThierry Reding 	int err = 0;
149528fe2076SThierry Reding 	u32 value;
149686f5c52dSThierry Reding 
1497c31efa7aSThierry Reding 	state = to_sor_state(output->connector.state);
14986b6b6042SThierry Reding 
1499aaff8bd2SThierry Reding 	pm_runtime_get_sync(sor->dev);
15006b6b6042SThierry Reding 
15016fad8f66SThierry Reding 	if (output->panel)
15026fad8f66SThierry Reding 		drm_panel_prepare(output->panel);
15036fad8f66SThierry Reding 
15049542c237SThierry Reding 	err = drm_dp_aux_enable(sor->aux);
15056b6b6042SThierry Reding 	if (err < 0)
15066b6b6042SThierry Reding 		dev_err(sor->dev, "failed to enable DP: %d\n", err);
150734fa183bSThierry Reding 
15089542c237SThierry Reding 	err = drm_dp_link_probe(sor->aux, &link);
150934fa183bSThierry Reding 	if (err < 0) {
151001b9bea0SThierry Reding 		dev_err(sor->dev, "failed to probe eDP link: %d\n", err);
1511850bab44SThierry Reding 		return;
151234fa183bSThierry Reding 	}
15136b6b6042SThierry Reding 
151425bb2cecSThierry Reding 	/* switch to safe parent clock */
151525bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
15166b6b6042SThierry Reding 	if (err < 0)
15176b6b6042SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
15186b6b6042SThierry Reding 
151934fa183bSThierry Reding 	memset(&config, 0, sizeof(config));
1520c31efa7aSThierry Reding 	config.bits_per_pixel = state->bpc * 3;
152134fa183bSThierry Reding 
1522a198359eSThierry Reding 	err = tegra_sor_compute_config(sor, mode, &config, &link);
152334fa183bSThierry Reding 	if (err < 0)
1524a198359eSThierry Reding 		dev_err(sor->dev, "failed to compute configuration: %d\n", err);
152534fa183bSThierry Reding 
15266b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
15276b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
15286b6b6042SThierry Reding 	value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
15296b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
15306b6b6042SThierry Reding 
1531a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1532a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
1533a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
15346b6b6042SThierry Reding 	usleep_range(20, 100);
15356b6b6042SThierry Reding 
1536a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL3);
1537a9a9e4fdSThierry Reding 	value |= SOR_PLL3_PLL_VDD_MODE_3V3;
1538a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL3);
15396b6b6042SThierry Reding 
1540a9a9e4fdSThierry Reding 	value = SOR_PLL0_ICHPMP(0xf) | SOR_PLL0_VCOCAP_RST |
1541a9a9e4fdSThierry Reding 		SOR_PLL0_PLLREG_LEVEL_V45 | SOR_PLL0_RESISTOR_EXT;
1542a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL0);
15436b6b6042SThierry Reding 
1544a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1545a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD;
1546a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1547a9a9e4fdSThierry Reding 	value |= SOR_PLL2_LVDS_ENABLE;
1548a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
15496b6b6042SThierry Reding 
1550a9a9e4fdSThierry Reding 	value = SOR_PLL1_TERM_COMPOUT | SOR_PLL1_TMDS_TERM;
1551a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL1);
15526b6b6042SThierry Reding 
15536b6b6042SThierry Reding 	while (true) {
1554a9a9e4fdSThierry Reding 		value = tegra_sor_readl(sor, SOR_PLL2);
1555a9a9e4fdSThierry Reding 		if ((value & SOR_PLL2_SEQ_PLLCAPPD_ENFORCE) == 0)
15566b6b6042SThierry Reding 			break;
15576b6b6042SThierry Reding 
15586b6b6042SThierry Reding 		usleep_range(250, 1000);
15596b6b6042SThierry Reding 	}
15606b6b6042SThierry Reding 
1561a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1562a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
1563a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
1564a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
15656b6b6042SThierry Reding 
15666b6b6042SThierry Reding 	/*
15676b6b6042SThierry Reding 	 * power up
15686b6b6042SThierry Reding 	 */
15696b6b6042SThierry Reding 
15706b6b6042SThierry Reding 	/* set safe link bandwidth (1.62 Gbps) */
15716b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
15726b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
15736b6b6042SThierry Reding 	value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G1_62;
15746b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
15756b6b6042SThierry Reding 
15766b6b6042SThierry Reding 	/* step 1 */
1577a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1578a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE | SOR_PLL2_PORT_POWERDOWN |
1579a9a9e4fdSThierry Reding 		 SOR_PLL2_BANDGAP_POWERDOWN;
1580a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
15816b6b6042SThierry Reding 
1582a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL0);
1583a9a9e4fdSThierry Reding 	value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
1584a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL0);
15856b6b6042SThierry Reding 
1586a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
15876b6b6042SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
1588a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
15896b6b6042SThierry Reding 
15906b6b6042SThierry Reding 	/* step 2 */
15916b6b6042SThierry Reding 	err = tegra_io_rail_power_on(TEGRA_IO_RAIL_LVDS);
1592850bab44SThierry Reding 	if (err < 0)
15936b6b6042SThierry Reding 		dev_err(sor->dev, "failed to power on I/O rail: %d\n", err);
15946b6b6042SThierry Reding 
15956b6b6042SThierry Reding 	usleep_range(5, 100);
15966b6b6042SThierry Reding 
15976b6b6042SThierry Reding 	/* step 3 */
1598a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1599a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
1600a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
16016b6b6042SThierry Reding 
16026b6b6042SThierry Reding 	usleep_range(20, 100);
16036b6b6042SThierry Reding 
16046b6b6042SThierry Reding 	/* step 4 */
1605a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL0);
1606a9a9e4fdSThierry Reding 	value &= ~SOR_PLL0_VCOPD;
1607a9a9e4fdSThierry Reding 	value &= ~SOR_PLL0_PWR;
1608a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL0);
16096b6b6042SThierry Reding 
1610a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1611a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1612a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
16136b6b6042SThierry Reding 
16146b6b6042SThierry Reding 	usleep_range(200, 1000);
16156b6b6042SThierry Reding 
16166b6b6042SThierry Reding 	/* step 5 */
1617a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
1618a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
1619a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
16206b6b6042SThierry Reding 
162130b49435SThierry Reding 	/* XXX not in TRM */
162230b49435SThierry Reding 	for (value = 0, i = 0; i < 5; i++)
162330b49435SThierry Reding 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) |
162430b49435SThierry Reding 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
162530b49435SThierry Reding 
162630b49435SThierry Reding 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
162730b49435SThierry Reding 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
162830b49435SThierry Reding 
162925bb2cecSThierry Reding 	/* switch to DP parent clock */
163025bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_dp);
16316b6b6042SThierry Reding 	if (err < 0)
163225bb2cecSThierry Reding 		dev_err(sor->dev, "failed to set parent clock: %d\n", err);
16336b6b6042SThierry Reding 
1634899451b7SThierry Reding 	/* power DP lanes */
1635a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
1636899451b7SThierry Reding 
1637899451b7SThierry Reding 	if (link.num_lanes <= 2)
1638899451b7SThierry Reding 		value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2);
1639899451b7SThierry Reding 	else
1640899451b7SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2;
1641899451b7SThierry Reding 
1642899451b7SThierry Reding 	if (link.num_lanes <= 1)
1643899451b7SThierry Reding 		value &= ~SOR_DP_PADCTL_PD_TXD_1;
1644899451b7SThierry Reding 	else
1645899451b7SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD_1;
1646899451b7SThierry Reding 
1647899451b7SThierry Reding 	if (link.num_lanes == 0)
1648899451b7SThierry Reding 		value &= ~SOR_DP_PADCTL_PD_TXD_0;
1649899451b7SThierry Reding 	else
1650899451b7SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD_0;
1651899451b7SThierry Reding 
1652a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
16536b6b6042SThierry Reding 
1654a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
16556b6b6042SThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
16560c90a184SThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(link.num_lanes);
1657a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
16586b6b6042SThierry Reding 
16596b6b6042SThierry Reding 	/* start lane sequencer */
16606b6b6042SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
16616b6b6042SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_UP;
16626b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
16636b6b6042SThierry Reding 
16646b6b6042SThierry Reding 	while (true) {
16656b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
16666b6b6042SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
16676b6b6042SThierry Reding 			break;
16686b6b6042SThierry Reding 
16696b6b6042SThierry Reding 		usleep_range(250, 1000);
16706b6b6042SThierry Reding 	}
16716b6b6042SThierry Reding 
1672a4263fedSThierry Reding 	/* set link bandwidth */
16736b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
16746b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
1675a4263fedSThierry Reding 	value |= drm_dp_link_rate_to_bw_code(link.rate) << 2;
16766b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
16776b6b6042SThierry Reding 
1678402f6bcdSThierry Reding 	tegra_sor_apply_config(sor, &config);
1679402f6bcdSThierry Reding 
1680402f6bcdSThierry Reding 	/* enable link */
1681a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
16826b6b6042SThierry Reding 	value |= SOR_DP_LINKCTL_ENABLE;
16836b6b6042SThierry Reding 	value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
1684a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
16856b6b6042SThierry Reding 
16866b6b6042SThierry Reding 	for (i = 0, value = 0; i < 4; i++) {
16876b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
16886b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_GALIOS |
16896b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_NONE;
16906b6b6042SThierry Reding 		value = (value << 8) | lane;
16916b6b6042SThierry Reding 	}
16926b6b6042SThierry Reding 
16936b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
16946b6b6042SThierry Reding 
16956b6b6042SThierry Reding 	/* enable pad calibration logic */
1696a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
16976b6b6042SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
1698a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
16996b6b6042SThierry Reding 
17009542c237SThierry Reding 	err = drm_dp_link_probe(sor->aux, &link);
1701850bab44SThierry Reding 	if (err < 0)
170201b9bea0SThierry Reding 		dev_err(sor->dev, "failed to probe eDP link: %d\n", err);
17036b6b6042SThierry Reding 
17049542c237SThierry Reding 	err = drm_dp_link_power_up(sor->aux, &link);
1705850bab44SThierry Reding 	if (err < 0)
170601b9bea0SThierry Reding 		dev_err(sor->dev, "failed to power up eDP link: %d\n", err);
17076b6b6042SThierry Reding 
17089542c237SThierry Reding 	err = drm_dp_link_configure(sor->aux, &link);
1709850bab44SThierry Reding 	if (err < 0)
171001b9bea0SThierry Reding 		dev_err(sor->dev, "failed to configure eDP link: %d\n", err);
17116b6b6042SThierry Reding 
17126b6b6042SThierry Reding 	rate = drm_dp_link_rate_to_bw_code(link.rate);
17136b6b6042SThierry Reding 	lanes = link.num_lanes;
17146b6b6042SThierry Reding 
17156b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
17166b6b6042SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
17176b6b6042SThierry Reding 	value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate);
17186b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
17196b6b6042SThierry Reding 
1720a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
17216b6b6042SThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
17226b6b6042SThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(lanes);
17236b6b6042SThierry Reding 
17246b6b6042SThierry Reding 	if (link.capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
17256b6b6042SThierry Reding 		value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
17266b6b6042SThierry Reding 
1727a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
17286b6b6042SThierry Reding 
17296b6b6042SThierry Reding 	/* disable training pattern generator */
17306b6b6042SThierry Reding 
17316b6b6042SThierry Reding 	for (i = 0; i < link.num_lanes; i++) {
17326b6b6042SThierry Reding 		unsigned long lane = SOR_DP_TPG_CHANNEL_CODING |
17336b6b6042SThierry Reding 				     SOR_DP_TPG_SCRAMBLER_GALIOS |
17346b6b6042SThierry Reding 				     SOR_DP_TPG_PATTERN_NONE;
17356b6b6042SThierry Reding 		value = (value << 8) | lane;
17366b6b6042SThierry Reding 	}
17376b6b6042SThierry Reding 
17386b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_TPG);
17396b6b6042SThierry Reding 
17406b6b6042SThierry Reding 	err = tegra_sor_dp_train_fast(sor, &link);
174101b9bea0SThierry Reding 	if (err < 0)
174201b9bea0SThierry Reding 		dev_err(sor->dev, "DP fast link training failed: %d\n", err);
17436b6b6042SThierry Reding 
17446b6b6042SThierry Reding 	dev_dbg(sor->dev, "fast link training succeeded\n");
17456b6b6042SThierry Reding 
17466b6b6042SThierry Reding 	err = tegra_sor_power_up(sor, 250);
1747850bab44SThierry Reding 	if (err < 0)
17486b6b6042SThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
17496b6b6042SThierry Reding 
17506b6b6042SThierry Reding 	/* CSTM (LVDS, link A/B, upper) */
1751143b1df2SStéphane Marchesin 	value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B |
17526b6b6042SThierry Reding 		SOR_CSTM_UPPER;
17536b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CSTM);
17546b6b6042SThierry Reding 
17552bd1dd39SThierry Reding 	/* use DP-A protocol */
17562bd1dd39SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
17572bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
17582bd1dd39SThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_DP_A;
17592bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
17602bd1dd39SThierry Reding 
1761c31efa7aSThierry Reding 	tegra_sor_mode_set(sor, mode, state);
17622bd1dd39SThierry Reding 
17636b6b6042SThierry Reding 	/* PWM setup */
17646b6b6042SThierry Reding 	err = tegra_sor_setup_pwm(sor, 250);
1765850bab44SThierry Reding 	if (err < 0)
17666b6b6042SThierry Reding 		dev_err(sor->dev, "failed to setup PWM: %d\n", err);
17676b6b6042SThierry Reding 
1768666cb873SThierry Reding 	tegra_sor_update(sor);
1769666cb873SThierry Reding 
17706b6b6042SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
17716b6b6042SThierry Reding 	value |= SOR_ENABLE;
17726b6b6042SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
17736b6b6042SThierry Reding 
1774666cb873SThierry Reding 	tegra_dc_commit(dc);
17756b6b6042SThierry Reding 
17766b6b6042SThierry Reding 	err = tegra_sor_attach(sor);
1777850bab44SThierry Reding 	if (err < 0)
17786b6b6042SThierry Reding 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
17796b6b6042SThierry Reding 
17806b6b6042SThierry Reding 	err = tegra_sor_wakeup(sor);
1781850bab44SThierry Reding 	if (err < 0)
17826b6b6042SThierry Reding 		dev_err(sor->dev, "failed to enable DC: %d\n", err);
17836b6b6042SThierry Reding 
17846fad8f66SThierry Reding 	if (output->panel)
17856fad8f66SThierry Reding 		drm_panel_enable(output->panel);
17866b6b6042SThierry Reding }
17876b6b6042SThierry Reding 
178882f1511cSThierry Reding static int
178982f1511cSThierry Reding tegra_sor_encoder_atomic_check(struct drm_encoder *encoder,
179082f1511cSThierry Reding 			       struct drm_crtc_state *crtc_state,
179182f1511cSThierry Reding 			       struct drm_connector_state *conn_state)
179282f1511cSThierry Reding {
179382f1511cSThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1794c31efa7aSThierry Reding 	struct tegra_sor_state *state = to_sor_state(conn_state);
179582f1511cSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
179682f1511cSThierry Reding 	unsigned long pclk = crtc_state->mode.clock * 1000;
179782f1511cSThierry Reding 	struct tegra_sor *sor = to_sor(output);
1798c31efa7aSThierry Reding 	struct drm_display_info *info;
179982f1511cSThierry Reding 	int err;
180082f1511cSThierry Reding 
1801c31efa7aSThierry Reding 	info = &output->connector.display_info;
1802c31efa7aSThierry Reding 
180382f1511cSThierry Reding 	err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent,
180482f1511cSThierry Reding 					 pclk, 0);
180582f1511cSThierry Reding 	if (err < 0) {
180682f1511cSThierry Reding 		dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
180782f1511cSThierry Reding 		return err;
180882f1511cSThierry Reding 	}
180982f1511cSThierry Reding 
1810c31efa7aSThierry Reding 	switch (info->bpc) {
1811c31efa7aSThierry Reding 	case 8:
1812c31efa7aSThierry Reding 	case 6:
1813c31efa7aSThierry Reding 		state->bpc = info->bpc;
1814c31efa7aSThierry Reding 		break;
1815c31efa7aSThierry Reding 
1816c31efa7aSThierry Reding 	default:
1817c31efa7aSThierry Reding 		DRM_DEBUG_KMS("%u bits-per-color not supported\n", info->bpc);
1818c31efa7aSThierry Reding 		state->bpc = 8;
1819c31efa7aSThierry Reding 		break;
1820c31efa7aSThierry Reding 	}
1821c31efa7aSThierry Reding 
182282f1511cSThierry Reding 	return 0;
182382f1511cSThierry Reding }
182482f1511cSThierry Reding 
1825459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_edp_helpers = {
1826850bab44SThierry Reding 	.disable = tegra_sor_edp_disable,
1827850bab44SThierry Reding 	.enable = tegra_sor_edp_enable,
182882f1511cSThierry Reding 	.atomic_check = tegra_sor_encoder_atomic_check,
18296b6b6042SThierry Reding };
18306b6b6042SThierry Reding 
1831459cc2c6SThierry Reding static inline u32 tegra_sor_hdmi_subpack(const u8 *ptr, size_t size)
1832459cc2c6SThierry Reding {
1833459cc2c6SThierry Reding 	u32 value = 0;
1834459cc2c6SThierry Reding 	size_t i;
1835459cc2c6SThierry Reding 
1836459cc2c6SThierry Reding 	for (i = size; i > 0; i--)
1837459cc2c6SThierry Reding 		value = (value << 8) | ptr[i - 1];
1838459cc2c6SThierry Reding 
1839459cc2c6SThierry Reding 	return value;
1840459cc2c6SThierry Reding }
1841459cc2c6SThierry Reding 
1842459cc2c6SThierry Reding static void tegra_sor_hdmi_write_infopack(struct tegra_sor *sor,
1843459cc2c6SThierry Reding 					  const void *data, size_t size)
1844459cc2c6SThierry Reding {
1845459cc2c6SThierry Reding 	const u8 *ptr = data;
1846459cc2c6SThierry Reding 	unsigned long offset;
1847459cc2c6SThierry Reding 	size_t i, j;
1848459cc2c6SThierry Reding 	u32 value;
1849459cc2c6SThierry Reding 
1850459cc2c6SThierry Reding 	switch (ptr[0]) {
1851459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_AVI:
1852459cc2c6SThierry Reding 		offset = SOR_HDMI_AVI_INFOFRAME_HEADER;
1853459cc2c6SThierry Reding 		break;
1854459cc2c6SThierry Reding 
1855459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_AUDIO:
1856459cc2c6SThierry Reding 		offset = SOR_HDMI_AUDIO_INFOFRAME_HEADER;
1857459cc2c6SThierry Reding 		break;
1858459cc2c6SThierry Reding 
1859459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_VENDOR:
1860459cc2c6SThierry Reding 		offset = SOR_HDMI_VSI_INFOFRAME_HEADER;
1861459cc2c6SThierry Reding 		break;
1862459cc2c6SThierry Reding 
1863459cc2c6SThierry Reding 	default:
1864459cc2c6SThierry Reding 		dev_err(sor->dev, "unsupported infoframe type: %02x\n",
1865459cc2c6SThierry Reding 			ptr[0]);
1866459cc2c6SThierry Reding 		return;
1867459cc2c6SThierry Reding 	}
1868459cc2c6SThierry Reding 
1869459cc2c6SThierry Reding 	value = INFOFRAME_HEADER_TYPE(ptr[0]) |
1870459cc2c6SThierry Reding 		INFOFRAME_HEADER_VERSION(ptr[1]) |
1871459cc2c6SThierry Reding 		INFOFRAME_HEADER_LEN(ptr[2]);
1872459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, offset);
1873459cc2c6SThierry Reding 	offset++;
1874459cc2c6SThierry Reding 
1875459cc2c6SThierry Reding 	/*
1876459cc2c6SThierry Reding 	 * Each subpack contains 7 bytes, divided into:
1877459cc2c6SThierry Reding 	 * - subpack_low: bytes 0 - 3
1878459cc2c6SThierry Reding 	 * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
1879459cc2c6SThierry Reding 	 */
1880459cc2c6SThierry Reding 	for (i = 3, j = 0; i < size; i += 7, j += 8) {
1881459cc2c6SThierry Reding 		size_t rem = size - i, num = min_t(size_t, rem, 4);
1882459cc2c6SThierry Reding 
1883459cc2c6SThierry Reding 		value = tegra_sor_hdmi_subpack(&ptr[i], num);
1884459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, offset++);
1885459cc2c6SThierry Reding 
1886459cc2c6SThierry Reding 		num = min_t(size_t, rem - num, 3);
1887459cc2c6SThierry Reding 
1888459cc2c6SThierry Reding 		value = tegra_sor_hdmi_subpack(&ptr[i + 4], num);
1889459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, offset++);
1890459cc2c6SThierry Reding 	}
1891459cc2c6SThierry Reding }
1892459cc2c6SThierry Reding 
1893459cc2c6SThierry Reding static int
1894459cc2c6SThierry Reding tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor *sor,
1895459cc2c6SThierry Reding 				   const struct drm_display_mode *mode)
1896459cc2c6SThierry Reding {
1897459cc2c6SThierry Reding 	u8 buffer[HDMI_INFOFRAME_SIZE(AVI)];
1898459cc2c6SThierry Reding 	struct hdmi_avi_infoframe frame;
1899459cc2c6SThierry Reding 	u32 value;
1900459cc2c6SThierry Reding 	int err;
1901459cc2c6SThierry Reding 
1902459cc2c6SThierry Reding 	/* disable AVI infoframe */
1903459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
1904459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_SINGLE;
1905459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_OTHER;
1906459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_ENABLE;
1907459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
1908459cc2c6SThierry Reding 
19090c1f528cSShashank Sharma 	err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false);
1910459cc2c6SThierry Reding 	if (err < 0) {
1911459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
1912459cc2c6SThierry Reding 		return err;
1913459cc2c6SThierry Reding 	}
1914459cc2c6SThierry Reding 
1915459cc2c6SThierry Reding 	err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
1916459cc2c6SThierry Reding 	if (err < 0) {
1917459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to pack AVI infoframe: %d\n", err);
1918459cc2c6SThierry Reding 		return err;
1919459cc2c6SThierry Reding 	}
1920459cc2c6SThierry Reding 
1921459cc2c6SThierry Reding 	tegra_sor_hdmi_write_infopack(sor, buffer, err);
1922459cc2c6SThierry Reding 
1923459cc2c6SThierry Reding 	/* enable AVI infoframe */
1924459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
1925459cc2c6SThierry Reding 	value |= INFOFRAME_CTRL_CHECKSUM_ENABLE;
1926459cc2c6SThierry Reding 	value |= INFOFRAME_CTRL_ENABLE;
1927459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
1928459cc2c6SThierry Reding 
1929459cc2c6SThierry Reding 	return 0;
1930459cc2c6SThierry Reding }
1931459cc2c6SThierry Reding 
1932459cc2c6SThierry Reding static void tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor *sor)
1933459cc2c6SThierry Reding {
1934459cc2c6SThierry Reding 	u32 value;
1935459cc2c6SThierry Reding 
1936459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
1937459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_ENABLE;
1938459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
1939459cc2c6SThierry Reding }
1940459cc2c6SThierry Reding 
1941459cc2c6SThierry Reding static struct tegra_sor_hdmi_settings *
1942459cc2c6SThierry Reding tegra_sor_hdmi_find_settings(struct tegra_sor *sor, unsigned long frequency)
1943459cc2c6SThierry Reding {
1944459cc2c6SThierry Reding 	unsigned int i;
1945459cc2c6SThierry Reding 
1946459cc2c6SThierry Reding 	for (i = 0; i < sor->num_settings; i++)
1947459cc2c6SThierry Reding 		if (frequency <= sor->settings[i].frequency)
1948459cc2c6SThierry Reding 			return &sor->settings[i];
1949459cc2c6SThierry Reding 
1950459cc2c6SThierry Reding 	return NULL;
1951459cc2c6SThierry Reding }
1952459cc2c6SThierry Reding 
1953459cc2c6SThierry Reding static void tegra_sor_hdmi_disable(struct drm_encoder *encoder)
1954459cc2c6SThierry Reding {
1955459cc2c6SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1956459cc2c6SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
1957459cc2c6SThierry Reding 	struct tegra_sor *sor = to_sor(output);
1958459cc2c6SThierry Reding 	u32 value;
1959459cc2c6SThierry Reding 	int err;
1960459cc2c6SThierry Reding 
1961459cc2c6SThierry Reding 	err = tegra_sor_detach(sor);
1962459cc2c6SThierry Reding 	if (err < 0)
1963459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
1964459cc2c6SThierry Reding 
1965459cc2c6SThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE1);
1966459cc2c6SThierry Reding 	tegra_sor_update(sor);
1967459cc2c6SThierry Reding 
1968459cc2c6SThierry Reding 	/* disable display to SOR clock */
1969459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1970459cc2c6SThierry Reding 	value &= ~SOR1_TIMING_CYA;
1971459cc2c6SThierry Reding 	value &= ~SOR1_ENABLE;
1972459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
1973459cc2c6SThierry Reding 
1974459cc2c6SThierry Reding 	tegra_dc_commit(dc);
1975459cc2c6SThierry Reding 
1976459cc2c6SThierry Reding 	err = tegra_sor_power_down(sor);
1977459cc2c6SThierry Reding 	if (err < 0)
1978459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
1979459cc2c6SThierry Reding 
1980459cc2c6SThierry Reding 	err = tegra_io_rail_power_off(TEGRA_IO_RAIL_HDMI);
1981459cc2c6SThierry Reding 	if (err < 0)
1982459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power off HDMI rail: %d\n", err);
1983459cc2c6SThierry Reding 
1984aaff8bd2SThierry Reding 	pm_runtime_put(sor->dev);
1985459cc2c6SThierry Reding }
1986459cc2c6SThierry Reding 
1987459cc2c6SThierry Reding static void tegra_sor_hdmi_enable(struct drm_encoder *encoder)
1988459cc2c6SThierry Reding {
1989459cc2c6SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1990459cc2c6SThierry Reding 	unsigned int h_ref_to_sync = 1, pulse_start, max_ac;
1991459cc2c6SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
1992459cc2c6SThierry Reding 	struct tegra_sor_hdmi_settings *settings;
1993459cc2c6SThierry Reding 	struct tegra_sor *sor = to_sor(output);
1994c31efa7aSThierry Reding 	struct tegra_sor_state *state;
1995459cc2c6SThierry Reding 	struct drm_display_mode *mode;
199630b49435SThierry Reding 	unsigned int div, i;
1997459cc2c6SThierry Reding 	u32 value;
1998459cc2c6SThierry Reding 	int err;
1999459cc2c6SThierry Reding 
2000c31efa7aSThierry Reding 	state = to_sor_state(output->connector.state);
2001459cc2c6SThierry Reding 	mode = &encoder->crtc->state->adjusted_mode;
2002459cc2c6SThierry Reding 
2003aaff8bd2SThierry Reding 	pm_runtime_get_sync(sor->dev);
2004459cc2c6SThierry Reding 
200525bb2cecSThierry Reding 	/* switch to safe parent clock */
200625bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
2007e1335e2fSThierry Reding 	if (err < 0) {
2008459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
2009e1335e2fSThierry Reding 		return;
2010e1335e2fSThierry Reding 	}
2011459cc2c6SThierry Reding 
2012459cc2c6SThierry Reding 	div = clk_get_rate(sor->clk) / 1000000 * 4;
2013459cc2c6SThierry Reding 
2014459cc2c6SThierry Reding 	err = tegra_io_rail_power_on(TEGRA_IO_RAIL_HDMI);
2015459cc2c6SThierry Reding 	if (err < 0)
2016459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power on HDMI rail: %d\n", err);
2017459cc2c6SThierry Reding 
2018459cc2c6SThierry Reding 	usleep_range(20, 100);
2019459cc2c6SThierry Reding 
2020459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
2021459cc2c6SThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
2022459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
2023459cc2c6SThierry Reding 
2024459cc2c6SThierry Reding 	usleep_range(20, 100);
2025459cc2c6SThierry Reding 
2026459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL3);
2027459cc2c6SThierry Reding 	value &= ~SOR_PLL3_PLL_VDD_MODE_3V3;
2028459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL3);
2029459cc2c6SThierry Reding 
2030459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL0);
2031459cc2c6SThierry Reding 	value &= ~SOR_PLL0_VCOPD;
2032459cc2c6SThierry Reding 	value &= ~SOR_PLL0_PWR;
2033459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL0);
2034459cc2c6SThierry Reding 
2035459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
2036459cc2c6SThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
2037459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
2038459cc2c6SThierry Reding 
2039459cc2c6SThierry Reding 	usleep_range(200, 400);
2040459cc2c6SThierry Reding 
2041459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL2);
2042459cc2c6SThierry Reding 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
2043459cc2c6SThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
2044459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL2);
2045459cc2c6SThierry Reding 
2046459cc2c6SThierry Reding 	usleep_range(20, 100);
2047459cc2c6SThierry Reding 
2048459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
2049459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
2050459cc2c6SThierry Reding 		 SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2;
2051459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
2052459cc2c6SThierry Reding 
2053459cc2c6SThierry Reding 	while (true) {
2054459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2055459cc2c6SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_STATE_BUSY) == 0)
2056459cc2c6SThierry Reding 			break;
2057459cc2c6SThierry Reding 
2058459cc2c6SThierry Reding 		usleep_range(250, 1000);
2059459cc2c6SThierry Reding 	}
2060459cc2c6SThierry Reding 
2061459cc2c6SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
2062459cc2c6SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_UP | SOR_LANE_SEQ_CTL_DELAY(5);
2063459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
2064459cc2c6SThierry Reding 
2065459cc2c6SThierry Reding 	while (true) {
2066459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2067459cc2c6SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
2068459cc2c6SThierry Reding 			break;
2069459cc2c6SThierry Reding 
2070459cc2c6SThierry Reding 		usleep_range(250, 1000);
2071459cc2c6SThierry Reding 	}
2072459cc2c6SThierry Reding 
2073459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
2074459cc2c6SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
2075459cc2c6SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
2076459cc2c6SThierry Reding 
2077459cc2c6SThierry Reding 	if (mode->clock < 340000)
2078459cc2c6SThierry Reding 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70;
2079459cc2c6SThierry Reding 	else
2080459cc2c6SThierry Reding 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40;
2081459cc2c6SThierry Reding 
2082459cc2c6SThierry Reding 	value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
2083459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
2084459cc2c6SThierry Reding 
2085459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
2086459cc2c6SThierry Reding 	value |= SOR_DP_SPARE_DISP_VIDEO_PREAMBLE;
2087459cc2c6SThierry Reding 	value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
2088459cc2c6SThierry Reding 	value |= SOR_DP_SPARE_SEQ_ENABLE;
2089459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
2090459cc2c6SThierry Reding 
2091459cc2c6SThierry Reding 	value = SOR_SEQ_CTL_PU_PC(0) | SOR_SEQ_CTL_PU_PC_ALT(0) |
2092459cc2c6SThierry Reding 		SOR_SEQ_CTL_PD_PC(8) | SOR_SEQ_CTL_PD_PC_ALT(8);
2093459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_CTL);
2094459cc2c6SThierry Reding 
2095459cc2c6SThierry Reding 	value = SOR_SEQ_INST_DRIVE_PWM_OUT_LO | SOR_SEQ_INST_HALT |
2096459cc2c6SThierry Reding 		SOR_SEQ_INST_WAIT_VSYNC | SOR_SEQ_INST_WAIT(1);
2097459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_INST(0));
2098459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_INST(8));
2099459cc2c6SThierry Reding 
2100459cc2c6SThierry Reding 	/* program the reference clock */
2101459cc2c6SThierry Reding 	value = SOR_REFCLK_DIV_INT(div) | SOR_REFCLK_DIV_FRAC(div);
2102459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_REFCLK);
2103459cc2c6SThierry Reding 
210430b49435SThierry Reding 	/* XXX not in TRM */
210530b49435SThierry Reding 	for (value = 0, i = 0; i < 5; i++)
210630b49435SThierry Reding 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) |
210730b49435SThierry Reding 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
2108459cc2c6SThierry Reding 
2109459cc2c6SThierry Reding 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
211030b49435SThierry Reding 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
2111459cc2c6SThierry Reding 
211225bb2cecSThierry Reding 	/* switch to parent clock */
2113e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk, sor->clk_parent);
2114e1335e2fSThierry Reding 	if (err < 0) {
2115459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to set parent clock: %d\n", err);
2116e1335e2fSThierry Reding 		return;
2117e1335e2fSThierry Reding 	}
2118e1335e2fSThierry Reding 
2119e1335e2fSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_pad);
2120e1335e2fSThierry Reding 	if (err < 0) {
2121e1335e2fSThierry Reding 		dev_err(sor->dev, "failed to set pad clock: %d\n", err);
2122e1335e2fSThierry Reding 		return;
2123e1335e2fSThierry Reding 	}
2124459cc2c6SThierry Reding 
2125459cc2c6SThierry Reding 	value = SOR_INPUT_CONTROL_HDMI_SRC_SELECT(dc->pipe);
2126459cc2c6SThierry Reding 
2127459cc2c6SThierry Reding 	/* XXX is this the proper check? */
2128459cc2c6SThierry Reding 	if (mode->clock < 75000)
2129459cc2c6SThierry Reding 		value |= SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED;
2130459cc2c6SThierry Reding 
2131459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_INPUT_CONTROL);
2132459cc2c6SThierry Reding 
2133459cc2c6SThierry Reding 	max_ac = ((mode->htotal - mode->hdisplay) - SOR_REKEY - 18) / 32;
2134459cc2c6SThierry Reding 
2135459cc2c6SThierry Reding 	value = SOR_HDMI_CTRL_ENABLE | SOR_HDMI_CTRL_MAX_AC_PACKET(max_ac) |
2136459cc2c6SThierry Reding 		SOR_HDMI_CTRL_AUDIO_LAYOUT | SOR_HDMI_CTRL_REKEY(SOR_REKEY);
2137459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_CTRL);
2138459cc2c6SThierry Reding 
2139459cc2c6SThierry Reding 	/* H_PULSE2 setup */
2140459cc2c6SThierry Reding 	pulse_start = h_ref_to_sync + (mode->hsync_end - mode->hsync_start) +
2141459cc2c6SThierry Reding 		      (mode->htotal - mode->hsync_end) - 10;
2142459cc2c6SThierry Reding 
2143459cc2c6SThierry Reding 	value = PULSE_LAST_END_A | PULSE_QUAL_VACTIVE |
2144459cc2c6SThierry Reding 		PULSE_POLARITY_HIGH | PULSE_MODE_NORMAL;
2145459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
2146459cc2c6SThierry Reding 
2147459cc2c6SThierry Reding 	value = PULSE_END(pulse_start + 8) | PULSE_START(pulse_start);
2148459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
2149459cc2c6SThierry Reding 
2150459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_SIGNAL_OPTIONS0);
2151459cc2c6SThierry Reding 	value |= H_PULSE2_ENABLE;
2152459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_SIGNAL_OPTIONS0);
2153459cc2c6SThierry Reding 
2154459cc2c6SThierry Reding 	/* infoframe setup */
2155459cc2c6SThierry Reding 	err = tegra_sor_hdmi_setup_avi_infoframe(sor, mode);
2156459cc2c6SThierry Reding 	if (err < 0)
2157459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
2158459cc2c6SThierry Reding 
2159459cc2c6SThierry Reding 	/* XXX HDMI audio support not implemented yet */
2160459cc2c6SThierry Reding 	tegra_sor_hdmi_disable_audio_infoframe(sor);
2161459cc2c6SThierry Reding 
2162459cc2c6SThierry Reding 	/* use single TMDS protocol */
2163459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
2164459cc2c6SThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
2165459cc2c6SThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A;
2166459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
2167459cc2c6SThierry Reding 
2168459cc2c6SThierry Reding 	/* power up pad calibration */
2169459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
2170459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
2171459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
2172459cc2c6SThierry Reding 
2173459cc2c6SThierry Reding 	/* production settings */
2174459cc2c6SThierry Reding 	settings = tegra_sor_hdmi_find_settings(sor, mode->clock * 1000);
2175db8b42fbSDan Carpenter 	if (!settings) {
2176db8b42fbSDan Carpenter 		dev_err(sor->dev, "no settings for pixel clock %d Hz\n",
2177db8b42fbSDan Carpenter 			mode->clock * 1000);
2178459cc2c6SThierry Reding 		return;
2179459cc2c6SThierry Reding 	}
2180459cc2c6SThierry Reding 
2181459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL0);
2182459cc2c6SThierry Reding 	value &= ~SOR_PLL0_ICHPMP_MASK;
2183459cc2c6SThierry Reding 	value &= ~SOR_PLL0_VCOCAP_MASK;
2184459cc2c6SThierry Reding 	value |= SOR_PLL0_ICHPMP(settings->ichpmp);
2185459cc2c6SThierry Reding 	value |= SOR_PLL0_VCOCAP(settings->vcocap);
2186459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL0);
2187459cc2c6SThierry Reding 
2188459cc2c6SThierry Reding 	tegra_sor_dp_term_calibrate(sor);
2189459cc2c6SThierry Reding 
2190459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL1);
2191459cc2c6SThierry Reding 	value &= ~SOR_PLL1_LOADADJ_MASK;
2192459cc2c6SThierry Reding 	value |= SOR_PLL1_LOADADJ(settings->loadadj);
2193459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL1);
2194459cc2c6SThierry Reding 
2195459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_PLL3);
2196459cc2c6SThierry Reding 	value &= ~SOR_PLL3_BG_VREF_LEVEL_MASK;
2197459cc2c6SThierry Reding 	value |= SOR_PLL3_BG_VREF_LEVEL(settings->bg_vref);
2198459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_PLL3);
2199459cc2c6SThierry Reding 
2200459cc2c6SThierry Reding 	value = settings->drive_current[0] << 24 |
2201459cc2c6SThierry Reding 		settings->drive_current[1] << 16 |
2202459cc2c6SThierry Reding 		settings->drive_current[2] <<  8 |
2203459cc2c6SThierry Reding 		settings->drive_current[3] <<  0;
2204459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
2205459cc2c6SThierry Reding 
2206459cc2c6SThierry Reding 	value = settings->preemphasis[0] << 24 |
2207459cc2c6SThierry Reding 		settings->preemphasis[1] << 16 |
2208459cc2c6SThierry Reding 		settings->preemphasis[2] <<  8 |
2209459cc2c6SThierry Reding 		settings->preemphasis[3] <<  0;
2210459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
2211459cc2c6SThierry Reding 
2212459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
2213459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
2214459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
2215459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU(settings->tx_pu);
2216459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
2217459cc2c6SThierry Reding 
2218459cc2c6SThierry Reding 	/* power down pad calibration */
2219459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_PADCTL0);
2220459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
2221459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_PADCTL0);
2222459cc2c6SThierry Reding 
2223459cc2c6SThierry Reding 	/* miscellaneous display controller settings */
2224459cc2c6SThierry Reding 	value = VSYNC_H_POSITION(1);
2225459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_TIMING_OPTIONS);
2226459cc2c6SThierry Reding 
2227459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_COLOR_CONTROL);
2228459cc2c6SThierry Reding 	value &= ~DITHER_CONTROL_MASK;
2229459cc2c6SThierry Reding 	value &= ~BASE_COLOR_SIZE_MASK;
2230459cc2c6SThierry Reding 
2231c31efa7aSThierry Reding 	switch (state->bpc) {
2232459cc2c6SThierry Reding 	case 6:
2233459cc2c6SThierry Reding 		value |= BASE_COLOR_SIZE_666;
2234459cc2c6SThierry Reding 		break;
2235459cc2c6SThierry Reding 
2236459cc2c6SThierry Reding 	case 8:
2237459cc2c6SThierry Reding 		value |= BASE_COLOR_SIZE_888;
2238459cc2c6SThierry Reding 		break;
2239459cc2c6SThierry Reding 
2240459cc2c6SThierry Reding 	default:
2241c31efa7aSThierry Reding 		WARN(1, "%u bits-per-color not supported\n", state->bpc);
2242c31efa7aSThierry Reding 		value |= BASE_COLOR_SIZE_888;
2243459cc2c6SThierry Reding 		break;
2244459cc2c6SThierry Reding 	}
2245459cc2c6SThierry Reding 
2246459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_COLOR_CONTROL);
2247459cc2c6SThierry Reding 
2248459cc2c6SThierry Reding 	err = tegra_sor_power_up(sor, 250);
2249459cc2c6SThierry Reding 	if (err < 0)
2250459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
2251459cc2c6SThierry Reding 
22522bd1dd39SThierry Reding 	/* configure dynamic range of output */
2253459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HEAD_STATE0(dc->pipe));
2254459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_RANGECOMPRESS_MASK;
2255459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_DYNRANGE_MASK;
2256459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HEAD_STATE0(dc->pipe));
2257459cc2c6SThierry Reding 
22582bd1dd39SThierry Reding 	/* configure colorspace */
2259459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HEAD_STATE0(dc->pipe));
2260459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_COLORSPACE_MASK;
2261459cc2c6SThierry Reding 	value |= SOR_HEAD_STATE_COLORSPACE_RGB;
2262459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HEAD_STATE0(dc->pipe));
2263459cc2c6SThierry Reding 
2264c31efa7aSThierry Reding 	tegra_sor_mode_set(sor, mode, state);
2265459cc2c6SThierry Reding 
2266459cc2c6SThierry Reding 	tegra_sor_update(sor);
2267459cc2c6SThierry Reding 
2268459cc2c6SThierry Reding 	err = tegra_sor_attach(sor);
2269459cc2c6SThierry Reding 	if (err < 0)
2270459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
2271459cc2c6SThierry Reding 
2272459cc2c6SThierry Reding 	/* enable display to SOR clock and generate HDMI preamble */
2273459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2274459cc2c6SThierry Reding 	value |= SOR1_ENABLE | SOR1_TIMING_CYA;
2275459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2276459cc2c6SThierry Reding 
2277459cc2c6SThierry Reding 	tegra_dc_commit(dc);
2278459cc2c6SThierry Reding 
2279459cc2c6SThierry Reding 	err = tegra_sor_wakeup(sor);
2280459cc2c6SThierry Reding 	if (err < 0)
2281459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to wakeup SOR: %d\n", err);
2282459cc2c6SThierry Reding }
2283459cc2c6SThierry Reding 
2284459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_hdmi_helpers = {
2285459cc2c6SThierry Reding 	.disable = tegra_sor_hdmi_disable,
2286459cc2c6SThierry Reding 	.enable = tegra_sor_hdmi_enable,
2287459cc2c6SThierry Reding 	.atomic_check = tegra_sor_encoder_atomic_check,
2288459cc2c6SThierry Reding };
2289459cc2c6SThierry Reding 
22906b6b6042SThierry Reding static int tegra_sor_init(struct host1x_client *client)
22916b6b6042SThierry Reding {
22929910f5c4SThierry Reding 	struct drm_device *drm = dev_get_drvdata(client->parent);
2293459cc2c6SThierry Reding 	const struct drm_encoder_helper_funcs *helpers = NULL;
22946b6b6042SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
2295459cc2c6SThierry Reding 	int connector = DRM_MODE_CONNECTOR_Unknown;
2296459cc2c6SThierry Reding 	int encoder = DRM_MODE_ENCODER_NONE;
22976b6b6042SThierry Reding 	int err;
22986b6b6042SThierry Reding 
22999542c237SThierry Reding 	if (!sor->aux) {
2300459cc2c6SThierry Reding 		if (sor->soc->supports_hdmi) {
2301459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_HDMIA;
2302459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
2303459cc2c6SThierry Reding 			helpers = &tegra_sor_hdmi_helpers;
2304459cc2c6SThierry Reding 		} else if (sor->soc->supports_lvds) {
2305459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_LVDS;
2306459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_LVDS;
2307459cc2c6SThierry Reding 		}
2308459cc2c6SThierry Reding 	} else {
2309459cc2c6SThierry Reding 		if (sor->soc->supports_edp) {
2310459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_eDP;
2311459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
2312459cc2c6SThierry Reding 			helpers = &tegra_sor_edp_helpers;
2313459cc2c6SThierry Reding 		} else if (sor->soc->supports_dp) {
2314459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_DisplayPort;
2315459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
2316459cc2c6SThierry Reding 		}
2317459cc2c6SThierry Reding 	}
23186b6b6042SThierry Reding 
23196b6b6042SThierry Reding 	sor->output.dev = sor->dev;
23206b6b6042SThierry Reding 
23216fad8f66SThierry Reding 	drm_connector_init(drm, &sor->output.connector,
23226fad8f66SThierry Reding 			   &tegra_sor_connector_funcs,
2323459cc2c6SThierry Reding 			   connector);
23246fad8f66SThierry Reding 	drm_connector_helper_add(&sor->output.connector,
23256fad8f66SThierry Reding 				 &tegra_sor_connector_helper_funcs);
23266fad8f66SThierry Reding 	sor->output.connector.dpms = DRM_MODE_DPMS_OFF;
23276fad8f66SThierry Reding 
23286fad8f66SThierry Reding 	drm_encoder_init(drm, &sor->output.encoder, &tegra_sor_encoder_funcs,
232913a3d91fSVille Syrjälä 			 encoder, NULL);
2330459cc2c6SThierry Reding 	drm_encoder_helper_add(&sor->output.encoder, helpers);
23316fad8f66SThierry Reding 
23326fad8f66SThierry Reding 	drm_mode_connector_attach_encoder(&sor->output.connector,
23336fad8f66SThierry Reding 					  &sor->output.encoder);
23346fad8f66SThierry Reding 	drm_connector_register(&sor->output.connector);
23356fad8f66SThierry Reding 
2336ea130b24SThierry Reding 	err = tegra_output_init(drm, &sor->output);
2337ea130b24SThierry Reding 	if (err < 0) {
2338ea130b24SThierry Reding 		dev_err(client->dev, "failed to initialize output: %d\n", err);
2339ea130b24SThierry Reding 		return err;
2340ea130b24SThierry Reding 	}
23416fad8f66SThierry Reding 
2342ea130b24SThierry Reding 	sor->output.encoder.possible_crtcs = 0x3;
23436b6b6042SThierry Reding 
23449542c237SThierry Reding 	if (sor->aux) {
23459542c237SThierry Reding 		err = drm_dp_aux_attach(sor->aux, &sor->output);
23466b6b6042SThierry Reding 		if (err < 0) {
23476b6b6042SThierry Reding 			dev_err(sor->dev, "failed to attach DP: %d\n", err);
23486b6b6042SThierry Reding 			return err;
23496b6b6042SThierry Reding 		}
23506b6b6042SThierry Reding 	}
23516b6b6042SThierry Reding 
2352535a65dbSTomeu Vizoso 	/*
2353535a65dbSTomeu Vizoso 	 * XXX: Remove this reset once proper hand-over from firmware to
2354535a65dbSTomeu Vizoso 	 * kernel is possible.
2355535a65dbSTomeu Vizoso 	 */
2356f8c79120SJon Hunter 	if (sor->rst) {
2357535a65dbSTomeu Vizoso 		err = reset_control_assert(sor->rst);
2358535a65dbSTomeu Vizoso 		if (err < 0) {
2359f8c79120SJon Hunter 			dev_err(sor->dev, "failed to assert SOR reset: %d\n",
2360f8c79120SJon Hunter 				err);
2361535a65dbSTomeu Vizoso 			return err;
2362535a65dbSTomeu Vizoso 		}
2363f8c79120SJon Hunter 	}
2364535a65dbSTomeu Vizoso 
23656fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk);
23666fad8f66SThierry Reding 	if (err < 0) {
23676fad8f66SThierry Reding 		dev_err(sor->dev, "failed to enable clock: %d\n", err);
23686fad8f66SThierry Reding 		return err;
23696fad8f66SThierry Reding 	}
23706fad8f66SThierry Reding 
2371535a65dbSTomeu Vizoso 	usleep_range(1000, 3000);
2372535a65dbSTomeu Vizoso 
2373f8c79120SJon Hunter 	if (sor->rst) {
2374535a65dbSTomeu Vizoso 		err = reset_control_deassert(sor->rst);
2375535a65dbSTomeu Vizoso 		if (err < 0) {
2376f8c79120SJon Hunter 			dev_err(sor->dev, "failed to deassert SOR reset: %d\n",
2377f8c79120SJon Hunter 				err);
2378535a65dbSTomeu Vizoso 			return err;
2379535a65dbSTomeu Vizoso 		}
2380f8c79120SJon Hunter 	}
2381535a65dbSTomeu Vizoso 
23826fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk_safe);
23836fad8f66SThierry Reding 	if (err < 0)
23846fad8f66SThierry Reding 		return err;
23856fad8f66SThierry Reding 
23866fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk_dp);
23876fad8f66SThierry Reding 	if (err < 0)
23886fad8f66SThierry Reding 		return err;
23896fad8f66SThierry Reding 
23906b6b6042SThierry Reding 	return 0;
23916b6b6042SThierry Reding }
23926b6b6042SThierry Reding 
23936b6b6042SThierry Reding static int tegra_sor_exit(struct host1x_client *client)
23946b6b6042SThierry Reding {
23956b6b6042SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
23966b6b6042SThierry Reding 	int err;
23976b6b6042SThierry Reding 
2398328ec69eSThierry Reding 	tegra_output_exit(&sor->output);
2399328ec69eSThierry Reding 
24009542c237SThierry Reding 	if (sor->aux) {
24019542c237SThierry Reding 		err = drm_dp_aux_detach(sor->aux);
24026b6b6042SThierry Reding 		if (err < 0) {
24036b6b6042SThierry Reding 			dev_err(sor->dev, "failed to detach DP: %d\n", err);
24046b6b6042SThierry Reding 			return err;
24056b6b6042SThierry Reding 		}
24066b6b6042SThierry Reding 	}
24076b6b6042SThierry Reding 
24086fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk_safe);
24096fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk_dp);
24106fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk);
24116fad8f66SThierry Reding 
24126b6b6042SThierry Reding 	return 0;
24136b6b6042SThierry Reding }
24146b6b6042SThierry Reding 
24156b6b6042SThierry Reding static const struct host1x_client_ops sor_client_ops = {
24166b6b6042SThierry Reding 	.init = tegra_sor_init,
24176b6b6042SThierry Reding 	.exit = tegra_sor_exit,
24186b6b6042SThierry Reding };
24196b6b6042SThierry Reding 
2420459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_edp_ops = {
2421459cc2c6SThierry Reding 	.name = "eDP",
2422459cc2c6SThierry Reding };
2423459cc2c6SThierry Reding 
2424459cc2c6SThierry Reding static int tegra_sor_hdmi_probe(struct tegra_sor *sor)
2425459cc2c6SThierry Reding {
2426459cc2c6SThierry Reding 	int err;
2427459cc2c6SThierry Reding 
2428459cc2c6SThierry Reding 	sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io");
2429459cc2c6SThierry Reding 	if (IS_ERR(sor->avdd_io_supply)) {
2430459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get AVDD I/O supply: %ld\n",
2431459cc2c6SThierry Reding 			PTR_ERR(sor->avdd_io_supply));
2432459cc2c6SThierry Reding 		return PTR_ERR(sor->avdd_io_supply);
2433459cc2c6SThierry Reding 	}
2434459cc2c6SThierry Reding 
2435459cc2c6SThierry Reding 	err = regulator_enable(sor->avdd_io_supply);
2436459cc2c6SThierry Reding 	if (err < 0) {
2437459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable AVDD I/O supply: %d\n",
2438459cc2c6SThierry Reding 			err);
2439459cc2c6SThierry Reding 		return err;
2440459cc2c6SThierry Reding 	}
2441459cc2c6SThierry Reding 
2442459cc2c6SThierry Reding 	sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-pll");
2443459cc2c6SThierry Reding 	if (IS_ERR(sor->vdd_pll_supply)) {
2444459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get VDD PLL supply: %ld\n",
2445459cc2c6SThierry Reding 			PTR_ERR(sor->vdd_pll_supply));
2446459cc2c6SThierry Reding 		return PTR_ERR(sor->vdd_pll_supply);
2447459cc2c6SThierry Reding 	}
2448459cc2c6SThierry Reding 
2449459cc2c6SThierry Reding 	err = regulator_enable(sor->vdd_pll_supply);
2450459cc2c6SThierry Reding 	if (err < 0) {
2451459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable VDD PLL supply: %d\n",
2452459cc2c6SThierry Reding 			err);
2453459cc2c6SThierry Reding 		return err;
2454459cc2c6SThierry Reding 	}
2455459cc2c6SThierry Reding 
2456459cc2c6SThierry Reding 	sor->hdmi_supply = devm_regulator_get(sor->dev, "hdmi");
2457459cc2c6SThierry Reding 	if (IS_ERR(sor->hdmi_supply)) {
2458459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get HDMI supply: %ld\n",
2459459cc2c6SThierry Reding 			PTR_ERR(sor->hdmi_supply));
2460459cc2c6SThierry Reding 		return PTR_ERR(sor->hdmi_supply);
2461459cc2c6SThierry Reding 	}
2462459cc2c6SThierry Reding 
2463459cc2c6SThierry Reding 	err = regulator_enable(sor->hdmi_supply);
2464459cc2c6SThierry Reding 	if (err < 0) {
2465459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable HDMI supply: %d\n", err);
2466459cc2c6SThierry Reding 		return err;
2467459cc2c6SThierry Reding 	}
2468459cc2c6SThierry Reding 
2469459cc2c6SThierry Reding 	return 0;
2470459cc2c6SThierry Reding }
2471459cc2c6SThierry Reding 
2472459cc2c6SThierry Reding static int tegra_sor_hdmi_remove(struct tegra_sor *sor)
2473459cc2c6SThierry Reding {
2474459cc2c6SThierry Reding 	regulator_disable(sor->hdmi_supply);
2475459cc2c6SThierry Reding 	regulator_disable(sor->vdd_pll_supply);
2476459cc2c6SThierry Reding 	regulator_disable(sor->avdd_io_supply);
2477459cc2c6SThierry Reding 
2478459cc2c6SThierry Reding 	return 0;
2479459cc2c6SThierry Reding }
2480459cc2c6SThierry Reding 
2481459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_hdmi_ops = {
2482459cc2c6SThierry Reding 	.name = "HDMI",
2483459cc2c6SThierry Reding 	.probe = tegra_sor_hdmi_probe,
2484459cc2c6SThierry Reding 	.remove = tegra_sor_hdmi_remove,
2485459cc2c6SThierry Reding };
2486459cc2c6SThierry Reding 
248730b49435SThierry Reding static const u8 tegra124_sor_xbar_cfg[5] = {
248830b49435SThierry Reding 	0, 1, 2, 3, 4
248930b49435SThierry Reding };
249030b49435SThierry Reding 
2491459cc2c6SThierry Reding static const struct tegra_sor_soc tegra124_sor = {
2492459cc2c6SThierry Reding 	.supports_edp = true,
2493459cc2c6SThierry Reding 	.supports_lvds = true,
2494459cc2c6SThierry Reding 	.supports_hdmi = false,
2495459cc2c6SThierry Reding 	.supports_dp = false,
249630b49435SThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
2497459cc2c6SThierry Reding };
2498459cc2c6SThierry Reding 
2499459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor = {
2500459cc2c6SThierry Reding 	.supports_edp = true,
2501459cc2c6SThierry Reding 	.supports_lvds = false,
2502459cc2c6SThierry Reding 	.supports_hdmi = false,
2503459cc2c6SThierry Reding 	.supports_dp = false,
250430b49435SThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
250530b49435SThierry Reding };
250630b49435SThierry Reding 
250730b49435SThierry Reding static const u8 tegra210_sor_xbar_cfg[5] = {
250830b49435SThierry Reding 	2, 1, 0, 3, 4
2509459cc2c6SThierry Reding };
2510459cc2c6SThierry Reding 
2511459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor1 = {
2512459cc2c6SThierry Reding 	.supports_edp = false,
2513459cc2c6SThierry Reding 	.supports_lvds = false,
2514459cc2c6SThierry Reding 	.supports_hdmi = true,
2515459cc2c6SThierry Reding 	.supports_dp = true,
2516459cc2c6SThierry Reding 
2517459cc2c6SThierry Reding 	.num_settings = ARRAY_SIZE(tegra210_sor_hdmi_defaults),
2518459cc2c6SThierry Reding 	.settings = tegra210_sor_hdmi_defaults,
251930b49435SThierry Reding 
252030b49435SThierry Reding 	.xbar_cfg = tegra210_sor_xbar_cfg,
2521459cc2c6SThierry Reding };
2522459cc2c6SThierry Reding 
2523459cc2c6SThierry Reding static const struct of_device_id tegra_sor_of_match[] = {
2524459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra210-sor1", .data = &tegra210_sor1 },
2525459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra210-sor", .data = &tegra210_sor },
2526459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra124-sor", .data = &tegra124_sor },
2527459cc2c6SThierry Reding 	{ },
2528459cc2c6SThierry Reding };
2529459cc2c6SThierry Reding MODULE_DEVICE_TABLE(of, tegra_sor_of_match);
2530459cc2c6SThierry Reding 
25316b6b6042SThierry Reding static int tegra_sor_probe(struct platform_device *pdev)
25326b6b6042SThierry Reding {
25336b6b6042SThierry Reding 	struct device_node *np;
25346b6b6042SThierry Reding 	struct tegra_sor *sor;
25356b6b6042SThierry Reding 	struct resource *regs;
25366b6b6042SThierry Reding 	int err;
25376b6b6042SThierry Reding 
25386b6b6042SThierry Reding 	sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL);
25396b6b6042SThierry Reding 	if (!sor)
25406b6b6042SThierry Reding 		return -ENOMEM;
25416b6b6042SThierry Reding 
25425faea3d0SThierry Reding 	sor->soc = of_device_get_match_data(&pdev->dev);
25436b6b6042SThierry Reding 	sor->output.dev = sor->dev = &pdev->dev;
2544459cc2c6SThierry Reding 
2545459cc2c6SThierry Reding 	sor->settings = devm_kmemdup(&pdev->dev, sor->soc->settings,
2546459cc2c6SThierry Reding 				     sor->soc->num_settings *
2547459cc2c6SThierry Reding 					sizeof(*sor->settings),
2548459cc2c6SThierry Reding 				     GFP_KERNEL);
2549459cc2c6SThierry Reding 	if (!sor->settings)
2550459cc2c6SThierry Reding 		return -ENOMEM;
2551459cc2c6SThierry Reding 
2552459cc2c6SThierry Reding 	sor->num_settings = sor->soc->num_settings;
25536b6b6042SThierry Reding 
25546b6b6042SThierry Reding 	np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0);
25556b6b6042SThierry Reding 	if (np) {
25569542c237SThierry Reding 		sor->aux = drm_dp_aux_find_by_of_node(np);
25576b6b6042SThierry Reding 		of_node_put(np);
25586b6b6042SThierry Reding 
25599542c237SThierry Reding 		if (!sor->aux)
25606b6b6042SThierry Reding 			return -EPROBE_DEFER;
25616b6b6042SThierry Reding 	}
25626b6b6042SThierry Reding 
25639542c237SThierry Reding 	if (!sor->aux) {
2564459cc2c6SThierry Reding 		if (sor->soc->supports_hdmi) {
2565459cc2c6SThierry Reding 			sor->ops = &tegra_sor_hdmi_ops;
2566459cc2c6SThierry Reding 		} else if (sor->soc->supports_lvds) {
2567459cc2c6SThierry Reding 			dev_err(&pdev->dev, "LVDS not supported yet\n");
2568459cc2c6SThierry Reding 			return -ENODEV;
2569459cc2c6SThierry Reding 		} else {
2570459cc2c6SThierry Reding 			dev_err(&pdev->dev, "unknown (non-DP) support\n");
2571459cc2c6SThierry Reding 			return -ENODEV;
2572459cc2c6SThierry Reding 		}
2573459cc2c6SThierry Reding 	} else {
2574459cc2c6SThierry Reding 		if (sor->soc->supports_edp) {
2575459cc2c6SThierry Reding 			sor->ops = &tegra_sor_edp_ops;
2576459cc2c6SThierry Reding 		} else if (sor->soc->supports_dp) {
2577459cc2c6SThierry Reding 			dev_err(&pdev->dev, "DisplayPort not supported yet\n");
2578459cc2c6SThierry Reding 			return -ENODEV;
2579459cc2c6SThierry Reding 		} else {
2580459cc2c6SThierry Reding 			dev_err(&pdev->dev, "unknown (DP) support\n");
2581459cc2c6SThierry Reding 			return -ENODEV;
2582459cc2c6SThierry Reding 		}
2583459cc2c6SThierry Reding 	}
2584459cc2c6SThierry Reding 
25856b6b6042SThierry Reding 	err = tegra_output_probe(&sor->output);
25864dbdc740SThierry Reding 	if (err < 0) {
25874dbdc740SThierry Reding 		dev_err(&pdev->dev, "failed to probe output: %d\n", err);
25886b6b6042SThierry Reding 		return err;
25894dbdc740SThierry Reding 	}
25906b6b6042SThierry Reding 
2591459cc2c6SThierry Reding 	if (sor->ops && sor->ops->probe) {
2592459cc2c6SThierry Reding 		err = sor->ops->probe(sor);
2593459cc2c6SThierry Reding 		if (err < 0) {
2594459cc2c6SThierry Reding 			dev_err(&pdev->dev, "failed to probe %s: %d\n",
2595459cc2c6SThierry Reding 				sor->ops->name, err);
2596459cc2c6SThierry Reding 			goto output;
2597459cc2c6SThierry Reding 		}
2598459cc2c6SThierry Reding 	}
2599459cc2c6SThierry Reding 
26006b6b6042SThierry Reding 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
26016b6b6042SThierry Reding 	sor->regs = devm_ioremap_resource(&pdev->dev, regs);
2602459cc2c6SThierry Reding 	if (IS_ERR(sor->regs)) {
2603459cc2c6SThierry Reding 		err = PTR_ERR(sor->regs);
2604459cc2c6SThierry Reding 		goto remove;
2605459cc2c6SThierry Reding 	}
26066b6b6042SThierry Reding 
2607f8c79120SJon Hunter 	if (!pdev->dev.pm_domain) {
26086b6b6042SThierry Reding 		sor->rst = devm_reset_control_get(&pdev->dev, "sor");
26094dbdc740SThierry Reding 		if (IS_ERR(sor->rst)) {
2610459cc2c6SThierry Reding 			err = PTR_ERR(sor->rst);
2611f8c79120SJon Hunter 			dev_err(&pdev->dev, "failed to get reset control: %d\n",
2612f8c79120SJon Hunter 				err);
2613459cc2c6SThierry Reding 			goto remove;
26144dbdc740SThierry Reding 		}
2615f8c79120SJon Hunter 	}
26166b6b6042SThierry Reding 
26176b6b6042SThierry Reding 	sor->clk = devm_clk_get(&pdev->dev, NULL);
26184dbdc740SThierry Reding 	if (IS_ERR(sor->clk)) {
2619459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk);
2620459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get module clock: %d\n", err);
2621459cc2c6SThierry Reding 		goto remove;
26224dbdc740SThierry Reding 	}
26236b6b6042SThierry Reding 
2624618dee39SThierry Reding 	if (sor->soc->supports_hdmi || sor->soc->supports_dp) {
2625e1335e2fSThierry Reding 		struct device_node *np = pdev->dev.of_node;
2626e1335e2fSThierry Reding 		const char *name;
2627e1335e2fSThierry Reding 
2628e1335e2fSThierry Reding 		/*
2629e1335e2fSThierry Reding 		 * For backwards compatibility with Tegra210 device trees,
2630e1335e2fSThierry Reding 		 * fall back to the old clock name "source" if the new "out"
2631e1335e2fSThierry Reding 		 * clock is not available.
2632e1335e2fSThierry Reding 		 */
2633e1335e2fSThierry Reding 		if (of_property_match_string(np, "clock-names", "out") < 0)
2634e1335e2fSThierry Reding 			name = "source";
2635e1335e2fSThierry Reding 		else
2636e1335e2fSThierry Reding 			name = "out";
2637e1335e2fSThierry Reding 
2638e1335e2fSThierry Reding 		sor->clk_out = devm_clk_get(&pdev->dev, name);
2639e1335e2fSThierry Reding 		if (IS_ERR(sor->clk_out)) {
2640e1335e2fSThierry Reding 			err = PTR_ERR(sor->clk_out);
2641e1335e2fSThierry Reding 			dev_err(sor->dev, "failed to get %s clock: %d\n",
2642e1335e2fSThierry Reding 				name, err);
2643618dee39SThierry Reding 			goto remove;
2644618dee39SThierry Reding 		}
2645618dee39SThierry Reding 	}
2646618dee39SThierry Reding 
26476b6b6042SThierry Reding 	sor->clk_parent = devm_clk_get(&pdev->dev, "parent");
26484dbdc740SThierry Reding 	if (IS_ERR(sor->clk_parent)) {
2649459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_parent);
2650459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get parent clock: %d\n", err);
2651459cc2c6SThierry Reding 		goto remove;
26524dbdc740SThierry Reding 	}
26536b6b6042SThierry Reding 
26546b6b6042SThierry Reding 	sor->clk_safe = devm_clk_get(&pdev->dev, "safe");
26554dbdc740SThierry Reding 	if (IS_ERR(sor->clk_safe)) {
2656459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_safe);
2657459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get safe clock: %d\n", err);
2658459cc2c6SThierry Reding 		goto remove;
26594dbdc740SThierry Reding 	}
26606b6b6042SThierry Reding 
26616b6b6042SThierry Reding 	sor->clk_dp = devm_clk_get(&pdev->dev, "dp");
26624dbdc740SThierry Reding 	if (IS_ERR(sor->clk_dp)) {
2663459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_dp);
2664459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get DP clock: %d\n", err);
2665459cc2c6SThierry Reding 		goto remove;
26664dbdc740SThierry Reding 	}
26676b6b6042SThierry Reding 
2668e1335e2fSThierry Reding 	/*
2669e1335e2fSThierry Reding 	 * Starting with Tegra186, the BPMP provides an implementation for
2670e1335e2fSThierry Reding 	 * the pad output clock, so we have to look it up from device tree.
2671e1335e2fSThierry Reding 	 */
2672e1335e2fSThierry Reding 	sor->clk_pad = devm_clk_get(&pdev->dev, "pad");
2673e1335e2fSThierry Reding 	if (IS_ERR(sor->clk_pad)) {
2674e1335e2fSThierry Reding 		if (sor->clk_pad != ERR_PTR(-ENOENT)) {
2675e1335e2fSThierry Reding 			err = PTR_ERR(sor->clk_pad);
2676e1335e2fSThierry Reding 			goto remove;
2677e1335e2fSThierry Reding 		}
2678e1335e2fSThierry Reding 
2679e1335e2fSThierry Reding 		/*
2680e1335e2fSThierry Reding 		 * If the pad output clock is not available, then we assume
2681e1335e2fSThierry Reding 		 * we're on Tegra210 or earlier and have to provide our own
2682e1335e2fSThierry Reding 		 * implementation.
2683e1335e2fSThierry Reding 		 */
2684e1335e2fSThierry Reding 		sor->clk_pad = NULL;
2685e1335e2fSThierry Reding 	}
2686e1335e2fSThierry Reding 
2687e1335e2fSThierry Reding 	/*
2688e1335e2fSThierry Reding 	 * The bootloader may have set up the SOR such that it's module clock
2689e1335e2fSThierry Reding 	 * is sourced by one of the display PLLs. However, that doesn't work
2690e1335e2fSThierry Reding 	 * without properly having set up other bits of the SOR.
2691e1335e2fSThierry Reding 	 */
2692e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk_out, sor->clk_safe);
2693e1335e2fSThierry Reding 	if (err < 0) {
2694e1335e2fSThierry Reding 		dev_err(&pdev->dev, "failed to use safe clock: %d\n", err);
2695e1335e2fSThierry Reding 		goto remove;
2696e1335e2fSThierry Reding 	}
2697e1335e2fSThierry Reding 
2698aaff8bd2SThierry Reding 	platform_set_drvdata(pdev, sor);
2699aaff8bd2SThierry Reding 	pm_runtime_enable(&pdev->dev);
2700aaff8bd2SThierry Reding 
2701e1335e2fSThierry Reding 	/*
2702e1335e2fSThierry Reding 	 * On Tegra210 and earlier, provide our own implementation for the
2703e1335e2fSThierry Reding 	 * pad output clock.
2704e1335e2fSThierry Reding 	 */
2705e1335e2fSThierry Reding 	if (!sor->clk_pad) {
2706e1335e2fSThierry Reding 		err = pm_runtime_get_sync(&pdev->dev);
2707e1335e2fSThierry Reding 		if (err < 0) {
2708e1335e2fSThierry Reding 			dev_err(&pdev->dev, "failed to get runtime PM: %d\n",
2709e1335e2fSThierry Reding 				err);
2710e1335e2fSThierry Reding 			goto remove;
2711e1335e2fSThierry Reding 		}
2712b299221cSThierry Reding 
2713e1335e2fSThierry Reding 		sor->clk_pad = tegra_clk_sor_pad_register(sor,
2714e1335e2fSThierry Reding 							  "sor1_pad_clkout");
2715e1335e2fSThierry Reding 		pm_runtime_put(&pdev->dev);
2716e1335e2fSThierry Reding 	}
2717e1335e2fSThierry Reding 
2718e1335e2fSThierry Reding 	if (IS_ERR(sor->clk_pad)) {
2719e1335e2fSThierry Reding 		err = PTR_ERR(sor->clk_pad);
2720e1335e2fSThierry Reding 		dev_err(&pdev->dev, "failed to register SOR pad clock: %d\n",
2721e1335e2fSThierry Reding 			err);
2722b299221cSThierry Reding 		goto remove;
2723b299221cSThierry Reding 	}
2724b299221cSThierry Reding 
27256b6b6042SThierry Reding 	INIT_LIST_HEAD(&sor->client.list);
27266b6b6042SThierry Reding 	sor->client.ops = &sor_client_ops;
27276b6b6042SThierry Reding 	sor->client.dev = &pdev->dev;
27286b6b6042SThierry Reding 
27296b6b6042SThierry Reding 	err = host1x_client_register(&sor->client);
27306b6b6042SThierry Reding 	if (err < 0) {
27316b6b6042SThierry Reding 		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
27326b6b6042SThierry Reding 			err);
2733459cc2c6SThierry Reding 		goto remove;
27346b6b6042SThierry Reding 	}
27356b6b6042SThierry Reding 
27366b6b6042SThierry Reding 	return 0;
2737459cc2c6SThierry Reding 
2738459cc2c6SThierry Reding remove:
2739459cc2c6SThierry Reding 	if (sor->ops && sor->ops->remove)
2740459cc2c6SThierry Reding 		sor->ops->remove(sor);
2741459cc2c6SThierry Reding output:
2742459cc2c6SThierry Reding 	tegra_output_remove(&sor->output);
2743459cc2c6SThierry Reding 	return err;
27446b6b6042SThierry Reding }
27456b6b6042SThierry Reding 
27466b6b6042SThierry Reding static int tegra_sor_remove(struct platform_device *pdev)
27476b6b6042SThierry Reding {
27486b6b6042SThierry Reding 	struct tegra_sor *sor = platform_get_drvdata(pdev);
27496b6b6042SThierry Reding 	int err;
27506b6b6042SThierry Reding 
2751aaff8bd2SThierry Reding 	pm_runtime_disable(&pdev->dev);
2752aaff8bd2SThierry Reding 
27536b6b6042SThierry Reding 	err = host1x_client_unregister(&sor->client);
27546b6b6042SThierry Reding 	if (err < 0) {
27556b6b6042SThierry Reding 		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
27566b6b6042SThierry Reding 			err);
27576b6b6042SThierry Reding 		return err;
27586b6b6042SThierry Reding 	}
27596b6b6042SThierry Reding 
2760459cc2c6SThierry Reding 	if (sor->ops && sor->ops->remove) {
2761459cc2c6SThierry Reding 		err = sor->ops->remove(sor);
2762459cc2c6SThierry Reding 		if (err < 0)
2763459cc2c6SThierry Reding 			dev_err(&pdev->dev, "failed to remove SOR: %d\n", err);
2764459cc2c6SThierry Reding 	}
2765459cc2c6SThierry Reding 
2766328ec69eSThierry Reding 	tegra_output_remove(&sor->output);
27676b6b6042SThierry Reding 
27686b6b6042SThierry Reding 	return 0;
27696b6b6042SThierry Reding }
27706b6b6042SThierry Reding 
2771aaff8bd2SThierry Reding #ifdef CONFIG_PM
2772aaff8bd2SThierry Reding static int tegra_sor_suspend(struct device *dev)
2773aaff8bd2SThierry Reding {
2774aaff8bd2SThierry Reding 	struct tegra_sor *sor = dev_get_drvdata(dev);
2775aaff8bd2SThierry Reding 	int err;
2776aaff8bd2SThierry Reding 
2777f8c79120SJon Hunter 	if (sor->rst) {
2778aaff8bd2SThierry Reding 		err = reset_control_assert(sor->rst);
2779aaff8bd2SThierry Reding 		if (err < 0) {
2780aaff8bd2SThierry Reding 			dev_err(dev, "failed to assert reset: %d\n", err);
2781aaff8bd2SThierry Reding 			return err;
2782aaff8bd2SThierry Reding 		}
2783f8c79120SJon Hunter 	}
2784aaff8bd2SThierry Reding 
2785aaff8bd2SThierry Reding 	usleep_range(1000, 2000);
2786aaff8bd2SThierry Reding 
2787aaff8bd2SThierry Reding 	clk_disable_unprepare(sor->clk);
2788aaff8bd2SThierry Reding 
2789aaff8bd2SThierry Reding 	return 0;
2790aaff8bd2SThierry Reding }
2791aaff8bd2SThierry Reding 
2792aaff8bd2SThierry Reding static int tegra_sor_resume(struct device *dev)
2793aaff8bd2SThierry Reding {
2794aaff8bd2SThierry Reding 	struct tegra_sor *sor = dev_get_drvdata(dev);
2795aaff8bd2SThierry Reding 	int err;
2796aaff8bd2SThierry Reding 
2797aaff8bd2SThierry Reding 	err = clk_prepare_enable(sor->clk);
2798aaff8bd2SThierry Reding 	if (err < 0) {
2799aaff8bd2SThierry Reding 		dev_err(dev, "failed to enable clock: %d\n", err);
2800aaff8bd2SThierry Reding 		return err;
2801aaff8bd2SThierry Reding 	}
2802aaff8bd2SThierry Reding 
2803aaff8bd2SThierry Reding 	usleep_range(1000, 2000);
2804aaff8bd2SThierry Reding 
2805f8c79120SJon Hunter 	if (sor->rst) {
2806aaff8bd2SThierry Reding 		err = reset_control_deassert(sor->rst);
2807aaff8bd2SThierry Reding 		if (err < 0) {
2808aaff8bd2SThierry Reding 			dev_err(dev, "failed to deassert reset: %d\n", err);
2809aaff8bd2SThierry Reding 			clk_disable_unprepare(sor->clk);
2810aaff8bd2SThierry Reding 			return err;
2811aaff8bd2SThierry Reding 		}
2812f8c79120SJon Hunter 	}
2813aaff8bd2SThierry Reding 
2814aaff8bd2SThierry Reding 	return 0;
2815aaff8bd2SThierry Reding }
2816aaff8bd2SThierry Reding #endif
2817aaff8bd2SThierry Reding 
2818aaff8bd2SThierry Reding static const struct dev_pm_ops tegra_sor_pm_ops = {
2819aaff8bd2SThierry Reding 	SET_RUNTIME_PM_OPS(tegra_sor_suspend, tegra_sor_resume, NULL)
2820aaff8bd2SThierry Reding };
2821aaff8bd2SThierry Reding 
28226b6b6042SThierry Reding struct platform_driver tegra_sor_driver = {
28236b6b6042SThierry Reding 	.driver = {
28246b6b6042SThierry Reding 		.name = "tegra-sor",
28256b6b6042SThierry Reding 		.of_match_table = tegra_sor_of_match,
2826aaff8bd2SThierry Reding 		.pm = &tegra_sor_pm_ops,
28276b6b6042SThierry Reding 	},
28286b6b6042SThierry Reding 	.probe = tegra_sor_probe,
28296b6b6042SThierry Reding 	.remove = tegra_sor_remove,
28306b6b6042SThierry Reding };
2831