xref: /openbmc/linux/drivers/gpu/drm/tegra/sor.c (revision 24e64f86da40e68c5f58af08796110f147b12193)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
26b6b6042SThierry Reding /*
36b6b6042SThierry Reding  * Copyright (C) 2013 NVIDIA Corporation
46b6b6042SThierry Reding  */
56b6b6042SThierry Reding 
66b6b6042SThierry Reding #include <linux/clk.h>
7b299221cSThierry Reding #include <linux/clk-provider.h>
8a82752e1SThierry Reding #include <linux/debugfs.h>
96fad8f66SThierry Reding #include <linux/gpio.h>
106b6b6042SThierry Reding #include <linux/io.h>
11eb1df694SSam Ravnborg #include <linux/module.h>
12459cc2c6SThierry Reding #include <linux/of_device.h>
136b6b6042SThierry Reding #include <linux/platform_device.h>
14aaff8bd2SThierry Reding #include <linux/pm_runtime.h>
15459cc2c6SThierry Reding #include <linux/regulator/consumer.h>
166b6b6042SThierry Reding #include <linux/reset.h>
17306a7f91SThierry Reding 
187232398aSThierry Reding #include <soc/tegra/pmc.h>
196b6b6042SThierry Reding 
204aa3df71SThierry Reding #include <drm/drm_atomic_helper.h>
21eb1df694SSam Ravnborg #include <drm/drm_debugfs.h>
226b6b6042SThierry Reding #include <drm/drm_dp_helper.h>
23eb1df694SSam Ravnborg #include <drm/drm_file.h>
246fad8f66SThierry Reding #include <drm/drm_panel.h>
2536e90221SThierry Reding #include <drm/drm_scdc_helper.h>
266b6b6042SThierry Reding 
276b6b6042SThierry Reding #include "dc.h"
289a42c7c6SThierry Reding #include "dp.h"
296b6b6042SThierry Reding #include "drm.h"
30fad7b806SThierry Reding #include "hda.h"
316b6b6042SThierry Reding #include "sor.h"
32932f6529SThierry Reding #include "trace.h"
336b6b6042SThierry Reding 
34459cc2c6SThierry Reding #define SOR_REKEY 0x38
35459cc2c6SThierry Reding 
36459cc2c6SThierry Reding struct tegra_sor_hdmi_settings {
37459cc2c6SThierry Reding 	unsigned long frequency;
38459cc2c6SThierry Reding 
39459cc2c6SThierry Reding 	u8 vcocap;
40c57997bcSThierry Reding 	u8 filter;
41459cc2c6SThierry Reding 	u8 ichpmp;
42459cc2c6SThierry Reding 	u8 loadadj;
43c57997bcSThierry Reding 	u8 tmds_termadj;
44c57997bcSThierry Reding 	u8 tx_pu_value;
45c57997bcSThierry Reding 	u8 bg_temp_coef;
46c57997bcSThierry Reding 	u8 bg_vref_level;
47c57997bcSThierry Reding 	u8 avdd10_level;
48c57997bcSThierry Reding 	u8 avdd14_level;
49c57997bcSThierry Reding 	u8 sparepll;
50459cc2c6SThierry Reding 
51459cc2c6SThierry Reding 	u8 drive_current[4];
52459cc2c6SThierry Reding 	u8 preemphasis[4];
53459cc2c6SThierry Reding };
54459cc2c6SThierry Reding 
55459cc2c6SThierry Reding #if 1
56459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
57459cc2c6SThierry Reding 	{
58459cc2c6SThierry Reding 		.frequency = 54000000,
59459cc2c6SThierry Reding 		.vcocap = 0x0,
60c57997bcSThierry Reding 		.filter = 0x0,
61459cc2c6SThierry Reding 		.ichpmp = 0x1,
62459cc2c6SThierry Reding 		.loadadj = 0x3,
63c57997bcSThierry Reding 		.tmds_termadj = 0x9,
64c57997bcSThierry Reding 		.tx_pu_value = 0x10,
65c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
66c57997bcSThierry Reding 		.bg_vref_level = 0x8,
67c57997bcSThierry Reding 		.avdd10_level = 0x4,
68c57997bcSThierry Reding 		.avdd14_level = 0x4,
69c57997bcSThierry Reding 		.sparepll = 0x0,
70459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
71459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
72459cc2c6SThierry Reding 	}, {
73459cc2c6SThierry Reding 		.frequency = 75000000,
74459cc2c6SThierry Reding 		.vcocap = 0x3,
75c57997bcSThierry Reding 		.filter = 0x0,
76459cc2c6SThierry Reding 		.ichpmp = 0x1,
77459cc2c6SThierry Reding 		.loadadj = 0x3,
78c57997bcSThierry Reding 		.tmds_termadj = 0x9,
79c57997bcSThierry Reding 		.tx_pu_value = 0x40,
80c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
81c57997bcSThierry Reding 		.bg_vref_level = 0x8,
82c57997bcSThierry Reding 		.avdd10_level = 0x4,
83c57997bcSThierry Reding 		.avdd14_level = 0x4,
84c57997bcSThierry Reding 		.sparepll = 0x0,
85459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
86459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
87459cc2c6SThierry Reding 	}, {
88459cc2c6SThierry Reding 		.frequency = 150000000,
89459cc2c6SThierry Reding 		.vcocap = 0x3,
90c57997bcSThierry Reding 		.filter = 0x0,
91459cc2c6SThierry Reding 		.ichpmp = 0x1,
92459cc2c6SThierry Reding 		.loadadj = 0x3,
93c57997bcSThierry Reding 		.tmds_termadj = 0x9,
94c57997bcSThierry Reding 		.tx_pu_value = 0x66,
95c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
96c57997bcSThierry Reding 		.bg_vref_level = 0x8,
97c57997bcSThierry Reding 		.avdd10_level = 0x4,
98c57997bcSThierry Reding 		.avdd14_level = 0x4,
99c57997bcSThierry Reding 		.sparepll = 0x0,
100459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
101459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
102459cc2c6SThierry Reding 	}, {
103459cc2c6SThierry Reding 		.frequency = 300000000,
104459cc2c6SThierry Reding 		.vcocap = 0x3,
105c57997bcSThierry Reding 		.filter = 0x0,
106459cc2c6SThierry Reding 		.ichpmp = 0x1,
107459cc2c6SThierry Reding 		.loadadj = 0x3,
108c57997bcSThierry Reding 		.tmds_termadj = 0x9,
109c57997bcSThierry Reding 		.tx_pu_value = 0x66,
110c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
111c57997bcSThierry Reding 		.bg_vref_level = 0xa,
112c57997bcSThierry Reding 		.avdd10_level = 0x4,
113c57997bcSThierry Reding 		.avdd14_level = 0x4,
114c57997bcSThierry Reding 		.sparepll = 0x0,
115459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
116459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x17, 0x17, 0x17 },
117459cc2c6SThierry Reding 	}, {
118459cc2c6SThierry Reding 		.frequency = 600000000,
119459cc2c6SThierry Reding 		.vcocap = 0x3,
120c57997bcSThierry Reding 		.filter = 0x0,
121459cc2c6SThierry Reding 		.ichpmp = 0x1,
122459cc2c6SThierry Reding 		.loadadj = 0x3,
123c57997bcSThierry Reding 		.tmds_termadj = 0x9,
124c57997bcSThierry Reding 		.tx_pu_value = 0x66,
125c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
126c57997bcSThierry Reding 		.bg_vref_level = 0x8,
127c57997bcSThierry Reding 		.avdd10_level = 0x4,
128c57997bcSThierry Reding 		.avdd14_level = 0x4,
129c57997bcSThierry Reding 		.sparepll = 0x0,
130459cc2c6SThierry Reding 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
131459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
132459cc2c6SThierry Reding 	},
133459cc2c6SThierry Reding };
134459cc2c6SThierry Reding #else
135459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
136459cc2c6SThierry Reding 	{
137459cc2c6SThierry Reding 		.frequency = 75000000,
138459cc2c6SThierry Reding 		.vcocap = 0x3,
139c57997bcSThierry Reding 		.filter = 0x0,
140459cc2c6SThierry Reding 		.ichpmp = 0x1,
141459cc2c6SThierry Reding 		.loadadj = 0x3,
142c57997bcSThierry Reding 		.tmds_termadj = 0x9,
143c57997bcSThierry Reding 		.tx_pu_value = 0x40,
144c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
145c57997bcSThierry Reding 		.bg_vref_level = 0x8,
146c57997bcSThierry Reding 		.avdd10_level = 0x4,
147c57997bcSThierry Reding 		.avdd14_level = 0x4,
148c57997bcSThierry Reding 		.sparepll = 0x0,
149459cc2c6SThierry Reding 		.drive_current = { 0x29, 0x29, 0x29, 0x29 },
150459cc2c6SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
151459cc2c6SThierry Reding 	}, {
152459cc2c6SThierry Reding 		.frequency = 150000000,
153459cc2c6SThierry Reding 		.vcocap = 0x3,
154c57997bcSThierry Reding 		.filter = 0x0,
155459cc2c6SThierry Reding 		.ichpmp = 0x1,
156459cc2c6SThierry Reding 		.loadadj = 0x3,
157c57997bcSThierry Reding 		.tmds_termadj = 0x9,
158c57997bcSThierry Reding 		.tx_pu_value = 0x66,
159c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
160c57997bcSThierry Reding 		.bg_vref_level = 0x8,
161c57997bcSThierry Reding 		.avdd10_level = 0x4,
162c57997bcSThierry Reding 		.avdd14_level = 0x4,
163c57997bcSThierry Reding 		.sparepll = 0x0,
164459cc2c6SThierry Reding 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
165459cc2c6SThierry Reding 		.preemphasis = { 0x01, 0x02, 0x02, 0x02 },
166459cc2c6SThierry Reding 	}, {
167459cc2c6SThierry Reding 		.frequency = 300000000,
168459cc2c6SThierry Reding 		.vcocap = 0x3,
169c57997bcSThierry Reding 		.filter = 0x0,
170459cc2c6SThierry Reding 		.ichpmp = 0x6,
171459cc2c6SThierry Reding 		.loadadj = 0x3,
172c57997bcSThierry Reding 		.tmds_termadj = 0x9,
173c57997bcSThierry Reding 		.tx_pu_value = 0x66,
174c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
175c57997bcSThierry Reding 		.bg_vref_level = 0xf,
176c57997bcSThierry Reding 		.avdd10_level = 0x4,
177c57997bcSThierry Reding 		.avdd14_level = 0x4,
178c57997bcSThierry Reding 		.sparepll = 0x0,
179459cc2c6SThierry Reding 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
180459cc2c6SThierry Reding 		.preemphasis = { 0x10, 0x3e, 0x3e, 0x3e },
181459cc2c6SThierry Reding 	}, {
182459cc2c6SThierry Reding 		.frequency = 600000000,
183459cc2c6SThierry Reding 		.vcocap = 0x3,
184c57997bcSThierry Reding 		.filter = 0x0,
185459cc2c6SThierry Reding 		.ichpmp = 0xa,
186459cc2c6SThierry Reding 		.loadadj = 0x3,
187c57997bcSThierry Reding 		.tmds_termadj = 0xb,
188c57997bcSThierry Reding 		.tx_pu_value = 0x66,
189c57997bcSThierry Reding 		.bg_temp_coef = 0x3,
190c57997bcSThierry Reding 		.bg_vref_level = 0xe,
191c57997bcSThierry Reding 		.avdd10_level = 0x4,
192c57997bcSThierry Reding 		.avdd14_level = 0x4,
193c57997bcSThierry Reding 		.sparepll = 0x0,
194459cc2c6SThierry Reding 		.drive_current = { 0x35, 0x3e, 0x3e, 0x3e },
195459cc2c6SThierry Reding 		.preemphasis = { 0x02, 0x3f, 0x3f, 0x3f },
196459cc2c6SThierry Reding 	},
197459cc2c6SThierry Reding };
198459cc2c6SThierry Reding #endif
199459cc2c6SThierry Reding 
200c57997bcSThierry Reding static const struct tegra_sor_hdmi_settings tegra186_sor_hdmi_defaults[] = {
201c57997bcSThierry Reding 	{
202c57997bcSThierry Reding 		.frequency = 54000000,
203c57997bcSThierry Reding 		.vcocap = 0,
204c57997bcSThierry Reding 		.filter = 5,
205c57997bcSThierry Reding 		.ichpmp = 5,
206c57997bcSThierry Reding 		.loadadj = 3,
207c57997bcSThierry Reding 		.tmds_termadj = 0xf,
208c57997bcSThierry Reding 		.tx_pu_value = 0,
209c57997bcSThierry Reding 		.bg_temp_coef = 3,
210c57997bcSThierry Reding 		.bg_vref_level = 8,
211c57997bcSThierry Reding 		.avdd10_level = 4,
212c57997bcSThierry Reding 		.avdd14_level = 4,
213c57997bcSThierry Reding 		.sparepll = 0x54,
214c57997bcSThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
215c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
216c57997bcSThierry Reding 	}, {
217c57997bcSThierry Reding 		.frequency = 75000000,
218c57997bcSThierry Reding 		.vcocap = 1,
219c57997bcSThierry Reding 		.filter = 5,
220c57997bcSThierry Reding 		.ichpmp = 5,
221c57997bcSThierry Reding 		.loadadj = 3,
222c57997bcSThierry Reding 		.tmds_termadj = 0xf,
223c57997bcSThierry Reding 		.tx_pu_value = 0,
224c57997bcSThierry Reding 		.bg_temp_coef = 3,
225c57997bcSThierry Reding 		.bg_vref_level = 8,
226c57997bcSThierry Reding 		.avdd10_level = 4,
227c57997bcSThierry Reding 		.avdd14_level = 4,
228c57997bcSThierry Reding 		.sparepll = 0x44,
229c57997bcSThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
230c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
231c57997bcSThierry Reding 	}, {
232c57997bcSThierry Reding 		.frequency = 150000000,
233c57997bcSThierry Reding 		.vcocap = 3,
234c57997bcSThierry Reding 		.filter = 5,
235c57997bcSThierry Reding 		.ichpmp = 5,
236c57997bcSThierry Reding 		.loadadj = 3,
237c57997bcSThierry Reding 		.tmds_termadj = 15,
238c57997bcSThierry Reding 		.tx_pu_value = 0x66 /* 0 */,
239c57997bcSThierry Reding 		.bg_temp_coef = 3,
240c57997bcSThierry Reding 		.bg_vref_level = 8,
241c57997bcSThierry Reding 		.avdd10_level = 4,
242c57997bcSThierry Reding 		.avdd14_level = 4,
243c57997bcSThierry Reding 		.sparepll = 0x00, /* 0x34 */
244c57997bcSThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x37 },
245c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
246c57997bcSThierry Reding 	}, {
247c57997bcSThierry Reding 		.frequency = 300000000,
248c57997bcSThierry Reding 		.vcocap = 3,
249c57997bcSThierry Reding 		.filter = 5,
250c57997bcSThierry Reding 		.ichpmp = 5,
251c57997bcSThierry Reding 		.loadadj = 3,
252c57997bcSThierry Reding 		.tmds_termadj = 15,
253c57997bcSThierry Reding 		.tx_pu_value = 64,
254c57997bcSThierry Reding 		.bg_temp_coef = 3,
255c57997bcSThierry Reding 		.bg_vref_level = 8,
256c57997bcSThierry Reding 		.avdd10_level = 4,
257c57997bcSThierry Reding 		.avdd14_level = 4,
258c57997bcSThierry Reding 		.sparepll = 0x34,
259c57997bcSThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
260c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
261c57997bcSThierry Reding 	}, {
262c57997bcSThierry Reding 		.frequency = 600000000,
263c57997bcSThierry Reding 		.vcocap = 3,
264c57997bcSThierry Reding 		.filter = 5,
265c57997bcSThierry Reding 		.ichpmp = 5,
266c57997bcSThierry Reding 		.loadadj = 3,
267c57997bcSThierry Reding 		.tmds_termadj = 12,
268c57997bcSThierry Reding 		.tx_pu_value = 96,
269c57997bcSThierry Reding 		.bg_temp_coef = 3,
270c57997bcSThierry Reding 		.bg_vref_level = 8,
271c57997bcSThierry Reding 		.avdd10_level = 4,
272c57997bcSThierry Reding 		.avdd14_level = 4,
273c57997bcSThierry Reding 		.sparepll = 0x34,
274c57997bcSThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
275c57997bcSThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
276c57997bcSThierry Reding 	}
277c57997bcSThierry Reding };
278c57997bcSThierry Reding 
2799b6c14b8SThierry Reding static const struct tegra_sor_hdmi_settings tegra194_sor_hdmi_defaults[] = {
2809b6c14b8SThierry Reding 	{
2819b6c14b8SThierry Reding 		.frequency = 54000000,
2829b6c14b8SThierry Reding 		.vcocap = 0,
2839b6c14b8SThierry Reding 		.filter = 5,
2849b6c14b8SThierry Reding 		.ichpmp = 5,
2859b6c14b8SThierry Reding 		.loadadj = 3,
2869b6c14b8SThierry Reding 		.tmds_termadj = 0xf,
2879b6c14b8SThierry Reding 		.tx_pu_value = 0,
2889b6c14b8SThierry Reding 		.bg_temp_coef = 3,
2899b6c14b8SThierry Reding 		.bg_vref_level = 8,
2909b6c14b8SThierry Reding 		.avdd10_level = 4,
2919b6c14b8SThierry Reding 		.avdd14_level = 4,
2929b6c14b8SThierry Reding 		.sparepll = 0x54,
2939b6c14b8SThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
2949b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
2959b6c14b8SThierry Reding 	}, {
2969b6c14b8SThierry Reding 		.frequency = 75000000,
2979b6c14b8SThierry Reding 		.vcocap = 1,
2989b6c14b8SThierry Reding 		.filter = 5,
2999b6c14b8SThierry Reding 		.ichpmp = 5,
3009b6c14b8SThierry Reding 		.loadadj = 3,
3019b6c14b8SThierry Reding 		.tmds_termadj = 0xf,
3029b6c14b8SThierry Reding 		.tx_pu_value = 0,
3039b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3049b6c14b8SThierry Reding 		.bg_vref_level = 8,
3059b6c14b8SThierry Reding 		.avdd10_level = 4,
3069b6c14b8SThierry Reding 		.avdd14_level = 4,
3079b6c14b8SThierry Reding 		.sparepll = 0x44,
3089b6c14b8SThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
3099b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3109b6c14b8SThierry Reding 	}, {
3119b6c14b8SThierry Reding 		.frequency = 150000000,
3129b6c14b8SThierry Reding 		.vcocap = 3,
3139b6c14b8SThierry Reding 		.filter = 5,
3149b6c14b8SThierry Reding 		.ichpmp = 5,
3159b6c14b8SThierry Reding 		.loadadj = 3,
3169b6c14b8SThierry Reding 		.tmds_termadj = 15,
3179b6c14b8SThierry Reding 		.tx_pu_value = 0x66 /* 0 */,
3189b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3199b6c14b8SThierry Reding 		.bg_vref_level = 8,
3209b6c14b8SThierry Reding 		.avdd10_level = 4,
3219b6c14b8SThierry Reding 		.avdd14_level = 4,
3229b6c14b8SThierry Reding 		.sparepll = 0x00, /* 0x34 */
3239b6c14b8SThierry Reding 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x37 },
3249b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3259b6c14b8SThierry Reding 	}, {
3269b6c14b8SThierry Reding 		.frequency = 300000000,
3279b6c14b8SThierry Reding 		.vcocap = 3,
3289b6c14b8SThierry Reding 		.filter = 5,
3299b6c14b8SThierry Reding 		.ichpmp = 5,
3309b6c14b8SThierry Reding 		.loadadj = 3,
3319b6c14b8SThierry Reding 		.tmds_termadj = 15,
3329b6c14b8SThierry Reding 		.tx_pu_value = 64,
3339b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3349b6c14b8SThierry Reding 		.bg_vref_level = 8,
3359b6c14b8SThierry Reding 		.avdd10_level = 4,
3369b6c14b8SThierry Reding 		.avdd14_level = 4,
3379b6c14b8SThierry Reding 		.sparepll = 0x34,
3389b6c14b8SThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
3399b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3409b6c14b8SThierry Reding 	}, {
3419b6c14b8SThierry Reding 		.frequency = 600000000,
3429b6c14b8SThierry Reding 		.vcocap = 3,
3439b6c14b8SThierry Reding 		.filter = 5,
3449b6c14b8SThierry Reding 		.ichpmp = 5,
3459b6c14b8SThierry Reding 		.loadadj = 3,
3469b6c14b8SThierry Reding 		.tmds_termadj = 12,
3479b6c14b8SThierry Reding 		.tx_pu_value = 96,
3489b6c14b8SThierry Reding 		.bg_temp_coef = 3,
3499b6c14b8SThierry Reding 		.bg_vref_level = 8,
3509b6c14b8SThierry Reding 		.avdd10_level = 4,
3519b6c14b8SThierry Reding 		.avdd14_level = 4,
3529b6c14b8SThierry Reding 		.sparepll = 0x34,
3539b6c14b8SThierry Reding 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
3549b6c14b8SThierry Reding 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
3559b6c14b8SThierry Reding 	}
3569b6c14b8SThierry Reding };
3579b6c14b8SThierry Reding 
358880cee0bSThierry Reding struct tegra_sor_regs {
359880cee0bSThierry Reding 	unsigned int head_state0;
360880cee0bSThierry Reding 	unsigned int head_state1;
361880cee0bSThierry Reding 	unsigned int head_state2;
362880cee0bSThierry Reding 	unsigned int head_state3;
363880cee0bSThierry Reding 	unsigned int head_state4;
364880cee0bSThierry Reding 	unsigned int head_state5;
365880cee0bSThierry Reding 	unsigned int pll0;
366880cee0bSThierry Reding 	unsigned int pll1;
367880cee0bSThierry Reding 	unsigned int pll2;
368880cee0bSThierry Reding 	unsigned int pll3;
369880cee0bSThierry Reding 	unsigned int dp_padctl0;
370880cee0bSThierry Reding 	unsigned int dp_padctl2;
371880cee0bSThierry Reding };
372880cee0bSThierry Reding 
373459cc2c6SThierry Reding struct tegra_sor_soc {
374459cc2c6SThierry Reding 	bool supports_edp;
375459cc2c6SThierry Reding 	bool supports_lvds;
376459cc2c6SThierry Reding 	bool supports_hdmi;
377459cc2c6SThierry Reding 	bool supports_dp;
378459cc2c6SThierry Reding 
379880cee0bSThierry Reding 	const struct tegra_sor_regs *regs;
380c57997bcSThierry Reding 	bool has_nvdisplay;
381880cee0bSThierry Reding 
382459cc2c6SThierry Reding 	const struct tegra_sor_hdmi_settings *settings;
383459cc2c6SThierry Reding 	unsigned int num_settings;
38430b49435SThierry Reding 
38530b49435SThierry Reding 	const u8 *xbar_cfg;
386c1763937SThierry Reding 	const u8 *lane_map;
387c1763937SThierry Reding 
388c1763937SThierry Reding 	const u8 (*voltage_swing)[4][4];
389c1763937SThierry Reding 	const u8 (*pre_emphasis)[4][4];
390c1763937SThierry Reding 	const u8 (*post_cursor)[4][4];
391c1763937SThierry Reding 	const u8 (*tx_pu)[4][4];
392459cc2c6SThierry Reding };
393459cc2c6SThierry Reding 
394459cc2c6SThierry Reding struct tegra_sor;
395459cc2c6SThierry Reding 
396459cc2c6SThierry Reding struct tegra_sor_ops {
397459cc2c6SThierry Reding 	const char *name;
398459cc2c6SThierry Reding 	int (*probe)(struct tegra_sor *sor);
399459cc2c6SThierry Reding 	int (*remove)(struct tegra_sor *sor);
400459cc2c6SThierry Reding };
401459cc2c6SThierry Reding 
4026b6b6042SThierry Reding struct tegra_sor {
4036b6b6042SThierry Reding 	struct host1x_client client;
4046b6b6042SThierry Reding 	struct tegra_output output;
4056b6b6042SThierry Reding 	struct device *dev;
4066b6b6042SThierry Reding 
407459cc2c6SThierry Reding 	const struct tegra_sor_soc *soc;
4086b6b6042SThierry Reding 	void __iomem *regs;
409c57997bcSThierry Reding 	unsigned int index;
4108e2988a7SThierry Reding 	unsigned int irq;
4116b6b6042SThierry Reding 
4126b6b6042SThierry Reding 	struct reset_control *rst;
4136b6b6042SThierry Reding 	struct clk *clk_parent;
4146b6b6042SThierry Reding 	struct clk *clk_safe;
415e1335e2fSThierry Reding 	struct clk *clk_out;
416e1335e2fSThierry Reding 	struct clk *clk_pad;
4176b6b6042SThierry Reding 	struct clk *clk_dp;
4186b6b6042SThierry Reding 	struct clk *clk;
4196b6b6042SThierry Reding 
4206d6c815dSThierry Reding 	u8 xbar_cfg[5];
4216d6c815dSThierry Reding 
422c1763937SThierry Reding 	struct drm_dp_link link;
4239542c237SThierry Reding 	struct drm_dp_aux *aux;
4246b6b6042SThierry Reding 
425dab16336SThierry Reding 	struct drm_info_list *debugfs_files;
426459cc2c6SThierry Reding 
427459cc2c6SThierry Reding 	const struct tegra_sor_ops *ops;
428c57997bcSThierry Reding 	enum tegra_io_pad pad;
429459cc2c6SThierry Reding 
430459cc2c6SThierry Reding 	/* for HDMI 2.0 */
431459cc2c6SThierry Reding 	struct tegra_sor_hdmi_settings *settings;
432459cc2c6SThierry Reding 	unsigned int num_settings;
433459cc2c6SThierry Reding 
434459cc2c6SThierry Reding 	struct regulator *avdd_io_supply;
435459cc2c6SThierry Reding 	struct regulator *vdd_pll_supply;
436459cc2c6SThierry Reding 	struct regulator *hdmi_supply;
43736e90221SThierry Reding 
43836e90221SThierry Reding 	struct delayed_work scdc;
43936e90221SThierry Reding 	bool scdc_enabled;
4408e2988a7SThierry Reding 
441fad7b806SThierry Reding 	struct tegra_hda_format format;
4426b6b6042SThierry Reding };
4436b6b6042SThierry Reding 
444c31efa7aSThierry Reding struct tegra_sor_state {
445c31efa7aSThierry Reding 	struct drm_connector_state base;
446c31efa7aSThierry Reding 
44736e90221SThierry Reding 	unsigned int link_speed;
44836e90221SThierry Reding 	unsigned long pclk;
449c31efa7aSThierry Reding 	unsigned int bpc;
450c31efa7aSThierry Reding };
451c31efa7aSThierry Reding 
452c31efa7aSThierry Reding static inline struct tegra_sor_state *
453c31efa7aSThierry Reding to_sor_state(struct drm_connector_state *state)
454c31efa7aSThierry Reding {
455c31efa7aSThierry Reding 	return container_of(state, struct tegra_sor_state, base);
456c31efa7aSThierry Reding }
457c31efa7aSThierry Reding 
45834fa183bSThierry Reding struct tegra_sor_config {
45934fa183bSThierry Reding 	u32 bits_per_pixel;
46034fa183bSThierry Reding 
46134fa183bSThierry Reding 	u32 active_polarity;
46234fa183bSThierry Reding 	u32 active_count;
46334fa183bSThierry Reding 	u32 tu_size;
46434fa183bSThierry Reding 	u32 active_frac;
46534fa183bSThierry Reding 	u32 watermark;
4667890b576SThierry Reding 
4677890b576SThierry Reding 	u32 hblank_symbols;
4687890b576SThierry Reding 	u32 vblank_symbols;
46934fa183bSThierry Reding };
47034fa183bSThierry Reding 
4716b6b6042SThierry Reding static inline struct tegra_sor *
4726b6b6042SThierry Reding host1x_client_to_sor(struct host1x_client *client)
4736b6b6042SThierry Reding {
4746b6b6042SThierry Reding 	return container_of(client, struct tegra_sor, client);
4756b6b6042SThierry Reding }
4766b6b6042SThierry Reding 
4776b6b6042SThierry Reding static inline struct tegra_sor *to_sor(struct tegra_output *output)
4786b6b6042SThierry Reding {
4796b6b6042SThierry Reding 	return container_of(output, struct tegra_sor, output);
4806b6b6042SThierry Reding }
4816b6b6042SThierry Reding 
4825c5f1301SThierry Reding static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned int offset)
4836b6b6042SThierry Reding {
484932f6529SThierry Reding 	u32 value = readl(sor->regs + (offset << 2));
485932f6529SThierry Reding 
486932f6529SThierry Reding 	trace_sor_readl(sor->dev, offset, value);
487932f6529SThierry Reding 
488932f6529SThierry Reding 	return value;
4896b6b6042SThierry Reding }
4906b6b6042SThierry Reding 
49128fe2076SThierry Reding static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value,
4925c5f1301SThierry Reding 				    unsigned int offset)
4936b6b6042SThierry Reding {
494932f6529SThierry Reding 	trace_sor_writel(sor->dev, offset, value);
4956b6b6042SThierry Reding 	writel(value, sor->regs + (offset << 2));
4966b6b6042SThierry Reding }
4976b6b6042SThierry Reding 
49825bb2cecSThierry Reding static int tegra_sor_set_parent_clock(struct tegra_sor *sor, struct clk *parent)
49925bb2cecSThierry Reding {
50025bb2cecSThierry Reding 	int err;
50125bb2cecSThierry Reding 
50225bb2cecSThierry Reding 	clk_disable_unprepare(sor->clk);
50325bb2cecSThierry Reding 
504e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk_out, parent);
50525bb2cecSThierry Reding 	if (err < 0)
50625bb2cecSThierry Reding 		return err;
50725bb2cecSThierry Reding 
50825bb2cecSThierry Reding 	err = clk_prepare_enable(sor->clk);
50925bb2cecSThierry Reding 	if (err < 0)
51025bb2cecSThierry Reding 		return err;
51125bb2cecSThierry Reding 
51225bb2cecSThierry Reding 	return 0;
51325bb2cecSThierry Reding }
51425bb2cecSThierry Reding 
515e1335e2fSThierry Reding struct tegra_clk_sor_pad {
516b299221cSThierry Reding 	struct clk_hw hw;
517b299221cSThierry Reding 	struct tegra_sor *sor;
518b299221cSThierry Reding };
519b299221cSThierry Reding 
520e1335e2fSThierry Reding static inline struct tegra_clk_sor_pad *to_pad(struct clk_hw *hw)
521b299221cSThierry Reding {
522e1335e2fSThierry Reding 	return container_of(hw, struct tegra_clk_sor_pad, hw);
523b299221cSThierry Reding }
524b299221cSThierry Reding 
525e1335e2fSThierry Reding static const char * const tegra_clk_sor_pad_parents[] = {
526b299221cSThierry Reding 	"pll_d2_out0", "pll_dp"
527b299221cSThierry Reding };
528b299221cSThierry Reding 
529e1335e2fSThierry Reding static int tegra_clk_sor_pad_set_parent(struct clk_hw *hw, u8 index)
530b299221cSThierry Reding {
531e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad = to_pad(hw);
532e1335e2fSThierry Reding 	struct tegra_sor *sor = pad->sor;
533b299221cSThierry Reding 	u32 value;
534b299221cSThierry Reding 
535b299221cSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
536b299221cSThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
537b299221cSThierry Reding 
538b299221cSThierry Reding 	switch (index) {
539b299221cSThierry Reding 	case 0:
540b299221cSThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
541b299221cSThierry Reding 		break;
542b299221cSThierry Reding 
543b299221cSThierry Reding 	case 1:
544b299221cSThierry Reding 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
545b299221cSThierry Reding 		break;
546b299221cSThierry Reding 	}
547b299221cSThierry Reding 
548b299221cSThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
549b299221cSThierry Reding 
550b299221cSThierry Reding 	return 0;
551b299221cSThierry Reding }
552b299221cSThierry Reding 
553e1335e2fSThierry Reding static u8 tegra_clk_sor_pad_get_parent(struct clk_hw *hw)
554b299221cSThierry Reding {
555e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad = to_pad(hw);
556e1335e2fSThierry Reding 	struct tegra_sor *sor = pad->sor;
557b299221cSThierry Reding 	u8 parent = U8_MAX;
558b299221cSThierry Reding 	u32 value;
559b299221cSThierry Reding 
560b299221cSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
561b299221cSThierry Reding 
562b299221cSThierry Reding 	switch (value & SOR_CLK_CNTRL_DP_CLK_SEL_MASK) {
563b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK:
564b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK:
565b299221cSThierry Reding 		parent = 0;
566b299221cSThierry Reding 		break;
567b299221cSThierry Reding 
568b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK:
569b299221cSThierry Reding 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK:
570b299221cSThierry Reding 		parent = 1;
571b299221cSThierry Reding 		break;
572b299221cSThierry Reding 	}
573b299221cSThierry Reding 
574b299221cSThierry Reding 	return parent;
575b299221cSThierry Reding }
576b299221cSThierry Reding 
577e1335e2fSThierry Reding static const struct clk_ops tegra_clk_sor_pad_ops = {
578e1335e2fSThierry Reding 	.set_parent = tegra_clk_sor_pad_set_parent,
579e1335e2fSThierry Reding 	.get_parent = tegra_clk_sor_pad_get_parent,
580b299221cSThierry Reding };
581b299221cSThierry Reding 
582e1335e2fSThierry Reding static struct clk *tegra_clk_sor_pad_register(struct tegra_sor *sor,
583b299221cSThierry Reding 					      const char *name)
584b299221cSThierry Reding {
585e1335e2fSThierry Reding 	struct tegra_clk_sor_pad *pad;
586b299221cSThierry Reding 	struct clk_init_data init;
587b299221cSThierry Reding 	struct clk *clk;
588b299221cSThierry Reding 
589e1335e2fSThierry Reding 	pad = devm_kzalloc(sor->dev, sizeof(*pad), GFP_KERNEL);
590e1335e2fSThierry Reding 	if (!pad)
591b299221cSThierry Reding 		return ERR_PTR(-ENOMEM);
592b299221cSThierry Reding 
593e1335e2fSThierry Reding 	pad->sor = sor;
594b299221cSThierry Reding 
595b299221cSThierry Reding 	init.name = name;
596b299221cSThierry Reding 	init.flags = 0;
597e1335e2fSThierry Reding 	init.parent_names = tegra_clk_sor_pad_parents;
598e1335e2fSThierry Reding 	init.num_parents = ARRAY_SIZE(tegra_clk_sor_pad_parents);
599e1335e2fSThierry Reding 	init.ops = &tegra_clk_sor_pad_ops;
600b299221cSThierry Reding 
601e1335e2fSThierry Reding 	pad->hw.init = &init;
602b299221cSThierry Reding 
603e1335e2fSThierry Reding 	clk = devm_clk_register(sor->dev, &pad->hw);
604b299221cSThierry Reding 
605b299221cSThierry Reding 	return clk;
606b299221cSThierry Reding }
607b299221cSThierry Reding 
608c9533131SThierry Reding static void tegra_sor_filter_rates(struct tegra_sor *sor)
609c9533131SThierry Reding {
610c9533131SThierry Reding 	struct drm_dp_link *link = &sor->link;
611c9533131SThierry Reding 	unsigned int i;
612c9533131SThierry Reding 
613c9533131SThierry Reding 	/* Tegra only supports RBR, HBR and HBR2 */
614c9533131SThierry Reding 	for (i = 0; i < link->num_rates; i++) {
615c9533131SThierry Reding 		switch (link->rates[i]) {
616c9533131SThierry Reding 		case 1620000:
617c9533131SThierry Reding 		case 2700000:
618c9533131SThierry Reding 		case 5400000:
619c9533131SThierry Reding 			break;
620c9533131SThierry Reding 
621c9533131SThierry Reding 		default:
622c9533131SThierry Reding 			DRM_DEBUG_KMS("link rate %lu kHz not supported\n",
623c9533131SThierry Reding 				      link->rates[i]);
624c9533131SThierry Reding 			link->rates[i] = 0;
625c9533131SThierry Reding 			break;
626c9533131SThierry Reding 		}
627c9533131SThierry Reding 	}
628c9533131SThierry Reding 
629c9533131SThierry Reding 	drm_dp_link_update_rates(link);
630c9533131SThierry Reding }
631c9533131SThierry Reding 
632c1763937SThierry Reding static int tegra_sor_power_up_lanes(struct tegra_sor *sor, unsigned int lanes)
6336b6b6042SThierry Reding {
634c1763937SThierry Reding 	unsigned long timeout;
63528fe2076SThierry Reding 	u32 value;
6366b6b6042SThierry Reding 
637c1763937SThierry Reding 	/*
638c1763937SThierry Reding 	 * Clear or set the PD_TXD bit corresponding to each lane, depending
639c1763937SThierry Reding 	 * on whether it is used or not.
640c1763937SThierry Reding 	 */
641880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
642c1763937SThierry Reding 
643c1763937SThierry Reding 	if (lanes <= 2)
644c1763937SThierry Reding 		value &= ~(SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[3]) |
645c1763937SThierry Reding 			   SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[2]));
646c1763937SThierry Reding 	else
647c1763937SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[3]) |
648c1763937SThierry Reding 			 SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[2]);
649c1763937SThierry Reding 
650c1763937SThierry Reding 	if (lanes <= 1)
651c1763937SThierry Reding 		value &= ~SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[1]);
652c1763937SThierry Reding 	else
653c1763937SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[1]);
654c1763937SThierry Reding 
655c1763937SThierry Reding 	if (lanes == 0)
656c1763937SThierry Reding 		value &= ~SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[0]);
657c1763937SThierry Reding 	else
658c1763937SThierry Reding 		value |= SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[0]);
659c1763937SThierry Reding 
660880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
6616b6b6042SThierry Reding 
662c1763937SThierry Reding 	/* start lane sequencer */
663c1763937SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
664c1763937SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_UP;
665c1763937SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
666c1763937SThierry Reding 
667c1763937SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
668c1763937SThierry Reding 
669c1763937SThierry Reding 	while (time_before(jiffies, timeout)) {
670c1763937SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
671c1763937SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
672c1763937SThierry Reding 			break;
673c1763937SThierry Reding 
674c1763937SThierry Reding 		usleep_range(250, 1000);
675c1763937SThierry Reding 	}
676c1763937SThierry Reding 
677c1763937SThierry Reding 	if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0)
678c1763937SThierry Reding 		return -ETIMEDOUT;
679c1763937SThierry Reding 
680c1763937SThierry Reding 	return 0;
681c1763937SThierry Reding }
682c1763937SThierry Reding 
683c1763937SThierry Reding static int tegra_sor_power_down_lanes(struct tegra_sor *sor)
684c1763937SThierry Reding {
685c1763937SThierry Reding 	unsigned long timeout;
686c1763937SThierry Reding 	u32 value;
687c1763937SThierry Reding 
688c1763937SThierry Reding 	/* power down all lanes */
689880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
690c1763937SThierry Reding 	value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
691c1763937SThierry Reding 		   SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2);
692880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
6936b6b6042SThierry Reding 
694c1763937SThierry Reding 	/* start lane sequencer */
695c1763937SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP |
696c1763937SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_DOWN;
697c1763937SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
698c1763937SThierry Reding 
699c1763937SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
700c1763937SThierry Reding 
701c1763937SThierry Reding 	while (time_before(jiffies, timeout)) {
702c1763937SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
703c1763937SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
704c1763937SThierry Reding 			break;
705c1763937SThierry Reding 
706c1763937SThierry Reding 		usleep_range(25, 100);
707c1763937SThierry Reding 	}
708c1763937SThierry Reding 
709c1763937SThierry Reding 	if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0)
710c1763937SThierry Reding 		return -ETIMEDOUT;
711c1763937SThierry Reding 
712c1763937SThierry Reding 	return 0;
713c1763937SThierry Reding }
714c1763937SThierry Reding 
715c1763937SThierry Reding static void tegra_sor_dp_precharge(struct tegra_sor *sor, unsigned int lanes)
716c1763937SThierry Reding {
717c1763937SThierry Reding 	u32 value;
718c1763937SThierry Reding 
719c1763937SThierry Reding 	/* pre-charge all used lanes */
720c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
721c1763937SThierry Reding 
722c1763937SThierry Reding 	if (lanes <= 2)
723c1763937SThierry Reding 		value &= ~(SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[3]) |
724c1763937SThierry Reding 			   SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[2]));
725c1763937SThierry Reding 	else
726c1763937SThierry Reding 		value |= SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[3]) |
727c1763937SThierry Reding 			 SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[2]);
728c1763937SThierry Reding 
729c1763937SThierry Reding 	if (lanes <= 1)
730c1763937SThierry Reding 		value &= ~SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[1]);
731c1763937SThierry Reding 	else
732c1763937SThierry Reding 		value |= SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[1]);
733c1763937SThierry Reding 
734c1763937SThierry Reding 	if (lanes == 0)
735c1763937SThierry Reding 		value &= ~SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[0]);
736c1763937SThierry Reding 	else
737c1763937SThierry Reding 		value |= SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[0]);
738c1763937SThierry Reding 
739c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
740c1763937SThierry Reding 
741c1763937SThierry Reding 	usleep_range(15, 100);
7426b6b6042SThierry Reding 
743880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
7446b6b6042SThierry Reding 	value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
7456b6b6042SThierry Reding 		   SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0);
746880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
7476b6b6042SThierry Reding }
7486b6b6042SThierry Reding 
749c1763937SThierry Reding static void tegra_sor_dp_term_calibrate(struct tegra_sor *sor)
750c1763937SThierry Reding {
751c1763937SThierry Reding 	u32 mask = 0x08, adj = 0, value;
7526b6b6042SThierry Reding 
753c1763937SThierry Reding 	/* enable pad calibration logic */
754c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
755c1763937SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
756c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
7576b6b6042SThierry Reding 
758c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
759c1763937SThierry Reding 	value |= SOR_PLL1_TMDS_TERM;
760c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
7616b6b6042SThierry Reding 
762c1763937SThierry Reding 	while (mask) {
763c1763937SThierry Reding 		adj |= mask;
7646b6b6042SThierry Reding 
765c1763937SThierry Reding 		value = tegra_sor_readl(sor, sor->soc->regs->pll1);
766c1763937SThierry Reding 		value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
767c1763937SThierry Reding 		value |= SOR_PLL1_TMDS_TERMADJ(adj);
768c1763937SThierry Reding 		tegra_sor_writel(sor, value, sor->soc->regs->pll1);
769c1763937SThierry Reding 
770c1763937SThierry Reding 		usleep_range(100, 200);
771c1763937SThierry Reding 
772c1763937SThierry Reding 		value = tegra_sor_readl(sor, sor->soc->regs->pll1);
773c1763937SThierry Reding 		if (value & SOR_PLL1_TERM_COMPOUT)
774c1763937SThierry Reding 			adj &= ~mask;
775c1763937SThierry Reding 
776c1763937SThierry Reding 		mask >>= 1;
7776b6b6042SThierry Reding 	}
7786b6b6042SThierry Reding 
779c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
780c1763937SThierry Reding 	value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
781c1763937SThierry Reding 	value |= SOR_PLL1_TMDS_TERMADJ(adj);
782c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
7836b6b6042SThierry Reding 
784c1763937SThierry Reding 	/* disable pad calibration logic */
785c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
786c1763937SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
787c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
788c1763937SThierry Reding }
7896b6b6042SThierry Reding 
790c1763937SThierry Reding static int tegra_sor_dp_link_apply_training(struct drm_dp_link *link)
791c1763937SThierry Reding {
792c1763937SThierry Reding 	struct tegra_sor *sor = container_of(link, struct tegra_sor, link);
793c1763937SThierry Reding 	u32 voltage_swing = 0, pre_emphasis = 0, post_cursor = 0;
794c1763937SThierry Reding 	const struct tegra_sor_soc *soc = sor->soc;
795c1763937SThierry Reding 	u32 pattern = 0, tx_pu = 0, value;
796c1763937SThierry Reding 	unsigned int i;
7976b6b6042SThierry Reding 
798c1763937SThierry Reding 	for (value = 0, i = 0; i < link->lanes; i++) {
799c1763937SThierry Reding 		u8 vs = link->train.request.voltage_swing[i];
800c1763937SThierry Reding 		u8 pe = link->train.request.pre_emphasis[i];
801c1763937SThierry Reding 		u8 pc = link->train.request.post_cursor[i];
802c1763937SThierry Reding 		u8 shift = sor->soc->lane_map[i] << 3;
803c1763937SThierry Reding 
804c1763937SThierry Reding 		voltage_swing |= soc->voltage_swing[pc][vs][pe] << shift;
805c1763937SThierry Reding 		pre_emphasis |= soc->pre_emphasis[pc][vs][pe] << shift;
806c1763937SThierry Reding 		post_cursor |= soc->post_cursor[pc][vs][pe] << shift;
807c1763937SThierry Reding 
808c1763937SThierry Reding 		if (sor->soc->tx_pu[pc][vs][pe] > tx_pu)
809c1763937SThierry Reding 			tx_pu = sor->soc->tx_pu[pc][vs][pe];
810c1763937SThierry Reding 
811c1763937SThierry Reding 		switch (link->train.pattern) {
812c1763937SThierry Reding 		case DP_TRAINING_PATTERN_DISABLE:
813c1763937SThierry Reding 			value = SOR_DP_TPG_SCRAMBLER_GALIOS |
8146b6b6042SThierry Reding 				SOR_DP_TPG_PATTERN_NONE;
815c1763937SThierry Reding 			break;
816c1763937SThierry Reding 
817c1763937SThierry Reding 		case DP_TRAINING_PATTERN_1:
818c1763937SThierry Reding 			value = SOR_DP_TPG_SCRAMBLER_NONE |
819c1763937SThierry Reding 				SOR_DP_TPG_PATTERN_TRAIN1;
820c1763937SThierry Reding 			break;
821c1763937SThierry Reding 
822c1763937SThierry Reding 		case DP_TRAINING_PATTERN_2:
823c1763937SThierry Reding 			value = SOR_DP_TPG_SCRAMBLER_NONE |
824c1763937SThierry Reding 				SOR_DP_TPG_PATTERN_TRAIN2;
825c1763937SThierry Reding 			break;
826c1763937SThierry Reding 
827c1763937SThierry Reding 		case DP_TRAINING_PATTERN_3:
828c1763937SThierry Reding 			value = SOR_DP_TPG_SCRAMBLER_NONE |
829c1763937SThierry Reding 				SOR_DP_TPG_PATTERN_TRAIN3;
830c1763937SThierry Reding 			break;
831c1763937SThierry Reding 
832c1763937SThierry Reding 		default:
833c1763937SThierry Reding 			return -EINVAL;
8346b6b6042SThierry Reding 		}
8356b6b6042SThierry Reding 
836c1763937SThierry Reding 		if (link->caps.channel_coding)
837c1763937SThierry Reding 			value |= SOR_DP_TPG_CHANNEL_CODING;
8386b6b6042SThierry Reding 
839c1763937SThierry Reding 		pattern = pattern << 8 | value;
840c1763937SThierry Reding 	}
8416b6b6042SThierry Reding 
842c1763937SThierry Reding 	tegra_sor_writel(sor, voltage_swing, SOR_LANE_DRIVE_CURRENT0);
843c1763937SThierry Reding 	tegra_sor_writel(sor, pre_emphasis, SOR_LANE_PREEMPHASIS0);
844c1763937SThierry Reding 
845c1763937SThierry Reding 	if (link->caps.tps3_supported)
846c1763937SThierry Reding 		tegra_sor_writel(sor, post_cursor, SOR_LANE_POSTCURSOR0);
847c1763937SThierry Reding 
848c1763937SThierry Reding 	tegra_sor_writel(sor, pattern, SOR_DP_TPG);
849c1763937SThierry Reding 
850c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
851c1763937SThierry Reding 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
852c1763937SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
853c1763937SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU(tx_pu);
854c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
855c1763937SThierry Reding 
856c1763937SThierry Reding 	usleep_range(20, 100);
8576b6b6042SThierry Reding 
8586b6b6042SThierry Reding 	return 0;
8596b6b6042SThierry Reding }
8606b6b6042SThierry Reding 
861c1763937SThierry Reding static int tegra_sor_dp_link_configure(struct drm_dp_link *link)
862c1763937SThierry Reding {
863c1763937SThierry Reding 	struct tegra_sor *sor = container_of(link, struct tegra_sor, link);
864c1763937SThierry Reding 	unsigned int rate, lanes;
865c1763937SThierry Reding 	u32 value;
866c1763937SThierry Reding 	int err;
867c1763937SThierry Reding 
868c1763937SThierry Reding 	rate = drm_dp_link_rate_to_bw_code(link->rate);
869c1763937SThierry Reding 	lanes = link->lanes;
870c1763937SThierry Reding 
871c1763937SThierry Reding 	/* configure link speed and lane count */
872c1763937SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
873c1763937SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
874c1763937SThierry Reding 	value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate);
875c1763937SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
876c1763937SThierry Reding 
877c1763937SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
878c1763937SThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
879c1763937SThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(lanes);
880c1763937SThierry Reding 
881c1763937SThierry Reding 	if (link->caps.enhanced_framing)
882c1763937SThierry Reding 		value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
883c1763937SThierry Reding 
884c1763937SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
885c1763937SThierry Reding 
886c1763937SThierry Reding 	usleep_range(400, 1000);
887c1763937SThierry Reding 
888c1763937SThierry Reding 	/* configure load pulse position adjustment */
889c1763937SThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
890c1763937SThierry Reding 	value &= ~SOR_PLL1_LOADADJ_MASK;
891c1763937SThierry Reding 
892c1763937SThierry Reding 	switch (rate) {
893c1763937SThierry Reding 	case DP_LINK_BW_1_62:
894c1763937SThierry Reding 		value |= SOR_PLL1_LOADADJ(0x3);
895c1763937SThierry Reding 		break;
896c1763937SThierry Reding 
897c1763937SThierry Reding 	case DP_LINK_BW_2_7:
898c1763937SThierry Reding 		value |= SOR_PLL1_LOADADJ(0x4);
899c1763937SThierry Reding 		break;
900c1763937SThierry Reding 
901c1763937SThierry Reding 	case DP_LINK_BW_5_4:
902c1763937SThierry Reding 		value |= SOR_PLL1_LOADADJ(0x6);
903c1763937SThierry Reding 		break;
904c1763937SThierry Reding 	}
905c1763937SThierry Reding 
906c1763937SThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
907c1763937SThierry Reding 
908c1763937SThierry Reding 	/* use alternate scrambler reset for eDP */
909c1763937SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
910c1763937SThierry Reding 
911c1763937SThierry Reding 	if (link->edp == 0)
912c1763937SThierry Reding 		value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
913c1763937SThierry Reding 	else
914c1763937SThierry Reding 		value |= SOR_DP_SPARE_PANEL_INTERNAL;
915c1763937SThierry Reding 
916c1763937SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
917c1763937SThierry Reding 
918c1763937SThierry Reding 	err = tegra_sor_power_down_lanes(sor);
919c1763937SThierry Reding 	if (err < 0) {
920c1763937SThierry Reding 		dev_err(sor->dev, "failed to power down lanes: %d\n", err);
921c1763937SThierry Reding 		return err;
922c1763937SThierry Reding 	}
923c1763937SThierry Reding 
924c1763937SThierry Reding 	/* power up and pre-charge lanes */
925c1763937SThierry Reding 	err = tegra_sor_power_up_lanes(sor, lanes);
926c1763937SThierry Reding 	if (err < 0) {
927c1763937SThierry Reding 		dev_err(sor->dev, "failed to power up %u lane%s: %d\n",
928c1763937SThierry Reding 			lanes, (lanes != 1) ? "s" : "", err);
929c1763937SThierry Reding 		return err;
930c1763937SThierry Reding 	}
931c1763937SThierry Reding 
932c1763937SThierry Reding 	tegra_sor_dp_precharge(sor, lanes);
933c1763937SThierry Reding 
934c1763937SThierry Reding 	return 0;
935c1763937SThierry Reding }
936c1763937SThierry Reding 
937c1763937SThierry Reding static const struct drm_dp_link_ops tegra_sor_dp_link_ops = {
938c1763937SThierry Reding 	.apply_training = tegra_sor_dp_link_apply_training,
939c1763937SThierry Reding 	.configure = tegra_sor_dp_link_configure,
940c1763937SThierry Reding };
941c1763937SThierry Reding 
9426b6b6042SThierry Reding static void tegra_sor_super_update(struct tegra_sor *sor)
9436b6b6042SThierry Reding {
944a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
945a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 1, SOR_SUPER_STATE0);
946a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
9476b6b6042SThierry Reding }
9486b6b6042SThierry Reding 
9496b6b6042SThierry Reding static void tegra_sor_update(struct tegra_sor *sor)
9506b6b6042SThierry Reding {
951a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE0);
952a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 1, SOR_STATE0);
953a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE0);
9546b6b6042SThierry Reding }
9556b6b6042SThierry Reding 
9566b6b6042SThierry Reding static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout)
9576b6b6042SThierry Reding {
95828fe2076SThierry Reding 	u32 value;
9596b6b6042SThierry Reding 
9606b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWM_DIV);
9616b6b6042SThierry Reding 	value &= ~SOR_PWM_DIV_MASK;
9626b6b6042SThierry Reding 	value |= 0x400; /* period */
9636b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWM_DIV);
9646b6b6042SThierry Reding 
9656b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWM_CTL);
9666b6b6042SThierry Reding 	value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK;
9676b6b6042SThierry Reding 	value |= 0x400; /* duty cycle */
9686b6b6042SThierry Reding 	value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */
9696b6b6042SThierry Reding 	value |= SOR_PWM_CTL_TRIGGER;
9706b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWM_CTL);
9716b6b6042SThierry Reding 
9726b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
9736b6b6042SThierry Reding 
9746b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
9756b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWM_CTL);
9766b6b6042SThierry Reding 		if ((value & SOR_PWM_CTL_TRIGGER) == 0)
9776b6b6042SThierry Reding 			return 0;
9786b6b6042SThierry Reding 
9796b6b6042SThierry Reding 		usleep_range(25, 100);
9806b6b6042SThierry Reding 	}
9816b6b6042SThierry Reding 
9826b6b6042SThierry Reding 	return -ETIMEDOUT;
9836b6b6042SThierry Reding }
9846b6b6042SThierry Reding 
9856b6b6042SThierry Reding static int tegra_sor_attach(struct tegra_sor *sor)
9866b6b6042SThierry Reding {
9876b6b6042SThierry Reding 	unsigned long value, timeout;
9886b6b6042SThierry Reding 
9896b6b6042SThierry Reding 	/* wake up in normal mode */
990a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
9916b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE;
9926b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_MODE_NORMAL;
993a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
9946b6b6042SThierry Reding 	tegra_sor_super_update(sor);
9956b6b6042SThierry Reding 
9966b6b6042SThierry Reding 	/* attach */
997a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
9986b6b6042SThierry Reding 	value |= SOR_SUPER_STATE_ATTACHED;
999a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
10006b6b6042SThierry Reding 	tegra_sor_super_update(sor);
10016b6b6042SThierry Reding 
10026b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
10036b6b6042SThierry Reding 
10046b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
10056b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
10066b6b6042SThierry Reding 		if ((value & SOR_TEST_ATTACHED) != 0)
10076b6b6042SThierry Reding 			return 0;
10086b6b6042SThierry Reding 
10096b6b6042SThierry Reding 		usleep_range(25, 100);
10106b6b6042SThierry Reding 	}
10116b6b6042SThierry Reding 
10126b6b6042SThierry Reding 	return -ETIMEDOUT;
10136b6b6042SThierry Reding }
10146b6b6042SThierry Reding 
10156b6b6042SThierry Reding static int tegra_sor_wakeup(struct tegra_sor *sor)
10166b6b6042SThierry Reding {
10176b6b6042SThierry Reding 	unsigned long value, timeout;
10186b6b6042SThierry Reding 
10196b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
10206b6b6042SThierry Reding 
10216b6b6042SThierry Reding 	/* wait for head to wake up */
10226b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
10236b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
10246b6b6042SThierry Reding 		value &= SOR_TEST_HEAD_MODE_MASK;
10256b6b6042SThierry Reding 
10266b6b6042SThierry Reding 		if (value == SOR_TEST_HEAD_MODE_AWAKE)
10276b6b6042SThierry Reding 			return 0;
10286b6b6042SThierry Reding 
10296b6b6042SThierry Reding 		usleep_range(25, 100);
10306b6b6042SThierry Reding 	}
10316b6b6042SThierry Reding 
10326b6b6042SThierry Reding 	return -ETIMEDOUT;
10336b6b6042SThierry Reding }
10346b6b6042SThierry Reding 
10356b6b6042SThierry Reding static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout)
10366b6b6042SThierry Reding {
103728fe2076SThierry Reding 	u32 value;
10386b6b6042SThierry Reding 
10396b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWR);
10406b6b6042SThierry Reding 	value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU;
10416b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWR);
10426b6b6042SThierry Reding 
10436b6b6042SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
10446b6b6042SThierry Reding 
10456b6b6042SThierry Reding 	while (time_before(jiffies, timeout)) {
10466b6b6042SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
10476b6b6042SThierry Reding 		if ((value & SOR_PWR_TRIGGER) == 0)
10486b6b6042SThierry Reding 			return 0;
10496b6b6042SThierry Reding 
10506b6b6042SThierry Reding 		usleep_range(25, 100);
10516b6b6042SThierry Reding 	}
10526b6b6042SThierry Reding 
10536b6b6042SThierry Reding 	return -ETIMEDOUT;
10546b6b6042SThierry Reding }
10556b6b6042SThierry Reding 
105634fa183bSThierry Reding struct tegra_sor_params {
105734fa183bSThierry Reding 	/* number of link clocks per line */
105834fa183bSThierry Reding 	unsigned int num_clocks;
105934fa183bSThierry Reding 	/* ratio between input and output */
106034fa183bSThierry Reding 	u64 ratio;
106134fa183bSThierry Reding 	/* precision factor */
106234fa183bSThierry Reding 	u64 precision;
106334fa183bSThierry Reding 
106434fa183bSThierry Reding 	unsigned int active_polarity;
106534fa183bSThierry Reding 	unsigned int active_count;
106634fa183bSThierry Reding 	unsigned int active_frac;
106734fa183bSThierry Reding 	unsigned int tu_size;
106834fa183bSThierry Reding 	unsigned int error;
106934fa183bSThierry Reding };
107034fa183bSThierry Reding 
107134fa183bSThierry Reding static int tegra_sor_compute_params(struct tegra_sor *sor,
107234fa183bSThierry Reding 				    struct tegra_sor_params *params,
107334fa183bSThierry Reding 				    unsigned int tu_size)
107434fa183bSThierry Reding {
107534fa183bSThierry Reding 	u64 active_sym, active_count, frac, approx;
107634fa183bSThierry Reding 	u32 active_polarity, active_frac = 0;
107734fa183bSThierry Reding 	const u64 f = params->precision;
107834fa183bSThierry Reding 	s64 error;
107934fa183bSThierry Reding 
108034fa183bSThierry Reding 	active_sym = params->ratio * tu_size;
108134fa183bSThierry Reding 	active_count = div_u64(active_sym, f) * f;
108234fa183bSThierry Reding 	frac = active_sym - active_count;
108334fa183bSThierry Reding 
108434fa183bSThierry Reding 	/* fraction < 0.5 */
108534fa183bSThierry Reding 	if (frac >= (f / 2)) {
108634fa183bSThierry Reding 		active_polarity = 1;
108734fa183bSThierry Reding 		frac = f - frac;
108834fa183bSThierry Reding 	} else {
108934fa183bSThierry Reding 		active_polarity = 0;
109034fa183bSThierry Reding 	}
109134fa183bSThierry Reding 
109234fa183bSThierry Reding 	if (frac != 0) {
109334fa183bSThierry Reding 		frac = div_u64(f * f,  frac); /* 1/fraction */
109434fa183bSThierry Reding 		if (frac <= (15 * f)) {
109534fa183bSThierry Reding 			active_frac = div_u64(frac, f);
109634fa183bSThierry Reding 
109734fa183bSThierry Reding 			/* round up */
109834fa183bSThierry Reding 			if (active_polarity)
109934fa183bSThierry Reding 				active_frac++;
110034fa183bSThierry Reding 		} else {
110134fa183bSThierry Reding 			active_frac = active_polarity ? 1 : 15;
110234fa183bSThierry Reding 		}
110334fa183bSThierry Reding 	}
110434fa183bSThierry Reding 
110534fa183bSThierry Reding 	if (active_frac == 1)
110634fa183bSThierry Reding 		active_polarity = 0;
110734fa183bSThierry Reding 
110834fa183bSThierry Reding 	if (active_polarity == 1) {
110934fa183bSThierry Reding 		if (active_frac) {
111034fa183bSThierry Reding 			approx = active_count + (active_frac * (f - 1)) * f;
111134fa183bSThierry Reding 			approx = div_u64(approx, active_frac * f);
111234fa183bSThierry Reding 		} else {
111334fa183bSThierry Reding 			approx = active_count + f;
111434fa183bSThierry Reding 		}
111534fa183bSThierry Reding 	} else {
111634fa183bSThierry Reding 		if (active_frac)
111734fa183bSThierry Reding 			approx = active_count + div_u64(f, active_frac);
111834fa183bSThierry Reding 		else
111934fa183bSThierry Reding 			approx = active_count;
112034fa183bSThierry Reding 	}
112134fa183bSThierry Reding 
112234fa183bSThierry Reding 	error = div_s64(active_sym - approx, tu_size);
112334fa183bSThierry Reding 	error *= params->num_clocks;
112434fa183bSThierry Reding 
112579211c8eSAndrew Morton 	if (error <= 0 && abs(error) < params->error) {
112634fa183bSThierry Reding 		params->active_count = div_u64(active_count, f);
112734fa183bSThierry Reding 		params->active_polarity = active_polarity;
112834fa183bSThierry Reding 		params->active_frac = active_frac;
112979211c8eSAndrew Morton 		params->error = abs(error);
113034fa183bSThierry Reding 		params->tu_size = tu_size;
113134fa183bSThierry Reding 
113234fa183bSThierry Reding 		if (error == 0)
113334fa183bSThierry Reding 			return true;
113434fa183bSThierry Reding 	}
113534fa183bSThierry Reding 
113634fa183bSThierry Reding 	return false;
113734fa183bSThierry Reding }
113834fa183bSThierry Reding 
1139a198359eSThierry Reding static int tegra_sor_compute_config(struct tegra_sor *sor,
114080444495SThierry Reding 				    const struct drm_display_mode *mode,
114134fa183bSThierry Reding 				    struct tegra_sor_config *config,
114234fa183bSThierry Reding 				    struct drm_dp_link *link)
114334fa183bSThierry Reding {
114434fa183bSThierry Reding 	const u64 f = 100000, link_rate = link->rate * 1000;
114534fa183bSThierry Reding 	const u64 pclk = mode->clock * 1000;
11467890b576SThierry Reding 	u64 input, output, watermark, num;
114734fa183bSThierry Reding 	struct tegra_sor_params params;
114834fa183bSThierry Reding 	u32 num_syms_per_line;
114934fa183bSThierry Reding 	unsigned int i;
115034fa183bSThierry Reding 
1151c728e2d4SThierry Reding 	if (!link_rate || !link->lanes || !pclk || !config->bits_per_pixel)
115234fa183bSThierry Reding 		return -EINVAL;
115334fa183bSThierry Reding 
115434fa183bSThierry Reding 	input = pclk * config->bits_per_pixel;
1155c728e2d4SThierry Reding 	output = link_rate * 8 * link->lanes;
115634fa183bSThierry Reding 
115734fa183bSThierry Reding 	if (input >= output)
115834fa183bSThierry Reding 		return -ERANGE;
115934fa183bSThierry Reding 
116034fa183bSThierry Reding 	memset(&params, 0, sizeof(params));
116134fa183bSThierry Reding 	params.ratio = div64_u64(input * f, output);
116234fa183bSThierry Reding 	params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk);
116334fa183bSThierry Reding 	params.precision = f;
116434fa183bSThierry Reding 	params.error = 64 * f;
116534fa183bSThierry Reding 	params.tu_size = 64;
116634fa183bSThierry Reding 
116734fa183bSThierry Reding 	for (i = params.tu_size; i >= 32; i--)
116834fa183bSThierry Reding 		if (tegra_sor_compute_params(sor, &params, i))
116934fa183bSThierry Reding 			break;
117034fa183bSThierry Reding 
117134fa183bSThierry Reding 	if (params.active_frac == 0) {
117234fa183bSThierry Reding 		config->active_polarity = 0;
117334fa183bSThierry Reding 		config->active_count = params.active_count;
117434fa183bSThierry Reding 
117534fa183bSThierry Reding 		if (!params.active_polarity)
117634fa183bSThierry Reding 			config->active_count--;
117734fa183bSThierry Reding 
117834fa183bSThierry Reding 		config->tu_size = params.tu_size;
117934fa183bSThierry Reding 		config->active_frac = 1;
118034fa183bSThierry Reding 	} else {
118134fa183bSThierry Reding 		config->active_polarity = params.active_polarity;
118234fa183bSThierry Reding 		config->active_count = params.active_count;
118334fa183bSThierry Reding 		config->active_frac = params.active_frac;
118434fa183bSThierry Reding 		config->tu_size = params.tu_size;
118534fa183bSThierry Reding 	}
118634fa183bSThierry Reding 
118734fa183bSThierry Reding 	dev_dbg(sor->dev,
118834fa183bSThierry Reding 		"polarity: %d active count: %d tu size: %d active frac: %d\n",
118934fa183bSThierry Reding 		config->active_polarity, config->active_count,
119034fa183bSThierry Reding 		config->tu_size, config->active_frac);
119134fa183bSThierry Reding 
119234fa183bSThierry Reding 	watermark = params.ratio * config->tu_size * (f - params.ratio);
119334fa183bSThierry Reding 	watermark = div_u64(watermark, f);
119434fa183bSThierry Reding 
119534fa183bSThierry Reding 	watermark = div_u64(watermark + params.error, f);
119634fa183bSThierry Reding 	config->watermark = watermark + (config->bits_per_pixel / 8) + 2;
119734fa183bSThierry Reding 	num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) *
1198c728e2d4SThierry Reding 			    (link->lanes * 8);
119934fa183bSThierry Reding 
120034fa183bSThierry Reding 	if (config->watermark > 30) {
120134fa183bSThierry Reding 		config->watermark = 30;
120234fa183bSThierry Reding 		dev_err(sor->dev,
120334fa183bSThierry Reding 			"unable to compute TU size, forcing watermark to %u\n",
120434fa183bSThierry Reding 			config->watermark);
120534fa183bSThierry Reding 	} else if (config->watermark > num_syms_per_line) {
120634fa183bSThierry Reding 		config->watermark = num_syms_per_line;
120734fa183bSThierry Reding 		dev_err(sor->dev, "watermark too high, forcing to %u\n",
120834fa183bSThierry Reding 			config->watermark);
120934fa183bSThierry Reding 	}
121034fa183bSThierry Reding 
12117890b576SThierry Reding 	/* compute the number of symbols per horizontal blanking interval */
12127890b576SThierry Reding 	num = ((mode->htotal - mode->hdisplay) - 7) * link_rate;
12137890b576SThierry Reding 	config->hblank_symbols = div_u64(num, pclk);
12147890b576SThierry Reding 
121527ba465cSThierry Reding 	if (link->caps.enhanced_framing)
12167890b576SThierry Reding 		config->hblank_symbols -= 3;
12177890b576SThierry Reding 
1218c728e2d4SThierry Reding 	config->hblank_symbols -= 12 / link->lanes;
12197890b576SThierry Reding 
12207890b576SThierry Reding 	/* compute the number of symbols per vertical blanking interval */
12217890b576SThierry Reding 	num = (mode->hdisplay - 25) * link_rate;
12227890b576SThierry Reding 	config->vblank_symbols = div_u64(num, pclk);
1223c728e2d4SThierry Reding 	config->vblank_symbols -= 36 / link->lanes + 4;
12247890b576SThierry Reding 
12257890b576SThierry Reding 	dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols,
12267890b576SThierry Reding 		config->vblank_symbols);
12277890b576SThierry Reding 
122834fa183bSThierry Reding 	return 0;
122934fa183bSThierry Reding }
123034fa183bSThierry Reding 
1231402f6bcdSThierry Reding static void tegra_sor_apply_config(struct tegra_sor *sor,
1232402f6bcdSThierry Reding 				   const struct tegra_sor_config *config)
1233402f6bcdSThierry Reding {
1234402f6bcdSThierry Reding 	u32 value;
1235402f6bcdSThierry Reding 
1236402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
1237402f6bcdSThierry Reding 	value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK;
1238402f6bcdSThierry Reding 	value |= SOR_DP_LINKCTL_TU_SIZE(config->tu_size);
1239402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
1240402f6bcdSThierry Reding 
1241402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_CONFIG0);
1242402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_WATERMARK_MASK;
1243402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_WATERMARK(config->watermark);
1244402f6bcdSThierry Reding 
1245402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK;
1246402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config->active_count);
1247402f6bcdSThierry Reding 
1248402f6bcdSThierry Reding 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK;
1249402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config->active_frac);
1250402f6bcdSThierry Reding 
1251402f6bcdSThierry Reding 	if (config->active_polarity)
1252402f6bcdSThierry Reding 		value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
1253402f6bcdSThierry Reding 	else
1254402f6bcdSThierry Reding 		value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
1255402f6bcdSThierry Reding 
1256402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE;
1257402f6bcdSThierry Reding 	value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE;
1258402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_CONFIG0);
1259402f6bcdSThierry Reding 
1260402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS);
1261402f6bcdSThierry Reding 	value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK;
1262402f6bcdSThierry Reding 	value |= config->hblank_symbols & 0xffff;
1263402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS);
1264402f6bcdSThierry Reding 
1265402f6bcdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS);
1266402f6bcdSThierry Reding 	value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK;
1267402f6bcdSThierry Reding 	value |= config->vblank_symbols & 0xffff;
1268402f6bcdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS);
1269402f6bcdSThierry Reding }
1270402f6bcdSThierry Reding 
12712bd1dd39SThierry Reding static void tegra_sor_mode_set(struct tegra_sor *sor,
12722bd1dd39SThierry Reding 			       const struct drm_display_mode *mode,
1273c31efa7aSThierry Reding 			       struct tegra_sor_state *state)
12742bd1dd39SThierry Reding {
12752bd1dd39SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(sor->output.encoder.crtc);
12762bd1dd39SThierry Reding 	unsigned int vbe, vse, hbe, hse, vbs, hbs;
12772bd1dd39SThierry Reding 	u32 value;
12782bd1dd39SThierry Reding 
12792bd1dd39SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
12802bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_PIXELDEPTH_MASK;
12812bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
12822bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_OWNER_MASK;
12832bd1dd39SThierry Reding 
12842bd1dd39SThierry Reding 	value |= SOR_STATE_ASY_CRC_MODE_COMPLETE |
12852bd1dd39SThierry Reding 		 SOR_STATE_ASY_OWNER(dc->pipe + 1);
12862bd1dd39SThierry Reding 
12872bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
12882bd1dd39SThierry Reding 		value &= ~SOR_STATE_ASY_HSYNCPOL;
12892bd1dd39SThierry Reding 
12902bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
12912bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_HSYNCPOL;
12922bd1dd39SThierry Reding 
12932bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
12942bd1dd39SThierry Reding 		value &= ~SOR_STATE_ASY_VSYNCPOL;
12952bd1dd39SThierry Reding 
12962bd1dd39SThierry Reding 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
12972bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_VSYNCPOL;
12982bd1dd39SThierry Reding 
1299c31efa7aSThierry Reding 	switch (state->bpc) {
1300c31efa7aSThierry Reding 	case 16:
1301c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_48_444;
1302c31efa7aSThierry Reding 		break;
1303c31efa7aSThierry Reding 
1304c31efa7aSThierry Reding 	case 12:
1305c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_36_444;
1306c31efa7aSThierry Reding 		break;
1307c31efa7aSThierry Reding 
1308c31efa7aSThierry Reding 	case 10:
1309c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_30_444;
1310c31efa7aSThierry Reding 		break;
1311c31efa7aSThierry Reding 
13122bd1dd39SThierry Reding 	case 8:
13132bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
13142bd1dd39SThierry Reding 		break;
13152bd1dd39SThierry Reding 
13162bd1dd39SThierry Reding 	case 6:
13172bd1dd39SThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444;
13182bd1dd39SThierry Reding 		break;
13192bd1dd39SThierry Reding 
13202bd1dd39SThierry Reding 	default:
1321c31efa7aSThierry Reding 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
13222bd1dd39SThierry Reding 		break;
13232bd1dd39SThierry Reding 	}
13242bd1dd39SThierry Reding 
13252bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
13262bd1dd39SThierry Reding 
13272bd1dd39SThierry Reding 	/*
13282bd1dd39SThierry Reding 	 * TODO: The video timing programming below doesn't seem to match the
13292bd1dd39SThierry Reding 	 * register definitions.
13302bd1dd39SThierry Reding 	 */
13312bd1dd39SThierry Reding 
13322bd1dd39SThierry Reding 	value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff);
1333880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state1 + dc->pipe);
13342bd1dd39SThierry Reding 
13352bd1dd39SThierry Reding 	/* sync end = sync width - 1 */
13362bd1dd39SThierry Reding 	vse = mode->vsync_end - mode->vsync_start - 1;
13372bd1dd39SThierry Reding 	hse = mode->hsync_end - mode->hsync_start - 1;
13382bd1dd39SThierry Reding 
13392bd1dd39SThierry Reding 	value = ((vse & 0x7fff) << 16) | (hse & 0x7fff);
1340880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state2 + dc->pipe);
13412bd1dd39SThierry Reding 
13422bd1dd39SThierry Reding 	/* blank end = sync end + back porch */
13432bd1dd39SThierry Reding 	vbe = vse + (mode->vtotal - mode->vsync_end);
13442bd1dd39SThierry Reding 	hbe = hse + (mode->htotal - mode->hsync_end);
13452bd1dd39SThierry Reding 
13462bd1dd39SThierry Reding 	value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff);
1347880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state3 + dc->pipe);
13482bd1dd39SThierry Reding 
13492bd1dd39SThierry Reding 	/* blank start = blank end + active */
13502bd1dd39SThierry Reding 	vbs = vbe + mode->vdisplay;
13512bd1dd39SThierry Reding 	hbs = hbe + mode->hdisplay;
13522bd1dd39SThierry Reding 
13532bd1dd39SThierry Reding 	value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff);
1354880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state4 + dc->pipe);
13552bd1dd39SThierry Reding 
13562bd1dd39SThierry Reding 	/* XXX interlacing support */
1357880cee0bSThierry Reding 	tegra_sor_writel(sor, 0x001, sor->soc->regs->head_state5 + dc->pipe);
13582bd1dd39SThierry Reding }
13592bd1dd39SThierry Reding 
13606fad8f66SThierry Reding static int tegra_sor_detach(struct tegra_sor *sor)
13616b6b6042SThierry Reding {
13626fad8f66SThierry Reding 	unsigned long value, timeout;
13636fad8f66SThierry Reding 
13646fad8f66SThierry Reding 	/* switch to safe mode */
1365a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
13666fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_MODE_NORMAL;
1367a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
13686fad8f66SThierry Reding 	tegra_sor_super_update(sor);
13696fad8f66SThierry Reding 
13706fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
13716fad8f66SThierry Reding 
13726fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
13736fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
13746fad8f66SThierry Reding 		if (value & SOR_PWR_MODE_SAFE)
13756fad8f66SThierry Reding 			break;
13766fad8f66SThierry Reding 	}
13776fad8f66SThierry Reding 
13786fad8f66SThierry Reding 	if ((value & SOR_PWR_MODE_SAFE) == 0)
13796fad8f66SThierry Reding 		return -ETIMEDOUT;
13806fad8f66SThierry Reding 
13816fad8f66SThierry Reding 	/* go to sleep */
1382a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
13836fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK;
1384a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
13856fad8f66SThierry Reding 	tegra_sor_super_update(sor);
13866fad8f66SThierry Reding 
13876fad8f66SThierry Reding 	/* detach */
1388a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
13896fad8f66SThierry Reding 	value &= ~SOR_SUPER_STATE_ATTACHED;
1390a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
13916fad8f66SThierry Reding 	tegra_sor_super_update(sor);
13926fad8f66SThierry Reding 
13936fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
13946fad8f66SThierry Reding 
13956fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
13966fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_TEST);
13976fad8f66SThierry Reding 		if ((value & SOR_TEST_ATTACHED) == 0)
13986fad8f66SThierry Reding 			break;
13996fad8f66SThierry Reding 
14006fad8f66SThierry Reding 		usleep_range(25, 100);
14016fad8f66SThierry Reding 	}
14026fad8f66SThierry Reding 
14036fad8f66SThierry Reding 	if ((value & SOR_TEST_ATTACHED) != 0)
14046fad8f66SThierry Reding 		return -ETIMEDOUT;
14056fad8f66SThierry Reding 
14066fad8f66SThierry Reding 	return 0;
14076fad8f66SThierry Reding }
14086fad8f66SThierry Reding 
14096fad8f66SThierry Reding static int tegra_sor_power_down(struct tegra_sor *sor)
14106fad8f66SThierry Reding {
14116fad8f66SThierry Reding 	unsigned long value, timeout;
14126fad8f66SThierry Reding 	int err;
14136fad8f66SThierry Reding 
14146fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_PWR);
14156fad8f66SThierry Reding 	value &= ~SOR_PWR_NORMAL_STATE_PU;
14166fad8f66SThierry Reding 	value |= SOR_PWR_TRIGGER;
14176fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_PWR);
14186fad8f66SThierry Reding 
14196fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(250);
14206fad8f66SThierry Reding 
14216fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
14226fad8f66SThierry Reding 		value = tegra_sor_readl(sor, SOR_PWR);
14236fad8f66SThierry Reding 		if ((value & SOR_PWR_TRIGGER) == 0)
14246fad8f66SThierry Reding 			return 0;
14256fad8f66SThierry Reding 
14266fad8f66SThierry Reding 		usleep_range(25, 100);
14276fad8f66SThierry Reding 	}
14286fad8f66SThierry Reding 
14296fad8f66SThierry Reding 	if ((value & SOR_PWR_TRIGGER) != 0)
14306fad8f66SThierry Reding 		return -ETIMEDOUT;
14316fad8f66SThierry Reding 
143225bb2cecSThierry Reding 	/* switch to safe parent clock */
143325bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
1434e1335e2fSThierry Reding 	if (err < 0) {
14356fad8f66SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
1436e1335e2fSThierry Reding 		return err;
1437e1335e2fSThierry Reding 	}
14386fad8f66SThierry Reding 
1439880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1440a9a9e4fdSThierry Reding 	value |= SOR_PLL2_PORT_POWERDOWN;
1441880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
14426fad8f66SThierry Reding 
14436fad8f66SThierry Reding 	usleep_range(20, 100);
14446fad8f66SThierry Reding 
1445880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
1446a9a9e4fdSThierry Reding 	value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
1447880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
14486fad8f66SThierry Reding 
1449880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1450a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD;
1451a9a9e4fdSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1452880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
14536fad8f66SThierry Reding 
14546fad8f66SThierry Reding 	usleep_range(20, 100);
14556fad8f66SThierry Reding 
14566fad8f66SThierry Reding 	return 0;
14576fad8f66SThierry Reding }
14586fad8f66SThierry Reding 
14596fad8f66SThierry Reding static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout)
14606fad8f66SThierry Reding {
14616fad8f66SThierry Reding 	u32 value;
14626fad8f66SThierry Reding 
14636fad8f66SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
14646fad8f66SThierry Reding 
14656fad8f66SThierry Reding 	while (time_before(jiffies, timeout)) {
1466a9a9e4fdSThierry Reding 		value = tegra_sor_readl(sor, SOR_CRCA);
1467a9a9e4fdSThierry Reding 		if (value & SOR_CRCA_VALID)
14686fad8f66SThierry Reding 			return 0;
14696fad8f66SThierry Reding 
14706fad8f66SThierry Reding 		usleep_range(100, 200);
14716fad8f66SThierry Reding 	}
14726fad8f66SThierry Reding 
14736fad8f66SThierry Reding 	return -ETIMEDOUT;
14746fad8f66SThierry Reding }
14756fad8f66SThierry Reding 
1476530239a8SThierry Reding static int tegra_sor_show_crc(struct seq_file *s, void *data)
14776fad8f66SThierry Reding {
1478530239a8SThierry Reding 	struct drm_info_node *node = s->private;
1479530239a8SThierry Reding 	struct tegra_sor *sor = node->info_ent->data;
1480850bab44SThierry Reding 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1481850bab44SThierry Reding 	struct drm_device *drm = node->minor->dev;
1482530239a8SThierry Reding 	int err = 0;
14836fad8f66SThierry Reding 	u32 value;
14846fad8f66SThierry Reding 
1485850bab44SThierry Reding 	drm_modeset_lock_all(drm);
14866fad8f66SThierry Reding 
1487850bab44SThierry Reding 	if (!crtc || !crtc->state->active) {
1488850bab44SThierry Reding 		err = -EBUSY;
14896fad8f66SThierry Reding 		goto unlock;
14906fad8f66SThierry Reding 	}
14916fad8f66SThierry Reding 
1492a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
14936fad8f66SThierry Reding 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
1494a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
14956fad8f66SThierry Reding 
14966fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_CRC_CNTRL);
14976fad8f66SThierry Reding 	value |= SOR_CRC_CNTRL_ENABLE;
14986fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_CRC_CNTRL);
14996fad8f66SThierry Reding 
15006fad8f66SThierry Reding 	value = tegra_sor_readl(sor, SOR_TEST);
15016fad8f66SThierry Reding 	value &= ~SOR_TEST_CRC_POST_SERIALIZE;
15026fad8f66SThierry Reding 	tegra_sor_writel(sor, value, SOR_TEST);
15036fad8f66SThierry Reding 
15046fad8f66SThierry Reding 	err = tegra_sor_crc_wait(sor, 100);
15056fad8f66SThierry Reding 	if (err < 0)
15066fad8f66SThierry Reding 		goto unlock;
15076fad8f66SThierry Reding 
1508a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA);
1509a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_CRCB);
15106fad8f66SThierry Reding 
1511530239a8SThierry Reding 	seq_printf(s, "%08x\n", value);
15126fad8f66SThierry Reding 
15136fad8f66SThierry Reding unlock:
1514850bab44SThierry Reding 	drm_modeset_unlock_all(drm);
15156fad8f66SThierry Reding 	return err;
15166fad8f66SThierry Reding }
15176fad8f66SThierry Reding 
1518062f5b2cSThierry Reding #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name }
1519062f5b2cSThierry Reding 
1520062f5b2cSThierry Reding static const struct debugfs_reg32 tegra_sor_regs[] = {
1521062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CTXSW),
1522062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SUPER_STATE0),
1523062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SUPER_STATE1),
1524062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_STATE0),
1525062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_STATE1),
1526062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE0(0)),
1527062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE0(1)),
1528062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE1(0)),
1529062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE1(1)),
1530062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE2(0)),
1531062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE2(1)),
1532062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE3(0)),
1533062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE3(1)),
1534062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE4(0)),
1535062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE4(1)),
1536062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE5(0)),
1537062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_HEAD_STATE5(1)),
1538062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRC_CNTRL),
1539062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG_MVID),
1540062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CLK_CNTRL),
1541062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CAP),
1542062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWR),
1543062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_TEST),
1544062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL0),
1545062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL1),
1546062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL2),
1547062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PLL3),
1548062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CSTM),
1549062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LVDS),
1550062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRCA),
1551062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CRCB),
1552062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_BLANK),
1553062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_CTL),
1554062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_SEQ_CTL),
1555062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(0)),
1556062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(1)),
1557062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(2)),
1558062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(3)),
1559062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(4)),
1560062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(5)),
1561062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(6)),
1562062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(7)),
1563062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(8)),
1564062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(9)),
1565062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(10)),
1566062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(11)),
1567062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(12)),
1568062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(13)),
1569062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(14)),
1570062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_SEQ_INST(15)),
1571062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWM_DIV),
1572062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_PWM_CTL),
1573062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_A0),
1574062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_A1),
1575062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_B0),
1576062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_VCRC_B1),
1577062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_A0),
1578062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_A1),
1579062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_B0),
1580062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_CCRC_B1),
1581062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_A0),
1582062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_A1),
1583062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_B0),
1584062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_EDATA_B1),
1585062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_A0),
1586062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_A1),
1587062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_B0),
1588062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_COUNT_B1),
1589062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_A0),
1590062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_A1),
1591062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_B0),
1592062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DEBUG_B1),
1593062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_TRIG),
1594062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_MSCHECK),
1595062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_XBAR_CTRL),
1596062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_XBAR_POL),
1597062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LINKCTL0),
1598062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LINKCTL1),
1599062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT0),
1600062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT1),
1601062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT0),
1602062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT1),
1603062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_PREEMPHASIS0),
1604062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_PREEMPHASIS1),
1605062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS0),
1606062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS1),
1607062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_POSTCURSOR0),
1608062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_LANE_POSTCURSOR1),
1609062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_CONFIG0),
1610062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_CONFIG1),
1611062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_MN0),
1612062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_MN1),
1613062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL0),
1614062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL1),
1615c57997bcSThierry Reding 	DEBUGFS_REG32(SOR_DP_PADCTL2),
1616062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG0),
1617062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_DEBUG1),
1618062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_SPARE0),
1619062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_SPARE1),
1620062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_CTRL),
1621062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_HBLANK_SYMBOLS),
1622062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_AUDIO_VBLANK_SYMBOLS),
1623062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_HEADER),
1624062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK0),
1625062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK1),
1626062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK2),
1627062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK3),
1628062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK4),
1629062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK5),
1630062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK6),
1631062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_TPG),
1632062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_TPG_CONFIG),
1633062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM0),
1634062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM1),
1635062f5b2cSThierry Reding 	DEBUGFS_REG32(SOR_DP_LQ_CSTM2),
1636062f5b2cSThierry Reding };
1637062f5b2cSThierry Reding 
1638dab16336SThierry Reding static int tegra_sor_show_regs(struct seq_file *s, void *data)
1639dab16336SThierry Reding {
1640dab16336SThierry Reding 	struct drm_info_node *node = s->private;
1641dab16336SThierry Reding 	struct tegra_sor *sor = node->info_ent->data;
1642850bab44SThierry Reding 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1643850bab44SThierry Reding 	struct drm_device *drm = node->minor->dev;
1644062f5b2cSThierry Reding 	unsigned int i;
1645850bab44SThierry Reding 	int err = 0;
1646850bab44SThierry Reding 
1647850bab44SThierry Reding 	drm_modeset_lock_all(drm);
1648850bab44SThierry Reding 
1649850bab44SThierry Reding 	if (!crtc || !crtc->state->active) {
1650850bab44SThierry Reding 		err = -EBUSY;
1651850bab44SThierry Reding 		goto unlock;
1652850bab44SThierry Reding 	}
1653dab16336SThierry Reding 
1654062f5b2cSThierry Reding 	for (i = 0; i < ARRAY_SIZE(tegra_sor_regs); i++) {
1655062f5b2cSThierry Reding 		unsigned int offset = tegra_sor_regs[i].offset;
1656dab16336SThierry Reding 
1657062f5b2cSThierry Reding 		seq_printf(s, "%-38s %#05x %08x\n", tegra_sor_regs[i].name,
1658062f5b2cSThierry Reding 			   offset, tegra_sor_readl(sor, offset));
1659062f5b2cSThierry Reding 	}
1660dab16336SThierry Reding 
1661850bab44SThierry Reding unlock:
1662850bab44SThierry Reding 	drm_modeset_unlock_all(drm);
1663850bab44SThierry Reding 	return err;
1664dab16336SThierry Reding }
1665dab16336SThierry Reding 
1666dab16336SThierry Reding static const struct drm_info_list debugfs_files[] = {
1667530239a8SThierry Reding 	{ "crc", tegra_sor_show_crc, 0, NULL },
1668dab16336SThierry Reding 	{ "regs", tegra_sor_show_regs, 0, NULL },
1669dab16336SThierry Reding };
1670dab16336SThierry Reding 
16715b8e043bSThierry Reding static int tegra_sor_late_register(struct drm_connector *connector)
16726fad8f66SThierry Reding {
16735b8e043bSThierry Reding 	struct tegra_output *output = connector_to_output(connector);
16745b8e043bSThierry Reding 	unsigned int i, count = ARRAY_SIZE(debugfs_files);
16755b8e043bSThierry Reding 	struct drm_minor *minor = connector->dev->primary;
16765b8e043bSThierry Reding 	struct dentry *root = connector->debugfs_entry;
16775b8e043bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
1678530239a8SThierry Reding 	int err;
16796fad8f66SThierry Reding 
1680dab16336SThierry Reding 	sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1681dab16336SThierry Reding 				     GFP_KERNEL);
16825b8e043bSThierry Reding 	if (!sor->debugfs_files)
16835b8e043bSThierry Reding 		return -ENOMEM;
16846fad8f66SThierry Reding 
16855b8e043bSThierry Reding 	for (i = 0; i < count; i++)
1686dab16336SThierry Reding 		sor->debugfs_files[i].data = sor;
1687dab16336SThierry Reding 
16885b8e043bSThierry Reding 	err = drm_debugfs_create_files(sor->debugfs_files, count, root, minor);
1689dab16336SThierry Reding 	if (err < 0)
1690dab16336SThierry Reding 		goto free;
1691dab16336SThierry Reding 
1692530239a8SThierry Reding 	return 0;
16936fad8f66SThierry Reding 
1694dab16336SThierry Reding free:
1695dab16336SThierry Reding 	kfree(sor->debugfs_files);
1696dab16336SThierry Reding 	sor->debugfs_files = NULL;
16975b8e043bSThierry Reding 
16986fad8f66SThierry Reding 	return err;
16996fad8f66SThierry Reding }
17006fad8f66SThierry Reding 
17015b8e043bSThierry Reding static void tegra_sor_early_unregister(struct drm_connector *connector)
17026fad8f66SThierry Reding {
17035b8e043bSThierry Reding 	struct tegra_output *output = connector_to_output(connector);
17045b8e043bSThierry Reding 	unsigned int count = ARRAY_SIZE(debugfs_files);
17055b8e043bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
1706d92e6009SThierry Reding 
17075b8e043bSThierry Reding 	drm_debugfs_remove_files(sor->debugfs_files, count,
17085b8e043bSThierry Reding 				 connector->dev->primary);
1709dab16336SThierry Reding 	kfree(sor->debugfs_files);
1710066d30f8SThierry Reding 	sor->debugfs_files = NULL;
17116fad8f66SThierry Reding }
17126fad8f66SThierry Reding 
1713c31efa7aSThierry Reding static void tegra_sor_connector_reset(struct drm_connector *connector)
1714c31efa7aSThierry Reding {
1715c31efa7aSThierry Reding 	struct tegra_sor_state *state;
1716c31efa7aSThierry Reding 
1717c31efa7aSThierry Reding 	state = kzalloc(sizeof(*state), GFP_KERNEL);
1718c31efa7aSThierry Reding 	if (!state)
1719c31efa7aSThierry Reding 		return;
1720c31efa7aSThierry Reding 
1721c31efa7aSThierry Reding 	if (connector->state) {
1722c31efa7aSThierry Reding 		__drm_atomic_helper_connector_destroy_state(connector->state);
1723c31efa7aSThierry Reding 		kfree(connector->state);
1724c31efa7aSThierry Reding 	}
1725c31efa7aSThierry Reding 
1726c31efa7aSThierry Reding 	__drm_atomic_helper_connector_reset(connector, &state->base);
1727c31efa7aSThierry Reding }
1728c31efa7aSThierry Reding 
17296fad8f66SThierry Reding static enum drm_connector_status
17306fad8f66SThierry Reding tegra_sor_connector_detect(struct drm_connector *connector, bool force)
17316fad8f66SThierry Reding {
17326fad8f66SThierry Reding 	struct tegra_output *output = connector_to_output(connector);
17336fad8f66SThierry Reding 	struct tegra_sor *sor = to_sor(output);
17346fad8f66SThierry Reding 
17359542c237SThierry Reding 	if (sor->aux)
17369542c237SThierry Reding 		return drm_dp_aux_detect(sor->aux);
17376fad8f66SThierry Reding 
1738459cc2c6SThierry Reding 	return tegra_output_connector_detect(connector, force);
17396fad8f66SThierry Reding }
17406fad8f66SThierry Reding 
1741c31efa7aSThierry Reding static struct drm_connector_state *
1742c31efa7aSThierry Reding tegra_sor_connector_duplicate_state(struct drm_connector *connector)
1743c31efa7aSThierry Reding {
1744c31efa7aSThierry Reding 	struct tegra_sor_state *state = to_sor_state(connector->state);
1745c31efa7aSThierry Reding 	struct tegra_sor_state *copy;
1746c31efa7aSThierry Reding 
1747c31efa7aSThierry Reding 	copy = kmemdup(state, sizeof(*state), GFP_KERNEL);
1748c31efa7aSThierry Reding 	if (!copy)
1749c31efa7aSThierry Reding 		return NULL;
1750c31efa7aSThierry Reding 
1751c31efa7aSThierry Reding 	__drm_atomic_helper_connector_duplicate_state(connector, &copy->base);
1752c31efa7aSThierry Reding 
1753c31efa7aSThierry Reding 	return &copy->base;
1754c31efa7aSThierry Reding }
1755c31efa7aSThierry Reding 
17566fad8f66SThierry Reding static const struct drm_connector_funcs tegra_sor_connector_funcs = {
1757c31efa7aSThierry Reding 	.reset = tegra_sor_connector_reset,
17586fad8f66SThierry Reding 	.detect = tegra_sor_connector_detect,
17596fad8f66SThierry Reding 	.fill_modes = drm_helper_probe_single_connector_modes,
17606fad8f66SThierry Reding 	.destroy = tegra_output_connector_destroy,
1761c31efa7aSThierry Reding 	.atomic_duplicate_state = tegra_sor_connector_duplicate_state,
17624aa3df71SThierry Reding 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
17635b8e043bSThierry Reding 	.late_register = tegra_sor_late_register,
17645b8e043bSThierry Reding 	.early_unregister = tegra_sor_early_unregister,
17656fad8f66SThierry Reding };
17666fad8f66SThierry Reding 
17676fad8f66SThierry Reding static int tegra_sor_connector_get_modes(struct drm_connector *connector)
17686fad8f66SThierry Reding {
17696fad8f66SThierry Reding 	struct tegra_output *output = connector_to_output(connector);
17706fad8f66SThierry Reding 	struct tegra_sor *sor = to_sor(output);
17716fad8f66SThierry Reding 	int err;
17726fad8f66SThierry Reding 
17739542c237SThierry Reding 	if (sor->aux)
17749542c237SThierry Reding 		drm_dp_aux_enable(sor->aux);
17756fad8f66SThierry Reding 
17766fad8f66SThierry Reding 	err = tegra_output_connector_get_modes(connector);
17776fad8f66SThierry Reding 
17789542c237SThierry Reding 	if (sor->aux)
17799542c237SThierry Reding 		drm_dp_aux_disable(sor->aux);
17806fad8f66SThierry Reding 
17816fad8f66SThierry Reding 	return err;
17826fad8f66SThierry Reding }
17836fad8f66SThierry Reding 
17846fad8f66SThierry Reding static enum drm_mode_status
17856fad8f66SThierry Reding tegra_sor_connector_mode_valid(struct drm_connector *connector,
17866fad8f66SThierry Reding 			       struct drm_display_mode *mode)
17876fad8f66SThierry Reding {
17886fad8f66SThierry Reding 	return MODE_OK;
17896fad8f66SThierry Reding }
17906fad8f66SThierry Reding 
17916fad8f66SThierry Reding static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = {
17926fad8f66SThierry Reding 	.get_modes = tegra_sor_connector_get_modes,
17936fad8f66SThierry Reding 	.mode_valid = tegra_sor_connector_mode_valid,
17946fad8f66SThierry Reding };
17956fad8f66SThierry Reding 
17966fad8f66SThierry Reding static const struct drm_encoder_funcs tegra_sor_encoder_funcs = {
17976fad8f66SThierry Reding 	.destroy = tegra_output_encoder_destroy,
17986fad8f66SThierry Reding };
17996fad8f66SThierry Reding 
1800850bab44SThierry Reding static void tegra_sor_edp_disable(struct drm_encoder *encoder)
18016fad8f66SThierry Reding {
1802850bab44SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
1803850bab44SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
1804850bab44SThierry Reding 	struct tegra_sor *sor = to_sor(output);
1805850bab44SThierry Reding 	u32 value;
1806850bab44SThierry Reding 	int err;
1807850bab44SThierry Reding 
1808850bab44SThierry Reding 	if (output->panel)
1809850bab44SThierry Reding 		drm_panel_disable(output->panel);
1810850bab44SThierry Reding 
1811850bab44SThierry Reding 	err = tegra_sor_detach(sor);
1812850bab44SThierry Reding 	if (err < 0)
1813850bab44SThierry Reding 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
1814850bab44SThierry Reding 
1815850bab44SThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE1);
1816850bab44SThierry Reding 	tegra_sor_update(sor);
1817850bab44SThierry Reding 
1818850bab44SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
1819c57997bcSThierry Reding 	value &= ~SOR_ENABLE(0);
1820850bab44SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
1821850bab44SThierry Reding 
1822850bab44SThierry Reding 	tegra_dc_commit(dc);
18236fad8f66SThierry Reding 
1824850bab44SThierry Reding 	err = tegra_sor_power_down(sor);
1825850bab44SThierry Reding 	if (err < 0)
1826850bab44SThierry Reding 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
1827850bab44SThierry Reding 
18289542c237SThierry Reding 	if (sor->aux) {
18299542c237SThierry Reding 		err = drm_dp_aux_disable(sor->aux);
1830850bab44SThierry Reding 		if (err < 0)
1831850bab44SThierry Reding 			dev_err(sor->dev, "failed to disable DP: %d\n", err);
18326fad8f66SThierry Reding 	}
18336fad8f66SThierry Reding 
1834c57997bcSThierry Reding 	err = tegra_io_pad_power_disable(sor->pad);
1835850bab44SThierry Reding 	if (err < 0)
1836c57997bcSThierry Reding 		dev_err(sor->dev, "failed to power off I/O pad: %d\n", err);
1837850bab44SThierry Reding 
1838850bab44SThierry Reding 	if (output->panel)
1839850bab44SThierry Reding 		drm_panel_unprepare(output->panel);
1840850bab44SThierry Reding 
1841aaff8bd2SThierry Reding 	pm_runtime_put(sor->dev);
18426fad8f66SThierry Reding }
18436fad8f66SThierry Reding 
1844459cc2c6SThierry Reding #if 0
1845459cc2c6SThierry Reding static int calc_h_ref_to_sync(const struct drm_display_mode *mode,
1846459cc2c6SThierry Reding 			      unsigned int *value)
1847459cc2c6SThierry Reding {
1848459cc2c6SThierry Reding 	unsigned int hfp, hsw, hbp, a = 0, b;
1849459cc2c6SThierry Reding 
1850459cc2c6SThierry Reding 	hfp = mode->hsync_start - mode->hdisplay;
1851459cc2c6SThierry Reding 	hsw = mode->hsync_end - mode->hsync_start;
1852459cc2c6SThierry Reding 	hbp = mode->htotal - mode->hsync_end;
1853459cc2c6SThierry Reding 
1854459cc2c6SThierry Reding 	pr_info("hfp: %u, hsw: %u, hbp: %u\n", hfp, hsw, hbp);
1855459cc2c6SThierry Reding 
1856459cc2c6SThierry Reding 	b = hfp - 1;
1857459cc2c6SThierry Reding 
1858459cc2c6SThierry Reding 	pr_info("a: %u, b: %u\n", a, b);
1859459cc2c6SThierry Reding 	pr_info("a + hsw + hbp = %u\n", a + hsw + hbp);
1860459cc2c6SThierry Reding 
1861459cc2c6SThierry Reding 	if (a + hsw + hbp <= 11) {
1862459cc2c6SThierry Reding 		a = 1 + 11 - hsw - hbp;
1863459cc2c6SThierry Reding 		pr_info("a: %u\n", a);
1864459cc2c6SThierry Reding 	}
1865459cc2c6SThierry Reding 
1866459cc2c6SThierry Reding 	if (a > b)
1867459cc2c6SThierry Reding 		return -EINVAL;
1868459cc2c6SThierry Reding 
1869459cc2c6SThierry Reding 	if (hsw < 1)
1870459cc2c6SThierry Reding 		return -EINVAL;
1871459cc2c6SThierry Reding 
1872459cc2c6SThierry Reding 	if (mode->hdisplay < 16)
1873459cc2c6SThierry Reding 		return -EINVAL;
1874459cc2c6SThierry Reding 
1875459cc2c6SThierry Reding 	if (value) {
1876459cc2c6SThierry Reding 		if (b > a && a % 2)
1877459cc2c6SThierry Reding 			*value = a + 1;
1878459cc2c6SThierry Reding 		else
1879459cc2c6SThierry Reding 			*value = a;
1880459cc2c6SThierry Reding 	}
1881459cc2c6SThierry Reding 
1882459cc2c6SThierry Reding 	return 0;
1883459cc2c6SThierry Reding }
1884459cc2c6SThierry Reding #endif
1885459cc2c6SThierry Reding 
1886850bab44SThierry Reding static void tegra_sor_edp_enable(struct drm_encoder *encoder)
18876fad8f66SThierry Reding {
18886fad8f66SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
18896fad8f66SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
18906b6b6042SThierry Reding 	struct tegra_sor *sor = to_sor(output);
189134fa183bSThierry Reding 	struct tegra_sor_config config;
1892c31efa7aSThierry Reding 	struct tegra_sor_state *state;
1893c1763937SThierry Reding 	struct drm_display_mode *mode;
1894c1763937SThierry Reding 	struct drm_display_info *info;
18952bd1dd39SThierry Reding 	unsigned int i;
189628fe2076SThierry Reding 	u32 value;
1897c1763937SThierry Reding 	int err;
189886f5c52dSThierry Reding 
1899c31efa7aSThierry Reding 	state = to_sor_state(output->connector.state);
1900c1763937SThierry Reding 	mode = &encoder->crtc->state->adjusted_mode;
1901c1763937SThierry Reding 	info = &output->connector.display_info;
19026b6b6042SThierry Reding 
1903aaff8bd2SThierry Reding 	pm_runtime_get_sync(sor->dev);
19046b6b6042SThierry Reding 
190525bb2cecSThierry Reding 	/* switch to safe parent clock */
190625bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
19076b6b6042SThierry Reding 	if (err < 0)
19086b6b6042SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
19096b6b6042SThierry Reding 
191038b445bcSThierry Reding 	err = tegra_io_rail_power_on(TEGRA_IO_RAIL_LVDS);
191138b445bcSThierry Reding 	if (err < 0)
191238b445bcSThierry Reding 		dev_err(sor->dev, "failed to power on LVDS rail: %d\n", err);
191338b445bcSThierry Reding 
191438b445bcSThierry Reding 	usleep_range(20, 100);
191538b445bcSThierry Reding 
191638b445bcSThierry Reding 	err = drm_dp_aux_enable(sor->aux);
191738b445bcSThierry Reding 	if (err < 0)
191838b445bcSThierry Reding 		dev_err(sor->dev, "failed to enable DPAUX: %d\n", err);
191938b445bcSThierry Reding 
192038b445bcSThierry Reding 	err = drm_dp_link_probe(sor->aux, &sor->link);
192138b445bcSThierry Reding 	if (err < 0)
192238b445bcSThierry Reding 		dev_err(sor->dev, "failed to probe eDP link: %d\n", err);
192338b445bcSThierry Reding 
1924c9533131SThierry Reding 	tegra_sor_filter_rates(sor);
1925c9533131SThierry Reding 
192638b445bcSThierry Reding 	err = drm_dp_link_choose(&sor->link, mode, info);
192738b445bcSThierry Reding 	if (err < 0)
192838b445bcSThierry Reding 		dev_err(sor->dev, "failed to choose link: %d\n", err);
192938b445bcSThierry Reding 
193038b445bcSThierry Reding 	if (output->panel)
193138b445bcSThierry Reding 		drm_panel_prepare(output->panel);
19326b6b6042SThierry Reding 
1933880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1934a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
1935880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
193638b445bcSThierry Reding 
193738b445bcSThierry Reding 	usleep_range(20, 40);
19386b6b6042SThierry Reding 
1939880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
1940a9a9e4fdSThierry Reding 	value |= SOR_PLL3_PLL_VDD_MODE_3V3;
1941880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
19426b6b6042SThierry Reding 
194338b445bcSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
194438b445bcSThierry Reding 	value &= ~(SOR_PLL0_VCOPD | SOR_PLL0_PWR);
1945880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
19466b6b6042SThierry Reding 
1947880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1948a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
194938b445bcSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD;
1950880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
19516b6b6042SThierry Reding 
195238b445bcSThierry Reding 	usleep_range(200, 400);
19536b6b6042SThierry Reding 
1954880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1955a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
1956a9a9e4fdSThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
1957880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
19586b6b6042SThierry Reding 
19596b6b6042SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
196038b445bcSThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
196138b445bcSThierry Reding 	value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
19626b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
19636b6b6042SThierry Reding 
196438b445bcSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
196538b445bcSThierry Reding 	/* XXX not in TRM */
196638b445bcSThierry Reding 	value |= SOR_DP_SPARE_PANEL_INTERNAL;
196738b445bcSThierry Reding 	value |= SOR_DP_SPARE_SEQ_ENABLE;
196838b445bcSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
196938b445bcSThierry Reding 
197038b445bcSThierry Reding 	/* XXX not in TRM */
197138b445bcSThierry Reding 	tegra_sor_writel(sor, 0, SOR_LVDS);
19726b6b6042SThierry Reding 
1973880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
197438b445bcSThierry Reding 	value &= ~SOR_PLL0_ICHPMP_MASK;
197538b445bcSThierry Reding 	value &= ~SOR_PLL0_VCOCAP_MASK;
197638b445bcSThierry Reding 	value |= SOR_PLL0_ICHPMP(0x1);
197738b445bcSThierry Reding 	value |= SOR_PLL0_VCOCAP(0x3);
197838b445bcSThierry Reding 	value |= SOR_PLL0_RESISTOR_EXT;
1979880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
19806b6b6042SThierry Reding 
198130b49435SThierry Reding 	/* XXX not in TRM */
198230b49435SThierry Reding 	for (value = 0, i = 0; i < 5; i++)
19836d6c815dSThierry Reding 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->xbar_cfg[i]) |
198430b49435SThierry Reding 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
198530b49435SThierry Reding 
198630b49435SThierry Reding 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
198730b49435SThierry Reding 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
198830b49435SThierry Reding 
198925bb2cecSThierry Reding 	/* switch to DP parent clock */
199025bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_dp);
19916b6b6042SThierry Reding 	if (err < 0)
199225bb2cecSThierry Reding 		dev_err(sor->dev, "failed to set parent clock: %d\n", err);
19936b6b6042SThierry Reding 
1994c1763937SThierry Reding 	/* use DP-A protocol */
1995c1763937SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
1996c1763937SThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
1997c1763937SThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_DP_A;
1998c1763937SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
1999899451b7SThierry Reding 
2000c1763937SThierry Reding 	/* enable port */
2001a9a9e4fdSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
20026b6b6042SThierry Reding 	value |= SOR_DP_LINKCTL_ENABLE;
2003a9a9e4fdSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
20046b6b6042SThierry Reding 
2005c1763937SThierry Reding 	tegra_sor_dp_term_calibrate(sor);
2006c1763937SThierry Reding 
2007c1763937SThierry Reding 	err = drm_dp_link_train(&sor->link);
2008c1763937SThierry Reding 	if (err < 0)
2009c1763937SThierry Reding 		dev_err(sor->dev, "link training failed: %d\n", err);
2010c1763937SThierry Reding 	else
2011c1763937SThierry Reding 		dev_dbg(sor->dev, "link training succeeded\n");
2012c1763937SThierry Reding 
2013c1763937SThierry Reding 	err = drm_dp_link_power_up(sor->aux, &sor->link);
201438b445bcSThierry Reding 	if (err < 0)
201538b445bcSThierry Reding 		dev_err(sor->dev, "failed to power up eDP link: %d\n", err);
20166b6b6042SThierry Reding 
2017c1763937SThierry Reding 	/* compute configuration */
2018c1763937SThierry Reding 	memset(&config, 0, sizeof(config));
2019c1763937SThierry Reding 	config.bits_per_pixel = state->bpc * 3;
20206b6b6042SThierry Reding 
2021c1763937SThierry Reding 	err = tegra_sor_compute_config(sor, mode, &config, &sor->link);
202238b445bcSThierry Reding 	if (err < 0)
2023c1763937SThierry Reding 		dev_err(sor->dev, "failed to compute configuration: %d\n", err);
20246b6b6042SThierry Reding 
2025c1763937SThierry Reding 	tegra_sor_apply_config(sor, &config);
20266b6b6042SThierry Reding 
20276b6b6042SThierry Reding 	err = tegra_sor_power_up(sor, 250);
2028850bab44SThierry Reding 	if (err < 0)
20296b6b6042SThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
20306b6b6042SThierry Reding 
20316b6b6042SThierry Reding 	/* CSTM (LVDS, link A/B, upper) */
2032143b1df2SStéphane Marchesin 	value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B |
20336b6b6042SThierry Reding 		SOR_CSTM_UPPER;
20346b6b6042SThierry Reding 	tegra_sor_writel(sor, value, SOR_CSTM);
20356b6b6042SThierry Reding 
20362bd1dd39SThierry Reding 	/* use DP-A protocol */
20372bd1dd39SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
20382bd1dd39SThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
20392bd1dd39SThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_DP_A;
20402bd1dd39SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
20412bd1dd39SThierry Reding 
2042c31efa7aSThierry Reding 	tegra_sor_mode_set(sor, mode, state);
20432bd1dd39SThierry Reding 
20446b6b6042SThierry Reding 	/* PWM setup */
20456b6b6042SThierry Reding 	err = tegra_sor_setup_pwm(sor, 250);
2046850bab44SThierry Reding 	if (err < 0)
20476b6b6042SThierry Reding 		dev_err(sor->dev, "failed to setup PWM: %d\n", err);
20486b6b6042SThierry Reding 
2049666cb873SThierry Reding 	tegra_sor_update(sor);
2050666cb873SThierry Reding 
205138b445bcSThierry Reding 	err = tegra_sor_power_up(sor, 250);
205238b445bcSThierry Reding 	if (err < 0)
205338b445bcSThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
205438b445bcSThierry Reding 
205538b445bcSThierry Reding 	/* attach and wake up */
205638b445bcSThierry Reding 	err = tegra_sor_attach(sor);
205738b445bcSThierry Reding 	if (err < 0)
205838b445bcSThierry Reding 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
205938b445bcSThierry Reding 
20606b6b6042SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2061c57997bcSThierry Reding 	value |= SOR_ENABLE(0);
20626b6b6042SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
20636b6b6042SThierry Reding 
2064666cb873SThierry Reding 	tegra_dc_commit(dc);
20656b6b6042SThierry Reding 
20666b6b6042SThierry Reding 	err = tegra_sor_wakeup(sor);
2067850bab44SThierry Reding 	if (err < 0)
206838b445bcSThierry Reding 		dev_err(sor->dev, "failed to wakeup SOR: %d\n", err);
20696b6b6042SThierry Reding 
20706fad8f66SThierry Reding 	if (output->panel)
20716fad8f66SThierry Reding 		drm_panel_enable(output->panel);
20726b6b6042SThierry Reding }
20736b6b6042SThierry Reding 
207482f1511cSThierry Reding static int
207582f1511cSThierry Reding tegra_sor_encoder_atomic_check(struct drm_encoder *encoder,
207682f1511cSThierry Reding 			       struct drm_crtc_state *crtc_state,
207782f1511cSThierry Reding 			       struct drm_connector_state *conn_state)
207882f1511cSThierry Reding {
207982f1511cSThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
2080c31efa7aSThierry Reding 	struct tegra_sor_state *state = to_sor_state(conn_state);
208182f1511cSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
208282f1511cSThierry Reding 	unsigned long pclk = crtc_state->mode.clock * 1000;
208382f1511cSThierry Reding 	struct tegra_sor *sor = to_sor(output);
2084c31efa7aSThierry Reding 	struct drm_display_info *info;
208582f1511cSThierry Reding 	int err;
208682f1511cSThierry Reding 
2087c31efa7aSThierry Reding 	info = &output->connector.display_info;
2088c31efa7aSThierry Reding 
208936e90221SThierry Reding 	/*
209036e90221SThierry Reding 	 * For HBR2 modes, the SOR brick needs to use the x20 multiplier, so
209136e90221SThierry Reding 	 * the pixel clock must be corrected accordingly.
209236e90221SThierry Reding 	 */
209336e90221SThierry Reding 	if (pclk >= 340000000) {
209436e90221SThierry Reding 		state->link_speed = 20;
209536e90221SThierry Reding 		state->pclk = pclk / 2;
209636e90221SThierry Reding 	} else {
209736e90221SThierry Reding 		state->link_speed = 10;
209836e90221SThierry Reding 		state->pclk = pclk;
209936e90221SThierry Reding 	}
210036e90221SThierry Reding 
210182f1511cSThierry Reding 	err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent,
210282f1511cSThierry Reding 					 pclk, 0);
210382f1511cSThierry Reding 	if (err < 0) {
210482f1511cSThierry Reding 		dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
210582f1511cSThierry Reding 		return err;
210682f1511cSThierry Reding 	}
210782f1511cSThierry Reding 
2108c31efa7aSThierry Reding 	switch (info->bpc) {
2109c31efa7aSThierry Reding 	case 8:
2110c31efa7aSThierry Reding 	case 6:
2111c31efa7aSThierry Reding 		state->bpc = info->bpc;
2112c31efa7aSThierry Reding 		break;
2113c31efa7aSThierry Reding 
2114c31efa7aSThierry Reding 	default:
2115c31efa7aSThierry Reding 		DRM_DEBUG_KMS("%u bits-per-color not supported\n", info->bpc);
2116c31efa7aSThierry Reding 		state->bpc = 8;
2117c31efa7aSThierry Reding 		break;
2118c31efa7aSThierry Reding 	}
2119c31efa7aSThierry Reding 
212082f1511cSThierry Reding 	return 0;
212182f1511cSThierry Reding }
212282f1511cSThierry Reding 
2123459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_edp_helpers = {
2124850bab44SThierry Reding 	.disable = tegra_sor_edp_disable,
2125850bab44SThierry Reding 	.enable = tegra_sor_edp_enable,
212682f1511cSThierry Reding 	.atomic_check = tegra_sor_encoder_atomic_check,
21276b6b6042SThierry Reding };
21286b6b6042SThierry Reding 
2129459cc2c6SThierry Reding static inline u32 tegra_sor_hdmi_subpack(const u8 *ptr, size_t size)
2130459cc2c6SThierry Reding {
2131459cc2c6SThierry Reding 	u32 value = 0;
2132459cc2c6SThierry Reding 	size_t i;
2133459cc2c6SThierry Reding 
2134459cc2c6SThierry Reding 	for (i = size; i > 0; i--)
2135459cc2c6SThierry Reding 		value = (value << 8) | ptr[i - 1];
2136459cc2c6SThierry Reding 
2137459cc2c6SThierry Reding 	return value;
2138459cc2c6SThierry Reding }
2139459cc2c6SThierry Reding 
2140459cc2c6SThierry Reding static void tegra_sor_hdmi_write_infopack(struct tegra_sor *sor,
2141459cc2c6SThierry Reding 					  const void *data, size_t size)
2142459cc2c6SThierry Reding {
2143459cc2c6SThierry Reding 	const u8 *ptr = data;
2144459cc2c6SThierry Reding 	unsigned long offset;
2145459cc2c6SThierry Reding 	size_t i, j;
2146459cc2c6SThierry Reding 	u32 value;
2147459cc2c6SThierry Reding 
2148459cc2c6SThierry Reding 	switch (ptr[0]) {
2149459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_AVI:
2150459cc2c6SThierry Reding 		offset = SOR_HDMI_AVI_INFOFRAME_HEADER;
2151459cc2c6SThierry Reding 		break;
2152459cc2c6SThierry Reding 
2153459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_AUDIO:
2154459cc2c6SThierry Reding 		offset = SOR_HDMI_AUDIO_INFOFRAME_HEADER;
2155459cc2c6SThierry Reding 		break;
2156459cc2c6SThierry Reding 
2157459cc2c6SThierry Reding 	case HDMI_INFOFRAME_TYPE_VENDOR:
2158459cc2c6SThierry Reding 		offset = SOR_HDMI_VSI_INFOFRAME_HEADER;
2159459cc2c6SThierry Reding 		break;
2160459cc2c6SThierry Reding 
2161459cc2c6SThierry Reding 	default:
2162459cc2c6SThierry Reding 		dev_err(sor->dev, "unsupported infoframe type: %02x\n",
2163459cc2c6SThierry Reding 			ptr[0]);
2164459cc2c6SThierry Reding 		return;
2165459cc2c6SThierry Reding 	}
2166459cc2c6SThierry Reding 
2167459cc2c6SThierry Reding 	value = INFOFRAME_HEADER_TYPE(ptr[0]) |
2168459cc2c6SThierry Reding 		INFOFRAME_HEADER_VERSION(ptr[1]) |
2169459cc2c6SThierry Reding 		INFOFRAME_HEADER_LEN(ptr[2]);
2170459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, offset);
2171459cc2c6SThierry Reding 	offset++;
2172459cc2c6SThierry Reding 
2173459cc2c6SThierry Reding 	/*
2174459cc2c6SThierry Reding 	 * Each subpack contains 7 bytes, divided into:
2175459cc2c6SThierry Reding 	 * - subpack_low: bytes 0 - 3
2176459cc2c6SThierry Reding 	 * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
2177459cc2c6SThierry Reding 	 */
2178459cc2c6SThierry Reding 	for (i = 3, j = 0; i < size; i += 7, j += 8) {
2179459cc2c6SThierry Reding 		size_t rem = size - i, num = min_t(size_t, rem, 4);
2180459cc2c6SThierry Reding 
2181459cc2c6SThierry Reding 		value = tegra_sor_hdmi_subpack(&ptr[i], num);
2182459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, offset++);
2183459cc2c6SThierry Reding 
2184459cc2c6SThierry Reding 		num = min_t(size_t, rem - num, 3);
2185459cc2c6SThierry Reding 
2186459cc2c6SThierry Reding 		value = tegra_sor_hdmi_subpack(&ptr[i + 4], num);
2187459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, offset++);
2188459cc2c6SThierry Reding 	}
2189459cc2c6SThierry Reding }
2190459cc2c6SThierry Reding 
2191459cc2c6SThierry Reding static int
2192459cc2c6SThierry Reding tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor *sor,
2193459cc2c6SThierry Reding 				   const struct drm_display_mode *mode)
2194459cc2c6SThierry Reding {
2195459cc2c6SThierry Reding 	u8 buffer[HDMI_INFOFRAME_SIZE(AVI)];
2196459cc2c6SThierry Reding 	struct hdmi_avi_infoframe frame;
2197459cc2c6SThierry Reding 	u32 value;
2198459cc2c6SThierry Reding 	int err;
2199459cc2c6SThierry Reding 
2200459cc2c6SThierry Reding 	/* disable AVI infoframe */
2201459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
2202459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_SINGLE;
2203459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_OTHER;
2204459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_ENABLE;
2205459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
2206459cc2c6SThierry Reding 
220713d0add3SVille Syrjälä 	err = drm_hdmi_avi_infoframe_from_display_mode(&frame,
220813d0add3SVille Syrjälä 						       &sor->output.connector, mode);
2209459cc2c6SThierry Reding 	if (err < 0) {
2210459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
2211459cc2c6SThierry Reding 		return err;
2212459cc2c6SThierry Reding 	}
2213459cc2c6SThierry Reding 
2214459cc2c6SThierry Reding 	err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
2215459cc2c6SThierry Reding 	if (err < 0) {
2216459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to pack AVI infoframe: %d\n", err);
2217459cc2c6SThierry Reding 		return err;
2218459cc2c6SThierry Reding 	}
2219459cc2c6SThierry Reding 
2220459cc2c6SThierry Reding 	tegra_sor_hdmi_write_infopack(sor, buffer, err);
2221459cc2c6SThierry Reding 
2222459cc2c6SThierry Reding 	/* enable AVI infoframe */
2223459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
2224459cc2c6SThierry Reding 	value |= INFOFRAME_CTRL_CHECKSUM_ENABLE;
2225459cc2c6SThierry Reding 	value |= INFOFRAME_CTRL_ENABLE;
2226459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
2227459cc2c6SThierry Reding 
2228459cc2c6SThierry Reding 	return 0;
2229459cc2c6SThierry Reding }
2230459cc2c6SThierry Reding 
22318e2988a7SThierry Reding static void tegra_sor_write_eld(struct tegra_sor *sor)
22328e2988a7SThierry Reding {
22338e2988a7SThierry Reding 	size_t length = drm_eld_size(sor->output.connector.eld), i;
22348e2988a7SThierry Reding 
22358e2988a7SThierry Reding 	for (i = 0; i < length; i++)
22368e2988a7SThierry Reding 		tegra_sor_writel(sor, i << 8 | sor->output.connector.eld[i],
22378e2988a7SThierry Reding 				 SOR_AUDIO_HDA_ELD_BUFWR);
22388e2988a7SThierry Reding 
22398e2988a7SThierry Reding 	/*
22408e2988a7SThierry Reding 	 * The HDA codec will always report an ELD buffer size of 96 bytes and
22418e2988a7SThierry Reding 	 * the HDA codec driver will check that each byte read from the buffer
22428e2988a7SThierry Reding 	 * is valid. Therefore every byte must be written, even if no 96 bytes
22438e2988a7SThierry Reding 	 * were parsed from EDID.
22448e2988a7SThierry Reding 	 */
22458e2988a7SThierry Reding 	for (i = length; i < 96; i++)
22468e2988a7SThierry Reding 		tegra_sor_writel(sor, i << 8 | 0, SOR_AUDIO_HDA_ELD_BUFWR);
22478e2988a7SThierry Reding }
22488e2988a7SThierry Reding 
22498e2988a7SThierry Reding static void tegra_sor_audio_prepare(struct tegra_sor *sor)
22508e2988a7SThierry Reding {
22518e2988a7SThierry Reding 	u32 value;
22528e2988a7SThierry Reding 
2253f1f20eb9SThierry Reding 	/*
2254f1f20eb9SThierry Reding 	 * Enable and unmask the HDA codec SCRATCH0 register interrupt. This
2255f1f20eb9SThierry Reding 	 * is used for interoperability between the HDA codec driver and the
2256f1f20eb9SThierry Reding 	 * HDMI/DP driver.
2257f1f20eb9SThierry Reding 	 */
2258f1f20eb9SThierry Reding 	value = SOR_INT_CODEC_SCRATCH1 | SOR_INT_CODEC_SCRATCH0;
2259f1f20eb9SThierry Reding 	tegra_sor_writel(sor, value, SOR_INT_ENABLE);
2260f1f20eb9SThierry Reding 	tegra_sor_writel(sor, value, SOR_INT_MASK);
2261f1f20eb9SThierry Reding 
22628e2988a7SThierry Reding 	tegra_sor_write_eld(sor);
22638e2988a7SThierry Reding 
22648e2988a7SThierry Reding 	value = SOR_AUDIO_HDA_PRESENSE_ELDV | SOR_AUDIO_HDA_PRESENSE_PD;
22658e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_HDA_PRESENSE);
22668e2988a7SThierry Reding }
22678e2988a7SThierry Reding 
22688e2988a7SThierry Reding static void tegra_sor_audio_unprepare(struct tegra_sor *sor)
22698e2988a7SThierry Reding {
22708e2988a7SThierry Reding 	tegra_sor_writel(sor, 0, SOR_AUDIO_HDA_PRESENSE);
2271f1f20eb9SThierry Reding 	tegra_sor_writel(sor, 0, SOR_INT_MASK);
2272f1f20eb9SThierry Reding 	tegra_sor_writel(sor, 0, SOR_INT_ENABLE);
22738e2988a7SThierry Reding }
22748e2988a7SThierry Reding 
22758e2988a7SThierry Reding static int tegra_sor_hdmi_enable_audio_infoframe(struct tegra_sor *sor)
22768e2988a7SThierry Reding {
22778e2988a7SThierry Reding 	u8 buffer[HDMI_INFOFRAME_SIZE(AUDIO)];
22788e2988a7SThierry Reding 	struct hdmi_audio_infoframe frame;
22798e2988a7SThierry Reding 	u32 value;
22808e2988a7SThierry Reding 	int err;
22818e2988a7SThierry Reding 
22828e2988a7SThierry Reding 	err = hdmi_audio_infoframe_init(&frame);
22838e2988a7SThierry Reding 	if (err < 0) {
22848e2988a7SThierry Reding 		dev_err(sor->dev, "failed to setup audio infoframe: %d\n", err);
22858e2988a7SThierry Reding 		return err;
22868e2988a7SThierry Reding 	}
22878e2988a7SThierry Reding 
2288fad7b806SThierry Reding 	frame.channels = sor->format.channels;
22898e2988a7SThierry Reding 
22908e2988a7SThierry Reding 	err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
22918e2988a7SThierry Reding 	if (err < 0) {
22928e2988a7SThierry Reding 		dev_err(sor->dev, "failed to pack audio infoframe: %d\n", err);
22938e2988a7SThierry Reding 		return err;
22948e2988a7SThierry Reding 	}
22958e2988a7SThierry Reding 
22968e2988a7SThierry Reding 	tegra_sor_hdmi_write_infopack(sor, buffer, err);
22978e2988a7SThierry Reding 
22988e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
22998e2988a7SThierry Reding 	value |= INFOFRAME_CTRL_CHECKSUM_ENABLE;
23008e2988a7SThierry Reding 	value |= INFOFRAME_CTRL_ENABLE;
23018e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
23028e2988a7SThierry Reding 
23038e2988a7SThierry Reding 	return 0;
23048e2988a7SThierry Reding }
23058e2988a7SThierry Reding 
23068e2988a7SThierry Reding static void tegra_sor_hdmi_audio_enable(struct tegra_sor *sor)
23078e2988a7SThierry Reding {
23088e2988a7SThierry Reding 	u32 value;
23098e2988a7SThierry Reding 
23108e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_AUDIO_CNTRL);
23118e2988a7SThierry Reding 
23128e2988a7SThierry Reding 	/* select HDA audio input */
23138e2988a7SThierry Reding 	value &= ~SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_MASK);
23148e2988a7SThierry Reding 	value |= SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_HDA);
23158e2988a7SThierry Reding 
23168e2988a7SThierry Reding 	/* inject null samples */
2317fad7b806SThierry Reding 	if (sor->format.channels != 2)
23188e2988a7SThierry Reding 		value &= ~SOR_AUDIO_CNTRL_INJECT_NULLSMPL;
23198e2988a7SThierry Reding 	else
23208e2988a7SThierry Reding 		value |= SOR_AUDIO_CNTRL_INJECT_NULLSMPL;
23218e2988a7SThierry Reding 
23228e2988a7SThierry Reding 	value |= SOR_AUDIO_CNTRL_AFIFO_FLUSH;
23238e2988a7SThierry Reding 
23248e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_CNTRL);
23258e2988a7SThierry Reding 
23268e2988a7SThierry Reding 	/* enable advertising HBR capability */
23278e2988a7SThierry Reding 	tegra_sor_writel(sor, SOR_AUDIO_SPARE_HBR_ENABLE, SOR_AUDIO_SPARE);
23288e2988a7SThierry Reding 
23298e2988a7SThierry Reding 	tegra_sor_writel(sor, 0, SOR_HDMI_ACR_CTRL);
23308e2988a7SThierry Reding 
23318e2988a7SThierry Reding 	value = SOR_HDMI_SPARE_ACR_PRIORITY_HIGH |
23328e2988a7SThierry Reding 		SOR_HDMI_SPARE_CTS_RESET(1) |
23338e2988a7SThierry Reding 		SOR_HDMI_SPARE_HW_CTS_ENABLE;
23348e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_SPARE);
23358e2988a7SThierry Reding 
23368e2988a7SThierry Reding 	/* enable HW CTS */
23378e2988a7SThierry Reding 	value = SOR_HDMI_ACR_SUBPACK_LOW_SB1(0);
23388e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_LOW);
23398e2988a7SThierry Reding 
23408e2988a7SThierry Reding 	/* allow packet to be sent */
23418e2988a7SThierry Reding 	value = SOR_HDMI_ACR_SUBPACK_HIGH_ENABLE;
23428e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_HIGH);
23438e2988a7SThierry Reding 
23448e2988a7SThierry Reding 	/* reset N counter and enable lookup */
23458e2988a7SThierry Reding 	value = SOR_HDMI_AUDIO_N_RESET | SOR_HDMI_AUDIO_N_LOOKUP;
23468e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N);
23478e2988a7SThierry Reding 
2348fad7b806SThierry Reding 	value = (24000 * 4096) / (128 * sor->format.sample_rate / 1000);
23498e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0320);
23508e2988a7SThierry Reding 	tegra_sor_writel(sor, 4096, SOR_AUDIO_NVAL_0320);
23518e2988a7SThierry Reding 
23528e2988a7SThierry Reding 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0441);
23538e2988a7SThierry Reding 	tegra_sor_writel(sor, 4704, SOR_AUDIO_NVAL_0441);
23548e2988a7SThierry Reding 
23558e2988a7SThierry Reding 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0882);
23568e2988a7SThierry Reding 	tegra_sor_writel(sor, 9408, SOR_AUDIO_NVAL_0882);
23578e2988a7SThierry Reding 
23588e2988a7SThierry Reding 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_1764);
23598e2988a7SThierry Reding 	tegra_sor_writel(sor, 18816, SOR_AUDIO_NVAL_1764);
23608e2988a7SThierry Reding 
2361fad7b806SThierry Reding 	value = (24000 * 6144) / (128 * sor->format.sample_rate / 1000);
23628e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0480);
23638e2988a7SThierry Reding 	tegra_sor_writel(sor, 6144, SOR_AUDIO_NVAL_0480);
23648e2988a7SThierry Reding 
2365fad7b806SThierry Reding 	value = (24000 * 12288) / (128 * sor->format.sample_rate / 1000);
23668e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0960);
23678e2988a7SThierry Reding 	tegra_sor_writel(sor, 12288, SOR_AUDIO_NVAL_0960);
23688e2988a7SThierry Reding 
2369fad7b806SThierry Reding 	value = (24000 * 24576) / (128 * sor->format.sample_rate / 1000);
23708e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_1920);
23718e2988a7SThierry Reding 	tegra_sor_writel(sor, 24576, SOR_AUDIO_NVAL_1920);
23728e2988a7SThierry Reding 
23738e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_N);
23748e2988a7SThierry Reding 	value &= ~SOR_HDMI_AUDIO_N_RESET;
23758e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N);
23768e2988a7SThierry Reding 
23778e2988a7SThierry Reding 	tegra_sor_hdmi_enable_audio_infoframe(sor);
23788e2988a7SThierry Reding }
23798e2988a7SThierry Reding 
2380459cc2c6SThierry Reding static void tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor *sor)
2381459cc2c6SThierry Reding {
2382459cc2c6SThierry Reding 	u32 value;
2383459cc2c6SThierry Reding 
2384459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
2385459cc2c6SThierry Reding 	value &= ~INFOFRAME_CTRL_ENABLE;
2386459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
2387459cc2c6SThierry Reding }
2388459cc2c6SThierry Reding 
23898e2988a7SThierry Reding static void tegra_sor_hdmi_audio_disable(struct tegra_sor *sor)
23908e2988a7SThierry Reding {
23918e2988a7SThierry Reding 	tegra_sor_hdmi_disable_audio_infoframe(sor);
23928e2988a7SThierry Reding }
23938e2988a7SThierry Reding 
2394459cc2c6SThierry Reding static struct tegra_sor_hdmi_settings *
2395459cc2c6SThierry Reding tegra_sor_hdmi_find_settings(struct tegra_sor *sor, unsigned long frequency)
2396459cc2c6SThierry Reding {
2397459cc2c6SThierry Reding 	unsigned int i;
2398459cc2c6SThierry Reding 
2399459cc2c6SThierry Reding 	for (i = 0; i < sor->num_settings; i++)
2400459cc2c6SThierry Reding 		if (frequency <= sor->settings[i].frequency)
2401459cc2c6SThierry Reding 			return &sor->settings[i];
2402459cc2c6SThierry Reding 
2403459cc2c6SThierry Reding 	return NULL;
2404459cc2c6SThierry Reding }
2405459cc2c6SThierry Reding 
240636e90221SThierry Reding static void tegra_sor_hdmi_disable_scrambling(struct tegra_sor *sor)
240736e90221SThierry Reding {
240836e90221SThierry Reding 	u32 value;
240936e90221SThierry Reding 
241036e90221SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI2_CTRL);
241136e90221SThierry Reding 	value &= ~SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4;
241236e90221SThierry Reding 	value &= ~SOR_HDMI2_CTRL_SCRAMBLE;
241336e90221SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI2_CTRL);
241436e90221SThierry Reding }
241536e90221SThierry Reding 
241636e90221SThierry Reding static void tegra_sor_hdmi_scdc_disable(struct tegra_sor *sor)
241736e90221SThierry Reding {
241836e90221SThierry Reding 	struct i2c_adapter *ddc = sor->output.ddc;
241936e90221SThierry Reding 
242036e90221SThierry Reding 	drm_scdc_set_high_tmds_clock_ratio(ddc, false);
242136e90221SThierry Reding 	drm_scdc_set_scrambling(ddc, false);
242236e90221SThierry Reding 
242336e90221SThierry Reding 	tegra_sor_hdmi_disable_scrambling(sor);
242436e90221SThierry Reding }
242536e90221SThierry Reding 
242636e90221SThierry Reding static void tegra_sor_hdmi_scdc_stop(struct tegra_sor *sor)
242736e90221SThierry Reding {
242836e90221SThierry Reding 	if (sor->scdc_enabled) {
242936e90221SThierry Reding 		cancel_delayed_work_sync(&sor->scdc);
243036e90221SThierry Reding 		tegra_sor_hdmi_scdc_disable(sor);
243136e90221SThierry Reding 	}
243236e90221SThierry Reding }
243336e90221SThierry Reding 
243436e90221SThierry Reding static void tegra_sor_hdmi_enable_scrambling(struct tegra_sor *sor)
243536e90221SThierry Reding {
243636e90221SThierry Reding 	u32 value;
243736e90221SThierry Reding 
243836e90221SThierry Reding 	value = tegra_sor_readl(sor, SOR_HDMI2_CTRL);
243936e90221SThierry Reding 	value |= SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4;
244036e90221SThierry Reding 	value |= SOR_HDMI2_CTRL_SCRAMBLE;
244136e90221SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI2_CTRL);
244236e90221SThierry Reding }
244336e90221SThierry Reding 
244436e90221SThierry Reding static void tegra_sor_hdmi_scdc_enable(struct tegra_sor *sor)
244536e90221SThierry Reding {
244636e90221SThierry Reding 	struct i2c_adapter *ddc = sor->output.ddc;
244736e90221SThierry Reding 
244836e90221SThierry Reding 	drm_scdc_set_high_tmds_clock_ratio(ddc, true);
244936e90221SThierry Reding 	drm_scdc_set_scrambling(ddc, true);
245036e90221SThierry Reding 
245136e90221SThierry Reding 	tegra_sor_hdmi_enable_scrambling(sor);
245236e90221SThierry Reding }
245336e90221SThierry Reding 
245436e90221SThierry Reding static void tegra_sor_hdmi_scdc_work(struct work_struct *work)
245536e90221SThierry Reding {
245636e90221SThierry Reding 	struct tegra_sor *sor = container_of(work, struct tegra_sor, scdc.work);
245736e90221SThierry Reding 	struct i2c_adapter *ddc = sor->output.ddc;
245836e90221SThierry Reding 
245936e90221SThierry Reding 	if (!drm_scdc_get_scrambling_status(ddc)) {
246036e90221SThierry Reding 		DRM_DEBUG_KMS("SCDC not scrambled\n");
246136e90221SThierry Reding 		tegra_sor_hdmi_scdc_enable(sor);
246236e90221SThierry Reding 	}
246336e90221SThierry Reding 
246436e90221SThierry Reding 	schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000));
246536e90221SThierry Reding }
246636e90221SThierry Reding 
246736e90221SThierry Reding static void tegra_sor_hdmi_scdc_start(struct tegra_sor *sor)
246836e90221SThierry Reding {
246936e90221SThierry Reding 	struct drm_scdc *scdc = &sor->output.connector.display_info.hdmi.scdc;
247036e90221SThierry Reding 	struct drm_display_mode *mode;
247136e90221SThierry Reding 
247236e90221SThierry Reding 	mode = &sor->output.encoder.crtc->state->adjusted_mode;
247336e90221SThierry Reding 
247436e90221SThierry Reding 	if (mode->clock >= 340000 && scdc->supported) {
247536e90221SThierry Reding 		schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000));
247636e90221SThierry Reding 		tegra_sor_hdmi_scdc_enable(sor);
247736e90221SThierry Reding 		sor->scdc_enabled = true;
247836e90221SThierry Reding 	}
247936e90221SThierry Reding }
248036e90221SThierry Reding 
2481459cc2c6SThierry Reding static void tegra_sor_hdmi_disable(struct drm_encoder *encoder)
2482459cc2c6SThierry Reding {
2483459cc2c6SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
2484459cc2c6SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
2485459cc2c6SThierry Reding 	struct tegra_sor *sor = to_sor(output);
2486459cc2c6SThierry Reding 	u32 value;
2487459cc2c6SThierry Reding 	int err;
2488459cc2c6SThierry Reding 
24898e2988a7SThierry Reding 	tegra_sor_audio_unprepare(sor);
249036e90221SThierry Reding 	tegra_sor_hdmi_scdc_stop(sor);
249136e90221SThierry Reding 
2492459cc2c6SThierry Reding 	err = tegra_sor_detach(sor);
2493459cc2c6SThierry Reding 	if (err < 0)
2494459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
2495459cc2c6SThierry Reding 
2496459cc2c6SThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE1);
2497459cc2c6SThierry Reding 	tegra_sor_update(sor);
2498459cc2c6SThierry Reding 
2499459cc2c6SThierry Reding 	/* disable display to SOR clock */
2500459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2501c57997bcSThierry Reding 
2502c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay)
2503c57997bcSThierry Reding 		value &= ~(SOR1_TIMING_CYA | SOR_ENABLE(1));
2504c57997bcSThierry Reding 	else
2505c57997bcSThierry Reding 		value &= ~SOR_ENABLE(sor->index);
2506c57997bcSThierry Reding 
2507459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2508459cc2c6SThierry Reding 
2509459cc2c6SThierry Reding 	tegra_dc_commit(dc);
2510459cc2c6SThierry Reding 
2511459cc2c6SThierry Reding 	err = tegra_sor_power_down(sor);
2512459cc2c6SThierry Reding 	if (err < 0)
2513459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
2514459cc2c6SThierry Reding 
2515c57997bcSThierry Reding 	err = tegra_io_pad_power_disable(sor->pad);
2516459cc2c6SThierry Reding 	if (err < 0)
2517c57997bcSThierry Reding 		dev_err(sor->dev, "failed to power off I/O pad: %d\n", err);
2518459cc2c6SThierry Reding 
2519aaff8bd2SThierry Reding 	pm_runtime_put(sor->dev);
2520459cc2c6SThierry Reding }
2521459cc2c6SThierry Reding 
2522459cc2c6SThierry Reding static void tegra_sor_hdmi_enable(struct drm_encoder *encoder)
2523459cc2c6SThierry Reding {
2524459cc2c6SThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
2525459cc2c6SThierry Reding 	unsigned int h_ref_to_sync = 1, pulse_start, max_ac;
2526459cc2c6SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
2527459cc2c6SThierry Reding 	struct tegra_sor_hdmi_settings *settings;
2528459cc2c6SThierry Reding 	struct tegra_sor *sor = to_sor(output);
2529c31efa7aSThierry Reding 	struct tegra_sor_state *state;
2530459cc2c6SThierry Reding 	struct drm_display_mode *mode;
253136e90221SThierry Reding 	unsigned long rate, pclk;
253230b49435SThierry Reding 	unsigned int div, i;
2533459cc2c6SThierry Reding 	u32 value;
2534459cc2c6SThierry Reding 	int err;
2535459cc2c6SThierry Reding 
2536c31efa7aSThierry Reding 	state = to_sor_state(output->connector.state);
2537459cc2c6SThierry Reding 	mode = &encoder->crtc->state->adjusted_mode;
253836e90221SThierry Reding 	pclk = mode->clock * 1000;
2539459cc2c6SThierry Reding 
2540aaff8bd2SThierry Reding 	pm_runtime_get_sync(sor->dev);
2541459cc2c6SThierry Reding 
254225bb2cecSThierry Reding 	/* switch to safe parent clock */
254325bb2cecSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
2544e1335e2fSThierry Reding 	if (err < 0) {
2545459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
2546e1335e2fSThierry Reding 		return;
2547e1335e2fSThierry Reding 	}
2548459cc2c6SThierry Reding 
2549459cc2c6SThierry Reding 	div = clk_get_rate(sor->clk) / 1000000 * 4;
2550459cc2c6SThierry Reding 
2551c57997bcSThierry Reding 	err = tegra_io_pad_power_enable(sor->pad);
2552459cc2c6SThierry Reding 	if (err < 0)
2553c57997bcSThierry Reding 		dev_err(sor->dev, "failed to power on I/O pad: %d\n", err);
2554459cc2c6SThierry Reding 
2555459cc2c6SThierry Reding 	usleep_range(20, 100);
2556459cc2c6SThierry Reding 
2557880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2558459cc2c6SThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
2559880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2560459cc2c6SThierry Reding 
2561459cc2c6SThierry Reding 	usleep_range(20, 100);
2562459cc2c6SThierry Reding 
2563880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
2564459cc2c6SThierry Reding 	value &= ~SOR_PLL3_PLL_VDD_MODE_3V3;
2565880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
2566459cc2c6SThierry Reding 
2567880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
2568459cc2c6SThierry Reding 	value &= ~SOR_PLL0_VCOPD;
2569459cc2c6SThierry Reding 	value &= ~SOR_PLL0_PWR;
2570880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
2571459cc2c6SThierry Reding 
2572880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2573459cc2c6SThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
2574880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2575459cc2c6SThierry Reding 
2576459cc2c6SThierry Reding 	usleep_range(200, 400);
2577459cc2c6SThierry Reding 
2578880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2579459cc2c6SThierry Reding 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
2580459cc2c6SThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
2581880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2582459cc2c6SThierry Reding 
2583459cc2c6SThierry Reding 	usleep_range(20, 100);
2584459cc2c6SThierry Reding 
2585880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2586459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
2587459cc2c6SThierry Reding 		 SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2;
2588880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2589459cc2c6SThierry Reding 
2590459cc2c6SThierry Reding 	while (true) {
2591459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2592459cc2c6SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_STATE_BUSY) == 0)
2593459cc2c6SThierry Reding 			break;
2594459cc2c6SThierry Reding 
2595459cc2c6SThierry Reding 		usleep_range(250, 1000);
2596459cc2c6SThierry Reding 	}
2597459cc2c6SThierry Reding 
2598459cc2c6SThierry Reding 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
2599459cc2c6SThierry Reding 		SOR_LANE_SEQ_CTL_POWER_STATE_UP | SOR_LANE_SEQ_CTL_DELAY(5);
2600459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
2601459cc2c6SThierry Reding 
2602459cc2c6SThierry Reding 	while (true) {
2603459cc2c6SThierry Reding 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2604459cc2c6SThierry Reding 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
2605459cc2c6SThierry Reding 			break;
2606459cc2c6SThierry Reding 
2607459cc2c6SThierry Reding 		usleep_range(250, 1000);
2608459cc2c6SThierry Reding 	}
2609459cc2c6SThierry Reding 
2610459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
2611459cc2c6SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
2612459cc2c6SThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
2613459cc2c6SThierry Reding 
261436e90221SThierry Reding 	if (mode->clock < 340000) {
261536e90221SThierry Reding 		DRM_DEBUG_KMS("setting 2.7 GHz link speed\n");
2616459cc2c6SThierry Reding 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70;
261736e90221SThierry Reding 	} else {
261836e90221SThierry Reding 		DRM_DEBUG_KMS("setting 5.4 GHz link speed\n");
2619459cc2c6SThierry Reding 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40;
262036e90221SThierry Reding 	}
2621459cc2c6SThierry Reding 
2622459cc2c6SThierry Reding 	value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
2623459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
2624459cc2c6SThierry Reding 
2625c57997bcSThierry Reding 	/* SOR pad PLL stabilization time */
2626c57997bcSThierry Reding 	usleep_range(250, 1000);
2627c57997bcSThierry Reding 
2628c57997bcSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
2629c57997bcSThierry Reding 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
2630c57997bcSThierry Reding 	value |= SOR_DP_LINKCTL_LANE_COUNT(4);
2631c57997bcSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
2632c57997bcSThierry Reding 
2633459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
2634c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE;
2635459cc2c6SThierry Reding 	value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
2636c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_SEQ_ENABLE;
2637c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_MACRO_SOR_CLK;
2638459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
2639459cc2c6SThierry Reding 
2640459cc2c6SThierry Reding 	value = SOR_SEQ_CTL_PU_PC(0) | SOR_SEQ_CTL_PU_PC_ALT(0) |
2641459cc2c6SThierry Reding 		SOR_SEQ_CTL_PD_PC(8) | SOR_SEQ_CTL_PD_PC_ALT(8);
2642459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_CTL);
2643459cc2c6SThierry Reding 
2644459cc2c6SThierry Reding 	value = SOR_SEQ_INST_DRIVE_PWM_OUT_LO | SOR_SEQ_INST_HALT |
2645459cc2c6SThierry Reding 		SOR_SEQ_INST_WAIT_VSYNC | SOR_SEQ_INST_WAIT(1);
2646459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_INST(0));
2647459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_SEQ_INST(8));
2648459cc2c6SThierry Reding 
2649c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay) {
2650459cc2c6SThierry Reding 		/* program the reference clock */
2651459cc2c6SThierry Reding 		value = SOR_REFCLK_DIV_INT(div) | SOR_REFCLK_DIV_FRAC(div);
2652459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, SOR_REFCLK);
2653c57997bcSThierry Reding 	}
2654459cc2c6SThierry Reding 
265530b49435SThierry Reding 	/* XXX not in TRM */
265630b49435SThierry Reding 	for (value = 0, i = 0; i < 5; i++)
26576d6c815dSThierry Reding 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->xbar_cfg[i]) |
265830b49435SThierry Reding 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
2659459cc2c6SThierry Reding 
2660459cc2c6SThierry Reding 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
266130b49435SThierry Reding 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
2662459cc2c6SThierry Reding 
266325bb2cecSThierry Reding 	/* switch to parent clock */
2664e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk, sor->clk_parent);
2665e1335e2fSThierry Reding 	if (err < 0) {
2666459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to set parent clock: %d\n", err);
2667e1335e2fSThierry Reding 		return;
2668e1335e2fSThierry Reding 	}
2669e1335e2fSThierry Reding 
2670e1335e2fSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_pad);
2671e1335e2fSThierry Reding 	if (err < 0) {
2672e1335e2fSThierry Reding 		dev_err(sor->dev, "failed to set pad clock: %d\n", err);
2673e1335e2fSThierry Reding 		return;
2674e1335e2fSThierry Reding 	}
2675459cc2c6SThierry Reding 
267636e90221SThierry Reding 	/* adjust clock rate for HDMI 2.0 modes */
267736e90221SThierry Reding 	rate = clk_get_rate(sor->clk_parent);
267836e90221SThierry Reding 
267936e90221SThierry Reding 	if (mode->clock >= 340000)
268036e90221SThierry Reding 		rate /= 2;
268136e90221SThierry Reding 
268236e90221SThierry Reding 	DRM_DEBUG_KMS("setting clock to %lu Hz, mode: %lu Hz\n", rate, pclk);
268336e90221SThierry Reding 
268436e90221SThierry Reding 	clk_set_rate(sor->clk, rate);
2685c57997bcSThierry Reding 
2686c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay) {
2687459cc2c6SThierry Reding 		value = SOR_INPUT_CONTROL_HDMI_SRC_SELECT(dc->pipe);
2688459cc2c6SThierry Reding 
2689459cc2c6SThierry Reding 		/* XXX is this the proper check? */
2690459cc2c6SThierry Reding 		if (mode->clock < 75000)
2691459cc2c6SThierry Reding 			value |= SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED;
2692459cc2c6SThierry Reding 
2693459cc2c6SThierry Reding 		tegra_sor_writel(sor, value, SOR_INPUT_CONTROL);
2694c57997bcSThierry Reding 	}
2695459cc2c6SThierry Reding 
2696459cc2c6SThierry Reding 	max_ac = ((mode->htotal - mode->hdisplay) - SOR_REKEY - 18) / 32;
2697459cc2c6SThierry Reding 
2698459cc2c6SThierry Reding 	value = SOR_HDMI_CTRL_ENABLE | SOR_HDMI_CTRL_MAX_AC_PACKET(max_ac) |
2699459cc2c6SThierry Reding 		SOR_HDMI_CTRL_AUDIO_LAYOUT | SOR_HDMI_CTRL_REKEY(SOR_REKEY);
2700459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_HDMI_CTRL);
2701459cc2c6SThierry Reding 
2702c57997bcSThierry Reding 	if (!dc->soc->has_nvdisplay) {
2703459cc2c6SThierry Reding 		/* H_PULSE2 setup */
2704c57997bcSThierry Reding 		pulse_start = h_ref_to_sync +
2705c57997bcSThierry Reding 			      (mode->hsync_end - mode->hsync_start) +
2706459cc2c6SThierry Reding 			      (mode->htotal - mode->hsync_end) - 10;
2707459cc2c6SThierry Reding 
2708459cc2c6SThierry Reding 		value = PULSE_LAST_END_A | PULSE_QUAL_VACTIVE |
2709459cc2c6SThierry Reding 			PULSE_POLARITY_HIGH | PULSE_MODE_NORMAL;
2710459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
2711459cc2c6SThierry Reding 
2712459cc2c6SThierry Reding 		value = PULSE_END(pulse_start + 8) | PULSE_START(pulse_start);
2713459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
2714459cc2c6SThierry Reding 
2715459cc2c6SThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_SIGNAL_OPTIONS0);
2716459cc2c6SThierry Reding 		value |= H_PULSE2_ENABLE;
2717459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_SIGNAL_OPTIONS0);
2718c57997bcSThierry Reding 	}
2719459cc2c6SThierry Reding 
2720459cc2c6SThierry Reding 	/* infoframe setup */
2721459cc2c6SThierry Reding 	err = tegra_sor_hdmi_setup_avi_infoframe(sor, mode);
2722459cc2c6SThierry Reding 	if (err < 0)
2723459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
2724459cc2c6SThierry Reding 
2725459cc2c6SThierry Reding 	/* XXX HDMI audio support not implemented yet */
2726459cc2c6SThierry Reding 	tegra_sor_hdmi_disable_audio_infoframe(sor);
2727459cc2c6SThierry Reding 
2728459cc2c6SThierry Reding 	/* use single TMDS protocol */
2729459cc2c6SThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
2730459cc2c6SThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
2731459cc2c6SThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A;
2732459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
2733459cc2c6SThierry Reding 
2734459cc2c6SThierry Reding 	/* power up pad calibration */
2735880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2736459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
2737880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2738459cc2c6SThierry Reding 
2739459cc2c6SThierry Reding 	/* production settings */
2740459cc2c6SThierry Reding 	settings = tegra_sor_hdmi_find_settings(sor, mode->clock * 1000);
2741db8b42fbSDan Carpenter 	if (!settings) {
2742db8b42fbSDan Carpenter 		dev_err(sor->dev, "no settings for pixel clock %d Hz\n",
2743db8b42fbSDan Carpenter 			mode->clock * 1000);
2744459cc2c6SThierry Reding 		return;
2745459cc2c6SThierry Reding 	}
2746459cc2c6SThierry Reding 
2747880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
2748459cc2c6SThierry Reding 	value &= ~SOR_PLL0_ICHPMP_MASK;
2749c57997bcSThierry Reding 	value &= ~SOR_PLL0_FILTER_MASK;
2750459cc2c6SThierry Reding 	value &= ~SOR_PLL0_VCOCAP_MASK;
2751459cc2c6SThierry Reding 	value |= SOR_PLL0_ICHPMP(settings->ichpmp);
2752c57997bcSThierry Reding 	value |= SOR_PLL0_FILTER(settings->filter);
2753459cc2c6SThierry Reding 	value |= SOR_PLL0_VCOCAP(settings->vcocap);
2754880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
2755459cc2c6SThierry Reding 
2756c57997bcSThierry Reding 	/* XXX not in TRM */
2757880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
2758459cc2c6SThierry Reding 	value &= ~SOR_PLL1_LOADADJ_MASK;
2759c57997bcSThierry Reding 	value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
2760459cc2c6SThierry Reding 	value |= SOR_PLL1_LOADADJ(settings->loadadj);
2761c57997bcSThierry Reding 	value |= SOR_PLL1_TMDS_TERMADJ(settings->tmds_termadj);
2762c57997bcSThierry Reding 	value |= SOR_PLL1_TMDS_TERM;
2763880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
2764459cc2c6SThierry Reding 
2765880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
2766c57997bcSThierry Reding 	value &= ~SOR_PLL3_BG_TEMP_COEF_MASK;
2767459cc2c6SThierry Reding 	value &= ~SOR_PLL3_BG_VREF_LEVEL_MASK;
2768c57997bcSThierry Reding 	value &= ~SOR_PLL3_AVDD10_LEVEL_MASK;
2769c57997bcSThierry Reding 	value &= ~SOR_PLL3_AVDD14_LEVEL_MASK;
2770c57997bcSThierry Reding 	value |= SOR_PLL3_BG_TEMP_COEF(settings->bg_temp_coef);
2771c57997bcSThierry Reding 	value |= SOR_PLL3_BG_VREF_LEVEL(settings->bg_vref_level);
2772c57997bcSThierry Reding 	value |= SOR_PLL3_AVDD10_LEVEL(settings->avdd10_level);
2773c57997bcSThierry Reding 	value |= SOR_PLL3_AVDD14_LEVEL(settings->avdd14_level);
2774880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
2775459cc2c6SThierry Reding 
2776c57997bcSThierry Reding 	value = settings->drive_current[3] << 24 |
2777c57997bcSThierry Reding 		settings->drive_current[2] << 16 |
2778c57997bcSThierry Reding 		settings->drive_current[1] <<  8 |
2779c57997bcSThierry Reding 		settings->drive_current[0] <<  0;
2780459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
2781459cc2c6SThierry Reding 
2782c57997bcSThierry Reding 	value = settings->preemphasis[3] << 24 |
2783c57997bcSThierry Reding 		settings->preemphasis[2] << 16 |
2784c57997bcSThierry Reding 		settings->preemphasis[1] <<  8 |
2785c57997bcSThierry Reding 		settings->preemphasis[0] <<  0;
2786459cc2c6SThierry Reding 	tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
2787459cc2c6SThierry Reding 
2788880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2789459cc2c6SThierry Reding 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
2790459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
2791c57997bcSThierry Reding 	value |= SOR_DP_PADCTL_TX_PU(settings->tx_pu_value);
2792880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2793459cc2c6SThierry Reding 
2794c57997bcSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl2);
2795c57997bcSThierry Reding 	value &= ~SOR_DP_PADCTL_SPAREPLL_MASK;
2796c57997bcSThierry Reding 	value |= SOR_DP_PADCTL_SPAREPLL(settings->sparepll);
2797c57997bcSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl2);
2798c57997bcSThierry Reding 
2799459cc2c6SThierry Reding 	/* power down pad calibration */
2800880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2801459cc2c6SThierry Reding 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
2802880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2803459cc2c6SThierry Reding 
2804c57997bcSThierry Reding 	if (!dc->soc->has_nvdisplay) {
2805459cc2c6SThierry Reding 		/* miscellaneous display controller settings */
2806459cc2c6SThierry Reding 		value = VSYNC_H_POSITION(1);
2807459cc2c6SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_TIMING_OPTIONS);
2808c57997bcSThierry Reding 	}
2809459cc2c6SThierry Reding 
2810459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_COLOR_CONTROL);
2811459cc2c6SThierry Reding 	value &= ~DITHER_CONTROL_MASK;
2812459cc2c6SThierry Reding 	value &= ~BASE_COLOR_SIZE_MASK;
2813459cc2c6SThierry Reding 
2814c31efa7aSThierry Reding 	switch (state->bpc) {
2815459cc2c6SThierry Reding 	case 6:
2816459cc2c6SThierry Reding 		value |= BASE_COLOR_SIZE_666;
2817459cc2c6SThierry Reding 		break;
2818459cc2c6SThierry Reding 
2819459cc2c6SThierry Reding 	case 8:
2820459cc2c6SThierry Reding 		value |= BASE_COLOR_SIZE_888;
2821459cc2c6SThierry Reding 		break;
2822459cc2c6SThierry Reding 
2823c57997bcSThierry Reding 	case 10:
2824c57997bcSThierry Reding 		value |= BASE_COLOR_SIZE_101010;
2825c57997bcSThierry Reding 		break;
2826c57997bcSThierry Reding 
2827c57997bcSThierry Reding 	case 12:
2828c57997bcSThierry Reding 		value |= BASE_COLOR_SIZE_121212;
2829c57997bcSThierry Reding 		break;
2830c57997bcSThierry Reding 
2831459cc2c6SThierry Reding 	default:
2832c31efa7aSThierry Reding 		WARN(1, "%u bits-per-color not supported\n", state->bpc);
2833c31efa7aSThierry Reding 		value |= BASE_COLOR_SIZE_888;
2834459cc2c6SThierry Reding 		break;
2835459cc2c6SThierry Reding 	}
2836459cc2c6SThierry Reding 
2837459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_COLOR_CONTROL);
2838459cc2c6SThierry Reding 
2839c57997bcSThierry Reding 	/* XXX set display head owner */
2840c57997bcSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
2841c57997bcSThierry Reding 	value &= ~SOR_STATE_ASY_OWNER_MASK;
2842c57997bcSThierry Reding 	value |= SOR_STATE_ASY_OWNER(1 + dc->pipe);
2843c57997bcSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
2844c57997bcSThierry Reding 
2845459cc2c6SThierry Reding 	err = tegra_sor_power_up(sor, 250);
2846459cc2c6SThierry Reding 	if (err < 0)
2847459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
2848459cc2c6SThierry Reding 
28492bd1dd39SThierry Reding 	/* configure dynamic range of output */
2850880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe);
2851459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_RANGECOMPRESS_MASK;
2852459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_DYNRANGE_MASK;
2853880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe);
2854459cc2c6SThierry Reding 
28552bd1dd39SThierry Reding 	/* configure colorspace */
2856880cee0bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe);
2857459cc2c6SThierry Reding 	value &= ~SOR_HEAD_STATE_COLORSPACE_MASK;
2858459cc2c6SThierry Reding 	value |= SOR_HEAD_STATE_COLORSPACE_RGB;
2859880cee0bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe);
2860459cc2c6SThierry Reding 
2861c31efa7aSThierry Reding 	tegra_sor_mode_set(sor, mode, state);
2862459cc2c6SThierry Reding 
2863459cc2c6SThierry Reding 	tegra_sor_update(sor);
2864459cc2c6SThierry Reding 
2865c57997bcSThierry Reding 	/* program preamble timing in SOR (XXX) */
2866c57997bcSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
2867c57997bcSThierry Reding 	value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE;
2868c57997bcSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
2869c57997bcSThierry Reding 
2870459cc2c6SThierry Reding 	err = tegra_sor_attach(sor);
2871459cc2c6SThierry Reding 	if (err < 0)
2872459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
2873459cc2c6SThierry Reding 
2874459cc2c6SThierry Reding 	/* enable display to SOR clock and generate HDMI preamble */
2875459cc2c6SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2876c57997bcSThierry Reding 
2877c57997bcSThierry Reding 	if (!sor->soc->has_nvdisplay)
2878c57997bcSThierry Reding 		value |= SOR_ENABLE(1) | SOR1_TIMING_CYA;
2879c57997bcSThierry Reding 	else
2880c57997bcSThierry Reding 		value |= SOR_ENABLE(sor->index);
2881c57997bcSThierry Reding 
2882459cc2c6SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2883459cc2c6SThierry Reding 
2884c57997bcSThierry Reding 	if (dc->soc->has_nvdisplay) {
2885c57997bcSThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_CORE_SOR_SET_CONTROL(sor->index));
2886c57997bcSThierry Reding 		value &= ~PROTOCOL_MASK;
2887c57997bcSThierry Reding 		value |= PROTOCOL_SINGLE_TMDS_A;
2888c57997bcSThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_CORE_SOR_SET_CONTROL(sor->index));
2889c57997bcSThierry Reding 	}
2890c57997bcSThierry Reding 
2891459cc2c6SThierry Reding 	tegra_dc_commit(dc);
2892459cc2c6SThierry Reding 
2893459cc2c6SThierry Reding 	err = tegra_sor_wakeup(sor);
2894459cc2c6SThierry Reding 	if (err < 0)
2895459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to wakeup SOR: %d\n", err);
289636e90221SThierry Reding 
289736e90221SThierry Reding 	tegra_sor_hdmi_scdc_start(sor);
28988e2988a7SThierry Reding 	tegra_sor_audio_prepare(sor);
2899459cc2c6SThierry Reding }
2900459cc2c6SThierry Reding 
2901459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_hdmi_helpers = {
2902459cc2c6SThierry Reding 	.disable = tegra_sor_hdmi_disable,
2903459cc2c6SThierry Reding 	.enable = tegra_sor_hdmi_enable,
2904459cc2c6SThierry Reding 	.atomic_check = tegra_sor_encoder_atomic_check,
2905459cc2c6SThierry Reding };
2906459cc2c6SThierry Reding 
29070472c21bSThierry Reding static void tegra_sor_dp_disable(struct drm_encoder *encoder)
29080472c21bSThierry Reding {
29090472c21bSThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
29100472c21bSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
29110472c21bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
29120472c21bSThierry Reding 	u32 value;
29130472c21bSThierry Reding 	int err;
29140472c21bSThierry Reding 
29150472c21bSThierry Reding 	err = drm_dp_link_power_down(sor->aux, &sor->link);
29160472c21bSThierry Reding 	if (err < 0)
29170472c21bSThierry Reding 		dev_err(sor->dev, "failed to power down link: %d\n", err);
29180472c21bSThierry Reding 
29190472c21bSThierry Reding 	err = tegra_sor_detach(sor);
29200472c21bSThierry Reding 	if (err < 0)
29210472c21bSThierry Reding 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
29220472c21bSThierry Reding 
29230472c21bSThierry Reding 	tegra_sor_writel(sor, 0, SOR_STATE1);
29240472c21bSThierry Reding 	tegra_sor_update(sor);
29250472c21bSThierry Reding 
29260472c21bSThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
29270472c21bSThierry Reding 
29280472c21bSThierry Reding 	if (!sor->soc->has_nvdisplay)
29290472c21bSThierry Reding 		value &= ~(SOR1_TIMING_CYA | SOR_ENABLE(1));
29300472c21bSThierry Reding 	else
29310472c21bSThierry Reding 		value &= ~SOR_ENABLE(sor->index);
29320472c21bSThierry Reding 
29330472c21bSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
29340472c21bSThierry Reding 	tegra_dc_commit(dc);
29350472c21bSThierry Reding 
29360472c21bSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
29370472c21bSThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
29380472c21bSThierry Reding 	value &= ~SOR_STATE_ASY_SUBOWNER_MASK;
29390472c21bSThierry Reding 	value &= ~SOR_STATE_ASY_OWNER_MASK;
29400472c21bSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
29410472c21bSThierry Reding 	tegra_sor_update(sor);
29420472c21bSThierry Reding 
29430472c21bSThierry Reding 	/* switch to safe parent clock */
29440472c21bSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
29450472c21bSThierry Reding 	if (err < 0)
29460472c21bSThierry Reding 		dev_err(sor->dev, "failed to set safe clock: %d\n", err);
29470472c21bSThierry Reding 
29480472c21bSThierry Reding 	err = tegra_sor_power_down(sor);
29490472c21bSThierry Reding 	if (err < 0)
29500472c21bSThierry Reding 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
29510472c21bSThierry Reding 
29520472c21bSThierry Reding 	err = tegra_io_pad_power_disable(sor->pad);
29530472c21bSThierry Reding 	if (err < 0)
29540472c21bSThierry Reding 		dev_err(sor->dev, "failed to power off I/O pad: %d\n", err);
29550472c21bSThierry Reding 
29560472c21bSThierry Reding 	err = drm_dp_aux_disable(sor->aux);
29570472c21bSThierry Reding 	if (err < 0)
29580472c21bSThierry Reding 		dev_err(sor->dev, "failed disable DPAUX: %d\n", err);
29590472c21bSThierry Reding 
29600472c21bSThierry Reding 	pm_runtime_put(sor->dev);
29610472c21bSThierry Reding }
29620472c21bSThierry Reding 
29630472c21bSThierry Reding static void tegra_sor_dp_enable(struct drm_encoder *encoder)
29640472c21bSThierry Reding {
29650472c21bSThierry Reding 	struct tegra_output *output = encoder_to_output(encoder);
29660472c21bSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
29670472c21bSThierry Reding 	struct tegra_sor *sor = to_sor(output);
29680472c21bSThierry Reding 	struct tegra_sor_config config;
29690472c21bSThierry Reding 	struct tegra_sor_state *state;
29700472c21bSThierry Reding 	struct drm_display_mode *mode;
29710472c21bSThierry Reding 	struct drm_display_info *info;
29720472c21bSThierry Reding 	unsigned int i;
29730472c21bSThierry Reding 	u32 value;
29740472c21bSThierry Reding 	int err;
29750472c21bSThierry Reding 
29760472c21bSThierry Reding 	state = to_sor_state(output->connector.state);
29770472c21bSThierry Reding 	mode = &encoder->crtc->state->adjusted_mode;
29780472c21bSThierry Reding 	info = &output->connector.display_info;
29790472c21bSThierry Reding 
29800472c21bSThierry Reding 	pm_runtime_get_sync(sor->dev);
29810472c21bSThierry Reding 
29820472c21bSThierry Reding 	/* switch to safe parent clock */
29830472c21bSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
29840472c21bSThierry Reding 	if (err < 0)
29850472c21bSThierry Reding 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
29860472c21bSThierry Reding 
29870472c21bSThierry Reding 	err = tegra_io_pad_power_enable(sor->pad);
29880472c21bSThierry Reding 	if (err < 0)
29890472c21bSThierry Reding 		dev_err(sor->dev, "failed to power on LVDS rail: %d\n", err);
29900472c21bSThierry Reding 
29910472c21bSThierry Reding 	usleep_range(20, 100);
29920472c21bSThierry Reding 
29930472c21bSThierry Reding 	err = drm_dp_aux_enable(sor->aux);
29940472c21bSThierry Reding 	if (err < 0)
29950472c21bSThierry Reding 		dev_err(sor->dev, "failed to enable DPAUX: %d\n", err);
29960472c21bSThierry Reding 
29970472c21bSThierry Reding 	err = drm_dp_link_probe(sor->aux, &sor->link);
29980472c21bSThierry Reding 	if (err < 0)
29990472c21bSThierry Reding 		dev_err(sor->dev, "failed to probe DP link: %d\n", err);
30000472c21bSThierry Reding 
30010472c21bSThierry Reding 	err = drm_dp_link_choose(&sor->link, mode, info);
30020472c21bSThierry Reding 	if (err < 0)
30030472c21bSThierry Reding 		dev_err(sor->dev, "failed to choose link: %d\n", err);
30040472c21bSThierry Reding 
30050472c21bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
30060472c21bSThierry Reding 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
30070472c21bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
30080472c21bSThierry Reding 
30090472c21bSThierry Reding 	usleep_range(20, 40);
30100472c21bSThierry Reding 
30110472c21bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
30120472c21bSThierry Reding 	value |= SOR_PLL3_PLL_VDD_MODE_3V3;
30130472c21bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
30140472c21bSThierry Reding 
30150472c21bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
30160472c21bSThierry Reding 	value &= ~(SOR_PLL0_VCOPD | SOR_PLL0_PWR);
30170472c21bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
30180472c21bSThierry Reding 
30190472c21bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
30200472c21bSThierry Reding 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
30210472c21bSThierry Reding 	value |= SOR_PLL2_SEQ_PLLCAPPD;
30220472c21bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
30230472c21bSThierry Reding 
30240472c21bSThierry Reding 	usleep_range(200, 400);
30250472c21bSThierry Reding 
30260472c21bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
30270472c21bSThierry Reding 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
30280472c21bSThierry Reding 	value &= ~SOR_PLL2_PORT_POWERDOWN;
30290472c21bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
30300472c21bSThierry Reding 
30310472c21bSThierry Reding 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
30320472c21bSThierry Reding 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
30330472c21bSThierry Reding 	value |= SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK;
30340472c21bSThierry Reding 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
30350472c21bSThierry Reding 
30360472c21bSThierry Reding 	usleep_range(200, 400);
30370472c21bSThierry Reding 
30380472c21bSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
30390472c21bSThierry Reding 	/* XXX not in TRM */
30400472c21bSThierry Reding 	value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
30410472c21bSThierry Reding 	value |= SOR_DP_SPARE_SEQ_ENABLE;
30420472c21bSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
30430472c21bSThierry Reding 
30440472c21bSThierry Reding 	/* XXX not in TRM */
30450472c21bSThierry Reding 	tegra_sor_writel(sor, 0, SOR_LVDS);
30460472c21bSThierry Reding 
30470472c21bSThierry Reding 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
30480472c21bSThierry Reding 	value &= ~SOR_PLL0_ICHPMP_MASK;
30490472c21bSThierry Reding 	value &= ~SOR_PLL0_VCOCAP_MASK;
30500472c21bSThierry Reding 	value |= SOR_PLL0_ICHPMP(0x1);
30510472c21bSThierry Reding 	value |= SOR_PLL0_VCOCAP(0x3);
30520472c21bSThierry Reding 	value |= SOR_PLL0_RESISTOR_EXT;
30530472c21bSThierry Reding 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
30540472c21bSThierry Reding 
30550472c21bSThierry Reding 	/* XXX not in TRM */
30560472c21bSThierry Reding 	for (value = 0, i = 0; i < 5; i++)
30570472c21bSThierry Reding 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) |
30580472c21bSThierry Reding 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
30590472c21bSThierry Reding 
30600472c21bSThierry Reding 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
30610472c21bSThierry Reding 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
30620472c21bSThierry Reding 
30630472c21bSThierry Reding 	/* switch to DP parent clock */
30640472c21bSThierry Reding 	err = tegra_sor_set_parent_clock(sor, sor->clk_pad);
30650472c21bSThierry Reding 	if (err < 0) {
30660472c21bSThierry Reding 		dev_err(sor->dev, "failed to switch to pad clock: %d\n", err);
30670472c21bSThierry Reding 		return;
30680472c21bSThierry Reding 	}
30690472c21bSThierry Reding 
30700472c21bSThierry Reding 	err = clk_set_parent(sor->clk, sor->clk_parent);
30710472c21bSThierry Reding 	if (err < 0) {
30720472c21bSThierry Reding 		dev_err(sor->dev, "failed to switch to parent clock: %d\n", err);
30730472c21bSThierry Reding 		return;
30740472c21bSThierry Reding 	}
30750472c21bSThierry Reding 
30760472c21bSThierry Reding 	/* use DP-A protocol */
30770472c21bSThierry Reding 	value = tegra_sor_readl(sor, SOR_STATE1);
30780472c21bSThierry Reding 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
30790472c21bSThierry Reding 	value |= SOR_STATE_ASY_PROTOCOL_DP_A;
30800472c21bSThierry Reding 	tegra_sor_writel(sor, value, SOR_STATE1);
30810472c21bSThierry Reding 
30820472c21bSThierry Reding 	/* enable port */
30830472c21bSThierry Reding 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
30840472c21bSThierry Reding 	value |= SOR_DP_LINKCTL_ENABLE;
30850472c21bSThierry Reding 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
30860472c21bSThierry Reding 
30870472c21bSThierry Reding 	tegra_sor_dp_term_calibrate(sor);
30880472c21bSThierry Reding 
30890472c21bSThierry Reding 	err = drm_dp_link_train(&sor->link);
30900472c21bSThierry Reding 	if (err < 0)
30910472c21bSThierry Reding 		dev_err(sor->dev, "link training failed: %d\n", err);
30920472c21bSThierry Reding 	else
30930472c21bSThierry Reding 		dev_dbg(sor->dev, "link training succeeded\n");
30940472c21bSThierry Reding 
30950472c21bSThierry Reding 	err = drm_dp_link_power_up(sor->aux, &sor->link);
30960472c21bSThierry Reding 	if (err < 0)
30970472c21bSThierry Reding 		dev_err(sor->dev, "failed to power up DP link: %d\n", err);
30980472c21bSThierry Reding 
30990472c21bSThierry Reding 	/* compute configuration */
31000472c21bSThierry Reding 	memset(&config, 0, sizeof(config));
31010472c21bSThierry Reding 	config.bits_per_pixel = state->bpc * 3;
31020472c21bSThierry Reding 
31030472c21bSThierry Reding 	err = tegra_sor_compute_config(sor, mode, &config, &sor->link);
31040472c21bSThierry Reding 	if (err < 0)
31050472c21bSThierry Reding 		dev_err(sor->dev, "failed to compute configuration: %d\n", err);
31060472c21bSThierry Reding 
31070472c21bSThierry Reding 	tegra_sor_apply_config(sor, &config);
31080472c21bSThierry Reding 	tegra_sor_mode_set(sor, mode, state);
31090472c21bSThierry Reding 	tegra_sor_update(sor);
31100472c21bSThierry Reding 
31110472c21bSThierry Reding 	err = tegra_sor_power_up(sor, 250);
31120472c21bSThierry Reding 	if (err < 0)
31130472c21bSThierry Reding 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
31140472c21bSThierry Reding 
31150472c21bSThierry Reding 	/* attach and wake up */
31160472c21bSThierry Reding 	err = tegra_sor_attach(sor);
31170472c21bSThierry Reding 	if (err < 0)
31180472c21bSThierry Reding 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
31190472c21bSThierry Reding 
31200472c21bSThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
31210472c21bSThierry Reding 	value |= SOR_ENABLE(sor->index);
31220472c21bSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
31230472c21bSThierry Reding 
31240472c21bSThierry Reding 	tegra_dc_commit(dc);
31250472c21bSThierry Reding 
31260472c21bSThierry Reding 	err = tegra_sor_wakeup(sor);
31270472c21bSThierry Reding 	if (err < 0)
31280472c21bSThierry Reding 		dev_err(sor->dev, "failed to wakeup SOR: %d\n", err);
31290472c21bSThierry Reding }
31300472c21bSThierry Reding 
31310472c21bSThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_dp_helpers = {
31320472c21bSThierry Reding 	.disable = tegra_sor_dp_disable,
31330472c21bSThierry Reding 	.enable = tegra_sor_dp_enable,
31340472c21bSThierry Reding 	.atomic_check = tegra_sor_encoder_atomic_check,
31350472c21bSThierry Reding };
31360472c21bSThierry Reding 
31376b6b6042SThierry Reding static int tegra_sor_init(struct host1x_client *client)
31386b6b6042SThierry Reding {
31399910f5c4SThierry Reding 	struct drm_device *drm = dev_get_drvdata(client->parent);
3140459cc2c6SThierry Reding 	const struct drm_encoder_helper_funcs *helpers = NULL;
31416b6b6042SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
3142459cc2c6SThierry Reding 	int connector = DRM_MODE_CONNECTOR_Unknown;
3143459cc2c6SThierry Reding 	int encoder = DRM_MODE_ENCODER_NONE;
31446b6b6042SThierry Reding 	int err;
31456b6b6042SThierry Reding 
31469542c237SThierry Reding 	if (!sor->aux) {
3147459cc2c6SThierry Reding 		if (sor->soc->supports_hdmi) {
3148459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_HDMIA;
3149459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
3150459cc2c6SThierry Reding 			helpers = &tegra_sor_hdmi_helpers;
3151459cc2c6SThierry Reding 		} else if (sor->soc->supports_lvds) {
3152459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_LVDS;
3153459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_LVDS;
3154459cc2c6SThierry Reding 		}
3155459cc2c6SThierry Reding 	} else {
3156459cc2c6SThierry Reding 		if (sor->soc->supports_edp) {
3157459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_eDP;
3158459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
3159459cc2c6SThierry Reding 			helpers = &tegra_sor_edp_helpers;
3160459cc2c6SThierry Reding 		} else if (sor->soc->supports_dp) {
3161459cc2c6SThierry Reding 			connector = DRM_MODE_CONNECTOR_DisplayPort;
3162459cc2c6SThierry Reding 			encoder = DRM_MODE_ENCODER_TMDS;
31630472c21bSThierry Reding 			helpers = &tegra_sor_dp_helpers;
3164459cc2c6SThierry Reding 		}
3165c1763937SThierry Reding 
3166c1763937SThierry Reding 		sor->link.ops = &tegra_sor_dp_link_ops;
3167c1763937SThierry Reding 		sor->link.aux = sor->aux;
3168459cc2c6SThierry Reding 	}
31696b6b6042SThierry Reding 
31706b6b6042SThierry Reding 	sor->output.dev = sor->dev;
31716b6b6042SThierry Reding 
31726fad8f66SThierry Reding 	drm_connector_init(drm, &sor->output.connector,
31736fad8f66SThierry Reding 			   &tegra_sor_connector_funcs,
3174459cc2c6SThierry Reding 			   connector);
31756fad8f66SThierry Reding 	drm_connector_helper_add(&sor->output.connector,
31766fad8f66SThierry Reding 				 &tegra_sor_connector_helper_funcs);
31776fad8f66SThierry Reding 	sor->output.connector.dpms = DRM_MODE_DPMS_OFF;
31786fad8f66SThierry Reding 
31796fad8f66SThierry Reding 	drm_encoder_init(drm, &sor->output.encoder, &tegra_sor_encoder_funcs,
318013a3d91fSVille Syrjälä 			 encoder, NULL);
3181459cc2c6SThierry Reding 	drm_encoder_helper_add(&sor->output.encoder, helpers);
31826fad8f66SThierry Reding 
3183cde4c44dSDaniel Vetter 	drm_connector_attach_encoder(&sor->output.connector,
31846fad8f66SThierry Reding 					  &sor->output.encoder);
31856fad8f66SThierry Reding 	drm_connector_register(&sor->output.connector);
31866fad8f66SThierry Reding 
3187ea130b24SThierry Reding 	err = tegra_output_init(drm, &sor->output);
3188ea130b24SThierry Reding 	if (err < 0) {
3189ea130b24SThierry Reding 		dev_err(client->dev, "failed to initialize output: %d\n", err);
3190ea130b24SThierry Reding 		return err;
3191ea130b24SThierry Reding 	}
31926fad8f66SThierry Reding 
3193c57997bcSThierry Reding 	tegra_output_find_possible_crtcs(&sor->output, drm);
31946b6b6042SThierry Reding 
31959542c237SThierry Reding 	if (sor->aux) {
31969542c237SThierry Reding 		err = drm_dp_aux_attach(sor->aux, &sor->output);
31976b6b6042SThierry Reding 		if (err < 0) {
31986b6b6042SThierry Reding 			dev_err(sor->dev, "failed to attach DP: %d\n", err);
31996b6b6042SThierry Reding 			return err;
32006b6b6042SThierry Reding 		}
32016b6b6042SThierry Reding 	}
32026b6b6042SThierry Reding 
3203535a65dbSTomeu Vizoso 	/*
3204535a65dbSTomeu Vizoso 	 * XXX: Remove this reset once proper hand-over from firmware to
3205535a65dbSTomeu Vizoso 	 * kernel is possible.
3206535a65dbSTomeu Vizoso 	 */
3207f8c79120SJon Hunter 	if (sor->rst) {
320811c632e1SThierry Reding 		err = reset_control_acquire(sor->rst);
320911c632e1SThierry Reding 		if (err < 0) {
321011c632e1SThierry Reding 			dev_err(sor->dev, "failed to acquire SOR reset: %d\n",
321111c632e1SThierry Reding 				err);
321211c632e1SThierry Reding 			return err;
321311c632e1SThierry Reding 		}
321411c632e1SThierry Reding 
3215535a65dbSTomeu Vizoso 		err = reset_control_assert(sor->rst);
3216535a65dbSTomeu Vizoso 		if (err < 0) {
3217f8c79120SJon Hunter 			dev_err(sor->dev, "failed to assert SOR reset: %d\n",
3218f8c79120SJon Hunter 				err);
3219535a65dbSTomeu Vizoso 			return err;
3220535a65dbSTomeu Vizoso 		}
3221f8c79120SJon Hunter 	}
3222535a65dbSTomeu Vizoso 
32236fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk);
32246fad8f66SThierry Reding 	if (err < 0) {
32256fad8f66SThierry Reding 		dev_err(sor->dev, "failed to enable clock: %d\n", err);
32266fad8f66SThierry Reding 		return err;
32276fad8f66SThierry Reding 	}
32286fad8f66SThierry Reding 
3229535a65dbSTomeu Vizoso 	usleep_range(1000, 3000);
3230535a65dbSTomeu Vizoso 
3231f8c79120SJon Hunter 	if (sor->rst) {
3232535a65dbSTomeu Vizoso 		err = reset_control_deassert(sor->rst);
3233535a65dbSTomeu Vizoso 		if (err < 0) {
3234f8c79120SJon Hunter 			dev_err(sor->dev, "failed to deassert SOR reset: %d\n",
3235f8c79120SJon Hunter 				err);
3236535a65dbSTomeu Vizoso 			return err;
3237535a65dbSTomeu Vizoso 		}
323811c632e1SThierry Reding 
323911c632e1SThierry Reding 		reset_control_release(sor->rst);
3240f8c79120SJon Hunter 	}
3241535a65dbSTomeu Vizoso 
32426fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk_safe);
32436fad8f66SThierry Reding 	if (err < 0)
32446fad8f66SThierry Reding 		return err;
32456fad8f66SThierry Reding 
32466fad8f66SThierry Reding 	err = clk_prepare_enable(sor->clk_dp);
32476fad8f66SThierry Reding 	if (err < 0)
32486fad8f66SThierry Reding 		return err;
32496fad8f66SThierry Reding 
32506b6b6042SThierry Reding 	return 0;
32516b6b6042SThierry Reding }
32526b6b6042SThierry Reding 
32536b6b6042SThierry Reding static int tegra_sor_exit(struct host1x_client *client)
32546b6b6042SThierry Reding {
32556b6b6042SThierry Reding 	struct tegra_sor *sor = host1x_client_to_sor(client);
32566b6b6042SThierry Reding 	int err;
32576b6b6042SThierry Reding 
3258328ec69eSThierry Reding 	tegra_output_exit(&sor->output);
3259328ec69eSThierry Reding 
32609542c237SThierry Reding 	if (sor->aux) {
32619542c237SThierry Reding 		err = drm_dp_aux_detach(sor->aux);
32626b6b6042SThierry Reding 		if (err < 0) {
32636b6b6042SThierry Reding 			dev_err(sor->dev, "failed to detach DP: %d\n", err);
32646b6b6042SThierry Reding 			return err;
32656b6b6042SThierry Reding 		}
32666b6b6042SThierry Reding 	}
32676b6b6042SThierry Reding 
32686fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk_safe);
32696fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk_dp);
32706fad8f66SThierry Reding 	clk_disable_unprepare(sor->clk);
32716fad8f66SThierry Reding 
32726b6b6042SThierry Reding 	return 0;
32736b6b6042SThierry Reding }
32746b6b6042SThierry Reding 
32756b6b6042SThierry Reding static const struct host1x_client_ops sor_client_ops = {
32766b6b6042SThierry Reding 	.init = tegra_sor_init,
32776b6b6042SThierry Reding 	.exit = tegra_sor_exit,
32786b6b6042SThierry Reding };
32796b6b6042SThierry Reding 
3280459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_edp_ops = {
3281459cc2c6SThierry Reding 	.name = "eDP",
3282459cc2c6SThierry Reding };
3283459cc2c6SThierry Reding 
3284459cc2c6SThierry Reding static int tegra_sor_hdmi_probe(struct tegra_sor *sor)
3285459cc2c6SThierry Reding {
3286459cc2c6SThierry Reding 	int err;
3287459cc2c6SThierry Reding 
3288459cc2c6SThierry Reding 	sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io");
3289459cc2c6SThierry Reding 	if (IS_ERR(sor->avdd_io_supply)) {
3290459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get AVDD I/O supply: %ld\n",
3291459cc2c6SThierry Reding 			PTR_ERR(sor->avdd_io_supply));
3292459cc2c6SThierry Reding 		return PTR_ERR(sor->avdd_io_supply);
3293459cc2c6SThierry Reding 	}
3294459cc2c6SThierry Reding 
3295459cc2c6SThierry Reding 	err = regulator_enable(sor->avdd_io_supply);
3296459cc2c6SThierry Reding 	if (err < 0) {
3297459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable AVDD I/O supply: %d\n",
3298459cc2c6SThierry Reding 			err);
3299459cc2c6SThierry Reding 		return err;
3300459cc2c6SThierry Reding 	}
3301459cc2c6SThierry Reding 
3302459cc2c6SThierry Reding 	sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-pll");
3303459cc2c6SThierry Reding 	if (IS_ERR(sor->vdd_pll_supply)) {
3304459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get VDD PLL supply: %ld\n",
3305459cc2c6SThierry Reding 			PTR_ERR(sor->vdd_pll_supply));
3306459cc2c6SThierry Reding 		return PTR_ERR(sor->vdd_pll_supply);
3307459cc2c6SThierry Reding 	}
3308459cc2c6SThierry Reding 
3309459cc2c6SThierry Reding 	err = regulator_enable(sor->vdd_pll_supply);
3310459cc2c6SThierry Reding 	if (err < 0) {
3311459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable VDD PLL supply: %d\n",
3312459cc2c6SThierry Reding 			err);
3313459cc2c6SThierry Reding 		return err;
3314459cc2c6SThierry Reding 	}
3315459cc2c6SThierry Reding 
3316459cc2c6SThierry Reding 	sor->hdmi_supply = devm_regulator_get(sor->dev, "hdmi");
3317459cc2c6SThierry Reding 	if (IS_ERR(sor->hdmi_supply)) {
3318459cc2c6SThierry Reding 		dev_err(sor->dev, "cannot get HDMI supply: %ld\n",
3319459cc2c6SThierry Reding 			PTR_ERR(sor->hdmi_supply));
3320459cc2c6SThierry Reding 		return PTR_ERR(sor->hdmi_supply);
3321459cc2c6SThierry Reding 	}
3322459cc2c6SThierry Reding 
3323459cc2c6SThierry Reding 	err = regulator_enable(sor->hdmi_supply);
3324459cc2c6SThierry Reding 	if (err < 0) {
3325459cc2c6SThierry Reding 		dev_err(sor->dev, "failed to enable HDMI supply: %d\n", err);
3326459cc2c6SThierry Reding 		return err;
3327459cc2c6SThierry Reding 	}
3328459cc2c6SThierry Reding 
332936e90221SThierry Reding 	INIT_DELAYED_WORK(&sor->scdc, tegra_sor_hdmi_scdc_work);
333036e90221SThierry Reding 
3331459cc2c6SThierry Reding 	return 0;
3332459cc2c6SThierry Reding }
3333459cc2c6SThierry Reding 
3334459cc2c6SThierry Reding static int tegra_sor_hdmi_remove(struct tegra_sor *sor)
3335459cc2c6SThierry Reding {
3336459cc2c6SThierry Reding 	regulator_disable(sor->hdmi_supply);
3337459cc2c6SThierry Reding 	regulator_disable(sor->vdd_pll_supply);
3338459cc2c6SThierry Reding 	regulator_disable(sor->avdd_io_supply);
3339459cc2c6SThierry Reding 
3340459cc2c6SThierry Reding 	return 0;
3341459cc2c6SThierry Reding }
3342459cc2c6SThierry Reding 
3343459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_hdmi_ops = {
3344459cc2c6SThierry Reding 	.name = "HDMI",
3345459cc2c6SThierry Reding 	.probe = tegra_sor_hdmi_probe,
3346459cc2c6SThierry Reding 	.remove = tegra_sor_hdmi_remove,
3347459cc2c6SThierry Reding };
3348459cc2c6SThierry Reding 
33490472c21bSThierry Reding static int tegra_sor_dp_probe(struct tegra_sor *sor)
33500472c21bSThierry Reding {
33510472c21bSThierry Reding 	int err;
33520472c21bSThierry Reding 
33530472c21bSThierry Reding 	sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io-hdmi-dp");
33540472c21bSThierry Reding 	if (IS_ERR(sor->avdd_io_supply))
33550472c21bSThierry Reding 		return PTR_ERR(sor->avdd_io_supply);
33560472c21bSThierry Reding 
33570472c21bSThierry Reding 	err = regulator_enable(sor->avdd_io_supply);
33580472c21bSThierry Reding 	if (err < 0)
33590472c21bSThierry Reding 		return err;
33600472c21bSThierry Reding 
33610472c21bSThierry Reding 	sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-hdmi-dp-pll");
33620472c21bSThierry Reding 	if (IS_ERR(sor->vdd_pll_supply))
33630472c21bSThierry Reding 		return PTR_ERR(sor->vdd_pll_supply);
33640472c21bSThierry Reding 
33650472c21bSThierry Reding 	err = regulator_enable(sor->vdd_pll_supply);
33660472c21bSThierry Reding 	if (err < 0)
33670472c21bSThierry Reding 		return err;
33680472c21bSThierry Reding 
33690472c21bSThierry Reding 	return 0;
33700472c21bSThierry Reding }
33710472c21bSThierry Reding 
33720472c21bSThierry Reding static int tegra_sor_dp_remove(struct tegra_sor *sor)
33730472c21bSThierry Reding {
33740472c21bSThierry Reding 	regulator_disable(sor->vdd_pll_supply);
33750472c21bSThierry Reding 	regulator_disable(sor->avdd_io_supply);
33760472c21bSThierry Reding 
33770472c21bSThierry Reding 	return 0;
33780472c21bSThierry Reding }
33790472c21bSThierry Reding 
33800472c21bSThierry Reding static const struct tegra_sor_ops tegra_sor_dp_ops = {
33810472c21bSThierry Reding 	.name = "DP",
33820472c21bSThierry Reding 	.probe = tegra_sor_dp_probe,
33830472c21bSThierry Reding 	.remove = tegra_sor_dp_remove,
33840472c21bSThierry Reding };
33850472c21bSThierry Reding 
338630b49435SThierry Reding static const u8 tegra124_sor_xbar_cfg[5] = {
338730b49435SThierry Reding 	0, 1, 2, 3, 4
338830b49435SThierry Reding };
338930b49435SThierry Reding 
3390880cee0bSThierry Reding static const struct tegra_sor_regs tegra124_sor_regs = {
3391880cee0bSThierry Reding 	.head_state0 = 0x05,
3392880cee0bSThierry Reding 	.head_state1 = 0x07,
3393880cee0bSThierry Reding 	.head_state2 = 0x09,
3394880cee0bSThierry Reding 	.head_state3 = 0x0b,
3395880cee0bSThierry Reding 	.head_state4 = 0x0d,
3396880cee0bSThierry Reding 	.head_state5 = 0x0f,
3397880cee0bSThierry Reding 	.pll0 = 0x17,
3398880cee0bSThierry Reding 	.pll1 = 0x18,
3399880cee0bSThierry Reding 	.pll2 = 0x19,
3400880cee0bSThierry Reding 	.pll3 = 0x1a,
3401880cee0bSThierry Reding 	.dp_padctl0 = 0x5c,
3402880cee0bSThierry Reding 	.dp_padctl2 = 0x73,
3403880cee0bSThierry Reding };
3404880cee0bSThierry Reding 
3405c1763937SThierry Reding /* Tegra124 and Tegra132 have lanes 0 and 2 swapped. */
3406c1763937SThierry Reding static const u8 tegra124_sor_lane_map[4] = {
3407c1763937SThierry Reding 	2, 1, 0, 3,
3408c1763937SThierry Reding };
3409c1763937SThierry Reding 
3410c1763937SThierry Reding static const u8 tegra124_sor_voltage_swing[4][4][4] = {
3411c1763937SThierry Reding 	{
3412c1763937SThierry Reding 		{ 0x13, 0x19, 0x1e, 0x28 },
3413c1763937SThierry Reding 		{ 0x1e, 0x25, 0x2d, },
3414c1763937SThierry Reding 		{ 0x28, 0x32, },
3415c1763937SThierry Reding 		{ 0x3c, },
3416c1763937SThierry Reding 	}, {
3417c1763937SThierry Reding 		{ 0x12, 0x17, 0x1b, 0x25 },
3418c1763937SThierry Reding 		{ 0x1c, 0x23, 0x2a, },
3419c1763937SThierry Reding 		{ 0x25, 0x2f, },
3420c1763937SThierry Reding 		{ 0x39, }
3421c1763937SThierry Reding 	}, {
3422c1763937SThierry Reding 		{ 0x12, 0x16, 0x1a, 0x22 },
3423c1763937SThierry Reding 		{ 0x1b, 0x20, 0x27, },
3424c1763937SThierry Reding 		{ 0x24, 0x2d, },
3425c1763937SThierry Reding 		{ 0x36, },
3426c1763937SThierry Reding 	}, {
3427c1763937SThierry Reding 		{ 0x11, 0x14, 0x17, 0x1f },
3428c1763937SThierry Reding 		{ 0x19, 0x1e, 0x24, },
3429c1763937SThierry Reding 		{ 0x22, 0x2a, },
3430c1763937SThierry Reding 		{ 0x32, },
3431c1763937SThierry Reding 	},
3432c1763937SThierry Reding };
3433c1763937SThierry Reding 
3434c1763937SThierry Reding static const u8 tegra124_sor_pre_emphasis[4][4][4] = {
3435c1763937SThierry Reding 	{
3436c1763937SThierry Reding 		{ 0x00, 0x09, 0x13, 0x25 },
3437c1763937SThierry Reding 		{ 0x00, 0x0f, 0x1e, },
3438c1763937SThierry Reding 		{ 0x00, 0x14, },
3439c1763937SThierry Reding 		{ 0x00, },
3440c1763937SThierry Reding 	}, {
3441c1763937SThierry Reding 		{ 0x00, 0x0a, 0x14, 0x28 },
3442c1763937SThierry Reding 		{ 0x00, 0x0f, 0x1e, },
3443c1763937SThierry Reding 		{ 0x00, 0x14, },
3444c1763937SThierry Reding 		{ 0x00 },
3445c1763937SThierry Reding 	}, {
3446c1763937SThierry Reding 		{ 0x00, 0x0a, 0x14, 0x28 },
3447c1763937SThierry Reding 		{ 0x00, 0x0f, 0x1e, },
3448c1763937SThierry Reding 		{ 0x00, 0x14, },
3449c1763937SThierry Reding 		{ 0x00, },
3450c1763937SThierry Reding 	}, {
3451c1763937SThierry Reding 		{ 0x00, 0x0a, 0x14, 0x28 },
3452c1763937SThierry Reding 		{ 0x00, 0x0f, 0x1e, },
3453c1763937SThierry Reding 		{ 0x00, 0x14, },
3454c1763937SThierry Reding 		{ 0x00, },
3455c1763937SThierry Reding 	},
3456c1763937SThierry Reding };
3457c1763937SThierry Reding 
3458c1763937SThierry Reding static const u8 tegra124_sor_post_cursor[4][4][4] = {
3459c1763937SThierry Reding 	{
3460c1763937SThierry Reding 		{ 0x00, 0x00, 0x00, 0x00 },
3461c1763937SThierry Reding 		{ 0x00, 0x00, 0x00, },
3462c1763937SThierry Reding 		{ 0x00, 0x00, },
3463c1763937SThierry Reding 		{ 0x00, },
3464c1763937SThierry Reding 	}, {
3465c1763937SThierry Reding 		{ 0x02, 0x02, 0x04, 0x05 },
3466c1763937SThierry Reding 		{ 0x02, 0x04, 0x05, },
3467c1763937SThierry Reding 		{ 0x04, 0x05, },
3468c1763937SThierry Reding 		{ 0x05, },
3469c1763937SThierry Reding 	}, {
3470c1763937SThierry Reding 		{ 0x04, 0x05, 0x08, 0x0b },
3471c1763937SThierry Reding 		{ 0x05, 0x09, 0x0b, },
3472c1763937SThierry Reding 		{ 0x08, 0x0a, },
3473c1763937SThierry Reding 		{ 0x0b, },
3474c1763937SThierry Reding 	}, {
3475c1763937SThierry Reding 		{ 0x05, 0x09, 0x0b, 0x12 },
3476c1763937SThierry Reding 		{ 0x09, 0x0d, 0x12, },
3477c1763937SThierry Reding 		{ 0x0b, 0x0f, },
3478c1763937SThierry Reding 		{ 0x12, },
3479c1763937SThierry Reding 	},
3480c1763937SThierry Reding };
3481c1763937SThierry Reding 
3482c1763937SThierry Reding static const u8 tegra124_sor_tx_pu[4][4][4] = {
3483c1763937SThierry Reding 	{
3484c1763937SThierry Reding 		{ 0x20, 0x30, 0x40, 0x60 },
3485c1763937SThierry Reding 		{ 0x30, 0x40, 0x60, },
3486c1763937SThierry Reding 		{ 0x40, 0x60, },
3487c1763937SThierry Reding 		{ 0x60, },
3488c1763937SThierry Reding 	}, {
3489c1763937SThierry Reding 		{ 0x20, 0x20, 0x30, 0x50 },
3490c1763937SThierry Reding 		{ 0x30, 0x40, 0x50, },
3491c1763937SThierry Reding 		{ 0x40, 0x50, },
3492c1763937SThierry Reding 		{ 0x60, },
3493c1763937SThierry Reding 	}, {
3494c1763937SThierry Reding 		{ 0x20, 0x20, 0x30, 0x40, },
3495c1763937SThierry Reding 		{ 0x30, 0x30, 0x40, },
3496c1763937SThierry Reding 		{ 0x40, 0x50, },
3497c1763937SThierry Reding 		{ 0x60, },
3498c1763937SThierry Reding 	}, {
3499c1763937SThierry Reding 		{ 0x20, 0x20, 0x20, 0x40, },
3500c1763937SThierry Reding 		{ 0x30, 0x30, 0x40, },
3501c1763937SThierry Reding 		{ 0x40, 0x40, },
3502c1763937SThierry Reding 		{ 0x60, },
3503c1763937SThierry Reding 	},
3504c1763937SThierry Reding };
3505c1763937SThierry Reding 
3506459cc2c6SThierry Reding static const struct tegra_sor_soc tegra124_sor = {
3507459cc2c6SThierry Reding 	.supports_edp = true,
3508459cc2c6SThierry Reding 	.supports_lvds = true,
3509459cc2c6SThierry Reding 	.supports_hdmi = false,
3510459cc2c6SThierry Reding 	.supports_dp = false,
3511880cee0bSThierry Reding 	.regs = &tegra124_sor_regs,
3512c57997bcSThierry Reding 	.has_nvdisplay = false,
351330b49435SThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
3514c1763937SThierry Reding 	.lane_map = tegra124_sor_lane_map,
3515c1763937SThierry Reding 	.voltage_swing = tegra124_sor_voltage_swing,
3516c1763937SThierry Reding 	.pre_emphasis = tegra124_sor_pre_emphasis,
3517c1763937SThierry Reding 	.post_cursor = tegra124_sor_post_cursor,
3518c1763937SThierry Reding 	.tx_pu = tegra124_sor_tx_pu,
3519c1763937SThierry Reding };
3520c1763937SThierry Reding 
3521c1763937SThierry Reding static const u8 tegra132_sor_pre_emphasis[4][4][4] = {
3522c1763937SThierry Reding 	{
3523c1763937SThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
3524c1763937SThierry Reding 		{ 0x01, 0x0e, 0x1d, },
3525c1763937SThierry Reding 		{ 0x01, 0x13, },
3526c1763937SThierry Reding 		{ 0x00, },
3527c1763937SThierry Reding 	}, {
3528c1763937SThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
3529c1763937SThierry Reding 		{ 0x00, 0x0e, 0x1d, },
3530c1763937SThierry Reding 		{ 0x00, 0x13, },
3531c1763937SThierry Reding 		{ 0x00 },
3532c1763937SThierry Reding 	}, {
3533c1763937SThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
3534c1763937SThierry Reding 		{ 0x00, 0x0e, 0x1d, },
3535c1763937SThierry Reding 		{ 0x00, 0x13, },
3536c1763937SThierry Reding 		{ 0x00, },
3537c1763937SThierry Reding 	}, {
3538c1763937SThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
3539c1763937SThierry Reding 		{ 0x00, 0x0e, 0x1d, },
3540c1763937SThierry Reding 		{ 0x00, 0x13, },
3541c1763937SThierry Reding 		{ 0x00, },
3542c1763937SThierry Reding 	},
3543c1763937SThierry Reding };
3544c1763937SThierry Reding 
3545c1763937SThierry Reding static const struct tegra_sor_soc tegra132_sor = {
3546c1763937SThierry Reding 	.supports_edp = true,
3547c1763937SThierry Reding 	.supports_lvds = true,
3548c1763937SThierry Reding 	.supports_hdmi = false,
3549c1763937SThierry Reding 	.supports_dp = false,
3550c1763937SThierry Reding 	.regs = &tegra124_sor_regs,
3551c1763937SThierry Reding 	.has_nvdisplay = false,
3552c1763937SThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
3553c1763937SThierry Reding 	.lane_map = tegra124_sor_lane_map,
3554c1763937SThierry Reding 	.voltage_swing = tegra124_sor_voltage_swing,
3555c1763937SThierry Reding 	.pre_emphasis = tegra132_sor_pre_emphasis,
3556c1763937SThierry Reding 	.post_cursor = tegra124_sor_post_cursor,
3557c1763937SThierry Reding 	.tx_pu = tegra124_sor_tx_pu,
3558459cc2c6SThierry Reding };
3559459cc2c6SThierry Reding 
3560880cee0bSThierry Reding static const struct tegra_sor_regs tegra210_sor_regs = {
3561880cee0bSThierry Reding 	.head_state0 = 0x05,
3562880cee0bSThierry Reding 	.head_state1 = 0x07,
3563880cee0bSThierry Reding 	.head_state2 = 0x09,
3564880cee0bSThierry Reding 	.head_state3 = 0x0b,
3565880cee0bSThierry Reding 	.head_state4 = 0x0d,
3566880cee0bSThierry Reding 	.head_state5 = 0x0f,
3567880cee0bSThierry Reding 	.pll0 = 0x17,
3568880cee0bSThierry Reding 	.pll1 = 0x18,
3569880cee0bSThierry Reding 	.pll2 = 0x19,
3570880cee0bSThierry Reding 	.pll3 = 0x1a,
3571880cee0bSThierry Reding 	.dp_padctl0 = 0x5c,
3572880cee0bSThierry Reding 	.dp_padctl2 = 0x73,
3573880cee0bSThierry Reding };
3574880cee0bSThierry Reding 
3575c1763937SThierry Reding static const u8 tegra210_sor_xbar_cfg[5] = {
3576c1763937SThierry Reding 	2, 1, 0, 3, 4
3577c1763937SThierry Reding };
3578c1763937SThierry Reding 
35790472c21bSThierry Reding static const u8 tegra210_sor_lane_map[4] = {
35800472c21bSThierry Reding 	0, 1, 2, 3,
35810472c21bSThierry Reding };
35820472c21bSThierry Reding 
3583459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor = {
3584459cc2c6SThierry Reding 	.supports_edp = true,
3585459cc2c6SThierry Reding 	.supports_lvds = false,
3586459cc2c6SThierry Reding 	.supports_hdmi = false,
3587459cc2c6SThierry Reding 	.supports_dp = false,
3588c1763937SThierry Reding 
3589880cee0bSThierry Reding 	.regs = &tegra210_sor_regs,
3590c57997bcSThierry Reding 	.has_nvdisplay = false,
359130b49435SThierry Reding 
3592c1763937SThierry Reding 	.xbar_cfg = tegra210_sor_xbar_cfg,
35930472c21bSThierry Reding 	.lane_map = tegra210_sor_lane_map,
35940472c21bSThierry Reding 	.voltage_swing = tegra124_sor_voltage_swing,
35950472c21bSThierry Reding 	.pre_emphasis = tegra124_sor_pre_emphasis,
35960472c21bSThierry Reding 	.post_cursor = tegra124_sor_post_cursor,
35970472c21bSThierry Reding 	.tx_pu = tegra124_sor_tx_pu,
3598459cc2c6SThierry Reding };
3599459cc2c6SThierry Reding 
3600459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor1 = {
3601459cc2c6SThierry Reding 	.supports_edp = false,
3602459cc2c6SThierry Reding 	.supports_lvds = false,
3603459cc2c6SThierry Reding 	.supports_hdmi = true,
3604459cc2c6SThierry Reding 	.supports_dp = true,
3605459cc2c6SThierry Reding 
3606880cee0bSThierry Reding 	.regs = &tegra210_sor_regs,
3607c57997bcSThierry Reding 	.has_nvdisplay = false,
3608880cee0bSThierry Reding 
3609459cc2c6SThierry Reding 	.num_settings = ARRAY_SIZE(tegra210_sor_hdmi_defaults),
3610459cc2c6SThierry Reding 	.settings = tegra210_sor_hdmi_defaults,
361130b49435SThierry Reding 	.xbar_cfg = tegra210_sor_xbar_cfg,
36120472c21bSThierry Reding 	.lane_map = tegra210_sor_lane_map,
36130472c21bSThierry Reding 	.voltage_swing = tegra124_sor_voltage_swing,
36140472c21bSThierry Reding 	.pre_emphasis = tegra124_sor_pre_emphasis,
36150472c21bSThierry Reding 	.post_cursor = tegra124_sor_post_cursor,
36160472c21bSThierry Reding 	.tx_pu = tegra124_sor_tx_pu,
3617459cc2c6SThierry Reding };
3618459cc2c6SThierry Reding 
3619c57997bcSThierry Reding static const struct tegra_sor_regs tegra186_sor_regs = {
3620c57997bcSThierry Reding 	.head_state0 = 0x151,
3621c57997bcSThierry Reding 	.head_state1 = 0x154,
3622c57997bcSThierry Reding 	.head_state2 = 0x157,
3623c57997bcSThierry Reding 	.head_state3 = 0x15a,
3624c57997bcSThierry Reding 	.head_state4 = 0x15d,
3625c57997bcSThierry Reding 	.head_state5 = 0x160,
3626c57997bcSThierry Reding 	.pll0 = 0x163,
3627c57997bcSThierry Reding 	.pll1 = 0x164,
3628c57997bcSThierry Reding 	.pll2 = 0x165,
3629c57997bcSThierry Reding 	.pll3 = 0x166,
3630c57997bcSThierry Reding 	.dp_padctl0 = 0x168,
3631c57997bcSThierry Reding 	.dp_padctl2 = 0x16a,
3632c57997bcSThierry Reding };
3633c57997bcSThierry Reding 
36340472c21bSThierry Reding static const u8 tegra186_sor_voltage_swing[4][4][4] = {
36350472c21bSThierry Reding 	{
36360472c21bSThierry Reding 		{ 0x13, 0x19, 0x1e, 0x28 },
36370472c21bSThierry Reding 		{ 0x1e, 0x25, 0x2d, },
36380472c21bSThierry Reding 		{ 0x28, 0x32, },
36390472c21bSThierry Reding 		{ 0x39, },
36400472c21bSThierry Reding 	}, {
36410472c21bSThierry Reding 		{ 0x12, 0x16, 0x1b, 0x25 },
36420472c21bSThierry Reding 		{ 0x1c, 0x23, 0x2a, },
36430472c21bSThierry Reding 		{ 0x25, 0x2f, },
36440472c21bSThierry Reding 		{ 0x37, }
36450472c21bSThierry Reding 	}, {
36460472c21bSThierry Reding 		{ 0x12, 0x16, 0x1a, 0x22 },
36470472c21bSThierry Reding 		{ 0x1b, 0x20, 0x27, },
36480472c21bSThierry Reding 		{ 0x24, 0x2d, },
36490472c21bSThierry Reding 		{ 0x35, },
36500472c21bSThierry Reding 	}, {
36510472c21bSThierry Reding 		{ 0x11, 0x14, 0x17, 0x1f },
36520472c21bSThierry Reding 		{ 0x19, 0x1e, 0x24, },
36530472c21bSThierry Reding 		{ 0x22, 0x2a, },
36540472c21bSThierry Reding 		{ 0x32, },
36550472c21bSThierry Reding 	},
36560472c21bSThierry Reding };
36570472c21bSThierry Reding 
36580472c21bSThierry Reding static const u8 tegra186_sor_pre_emphasis[4][4][4] = {
36590472c21bSThierry Reding 	{
36600472c21bSThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
36610472c21bSThierry Reding 		{ 0x01, 0x0e, 0x1d, },
36620472c21bSThierry Reding 		{ 0x01, 0x13, },
36630472c21bSThierry Reding 		{ 0x00, },
36640472c21bSThierry Reding 	}, {
36650472c21bSThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
36660472c21bSThierry Reding 		{ 0x00, 0x0e, 0x1d, },
36670472c21bSThierry Reding 		{ 0x00, 0x13, },
36680472c21bSThierry Reding 		{ 0x00 },
36690472c21bSThierry Reding 	}, {
36700472c21bSThierry Reding 		{ 0x00, 0x08, 0x14, 0x24 },
36710472c21bSThierry Reding 		{ 0x00, 0x0e, 0x1d, },
36720472c21bSThierry Reding 		{ 0x00, 0x13, },
36730472c21bSThierry Reding 		{ 0x00, },
36740472c21bSThierry Reding 	}, {
36750472c21bSThierry Reding 		{ 0x00, 0x08, 0x12, 0x24 },
36760472c21bSThierry Reding 		{ 0x00, 0x0e, 0x1d, },
36770472c21bSThierry Reding 		{ 0x00, 0x13, },
36780472c21bSThierry Reding 		{ 0x00, },
36790472c21bSThierry Reding 	},
36800472c21bSThierry Reding };
36810472c21bSThierry Reding 
3682c57997bcSThierry Reding static const struct tegra_sor_soc tegra186_sor = {
3683c57997bcSThierry Reding 	.supports_edp = false,
3684c57997bcSThierry Reding 	.supports_lvds = false,
3685c57997bcSThierry Reding 	.supports_hdmi = true,
3686c57997bcSThierry Reding 	.supports_dp = true,
3687c57997bcSThierry Reding 
3688c57997bcSThierry Reding 	.regs = &tegra186_sor_regs,
3689c57997bcSThierry Reding 	.has_nvdisplay = true,
3690c57997bcSThierry Reding 
3691c57997bcSThierry Reding 	.num_settings = ARRAY_SIZE(tegra186_sor_hdmi_defaults),
3692c57997bcSThierry Reding 	.settings = tegra186_sor_hdmi_defaults,
3693c57997bcSThierry Reding 	.xbar_cfg = tegra124_sor_xbar_cfg,
36940472c21bSThierry Reding 	.lane_map = tegra124_sor_lane_map,
36950472c21bSThierry Reding 	.voltage_swing = tegra186_sor_voltage_swing,
36960472c21bSThierry Reding 	.pre_emphasis = tegra186_sor_pre_emphasis,
36970472c21bSThierry Reding 	.post_cursor = tegra124_sor_post_cursor,
36980472c21bSThierry Reding 	.tx_pu = tegra124_sor_tx_pu,
3699c57997bcSThierry Reding };
3700c57997bcSThierry Reding 
37019b6c14b8SThierry Reding static const struct tegra_sor_regs tegra194_sor_regs = {
37029b6c14b8SThierry Reding 	.head_state0 = 0x151,
37039b6c14b8SThierry Reding 	.head_state1 = 0x155,
37049b6c14b8SThierry Reding 	.head_state2 = 0x159,
37059b6c14b8SThierry Reding 	.head_state3 = 0x15d,
37069b6c14b8SThierry Reding 	.head_state4 = 0x161,
37079b6c14b8SThierry Reding 	.head_state5 = 0x165,
37089b6c14b8SThierry Reding 	.pll0 = 0x169,
37099b6c14b8SThierry Reding 	.pll1 = 0x16a,
37109b6c14b8SThierry Reding 	.pll2 = 0x16b,
37119b6c14b8SThierry Reding 	.pll3 = 0x16c,
37129b6c14b8SThierry Reding 	.dp_padctl0 = 0x16e,
37139b6c14b8SThierry Reding 	.dp_padctl2 = 0x16f,
37149b6c14b8SThierry Reding };
37159b6c14b8SThierry Reding 
37169b6c14b8SThierry Reding static const struct tegra_sor_soc tegra194_sor = {
37179b6c14b8SThierry Reding 	.supports_edp = true,
37189b6c14b8SThierry Reding 	.supports_lvds = false,
37199b6c14b8SThierry Reding 	.supports_hdmi = true,
37209b6c14b8SThierry Reding 	.supports_dp = true,
37219b6c14b8SThierry Reding 
37229b6c14b8SThierry Reding 	.regs = &tegra194_sor_regs,
37239b6c14b8SThierry Reding 	.has_nvdisplay = true,
37249b6c14b8SThierry Reding 
37259b6c14b8SThierry Reding 	.num_settings = ARRAY_SIZE(tegra194_sor_hdmi_defaults),
37269b6c14b8SThierry Reding 	.settings = tegra194_sor_hdmi_defaults,
37279b6c14b8SThierry Reding 
37289b6c14b8SThierry Reding 	.xbar_cfg = tegra210_sor_xbar_cfg,
37299b6c14b8SThierry Reding };
37309b6c14b8SThierry Reding 
3731459cc2c6SThierry Reding static const struct of_device_id tegra_sor_of_match[] = {
37329b6c14b8SThierry Reding 	{ .compatible = "nvidia,tegra194-sor", .data = &tegra194_sor },
3733c57997bcSThierry Reding 	{ .compatible = "nvidia,tegra186-sor", .data = &tegra186_sor },
3734459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra210-sor1", .data = &tegra210_sor1 },
3735459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra210-sor", .data = &tegra210_sor },
3736c1763937SThierry Reding 	{ .compatible = "nvidia,tegra132-sor", .data = &tegra132_sor },
3737459cc2c6SThierry Reding 	{ .compatible = "nvidia,tegra124-sor", .data = &tegra124_sor },
3738459cc2c6SThierry Reding 	{ },
3739459cc2c6SThierry Reding };
3740459cc2c6SThierry Reding MODULE_DEVICE_TABLE(of, tegra_sor_of_match);
3741459cc2c6SThierry Reding 
3742c57997bcSThierry Reding static int tegra_sor_parse_dt(struct tegra_sor *sor)
3743c57997bcSThierry Reding {
3744c57997bcSThierry Reding 	struct device_node *np = sor->dev->of_node;
37456d6c815dSThierry Reding 	u32 xbar_cfg[5];
37466d6c815dSThierry Reding 	unsigned int i;
3747c57997bcSThierry Reding 	u32 value;
3748c57997bcSThierry Reding 	int err;
3749c57997bcSThierry Reding 
3750c57997bcSThierry Reding 	if (sor->soc->has_nvdisplay) {
3751c57997bcSThierry Reding 		err = of_property_read_u32(np, "nvidia,interface", &value);
3752c57997bcSThierry Reding 		if (err < 0)
3753c57997bcSThierry Reding 			return err;
3754c57997bcSThierry Reding 
3755c57997bcSThierry Reding 		sor->index = value;
3756c57997bcSThierry Reding 
3757c57997bcSThierry Reding 		/*
3758c57997bcSThierry Reding 		 * override the default that we already set for Tegra210 and
3759c57997bcSThierry Reding 		 * earlier
3760c57997bcSThierry Reding 		 */
3761c57997bcSThierry Reding 		sor->pad = TEGRA_IO_PAD_HDMI_DP0 + sor->index;
3762*24e64f86SThierry Reding 	} else {
3763*24e64f86SThierry Reding 		if (sor->soc->supports_edp)
3764*24e64f86SThierry Reding 			sor->index = 0;
3765*24e64f86SThierry Reding 		else
3766*24e64f86SThierry Reding 			sor->index = 1;
3767c57997bcSThierry Reding 	}
3768c57997bcSThierry Reding 
37696d6c815dSThierry Reding 	err = of_property_read_u32_array(np, "nvidia,xbar-cfg", xbar_cfg, 5);
37706d6c815dSThierry Reding 	if (err < 0) {
37716d6c815dSThierry Reding 		/* fall back to default per-SoC XBAR configuration */
37726d6c815dSThierry Reding 		for (i = 0; i < 5; i++)
37736d6c815dSThierry Reding 			sor->xbar_cfg[i] = sor->soc->xbar_cfg[i];
37746d6c815dSThierry Reding 	} else {
37756d6c815dSThierry Reding 		/* copy cells to SOR XBAR configuration */
37766d6c815dSThierry Reding 		for (i = 0; i < 5; i++)
37776d6c815dSThierry Reding 			sor->xbar_cfg[i] = xbar_cfg[i];
3778c57997bcSThierry Reding 	}
3779c57997bcSThierry Reding 
37806b6b6042SThierry Reding 	return 0;
37818e2988a7SThierry Reding }
37828e2988a7SThierry Reding 
37838e2988a7SThierry Reding static irqreturn_t tegra_sor_irq(int irq, void *data)
37848e2988a7SThierry Reding {
37858e2988a7SThierry Reding 	struct tegra_sor *sor = data;
37868e2988a7SThierry Reding 	u32 value;
37878e2988a7SThierry Reding 
37888e2988a7SThierry Reding 	value = tegra_sor_readl(sor, SOR_INT_STATUS);
37898e2988a7SThierry Reding 	tegra_sor_writel(sor, value, SOR_INT_STATUS);
37908e2988a7SThierry Reding 
37918e2988a7SThierry Reding 	if (value & SOR_INT_CODEC_SCRATCH0) {
37928e2988a7SThierry Reding 		value = tegra_sor_readl(sor, SOR_AUDIO_HDA_CODEC_SCRATCH0);
37938e2988a7SThierry Reding 
37948e2988a7SThierry Reding 		if (value & SOR_AUDIO_HDA_CODEC_SCRATCH0_VALID) {
3795cd54fb96SThierry Reding 			unsigned int format;
37968e2988a7SThierry Reding 
37978e2988a7SThierry Reding 			format = value & SOR_AUDIO_HDA_CODEC_SCRATCH0_FMT_MASK;
37988e2988a7SThierry Reding 
3799fad7b806SThierry Reding 			tegra_hda_parse_format(format, &sor->format);
38008e2988a7SThierry Reding 
38018e2988a7SThierry Reding 			tegra_sor_hdmi_audio_enable(sor);
38028e2988a7SThierry Reding 		} else {
38038e2988a7SThierry Reding 			tegra_sor_hdmi_audio_disable(sor);
38048e2988a7SThierry Reding 		}
38058e2988a7SThierry Reding 	}
38068e2988a7SThierry Reding 
38078e2988a7SThierry Reding 	return IRQ_HANDLED;
38088e2988a7SThierry Reding }
38098e2988a7SThierry Reding 
38106b6b6042SThierry Reding static int tegra_sor_probe(struct platform_device *pdev)
38116b6b6042SThierry Reding {
38126b6b6042SThierry Reding 	struct device_node *np;
38136b6b6042SThierry Reding 	struct tegra_sor *sor;
38146b6b6042SThierry Reding 	struct resource *regs;
38156b6b6042SThierry Reding 	int err;
38166b6b6042SThierry Reding 
38176b6b6042SThierry Reding 	sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL);
38186b6b6042SThierry Reding 	if (!sor)
38196b6b6042SThierry Reding 		return -ENOMEM;
38206b6b6042SThierry Reding 
38215faea3d0SThierry Reding 	sor->soc = of_device_get_match_data(&pdev->dev);
38226b6b6042SThierry Reding 	sor->output.dev = sor->dev = &pdev->dev;
3823459cc2c6SThierry Reding 
3824459cc2c6SThierry Reding 	sor->settings = devm_kmemdup(&pdev->dev, sor->soc->settings,
3825459cc2c6SThierry Reding 				     sor->soc->num_settings *
3826459cc2c6SThierry Reding 					sizeof(*sor->settings),
3827459cc2c6SThierry Reding 				     GFP_KERNEL);
3828459cc2c6SThierry Reding 	if (!sor->settings)
3829459cc2c6SThierry Reding 		return -ENOMEM;
3830459cc2c6SThierry Reding 
3831459cc2c6SThierry Reding 	sor->num_settings = sor->soc->num_settings;
38326b6b6042SThierry Reding 
38336b6b6042SThierry Reding 	np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0);
38346b6b6042SThierry Reding 	if (np) {
38359542c237SThierry Reding 		sor->aux = drm_dp_aux_find_by_of_node(np);
38366b6b6042SThierry Reding 		of_node_put(np);
38376b6b6042SThierry Reding 
38389542c237SThierry Reding 		if (!sor->aux)
38396b6b6042SThierry Reding 			return -EPROBE_DEFER;
38406f684de5SThierry Reding 
38416f684de5SThierry Reding 		sor->output.ddc = &sor->aux->ddc;
38426b6b6042SThierry Reding 	}
38436b6b6042SThierry Reding 
38449542c237SThierry Reding 	if (!sor->aux) {
3845459cc2c6SThierry Reding 		if (sor->soc->supports_hdmi) {
3846459cc2c6SThierry Reding 			sor->ops = &tegra_sor_hdmi_ops;
3847c57997bcSThierry Reding 			sor->pad = TEGRA_IO_PAD_HDMI;
3848459cc2c6SThierry Reding 		} else if (sor->soc->supports_lvds) {
3849459cc2c6SThierry Reding 			dev_err(&pdev->dev, "LVDS not supported yet\n");
3850459cc2c6SThierry Reding 			return -ENODEV;
3851459cc2c6SThierry Reding 		} else {
3852459cc2c6SThierry Reding 			dev_err(&pdev->dev, "unknown (non-DP) support\n");
3853459cc2c6SThierry Reding 			return -ENODEV;
3854459cc2c6SThierry Reding 		}
3855459cc2c6SThierry Reding 	} else {
3856459cc2c6SThierry Reding 		if (sor->soc->supports_edp) {
3857459cc2c6SThierry Reding 			sor->ops = &tegra_sor_edp_ops;
3858c57997bcSThierry Reding 			sor->pad = TEGRA_IO_PAD_LVDS;
3859459cc2c6SThierry Reding 		} else if (sor->soc->supports_dp) {
38600472c21bSThierry Reding 			sor->ops = &tegra_sor_dp_ops;
3861459cc2c6SThierry Reding 		} else {
3862459cc2c6SThierry Reding 			dev_err(&pdev->dev, "unknown (DP) support\n");
3863459cc2c6SThierry Reding 			return -ENODEV;
3864459cc2c6SThierry Reding 		}
3865459cc2c6SThierry Reding 	}
3866459cc2c6SThierry Reding 
3867c57997bcSThierry Reding 	err = tegra_sor_parse_dt(sor);
3868c57997bcSThierry Reding 	if (err < 0)
3869c57997bcSThierry Reding 		return err;
3870c57997bcSThierry Reding 
38716b6b6042SThierry Reding 	err = tegra_output_probe(&sor->output);
38724dbdc740SThierry Reding 	if (err < 0) {
38734dbdc740SThierry Reding 		dev_err(&pdev->dev, "failed to probe output: %d\n", err);
38746b6b6042SThierry Reding 		return err;
38754dbdc740SThierry Reding 	}
38766b6b6042SThierry Reding 
3877459cc2c6SThierry Reding 	if (sor->ops && sor->ops->probe) {
3878459cc2c6SThierry Reding 		err = sor->ops->probe(sor);
3879459cc2c6SThierry Reding 		if (err < 0) {
3880459cc2c6SThierry Reding 			dev_err(&pdev->dev, "failed to probe %s: %d\n",
3881459cc2c6SThierry Reding 				sor->ops->name, err);
3882459cc2c6SThierry Reding 			goto output;
3883459cc2c6SThierry Reding 		}
3884459cc2c6SThierry Reding 	}
3885459cc2c6SThierry Reding 
38866b6b6042SThierry Reding 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
38876b6b6042SThierry Reding 	sor->regs = devm_ioremap_resource(&pdev->dev, regs);
3888459cc2c6SThierry Reding 	if (IS_ERR(sor->regs)) {
3889459cc2c6SThierry Reding 		err = PTR_ERR(sor->regs);
3890459cc2c6SThierry Reding 		goto remove;
3891459cc2c6SThierry Reding 	}
38926b6b6042SThierry Reding 
38938e2988a7SThierry Reding 	err = platform_get_irq(pdev, 0);
38948e2988a7SThierry Reding 	if (err < 0) {
38958e2988a7SThierry Reding 		dev_err(&pdev->dev, "failed to get IRQ: %d\n", err);
38968e2988a7SThierry Reding 		goto remove;
38978e2988a7SThierry Reding 	}
38988e2988a7SThierry Reding 
38998e2988a7SThierry Reding 	sor->irq = err;
39008e2988a7SThierry Reding 
39018e2988a7SThierry Reding 	err = devm_request_irq(sor->dev, sor->irq, tegra_sor_irq, 0,
39028e2988a7SThierry Reding 			       dev_name(sor->dev), sor);
39038e2988a7SThierry Reding 	if (err < 0) {
39048e2988a7SThierry Reding 		dev_err(&pdev->dev, "failed to request IRQ: %d\n", err);
39058e2988a7SThierry Reding 		goto remove;
39068e2988a7SThierry Reding 	}
39078e2988a7SThierry Reding 
390811c632e1SThierry Reding 	sor->rst = devm_reset_control_get_exclusive_released(&pdev->dev, "sor");
39094dbdc740SThierry Reding 	if (IS_ERR(sor->rst)) {
3910459cc2c6SThierry Reding 		err = PTR_ERR(sor->rst);
3911180b46ecSThierry Reding 
3912180b46ecSThierry Reding 		if (err != -EBUSY || WARN_ON(!pdev->dev.pm_domain)) {
3913f8c79120SJon Hunter 			dev_err(&pdev->dev, "failed to get reset control: %d\n",
3914f8c79120SJon Hunter 				err);
3915459cc2c6SThierry Reding 			goto remove;
39164dbdc740SThierry Reding 		}
3917180b46ecSThierry Reding 
3918180b46ecSThierry Reding 		/*
3919180b46ecSThierry Reding 		 * At this point, the reset control is most likely being used
3920180b46ecSThierry Reding 		 * by the generic power domain implementation. With any luck
3921180b46ecSThierry Reding 		 * the power domain will have taken care of resetting the SOR
3922180b46ecSThierry Reding 		 * and we don't have to do anything.
3923180b46ecSThierry Reding 		 */
3924180b46ecSThierry Reding 		sor->rst = NULL;
3925f8c79120SJon Hunter 	}
39266b6b6042SThierry Reding 
39276b6b6042SThierry Reding 	sor->clk = devm_clk_get(&pdev->dev, NULL);
39284dbdc740SThierry Reding 	if (IS_ERR(sor->clk)) {
3929459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk);
3930459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get module clock: %d\n", err);
3931459cc2c6SThierry Reding 		goto remove;
39324dbdc740SThierry Reding 	}
39336b6b6042SThierry Reding 
3934618dee39SThierry Reding 	if (sor->soc->supports_hdmi || sor->soc->supports_dp) {
3935e1335e2fSThierry Reding 		struct device_node *np = pdev->dev.of_node;
3936e1335e2fSThierry Reding 		const char *name;
3937e1335e2fSThierry Reding 
3938e1335e2fSThierry Reding 		/*
3939e1335e2fSThierry Reding 		 * For backwards compatibility with Tegra210 device trees,
3940e1335e2fSThierry Reding 		 * fall back to the old clock name "source" if the new "out"
3941e1335e2fSThierry Reding 		 * clock is not available.
3942e1335e2fSThierry Reding 		 */
3943e1335e2fSThierry Reding 		if (of_property_match_string(np, "clock-names", "out") < 0)
3944e1335e2fSThierry Reding 			name = "source";
3945e1335e2fSThierry Reding 		else
3946e1335e2fSThierry Reding 			name = "out";
3947e1335e2fSThierry Reding 
3948e1335e2fSThierry Reding 		sor->clk_out = devm_clk_get(&pdev->dev, name);
3949e1335e2fSThierry Reding 		if (IS_ERR(sor->clk_out)) {
3950e1335e2fSThierry Reding 			err = PTR_ERR(sor->clk_out);
3951e1335e2fSThierry Reding 			dev_err(sor->dev, "failed to get %s clock: %d\n",
3952e1335e2fSThierry Reding 				name, err);
3953618dee39SThierry Reding 			goto remove;
3954618dee39SThierry Reding 		}
39551087fac1SThierry Reding 	} else {
3956d780537fSThierry Reding 		/* fall back to the module clock on SOR0 (eDP/LVDS only) */
39571087fac1SThierry Reding 		sor->clk_out = sor->clk;
3958618dee39SThierry Reding 	}
3959618dee39SThierry Reding 
39606b6b6042SThierry Reding 	sor->clk_parent = devm_clk_get(&pdev->dev, "parent");
39614dbdc740SThierry Reding 	if (IS_ERR(sor->clk_parent)) {
3962459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_parent);
3963459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get parent clock: %d\n", err);
3964459cc2c6SThierry Reding 		goto remove;
39654dbdc740SThierry Reding 	}
39666b6b6042SThierry Reding 
39676b6b6042SThierry Reding 	sor->clk_safe = devm_clk_get(&pdev->dev, "safe");
39684dbdc740SThierry Reding 	if (IS_ERR(sor->clk_safe)) {
3969459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_safe);
3970459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get safe clock: %d\n", err);
3971459cc2c6SThierry Reding 		goto remove;
39724dbdc740SThierry Reding 	}
39736b6b6042SThierry Reding 
39746b6b6042SThierry Reding 	sor->clk_dp = devm_clk_get(&pdev->dev, "dp");
39754dbdc740SThierry Reding 	if (IS_ERR(sor->clk_dp)) {
3976459cc2c6SThierry Reding 		err = PTR_ERR(sor->clk_dp);
3977459cc2c6SThierry Reding 		dev_err(&pdev->dev, "failed to get DP clock: %d\n", err);
3978459cc2c6SThierry Reding 		goto remove;
39794dbdc740SThierry Reding 	}
39806b6b6042SThierry Reding 
3981e1335e2fSThierry Reding 	/*
3982e1335e2fSThierry Reding 	 * Starting with Tegra186, the BPMP provides an implementation for
3983e1335e2fSThierry Reding 	 * the pad output clock, so we have to look it up from device tree.
3984e1335e2fSThierry Reding 	 */
3985e1335e2fSThierry Reding 	sor->clk_pad = devm_clk_get(&pdev->dev, "pad");
3986e1335e2fSThierry Reding 	if (IS_ERR(sor->clk_pad)) {
3987e1335e2fSThierry Reding 		if (sor->clk_pad != ERR_PTR(-ENOENT)) {
3988e1335e2fSThierry Reding 			err = PTR_ERR(sor->clk_pad);
3989e1335e2fSThierry Reding 			goto remove;
3990e1335e2fSThierry Reding 		}
3991e1335e2fSThierry Reding 
3992e1335e2fSThierry Reding 		/*
3993e1335e2fSThierry Reding 		 * If the pad output clock is not available, then we assume
3994e1335e2fSThierry Reding 		 * we're on Tegra210 or earlier and have to provide our own
3995e1335e2fSThierry Reding 		 * implementation.
3996e1335e2fSThierry Reding 		 */
3997e1335e2fSThierry Reding 		sor->clk_pad = NULL;
3998e1335e2fSThierry Reding 	}
3999e1335e2fSThierry Reding 
4000e1335e2fSThierry Reding 	/*
4001e1335e2fSThierry Reding 	 * The bootloader may have set up the SOR such that it's module clock
4002e1335e2fSThierry Reding 	 * is sourced by one of the display PLLs. However, that doesn't work
4003e1335e2fSThierry Reding 	 * without properly having set up other bits of the SOR.
4004e1335e2fSThierry Reding 	 */
4005e1335e2fSThierry Reding 	err = clk_set_parent(sor->clk_out, sor->clk_safe);
4006e1335e2fSThierry Reding 	if (err < 0) {
4007e1335e2fSThierry Reding 		dev_err(&pdev->dev, "failed to use safe clock: %d\n", err);
4008e1335e2fSThierry Reding 		goto remove;
4009e1335e2fSThierry Reding 	}
4010e1335e2fSThierry Reding 
4011aaff8bd2SThierry Reding 	platform_set_drvdata(pdev, sor);
4012aaff8bd2SThierry Reding 	pm_runtime_enable(&pdev->dev);
4013aaff8bd2SThierry Reding 
4014e1335e2fSThierry Reding 	/*
4015e1335e2fSThierry Reding 	 * On Tegra210 and earlier, provide our own implementation for the
4016e1335e2fSThierry Reding 	 * pad output clock.
4017e1335e2fSThierry Reding 	 */
4018e1335e2fSThierry Reding 	if (!sor->clk_pad) {
4019e1335e2fSThierry Reding 		err = pm_runtime_get_sync(&pdev->dev);
4020e1335e2fSThierry Reding 		if (err < 0) {
4021e1335e2fSThierry Reding 			dev_err(&pdev->dev, "failed to get runtime PM: %d\n",
4022e1335e2fSThierry Reding 				err);
4023e1335e2fSThierry Reding 			goto remove;
4024e1335e2fSThierry Reding 		}
4025b299221cSThierry Reding 
4026e1335e2fSThierry Reding 		sor->clk_pad = tegra_clk_sor_pad_register(sor,
4027e1335e2fSThierry Reding 							  "sor1_pad_clkout");
4028e1335e2fSThierry Reding 		pm_runtime_put(&pdev->dev);
4029e1335e2fSThierry Reding 	}
4030e1335e2fSThierry Reding 
4031e1335e2fSThierry Reding 	if (IS_ERR(sor->clk_pad)) {
4032e1335e2fSThierry Reding 		err = PTR_ERR(sor->clk_pad);
4033e1335e2fSThierry Reding 		dev_err(&pdev->dev, "failed to register SOR pad clock: %d\n",
4034e1335e2fSThierry Reding 			err);
4035b299221cSThierry Reding 		goto remove;
4036b299221cSThierry Reding 	}
4037b299221cSThierry Reding 
40386b6b6042SThierry Reding 	INIT_LIST_HEAD(&sor->client.list);
40396b6b6042SThierry Reding 	sor->client.ops = &sor_client_ops;
40406b6b6042SThierry Reding 	sor->client.dev = &pdev->dev;
40416b6b6042SThierry Reding 
40426b6b6042SThierry Reding 	err = host1x_client_register(&sor->client);
40436b6b6042SThierry Reding 	if (err < 0) {
40446b6b6042SThierry Reding 		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
40456b6b6042SThierry Reding 			err);
4046459cc2c6SThierry Reding 		goto remove;
40476b6b6042SThierry Reding 	}
40486b6b6042SThierry Reding 
40496b6b6042SThierry Reding 	return 0;
4050459cc2c6SThierry Reding 
4051459cc2c6SThierry Reding remove:
4052459cc2c6SThierry Reding 	if (sor->ops && sor->ops->remove)
4053459cc2c6SThierry Reding 		sor->ops->remove(sor);
4054459cc2c6SThierry Reding output:
4055459cc2c6SThierry Reding 	tegra_output_remove(&sor->output);
4056459cc2c6SThierry Reding 	return err;
40576b6b6042SThierry Reding }
40586b6b6042SThierry Reding 
40596b6b6042SThierry Reding static int tegra_sor_remove(struct platform_device *pdev)
40606b6b6042SThierry Reding {
40616b6b6042SThierry Reding 	struct tegra_sor *sor = platform_get_drvdata(pdev);
40626b6b6042SThierry Reding 	int err;
40636b6b6042SThierry Reding 
4064aaff8bd2SThierry Reding 	pm_runtime_disable(&pdev->dev);
4065aaff8bd2SThierry Reding 
40666b6b6042SThierry Reding 	err = host1x_client_unregister(&sor->client);
40676b6b6042SThierry Reding 	if (err < 0) {
40686b6b6042SThierry Reding 		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
40696b6b6042SThierry Reding 			err);
40706b6b6042SThierry Reding 		return err;
40716b6b6042SThierry Reding 	}
40726b6b6042SThierry Reding 
4073459cc2c6SThierry Reding 	if (sor->ops && sor->ops->remove) {
4074459cc2c6SThierry Reding 		err = sor->ops->remove(sor);
4075459cc2c6SThierry Reding 		if (err < 0)
4076459cc2c6SThierry Reding 			dev_err(&pdev->dev, "failed to remove SOR: %d\n", err);
4077459cc2c6SThierry Reding 	}
4078459cc2c6SThierry Reding 
4079328ec69eSThierry Reding 	tegra_output_remove(&sor->output);
40806b6b6042SThierry Reding 
40816b6b6042SThierry Reding 	return 0;
40826b6b6042SThierry Reding }
40836b6b6042SThierry Reding 
4084aaff8bd2SThierry Reding #ifdef CONFIG_PM
4085aaff8bd2SThierry Reding static int tegra_sor_suspend(struct device *dev)
4086aaff8bd2SThierry Reding {
4087aaff8bd2SThierry Reding 	struct tegra_sor *sor = dev_get_drvdata(dev);
4088aaff8bd2SThierry Reding 	int err;
4089aaff8bd2SThierry Reding 
4090f8c79120SJon Hunter 	if (sor->rst) {
4091aaff8bd2SThierry Reding 		err = reset_control_assert(sor->rst);
4092aaff8bd2SThierry Reding 		if (err < 0) {
4093aaff8bd2SThierry Reding 			dev_err(dev, "failed to assert reset: %d\n", err);
4094aaff8bd2SThierry Reding 			return err;
4095aaff8bd2SThierry Reding 		}
409611c632e1SThierry Reding 
409711c632e1SThierry Reding 		reset_control_release(sor->rst);
4098f8c79120SJon Hunter 	}
4099aaff8bd2SThierry Reding 
4100aaff8bd2SThierry Reding 	usleep_range(1000, 2000);
4101aaff8bd2SThierry Reding 
4102aaff8bd2SThierry Reding 	clk_disable_unprepare(sor->clk);
4103aaff8bd2SThierry Reding 
4104aaff8bd2SThierry Reding 	return 0;
4105aaff8bd2SThierry Reding }
4106aaff8bd2SThierry Reding 
4107aaff8bd2SThierry Reding static int tegra_sor_resume(struct device *dev)
4108aaff8bd2SThierry Reding {
4109aaff8bd2SThierry Reding 	struct tegra_sor *sor = dev_get_drvdata(dev);
4110aaff8bd2SThierry Reding 	int err;
4111aaff8bd2SThierry Reding 
4112aaff8bd2SThierry Reding 	err = clk_prepare_enable(sor->clk);
4113aaff8bd2SThierry Reding 	if (err < 0) {
4114aaff8bd2SThierry Reding 		dev_err(dev, "failed to enable clock: %d\n", err);
4115aaff8bd2SThierry Reding 		return err;
4116aaff8bd2SThierry Reding 	}
4117aaff8bd2SThierry Reding 
4118aaff8bd2SThierry Reding 	usleep_range(1000, 2000);
4119aaff8bd2SThierry Reding 
4120f8c79120SJon Hunter 	if (sor->rst) {
412111c632e1SThierry Reding 		err = reset_control_acquire(sor->rst);
412211c632e1SThierry Reding 		if (err < 0) {
412311c632e1SThierry Reding 			dev_err(dev, "failed to acquire reset: %d\n", err);
412411c632e1SThierry Reding 			clk_disable_unprepare(sor->clk);
412511c632e1SThierry Reding 			return err;
412611c632e1SThierry Reding 		}
412711c632e1SThierry Reding 
4128aaff8bd2SThierry Reding 		err = reset_control_deassert(sor->rst);
4129aaff8bd2SThierry Reding 		if (err < 0) {
4130aaff8bd2SThierry Reding 			dev_err(dev, "failed to deassert reset: %d\n", err);
413111c632e1SThierry Reding 			reset_control_release(sor->rst);
4132aaff8bd2SThierry Reding 			clk_disable_unprepare(sor->clk);
4133aaff8bd2SThierry Reding 			return err;
4134aaff8bd2SThierry Reding 		}
4135f8c79120SJon Hunter 	}
4136aaff8bd2SThierry Reding 
4137aaff8bd2SThierry Reding 	return 0;
4138aaff8bd2SThierry Reding }
4139aaff8bd2SThierry Reding #endif
4140aaff8bd2SThierry Reding 
4141aaff8bd2SThierry Reding static const struct dev_pm_ops tegra_sor_pm_ops = {
4142aaff8bd2SThierry Reding 	SET_RUNTIME_PM_OPS(tegra_sor_suspend, tegra_sor_resume, NULL)
4143aaff8bd2SThierry Reding };
4144aaff8bd2SThierry Reding 
41456b6b6042SThierry Reding struct platform_driver tegra_sor_driver = {
41466b6b6042SThierry Reding 	.driver = {
41476b6b6042SThierry Reding 		.name = "tegra-sor",
41486b6b6042SThierry Reding 		.of_match_table = tegra_sor_of_match,
4149aaff8bd2SThierry Reding 		.pm = &tegra_sor_pm_ops,
41506b6b6042SThierry Reding 	},
41516b6b6042SThierry Reding 	.probe = tegra_sor_probe,
41526b6b6042SThierry Reding 	.remove = tegra_sor_remove,
41536b6b6042SThierry Reding };
4154