16b6b6042SThierry Reding /* 26b6b6042SThierry Reding * Copyright (C) 2013 NVIDIA Corporation 36b6b6042SThierry Reding * 46b6b6042SThierry Reding * This program is free software; you can redistribute it and/or modify 56b6b6042SThierry Reding * it under the terms of the GNU General Public License version 2 as 66b6b6042SThierry Reding * published by the Free Software Foundation. 76b6b6042SThierry Reding */ 86b6b6042SThierry Reding 96b6b6042SThierry Reding #include <linux/clk.h> 10b299221cSThierry Reding #include <linux/clk-provider.h> 11a82752e1SThierry Reding #include <linux/debugfs.h> 126fad8f66SThierry Reding #include <linux/gpio.h> 136b6b6042SThierry Reding #include <linux/io.h> 14459cc2c6SThierry Reding #include <linux/of_device.h> 156b6b6042SThierry Reding #include <linux/platform_device.h> 16aaff8bd2SThierry Reding #include <linux/pm_runtime.h> 17459cc2c6SThierry Reding #include <linux/regulator/consumer.h> 186b6b6042SThierry Reding #include <linux/reset.h> 19306a7f91SThierry Reding 207232398aSThierry Reding #include <soc/tegra/pmc.h> 216b6b6042SThierry Reding 224aa3df71SThierry Reding #include <drm/drm_atomic_helper.h> 236b6b6042SThierry Reding #include <drm/drm_dp_helper.h> 246fad8f66SThierry Reding #include <drm/drm_panel.h> 256b6b6042SThierry Reding 266b6b6042SThierry Reding #include "dc.h" 276b6b6042SThierry Reding #include "drm.h" 286b6b6042SThierry Reding #include "sor.h" 29932f6529SThierry Reding #include "trace.h" 306b6b6042SThierry Reding 31459cc2c6SThierry Reding #define SOR_REKEY 0x38 32459cc2c6SThierry Reding 33459cc2c6SThierry Reding struct tegra_sor_hdmi_settings { 34459cc2c6SThierry Reding unsigned long frequency; 35459cc2c6SThierry Reding 36459cc2c6SThierry Reding u8 vcocap; 37459cc2c6SThierry Reding u8 ichpmp; 38459cc2c6SThierry Reding u8 loadadj; 39459cc2c6SThierry Reding u8 termadj; 40459cc2c6SThierry Reding u8 tx_pu; 41459cc2c6SThierry Reding u8 bg_vref; 42459cc2c6SThierry Reding 43459cc2c6SThierry Reding u8 drive_current[4]; 44459cc2c6SThierry Reding u8 preemphasis[4]; 45459cc2c6SThierry Reding }; 46459cc2c6SThierry Reding 47459cc2c6SThierry Reding #if 1 48459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = { 49459cc2c6SThierry Reding { 50459cc2c6SThierry Reding .frequency = 54000000, 51459cc2c6SThierry Reding .vcocap = 0x0, 52459cc2c6SThierry Reding .ichpmp = 0x1, 53459cc2c6SThierry Reding .loadadj = 0x3, 54459cc2c6SThierry Reding .termadj = 0x9, 55459cc2c6SThierry Reding .tx_pu = 0x10, 56459cc2c6SThierry Reding .bg_vref = 0x8, 57459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 58459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 59459cc2c6SThierry Reding }, { 60459cc2c6SThierry Reding .frequency = 75000000, 61459cc2c6SThierry Reding .vcocap = 0x3, 62459cc2c6SThierry Reding .ichpmp = 0x1, 63459cc2c6SThierry Reding .loadadj = 0x3, 64459cc2c6SThierry Reding .termadj = 0x9, 65459cc2c6SThierry Reding .tx_pu = 0x40, 66459cc2c6SThierry Reding .bg_vref = 0x8, 67459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 68459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 69459cc2c6SThierry Reding }, { 70459cc2c6SThierry Reding .frequency = 150000000, 71459cc2c6SThierry Reding .vcocap = 0x3, 72459cc2c6SThierry Reding .ichpmp = 0x1, 73459cc2c6SThierry Reding .loadadj = 0x3, 74459cc2c6SThierry Reding .termadj = 0x9, 75459cc2c6SThierry Reding .tx_pu = 0x66, 76459cc2c6SThierry Reding .bg_vref = 0x8, 77459cc2c6SThierry Reding .drive_current = { 0x33, 0x3a, 0x3a, 0x3a }, 78459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 79459cc2c6SThierry Reding }, { 80459cc2c6SThierry Reding .frequency = 300000000, 81459cc2c6SThierry Reding .vcocap = 0x3, 82459cc2c6SThierry Reding .ichpmp = 0x1, 83459cc2c6SThierry Reding .loadadj = 0x3, 84459cc2c6SThierry Reding .termadj = 0x9, 85459cc2c6SThierry Reding .tx_pu = 0x66, 86459cc2c6SThierry Reding .bg_vref = 0xa, 87459cc2c6SThierry Reding .drive_current = { 0x33, 0x3f, 0x3f, 0x3f }, 88459cc2c6SThierry Reding .preemphasis = { 0x00, 0x17, 0x17, 0x17 }, 89459cc2c6SThierry Reding }, { 90459cc2c6SThierry Reding .frequency = 600000000, 91459cc2c6SThierry Reding .vcocap = 0x3, 92459cc2c6SThierry Reding .ichpmp = 0x1, 93459cc2c6SThierry Reding .loadadj = 0x3, 94459cc2c6SThierry Reding .termadj = 0x9, 95459cc2c6SThierry Reding .tx_pu = 0x66, 96459cc2c6SThierry Reding .bg_vref = 0x8, 97459cc2c6SThierry Reding .drive_current = { 0x33, 0x3f, 0x3f, 0x3f }, 98459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 99459cc2c6SThierry Reding }, 100459cc2c6SThierry Reding }; 101459cc2c6SThierry Reding #else 102459cc2c6SThierry Reding static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = { 103459cc2c6SThierry Reding { 104459cc2c6SThierry Reding .frequency = 75000000, 105459cc2c6SThierry Reding .vcocap = 0x3, 106459cc2c6SThierry Reding .ichpmp = 0x1, 107459cc2c6SThierry Reding .loadadj = 0x3, 108459cc2c6SThierry Reding .termadj = 0x9, 109459cc2c6SThierry Reding .tx_pu = 0x40, 110459cc2c6SThierry Reding .bg_vref = 0x8, 111459cc2c6SThierry Reding .drive_current = { 0x29, 0x29, 0x29, 0x29 }, 112459cc2c6SThierry Reding .preemphasis = { 0x00, 0x00, 0x00, 0x00 }, 113459cc2c6SThierry Reding }, { 114459cc2c6SThierry Reding .frequency = 150000000, 115459cc2c6SThierry Reding .vcocap = 0x3, 116459cc2c6SThierry Reding .ichpmp = 0x1, 117459cc2c6SThierry Reding .loadadj = 0x3, 118459cc2c6SThierry Reding .termadj = 0x9, 119459cc2c6SThierry Reding .tx_pu = 0x66, 120459cc2c6SThierry Reding .bg_vref = 0x8, 121459cc2c6SThierry Reding .drive_current = { 0x30, 0x37, 0x37, 0x37 }, 122459cc2c6SThierry Reding .preemphasis = { 0x01, 0x02, 0x02, 0x02 }, 123459cc2c6SThierry Reding }, { 124459cc2c6SThierry Reding .frequency = 300000000, 125459cc2c6SThierry Reding .vcocap = 0x3, 126459cc2c6SThierry Reding .ichpmp = 0x6, 127459cc2c6SThierry Reding .loadadj = 0x3, 128459cc2c6SThierry Reding .termadj = 0x9, 129459cc2c6SThierry Reding .tx_pu = 0x66, 130459cc2c6SThierry Reding .bg_vref = 0xf, 131459cc2c6SThierry Reding .drive_current = { 0x30, 0x37, 0x37, 0x37 }, 132459cc2c6SThierry Reding .preemphasis = { 0x10, 0x3e, 0x3e, 0x3e }, 133459cc2c6SThierry Reding }, { 134459cc2c6SThierry Reding .frequency = 600000000, 135459cc2c6SThierry Reding .vcocap = 0x3, 136459cc2c6SThierry Reding .ichpmp = 0xa, 137459cc2c6SThierry Reding .loadadj = 0x3, 138459cc2c6SThierry Reding .termadj = 0xb, 139459cc2c6SThierry Reding .tx_pu = 0x66, 140459cc2c6SThierry Reding .bg_vref = 0xe, 141459cc2c6SThierry Reding .drive_current = { 0x35, 0x3e, 0x3e, 0x3e }, 142459cc2c6SThierry Reding .preemphasis = { 0x02, 0x3f, 0x3f, 0x3f }, 143459cc2c6SThierry Reding }, 144459cc2c6SThierry Reding }; 145459cc2c6SThierry Reding #endif 146459cc2c6SThierry Reding 147459cc2c6SThierry Reding struct tegra_sor_soc { 148459cc2c6SThierry Reding bool supports_edp; 149459cc2c6SThierry Reding bool supports_lvds; 150459cc2c6SThierry Reding bool supports_hdmi; 151459cc2c6SThierry Reding bool supports_dp; 152459cc2c6SThierry Reding 153459cc2c6SThierry Reding const struct tegra_sor_hdmi_settings *settings; 154459cc2c6SThierry Reding unsigned int num_settings; 15530b49435SThierry Reding 15630b49435SThierry Reding const u8 *xbar_cfg; 157459cc2c6SThierry Reding }; 158459cc2c6SThierry Reding 159459cc2c6SThierry Reding struct tegra_sor; 160459cc2c6SThierry Reding 161459cc2c6SThierry Reding struct tegra_sor_ops { 162459cc2c6SThierry Reding const char *name; 163459cc2c6SThierry Reding int (*probe)(struct tegra_sor *sor); 164459cc2c6SThierry Reding int (*remove)(struct tegra_sor *sor); 165459cc2c6SThierry Reding }; 166459cc2c6SThierry Reding 1676b6b6042SThierry Reding struct tegra_sor { 1686b6b6042SThierry Reding struct host1x_client client; 1696b6b6042SThierry Reding struct tegra_output output; 1706b6b6042SThierry Reding struct device *dev; 1716b6b6042SThierry Reding 172459cc2c6SThierry Reding const struct tegra_sor_soc *soc; 1736b6b6042SThierry Reding void __iomem *regs; 1746b6b6042SThierry Reding 1756b6b6042SThierry Reding struct reset_control *rst; 1766b6b6042SThierry Reding struct clk *clk_parent; 1776b6b6042SThierry Reding struct clk *clk_safe; 178e1335e2fSThierry Reding struct clk *clk_out; 179e1335e2fSThierry Reding struct clk *clk_pad; 1806b6b6042SThierry Reding struct clk *clk_dp; 1816b6b6042SThierry Reding struct clk *clk; 1826b6b6042SThierry Reding 1839542c237SThierry Reding struct drm_dp_aux *aux; 1846b6b6042SThierry Reding 185dab16336SThierry Reding struct drm_info_list *debugfs_files; 186dab16336SThierry Reding struct drm_minor *minor; 187a82752e1SThierry Reding struct dentry *debugfs; 188459cc2c6SThierry Reding 189459cc2c6SThierry Reding const struct tegra_sor_ops *ops; 190459cc2c6SThierry Reding 191459cc2c6SThierry Reding /* for HDMI 2.0 */ 192459cc2c6SThierry Reding struct tegra_sor_hdmi_settings *settings; 193459cc2c6SThierry Reding unsigned int num_settings; 194459cc2c6SThierry Reding 195459cc2c6SThierry Reding struct regulator *avdd_io_supply; 196459cc2c6SThierry Reding struct regulator *vdd_pll_supply; 197459cc2c6SThierry Reding struct regulator *hdmi_supply; 1986b6b6042SThierry Reding }; 1996b6b6042SThierry Reding 200c31efa7aSThierry Reding struct tegra_sor_state { 201c31efa7aSThierry Reding struct drm_connector_state base; 202c31efa7aSThierry Reding 203c31efa7aSThierry Reding unsigned int bpc; 204c31efa7aSThierry Reding }; 205c31efa7aSThierry Reding 206c31efa7aSThierry Reding static inline struct tegra_sor_state * 207c31efa7aSThierry Reding to_sor_state(struct drm_connector_state *state) 208c31efa7aSThierry Reding { 209c31efa7aSThierry Reding return container_of(state, struct tegra_sor_state, base); 210c31efa7aSThierry Reding } 211c31efa7aSThierry Reding 21234fa183bSThierry Reding struct tegra_sor_config { 21334fa183bSThierry Reding u32 bits_per_pixel; 21434fa183bSThierry Reding 21534fa183bSThierry Reding u32 active_polarity; 21634fa183bSThierry Reding u32 active_count; 21734fa183bSThierry Reding u32 tu_size; 21834fa183bSThierry Reding u32 active_frac; 21934fa183bSThierry Reding u32 watermark; 2207890b576SThierry Reding 2217890b576SThierry Reding u32 hblank_symbols; 2227890b576SThierry Reding u32 vblank_symbols; 22334fa183bSThierry Reding }; 22434fa183bSThierry Reding 2256b6b6042SThierry Reding static inline struct tegra_sor * 2266b6b6042SThierry Reding host1x_client_to_sor(struct host1x_client *client) 2276b6b6042SThierry Reding { 2286b6b6042SThierry Reding return container_of(client, struct tegra_sor, client); 2296b6b6042SThierry Reding } 2306b6b6042SThierry Reding 2316b6b6042SThierry Reding static inline struct tegra_sor *to_sor(struct tegra_output *output) 2326b6b6042SThierry Reding { 2336b6b6042SThierry Reding return container_of(output, struct tegra_sor, output); 2346b6b6042SThierry Reding } 2356b6b6042SThierry Reding 2365c5f1301SThierry Reding static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned int offset) 2376b6b6042SThierry Reding { 238932f6529SThierry Reding u32 value = readl(sor->regs + (offset << 2)); 239932f6529SThierry Reding 240932f6529SThierry Reding trace_sor_readl(sor->dev, offset, value); 241932f6529SThierry Reding 242932f6529SThierry Reding return value; 2436b6b6042SThierry Reding } 2446b6b6042SThierry Reding 24528fe2076SThierry Reding static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value, 2465c5f1301SThierry Reding unsigned int offset) 2476b6b6042SThierry Reding { 248932f6529SThierry Reding trace_sor_writel(sor->dev, offset, value); 2496b6b6042SThierry Reding writel(value, sor->regs + (offset << 2)); 2506b6b6042SThierry Reding } 2516b6b6042SThierry Reding 25225bb2cecSThierry Reding static int tegra_sor_set_parent_clock(struct tegra_sor *sor, struct clk *parent) 25325bb2cecSThierry Reding { 25425bb2cecSThierry Reding int err; 25525bb2cecSThierry Reding 25625bb2cecSThierry Reding clk_disable_unprepare(sor->clk); 25725bb2cecSThierry Reding 258e1335e2fSThierry Reding err = clk_set_parent(sor->clk_out, parent); 25925bb2cecSThierry Reding if (err < 0) 26025bb2cecSThierry Reding return err; 26125bb2cecSThierry Reding 26225bb2cecSThierry Reding err = clk_prepare_enable(sor->clk); 26325bb2cecSThierry Reding if (err < 0) 26425bb2cecSThierry Reding return err; 26525bb2cecSThierry Reding 26625bb2cecSThierry Reding return 0; 26725bb2cecSThierry Reding } 26825bb2cecSThierry Reding 269e1335e2fSThierry Reding struct tegra_clk_sor_pad { 270b299221cSThierry Reding struct clk_hw hw; 271b299221cSThierry Reding struct tegra_sor *sor; 272b299221cSThierry Reding }; 273b299221cSThierry Reding 274e1335e2fSThierry Reding static inline struct tegra_clk_sor_pad *to_pad(struct clk_hw *hw) 275b299221cSThierry Reding { 276e1335e2fSThierry Reding return container_of(hw, struct tegra_clk_sor_pad, hw); 277b299221cSThierry Reding } 278b299221cSThierry Reding 279e1335e2fSThierry Reding static const char * const tegra_clk_sor_pad_parents[] = { 280b299221cSThierry Reding "pll_d2_out0", "pll_dp" 281b299221cSThierry Reding }; 282b299221cSThierry Reding 283e1335e2fSThierry Reding static int tegra_clk_sor_pad_set_parent(struct clk_hw *hw, u8 index) 284b299221cSThierry Reding { 285e1335e2fSThierry Reding struct tegra_clk_sor_pad *pad = to_pad(hw); 286e1335e2fSThierry Reding struct tegra_sor *sor = pad->sor; 287b299221cSThierry Reding u32 value; 288b299221cSThierry Reding 289b299221cSThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 290b299221cSThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 291b299221cSThierry Reding 292b299221cSThierry Reding switch (index) { 293b299221cSThierry Reding case 0: 294b299221cSThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK; 295b299221cSThierry Reding break; 296b299221cSThierry Reding 297b299221cSThierry Reding case 1: 298b299221cSThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK; 299b299221cSThierry Reding break; 300b299221cSThierry Reding } 301b299221cSThierry Reding 302b299221cSThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 303b299221cSThierry Reding 304b299221cSThierry Reding return 0; 305b299221cSThierry Reding } 306b299221cSThierry Reding 307e1335e2fSThierry Reding static u8 tegra_clk_sor_pad_get_parent(struct clk_hw *hw) 308b299221cSThierry Reding { 309e1335e2fSThierry Reding struct tegra_clk_sor_pad *pad = to_pad(hw); 310e1335e2fSThierry Reding struct tegra_sor *sor = pad->sor; 311b299221cSThierry Reding u8 parent = U8_MAX; 312b299221cSThierry Reding u32 value; 313b299221cSThierry Reding 314b299221cSThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 315b299221cSThierry Reding 316b299221cSThierry Reding switch (value & SOR_CLK_CNTRL_DP_CLK_SEL_MASK) { 317b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK: 318b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK: 319b299221cSThierry Reding parent = 0; 320b299221cSThierry Reding break; 321b299221cSThierry Reding 322b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK: 323b299221cSThierry Reding case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK: 324b299221cSThierry Reding parent = 1; 325b299221cSThierry Reding break; 326b299221cSThierry Reding } 327b299221cSThierry Reding 328b299221cSThierry Reding return parent; 329b299221cSThierry Reding } 330b299221cSThierry Reding 331e1335e2fSThierry Reding static const struct clk_ops tegra_clk_sor_pad_ops = { 332e1335e2fSThierry Reding .set_parent = tegra_clk_sor_pad_set_parent, 333e1335e2fSThierry Reding .get_parent = tegra_clk_sor_pad_get_parent, 334b299221cSThierry Reding }; 335b299221cSThierry Reding 336e1335e2fSThierry Reding static struct clk *tegra_clk_sor_pad_register(struct tegra_sor *sor, 337b299221cSThierry Reding const char *name) 338b299221cSThierry Reding { 339e1335e2fSThierry Reding struct tegra_clk_sor_pad *pad; 340b299221cSThierry Reding struct clk_init_data init; 341b299221cSThierry Reding struct clk *clk; 342b299221cSThierry Reding 343e1335e2fSThierry Reding pad = devm_kzalloc(sor->dev, sizeof(*pad), GFP_KERNEL); 344e1335e2fSThierry Reding if (!pad) 345b299221cSThierry Reding return ERR_PTR(-ENOMEM); 346b299221cSThierry Reding 347e1335e2fSThierry Reding pad->sor = sor; 348b299221cSThierry Reding 349b299221cSThierry Reding init.name = name; 350b299221cSThierry Reding init.flags = 0; 351e1335e2fSThierry Reding init.parent_names = tegra_clk_sor_pad_parents; 352e1335e2fSThierry Reding init.num_parents = ARRAY_SIZE(tegra_clk_sor_pad_parents); 353e1335e2fSThierry Reding init.ops = &tegra_clk_sor_pad_ops; 354b299221cSThierry Reding 355e1335e2fSThierry Reding pad->hw.init = &init; 356b299221cSThierry Reding 357e1335e2fSThierry Reding clk = devm_clk_register(sor->dev, &pad->hw); 358b299221cSThierry Reding 359b299221cSThierry Reding return clk; 360b299221cSThierry Reding } 361b299221cSThierry Reding 3626b6b6042SThierry Reding static int tegra_sor_dp_train_fast(struct tegra_sor *sor, 3636b6b6042SThierry Reding struct drm_dp_link *link) 3646b6b6042SThierry Reding { 3656b6b6042SThierry Reding unsigned int i; 3666b6b6042SThierry Reding u8 pattern; 36728fe2076SThierry Reding u32 value; 3686b6b6042SThierry Reding int err; 3696b6b6042SThierry Reding 3706b6b6042SThierry Reding /* setup lane parameters */ 3716b6b6042SThierry Reding value = SOR_LANE_DRIVE_CURRENT_LANE3(0x40) | 3726b6b6042SThierry Reding SOR_LANE_DRIVE_CURRENT_LANE2(0x40) | 3736b6b6042SThierry Reding SOR_LANE_DRIVE_CURRENT_LANE1(0x40) | 3746b6b6042SThierry Reding SOR_LANE_DRIVE_CURRENT_LANE0(0x40); 375a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0); 3766b6b6042SThierry Reding 3776b6b6042SThierry Reding value = SOR_LANE_PREEMPHASIS_LANE3(0x0f) | 3786b6b6042SThierry Reding SOR_LANE_PREEMPHASIS_LANE2(0x0f) | 3796b6b6042SThierry Reding SOR_LANE_PREEMPHASIS_LANE1(0x0f) | 3806b6b6042SThierry Reding SOR_LANE_PREEMPHASIS_LANE0(0x0f); 381a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0); 3826b6b6042SThierry Reding 383a9a9e4fdSThierry Reding value = SOR_LANE_POSTCURSOR_LANE3(0x00) | 384a9a9e4fdSThierry Reding SOR_LANE_POSTCURSOR_LANE2(0x00) | 385a9a9e4fdSThierry Reding SOR_LANE_POSTCURSOR_LANE1(0x00) | 386a9a9e4fdSThierry Reding SOR_LANE_POSTCURSOR_LANE0(0x00); 387a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_LANE_POSTCURSOR0); 3886b6b6042SThierry Reding 3896b6b6042SThierry Reding /* disable LVDS mode */ 3906b6b6042SThierry Reding tegra_sor_writel(sor, 0, SOR_LVDS); 3916b6b6042SThierry Reding 392a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 3936b6b6042SThierry Reding value |= SOR_DP_PADCTL_TX_PU_ENABLE; 3946b6b6042SThierry Reding value &= ~SOR_DP_PADCTL_TX_PU_MASK; 3956b6b6042SThierry Reding value |= SOR_DP_PADCTL_TX_PU(2); /* XXX: don't hardcode? */ 396a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 3976b6b6042SThierry Reding 398a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 3996b6b6042SThierry Reding value |= SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 | 4006b6b6042SThierry Reding SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0; 401a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 4026b6b6042SThierry Reding 4036b6b6042SThierry Reding usleep_range(10, 100); 4046b6b6042SThierry Reding 405a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 4066b6b6042SThierry Reding value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 | 4076b6b6042SThierry Reding SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0); 408a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 4096b6b6042SThierry Reding 4109542c237SThierry Reding err = drm_dp_aux_prepare(sor->aux, DP_SET_ANSI_8B10B); 4116b6b6042SThierry Reding if (err < 0) 4126b6b6042SThierry Reding return err; 4136b6b6042SThierry Reding 4146b6b6042SThierry Reding for (i = 0, value = 0; i < link->num_lanes; i++) { 4156b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 4166b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_NONE | 4176b6b6042SThierry Reding SOR_DP_TPG_PATTERN_TRAIN1; 4186b6b6042SThierry Reding value = (value << 8) | lane; 4196b6b6042SThierry Reding } 4206b6b6042SThierry Reding 4216b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 4226b6b6042SThierry Reding 4236b6b6042SThierry Reding pattern = DP_TRAINING_PATTERN_1; 4246b6b6042SThierry Reding 4259542c237SThierry Reding err = drm_dp_aux_train(sor->aux, link, pattern); 4266b6b6042SThierry Reding if (err < 0) 4276b6b6042SThierry Reding return err; 4286b6b6042SThierry Reding 429a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_SPARE0); 4306b6b6042SThierry Reding value |= SOR_DP_SPARE_SEQ_ENABLE; 4316b6b6042SThierry Reding value &= ~SOR_DP_SPARE_PANEL_INTERNAL; 4326b6b6042SThierry Reding value |= SOR_DP_SPARE_MACRO_SOR_CLK; 433a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_SPARE0); 4346b6b6042SThierry Reding 4356b6b6042SThierry Reding for (i = 0, value = 0; i < link->num_lanes; i++) { 4366b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 4376b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_NONE | 4386b6b6042SThierry Reding SOR_DP_TPG_PATTERN_TRAIN2; 4396b6b6042SThierry Reding value = (value << 8) | lane; 4406b6b6042SThierry Reding } 4416b6b6042SThierry Reding 4426b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 4436b6b6042SThierry Reding 4446b6b6042SThierry Reding pattern = DP_LINK_SCRAMBLING_DISABLE | DP_TRAINING_PATTERN_2; 4456b6b6042SThierry Reding 4469542c237SThierry Reding err = drm_dp_aux_train(sor->aux, link, pattern); 4476b6b6042SThierry Reding if (err < 0) 4486b6b6042SThierry Reding return err; 4496b6b6042SThierry Reding 4506b6b6042SThierry Reding for (i = 0, value = 0; i < link->num_lanes; i++) { 4516b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 4526b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_GALIOS | 4536b6b6042SThierry Reding SOR_DP_TPG_PATTERN_NONE; 4546b6b6042SThierry Reding value = (value << 8) | lane; 4556b6b6042SThierry Reding } 4566b6b6042SThierry Reding 4576b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 4586b6b6042SThierry Reding 4596b6b6042SThierry Reding pattern = DP_TRAINING_PATTERN_DISABLE; 4606b6b6042SThierry Reding 4619542c237SThierry Reding err = drm_dp_aux_train(sor->aux, link, pattern); 4626b6b6042SThierry Reding if (err < 0) 4636b6b6042SThierry Reding return err; 4646b6b6042SThierry Reding 4656b6b6042SThierry Reding return 0; 4666b6b6042SThierry Reding } 4676b6b6042SThierry Reding 468459cc2c6SThierry Reding static void tegra_sor_dp_term_calibrate(struct tegra_sor *sor) 469459cc2c6SThierry Reding { 470459cc2c6SThierry Reding u32 mask = 0x08, adj = 0, value; 471459cc2c6SThierry Reding 472459cc2c6SThierry Reding /* enable pad calibration logic */ 473459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 474459cc2c6SThierry Reding value &= ~SOR_DP_PADCTL_PAD_CAL_PD; 475459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 476459cc2c6SThierry Reding 477459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 478459cc2c6SThierry Reding value |= SOR_PLL1_TMDS_TERM; 479459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 480459cc2c6SThierry Reding 481459cc2c6SThierry Reding while (mask) { 482459cc2c6SThierry Reding adj |= mask; 483459cc2c6SThierry Reding 484459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 485459cc2c6SThierry Reding value &= ~SOR_PLL1_TMDS_TERMADJ_MASK; 486459cc2c6SThierry Reding value |= SOR_PLL1_TMDS_TERMADJ(adj); 487459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 488459cc2c6SThierry Reding 489459cc2c6SThierry Reding usleep_range(100, 200); 490459cc2c6SThierry Reding 491459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 492459cc2c6SThierry Reding if (value & SOR_PLL1_TERM_COMPOUT) 493459cc2c6SThierry Reding adj &= ~mask; 494459cc2c6SThierry Reding 495459cc2c6SThierry Reding mask >>= 1; 496459cc2c6SThierry Reding } 497459cc2c6SThierry Reding 498459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 499459cc2c6SThierry Reding value &= ~SOR_PLL1_TMDS_TERMADJ_MASK; 500459cc2c6SThierry Reding value |= SOR_PLL1_TMDS_TERMADJ(adj); 501459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 502459cc2c6SThierry Reding 503459cc2c6SThierry Reding /* disable pad calibration logic */ 504459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 505459cc2c6SThierry Reding value |= SOR_DP_PADCTL_PAD_CAL_PD; 506459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 507459cc2c6SThierry Reding } 508459cc2c6SThierry Reding 5096b6b6042SThierry Reding static void tegra_sor_super_update(struct tegra_sor *sor) 5106b6b6042SThierry Reding { 511a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_SUPER_STATE0); 512a9a9e4fdSThierry Reding tegra_sor_writel(sor, 1, SOR_SUPER_STATE0); 513a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_SUPER_STATE0); 5146b6b6042SThierry Reding } 5156b6b6042SThierry Reding 5166b6b6042SThierry Reding static void tegra_sor_update(struct tegra_sor *sor) 5176b6b6042SThierry Reding { 518a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_STATE0); 519a9a9e4fdSThierry Reding tegra_sor_writel(sor, 1, SOR_STATE0); 520a9a9e4fdSThierry Reding tegra_sor_writel(sor, 0, SOR_STATE0); 5216b6b6042SThierry Reding } 5226b6b6042SThierry Reding 5236b6b6042SThierry Reding static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout) 5246b6b6042SThierry Reding { 52528fe2076SThierry Reding u32 value; 5266b6b6042SThierry Reding 5276b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_DIV); 5286b6b6042SThierry Reding value &= ~SOR_PWM_DIV_MASK; 5296b6b6042SThierry Reding value |= 0x400; /* period */ 5306b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWM_DIV); 5316b6b6042SThierry Reding 5326b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_CTL); 5336b6b6042SThierry Reding value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK; 5346b6b6042SThierry Reding value |= 0x400; /* duty cycle */ 5356b6b6042SThierry Reding value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */ 5366b6b6042SThierry Reding value |= SOR_PWM_CTL_TRIGGER; 5376b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWM_CTL); 5386b6b6042SThierry Reding 5396b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 5406b6b6042SThierry Reding 5416b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 5426b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWM_CTL); 5436b6b6042SThierry Reding if ((value & SOR_PWM_CTL_TRIGGER) == 0) 5446b6b6042SThierry Reding return 0; 5456b6b6042SThierry Reding 5466b6b6042SThierry Reding usleep_range(25, 100); 5476b6b6042SThierry Reding } 5486b6b6042SThierry Reding 5496b6b6042SThierry Reding return -ETIMEDOUT; 5506b6b6042SThierry Reding } 5516b6b6042SThierry Reding 5526b6b6042SThierry Reding static int tegra_sor_attach(struct tegra_sor *sor) 5536b6b6042SThierry Reding { 5546b6b6042SThierry Reding unsigned long value, timeout; 5556b6b6042SThierry Reding 5566b6b6042SThierry Reding /* wake up in normal mode */ 557a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 5586b6b6042SThierry Reding value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE; 5596b6b6042SThierry Reding value |= SOR_SUPER_STATE_MODE_NORMAL; 560a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 5616b6b6042SThierry Reding tegra_sor_super_update(sor); 5626b6b6042SThierry Reding 5636b6b6042SThierry Reding /* attach */ 564a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 5656b6b6042SThierry Reding value |= SOR_SUPER_STATE_ATTACHED; 566a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 5676b6b6042SThierry Reding tegra_sor_super_update(sor); 5686b6b6042SThierry Reding 5696b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 5706b6b6042SThierry Reding 5716b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 5726b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 5736b6b6042SThierry Reding if ((value & SOR_TEST_ATTACHED) != 0) 5746b6b6042SThierry Reding return 0; 5756b6b6042SThierry Reding 5766b6b6042SThierry Reding usleep_range(25, 100); 5776b6b6042SThierry Reding } 5786b6b6042SThierry Reding 5796b6b6042SThierry Reding return -ETIMEDOUT; 5806b6b6042SThierry Reding } 5816b6b6042SThierry Reding 5826b6b6042SThierry Reding static int tegra_sor_wakeup(struct tegra_sor *sor) 5836b6b6042SThierry Reding { 5846b6b6042SThierry Reding unsigned long value, timeout; 5856b6b6042SThierry Reding 5866b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 5876b6b6042SThierry Reding 5886b6b6042SThierry Reding /* wait for head to wake up */ 5896b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 5906b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 5916b6b6042SThierry Reding value &= SOR_TEST_HEAD_MODE_MASK; 5926b6b6042SThierry Reding 5936b6b6042SThierry Reding if (value == SOR_TEST_HEAD_MODE_AWAKE) 5946b6b6042SThierry Reding return 0; 5956b6b6042SThierry Reding 5966b6b6042SThierry Reding usleep_range(25, 100); 5976b6b6042SThierry Reding } 5986b6b6042SThierry Reding 5996b6b6042SThierry Reding return -ETIMEDOUT; 6006b6b6042SThierry Reding } 6016b6b6042SThierry Reding 6026b6b6042SThierry Reding static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout) 6036b6b6042SThierry Reding { 60428fe2076SThierry Reding u32 value; 6056b6b6042SThierry Reding 6066b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 6076b6b6042SThierry Reding value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU; 6086b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_PWR); 6096b6b6042SThierry Reding 6106b6b6042SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 6116b6b6042SThierry Reding 6126b6b6042SThierry Reding while (time_before(jiffies, timeout)) { 6136b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 6146b6b6042SThierry Reding if ((value & SOR_PWR_TRIGGER) == 0) 6156b6b6042SThierry Reding return 0; 6166b6b6042SThierry Reding 6176b6b6042SThierry Reding usleep_range(25, 100); 6186b6b6042SThierry Reding } 6196b6b6042SThierry Reding 6206b6b6042SThierry Reding return -ETIMEDOUT; 6216b6b6042SThierry Reding } 6226b6b6042SThierry Reding 62334fa183bSThierry Reding struct tegra_sor_params { 62434fa183bSThierry Reding /* number of link clocks per line */ 62534fa183bSThierry Reding unsigned int num_clocks; 62634fa183bSThierry Reding /* ratio between input and output */ 62734fa183bSThierry Reding u64 ratio; 62834fa183bSThierry Reding /* precision factor */ 62934fa183bSThierry Reding u64 precision; 63034fa183bSThierry Reding 63134fa183bSThierry Reding unsigned int active_polarity; 63234fa183bSThierry Reding unsigned int active_count; 63334fa183bSThierry Reding unsigned int active_frac; 63434fa183bSThierry Reding unsigned int tu_size; 63534fa183bSThierry Reding unsigned int error; 63634fa183bSThierry Reding }; 63734fa183bSThierry Reding 63834fa183bSThierry Reding static int tegra_sor_compute_params(struct tegra_sor *sor, 63934fa183bSThierry Reding struct tegra_sor_params *params, 64034fa183bSThierry Reding unsigned int tu_size) 64134fa183bSThierry Reding { 64234fa183bSThierry Reding u64 active_sym, active_count, frac, approx; 64334fa183bSThierry Reding u32 active_polarity, active_frac = 0; 64434fa183bSThierry Reding const u64 f = params->precision; 64534fa183bSThierry Reding s64 error; 64634fa183bSThierry Reding 64734fa183bSThierry Reding active_sym = params->ratio * tu_size; 64834fa183bSThierry Reding active_count = div_u64(active_sym, f) * f; 64934fa183bSThierry Reding frac = active_sym - active_count; 65034fa183bSThierry Reding 65134fa183bSThierry Reding /* fraction < 0.5 */ 65234fa183bSThierry Reding if (frac >= (f / 2)) { 65334fa183bSThierry Reding active_polarity = 1; 65434fa183bSThierry Reding frac = f - frac; 65534fa183bSThierry Reding } else { 65634fa183bSThierry Reding active_polarity = 0; 65734fa183bSThierry Reding } 65834fa183bSThierry Reding 65934fa183bSThierry Reding if (frac != 0) { 66034fa183bSThierry Reding frac = div_u64(f * f, frac); /* 1/fraction */ 66134fa183bSThierry Reding if (frac <= (15 * f)) { 66234fa183bSThierry Reding active_frac = div_u64(frac, f); 66334fa183bSThierry Reding 66434fa183bSThierry Reding /* round up */ 66534fa183bSThierry Reding if (active_polarity) 66634fa183bSThierry Reding active_frac++; 66734fa183bSThierry Reding } else { 66834fa183bSThierry Reding active_frac = active_polarity ? 1 : 15; 66934fa183bSThierry Reding } 67034fa183bSThierry Reding } 67134fa183bSThierry Reding 67234fa183bSThierry Reding if (active_frac == 1) 67334fa183bSThierry Reding active_polarity = 0; 67434fa183bSThierry Reding 67534fa183bSThierry Reding if (active_polarity == 1) { 67634fa183bSThierry Reding if (active_frac) { 67734fa183bSThierry Reding approx = active_count + (active_frac * (f - 1)) * f; 67834fa183bSThierry Reding approx = div_u64(approx, active_frac * f); 67934fa183bSThierry Reding } else { 68034fa183bSThierry Reding approx = active_count + f; 68134fa183bSThierry Reding } 68234fa183bSThierry Reding } else { 68334fa183bSThierry Reding if (active_frac) 68434fa183bSThierry Reding approx = active_count + div_u64(f, active_frac); 68534fa183bSThierry Reding else 68634fa183bSThierry Reding approx = active_count; 68734fa183bSThierry Reding } 68834fa183bSThierry Reding 68934fa183bSThierry Reding error = div_s64(active_sym - approx, tu_size); 69034fa183bSThierry Reding error *= params->num_clocks; 69134fa183bSThierry Reding 69279211c8eSAndrew Morton if (error <= 0 && abs(error) < params->error) { 69334fa183bSThierry Reding params->active_count = div_u64(active_count, f); 69434fa183bSThierry Reding params->active_polarity = active_polarity; 69534fa183bSThierry Reding params->active_frac = active_frac; 69679211c8eSAndrew Morton params->error = abs(error); 69734fa183bSThierry Reding params->tu_size = tu_size; 69834fa183bSThierry Reding 69934fa183bSThierry Reding if (error == 0) 70034fa183bSThierry Reding return true; 70134fa183bSThierry Reding } 70234fa183bSThierry Reding 70334fa183bSThierry Reding return false; 70434fa183bSThierry Reding } 70534fa183bSThierry Reding 706a198359eSThierry Reding static int tegra_sor_compute_config(struct tegra_sor *sor, 70780444495SThierry Reding const struct drm_display_mode *mode, 70834fa183bSThierry Reding struct tegra_sor_config *config, 70934fa183bSThierry Reding struct drm_dp_link *link) 71034fa183bSThierry Reding { 71134fa183bSThierry Reding const u64 f = 100000, link_rate = link->rate * 1000; 71234fa183bSThierry Reding const u64 pclk = mode->clock * 1000; 7137890b576SThierry Reding u64 input, output, watermark, num; 71434fa183bSThierry Reding struct tegra_sor_params params; 71534fa183bSThierry Reding u32 num_syms_per_line; 71634fa183bSThierry Reding unsigned int i; 71734fa183bSThierry Reding 71834fa183bSThierry Reding if (!link_rate || !link->num_lanes || !pclk || !config->bits_per_pixel) 71934fa183bSThierry Reding return -EINVAL; 72034fa183bSThierry Reding 72134fa183bSThierry Reding output = link_rate * 8 * link->num_lanes; 72234fa183bSThierry Reding input = pclk * config->bits_per_pixel; 72334fa183bSThierry Reding 72434fa183bSThierry Reding if (input >= output) 72534fa183bSThierry Reding return -ERANGE; 72634fa183bSThierry Reding 72734fa183bSThierry Reding memset(¶ms, 0, sizeof(params)); 72834fa183bSThierry Reding params.ratio = div64_u64(input * f, output); 72934fa183bSThierry Reding params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk); 73034fa183bSThierry Reding params.precision = f; 73134fa183bSThierry Reding params.error = 64 * f; 73234fa183bSThierry Reding params.tu_size = 64; 73334fa183bSThierry Reding 73434fa183bSThierry Reding for (i = params.tu_size; i >= 32; i--) 73534fa183bSThierry Reding if (tegra_sor_compute_params(sor, ¶ms, i)) 73634fa183bSThierry Reding break; 73734fa183bSThierry Reding 73834fa183bSThierry Reding if (params.active_frac == 0) { 73934fa183bSThierry Reding config->active_polarity = 0; 74034fa183bSThierry Reding config->active_count = params.active_count; 74134fa183bSThierry Reding 74234fa183bSThierry Reding if (!params.active_polarity) 74334fa183bSThierry Reding config->active_count--; 74434fa183bSThierry Reding 74534fa183bSThierry Reding config->tu_size = params.tu_size; 74634fa183bSThierry Reding config->active_frac = 1; 74734fa183bSThierry Reding } else { 74834fa183bSThierry Reding config->active_polarity = params.active_polarity; 74934fa183bSThierry Reding config->active_count = params.active_count; 75034fa183bSThierry Reding config->active_frac = params.active_frac; 75134fa183bSThierry Reding config->tu_size = params.tu_size; 75234fa183bSThierry Reding } 75334fa183bSThierry Reding 75434fa183bSThierry Reding dev_dbg(sor->dev, 75534fa183bSThierry Reding "polarity: %d active count: %d tu size: %d active frac: %d\n", 75634fa183bSThierry Reding config->active_polarity, config->active_count, 75734fa183bSThierry Reding config->tu_size, config->active_frac); 75834fa183bSThierry Reding 75934fa183bSThierry Reding watermark = params.ratio * config->tu_size * (f - params.ratio); 76034fa183bSThierry Reding watermark = div_u64(watermark, f); 76134fa183bSThierry Reding 76234fa183bSThierry Reding watermark = div_u64(watermark + params.error, f); 76334fa183bSThierry Reding config->watermark = watermark + (config->bits_per_pixel / 8) + 2; 76434fa183bSThierry Reding num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) * 76534fa183bSThierry Reding (link->num_lanes * 8); 76634fa183bSThierry Reding 76734fa183bSThierry Reding if (config->watermark > 30) { 76834fa183bSThierry Reding config->watermark = 30; 76934fa183bSThierry Reding dev_err(sor->dev, 77034fa183bSThierry Reding "unable to compute TU size, forcing watermark to %u\n", 77134fa183bSThierry Reding config->watermark); 77234fa183bSThierry Reding } else if (config->watermark > num_syms_per_line) { 77334fa183bSThierry Reding config->watermark = num_syms_per_line; 77434fa183bSThierry Reding dev_err(sor->dev, "watermark too high, forcing to %u\n", 77534fa183bSThierry Reding config->watermark); 77634fa183bSThierry Reding } 77734fa183bSThierry Reding 7787890b576SThierry Reding /* compute the number of symbols per horizontal blanking interval */ 7797890b576SThierry Reding num = ((mode->htotal - mode->hdisplay) - 7) * link_rate; 7807890b576SThierry Reding config->hblank_symbols = div_u64(num, pclk); 7817890b576SThierry Reding 7827890b576SThierry Reding if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING) 7837890b576SThierry Reding config->hblank_symbols -= 3; 7847890b576SThierry Reding 7857890b576SThierry Reding config->hblank_symbols -= 12 / link->num_lanes; 7867890b576SThierry Reding 7877890b576SThierry Reding /* compute the number of symbols per vertical blanking interval */ 7887890b576SThierry Reding num = (mode->hdisplay - 25) * link_rate; 7897890b576SThierry Reding config->vblank_symbols = div_u64(num, pclk); 7907890b576SThierry Reding config->vblank_symbols -= 36 / link->num_lanes + 4; 7917890b576SThierry Reding 7927890b576SThierry Reding dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols, 7937890b576SThierry Reding config->vblank_symbols); 7947890b576SThierry Reding 79534fa183bSThierry Reding return 0; 79634fa183bSThierry Reding } 79734fa183bSThierry Reding 798402f6bcdSThierry Reding static void tegra_sor_apply_config(struct tegra_sor *sor, 799402f6bcdSThierry Reding const struct tegra_sor_config *config) 800402f6bcdSThierry Reding { 801402f6bcdSThierry Reding u32 value; 802402f6bcdSThierry Reding 803402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 804402f6bcdSThierry Reding value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK; 805402f6bcdSThierry Reding value |= SOR_DP_LINKCTL_TU_SIZE(config->tu_size); 806402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 807402f6bcdSThierry Reding 808402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_CONFIG0); 809402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_WATERMARK_MASK; 810402f6bcdSThierry Reding value |= SOR_DP_CONFIG_WATERMARK(config->watermark); 811402f6bcdSThierry Reding 812402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK; 813402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config->active_count); 814402f6bcdSThierry Reding 815402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK; 816402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config->active_frac); 817402f6bcdSThierry Reding 818402f6bcdSThierry Reding if (config->active_polarity) 819402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY; 820402f6bcdSThierry Reding else 821402f6bcdSThierry Reding value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY; 822402f6bcdSThierry Reding 823402f6bcdSThierry Reding value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE; 824402f6bcdSThierry Reding value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE; 825402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_CONFIG0); 826402f6bcdSThierry Reding 827402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS); 828402f6bcdSThierry Reding value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK; 829402f6bcdSThierry Reding value |= config->hblank_symbols & 0xffff; 830402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS); 831402f6bcdSThierry Reding 832402f6bcdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS); 833402f6bcdSThierry Reding value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK; 834402f6bcdSThierry Reding value |= config->vblank_symbols & 0xffff; 835402f6bcdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS); 836402f6bcdSThierry Reding } 837402f6bcdSThierry Reding 8382bd1dd39SThierry Reding static void tegra_sor_mode_set(struct tegra_sor *sor, 8392bd1dd39SThierry Reding const struct drm_display_mode *mode, 840c31efa7aSThierry Reding struct tegra_sor_state *state) 8412bd1dd39SThierry Reding { 8422bd1dd39SThierry Reding struct tegra_dc *dc = to_tegra_dc(sor->output.encoder.crtc); 8432bd1dd39SThierry Reding unsigned int vbe, vse, hbe, hse, vbs, hbs; 8442bd1dd39SThierry Reding u32 value; 8452bd1dd39SThierry Reding 8462bd1dd39SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 8472bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_PIXELDEPTH_MASK; 8482bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_CRC_MODE_MASK; 8492bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_OWNER_MASK; 8502bd1dd39SThierry Reding 8512bd1dd39SThierry Reding value |= SOR_STATE_ASY_CRC_MODE_COMPLETE | 8522bd1dd39SThierry Reding SOR_STATE_ASY_OWNER(dc->pipe + 1); 8532bd1dd39SThierry Reding 8542bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_PHSYNC) 8552bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_HSYNCPOL; 8562bd1dd39SThierry Reding 8572bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_NHSYNC) 8582bd1dd39SThierry Reding value |= SOR_STATE_ASY_HSYNCPOL; 8592bd1dd39SThierry Reding 8602bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_PVSYNC) 8612bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_VSYNCPOL; 8622bd1dd39SThierry Reding 8632bd1dd39SThierry Reding if (mode->flags & DRM_MODE_FLAG_NVSYNC) 8642bd1dd39SThierry Reding value |= SOR_STATE_ASY_VSYNCPOL; 8652bd1dd39SThierry Reding 866c31efa7aSThierry Reding switch (state->bpc) { 867c31efa7aSThierry Reding case 16: 868c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_48_444; 869c31efa7aSThierry Reding break; 870c31efa7aSThierry Reding 871c31efa7aSThierry Reding case 12: 872c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_36_444; 873c31efa7aSThierry Reding break; 874c31efa7aSThierry Reding 875c31efa7aSThierry Reding case 10: 876c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_30_444; 877c31efa7aSThierry Reding break; 878c31efa7aSThierry Reding 8792bd1dd39SThierry Reding case 8: 8802bd1dd39SThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444; 8812bd1dd39SThierry Reding break; 8822bd1dd39SThierry Reding 8832bd1dd39SThierry Reding case 6: 8842bd1dd39SThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444; 8852bd1dd39SThierry Reding break; 8862bd1dd39SThierry Reding 8872bd1dd39SThierry Reding default: 888c31efa7aSThierry Reding value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444; 8892bd1dd39SThierry Reding break; 8902bd1dd39SThierry Reding } 8912bd1dd39SThierry Reding 8922bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 8932bd1dd39SThierry Reding 8942bd1dd39SThierry Reding /* 8952bd1dd39SThierry Reding * TODO: The video timing programming below doesn't seem to match the 8962bd1dd39SThierry Reding * register definitions. 8972bd1dd39SThierry Reding */ 8982bd1dd39SThierry Reding 8992bd1dd39SThierry Reding value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff); 9002bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE1(dc->pipe)); 9012bd1dd39SThierry Reding 9022bd1dd39SThierry Reding /* sync end = sync width - 1 */ 9032bd1dd39SThierry Reding vse = mode->vsync_end - mode->vsync_start - 1; 9042bd1dd39SThierry Reding hse = mode->hsync_end - mode->hsync_start - 1; 9052bd1dd39SThierry Reding 9062bd1dd39SThierry Reding value = ((vse & 0x7fff) << 16) | (hse & 0x7fff); 9072bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE2(dc->pipe)); 9082bd1dd39SThierry Reding 9092bd1dd39SThierry Reding /* blank end = sync end + back porch */ 9102bd1dd39SThierry Reding vbe = vse + (mode->vtotal - mode->vsync_end); 9112bd1dd39SThierry Reding hbe = hse + (mode->htotal - mode->hsync_end); 9122bd1dd39SThierry Reding 9132bd1dd39SThierry Reding value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff); 9142bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE3(dc->pipe)); 9152bd1dd39SThierry Reding 9162bd1dd39SThierry Reding /* blank start = blank end + active */ 9172bd1dd39SThierry Reding vbs = vbe + mode->vdisplay; 9182bd1dd39SThierry Reding hbs = hbe + mode->hdisplay; 9192bd1dd39SThierry Reding 9202bd1dd39SThierry Reding value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff); 9212bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE4(dc->pipe)); 9222bd1dd39SThierry Reding 9232bd1dd39SThierry Reding /* XXX interlacing support */ 9242bd1dd39SThierry Reding tegra_sor_writel(sor, 0x001, SOR_HEAD_STATE5(dc->pipe)); 9252bd1dd39SThierry Reding } 9262bd1dd39SThierry Reding 9276fad8f66SThierry Reding static int tegra_sor_detach(struct tegra_sor *sor) 9286b6b6042SThierry Reding { 9296fad8f66SThierry Reding unsigned long value, timeout; 9306fad8f66SThierry Reding 9316fad8f66SThierry Reding /* switch to safe mode */ 932a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 9336fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_MODE_NORMAL; 934a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 9356fad8f66SThierry Reding tegra_sor_super_update(sor); 9366fad8f66SThierry Reding 9376fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 9386fad8f66SThierry Reding 9396fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 9406fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 9416fad8f66SThierry Reding if (value & SOR_PWR_MODE_SAFE) 9426fad8f66SThierry Reding break; 9436fad8f66SThierry Reding } 9446fad8f66SThierry Reding 9456fad8f66SThierry Reding if ((value & SOR_PWR_MODE_SAFE) == 0) 9466fad8f66SThierry Reding return -ETIMEDOUT; 9476fad8f66SThierry Reding 9486fad8f66SThierry Reding /* go to sleep */ 949a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 9506fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK; 951a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 9526fad8f66SThierry Reding tegra_sor_super_update(sor); 9536fad8f66SThierry Reding 9546fad8f66SThierry Reding /* detach */ 955a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_SUPER_STATE1); 9566fad8f66SThierry Reding value &= ~SOR_SUPER_STATE_ATTACHED; 957a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_SUPER_STATE1); 9586fad8f66SThierry Reding tegra_sor_super_update(sor); 9596fad8f66SThierry Reding 9606fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 9616fad8f66SThierry Reding 9626fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 9636fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 9646fad8f66SThierry Reding if ((value & SOR_TEST_ATTACHED) == 0) 9656fad8f66SThierry Reding break; 9666fad8f66SThierry Reding 9676fad8f66SThierry Reding usleep_range(25, 100); 9686fad8f66SThierry Reding } 9696fad8f66SThierry Reding 9706fad8f66SThierry Reding if ((value & SOR_TEST_ATTACHED) != 0) 9716fad8f66SThierry Reding return -ETIMEDOUT; 9726fad8f66SThierry Reding 9736fad8f66SThierry Reding return 0; 9746fad8f66SThierry Reding } 9756fad8f66SThierry Reding 9766fad8f66SThierry Reding static int tegra_sor_power_down(struct tegra_sor *sor) 9776fad8f66SThierry Reding { 9786fad8f66SThierry Reding unsigned long value, timeout; 9796fad8f66SThierry Reding int err; 9806fad8f66SThierry Reding 9816fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 9826fad8f66SThierry Reding value &= ~SOR_PWR_NORMAL_STATE_PU; 9836fad8f66SThierry Reding value |= SOR_PWR_TRIGGER; 9846fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_PWR); 9856fad8f66SThierry Reding 9866fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 9876fad8f66SThierry Reding 9886fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 9896fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_PWR); 9906fad8f66SThierry Reding if ((value & SOR_PWR_TRIGGER) == 0) 9916fad8f66SThierry Reding return 0; 9926fad8f66SThierry Reding 9936fad8f66SThierry Reding usleep_range(25, 100); 9946fad8f66SThierry Reding } 9956fad8f66SThierry Reding 9966fad8f66SThierry Reding if ((value & SOR_PWR_TRIGGER) != 0) 9976fad8f66SThierry Reding return -ETIMEDOUT; 9986fad8f66SThierry Reding 99925bb2cecSThierry Reding /* switch to safe parent clock */ 100025bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 1001e1335e2fSThierry Reding if (err < 0) { 10026fad8f66SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 1003e1335e2fSThierry Reding return err; 1004e1335e2fSThierry Reding } 10056fad8f66SThierry Reding 1006a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 10076fad8f66SThierry Reding value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 | 10086fad8f66SThierry Reding SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2); 1009a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 10106fad8f66SThierry Reding 10116fad8f66SThierry Reding /* stop lane sequencer */ 10126fad8f66SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP | 10136fad8f66SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_DOWN; 10146fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 10156fad8f66SThierry Reding 10166fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(250); 10176fad8f66SThierry Reding 10186fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 10196fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 10206fad8f66SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 10216fad8f66SThierry Reding break; 10226fad8f66SThierry Reding 10236fad8f66SThierry Reding usleep_range(25, 100); 10246fad8f66SThierry Reding } 10256fad8f66SThierry Reding 10266fad8f66SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0) 10276fad8f66SThierry Reding return -ETIMEDOUT; 10286fad8f66SThierry Reding 1029a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1030a9a9e4fdSThierry Reding value |= SOR_PLL2_PORT_POWERDOWN; 1031a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 10326fad8f66SThierry Reding 10336fad8f66SThierry Reding usleep_range(20, 100); 10346fad8f66SThierry Reding 1035a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 1036a9a9e4fdSThierry Reding value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR; 1037a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 10386fad8f66SThierry Reding 1039a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1040a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD; 1041a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 1042a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 10436fad8f66SThierry Reding 10446fad8f66SThierry Reding usleep_range(20, 100); 10456fad8f66SThierry Reding 10466fad8f66SThierry Reding return 0; 10476fad8f66SThierry Reding } 10486fad8f66SThierry Reding 10496fad8f66SThierry Reding static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout) 10506fad8f66SThierry Reding { 10516fad8f66SThierry Reding u32 value; 10526fad8f66SThierry Reding 10536fad8f66SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 10546fad8f66SThierry Reding 10556fad8f66SThierry Reding while (time_before(jiffies, timeout)) { 1056a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_CRCA); 1057a9a9e4fdSThierry Reding if (value & SOR_CRCA_VALID) 10586fad8f66SThierry Reding return 0; 10596fad8f66SThierry Reding 10606fad8f66SThierry Reding usleep_range(100, 200); 10616fad8f66SThierry Reding } 10626fad8f66SThierry Reding 10636fad8f66SThierry Reding return -ETIMEDOUT; 10646fad8f66SThierry Reding } 10656fad8f66SThierry Reding 1066530239a8SThierry Reding static int tegra_sor_show_crc(struct seq_file *s, void *data) 10676fad8f66SThierry Reding { 1068530239a8SThierry Reding struct drm_info_node *node = s->private; 1069530239a8SThierry Reding struct tegra_sor *sor = node->info_ent->data; 1070850bab44SThierry Reding struct drm_crtc *crtc = sor->output.encoder.crtc; 1071850bab44SThierry Reding struct drm_device *drm = node->minor->dev; 1072530239a8SThierry Reding int err = 0; 10736fad8f66SThierry Reding u32 value; 10746fad8f66SThierry Reding 1075850bab44SThierry Reding drm_modeset_lock_all(drm); 10766fad8f66SThierry Reding 1077850bab44SThierry Reding if (!crtc || !crtc->state->active) { 1078850bab44SThierry Reding err = -EBUSY; 10796fad8f66SThierry Reding goto unlock; 10806fad8f66SThierry Reding } 10816fad8f66SThierry Reding 1082a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 10836fad8f66SThierry Reding value &= ~SOR_STATE_ASY_CRC_MODE_MASK; 1084a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 10856fad8f66SThierry Reding 10866fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_CRC_CNTRL); 10876fad8f66SThierry Reding value |= SOR_CRC_CNTRL_ENABLE; 10886fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_CRC_CNTRL); 10896fad8f66SThierry Reding 10906fad8f66SThierry Reding value = tegra_sor_readl(sor, SOR_TEST); 10916fad8f66SThierry Reding value &= ~SOR_TEST_CRC_POST_SERIALIZE; 10926fad8f66SThierry Reding tegra_sor_writel(sor, value, SOR_TEST); 10936fad8f66SThierry Reding 10946fad8f66SThierry Reding err = tegra_sor_crc_wait(sor, 100); 10956fad8f66SThierry Reding if (err < 0) 10966fad8f66SThierry Reding goto unlock; 10976fad8f66SThierry Reding 1098a9a9e4fdSThierry Reding tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA); 1099a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_CRCB); 11006fad8f66SThierry Reding 1101530239a8SThierry Reding seq_printf(s, "%08x\n", value); 11026fad8f66SThierry Reding 11036fad8f66SThierry Reding unlock: 1104850bab44SThierry Reding drm_modeset_unlock_all(drm); 11056fad8f66SThierry Reding return err; 11066fad8f66SThierry Reding } 11076fad8f66SThierry Reding 1108*062f5b2cSThierry Reding #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name } 1109*062f5b2cSThierry Reding 1110*062f5b2cSThierry Reding static const struct debugfs_reg32 tegra_sor_regs[] = { 1111*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CTXSW), 1112*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SUPER_STATE0), 1113*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SUPER_STATE1), 1114*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_STATE0), 1115*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_STATE1), 1116*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE0(0)), 1117*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE0(1)), 1118*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE1(0)), 1119*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE1(1)), 1120*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE2(0)), 1121*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE2(1)), 1122*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE3(0)), 1123*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE3(1)), 1124*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE4(0)), 1125*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE4(1)), 1126*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE5(0)), 1127*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_HEAD_STATE5(1)), 1128*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CRC_CNTRL), 1129*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_DEBUG_MVID), 1130*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CLK_CNTRL), 1131*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CAP), 1132*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PWR), 1133*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_TEST), 1134*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PLL0), 1135*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PLL1), 1136*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PLL2), 1137*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PLL3), 1138*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CSTM), 1139*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LVDS), 1140*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CRCA), 1141*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CRCB), 1142*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_BLANK), 1143*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_CTL), 1144*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_SEQ_CTL), 1145*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(0)), 1146*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(1)), 1147*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(2)), 1148*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(3)), 1149*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(4)), 1150*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(5)), 1151*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(6)), 1152*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(7)), 1153*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(8)), 1154*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(9)), 1155*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(10)), 1156*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(11)), 1157*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(12)), 1158*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(13)), 1159*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(14)), 1160*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_SEQ_INST(15)), 1161*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PWM_DIV), 1162*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_PWM_CTL), 1163*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_VCRC_A0), 1164*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_VCRC_A1), 1165*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_VCRC_B0), 1166*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_VCRC_B1), 1167*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CCRC_A0), 1168*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CCRC_A1), 1169*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CCRC_B0), 1170*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_CCRC_B1), 1171*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_EDATA_A0), 1172*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_EDATA_A1), 1173*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_EDATA_B0), 1174*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_EDATA_B1), 1175*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_COUNT_A0), 1176*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_COUNT_A1), 1177*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_COUNT_B0), 1178*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_COUNT_B1), 1179*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DEBUG_A0), 1180*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DEBUG_A1), 1181*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DEBUG_B0), 1182*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DEBUG_B1), 1183*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_TRIG), 1184*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_MSCHECK), 1185*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_XBAR_CTRL), 1186*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_XBAR_POL), 1187*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LINKCTL0), 1188*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LINKCTL1), 1189*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT0), 1190*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT1), 1191*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT0), 1192*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT1), 1193*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_PREEMPHASIS0), 1194*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_PREEMPHASIS1), 1195*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS0), 1196*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS1), 1197*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_POSTCURSOR0), 1198*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_LANE_POSTCURSOR1), 1199*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_CONFIG0), 1200*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_CONFIG1), 1201*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_MN0), 1202*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_MN1), 1203*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_PADCTL0), 1204*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_PADCTL1), 1205*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_DEBUG0), 1206*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_DEBUG1), 1207*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_SPARE0), 1208*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_SPARE1), 1209*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_AUDIO_CTRL), 1210*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_AUDIO_HBLANK_SYMBOLS), 1211*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_AUDIO_VBLANK_SYMBOLS), 1212*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_HEADER), 1213*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK0), 1214*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK1), 1215*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK2), 1216*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK3), 1217*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK4), 1218*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK5), 1219*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK6), 1220*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_TPG), 1221*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_TPG_CONFIG), 1222*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LQ_CSTM0), 1223*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LQ_CSTM1), 1224*062f5b2cSThierry Reding DEBUGFS_REG32(SOR_DP_LQ_CSTM2), 1225*062f5b2cSThierry Reding }; 1226*062f5b2cSThierry Reding 1227dab16336SThierry Reding static int tegra_sor_show_regs(struct seq_file *s, void *data) 1228dab16336SThierry Reding { 1229dab16336SThierry Reding struct drm_info_node *node = s->private; 1230dab16336SThierry Reding struct tegra_sor *sor = node->info_ent->data; 1231850bab44SThierry Reding struct drm_crtc *crtc = sor->output.encoder.crtc; 1232850bab44SThierry Reding struct drm_device *drm = node->minor->dev; 1233*062f5b2cSThierry Reding unsigned int i; 1234850bab44SThierry Reding int err = 0; 1235850bab44SThierry Reding 1236850bab44SThierry Reding drm_modeset_lock_all(drm); 1237850bab44SThierry Reding 1238850bab44SThierry Reding if (!crtc || !crtc->state->active) { 1239850bab44SThierry Reding err = -EBUSY; 1240850bab44SThierry Reding goto unlock; 1241850bab44SThierry Reding } 1242dab16336SThierry Reding 1243*062f5b2cSThierry Reding for (i = 0; i < ARRAY_SIZE(tegra_sor_regs); i++) { 1244*062f5b2cSThierry Reding unsigned int offset = tegra_sor_regs[i].offset; 1245dab16336SThierry Reding 1246*062f5b2cSThierry Reding seq_printf(s, "%-38s %#05x %08x\n", tegra_sor_regs[i].name, 1247*062f5b2cSThierry Reding offset, tegra_sor_readl(sor, offset)); 1248*062f5b2cSThierry Reding } 1249dab16336SThierry Reding 1250850bab44SThierry Reding unlock: 1251850bab44SThierry Reding drm_modeset_unlock_all(drm); 1252850bab44SThierry Reding return err; 1253dab16336SThierry Reding } 1254dab16336SThierry Reding 1255dab16336SThierry Reding static const struct drm_info_list debugfs_files[] = { 1256530239a8SThierry Reding { "crc", tegra_sor_show_crc, 0, NULL }, 1257dab16336SThierry Reding { "regs", tegra_sor_show_regs, 0, NULL }, 1258dab16336SThierry Reding }; 1259dab16336SThierry Reding 12606fad8f66SThierry Reding static int tegra_sor_debugfs_init(struct tegra_sor *sor, 12616fad8f66SThierry Reding struct drm_minor *minor) 12626fad8f66SThierry Reding { 1263459cc2c6SThierry Reding const char *name = sor->soc->supports_dp ? "sor1" : "sor"; 1264dab16336SThierry Reding unsigned int i; 1265530239a8SThierry Reding int err; 12666fad8f66SThierry Reding 1267459cc2c6SThierry Reding sor->debugfs = debugfs_create_dir(name, minor->debugfs_root); 12686fad8f66SThierry Reding if (!sor->debugfs) 12696fad8f66SThierry Reding return -ENOMEM; 12706fad8f66SThierry Reding 1271dab16336SThierry Reding sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files), 1272dab16336SThierry Reding GFP_KERNEL); 1273dab16336SThierry Reding if (!sor->debugfs_files) { 12746fad8f66SThierry Reding err = -ENOMEM; 12756fad8f66SThierry Reding goto remove; 12766fad8f66SThierry Reding } 12776fad8f66SThierry Reding 1278dab16336SThierry Reding for (i = 0; i < ARRAY_SIZE(debugfs_files); i++) 1279dab16336SThierry Reding sor->debugfs_files[i].data = sor; 1280dab16336SThierry Reding 1281dab16336SThierry Reding err = drm_debugfs_create_files(sor->debugfs_files, 1282dab16336SThierry Reding ARRAY_SIZE(debugfs_files), 1283dab16336SThierry Reding sor->debugfs, minor); 1284dab16336SThierry Reding if (err < 0) 1285dab16336SThierry Reding goto free; 1286dab16336SThierry Reding 12873ff1f22cSThierry Reding sor->minor = minor; 12883ff1f22cSThierry Reding 1289530239a8SThierry Reding return 0; 12906fad8f66SThierry Reding 1291dab16336SThierry Reding free: 1292dab16336SThierry Reding kfree(sor->debugfs_files); 1293dab16336SThierry Reding sor->debugfs_files = NULL; 12946fad8f66SThierry Reding remove: 1295dab16336SThierry Reding debugfs_remove_recursive(sor->debugfs); 12966fad8f66SThierry Reding sor->debugfs = NULL; 12976fad8f66SThierry Reding return err; 12986fad8f66SThierry Reding } 12996fad8f66SThierry Reding 13004009c224SThierry Reding static void tegra_sor_debugfs_exit(struct tegra_sor *sor) 13016fad8f66SThierry Reding { 1302dab16336SThierry Reding drm_debugfs_remove_files(sor->debugfs_files, ARRAY_SIZE(debugfs_files), 1303dab16336SThierry Reding sor->minor); 1304dab16336SThierry Reding sor->minor = NULL; 1305dab16336SThierry Reding 1306dab16336SThierry Reding kfree(sor->debugfs_files); 1307066d30f8SThierry Reding sor->debugfs_files = NULL; 1308dab16336SThierry Reding 1309dab16336SThierry Reding debugfs_remove_recursive(sor->debugfs); 1310066d30f8SThierry Reding sor->debugfs = NULL; 13116fad8f66SThierry Reding } 13126fad8f66SThierry Reding 1313c31efa7aSThierry Reding static void tegra_sor_connector_reset(struct drm_connector *connector) 1314c31efa7aSThierry Reding { 1315c31efa7aSThierry Reding struct tegra_sor_state *state; 1316c31efa7aSThierry Reding 1317c31efa7aSThierry Reding state = kzalloc(sizeof(*state), GFP_KERNEL); 1318c31efa7aSThierry Reding if (!state) 1319c31efa7aSThierry Reding return; 1320c31efa7aSThierry Reding 1321c31efa7aSThierry Reding if (connector->state) { 1322c31efa7aSThierry Reding __drm_atomic_helper_connector_destroy_state(connector->state); 1323c31efa7aSThierry Reding kfree(connector->state); 1324c31efa7aSThierry Reding } 1325c31efa7aSThierry Reding 1326c31efa7aSThierry Reding __drm_atomic_helper_connector_reset(connector, &state->base); 1327c31efa7aSThierry Reding } 1328c31efa7aSThierry Reding 13296fad8f66SThierry Reding static enum drm_connector_status 13306fad8f66SThierry Reding tegra_sor_connector_detect(struct drm_connector *connector, bool force) 13316fad8f66SThierry Reding { 13326fad8f66SThierry Reding struct tegra_output *output = connector_to_output(connector); 13336fad8f66SThierry Reding struct tegra_sor *sor = to_sor(output); 13346fad8f66SThierry Reding 13359542c237SThierry Reding if (sor->aux) 13369542c237SThierry Reding return drm_dp_aux_detect(sor->aux); 13376fad8f66SThierry Reding 1338459cc2c6SThierry Reding return tegra_output_connector_detect(connector, force); 13396fad8f66SThierry Reding } 13406fad8f66SThierry Reding 1341c31efa7aSThierry Reding static struct drm_connector_state * 1342c31efa7aSThierry Reding tegra_sor_connector_duplicate_state(struct drm_connector *connector) 1343c31efa7aSThierry Reding { 1344c31efa7aSThierry Reding struct tegra_sor_state *state = to_sor_state(connector->state); 1345c31efa7aSThierry Reding struct tegra_sor_state *copy; 1346c31efa7aSThierry Reding 1347c31efa7aSThierry Reding copy = kmemdup(state, sizeof(*state), GFP_KERNEL); 1348c31efa7aSThierry Reding if (!copy) 1349c31efa7aSThierry Reding return NULL; 1350c31efa7aSThierry Reding 1351c31efa7aSThierry Reding __drm_atomic_helper_connector_duplicate_state(connector, ©->base); 1352c31efa7aSThierry Reding 1353c31efa7aSThierry Reding return ©->base; 1354c31efa7aSThierry Reding } 1355c31efa7aSThierry Reding 13566fad8f66SThierry Reding static const struct drm_connector_funcs tegra_sor_connector_funcs = { 1357c31efa7aSThierry Reding .reset = tegra_sor_connector_reset, 13586fad8f66SThierry Reding .detect = tegra_sor_connector_detect, 13596fad8f66SThierry Reding .fill_modes = drm_helper_probe_single_connector_modes, 13606fad8f66SThierry Reding .destroy = tegra_output_connector_destroy, 1361c31efa7aSThierry Reding .atomic_duplicate_state = tegra_sor_connector_duplicate_state, 13624aa3df71SThierry Reding .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 13636fad8f66SThierry Reding }; 13646fad8f66SThierry Reding 13656fad8f66SThierry Reding static int tegra_sor_connector_get_modes(struct drm_connector *connector) 13666fad8f66SThierry Reding { 13676fad8f66SThierry Reding struct tegra_output *output = connector_to_output(connector); 13686fad8f66SThierry Reding struct tegra_sor *sor = to_sor(output); 13696fad8f66SThierry Reding int err; 13706fad8f66SThierry Reding 13719542c237SThierry Reding if (sor->aux) 13729542c237SThierry Reding drm_dp_aux_enable(sor->aux); 13736fad8f66SThierry Reding 13746fad8f66SThierry Reding err = tegra_output_connector_get_modes(connector); 13756fad8f66SThierry Reding 13769542c237SThierry Reding if (sor->aux) 13779542c237SThierry Reding drm_dp_aux_disable(sor->aux); 13786fad8f66SThierry Reding 13796fad8f66SThierry Reding return err; 13806fad8f66SThierry Reding } 13816fad8f66SThierry Reding 13826fad8f66SThierry Reding static enum drm_mode_status 13836fad8f66SThierry Reding tegra_sor_connector_mode_valid(struct drm_connector *connector, 13846fad8f66SThierry Reding struct drm_display_mode *mode) 13856fad8f66SThierry Reding { 138664ea25c3SThierry Reding /* HDMI 2.0 modes are not yet supported */ 138764ea25c3SThierry Reding if (mode->clock > 340000) 138864ea25c3SThierry Reding return MODE_NOCLOCK; 138964ea25c3SThierry Reding 13906fad8f66SThierry Reding return MODE_OK; 13916fad8f66SThierry Reding } 13926fad8f66SThierry Reding 13936fad8f66SThierry Reding static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = { 13946fad8f66SThierry Reding .get_modes = tegra_sor_connector_get_modes, 13956fad8f66SThierry Reding .mode_valid = tegra_sor_connector_mode_valid, 13966fad8f66SThierry Reding }; 13976fad8f66SThierry Reding 13986fad8f66SThierry Reding static const struct drm_encoder_funcs tegra_sor_encoder_funcs = { 13996fad8f66SThierry Reding .destroy = tegra_output_encoder_destroy, 14006fad8f66SThierry Reding }; 14016fad8f66SThierry Reding 1402850bab44SThierry Reding static void tegra_sor_edp_disable(struct drm_encoder *encoder) 14036fad8f66SThierry Reding { 1404850bab44SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1405850bab44SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 1406850bab44SThierry Reding struct tegra_sor *sor = to_sor(output); 1407850bab44SThierry Reding u32 value; 1408850bab44SThierry Reding int err; 1409850bab44SThierry Reding 1410850bab44SThierry Reding if (output->panel) 1411850bab44SThierry Reding drm_panel_disable(output->panel); 1412850bab44SThierry Reding 1413850bab44SThierry Reding err = tegra_sor_detach(sor); 1414850bab44SThierry Reding if (err < 0) 1415850bab44SThierry Reding dev_err(sor->dev, "failed to detach SOR: %d\n", err); 1416850bab44SThierry Reding 1417850bab44SThierry Reding tegra_sor_writel(sor, 0, SOR_STATE1); 1418850bab44SThierry Reding tegra_sor_update(sor); 1419850bab44SThierry Reding 1420850bab44SThierry Reding /* 1421850bab44SThierry Reding * The following accesses registers of the display controller, so make 1422850bab44SThierry Reding * sure it's only executed when the output is attached to one. 1423850bab44SThierry Reding */ 1424850bab44SThierry Reding if (dc) { 1425850bab44SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 1426850bab44SThierry Reding value &= ~SOR_ENABLE; 1427850bab44SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 1428850bab44SThierry Reding 1429850bab44SThierry Reding tegra_dc_commit(dc); 14306fad8f66SThierry Reding } 14316fad8f66SThierry Reding 1432850bab44SThierry Reding err = tegra_sor_power_down(sor); 1433850bab44SThierry Reding if (err < 0) 1434850bab44SThierry Reding dev_err(sor->dev, "failed to power down SOR: %d\n", err); 1435850bab44SThierry Reding 14369542c237SThierry Reding if (sor->aux) { 14379542c237SThierry Reding err = drm_dp_aux_disable(sor->aux); 1438850bab44SThierry Reding if (err < 0) 1439850bab44SThierry Reding dev_err(sor->dev, "failed to disable DP: %d\n", err); 14406fad8f66SThierry Reding } 14416fad8f66SThierry Reding 1442850bab44SThierry Reding err = tegra_io_rail_power_off(TEGRA_IO_RAIL_LVDS); 1443850bab44SThierry Reding if (err < 0) 1444850bab44SThierry Reding dev_err(sor->dev, "failed to power off I/O rail: %d\n", err); 1445850bab44SThierry Reding 1446850bab44SThierry Reding if (output->panel) 1447850bab44SThierry Reding drm_panel_unprepare(output->panel); 1448850bab44SThierry Reding 1449aaff8bd2SThierry Reding pm_runtime_put(sor->dev); 14506fad8f66SThierry Reding } 14516fad8f66SThierry Reding 1452459cc2c6SThierry Reding #if 0 1453459cc2c6SThierry Reding static int calc_h_ref_to_sync(const struct drm_display_mode *mode, 1454459cc2c6SThierry Reding unsigned int *value) 1455459cc2c6SThierry Reding { 1456459cc2c6SThierry Reding unsigned int hfp, hsw, hbp, a = 0, b; 1457459cc2c6SThierry Reding 1458459cc2c6SThierry Reding hfp = mode->hsync_start - mode->hdisplay; 1459459cc2c6SThierry Reding hsw = mode->hsync_end - mode->hsync_start; 1460459cc2c6SThierry Reding hbp = mode->htotal - mode->hsync_end; 1461459cc2c6SThierry Reding 1462459cc2c6SThierry Reding pr_info("hfp: %u, hsw: %u, hbp: %u\n", hfp, hsw, hbp); 1463459cc2c6SThierry Reding 1464459cc2c6SThierry Reding b = hfp - 1; 1465459cc2c6SThierry Reding 1466459cc2c6SThierry Reding pr_info("a: %u, b: %u\n", a, b); 1467459cc2c6SThierry Reding pr_info("a + hsw + hbp = %u\n", a + hsw + hbp); 1468459cc2c6SThierry Reding 1469459cc2c6SThierry Reding if (a + hsw + hbp <= 11) { 1470459cc2c6SThierry Reding a = 1 + 11 - hsw - hbp; 1471459cc2c6SThierry Reding pr_info("a: %u\n", a); 1472459cc2c6SThierry Reding } 1473459cc2c6SThierry Reding 1474459cc2c6SThierry Reding if (a > b) 1475459cc2c6SThierry Reding return -EINVAL; 1476459cc2c6SThierry Reding 1477459cc2c6SThierry Reding if (hsw < 1) 1478459cc2c6SThierry Reding return -EINVAL; 1479459cc2c6SThierry Reding 1480459cc2c6SThierry Reding if (mode->hdisplay < 16) 1481459cc2c6SThierry Reding return -EINVAL; 1482459cc2c6SThierry Reding 1483459cc2c6SThierry Reding if (value) { 1484459cc2c6SThierry Reding if (b > a && a % 2) 1485459cc2c6SThierry Reding *value = a + 1; 1486459cc2c6SThierry Reding else 1487459cc2c6SThierry Reding *value = a; 1488459cc2c6SThierry Reding } 1489459cc2c6SThierry Reding 1490459cc2c6SThierry Reding return 0; 1491459cc2c6SThierry Reding } 1492459cc2c6SThierry Reding #endif 1493459cc2c6SThierry Reding 1494850bab44SThierry Reding static void tegra_sor_edp_enable(struct drm_encoder *encoder) 14956fad8f66SThierry Reding { 1496850bab44SThierry Reding struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode; 14976fad8f66SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 14986fad8f66SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 14996b6b6042SThierry Reding struct tegra_sor *sor = to_sor(output); 150034fa183bSThierry Reding struct tegra_sor_config config; 1501c31efa7aSThierry Reding struct tegra_sor_state *state; 150234fa183bSThierry Reding struct drm_dp_link link; 150301b9bea0SThierry Reding u8 rate, lanes; 15042bd1dd39SThierry Reding unsigned int i; 150586f5c52dSThierry Reding int err = 0; 150628fe2076SThierry Reding u32 value; 150786f5c52dSThierry Reding 1508c31efa7aSThierry Reding state = to_sor_state(output->connector.state); 15096b6b6042SThierry Reding 1510aaff8bd2SThierry Reding pm_runtime_get_sync(sor->dev); 15116b6b6042SThierry Reding 15126fad8f66SThierry Reding if (output->panel) 15136fad8f66SThierry Reding drm_panel_prepare(output->panel); 15146fad8f66SThierry Reding 15159542c237SThierry Reding err = drm_dp_aux_enable(sor->aux); 15166b6b6042SThierry Reding if (err < 0) 15176b6b6042SThierry Reding dev_err(sor->dev, "failed to enable DP: %d\n", err); 151834fa183bSThierry Reding 15199542c237SThierry Reding err = drm_dp_link_probe(sor->aux, &link); 152034fa183bSThierry Reding if (err < 0) { 152101b9bea0SThierry Reding dev_err(sor->dev, "failed to probe eDP link: %d\n", err); 1522850bab44SThierry Reding return; 152334fa183bSThierry Reding } 15246b6b6042SThierry Reding 152525bb2cecSThierry Reding /* switch to safe parent clock */ 152625bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 15276b6b6042SThierry Reding if (err < 0) 15286b6b6042SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 15296b6b6042SThierry Reding 153034fa183bSThierry Reding memset(&config, 0, sizeof(config)); 1531c31efa7aSThierry Reding config.bits_per_pixel = state->bpc * 3; 153234fa183bSThierry Reding 1533a198359eSThierry Reding err = tegra_sor_compute_config(sor, mode, &config, &link); 153434fa183bSThierry Reding if (err < 0) 1535a198359eSThierry Reding dev_err(sor->dev, "failed to compute configuration: %d\n", err); 153634fa183bSThierry Reding 15376b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 15386b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 15396b6b6042SThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK; 15406b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 15416b6b6042SThierry Reding 1542a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1543a9a9e4fdSThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 1544a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 15456b6b6042SThierry Reding usleep_range(20, 100); 15466b6b6042SThierry Reding 1547a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL3); 1548a9a9e4fdSThierry Reding value |= SOR_PLL3_PLL_VDD_MODE_3V3; 1549a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL3); 15506b6b6042SThierry Reding 1551a9a9e4fdSThierry Reding value = SOR_PLL0_ICHPMP(0xf) | SOR_PLL0_VCOCAP_RST | 1552a9a9e4fdSThierry Reding SOR_PLL0_PLLREG_LEVEL_V45 | SOR_PLL0_RESISTOR_EXT; 1553a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 15546b6b6042SThierry Reding 1555a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1556a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD; 1557a9a9e4fdSThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 1558a9a9e4fdSThierry Reding value |= SOR_PLL2_LVDS_ENABLE; 1559a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 15606b6b6042SThierry Reding 1561a9a9e4fdSThierry Reding value = SOR_PLL1_TERM_COMPOUT | SOR_PLL1_TMDS_TERM; 1562a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 15636b6b6042SThierry Reding 15646b6b6042SThierry Reding while (true) { 1565a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1566a9a9e4fdSThierry Reding if ((value & SOR_PLL2_SEQ_PLLCAPPD_ENFORCE) == 0) 15676b6b6042SThierry Reding break; 15686b6b6042SThierry Reding 15696b6b6042SThierry Reding usleep_range(250, 1000); 15706b6b6042SThierry Reding } 15716b6b6042SThierry Reding 1572a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1573a9a9e4fdSThierry Reding value &= ~SOR_PLL2_POWERDOWN_OVERRIDE; 1574a9a9e4fdSThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 1575a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 15766b6b6042SThierry Reding 15776b6b6042SThierry Reding /* 15786b6b6042SThierry Reding * power up 15796b6b6042SThierry Reding */ 15806b6b6042SThierry Reding 15816b6b6042SThierry Reding /* set safe link bandwidth (1.62 Gbps) */ 15826b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 15836b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 15846b6b6042SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G1_62; 15856b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 15866b6b6042SThierry Reding 15876b6b6042SThierry Reding /* step 1 */ 1588a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1589a9a9e4fdSThierry Reding value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE | SOR_PLL2_PORT_POWERDOWN | 1590a9a9e4fdSThierry Reding SOR_PLL2_BANDGAP_POWERDOWN; 1591a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 15926b6b6042SThierry Reding 1593a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 1594a9a9e4fdSThierry Reding value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR; 1595a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 15966b6b6042SThierry Reding 1597a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 15986b6b6042SThierry Reding value &= ~SOR_DP_PADCTL_PAD_CAL_PD; 1599a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 16006b6b6042SThierry Reding 16016b6b6042SThierry Reding /* step 2 */ 16026b6b6042SThierry Reding err = tegra_io_rail_power_on(TEGRA_IO_RAIL_LVDS); 1603850bab44SThierry Reding if (err < 0) 16046b6b6042SThierry Reding dev_err(sor->dev, "failed to power on I/O rail: %d\n", err); 16056b6b6042SThierry Reding 16066b6b6042SThierry Reding usleep_range(5, 100); 16076b6b6042SThierry Reding 16086b6b6042SThierry Reding /* step 3 */ 1609a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1610a9a9e4fdSThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 1611a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 16126b6b6042SThierry Reding 16136b6b6042SThierry Reding usleep_range(20, 100); 16146b6b6042SThierry Reding 16156b6b6042SThierry Reding /* step 4 */ 1616a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 1617a9a9e4fdSThierry Reding value &= ~SOR_PLL0_VCOPD; 1618a9a9e4fdSThierry Reding value &= ~SOR_PLL0_PWR; 1619a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 16206b6b6042SThierry Reding 1621a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1622a9a9e4fdSThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 1623a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 16246b6b6042SThierry Reding 16256b6b6042SThierry Reding usleep_range(200, 1000); 16266b6b6042SThierry Reding 16276b6b6042SThierry Reding /* step 5 */ 1628a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 1629a9a9e4fdSThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 1630a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 16316b6b6042SThierry Reding 163230b49435SThierry Reding /* XXX not in TRM */ 163330b49435SThierry Reding for (value = 0, i = 0; i < 5; i++) 163430b49435SThierry Reding value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) | 163530b49435SThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(i, i); 163630b49435SThierry Reding 163730b49435SThierry Reding tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL); 163830b49435SThierry Reding tegra_sor_writel(sor, value, SOR_XBAR_CTRL); 163930b49435SThierry Reding 164025bb2cecSThierry Reding /* switch to DP parent clock */ 164125bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_dp); 16426b6b6042SThierry Reding if (err < 0) 164325bb2cecSThierry Reding dev_err(sor->dev, "failed to set parent clock: %d\n", err); 16446b6b6042SThierry Reding 1645899451b7SThierry Reding /* power DP lanes */ 1646a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 1647899451b7SThierry Reding 1648899451b7SThierry Reding if (link.num_lanes <= 2) 1649899451b7SThierry Reding value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2); 1650899451b7SThierry Reding else 1651899451b7SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_2; 1652899451b7SThierry Reding 1653899451b7SThierry Reding if (link.num_lanes <= 1) 1654899451b7SThierry Reding value &= ~SOR_DP_PADCTL_PD_TXD_1; 1655899451b7SThierry Reding else 1656899451b7SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_1; 1657899451b7SThierry Reding 1658899451b7SThierry Reding if (link.num_lanes == 0) 1659899451b7SThierry Reding value &= ~SOR_DP_PADCTL_PD_TXD_0; 1660899451b7SThierry Reding else 1661899451b7SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_0; 1662899451b7SThierry Reding 1663a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 16646b6b6042SThierry Reding 1665a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 16666b6b6042SThierry Reding value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK; 16670c90a184SThierry Reding value |= SOR_DP_LINKCTL_LANE_COUNT(link.num_lanes); 1668a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 16696b6b6042SThierry Reding 16706b6b6042SThierry Reding /* start lane sequencer */ 16716b6b6042SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN | 16726b6b6042SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_UP; 16736b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 16746b6b6042SThierry Reding 16756b6b6042SThierry Reding while (true) { 16766b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 16776b6b6042SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 16786b6b6042SThierry Reding break; 16796b6b6042SThierry Reding 16806b6b6042SThierry Reding usleep_range(250, 1000); 16816b6b6042SThierry Reding } 16826b6b6042SThierry Reding 1683a4263fedSThierry Reding /* set link bandwidth */ 16846b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 16856b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 1686a4263fedSThierry Reding value |= drm_dp_link_rate_to_bw_code(link.rate) << 2; 16876b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 16886b6b6042SThierry Reding 1689402f6bcdSThierry Reding tegra_sor_apply_config(sor, &config); 1690402f6bcdSThierry Reding 1691402f6bcdSThierry Reding /* enable link */ 1692a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 16936b6b6042SThierry Reding value |= SOR_DP_LINKCTL_ENABLE; 16946b6b6042SThierry Reding value |= SOR_DP_LINKCTL_ENHANCED_FRAME; 1695a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 16966b6b6042SThierry Reding 16976b6b6042SThierry Reding for (i = 0, value = 0; i < 4; i++) { 16986b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 16996b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_GALIOS | 17006b6b6042SThierry Reding SOR_DP_TPG_PATTERN_NONE; 17016b6b6042SThierry Reding value = (value << 8) | lane; 17026b6b6042SThierry Reding } 17036b6b6042SThierry Reding 17046b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 17056b6b6042SThierry Reding 17066b6b6042SThierry Reding /* enable pad calibration logic */ 1707a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 17086b6b6042SThierry Reding value |= SOR_DP_PADCTL_PAD_CAL_PD; 1709a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 17106b6b6042SThierry Reding 17119542c237SThierry Reding err = drm_dp_link_probe(sor->aux, &link); 1712850bab44SThierry Reding if (err < 0) 171301b9bea0SThierry Reding dev_err(sor->dev, "failed to probe eDP link: %d\n", err); 17146b6b6042SThierry Reding 17159542c237SThierry Reding err = drm_dp_link_power_up(sor->aux, &link); 1716850bab44SThierry Reding if (err < 0) 171701b9bea0SThierry Reding dev_err(sor->dev, "failed to power up eDP link: %d\n", err); 17186b6b6042SThierry Reding 17199542c237SThierry Reding err = drm_dp_link_configure(sor->aux, &link); 1720850bab44SThierry Reding if (err < 0) 172101b9bea0SThierry Reding dev_err(sor->dev, "failed to configure eDP link: %d\n", err); 17226b6b6042SThierry Reding 17236b6b6042SThierry Reding rate = drm_dp_link_rate_to_bw_code(link.rate); 17246b6b6042SThierry Reding lanes = link.num_lanes; 17256b6b6042SThierry Reding 17266b6b6042SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 17276b6b6042SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 17286b6b6042SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate); 17296b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 17306b6b6042SThierry Reding 1731a9a9e4fdSThierry Reding value = tegra_sor_readl(sor, SOR_DP_LINKCTL0); 17326b6b6042SThierry Reding value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK; 17336b6b6042SThierry Reding value |= SOR_DP_LINKCTL_LANE_COUNT(lanes); 17346b6b6042SThierry Reding 17356b6b6042SThierry Reding if (link.capabilities & DP_LINK_CAP_ENHANCED_FRAMING) 17366b6b6042SThierry Reding value |= SOR_DP_LINKCTL_ENHANCED_FRAME; 17376b6b6042SThierry Reding 1738a9a9e4fdSThierry Reding tegra_sor_writel(sor, value, SOR_DP_LINKCTL0); 17396b6b6042SThierry Reding 17406b6b6042SThierry Reding /* disable training pattern generator */ 17416b6b6042SThierry Reding 17426b6b6042SThierry Reding for (i = 0; i < link.num_lanes; i++) { 17436b6b6042SThierry Reding unsigned long lane = SOR_DP_TPG_CHANNEL_CODING | 17446b6b6042SThierry Reding SOR_DP_TPG_SCRAMBLER_GALIOS | 17456b6b6042SThierry Reding SOR_DP_TPG_PATTERN_NONE; 17466b6b6042SThierry Reding value = (value << 8) | lane; 17476b6b6042SThierry Reding } 17486b6b6042SThierry Reding 17496b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_DP_TPG); 17506b6b6042SThierry Reding 17516b6b6042SThierry Reding err = tegra_sor_dp_train_fast(sor, &link); 175201b9bea0SThierry Reding if (err < 0) 175301b9bea0SThierry Reding dev_err(sor->dev, "DP fast link training failed: %d\n", err); 17546b6b6042SThierry Reding 17556b6b6042SThierry Reding dev_dbg(sor->dev, "fast link training succeeded\n"); 17566b6b6042SThierry Reding 17576b6b6042SThierry Reding err = tegra_sor_power_up(sor, 250); 1758850bab44SThierry Reding if (err < 0) 17596b6b6042SThierry Reding dev_err(sor->dev, "failed to power up SOR: %d\n", err); 17606b6b6042SThierry Reding 17616b6b6042SThierry Reding /* CSTM (LVDS, link A/B, upper) */ 1762143b1df2SStéphane Marchesin value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B | 17636b6b6042SThierry Reding SOR_CSTM_UPPER; 17646b6b6042SThierry Reding tegra_sor_writel(sor, value, SOR_CSTM); 17656b6b6042SThierry Reding 17662bd1dd39SThierry Reding /* use DP-A protocol */ 17672bd1dd39SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 17682bd1dd39SThierry Reding value &= ~SOR_STATE_ASY_PROTOCOL_MASK; 17692bd1dd39SThierry Reding value |= SOR_STATE_ASY_PROTOCOL_DP_A; 17702bd1dd39SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 17712bd1dd39SThierry Reding 1772c31efa7aSThierry Reding tegra_sor_mode_set(sor, mode, state); 17732bd1dd39SThierry Reding 17746b6b6042SThierry Reding /* PWM setup */ 17756b6b6042SThierry Reding err = tegra_sor_setup_pwm(sor, 250); 1776850bab44SThierry Reding if (err < 0) 17776b6b6042SThierry Reding dev_err(sor->dev, "failed to setup PWM: %d\n", err); 17786b6b6042SThierry Reding 1779666cb873SThierry Reding tegra_sor_update(sor); 1780666cb873SThierry Reding 17816b6b6042SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 17826b6b6042SThierry Reding value |= SOR_ENABLE; 17836b6b6042SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 17846b6b6042SThierry Reding 1785666cb873SThierry Reding tegra_dc_commit(dc); 17866b6b6042SThierry Reding 17876b6b6042SThierry Reding err = tegra_sor_attach(sor); 1788850bab44SThierry Reding if (err < 0) 17896b6b6042SThierry Reding dev_err(sor->dev, "failed to attach SOR: %d\n", err); 17906b6b6042SThierry Reding 17916b6b6042SThierry Reding err = tegra_sor_wakeup(sor); 1792850bab44SThierry Reding if (err < 0) 17936b6b6042SThierry Reding dev_err(sor->dev, "failed to enable DC: %d\n", err); 17946b6b6042SThierry Reding 17956fad8f66SThierry Reding if (output->panel) 17966fad8f66SThierry Reding drm_panel_enable(output->panel); 17976b6b6042SThierry Reding } 17986b6b6042SThierry Reding 179982f1511cSThierry Reding static int 180082f1511cSThierry Reding tegra_sor_encoder_atomic_check(struct drm_encoder *encoder, 180182f1511cSThierry Reding struct drm_crtc_state *crtc_state, 180282f1511cSThierry Reding struct drm_connector_state *conn_state) 180382f1511cSThierry Reding { 180482f1511cSThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1805c31efa7aSThierry Reding struct tegra_sor_state *state = to_sor_state(conn_state); 180682f1511cSThierry Reding struct tegra_dc *dc = to_tegra_dc(conn_state->crtc); 180782f1511cSThierry Reding unsigned long pclk = crtc_state->mode.clock * 1000; 180882f1511cSThierry Reding struct tegra_sor *sor = to_sor(output); 1809c31efa7aSThierry Reding struct drm_display_info *info; 181082f1511cSThierry Reding int err; 181182f1511cSThierry Reding 1812c31efa7aSThierry Reding info = &output->connector.display_info; 1813c31efa7aSThierry Reding 181482f1511cSThierry Reding err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent, 181582f1511cSThierry Reding pclk, 0); 181682f1511cSThierry Reding if (err < 0) { 181782f1511cSThierry Reding dev_err(output->dev, "failed to setup CRTC state: %d\n", err); 181882f1511cSThierry Reding return err; 181982f1511cSThierry Reding } 182082f1511cSThierry Reding 1821c31efa7aSThierry Reding switch (info->bpc) { 1822c31efa7aSThierry Reding case 8: 1823c31efa7aSThierry Reding case 6: 1824c31efa7aSThierry Reding state->bpc = info->bpc; 1825c31efa7aSThierry Reding break; 1826c31efa7aSThierry Reding 1827c31efa7aSThierry Reding default: 1828c31efa7aSThierry Reding DRM_DEBUG_KMS("%u bits-per-color not supported\n", info->bpc); 1829c31efa7aSThierry Reding state->bpc = 8; 1830c31efa7aSThierry Reding break; 1831c31efa7aSThierry Reding } 1832c31efa7aSThierry Reding 183382f1511cSThierry Reding return 0; 183482f1511cSThierry Reding } 183582f1511cSThierry Reding 1836459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_edp_helpers = { 1837850bab44SThierry Reding .disable = tegra_sor_edp_disable, 1838850bab44SThierry Reding .enable = tegra_sor_edp_enable, 183982f1511cSThierry Reding .atomic_check = tegra_sor_encoder_atomic_check, 18406b6b6042SThierry Reding }; 18416b6b6042SThierry Reding 1842459cc2c6SThierry Reding static inline u32 tegra_sor_hdmi_subpack(const u8 *ptr, size_t size) 1843459cc2c6SThierry Reding { 1844459cc2c6SThierry Reding u32 value = 0; 1845459cc2c6SThierry Reding size_t i; 1846459cc2c6SThierry Reding 1847459cc2c6SThierry Reding for (i = size; i > 0; i--) 1848459cc2c6SThierry Reding value = (value << 8) | ptr[i - 1]; 1849459cc2c6SThierry Reding 1850459cc2c6SThierry Reding return value; 1851459cc2c6SThierry Reding } 1852459cc2c6SThierry Reding 1853459cc2c6SThierry Reding static void tegra_sor_hdmi_write_infopack(struct tegra_sor *sor, 1854459cc2c6SThierry Reding const void *data, size_t size) 1855459cc2c6SThierry Reding { 1856459cc2c6SThierry Reding const u8 *ptr = data; 1857459cc2c6SThierry Reding unsigned long offset; 1858459cc2c6SThierry Reding size_t i, j; 1859459cc2c6SThierry Reding u32 value; 1860459cc2c6SThierry Reding 1861459cc2c6SThierry Reding switch (ptr[0]) { 1862459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_AVI: 1863459cc2c6SThierry Reding offset = SOR_HDMI_AVI_INFOFRAME_HEADER; 1864459cc2c6SThierry Reding break; 1865459cc2c6SThierry Reding 1866459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_AUDIO: 1867459cc2c6SThierry Reding offset = SOR_HDMI_AUDIO_INFOFRAME_HEADER; 1868459cc2c6SThierry Reding break; 1869459cc2c6SThierry Reding 1870459cc2c6SThierry Reding case HDMI_INFOFRAME_TYPE_VENDOR: 1871459cc2c6SThierry Reding offset = SOR_HDMI_VSI_INFOFRAME_HEADER; 1872459cc2c6SThierry Reding break; 1873459cc2c6SThierry Reding 1874459cc2c6SThierry Reding default: 1875459cc2c6SThierry Reding dev_err(sor->dev, "unsupported infoframe type: %02x\n", 1876459cc2c6SThierry Reding ptr[0]); 1877459cc2c6SThierry Reding return; 1878459cc2c6SThierry Reding } 1879459cc2c6SThierry Reding 1880459cc2c6SThierry Reding value = INFOFRAME_HEADER_TYPE(ptr[0]) | 1881459cc2c6SThierry Reding INFOFRAME_HEADER_VERSION(ptr[1]) | 1882459cc2c6SThierry Reding INFOFRAME_HEADER_LEN(ptr[2]); 1883459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset); 1884459cc2c6SThierry Reding offset++; 1885459cc2c6SThierry Reding 1886459cc2c6SThierry Reding /* 1887459cc2c6SThierry Reding * Each subpack contains 7 bytes, divided into: 1888459cc2c6SThierry Reding * - subpack_low: bytes 0 - 3 1889459cc2c6SThierry Reding * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00) 1890459cc2c6SThierry Reding */ 1891459cc2c6SThierry Reding for (i = 3, j = 0; i < size; i += 7, j += 8) { 1892459cc2c6SThierry Reding size_t rem = size - i, num = min_t(size_t, rem, 4); 1893459cc2c6SThierry Reding 1894459cc2c6SThierry Reding value = tegra_sor_hdmi_subpack(&ptr[i], num); 1895459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset++); 1896459cc2c6SThierry Reding 1897459cc2c6SThierry Reding num = min_t(size_t, rem - num, 3); 1898459cc2c6SThierry Reding 1899459cc2c6SThierry Reding value = tegra_sor_hdmi_subpack(&ptr[i + 4], num); 1900459cc2c6SThierry Reding tegra_sor_writel(sor, value, offset++); 1901459cc2c6SThierry Reding } 1902459cc2c6SThierry Reding } 1903459cc2c6SThierry Reding 1904459cc2c6SThierry Reding static int 1905459cc2c6SThierry Reding tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor *sor, 1906459cc2c6SThierry Reding const struct drm_display_mode *mode) 1907459cc2c6SThierry Reding { 1908459cc2c6SThierry Reding u8 buffer[HDMI_INFOFRAME_SIZE(AVI)]; 1909459cc2c6SThierry Reding struct hdmi_avi_infoframe frame; 1910459cc2c6SThierry Reding u32 value; 1911459cc2c6SThierry Reding int err; 1912459cc2c6SThierry Reding 1913459cc2c6SThierry Reding /* disable AVI infoframe */ 1914459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL); 1915459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_SINGLE; 1916459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_OTHER; 1917459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_ENABLE; 1918459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL); 1919459cc2c6SThierry Reding 19200c1f528cSShashank Sharma err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false); 1921459cc2c6SThierry Reding if (err < 0) { 1922459cc2c6SThierry Reding dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err); 1923459cc2c6SThierry Reding return err; 1924459cc2c6SThierry Reding } 1925459cc2c6SThierry Reding 1926459cc2c6SThierry Reding err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer)); 1927459cc2c6SThierry Reding if (err < 0) { 1928459cc2c6SThierry Reding dev_err(sor->dev, "failed to pack AVI infoframe: %d\n", err); 1929459cc2c6SThierry Reding return err; 1930459cc2c6SThierry Reding } 1931459cc2c6SThierry Reding 1932459cc2c6SThierry Reding tegra_sor_hdmi_write_infopack(sor, buffer, err); 1933459cc2c6SThierry Reding 1934459cc2c6SThierry Reding /* enable AVI infoframe */ 1935459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL); 1936459cc2c6SThierry Reding value |= INFOFRAME_CTRL_CHECKSUM_ENABLE; 1937459cc2c6SThierry Reding value |= INFOFRAME_CTRL_ENABLE; 1938459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL); 1939459cc2c6SThierry Reding 1940459cc2c6SThierry Reding return 0; 1941459cc2c6SThierry Reding } 1942459cc2c6SThierry Reding 1943459cc2c6SThierry Reding static void tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor *sor) 1944459cc2c6SThierry Reding { 1945459cc2c6SThierry Reding u32 value; 1946459cc2c6SThierry Reding 1947459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 1948459cc2c6SThierry Reding value &= ~INFOFRAME_CTRL_ENABLE; 1949459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL); 1950459cc2c6SThierry Reding } 1951459cc2c6SThierry Reding 1952459cc2c6SThierry Reding static struct tegra_sor_hdmi_settings * 1953459cc2c6SThierry Reding tegra_sor_hdmi_find_settings(struct tegra_sor *sor, unsigned long frequency) 1954459cc2c6SThierry Reding { 1955459cc2c6SThierry Reding unsigned int i; 1956459cc2c6SThierry Reding 1957459cc2c6SThierry Reding for (i = 0; i < sor->num_settings; i++) 1958459cc2c6SThierry Reding if (frequency <= sor->settings[i].frequency) 1959459cc2c6SThierry Reding return &sor->settings[i]; 1960459cc2c6SThierry Reding 1961459cc2c6SThierry Reding return NULL; 1962459cc2c6SThierry Reding } 1963459cc2c6SThierry Reding 1964459cc2c6SThierry Reding static void tegra_sor_hdmi_disable(struct drm_encoder *encoder) 1965459cc2c6SThierry Reding { 1966459cc2c6SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1967459cc2c6SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 1968459cc2c6SThierry Reding struct tegra_sor *sor = to_sor(output); 1969459cc2c6SThierry Reding u32 value; 1970459cc2c6SThierry Reding int err; 1971459cc2c6SThierry Reding 1972459cc2c6SThierry Reding err = tegra_sor_detach(sor); 1973459cc2c6SThierry Reding if (err < 0) 1974459cc2c6SThierry Reding dev_err(sor->dev, "failed to detach SOR: %d\n", err); 1975459cc2c6SThierry Reding 1976459cc2c6SThierry Reding tegra_sor_writel(sor, 0, SOR_STATE1); 1977459cc2c6SThierry Reding tegra_sor_update(sor); 1978459cc2c6SThierry Reding 1979459cc2c6SThierry Reding /* disable display to SOR clock */ 1980459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 1981459cc2c6SThierry Reding value &= ~SOR1_TIMING_CYA; 1982459cc2c6SThierry Reding value &= ~SOR1_ENABLE; 1983459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 1984459cc2c6SThierry Reding 1985459cc2c6SThierry Reding tegra_dc_commit(dc); 1986459cc2c6SThierry Reding 1987459cc2c6SThierry Reding err = tegra_sor_power_down(sor); 1988459cc2c6SThierry Reding if (err < 0) 1989459cc2c6SThierry Reding dev_err(sor->dev, "failed to power down SOR: %d\n", err); 1990459cc2c6SThierry Reding 1991459cc2c6SThierry Reding err = tegra_io_rail_power_off(TEGRA_IO_RAIL_HDMI); 1992459cc2c6SThierry Reding if (err < 0) 1993459cc2c6SThierry Reding dev_err(sor->dev, "failed to power off HDMI rail: %d\n", err); 1994459cc2c6SThierry Reding 1995aaff8bd2SThierry Reding pm_runtime_put(sor->dev); 1996459cc2c6SThierry Reding } 1997459cc2c6SThierry Reding 1998459cc2c6SThierry Reding static void tegra_sor_hdmi_enable(struct drm_encoder *encoder) 1999459cc2c6SThierry Reding { 2000459cc2c6SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 2001459cc2c6SThierry Reding unsigned int h_ref_to_sync = 1, pulse_start, max_ac; 2002459cc2c6SThierry Reding struct tegra_dc *dc = to_tegra_dc(encoder->crtc); 2003459cc2c6SThierry Reding struct tegra_sor_hdmi_settings *settings; 2004459cc2c6SThierry Reding struct tegra_sor *sor = to_sor(output); 2005c31efa7aSThierry Reding struct tegra_sor_state *state; 2006459cc2c6SThierry Reding struct drm_display_mode *mode; 200730b49435SThierry Reding unsigned int div, i; 2008459cc2c6SThierry Reding u32 value; 2009459cc2c6SThierry Reding int err; 2010459cc2c6SThierry Reding 2011c31efa7aSThierry Reding state = to_sor_state(output->connector.state); 2012459cc2c6SThierry Reding mode = &encoder->crtc->state->adjusted_mode; 2013459cc2c6SThierry Reding 2014aaff8bd2SThierry Reding pm_runtime_get_sync(sor->dev); 2015459cc2c6SThierry Reding 201625bb2cecSThierry Reding /* switch to safe parent clock */ 201725bb2cecSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_safe); 2018e1335e2fSThierry Reding if (err < 0) { 2019459cc2c6SThierry Reding dev_err(sor->dev, "failed to set safe parent clock: %d\n", err); 2020e1335e2fSThierry Reding return; 2021e1335e2fSThierry Reding } 2022459cc2c6SThierry Reding 2023459cc2c6SThierry Reding div = clk_get_rate(sor->clk) / 1000000 * 4; 2024459cc2c6SThierry Reding 2025459cc2c6SThierry Reding err = tegra_io_rail_power_on(TEGRA_IO_RAIL_HDMI); 2026459cc2c6SThierry Reding if (err < 0) 2027459cc2c6SThierry Reding dev_err(sor->dev, "failed to power on HDMI rail: %d\n", err); 2028459cc2c6SThierry Reding 2029459cc2c6SThierry Reding usleep_range(20, 100); 2030459cc2c6SThierry Reding 2031459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 2032459cc2c6SThierry Reding value &= ~SOR_PLL2_BANDGAP_POWERDOWN; 2033459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 2034459cc2c6SThierry Reding 2035459cc2c6SThierry Reding usleep_range(20, 100); 2036459cc2c6SThierry Reding 2037459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL3); 2038459cc2c6SThierry Reding value &= ~SOR_PLL3_PLL_VDD_MODE_3V3; 2039459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL3); 2040459cc2c6SThierry Reding 2041459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 2042459cc2c6SThierry Reding value &= ~SOR_PLL0_VCOPD; 2043459cc2c6SThierry Reding value &= ~SOR_PLL0_PWR; 2044459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 2045459cc2c6SThierry Reding 2046459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 2047459cc2c6SThierry Reding value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE; 2048459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 2049459cc2c6SThierry Reding 2050459cc2c6SThierry Reding usleep_range(200, 400); 2051459cc2c6SThierry Reding 2052459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL2); 2053459cc2c6SThierry Reding value &= ~SOR_PLL2_POWERDOWN_OVERRIDE; 2054459cc2c6SThierry Reding value &= ~SOR_PLL2_PORT_POWERDOWN; 2055459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL2); 2056459cc2c6SThierry Reding 2057459cc2c6SThierry Reding usleep_range(20, 100); 2058459cc2c6SThierry Reding 2059459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 2060459cc2c6SThierry Reding value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 | 2061459cc2c6SThierry Reding SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2; 2062459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 2063459cc2c6SThierry Reding 2064459cc2c6SThierry Reding while (true) { 2065459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 2066459cc2c6SThierry Reding if ((value & SOR_LANE_SEQ_CTL_STATE_BUSY) == 0) 2067459cc2c6SThierry Reding break; 2068459cc2c6SThierry Reding 2069459cc2c6SThierry Reding usleep_range(250, 1000); 2070459cc2c6SThierry Reding } 2071459cc2c6SThierry Reding 2072459cc2c6SThierry Reding value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN | 2073459cc2c6SThierry Reding SOR_LANE_SEQ_CTL_POWER_STATE_UP | SOR_LANE_SEQ_CTL_DELAY(5); 2074459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL); 2075459cc2c6SThierry Reding 2076459cc2c6SThierry Reding while (true) { 2077459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL); 2078459cc2c6SThierry Reding if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0) 2079459cc2c6SThierry Reding break; 2080459cc2c6SThierry Reding 2081459cc2c6SThierry Reding usleep_range(250, 1000); 2082459cc2c6SThierry Reding } 2083459cc2c6SThierry Reding 2084459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_CLK_CNTRL); 2085459cc2c6SThierry Reding value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK; 2086459cc2c6SThierry Reding value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK; 2087459cc2c6SThierry Reding 2088459cc2c6SThierry Reding if (mode->clock < 340000) 2089459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70; 2090459cc2c6SThierry Reding else 2091459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40; 2092459cc2c6SThierry Reding 2093459cc2c6SThierry Reding value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK; 2094459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_CLK_CNTRL); 2095459cc2c6SThierry Reding 2096459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_SPARE0); 2097459cc2c6SThierry Reding value |= SOR_DP_SPARE_DISP_VIDEO_PREAMBLE; 2098459cc2c6SThierry Reding value &= ~SOR_DP_SPARE_PANEL_INTERNAL; 2099459cc2c6SThierry Reding value |= SOR_DP_SPARE_SEQ_ENABLE; 2100459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_SPARE0); 2101459cc2c6SThierry Reding 2102459cc2c6SThierry Reding value = SOR_SEQ_CTL_PU_PC(0) | SOR_SEQ_CTL_PU_PC_ALT(0) | 2103459cc2c6SThierry Reding SOR_SEQ_CTL_PD_PC(8) | SOR_SEQ_CTL_PD_PC_ALT(8); 2104459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_CTL); 2105459cc2c6SThierry Reding 2106459cc2c6SThierry Reding value = SOR_SEQ_INST_DRIVE_PWM_OUT_LO | SOR_SEQ_INST_HALT | 2107459cc2c6SThierry Reding SOR_SEQ_INST_WAIT_VSYNC | SOR_SEQ_INST_WAIT(1); 2108459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_INST(0)); 2109459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_SEQ_INST(8)); 2110459cc2c6SThierry Reding 2111459cc2c6SThierry Reding /* program the reference clock */ 2112459cc2c6SThierry Reding value = SOR_REFCLK_DIV_INT(div) | SOR_REFCLK_DIV_FRAC(div); 2113459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_REFCLK); 2114459cc2c6SThierry Reding 211530b49435SThierry Reding /* XXX not in TRM */ 211630b49435SThierry Reding for (value = 0, i = 0; i < 5; i++) 211730b49435SThierry Reding value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) | 211830b49435SThierry Reding SOR_XBAR_CTRL_LINK1_XSEL(i, i); 2119459cc2c6SThierry Reding 2120459cc2c6SThierry Reding tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL); 212130b49435SThierry Reding tegra_sor_writel(sor, value, SOR_XBAR_CTRL); 2122459cc2c6SThierry Reding 212325bb2cecSThierry Reding /* switch to parent clock */ 2124e1335e2fSThierry Reding err = clk_set_parent(sor->clk, sor->clk_parent); 2125e1335e2fSThierry Reding if (err < 0) { 2126459cc2c6SThierry Reding dev_err(sor->dev, "failed to set parent clock: %d\n", err); 2127e1335e2fSThierry Reding return; 2128e1335e2fSThierry Reding } 2129e1335e2fSThierry Reding 2130e1335e2fSThierry Reding err = tegra_sor_set_parent_clock(sor, sor->clk_pad); 2131e1335e2fSThierry Reding if (err < 0) { 2132e1335e2fSThierry Reding dev_err(sor->dev, "failed to set pad clock: %d\n", err); 2133e1335e2fSThierry Reding return; 2134e1335e2fSThierry Reding } 2135459cc2c6SThierry Reding 2136459cc2c6SThierry Reding value = SOR_INPUT_CONTROL_HDMI_SRC_SELECT(dc->pipe); 2137459cc2c6SThierry Reding 2138459cc2c6SThierry Reding /* XXX is this the proper check? */ 2139459cc2c6SThierry Reding if (mode->clock < 75000) 2140459cc2c6SThierry Reding value |= SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED; 2141459cc2c6SThierry Reding 2142459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_INPUT_CONTROL); 2143459cc2c6SThierry Reding 2144459cc2c6SThierry Reding max_ac = ((mode->htotal - mode->hdisplay) - SOR_REKEY - 18) / 32; 2145459cc2c6SThierry Reding 2146459cc2c6SThierry Reding value = SOR_HDMI_CTRL_ENABLE | SOR_HDMI_CTRL_MAX_AC_PACKET(max_ac) | 2147459cc2c6SThierry Reding SOR_HDMI_CTRL_AUDIO_LAYOUT | SOR_HDMI_CTRL_REKEY(SOR_REKEY); 2148459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HDMI_CTRL); 2149459cc2c6SThierry Reding 2150459cc2c6SThierry Reding /* H_PULSE2 setup */ 2151459cc2c6SThierry Reding pulse_start = h_ref_to_sync + (mode->hsync_end - mode->hsync_start) + 2152459cc2c6SThierry Reding (mode->htotal - mode->hsync_end) - 10; 2153459cc2c6SThierry Reding 2154459cc2c6SThierry Reding value = PULSE_LAST_END_A | PULSE_QUAL_VACTIVE | 2155459cc2c6SThierry Reding PULSE_POLARITY_HIGH | PULSE_MODE_NORMAL; 2156459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL); 2157459cc2c6SThierry Reding 2158459cc2c6SThierry Reding value = PULSE_END(pulse_start + 8) | PULSE_START(pulse_start); 2159459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A); 2160459cc2c6SThierry Reding 2161459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_SIGNAL_OPTIONS0); 2162459cc2c6SThierry Reding value |= H_PULSE2_ENABLE; 2163459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_SIGNAL_OPTIONS0); 2164459cc2c6SThierry Reding 2165459cc2c6SThierry Reding /* infoframe setup */ 2166459cc2c6SThierry Reding err = tegra_sor_hdmi_setup_avi_infoframe(sor, mode); 2167459cc2c6SThierry Reding if (err < 0) 2168459cc2c6SThierry Reding dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err); 2169459cc2c6SThierry Reding 2170459cc2c6SThierry Reding /* XXX HDMI audio support not implemented yet */ 2171459cc2c6SThierry Reding tegra_sor_hdmi_disable_audio_infoframe(sor); 2172459cc2c6SThierry Reding 2173459cc2c6SThierry Reding /* use single TMDS protocol */ 2174459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_STATE1); 2175459cc2c6SThierry Reding value &= ~SOR_STATE_ASY_PROTOCOL_MASK; 2176459cc2c6SThierry Reding value |= SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A; 2177459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_STATE1); 2178459cc2c6SThierry Reding 2179459cc2c6SThierry Reding /* power up pad calibration */ 2180459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 2181459cc2c6SThierry Reding value &= ~SOR_DP_PADCTL_PAD_CAL_PD; 2182459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 2183459cc2c6SThierry Reding 2184459cc2c6SThierry Reding /* production settings */ 2185459cc2c6SThierry Reding settings = tegra_sor_hdmi_find_settings(sor, mode->clock * 1000); 2186db8b42fbSDan Carpenter if (!settings) { 2187db8b42fbSDan Carpenter dev_err(sor->dev, "no settings for pixel clock %d Hz\n", 2188db8b42fbSDan Carpenter mode->clock * 1000); 2189459cc2c6SThierry Reding return; 2190459cc2c6SThierry Reding } 2191459cc2c6SThierry Reding 2192459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL0); 2193459cc2c6SThierry Reding value &= ~SOR_PLL0_ICHPMP_MASK; 2194459cc2c6SThierry Reding value &= ~SOR_PLL0_VCOCAP_MASK; 2195459cc2c6SThierry Reding value |= SOR_PLL0_ICHPMP(settings->ichpmp); 2196459cc2c6SThierry Reding value |= SOR_PLL0_VCOCAP(settings->vcocap); 2197459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL0); 2198459cc2c6SThierry Reding 2199459cc2c6SThierry Reding tegra_sor_dp_term_calibrate(sor); 2200459cc2c6SThierry Reding 2201459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL1); 2202459cc2c6SThierry Reding value &= ~SOR_PLL1_LOADADJ_MASK; 2203459cc2c6SThierry Reding value |= SOR_PLL1_LOADADJ(settings->loadadj); 2204459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL1); 2205459cc2c6SThierry Reding 2206459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_PLL3); 2207459cc2c6SThierry Reding value &= ~SOR_PLL3_BG_VREF_LEVEL_MASK; 2208459cc2c6SThierry Reding value |= SOR_PLL3_BG_VREF_LEVEL(settings->bg_vref); 2209459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_PLL3); 2210459cc2c6SThierry Reding 2211459cc2c6SThierry Reding value = settings->drive_current[0] << 24 | 2212459cc2c6SThierry Reding settings->drive_current[1] << 16 | 2213459cc2c6SThierry Reding settings->drive_current[2] << 8 | 2214459cc2c6SThierry Reding settings->drive_current[3] << 0; 2215459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0); 2216459cc2c6SThierry Reding 2217459cc2c6SThierry Reding value = settings->preemphasis[0] << 24 | 2218459cc2c6SThierry Reding settings->preemphasis[1] << 16 | 2219459cc2c6SThierry Reding settings->preemphasis[2] << 8 | 2220459cc2c6SThierry Reding settings->preemphasis[3] << 0; 2221459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0); 2222459cc2c6SThierry Reding 2223459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 2224459cc2c6SThierry Reding value &= ~SOR_DP_PADCTL_TX_PU_MASK; 2225459cc2c6SThierry Reding value |= SOR_DP_PADCTL_TX_PU_ENABLE; 2226459cc2c6SThierry Reding value |= SOR_DP_PADCTL_TX_PU(settings->tx_pu); 2227459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 2228459cc2c6SThierry Reding 2229459cc2c6SThierry Reding /* power down pad calibration */ 2230459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_DP_PADCTL0); 2231459cc2c6SThierry Reding value |= SOR_DP_PADCTL_PAD_CAL_PD; 2232459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_DP_PADCTL0); 2233459cc2c6SThierry Reding 2234459cc2c6SThierry Reding /* miscellaneous display controller settings */ 2235459cc2c6SThierry Reding value = VSYNC_H_POSITION(1); 2236459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_TIMING_OPTIONS); 2237459cc2c6SThierry Reding 2238459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_COLOR_CONTROL); 2239459cc2c6SThierry Reding value &= ~DITHER_CONTROL_MASK; 2240459cc2c6SThierry Reding value &= ~BASE_COLOR_SIZE_MASK; 2241459cc2c6SThierry Reding 2242c31efa7aSThierry Reding switch (state->bpc) { 2243459cc2c6SThierry Reding case 6: 2244459cc2c6SThierry Reding value |= BASE_COLOR_SIZE_666; 2245459cc2c6SThierry Reding break; 2246459cc2c6SThierry Reding 2247459cc2c6SThierry Reding case 8: 2248459cc2c6SThierry Reding value |= BASE_COLOR_SIZE_888; 2249459cc2c6SThierry Reding break; 2250459cc2c6SThierry Reding 2251459cc2c6SThierry Reding default: 2252c31efa7aSThierry Reding WARN(1, "%u bits-per-color not supported\n", state->bpc); 2253c31efa7aSThierry Reding value |= BASE_COLOR_SIZE_888; 2254459cc2c6SThierry Reding break; 2255459cc2c6SThierry Reding } 2256459cc2c6SThierry Reding 2257459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_COLOR_CONTROL); 2258459cc2c6SThierry Reding 2259459cc2c6SThierry Reding err = tegra_sor_power_up(sor, 250); 2260459cc2c6SThierry Reding if (err < 0) 2261459cc2c6SThierry Reding dev_err(sor->dev, "failed to power up SOR: %d\n", err); 2262459cc2c6SThierry Reding 22632bd1dd39SThierry Reding /* configure dynamic range of output */ 2264459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HEAD_STATE0(dc->pipe)); 2265459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_RANGECOMPRESS_MASK; 2266459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_DYNRANGE_MASK; 2267459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE0(dc->pipe)); 2268459cc2c6SThierry Reding 22692bd1dd39SThierry Reding /* configure colorspace */ 2270459cc2c6SThierry Reding value = tegra_sor_readl(sor, SOR_HEAD_STATE0(dc->pipe)); 2271459cc2c6SThierry Reding value &= ~SOR_HEAD_STATE_COLORSPACE_MASK; 2272459cc2c6SThierry Reding value |= SOR_HEAD_STATE_COLORSPACE_RGB; 2273459cc2c6SThierry Reding tegra_sor_writel(sor, value, SOR_HEAD_STATE0(dc->pipe)); 2274459cc2c6SThierry Reding 2275c31efa7aSThierry Reding tegra_sor_mode_set(sor, mode, state); 2276459cc2c6SThierry Reding 2277459cc2c6SThierry Reding tegra_sor_update(sor); 2278459cc2c6SThierry Reding 2279459cc2c6SThierry Reding err = tegra_sor_attach(sor); 2280459cc2c6SThierry Reding if (err < 0) 2281459cc2c6SThierry Reding dev_err(sor->dev, "failed to attach SOR: %d\n", err); 2282459cc2c6SThierry Reding 2283459cc2c6SThierry Reding /* enable display to SOR clock and generate HDMI preamble */ 2284459cc2c6SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 2285459cc2c6SThierry Reding value |= SOR1_ENABLE | SOR1_TIMING_CYA; 2286459cc2c6SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 2287459cc2c6SThierry Reding 2288459cc2c6SThierry Reding tegra_dc_commit(dc); 2289459cc2c6SThierry Reding 2290459cc2c6SThierry Reding err = tegra_sor_wakeup(sor); 2291459cc2c6SThierry Reding if (err < 0) 2292459cc2c6SThierry Reding dev_err(sor->dev, "failed to wakeup SOR: %d\n", err); 2293459cc2c6SThierry Reding } 2294459cc2c6SThierry Reding 2295459cc2c6SThierry Reding static const struct drm_encoder_helper_funcs tegra_sor_hdmi_helpers = { 2296459cc2c6SThierry Reding .disable = tegra_sor_hdmi_disable, 2297459cc2c6SThierry Reding .enable = tegra_sor_hdmi_enable, 2298459cc2c6SThierry Reding .atomic_check = tegra_sor_encoder_atomic_check, 2299459cc2c6SThierry Reding }; 2300459cc2c6SThierry Reding 23016b6b6042SThierry Reding static int tegra_sor_init(struct host1x_client *client) 23026b6b6042SThierry Reding { 23039910f5c4SThierry Reding struct drm_device *drm = dev_get_drvdata(client->parent); 2304459cc2c6SThierry Reding const struct drm_encoder_helper_funcs *helpers = NULL; 23056b6b6042SThierry Reding struct tegra_sor *sor = host1x_client_to_sor(client); 2306459cc2c6SThierry Reding int connector = DRM_MODE_CONNECTOR_Unknown; 2307459cc2c6SThierry Reding int encoder = DRM_MODE_ENCODER_NONE; 23086b6b6042SThierry Reding int err; 23096b6b6042SThierry Reding 23109542c237SThierry Reding if (!sor->aux) { 2311459cc2c6SThierry Reding if (sor->soc->supports_hdmi) { 2312459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_HDMIA; 2313459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 2314459cc2c6SThierry Reding helpers = &tegra_sor_hdmi_helpers; 2315459cc2c6SThierry Reding } else if (sor->soc->supports_lvds) { 2316459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_LVDS; 2317459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_LVDS; 2318459cc2c6SThierry Reding } 2319459cc2c6SThierry Reding } else { 2320459cc2c6SThierry Reding if (sor->soc->supports_edp) { 2321459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_eDP; 2322459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 2323459cc2c6SThierry Reding helpers = &tegra_sor_edp_helpers; 2324459cc2c6SThierry Reding } else if (sor->soc->supports_dp) { 2325459cc2c6SThierry Reding connector = DRM_MODE_CONNECTOR_DisplayPort; 2326459cc2c6SThierry Reding encoder = DRM_MODE_ENCODER_TMDS; 2327459cc2c6SThierry Reding } 2328459cc2c6SThierry Reding } 23296b6b6042SThierry Reding 23306b6b6042SThierry Reding sor->output.dev = sor->dev; 23316b6b6042SThierry Reding 23326fad8f66SThierry Reding drm_connector_init(drm, &sor->output.connector, 23336fad8f66SThierry Reding &tegra_sor_connector_funcs, 2334459cc2c6SThierry Reding connector); 23356fad8f66SThierry Reding drm_connector_helper_add(&sor->output.connector, 23366fad8f66SThierry Reding &tegra_sor_connector_helper_funcs); 23376fad8f66SThierry Reding sor->output.connector.dpms = DRM_MODE_DPMS_OFF; 23386fad8f66SThierry Reding 23396fad8f66SThierry Reding drm_encoder_init(drm, &sor->output.encoder, &tegra_sor_encoder_funcs, 234013a3d91fSVille Syrjälä encoder, NULL); 2341459cc2c6SThierry Reding drm_encoder_helper_add(&sor->output.encoder, helpers); 23426fad8f66SThierry Reding 23436fad8f66SThierry Reding drm_mode_connector_attach_encoder(&sor->output.connector, 23446fad8f66SThierry Reding &sor->output.encoder); 23456fad8f66SThierry Reding drm_connector_register(&sor->output.connector); 23466fad8f66SThierry Reding 2347ea130b24SThierry Reding err = tegra_output_init(drm, &sor->output); 2348ea130b24SThierry Reding if (err < 0) { 2349ea130b24SThierry Reding dev_err(client->dev, "failed to initialize output: %d\n", err); 2350ea130b24SThierry Reding return err; 2351ea130b24SThierry Reding } 23526fad8f66SThierry Reding 2353ea130b24SThierry Reding sor->output.encoder.possible_crtcs = 0x3; 23546b6b6042SThierry Reding 2355a82752e1SThierry Reding if (IS_ENABLED(CONFIG_DEBUG_FS)) { 23561b0c7b48SThierry Reding err = tegra_sor_debugfs_init(sor, drm->primary); 2357a82752e1SThierry Reding if (err < 0) 2358a82752e1SThierry Reding dev_err(sor->dev, "debugfs setup failed: %d\n", err); 2359a82752e1SThierry Reding } 2360a82752e1SThierry Reding 23619542c237SThierry Reding if (sor->aux) { 23629542c237SThierry Reding err = drm_dp_aux_attach(sor->aux, &sor->output); 23636b6b6042SThierry Reding if (err < 0) { 23646b6b6042SThierry Reding dev_err(sor->dev, "failed to attach DP: %d\n", err); 23656b6b6042SThierry Reding return err; 23666b6b6042SThierry Reding } 23676b6b6042SThierry Reding } 23686b6b6042SThierry Reding 2369535a65dbSTomeu Vizoso /* 2370535a65dbSTomeu Vizoso * XXX: Remove this reset once proper hand-over from firmware to 2371535a65dbSTomeu Vizoso * kernel is possible. 2372535a65dbSTomeu Vizoso */ 2373f8c79120SJon Hunter if (sor->rst) { 2374535a65dbSTomeu Vizoso err = reset_control_assert(sor->rst); 2375535a65dbSTomeu Vizoso if (err < 0) { 2376f8c79120SJon Hunter dev_err(sor->dev, "failed to assert SOR reset: %d\n", 2377f8c79120SJon Hunter err); 2378535a65dbSTomeu Vizoso return err; 2379535a65dbSTomeu Vizoso } 2380f8c79120SJon Hunter } 2381535a65dbSTomeu Vizoso 23826fad8f66SThierry Reding err = clk_prepare_enable(sor->clk); 23836fad8f66SThierry Reding if (err < 0) { 23846fad8f66SThierry Reding dev_err(sor->dev, "failed to enable clock: %d\n", err); 23856fad8f66SThierry Reding return err; 23866fad8f66SThierry Reding } 23876fad8f66SThierry Reding 2388535a65dbSTomeu Vizoso usleep_range(1000, 3000); 2389535a65dbSTomeu Vizoso 2390f8c79120SJon Hunter if (sor->rst) { 2391535a65dbSTomeu Vizoso err = reset_control_deassert(sor->rst); 2392535a65dbSTomeu Vizoso if (err < 0) { 2393f8c79120SJon Hunter dev_err(sor->dev, "failed to deassert SOR reset: %d\n", 2394f8c79120SJon Hunter err); 2395535a65dbSTomeu Vizoso return err; 2396535a65dbSTomeu Vizoso } 2397f8c79120SJon Hunter } 2398535a65dbSTomeu Vizoso 23996fad8f66SThierry Reding err = clk_prepare_enable(sor->clk_safe); 24006fad8f66SThierry Reding if (err < 0) 24016fad8f66SThierry Reding return err; 24026fad8f66SThierry Reding 24036fad8f66SThierry Reding err = clk_prepare_enable(sor->clk_dp); 24046fad8f66SThierry Reding if (err < 0) 24056fad8f66SThierry Reding return err; 24066fad8f66SThierry Reding 24076b6b6042SThierry Reding return 0; 24086b6b6042SThierry Reding } 24096b6b6042SThierry Reding 24106b6b6042SThierry Reding static int tegra_sor_exit(struct host1x_client *client) 24116b6b6042SThierry Reding { 24126b6b6042SThierry Reding struct tegra_sor *sor = host1x_client_to_sor(client); 24136b6b6042SThierry Reding int err; 24146b6b6042SThierry Reding 2415328ec69eSThierry Reding tegra_output_exit(&sor->output); 2416328ec69eSThierry Reding 24179542c237SThierry Reding if (sor->aux) { 24189542c237SThierry Reding err = drm_dp_aux_detach(sor->aux); 24196b6b6042SThierry Reding if (err < 0) { 24206b6b6042SThierry Reding dev_err(sor->dev, "failed to detach DP: %d\n", err); 24216b6b6042SThierry Reding return err; 24226b6b6042SThierry Reding } 24236b6b6042SThierry Reding } 24246b6b6042SThierry Reding 24256fad8f66SThierry Reding clk_disable_unprepare(sor->clk_safe); 24266fad8f66SThierry Reding clk_disable_unprepare(sor->clk_dp); 24276fad8f66SThierry Reding clk_disable_unprepare(sor->clk); 24286fad8f66SThierry Reding 24294009c224SThierry Reding if (IS_ENABLED(CONFIG_DEBUG_FS)) 24304009c224SThierry Reding tegra_sor_debugfs_exit(sor); 2431a82752e1SThierry Reding 24326b6b6042SThierry Reding return 0; 24336b6b6042SThierry Reding } 24346b6b6042SThierry Reding 24356b6b6042SThierry Reding static const struct host1x_client_ops sor_client_ops = { 24366b6b6042SThierry Reding .init = tegra_sor_init, 24376b6b6042SThierry Reding .exit = tegra_sor_exit, 24386b6b6042SThierry Reding }; 24396b6b6042SThierry Reding 2440459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_edp_ops = { 2441459cc2c6SThierry Reding .name = "eDP", 2442459cc2c6SThierry Reding }; 2443459cc2c6SThierry Reding 2444459cc2c6SThierry Reding static int tegra_sor_hdmi_probe(struct tegra_sor *sor) 2445459cc2c6SThierry Reding { 2446459cc2c6SThierry Reding int err; 2447459cc2c6SThierry Reding 2448459cc2c6SThierry Reding sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io"); 2449459cc2c6SThierry Reding if (IS_ERR(sor->avdd_io_supply)) { 2450459cc2c6SThierry Reding dev_err(sor->dev, "cannot get AVDD I/O supply: %ld\n", 2451459cc2c6SThierry Reding PTR_ERR(sor->avdd_io_supply)); 2452459cc2c6SThierry Reding return PTR_ERR(sor->avdd_io_supply); 2453459cc2c6SThierry Reding } 2454459cc2c6SThierry Reding 2455459cc2c6SThierry Reding err = regulator_enable(sor->avdd_io_supply); 2456459cc2c6SThierry Reding if (err < 0) { 2457459cc2c6SThierry Reding dev_err(sor->dev, "failed to enable AVDD I/O supply: %d\n", 2458459cc2c6SThierry Reding err); 2459459cc2c6SThierry Reding return err; 2460459cc2c6SThierry Reding } 2461459cc2c6SThierry Reding 2462459cc2c6SThierry Reding sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-pll"); 2463459cc2c6SThierry Reding if (IS_ERR(sor->vdd_pll_supply)) { 2464459cc2c6SThierry Reding dev_err(sor->dev, "cannot get VDD PLL supply: %ld\n", 2465459cc2c6SThierry Reding PTR_ERR(sor->vdd_pll_supply)); 2466459cc2c6SThierry Reding return PTR_ERR(sor->vdd_pll_supply); 2467459cc2c6SThierry Reding } 2468459cc2c6SThierry Reding 2469459cc2c6SThierry Reding err = regulator_enable(sor->vdd_pll_supply); 2470459cc2c6SThierry Reding if (err < 0) { 2471459cc2c6SThierry Reding dev_err(sor->dev, "failed to enable VDD PLL supply: %d\n", 2472459cc2c6SThierry Reding err); 2473459cc2c6SThierry Reding return err; 2474459cc2c6SThierry Reding } 2475459cc2c6SThierry Reding 2476459cc2c6SThierry Reding sor->hdmi_supply = devm_regulator_get(sor->dev, "hdmi"); 2477459cc2c6SThierry Reding if (IS_ERR(sor->hdmi_supply)) { 2478459cc2c6SThierry Reding dev_err(sor->dev, "cannot get HDMI supply: %ld\n", 2479459cc2c6SThierry Reding PTR_ERR(sor->hdmi_supply)); 2480459cc2c6SThierry Reding return PTR_ERR(sor->hdmi_supply); 2481459cc2c6SThierry Reding } 2482459cc2c6SThierry Reding 2483459cc2c6SThierry Reding err = regulator_enable(sor->hdmi_supply); 2484459cc2c6SThierry Reding if (err < 0) { 2485459cc2c6SThierry Reding dev_err(sor->dev, "failed to enable HDMI supply: %d\n", err); 2486459cc2c6SThierry Reding return err; 2487459cc2c6SThierry Reding } 2488459cc2c6SThierry Reding 2489459cc2c6SThierry Reding return 0; 2490459cc2c6SThierry Reding } 2491459cc2c6SThierry Reding 2492459cc2c6SThierry Reding static int tegra_sor_hdmi_remove(struct tegra_sor *sor) 2493459cc2c6SThierry Reding { 2494459cc2c6SThierry Reding regulator_disable(sor->hdmi_supply); 2495459cc2c6SThierry Reding regulator_disable(sor->vdd_pll_supply); 2496459cc2c6SThierry Reding regulator_disable(sor->avdd_io_supply); 2497459cc2c6SThierry Reding 2498459cc2c6SThierry Reding return 0; 2499459cc2c6SThierry Reding } 2500459cc2c6SThierry Reding 2501459cc2c6SThierry Reding static const struct tegra_sor_ops tegra_sor_hdmi_ops = { 2502459cc2c6SThierry Reding .name = "HDMI", 2503459cc2c6SThierry Reding .probe = tegra_sor_hdmi_probe, 2504459cc2c6SThierry Reding .remove = tegra_sor_hdmi_remove, 2505459cc2c6SThierry Reding }; 2506459cc2c6SThierry Reding 250730b49435SThierry Reding static const u8 tegra124_sor_xbar_cfg[5] = { 250830b49435SThierry Reding 0, 1, 2, 3, 4 250930b49435SThierry Reding }; 251030b49435SThierry Reding 2511459cc2c6SThierry Reding static const struct tegra_sor_soc tegra124_sor = { 2512459cc2c6SThierry Reding .supports_edp = true, 2513459cc2c6SThierry Reding .supports_lvds = true, 2514459cc2c6SThierry Reding .supports_hdmi = false, 2515459cc2c6SThierry Reding .supports_dp = false, 251630b49435SThierry Reding .xbar_cfg = tegra124_sor_xbar_cfg, 2517459cc2c6SThierry Reding }; 2518459cc2c6SThierry Reding 2519459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor = { 2520459cc2c6SThierry Reding .supports_edp = true, 2521459cc2c6SThierry Reding .supports_lvds = false, 2522459cc2c6SThierry Reding .supports_hdmi = false, 2523459cc2c6SThierry Reding .supports_dp = false, 252430b49435SThierry Reding .xbar_cfg = tegra124_sor_xbar_cfg, 252530b49435SThierry Reding }; 252630b49435SThierry Reding 252730b49435SThierry Reding static const u8 tegra210_sor_xbar_cfg[5] = { 252830b49435SThierry Reding 2, 1, 0, 3, 4 2529459cc2c6SThierry Reding }; 2530459cc2c6SThierry Reding 2531459cc2c6SThierry Reding static const struct tegra_sor_soc tegra210_sor1 = { 2532459cc2c6SThierry Reding .supports_edp = false, 2533459cc2c6SThierry Reding .supports_lvds = false, 2534459cc2c6SThierry Reding .supports_hdmi = true, 2535459cc2c6SThierry Reding .supports_dp = true, 2536459cc2c6SThierry Reding 2537459cc2c6SThierry Reding .num_settings = ARRAY_SIZE(tegra210_sor_hdmi_defaults), 2538459cc2c6SThierry Reding .settings = tegra210_sor_hdmi_defaults, 253930b49435SThierry Reding 254030b49435SThierry Reding .xbar_cfg = tegra210_sor_xbar_cfg, 2541459cc2c6SThierry Reding }; 2542459cc2c6SThierry Reding 2543459cc2c6SThierry Reding static const struct of_device_id tegra_sor_of_match[] = { 2544459cc2c6SThierry Reding { .compatible = "nvidia,tegra210-sor1", .data = &tegra210_sor1 }, 2545459cc2c6SThierry Reding { .compatible = "nvidia,tegra210-sor", .data = &tegra210_sor }, 2546459cc2c6SThierry Reding { .compatible = "nvidia,tegra124-sor", .data = &tegra124_sor }, 2547459cc2c6SThierry Reding { }, 2548459cc2c6SThierry Reding }; 2549459cc2c6SThierry Reding MODULE_DEVICE_TABLE(of, tegra_sor_of_match); 2550459cc2c6SThierry Reding 25516b6b6042SThierry Reding static int tegra_sor_probe(struct platform_device *pdev) 25526b6b6042SThierry Reding { 25536b6b6042SThierry Reding struct device_node *np; 25546b6b6042SThierry Reding struct tegra_sor *sor; 25556b6b6042SThierry Reding struct resource *regs; 25566b6b6042SThierry Reding int err; 25576b6b6042SThierry Reding 25586b6b6042SThierry Reding sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL); 25596b6b6042SThierry Reding if (!sor) 25606b6b6042SThierry Reding return -ENOMEM; 25616b6b6042SThierry Reding 25625faea3d0SThierry Reding sor->soc = of_device_get_match_data(&pdev->dev); 25636b6b6042SThierry Reding sor->output.dev = sor->dev = &pdev->dev; 2564459cc2c6SThierry Reding 2565459cc2c6SThierry Reding sor->settings = devm_kmemdup(&pdev->dev, sor->soc->settings, 2566459cc2c6SThierry Reding sor->soc->num_settings * 2567459cc2c6SThierry Reding sizeof(*sor->settings), 2568459cc2c6SThierry Reding GFP_KERNEL); 2569459cc2c6SThierry Reding if (!sor->settings) 2570459cc2c6SThierry Reding return -ENOMEM; 2571459cc2c6SThierry Reding 2572459cc2c6SThierry Reding sor->num_settings = sor->soc->num_settings; 25736b6b6042SThierry Reding 25746b6b6042SThierry Reding np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0); 25756b6b6042SThierry Reding if (np) { 25769542c237SThierry Reding sor->aux = drm_dp_aux_find_by_of_node(np); 25776b6b6042SThierry Reding of_node_put(np); 25786b6b6042SThierry Reding 25799542c237SThierry Reding if (!sor->aux) 25806b6b6042SThierry Reding return -EPROBE_DEFER; 25816b6b6042SThierry Reding } 25826b6b6042SThierry Reding 25839542c237SThierry Reding if (!sor->aux) { 2584459cc2c6SThierry Reding if (sor->soc->supports_hdmi) { 2585459cc2c6SThierry Reding sor->ops = &tegra_sor_hdmi_ops; 2586459cc2c6SThierry Reding } else if (sor->soc->supports_lvds) { 2587459cc2c6SThierry Reding dev_err(&pdev->dev, "LVDS not supported yet\n"); 2588459cc2c6SThierry Reding return -ENODEV; 2589459cc2c6SThierry Reding } else { 2590459cc2c6SThierry Reding dev_err(&pdev->dev, "unknown (non-DP) support\n"); 2591459cc2c6SThierry Reding return -ENODEV; 2592459cc2c6SThierry Reding } 2593459cc2c6SThierry Reding } else { 2594459cc2c6SThierry Reding if (sor->soc->supports_edp) { 2595459cc2c6SThierry Reding sor->ops = &tegra_sor_edp_ops; 2596459cc2c6SThierry Reding } else if (sor->soc->supports_dp) { 2597459cc2c6SThierry Reding dev_err(&pdev->dev, "DisplayPort not supported yet\n"); 2598459cc2c6SThierry Reding return -ENODEV; 2599459cc2c6SThierry Reding } else { 2600459cc2c6SThierry Reding dev_err(&pdev->dev, "unknown (DP) support\n"); 2601459cc2c6SThierry Reding return -ENODEV; 2602459cc2c6SThierry Reding } 2603459cc2c6SThierry Reding } 2604459cc2c6SThierry Reding 26056b6b6042SThierry Reding err = tegra_output_probe(&sor->output); 26064dbdc740SThierry Reding if (err < 0) { 26074dbdc740SThierry Reding dev_err(&pdev->dev, "failed to probe output: %d\n", err); 26086b6b6042SThierry Reding return err; 26094dbdc740SThierry Reding } 26106b6b6042SThierry Reding 2611459cc2c6SThierry Reding if (sor->ops && sor->ops->probe) { 2612459cc2c6SThierry Reding err = sor->ops->probe(sor); 2613459cc2c6SThierry Reding if (err < 0) { 2614459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to probe %s: %d\n", 2615459cc2c6SThierry Reding sor->ops->name, err); 2616459cc2c6SThierry Reding goto output; 2617459cc2c6SThierry Reding } 2618459cc2c6SThierry Reding } 2619459cc2c6SThierry Reding 26206b6b6042SThierry Reding regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 26216b6b6042SThierry Reding sor->regs = devm_ioremap_resource(&pdev->dev, regs); 2622459cc2c6SThierry Reding if (IS_ERR(sor->regs)) { 2623459cc2c6SThierry Reding err = PTR_ERR(sor->regs); 2624459cc2c6SThierry Reding goto remove; 2625459cc2c6SThierry Reding } 26266b6b6042SThierry Reding 2627f8c79120SJon Hunter if (!pdev->dev.pm_domain) { 26286b6b6042SThierry Reding sor->rst = devm_reset_control_get(&pdev->dev, "sor"); 26294dbdc740SThierry Reding if (IS_ERR(sor->rst)) { 2630459cc2c6SThierry Reding err = PTR_ERR(sor->rst); 2631f8c79120SJon Hunter dev_err(&pdev->dev, "failed to get reset control: %d\n", 2632f8c79120SJon Hunter err); 2633459cc2c6SThierry Reding goto remove; 26344dbdc740SThierry Reding } 2635f8c79120SJon Hunter } 26366b6b6042SThierry Reding 26376b6b6042SThierry Reding sor->clk = devm_clk_get(&pdev->dev, NULL); 26384dbdc740SThierry Reding if (IS_ERR(sor->clk)) { 2639459cc2c6SThierry Reding err = PTR_ERR(sor->clk); 2640459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get module clock: %d\n", err); 2641459cc2c6SThierry Reding goto remove; 26424dbdc740SThierry Reding } 26436b6b6042SThierry Reding 2644618dee39SThierry Reding if (sor->soc->supports_hdmi || sor->soc->supports_dp) { 2645e1335e2fSThierry Reding struct device_node *np = pdev->dev.of_node; 2646e1335e2fSThierry Reding const char *name; 2647e1335e2fSThierry Reding 2648e1335e2fSThierry Reding /* 2649e1335e2fSThierry Reding * For backwards compatibility with Tegra210 device trees, 2650e1335e2fSThierry Reding * fall back to the old clock name "source" if the new "out" 2651e1335e2fSThierry Reding * clock is not available. 2652e1335e2fSThierry Reding */ 2653e1335e2fSThierry Reding if (of_property_match_string(np, "clock-names", "out") < 0) 2654e1335e2fSThierry Reding name = "source"; 2655e1335e2fSThierry Reding else 2656e1335e2fSThierry Reding name = "out"; 2657e1335e2fSThierry Reding 2658e1335e2fSThierry Reding sor->clk_out = devm_clk_get(&pdev->dev, name); 2659e1335e2fSThierry Reding if (IS_ERR(sor->clk_out)) { 2660e1335e2fSThierry Reding err = PTR_ERR(sor->clk_out); 2661e1335e2fSThierry Reding dev_err(sor->dev, "failed to get %s clock: %d\n", 2662e1335e2fSThierry Reding name, err); 2663618dee39SThierry Reding goto remove; 2664618dee39SThierry Reding } 2665618dee39SThierry Reding } 2666618dee39SThierry Reding 26676b6b6042SThierry Reding sor->clk_parent = devm_clk_get(&pdev->dev, "parent"); 26684dbdc740SThierry Reding if (IS_ERR(sor->clk_parent)) { 2669459cc2c6SThierry Reding err = PTR_ERR(sor->clk_parent); 2670459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get parent clock: %d\n", err); 2671459cc2c6SThierry Reding goto remove; 26724dbdc740SThierry Reding } 26736b6b6042SThierry Reding 26746b6b6042SThierry Reding sor->clk_safe = devm_clk_get(&pdev->dev, "safe"); 26754dbdc740SThierry Reding if (IS_ERR(sor->clk_safe)) { 2676459cc2c6SThierry Reding err = PTR_ERR(sor->clk_safe); 2677459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get safe clock: %d\n", err); 2678459cc2c6SThierry Reding goto remove; 26794dbdc740SThierry Reding } 26806b6b6042SThierry Reding 26816b6b6042SThierry Reding sor->clk_dp = devm_clk_get(&pdev->dev, "dp"); 26824dbdc740SThierry Reding if (IS_ERR(sor->clk_dp)) { 2683459cc2c6SThierry Reding err = PTR_ERR(sor->clk_dp); 2684459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to get DP clock: %d\n", err); 2685459cc2c6SThierry Reding goto remove; 26864dbdc740SThierry Reding } 26876b6b6042SThierry Reding 2688e1335e2fSThierry Reding /* 2689e1335e2fSThierry Reding * Starting with Tegra186, the BPMP provides an implementation for 2690e1335e2fSThierry Reding * the pad output clock, so we have to look it up from device tree. 2691e1335e2fSThierry Reding */ 2692e1335e2fSThierry Reding sor->clk_pad = devm_clk_get(&pdev->dev, "pad"); 2693e1335e2fSThierry Reding if (IS_ERR(sor->clk_pad)) { 2694e1335e2fSThierry Reding if (sor->clk_pad != ERR_PTR(-ENOENT)) { 2695e1335e2fSThierry Reding err = PTR_ERR(sor->clk_pad); 2696e1335e2fSThierry Reding goto remove; 2697e1335e2fSThierry Reding } 2698e1335e2fSThierry Reding 2699e1335e2fSThierry Reding /* 2700e1335e2fSThierry Reding * If the pad output clock is not available, then we assume 2701e1335e2fSThierry Reding * we're on Tegra210 or earlier and have to provide our own 2702e1335e2fSThierry Reding * implementation. 2703e1335e2fSThierry Reding */ 2704e1335e2fSThierry Reding sor->clk_pad = NULL; 2705e1335e2fSThierry Reding } 2706e1335e2fSThierry Reding 2707e1335e2fSThierry Reding /* 2708e1335e2fSThierry Reding * The bootloader may have set up the SOR such that it's module clock 2709e1335e2fSThierry Reding * is sourced by one of the display PLLs. However, that doesn't work 2710e1335e2fSThierry Reding * without properly having set up other bits of the SOR. 2711e1335e2fSThierry Reding */ 2712e1335e2fSThierry Reding err = clk_set_parent(sor->clk_out, sor->clk_safe); 2713e1335e2fSThierry Reding if (err < 0) { 2714e1335e2fSThierry Reding dev_err(&pdev->dev, "failed to use safe clock: %d\n", err); 2715e1335e2fSThierry Reding goto remove; 2716e1335e2fSThierry Reding } 2717e1335e2fSThierry Reding 2718aaff8bd2SThierry Reding platform_set_drvdata(pdev, sor); 2719aaff8bd2SThierry Reding pm_runtime_enable(&pdev->dev); 2720aaff8bd2SThierry Reding 2721e1335e2fSThierry Reding /* 2722e1335e2fSThierry Reding * On Tegra210 and earlier, provide our own implementation for the 2723e1335e2fSThierry Reding * pad output clock. 2724e1335e2fSThierry Reding */ 2725e1335e2fSThierry Reding if (!sor->clk_pad) { 2726e1335e2fSThierry Reding err = pm_runtime_get_sync(&pdev->dev); 2727e1335e2fSThierry Reding if (err < 0) { 2728e1335e2fSThierry Reding dev_err(&pdev->dev, "failed to get runtime PM: %d\n", 2729e1335e2fSThierry Reding err); 2730e1335e2fSThierry Reding goto remove; 2731e1335e2fSThierry Reding } 2732b299221cSThierry Reding 2733e1335e2fSThierry Reding sor->clk_pad = tegra_clk_sor_pad_register(sor, 2734e1335e2fSThierry Reding "sor1_pad_clkout"); 2735e1335e2fSThierry Reding pm_runtime_put(&pdev->dev); 2736e1335e2fSThierry Reding } 2737e1335e2fSThierry Reding 2738e1335e2fSThierry Reding if (IS_ERR(sor->clk_pad)) { 2739e1335e2fSThierry Reding err = PTR_ERR(sor->clk_pad); 2740e1335e2fSThierry Reding dev_err(&pdev->dev, "failed to register SOR pad clock: %d\n", 2741e1335e2fSThierry Reding err); 2742b299221cSThierry Reding goto remove; 2743b299221cSThierry Reding } 2744b299221cSThierry Reding 27456b6b6042SThierry Reding INIT_LIST_HEAD(&sor->client.list); 27466b6b6042SThierry Reding sor->client.ops = &sor_client_ops; 27476b6b6042SThierry Reding sor->client.dev = &pdev->dev; 27486b6b6042SThierry Reding 27496b6b6042SThierry Reding err = host1x_client_register(&sor->client); 27506b6b6042SThierry Reding if (err < 0) { 27516b6b6042SThierry Reding dev_err(&pdev->dev, "failed to register host1x client: %d\n", 27526b6b6042SThierry Reding err); 2753459cc2c6SThierry Reding goto remove; 27546b6b6042SThierry Reding } 27556b6b6042SThierry Reding 27566b6b6042SThierry Reding return 0; 2757459cc2c6SThierry Reding 2758459cc2c6SThierry Reding remove: 2759459cc2c6SThierry Reding if (sor->ops && sor->ops->remove) 2760459cc2c6SThierry Reding sor->ops->remove(sor); 2761459cc2c6SThierry Reding output: 2762459cc2c6SThierry Reding tegra_output_remove(&sor->output); 2763459cc2c6SThierry Reding return err; 27646b6b6042SThierry Reding } 27656b6b6042SThierry Reding 27666b6b6042SThierry Reding static int tegra_sor_remove(struct platform_device *pdev) 27676b6b6042SThierry Reding { 27686b6b6042SThierry Reding struct tegra_sor *sor = platform_get_drvdata(pdev); 27696b6b6042SThierry Reding int err; 27706b6b6042SThierry Reding 2771aaff8bd2SThierry Reding pm_runtime_disable(&pdev->dev); 2772aaff8bd2SThierry Reding 27736b6b6042SThierry Reding err = host1x_client_unregister(&sor->client); 27746b6b6042SThierry Reding if (err < 0) { 27756b6b6042SThierry Reding dev_err(&pdev->dev, "failed to unregister host1x client: %d\n", 27766b6b6042SThierry Reding err); 27776b6b6042SThierry Reding return err; 27786b6b6042SThierry Reding } 27796b6b6042SThierry Reding 2780459cc2c6SThierry Reding if (sor->ops && sor->ops->remove) { 2781459cc2c6SThierry Reding err = sor->ops->remove(sor); 2782459cc2c6SThierry Reding if (err < 0) 2783459cc2c6SThierry Reding dev_err(&pdev->dev, "failed to remove SOR: %d\n", err); 2784459cc2c6SThierry Reding } 2785459cc2c6SThierry Reding 2786328ec69eSThierry Reding tegra_output_remove(&sor->output); 27876b6b6042SThierry Reding 27886b6b6042SThierry Reding return 0; 27896b6b6042SThierry Reding } 27906b6b6042SThierry Reding 2791aaff8bd2SThierry Reding #ifdef CONFIG_PM 2792aaff8bd2SThierry Reding static int tegra_sor_suspend(struct device *dev) 2793aaff8bd2SThierry Reding { 2794aaff8bd2SThierry Reding struct tegra_sor *sor = dev_get_drvdata(dev); 2795aaff8bd2SThierry Reding int err; 2796aaff8bd2SThierry Reding 2797f8c79120SJon Hunter if (sor->rst) { 2798aaff8bd2SThierry Reding err = reset_control_assert(sor->rst); 2799aaff8bd2SThierry Reding if (err < 0) { 2800aaff8bd2SThierry Reding dev_err(dev, "failed to assert reset: %d\n", err); 2801aaff8bd2SThierry Reding return err; 2802aaff8bd2SThierry Reding } 2803f8c79120SJon Hunter } 2804aaff8bd2SThierry Reding 2805aaff8bd2SThierry Reding usleep_range(1000, 2000); 2806aaff8bd2SThierry Reding 2807aaff8bd2SThierry Reding clk_disable_unprepare(sor->clk); 2808aaff8bd2SThierry Reding 2809aaff8bd2SThierry Reding return 0; 2810aaff8bd2SThierry Reding } 2811aaff8bd2SThierry Reding 2812aaff8bd2SThierry Reding static int tegra_sor_resume(struct device *dev) 2813aaff8bd2SThierry Reding { 2814aaff8bd2SThierry Reding struct tegra_sor *sor = dev_get_drvdata(dev); 2815aaff8bd2SThierry Reding int err; 2816aaff8bd2SThierry Reding 2817aaff8bd2SThierry Reding err = clk_prepare_enable(sor->clk); 2818aaff8bd2SThierry Reding if (err < 0) { 2819aaff8bd2SThierry Reding dev_err(dev, "failed to enable clock: %d\n", err); 2820aaff8bd2SThierry Reding return err; 2821aaff8bd2SThierry Reding } 2822aaff8bd2SThierry Reding 2823aaff8bd2SThierry Reding usleep_range(1000, 2000); 2824aaff8bd2SThierry Reding 2825f8c79120SJon Hunter if (sor->rst) { 2826aaff8bd2SThierry Reding err = reset_control_deassert(sor->rst); 2827aaff8bd2SThierry Reding if (err < 0) { 2828aaff8bd2SThierry Reding dev_err(dev, "failed to deassert reset: %d\n", err); 2829aaff8bd2SThierry Reding clk_disable_unprepare(sor->clk); 2830aaff8bd2SThierry Reding return err; 2831aaff8bd2SThierry Reding } 2832f8c79120SJon Hunter } 2833aaff8bd2SThierry Reding 2834aaff8bd2SThierry Reding return 0; 2835aaff8bd2SThierry Reding } 2836aaff8bd2SThierry Reding #endif 2837aaff8bd2SThierry Reding 2838aaff8bd2SThierry Reding static const struct dev_pm_ops tegra_sor_pm_ops = { 2839aaff8bd2SThierry Reding SET_RUNTIME_PM_OPS(tegra_sor_suspend, tegra_sor_resume, NULL) 2840aaff8bd2SThierry Reding }; 2841aaff8bd2SThierry Reding 28426b6b6042SThierry Reding struct platform_driver tegra_sor_driver = { 28436b6b6042SThierry Reding .driver = { 28446b6b6042SThierry Reding .name = "tegra-sor", 28456b6b6042SThierry Reding .of_match_table = tegra_sor_of_match, 2846aaff8bd2SThierry Reding .pm = &tegra_sor_pm_ops, 28476b6b6042SThierry Reding }, 28486b6b6042SThierry Reding .probe = tegra_sor_probe, 28496b6b6042SThierry Reding .remove = tegra_sor_remove, 28506b6b6042SThierry Reding }; 2851