1dee8268fSThierry Reding /* 2dee8268fSThierry Reding * Copyright (C) 2012 Avionic Design GmbH 3dee8268fSThierry Reding * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved. 4dee8268fSThierry Reding * 5dee8268fSThierry Reding * This program is free software; you can redistribute it and/or modify 6dee8268fSThierry Reding * it under the terms of the GNU General Public License version 2 as 7dee8268fSThierry Reding * published by the Free Software Foundation. 8dee8268fSThierry Reding */ 9dee8268fSThierry Reding 10dee8268fSThierry Reding #include <linux/clk.h> 11dee8268fSThierry Reding 12dee8268fSThierry Reding #include "drm.h" 13dee8268fSThierry Reding #include "dc.h" 14dee8268fSThierry Reding 15dee8268fSThierry Reding struct tegra_rgb { 16dee8268fSThierry Reding struct tegra_output output; 177602fa1dSThierry Reding struct tegra_dc *dc; 187602fa1dSThierry Reding 19dee8268fSThierry Reding struct clk *clk_parent; 20dee8268fSThierry Reding struct clk *clk; 21dee8268fSThierry Reding }; 22dee8268fSThierry Reding 23dee8268fSThierry Reding static inline struct tegra_rgb *to_rgb(struct tegra_output *output) 24dee8268fSThierry Reding { 25dee8268fSThierry Reding return container_of(output, struct tegra_rgb, output); 26dee8268fSThierry Reding } 27dee8268fSThierry Reding 28dee8268fSThierry Reding struct reg_entry { 29dee8268fSThierry Reding unsigned long offset; 30dee8268fSThierry Reding unsigned long value; 31dee8268fSThierry Reding }; 32dee8268fSThierry Reding 33dee8268fSThierry Reding static const struct reg_entry rgb_enable[] = { 34dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(0), 0x00000000 }, 35dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(1), 0x00000000 }, 36dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(2), 0x00000000 }, 37dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(3), 0x00000000 }, 38dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(0), 0x00000000 }, 39dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(1), 0x01000000 }, 40dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(2), 0x00000000 }, 41dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(3), 0x00000000 }, 42dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(0), 0x00000000 }, 43dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(1), 0x00000000 }, 44dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(2), 0x00000000 }, 45dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(3), 0x00000000 }, 46dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(0), 0x00000000 }, 47dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(1), 0x00000000 }, 48dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(2), 0x00000000 }, 49dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(3), 0x00000000 }, 50dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(4), 0x00210222 }, 51dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(5), 0x00002200 }, 52dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(6), 0x00020000 }, 53dee8268fSThierry Reding }; 54dee8268fSThierry Reding 55dee8268fSThierry Reding static const struct reg_entry rgb_disable[] = { 56dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(6), 0x00000000 }, 57dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(5), 0x00000000 }, 58dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(4), 0x00000000 }, 59dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(3), 0x00000000 }, 60dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(2), 0x00000000 }, 61dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(1), 0x00000000 }, 62dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(0), 0x00000000 }, 63dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(3), 0xaaaaaaaa }, 64dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(2), 0xaaaaaaaa }, 65dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(1), 0xaaaaaaaa }, 66dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(0), 0xaaaaaaaa }, 67dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(3), 0x00000000 }, 68dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(2), 0x00000000 }, 69dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(1), 0x00000000 }, 70dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(0), 0x00000000 }, 71dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(3), 0x55555555 }, 72dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(2), 0x55555555 }, 73dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(1), 0x55150005 }, 74dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(0), 0x55555555 }, 75dee8268fSThierry Reding }; 76dee8268fSThierry Reding 77dee8268fSThierry Reding static void tegra_dc_write_regs(struct tegra_dc *dc, 78dee8268fSThierry Reding const struct reg_entry *table, 79dee8268fSThierry Reding unsigned int num) 80dee8268fSThierry Reding { 81dee8268fSThierry Reding unsigned int i; 82dee8268fSThierry Reding 83dee8268fSThierry Reding for (i = 0; i < num; i++) 84dee8268fSThierry Reding tegra_dc_writel(dc, table[i].value, table[i].offset); 85dee8268fSThierry Reding } 86dee8268fSThierry Reding 87dee8268fSThierry Reding static int tegra_output_rgb_enable(struct tegra_output *output) 88dee8268fSThierry Reding { 897602fa1dSThierry Reding struct tegra_rgb *rgb = to_rgb(output); 90*72d30286SThierry Reding unsigned long value; 91dee8268fSThierry Reding 927602fa1dSThierry Reding tegra_dc_write_regs(rgb->dc, rgb_enable, ARRAY_SIZE(rgb_enable)); 93dee8268fSThierry Reding 94*72d30286SThierry Reding value = DE_SELECT_ACTIVE | DE_CONTROL_NORMAL; 95*72d30286SThierry Reding tegra_dc_writel(rgb->dc, value, DC_DISP_DATA_ENABLE_OPTIONS); 96*72d30286SThierry Reding 97*72d30286SThierry Reding /* XXX: parameterize? */ 98*72d30286SThierry Reding value = tegra_dc_readl(rgb->dc, DC_COM_PIN_OUTPUT_POLARITY(1)); 99*72d30286SThierry Reding value &= ~LVS_OUTPUT_POLARITY_LOW; 100*72d30286SThierry Reding value &= ~LHS_OUTPUT_POLARITY_LOW; 101*72d30286SThierry Reding tegra_dc_writel(rgb->dc, value, DC_COM_PIN_OUTPUT_POLARITY(1)); 102*72d30286SThierry Reding 103*72d30286SThierry Reding /* XXX: parameterize? */ 104*72d30286SThierry Reding value = DISP_DATA_FORMAT_DF1P1C | DISP_ALIGNMENT_MSB | 105*72d30286SThierry Reding DISP_ORDER_RED_BLUE; 106*72d30286SThierry Reding tegra_dc_writel(rgb->dc, value, DC_DISP_DISP_INTERFACE_CONTROL); 107*72d30286SThierry Reding 108*72d30286SThierry Reding /* XXX: parameterize? */ 109*72d30286SThierry Reding value = SC0_H_QUALIFIER_NONE | SC1_H_QUALIFIER_NONE; 110*72d30286SThierry Reding tegra_dc_writel(rgb->dc, value, DC_DISP_SHIFT_CLOCK_OPTIONS); 111*72d30286SThierry Reding 112*72d30286SThierry Reding value = tegra_dc_readl(rgb->dc, DC_CMD_DISPLAY_COMMAND); 113*72d30286SThierry Reding value &= ~DISP_CTRL_MODE_MASK; 114*72d30286SThierry Reding value |= DISP_CTRL_MODE_C_DISPLAY; 115*72d30286SThierry Reding tegra_dc_writel(rgb->dc, value, DC_CMD_DISPLAY_COMMAND); 116*72d30286SThierry Reding 117*72d30286SThierry Reding value = tegra_dc_readl(rgb->dc, DC_CMD_DISPLAY_POWER_CONTROL); 118*72d30286SThierry Reding value |= PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE | 119*72d30286SThierry Reding PW4_ENABLE | PM0_ENABLE | PM1_ENABLE; 120*72d30286SThierry Reding tegra_dc_writel(rgb->dc, value, DC_CMD_DISPLAY_POWER_CONTROL); 121*72d30286SThierry Reding 122*72d30286SThierry Reding tegra_dc_writel(rgb->dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL); 123*72d30286SThierry Reding tegra_dc_writel(rgb->dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL); 124*72d30286SThierry Reding 125dee8268fSThierry Reding return 0; 126dee8268fSThierry Reding } 127dee8268fSThierry Reding 128dee8268fSThierry Reding static int tegra_output_rgb_disable(struct tegra_output *output) 129dee8268fSThierry Reding { 1307602fa1dSThierry Reding struct tegra_rgb *rgb = to_rgb(output); 131*72d30286SThierry Reding unsigned long value; 132*72d30286SThierry Reding 133*72d30286SThierry Reding value = tegra_dc_readl(rgb->dc, DC_CMD_DISPLAY_POWER_CONTROL); 134*72d30286SThierry Reding value &= ~(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE | 135*72d30286SThierry Reding PW4_ENABLE | PM0_ENABLE | PM1_ENABLE); 136*72d30286SThierry Reding tegra_dc_writel(rgb->dc, value, DC_CMD_DISPLAY_POWER_CONTROL); 137*72d30286SThierry Reding 138*72d30286SThierry Reding value = tegra_dc_readl(rgb->dc, DC_CMD_DISPLAY_COMMAND); 139*72d30286SThierry Reding value &= ~DISP_CTRL_MODE_MASK; 140*72d30286SThierry Reding tegra_dc_writel(rgb->dc, value, DC_CMD_DISPLAY_COMMAND); 141*72d30286SThierry Reding 142*72d30286SThierry Reding tegra_dc_writel(rgb->dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL); 143*72d30286SThierry Reding tegra_dc_writel(rgb->dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL); 144dee8268fSThierry Reding 1457602fa1dSThierry Reding tegra_dc_write_regs(rgb->dc, rgb_disable, ARRAY_SIZE(rgb_disable)); 146dee8268fSThierry Reding 147dee8268fSThierry Reding return 0; 148dee8268fSThierry Reding } 149dee8268fSThierry Reding 150dee8268fSThierry Reding static int tegra_output_rgb_setup_clock(struct tegra_output *output, 151dee8268fSThierry Reding struct clk *clk, unsigned long pclk) 152dee8268fSThierry Reding { 153dee8268fSThierry Reding struct tegra_rgb *rgb = to_rgb(output); 154dee8268fSThierry Reding 155dee8268fSThierry Reding return clk_set_parent(clk, rgb->clk_parent); 156dee8268fSThierry Reding } 157dee8268fSThierry Reding 158dee8268fSThierry Reding static int tegra_output_rgb_check_mode(struct tegra_output *output, 159dee8268fSThierry Reding struct drm_display_mode *mode, 160dee8268fSThierry Reding enum drm_mode_status *status) 161dee8268fSThierry Reding { 162dee8268fSThierry Reding /* 163dee8268fSThierry Reding * FIXME: For now, always assume that the mode is okay. There are 164dee8268fSThierry Reding * unresolved issues with clk_round_rate(), which doesn't always 165dee8268fSThierry Reding * reliably report whether a frequency can be set or not. 166dee8268fSThierry Reding */ 167dee8268fSThierry Reding 168dee8268fSThierry Reding *status = MODE_OK; 169dee8268fSThierry Reding 170dee8268fSThierry Reding return 0; 171dee8268fSThierry Reding } 172dee8268fSThierry Reding 173dee8268fSThierry Reding static const struct tegra_output_ops rgb_ops = { 174dee8268fSThierry Reding .enable = tegra_output_rgb_enable, 175dee8268fSThierry Reding .disable = tegra_output_rgb_disable, 176dee8268fSThierry Reding .setup_clock = tegra_output_rgb_setup_clock, 177dee8268fSThierry Reding .check_mode = tegra_output_rgb_check_mode, 178dee8268fSThierry Reding }; 179dee8268fSThierry Reding 180dee8268fSThierry Reding int tegra_dc_rgb_probe(struct tegra_dc *dc) 181dee8268fSThierry Reding { 182dee8268fSThierry Reding struct device_node *np; 183dee8268fSThierry Reding struct tegra_rgb *rgb; 184dee8268fSThierry Reding int err; 185dee8268fSThierry Reding 186dee8268fSThierry Reding np = of_get_child_by_name(dc->dev->of_node, "rgb"); 187dee8268fSThierry Reding if (!np || !of_device_is_available(np)) 188dee8268fSThierry Reding return -ENODEV; 189dee8268fSThierry Reding 190dee8268fSThierry Reding rgb = devm_kzalloc(dc->dev, sizeof(*rgb), GFP_KERNEL); 191dee8268fSThierry Reding if (!rgb) 192dee8268fSThierry Reding return -ENOMEM; 193dee8268fSThierry Reding 194dee8268fSThierry Reding rgb->output.dev = dc->dev; 195dee8268fSThierry Reding rgb->output.of_node = np; 1967602fa1dSThierry Reding rgb->dc = dc; 197dee8268fSThierry Reding 19859d29c0eSThierry Reding err = tegra_output_probe(&rgb->output); 199dee8268fSThierry Reding if (err < 0) 200dee8268fSThierry Reding return err; 201dee8268fSThierry Reding 202dee8268fSThierry Reding rgb->clk = devm_clk_get(dc->dev, NULL); 203dee8268fSThierry Reding if (IS_ERR(rgb->clk)) { 204dee8268fSThierry Reding dev_err(dc->dev, "failed to get clock\n"); 205dee8268fSThierry Reding return PTR_ERR(rgb->clk); 206dee8268fSThierry Reding } 207dee8268fSThierry Reding 208dee8268fSThierry Reding rgb->clk_parent = devm_clk_get(dc->dev, "parent"); 209dee8268fSThierry Reding if (IS_ERR(rgb->clk_parent)) { 210dee8268fSThierry Reding dev_err(dc->dev, "failed to get parent clock\n"); 211dee8268fSThierry Reding return PTR_ERR(rgb->clk_parent); 212dee8268fSThierry Reding } 213dee8268fSThierry Reding 214dee8268fSThierry Reding err = clk_set_parent(rgb->clk, rgb->clk_parent); 215dee8268fSThierry Reding if (err < 0) { 216dee8268fSThierry Reding dev_err(dc->dev, "failed to set parent clock: %d\n", err); 217dee8268fSThierry Reding return err; 218dee8268fSThierry Reding } 219dee8268fSThierry Reding 220dee8268fSThierry Reding dc->rgb = &rgb->output; 221dee8268fSThierry Reding 222dee8268fSThierry Reding return 0; 223dee8268fSThierry Reding } 224dee8268fSThierry Reding 22559d29c0eSThierry Reding int tegra_dc_rgb_remove(struct tegra_dc *dc) 22659d29c0eSThierry Reding { 22759d29c0eSThierry Reding int err; 22859d29c0eSThierry Reding 22959d29c0eSThierry Reding if (!dc->rgb) 23059d29c0eSThierry Reding return 0; 23159d29c0eSThierry Reding 23259d29c0eSThierry Reding err = tegra_output_remove(dc->rgb); 23359d29c0eSThierry Reding if (err < 0) 23459d29c0eSThierry Reding return err; 23559d29c0eSThierry Reding 23659d29c0eSThierry Reding return 0; 23759d29c0eSThierry Reding } 23859d29c0eSThierry Reding 239dee8268fSThierry Reding int tegra_dc_rgb_init(struct drm_device *drm, struct tegra_dc *dc) 240dee8268fSThierry Reding { 241dee8268fSThierry Reding struct tegra_rgb *rgb = to_rgb(dc->rgb); 242dee8268fSThierry Reding int err; 243dee8268fSThierry Reding 244dee8268fSThierry Reding if (!dc->rgb) 245dee8268fSThierry Reding return -ENODEV; 246dee8268fSThierry Reding 247dee8268fSThierry Reding rgb->output.type = TEGRA_OUTPUT_RGB; 248dee8268fSThierry Reding rgb->output.ops = &rgb_ops; 249dee8268fSThierry Reding 250dee8268fSThierry Reding err = tegra_output_init(dc->base.dev, &rgb->output); 251dee8268fSThierry Reding if (err < 0) { 252dee8268fSThierry Reding dev_err(dc->dev, "output setup failed: %d\n", err); 253dee8268fSThierry Reding return err; 254dee8268fSThierry Reding } 255dee8268fSThierry Reding 256dee8268fSThierry Reding /* 257dee8268fSThierry Reding * By default, outputs can be associated with each display controller. 258dee8268fSThierry Reding * RGB outputs are an exception, so we make sure they can be attached 259dee8268fSThierry Reding * to only their parent display controller. 260dee8268fSThierry Reding */ 261dee8268fSThierry Reding rgb->output.encoder.possible_crtcs = 1 << dc->pipe; 262dee8268fSThierry Reding 263dee8268fSThierry Reding return 0; 264dee8268fSThierry Reding } 265dee8268fSThierry Reding 266dee8268fSThierry Reding int tegra_dc_rgb_exit(struct tegra_dc *dc) 267dee8268fSThierry Reding { 268dee8268fSThierry Reding if (dc->rgb) { 269dee8268fSThierry Reding int err; 270dee8268fSThierry Reding 271dee8268fSThierry Reding err = tegra_output_disable(dc->rgb); 272dee8268fSThierry Reding if (err < 0) { 273dee8268fSThierry Reding dev_err(dc->dev, "output failed to disable: %d\n", err); 274dee8268fSThierry Reding return err; 275dee8268fSThierry Reding } 276dee8268fSThierry Reding 277dee8268fSThierry Reding err = tegra_output_exit(dc->rgb); 278dee8268fSThierry Reding if (err < 0) { 279dee8268fSThierry Reding dev_err(dc->dev, "output cleanup failed: %d\n", err); 280dee8268fSThierry Reding return err; 281dee8268fSThierry Reding } 282dee8268fSThierry Reding 283dee8268fSThierry Reding dc->rgb = NULL; 284dee8268fSThierry Reding } 285dee8268fSThierry Reding 286dee8268fSThierry Reding return 0; 287dee8268fSThierry Reding } 288