1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2dee8268fSThierry Reding /* 3dee8268fSThierry Reding * Copyright (C) 2012 Avionic Design GmbH 4dee8268fSThierry Reding * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved. 5dee8268fSThierry Reding */ 6dee8268fSThierry Reding 7dee8268fSThierry Reding #include <linux/clk.h> 8dee8268fSThierry Reding 94aa3df71SThierry Reding #include <drm/drm_atomic_helper.h> 103b0e5855SThierry Reding #include <drm/drm_panel.h> 11*4d0e95e0SThomas Zimmermann #include <drm/drm_simple_kms_helper.h> 123b0e5855SThierry Reding 13dee8268fSThierry Reding #include "drm.h" 14dee8268fSThierry Reding #include "dc.h" 15dee8268fSThierry Reding 16dee8268fSThierry Reding struct tegra_rgb { 17dee8268fSThierry Reding struct tegra_output output; 187602fa1dSThierry Reding struct tegra_dc *dc; 197602fa1dSThierry Reding 20dee8268fSThierry Reding struct clk *clk_parent; 21dee8268fSThierry Reding struct clk *clk; 22dee8268fSThierry Reding }; 23dee8268fSThierry Reding 24dee8268fSThierry Reding static inline struct tegra_rgb *to_rgb(struct tegra_output *output) 25dee8268fSThierry Reding { 26dee8268fSThierry Reding return container_of(output, struct tegra_rgb, output); 27dee8268fSThierry Reding } 28dee8268fSThierry Reding 29dee8268fSThierry Reding struct reg_entry { 30dee8268fSThierry Reding unsigned long offset; 31dee8268fSThierry Reding unsigned long value; 32dee8268fSThierry Reding }; 33dee8268fSThierry Reding 34dee8268fSThierry Reding static const struct reg_entry rgb_enable[] = { 35dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(0), 0x00000000 }, 36dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(1), 0x00000000 }, 37dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(2), 0x00000000 }, 38dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(3), 0x00000000 }, 39dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(0), 0x00000000 }, 40dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(1), 0x01000000 }, 41dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(2), 0x00000000 }, 42dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(3), 0x00000000 }, 43dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(0), 0x00000000 }, 44dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(1), 0x00000000 }, 45dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(2), 0x00000000 }, 46dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(3), 0x00000000 }, 47dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(0), 0x00000000 }, 48dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(1), 0x00000000 }, 49dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(2), 0x00000000 }, 50dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(3), 0x00000000 }, 51dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(4), 0x00210222 }, 52dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(5), 0x00002200 }, 53dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(6), 0x00020000 }, 54dee8268fSThierry Reding }; 55dee8268fSThierry Reding 56dee8268fSThierry Reding static const struct reg_entry rgb_disable[] = { 57dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(6), 0x00000000 }, 58dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(5), 0x00000000 }, 59dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(4), 0x00000000 }, 60dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(3), 0x00000000 }, 61dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(2), 0x00000000 }, 62dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(1), 0x00000000 }, 63dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_SELECT(0), 0x00000000 }, 64dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(3), 0xaaaaaaaa }, 65dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(2), 0xaaaaaaaa }, 66dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(1), 0xaaaaaaaa }, 67dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_DATA(0), 0xaaaaaaaa }, 68dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(3), 0x00000000 }, 69dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(2), 0x00000000 }, 70dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(1), 0x00000000 }, 71dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_POLARITY(0), 0x00000000 }, 72dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(3), 0x55555555 }, 73dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(2), 0x55555555 }, 74dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(1), 0x55150005 }, 75dee8268fSThierry Reding { DC_COM_PIN_OUTPUT_ENABLE(0), 0x55555555 }, 76dee8268fSThierry Reding }; 77dee8268fSThierry Reding 78dee8268fSThierry Reding static void tegra_dc_write_regs(struct tegra_dc *dc, 79dee8268fSThierry Reding const struct reg_entry *table, 80dee8268fSThierry Reding unsigned int num) 81dee8268fSThierry Reding { 82dee8268fSThierry Reding unsigned int i; 83dee8268fSThierry Reding 84dee8268fSThierry Reding for (i = 0; i < num; i++) 85dee8268fSThierry Reding tegra_dc_writel(dc, table[i].value, table[i].offset); 86dee8268fSThierry Reding } 87dee8268fSThierry Reding 883b0e5855SThierry Reding static const struct drm_connector_funcs tegra_rgb_connector_funcs = { 899d44189fSThierry Reding .reset = drm_atomic_helper_connector_reset, 903b0e5855SThierry Reding .detect = tegra_output_connector_detect, 913b0e5855SThierry Reding .fill_modes = drm_helper_probe_single_connector_modes, 923b0e5855SThierry Reding .destroy = tegra_output_connector_destroy, 939d44189fSThierry Reding .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, 944aa3df71SThierry Reding .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 953b0e5855SThierry Reding }; 963b0e5855SThierry Reding 973b0e5855SThierry Reding static enum drm_mode_status 983b0e5855SThierry Reding tegra_rgb_connector_mode_valid(struct drm_connector *connector, 993b0e5855SThierry Reding struct drm_display_mode *mode) 1003b0e5855SThierry Reding { 1013b0e5855SThierry Reding /* 1023b0e5855SThierry Reding * FIXME: For now, always assume that the mode is okay. There are 1033b0e5855SThierry Reding * unresolved issues with clk_round_rate(), which doesn't always 1043b0e5855SThierry Reding * reliably report whether a frequency can be set or not. 1053b0e5855SThierry Reding */ 1063b0e5855SThierry Reding return MODE_OK; 1073b0e5855SThierry Reding } 1083b0e5855SThierry Reding 1093b0e5855SThierry Reding static const struct drm_connector_helper_funcs tegra_rgb_connector_helper_funcs = { 1103b0e5855SThierry Reding .get_modes = tegra_output_connector_get_modes, 1113b0e5855SThierry Reding .mode_valid = tegra_rgb_connector_mode_valid, 1123b0e5855SThierry Reding }; 1133b0e5855SThierry Reding 11432c3dee1SThierry Reding static void tegra_rgb_encoder_disable(struct drm_encoder *encoder) 1153b0e5855SThierry Reding { 11632c3dee1SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 11732c3dee1SThierry Reding struct tegra_rgb *rgb = to_rgb(output); 11832c3dee1SThierry Reding 11932c3dee1SThierry Reding if (output->panel) 12032c3dee1SThierry Reding drm_panel_disable(output->panel); 12132c3dee1SThierry Reding 12232c3dee1SThierry Reding tegra_dc_write_regs(rgb->dc, rgb_disable, ARRAY_SIZE(rgb_disable)); 12332c3dee1SThierry Reding tegra_dc_commit(rgb->dc); 12432c3dee1SThierry Reding 12532c3dee1SThierry Reding if (output->panel) 12632c3dee1SThierry Reding drm_panel_unprepare(output->panel); 1273b0e5855SThierry Reding } 1283b0e5855SThierry Reding 12932c3dee1SThierry Reding static void tegra_rgb_encoder_enable(struct drm_encoder *encoder) 1303b0e5855SThierry Reding { 1313b0e5855SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1323b0e5855SThierry Reding struct tegra_rgb *rgb = to_rgb(output); 1333b0e5855SThierry Reding u32 value; 1343b0e5855SThierry Reding 1353b0e5855SThierry Reding if (output->panel) 1363b0e5855SThierry Reding drm_panel_prepare(output->panel); 137b1891537SDmitry Osipenko 1387602fa1dSThierry Reding tegra_dc_write_regs(rgb->dc, rgb_enable, ARRAY_SIZE(rgb_enable)); 139dee8268fSThierry Reding 14072d30286SThierry Reding value = DE_SELECT_ACTIVE | DE_CONTROL_NORMAL; 14172d30286SThierry Reding tegra_dc_writel(rgb->dc, value, DC_DISP_DATA_ENABLE_OPTIONS); 14272d30286SThierry Reding 14372d30286SThierry Reding /* XXX: parameterize? */ 14472d30286SThierry Reding value = tegra_dc_readl(rgb->dc, DC_COM_PIN_OUTPUT_POLARITY(1)); 14572d30286SThierry Reding value &= ~LVS_OUTPUT_POLARITY_LOW; 14672d30286SThierry Reding value &= ~LHS_OUTPUT_POLARITY_LOW; 14772d30286SThierry Reding tegra_dc_writel(rgb->dc, value, DC_COM_PIN_OUTPUT_POLARITY(1)); 14872d30286SThierry Reding 14972d30286SThierry Reding /* XXX: parameterize? */ 15072d30286SThierry Reding value = DISP_DATA_FORMAT_DF1P1C | DISP_ALIGNMENT_MSB | 15172d30286SThierry Reding DISP_ORDER_RED_BLUE; 15272d30286SThierry Reding tegra_dc_writel(rgb->dc, value, DC_DISP_DISP_INTERFACE_CONTROL); 15372d30286SThierry Reding 15472d30286SThierry Reding /* XXX: parameterize? */ 15572d30286SThierry Reding value = SC0_H_QUALIFIER_NONE | SC1_H_QUALIFIER_NONE; 15672d30286SThierry Reding tegra_dc_writel(rgb->dc, value, DC_DISP_SHIFT_CLOCK_OPTIONS); 15772d30286SThierry Reding 15862b9e063SThierry Reding tegra_dc_commit(rgb->dc); 15972d30286SThierry Reding 1603b0e5855SThierry Reding if (output->panel) 1613b0e5855SThierry Reding drm_panel_enable(output->panel); 162dee8268fSThierry Reding } 163dee8268fSThierry Reding 1643cebae67SThierry Reding static int 1653cebae67SThierry Reding tegra_rgb_encoder_atomic_check(struct drm_encoder *encoder, 1663cebae67SThierry Reding struct drm_crtc_state *crtc_state, 1673cebae67SThierry Reding struct drm_connector_state *conn_state) 1683cebae67SThierry Reding { 1693cebae67SThierry Reding struct tegra_output *output = encoder_to_output(encoder); 1703cebae67SThierry Reding struct tegra_dc *dc = to_tegra_dc(conn_state->crtc); 1713cebae67SThierry Reding unsigned long pclk = crtc_state->mode.clock * 1000; 1723cebae67SThierry Reding struct tegra_rgb *rgb = to_rgb(output); 1733cebae67SThierry Reding unsigned int div; 1743cebae67SThierry Reding int err; 1753cebae67SThierry Reding 1763cebae67SThierry Reding /* 1773cebae67SThierry Reding * We may not want to change the frequency of the parent clock, since 1783cebae67SThierry Reding * it may be a parent for other peripherals. This is due to the fact 1793cebae67SThierry Reding * that on Tegra20 there's only a single clock dedicated to display 1803cebae67SThierry Reding * (pll_d_out0), whereas later generations have a second one that can 1813cebae67SThierry Reding * be used to independently drive a second output (pll_d2_out0). 1823cebae67SThierry Reding * 1833cebae67SThierry Reding * As a way to support multiple outputs on Tegra20 as well, pll_p is 1843cebae67SThierry Reding * typically used as the parent clock for the display controllers. 1853cebae67SThierry Reding * But this comes at a cost: pll_p is the parent of several other 1863cebae67SThierry Reding * peripherals, so its frequency shouldn't change out of the blue. 1873cebae67SThierry Reding * 1883cebae67SThierry Reding * The best we can do at this point is to use the shift clock divider 1893cebae67SThierry Reding * and hope that the desired frequency can be matched (or at least 1903cebae67SThierry Reding * matched sufficiently close that the panel will still work). 1913cebae67SThierry Reding */ 1923cebae67SThierry Reding div = ((clk_get_rate(rgb->clk) * 2) / pclk) - 2; 1933cebae67SThierry Reding pclk = 0; 1943cebae67SThierry Reding 1953cebae67SThierry Reding err = tegra_dc_state_setup_clock(dc, crtc_state, rgb->clk_parent, 1963cebae67SThierry Reding pclk, div); 1973cebae67SThierry Reding if (err < 0) { 1983cebae67SThierry Reding dev_err(output->dev, "failed to setup CRTC state: %d\n", err); 1993cebae67SThierry Reding return err; 2003cebae67SThierry Reding } 2013cebae67SThierry Reding 2023cebae67SThierry Reding return err; 2033cebae67SThierry Reding } 2043cebae67SThierry Reding 2053b0e5855SThierry Reding static const struct drm_encoder_helper_funcs tegra_rgb_encoder_helper_funcs = { 2063b0e5855SThierry Reding .disable = tegra_rgb_encoder_disable, 20732c3dee1SThierry Reding .enable = tegra_rgb_encoder_enable, 2083cebae67SThierry Reding .atomic_check = tegra_rgb_encoder_atomic_check, 209dee8268fSThierry Reding }; 210dee8268fSThierry Reding 211dee8268fSThierry Reding int tegra_dc_rgb_probe(struct tegra_dc *dc) 212dee8268fSThierry Reding { 213dee8268fSThierry Reding struct device_node *np; 214dee8268fSThierry Reding struct tegra_rgb *rgb; 215dee8268fSThierry Reding int err; 216dee8268fSThierry Reding 217dee8268fSThierry Reding np = of_get_child_by_name(dc->dev->of_node, "rgb"); 218dee8268fSThierry Reding if (!np || !of_device_is_available(np)) 219dee8268fSThierry Reding return -ENODEV; 220dee8268fSThierry Reding 221dee8268fSThierry Reding rgb = devm_kzalloc(dc->dev, sizeof(*rgb), GFP_KERNEL); 222dee8268fSThierry Reding if (!rgb) 223dee8268fSThierry Reding return -ENOMEM; 224dee8268fSThierry Reding 225dee8268fSThierry Reding rgb->output.dev = dc->dev; 226dee8268fSThierry Reding rgb->output.of_node = np; 2277602fa1dSThierry Reding rgb->dc = dc; 228dee8268fSThierry Reding 22959d29c0eSThierry Reding err = tegra_output_probe(&rgb->output); 230dee8268fSThierry Reding if (err < 0) 231dee8268fSThierry Reding return err; 232dee8268fSThierry Reding 233dee8268fSThierry Reding rgb->clk = devm_clk_get(dc->dev, NULL); 234dee8268fSThierry Reding if (IS_ERR(rgb->clk)) { 235dee8268fSThierry Reding dev_err(dc->dev, "failed to get clock\n"); 236dee8268fSThierry Reding return PTR_ERR(rgb->clk); 237dee8268fSThierry Reding } 238dee8268fSThierry Reding 239dee8268fSThierry Reding rgb->clk_parent = devm_clk_get(dc->dev, "parent"); 240dee8268fSThierry Reding if (IS_ERR(rgb->clk_parent)) { 241dee8268fSThierry Reding dev_err(dc->dev, "failed to get parent clock\n"); 242dee8268fSThierry Reding return PTR_ERR(rgb->clk_parent); 243dee8268fSThierry Reding } 244dee8268fSThierry Reding 245dee8268fSThierry Reding err = clk_set_parent(rgb->clk, rgb->clk_parent); 246dee8268fSThierry Reding if (err < 0) { 247dee8268fSThierry Reding dev_err(dc->dev, "failed to set parent clock: %d\n", err); 248dee8268fSThierry Reding return err; 249dee8268fSThierry Reding } 250dee8268fSThierry Reding 251dee8268fSThierry Reding dc->rgb = &rgb->output; 252dee8268fSThierry Reding 253dee8268fSThierry Reding return 0; 254dee8268fSThierry Reding } 255dee8268fSThierry Reding 25659d29c0eSThierry Reding int tegra_dc_rgb_remove(struct tegra_dc *dc) 25759d29c0eSThierry Reding { 25859d29c0eSThierry Reding if (!dc->rgb) 25959d29c0eSThierry Reding return 0; 26059d29c0eSThierry Reding 261328ec69eSThierry Reding tegra_output_remove(dc->rgb); 2623b0e5855SThierry Reding dc->rgb = NULL; 2633b0e5855SThierry Reding 26459d29c0eSThierry Reding return 0; 26559d29c0eSThierry Reding } 26659d29c0eSThierry Reding 267dee8268fSThierry Reding int tegra_dc_rgb_init(struct drm_device *drm, struct tegra_dc *dc) 268dee8268fSThierry Reding { 2693b0e5855SThierry Reding struct tegra_output *output = dc->rgb; 270dee8268fSThierry Reding int err; 271dee8268fSThierry Reding 272dee8268fSThierry Reding if (!dc->rgb) 273dee8268fSThierry Reding return -ENODEV; 274dee8268fSThierry Reding 2753b0e5855SThierry Reding drm_connector_init(drm, &output->connector, &tegra_rgb_connector_funcs, 2763b0e5855SThierry Reding DRM_MODE_CONNECTOR_LVDS); 2773b0e5855SThierry Reding drm_connector_helper_add(&output->connector, 2783b0e5855SThierry Reding &tegra_rgb_connector_helper_funcs); 2793b0e5855SThierry Reding output->connector.dpms = DRM_MODE_DPMS_OFF; 280dee8268fSThierry Reding 281*4d0e95e0SThomas Zimmermann drm_simple_encoder_init(drm, &output->encoder, DRM_MODE_ENCODER_LVDS); 2823b0e5855SThierry Reding drm_encoder_helper_add(&output->encoder, 2833b0e5855SThierry Reding &tegra_rgb_encoder_helper_funcs); 2843b0e5855SThierry Reding 285cde4c44dSDaniel Vetter drm_connector_attach_encoder(&output->connector, 2863b0e5855SThierry Reding &output->encoder); 2873b0e5855SThierry Reding drm_connector_register(&output->connector); 2883b0e5855SThierry Reding 289ea130b24SThierry Reding err = tegra_output_init(drm, output); 290ea130b24SThierry Reding if (err < 0) { 291ea130b24SThierry Reding dev_err(output->dev, "failed to initialize output: %d\n", err); 292ea130b24SThierry Reding return err; 293ea130b24SThierry Reding } 294ea130b24SThierry Reding 295dee8268fSThierry Reding /* 2963b0e5855SThierry Reding * Other outputs can be attached to either display controller. The RGB 2973b0e5855SThierry Reding * outputs are an exception and work only with their parent display 2983b0e5855SThierry Reding * controller. 299dee8268fSThierry Reding */ 3003b0e5855SThierry Reding output->encoder.possible_crtcs = drm_crtc_mask(&dc->base); 301dee8268fSThierry Reding 302dee8268fSThierry Reding return 0; 303dee8268fSThierry Reding } 304dee8268fSThierry Reding 305dee8268fSThierry Reding int tegra_dc_rgb_exit(struct tegra_dc *dc) 306dee8268fSThierry Reding { 307328ec69eSThierry Reding if (dc->rgb) 308328ec69eSThierry Reding tegra_output_exit(dc->rgb); 3093b0e5855SThierry Reding 310328ec69eSThierry Reding return 0; 311dee8268fSThierry Reding } 312