xref: /openbmc/linux/drivers/gpu/drm/tegra/dpaux.h (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
26b6b6042SThierry Reding /*
36b6b6042SThierry Reding  * Copyright (C) 2013 NVIDIA Corporation
46b6b6042SThierry Reding  */
56b6b6042SThierry Reding 
66b6b6042SThierry Reding #ifndef DRM_TEGRA_DPAUX_H
76b6b6042SThierry Reding #define DRM_TEGRA_DPAUX_H
86b6b6042SThierry Reding 
96b6b6042SThierry Reding #define DPAUX_CTXSW 0x00
106b6b6042SThierry Reding 
116b6b6042SThierry Reding #define DPAUX_INTR_EN_AUX 0x01
126b6b6042SThierry Reding #define DPAUX_INTR_AUX 0x05
136b6b6042SThierry Reding #define DPAUX_INTR_AUX_DONE (1 << 3)
146b6b6042SThierry Reding #define DPAUX_INTR_IRQ_EVENT (1 << 2)
156b6b6042SThierry Reding #define DPAUX_INTR_UNPLUG_EVENT (1 << 1)
166b6b6042SThierry Reding #define DPAUX_INTR_PLUG_EVENT (1 << 0)
176b6b6042SThierry Reding 
186b6b6042SThierry Reding #define DPAUX_DP_AUXDATA_WRITE(x) (0x09 + ((x) << 2))
196b6b6042SThierry Reding #define DPAUX_DP_AUXDATA_READ(x) (0x19 + ((x) << 2))
206b6b6042SThierry Reding #define DPAUX_DP_AUXADDR 0x29
216b6b6042SThierry Reding 
226b6b6042SThierry Reding #define DPAUX_DP_AUXCTL 0x2d
236b6b6042SThierry Reding #define DPAUX_DP_AUXCTL_TRANSACTREQ (1 << 16)
246b6b6042SThierry Reding #define DPAUX_DP_AUXCTL_CMD_AUX_RD (9 << 12)
256b6b6042SThierry Reding #define DPAUX_DP_AUXCTL_CMD_AUX_WR (8 << 12)
266b6b6042SThierry Reding #define DPAUX_DP_AUXCTL_CMD_MOT_RQ (6 << 12)
276b6b6042SThierry Reding #define DPAUX_DP_AUXCTL_CMD_MOT_RD (5 << 12)
286b6b6042SThierry Reding #define DPAUX_DP_AUXCTL_CMD_MOT_WR (4 << 12)
296b6b6042SThierry Reding #define DPAUX_DP_AUXCTL_CMD_I2C_RQ (2 << 12)
306b6b6042SThierry Reding #define DPAUX_DP_AUXCTL_CMD_I2C_RD (1 << 12)
316b6b6042SThierry Reding #define DPAUX_DP_AUXCTL_CMD_I2C_WR (0 << 12)
321ca20305SThierry Reding #define DPAUX_DP_AUXCTL_CMD_ADDRESS_ONLY (1 << 8)
336b6b6042SThierry Reding #define DPAUX_DP_AUXCTL_CMDLEN(x) ((x) & 0xff)
346b6b6042SThierry Reding 
356b6b6042SThierry Reding #define DPAUX_DP_AUXSTAT 0x31
366b6b6042SThierry Reding #define DPAUX_DP_AUXSTAT_HPD_STATUS (1 << 28)
376b6b6042SThierry Reding #define DPAUX_DP_AUXSTAT_REPLY_TYPE_MASK (0xf0000)
386b6b6042SThierry Reding #define DPAUX_DP_AUXSTAT_NO_STOP_ERROR (1 << 11)
396b6b6042SThierry Reding #define DPAUX_DP_AUXSTAT_SINKSTAT_ERROR (1 << 10)
406b6b6042SThierry Reding #define DPAUX_DP_AUXSTAT_RX_ERROR (1 << 9)
416b6b6042SThierry Reding #define DPAUX_DP_AUXSTAT_TIMEOUT_ERROR (1 << 8)
426b6b6042SThierry Reding #define DPAUX_DP_AUXSTAT_REPLY_MASK (0xff)
436b6b6042SThierry Reding 
446b6b6042SThierry Reding #define DPAUX_DP_AUX_SINKSTAT_LO 0x35
456b6b6042SThierry Reding #define DPAUX_DP_AUX_SINKSTAT_HI 0x39
466b6b6042SThierry Reding 
476b6b6042SThierry Reding #define DPAUX_HPD_CONFIG 0x3d
486b6b6042SThierry Reding #define DPAUX_HPD_CONFIG_UNPLUG_MIN_TIME(x) (((x) & 0xffff) << 16)
496b6b6042SThierry Reding #define DPAUX_HPD_CONFIG_PLUG_MIN_TIME(x) ((x) & 0xffff)
506b6b6042SThierry Reding 
516b6b6042SThierry Reding #define DPAUX_HPD_IRQ_CONFIG 0x41
526b6b6042SThierry Reding #define DPAUX_HPD_IRQ_CONFIG_MIN_LOW_TIME(x) ((x) & 0xffff)
536b6b6042SThierry Reding 
546b6b6042SThierry Reding #define DPAUX_DP_AUX_CONFIG 0x45
556b6b6042SThierry Reding 
566b6b6042SThierry Reding #define DPAUX_HYBRID_PADCTL 0x49
573227166cSThierry Reding #define DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV (1 << 15)
583227166cSThierry Reding #define DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV (1 << 14)
596b6b6042SThierry Reding #define DPAUX_HYBRID_PADCTL_AUX_CMH(x) (((x) & 0x3) << 12)
606b6b6042SThierry Reding #define DPAUX_HYBRID_PADCTL_AUX_DRVZ(x) (((x) & 0x7) << 8)
616b6b6042SThierry Reding #define DPAUX_HYBRID_PADCTL_AUX_DRVI(x) (((x) & 0x3f) << 2)
626b6b6042SThierry Reding #define DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV (1 << 1)
636b6b6042SThierry Reding #define DPAUX_HYBRID_PADCTL_MODE_I2C (1 << 0)
646b6b6042SThierry Reding #define DPAUX_HYBRID_PADCTL_MODE_AUX (0 << 0)
656b6b6042SThierry Reding 
666b6b6042SThierry Reding #define DPAUX_HYBRID_SPARE 0x4d
676b6b6042SThierry Reding #define DPAUX_HYBRID_SPARE_PAD_POWER_DOWN (1 << 0)
686b6b6042SThierry Reding 
696b6b6042SThierry Reding #define DPAUX_SCRATCH_REG0 0x51
706b6b6042SThierry Reding #define DPAUX_SCRATCH_REG1 0x55
716b6b6042SThierry Reding #define DPAUX_SCRATCH_REG2 0x59
726b6b6042SThierry Reding 
736b6b6042SThierry Reding #endif
74