xref: /openbmc/linux/drivers/gpu/drm/tegra/dc.h (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2dee8268fSThierry Reding /*
3dee8268fSThierry Reding  * Copyright (C) 2012 Avionic Design GmbH
4dee8268fSThierry Reding  * Copyright (C) 2012 NVIDIA CORPORATION.  All rights reserved.
5dee8268fSThierry Reding  */
6dee8268fSThierry Reding 
7dee8268fSThierry Reding #ifndef TEGRA_DC_H
8dee8268fSThierry Reding #define TEGRA_DC_H 1
9dee8268fSThierry Reding 
102d1c18fbSThierry Reding #include <linux/host1x.h>
112d1c18fbSThierry Reding 
122d1c18fbSThierry Reding #include <drm/drm_crtc.h>
132d1c18fbSThierry Reding 
142d1c18fbSThierry Reding #include "drm.h"
152d1c18fbSThierry Reding 
162d1c18fbSThierry Reding struct tegra_output;
172d1c18fbSThierry Reding 
1804d5d5dfSDmitry Osipenko #define TEGRA_DC_LEGACY_PLANES_NUM	7
1904d5d5dfSDmitry Osipenko 
20b1415ff2SThierry Reding struct tegra_dc_state {
21b1415ff2SThierry Reding 	struct drm_crtc_state base;
22b1415ff2SThierry Reding 
23b1415ff2SThierry Reding 	struct clk *clk;
24b1415ff2SThierry Reding 	unsigned long pclk;
25b1415ff2SThierry Reding 	unsigned int div;
26b1415ff2SThierry Reding 
27b1415ff2SThierry Reding 	u32 planes;
28b1415ff2SThierry Reding };
29b1415ff2SThierry Reding 
to_dc_state(struct drm_crtc_state * state)30b1415ff2SThierry Reding static inline struct tegra_dc_state *to_dc_state(struct drm_crtc_state *state)
31b1415ff2SThierry Reding {
32b1415ff2SThierry Reding 	if (state)
33b1415ff2SThierry Reding 		return container_of(state, struct tegra_dc_state, base);
34b1415ff2SThierry Reding 
35b1415ff2SThierry Reding 	return NULL;
36b1415ff2SThierry Reding }
37b1415ff2SThierry Reding 
382d1c18fbSThierry Reding struct tegra_dc_stats {
392d1c18fbSThierry Reding 	unsigned long frames;
402d1c18fbSThierry Reding 	unsigned long vblank;
412d1c18fbSThierry Reding 	unsigned long underflow;
422d1c18fbSThierry Reding 	unsigned long overflow;
43ad85b084SDmitry Osipenko 
44ad85b084SDmitry Osipenko 	unsigned long frames_total;
45ad85b084SDmitry Osipenko 	unsigned long vblank_total;
46ad85b084SDmitry Osipenko 	unsigned long underflow_total;
47ad85b084SDmitry Osipenko 	unsigned long overflow_total;
482d1c18fbSThierry Reding };
492d1c18fbSThierry Reding 
5047307954SThierry Reding struct tegra_windowgroup_soc {
5147307954SThierry Reding 	unsigned int index;
5247307954SThierry Reding 	unsigned int dc;
5347307954SThierry Reding 	const unsigned int *windows;
5447307954SThierry Reding 	unsigned int num_windows;
5547307954SThierry Reding };
5647307954SThierry Reding 
572d1c18fbSThierry Reding struct tegra_dc_soc_info {
587116e9a8SThierry Reding 	bool supports_background_color;
592d1c18fbSThierry Reding 	bool supports_interlacing;
602d1c18fbSThierry Reding 	bool supports_cursor;
612d1c18fbSThierry Reding 	bool supports_block_linear;
627b6f8467SThierry Reding 	bool supports_sector_layout;
63a43d0a00SDmitry Osipenko 	bool has_legacy_blending;
642d1c18fbSThierry Reding 	unsigned int pitch_align;
652d1c18fbSThierry Reding 	bool has_powergate;
66f68ba691SDmitry Osipenko 	bool coupled_pm;
6747307954SThierry Reding 	bool has_nvdisplay;
6847307954SThierry Reding 	const struct tegra_windowgroup_soc *wgrps;
6947307954SThierry Reding 	unsigned int num_wgrps;
70511c7023SThierry Reding 	const u32 *primary_formats;
71511c7023SThierry Reding 	unsigned int num_primary_formats;
72511c7023SThierry Reding 	const u32 *overlay_formats;
73511c7023SThierry Reding 	unsigned int num_overlay_formats;
74e90124cbSThierry Reding 	const u64 *modifiers;
75acc6a3a9SDmitry Osipenko 	bool has_win_a_without_filters;
7604d5d5dfSDmitry Osipenko 	bool has_win_b_vfilter_mem_client;
77acc6a3a9SDmitry Osipenko 	bool has_win_c_without_vert_filter;
7804d5d5dfSDmitry Osipenko 	bool plane_tiled_memory_bandwidth_x2;
790c921b6dSDmitry Osipenko 	bool has_pll_d2_out0;
802d1c18fbSThierry Reding };
812d1c18fbSThierry Reding 
822d1c18fbSThierry Reding struct tegra_dc {
832d1c18fbSThierry Reding 	struct host1x_client client;
842d1c18fbSThierry Reding 	struct host1x_syncpt *syncpt;
852d1c18fbSThierry Reding 	struct device *dev;
862d1c18fbSThierry Reding 
872d1c18fbSThierry Reding 	struct drm_crtc base;
882d1c18fbSThierry Reding 	unsigned int powergate;
892d1c18fbSThierry Reding 	int pipe;
902d1c18fbSThierry Reding 
912d1c18fbSThierry Reding 	struct clk *clk;
922d1c18fbSThierry Reding 	struct reset_control *rst;
932d1c18fbSThierry Reding 	void __iomem *regs;
942d1c18fbSThierry Reding 	int irq;
952d1c18fbSThierry Reding 
962d1c18fbSThierry Reding 	struct tegra_output *rgb;
972d1c18fbSThierry Reding 
982d1c18fbSThierry Reding 	struct tegra_dc_stats stats;
992d1c18fbSThierry Reding 	struct list_head list;
1002d1c18fbSThierry Reding 
1012d1c18fbSThierry Reding 	struct drm_info_list *debugfs_files;
1022d1c18fbSThierry Reding 
1032d1c18fbSThierry Reding 	const struct tegra_dc_soc_info *soc;
1044ce3048cSDmitry Osipenko 
1054ce3048cSDmitry Osipenko 	bool has_opp_table;
1062d1c18fbSThierry Reding };
1072d1c18fbSThierry Reding 
1082d1c18fbSThierry Reding static inline struct tegra_dc *
host1x_client_to_dc(struct host1x_client * client)1092d1c18fbSThierry Reding host1x_client_to_dc(struct host1x_client *client)
1102d1c18fbSThierry Reding {
1112d1c18fbSThierry Reding 	return container_of(client, struct tegra_dc, client);
1122d1c18fbSThierry Reding }
1132d1c18fbSThierry Reding 
to_tegra_dc(struct drm_crtc * crtc)1142d1c18fbSThierry Reding static inline struct tegra_dc *to_tegra_dc(struct drm_crtc *crtc)
1152d1c18fbSThierry Reding {
1162d1c18fbSThierry Reding 	return crtc ? container_of(crtc, struct tegra_dc, base) : NULL;
1172d1c18fbSThierry Reding }
1182d1c18fbSThierry Reding 
tegra_dc_writel(struct tegra_dc * dc,u32 value,unsigned int offset)1192d1c18fbSThierry Reding static inline void tegra_dc_writel(struct tegra_dc *dc, u32 value,
1202d1c18fbSThierry Reding 				   unsigned int offset)
1212d1c18fbSThierry Reding {
1222d1c18fbSThierry Reding 	trace_dc_writel(dc->dev, offset, value);
1232d1c18fbSThierry Reding 	writel(value, dc->regs + (offset << 2));
1242d1c18fbSThierry Reding }
1252d1c18fbSThierry Reding 
tegra_dc_readl(struct tegra_dc * dc,unsigned int offset)1262d1c18fbSThierry Reding static inline u32 tegra_dc_readl(struct tegra_dc *dc, unsigned int offset)
1272d1c18fbSThierry Reding {
1282d1c18fbSThierry Reding 	u32 value = readl(dc->regs + (offset << 2));
1292d1c18fbSThierry Reding 
1302d1c18fbSThierry Reding 	trace_dc_readl(dc->dev, offset, value);
1312d1c18fbSThierry Reding 
1322d1c18fbSThierry Reding 	return value;
1332d1c18fbSThierry Reding }
1342d1c18fbSThierry Reding 
1352d1c18fbSThierry Reding struct tegra_dc_window {
1362d1c18fbSThierry Reding 	struct {
1372d1c18fbSThierry Reding 		unsigned int x;
1382d1c18fbSThierry Reding 		unsigned int y;
1392d1c18fbSThierry Reding 		unsigned int w;
1402d1c18fbSThierry Reding 		unsigned int h;
1412d1c18fbSThierry Reding 	} src;
1422d1c18fbSThierry Reding 	struct {
1432d1c18fbSThierry Reding 		unsigned int x;
1442d1c18fbSThierry Reding 		unsigned int y;
1452d1c18fbSThierry Reding 		unsigned int w;
1462d1c18fbSThierry Reding 		unsigned int h;
1472d1c18fbSThierry Reding 	} dst;
1482d1c18fbSThierry Reding 	unsigned int bits_per_pixel;
1492d1c18fbSThierry Reding 	unsigned int stride[2];
1502d1c18fbSThierry Reding 	unsigned long base[3];
151ab7d3f58SThierry Reding 	unsigned int zpos;
152cd740777SDmitry Osipenko 	bool reflect_x;
153e9e476f7SDmitry Osipenko 	bool reflect_y;
1542d1c18fbSThierry Reding 
1552d1c18fbSThierry Reding 	struct tegra_bo_tiling tiling;
1562d1c18fbSThierry Reding 	u32 format;
1572d1c18fbSThierry Reding 	u32 swap;
1582d1c18fbSThierry Reding };
1592d1c18fbSThierry Reding 
1602d1c18fbSThierry Reding /* from dc.c */
161c57997bcSThierry Reding bool tegra_dc_has_output(struct tegra_dc *dc, struct device *dev);
1622d1c18fbSThierry Reding void tegra_dc_commit(struct tegra_dc *dc);
1632d1c18fbSThierry Reding int tegra_dc_state_setup_clock(struct tegra_dc *dc,
1642d1c18fbSThierry Reding 			       struct drm_crtc_state *crtc_state,
1652d1c18fbSThierry Reding 			       struct clk *clk, unsigned long pclk,
1662d1c18fbSThierry Reding 			       unsigned int div);
16704d5d5dfSDmitry Osipenko void tegra_crtc_atomic_post_commit(struct drm_crtc *crtc,
16804d5d5dfSDmitry Osipenko 				   struct drm_atomic_state *state);
1692d1c18fbSThierry Reding 
1702d1c18fbSThierry Reding /* from rgb.c */
1712d1c18fbSThierry Reding int tegra_dc_rgb_probe(struct tegra_dc *dc);
172*43740540SUwe Kleine-König void tegra_dc_rgb_remove(struct tegra_dc *dc);
1732d1c18fbSThierry Reding int tegra_dc_rgb_init(struct drm_device *drm, struct tegra_dc *dc);
1742d1c18fbSThierry Reding int tegra_dc_rgb_exit(struct tegra_dc *dc);
1752d1c18fbSThierry Reding 
176dee8268fSThierry Reding #define DC_CMD_GENERAL_INCR_SYNCPT		0x000
177dee8268fSThierry Reding #define DC_CMD_GENERAL_INCR_SYNCPT_CNTRL	0x001
17842e9ce05SThierry Reding #define  SYNCPT_CNTRL_NO_STALL   (1 << 8)
17942e9ce05SThierry Reding #define  SYNCPT_CNTRL_SOFT_RESET (1 << 0)
180dee8268fSThierry Reding #define DC_CMD_GENERAL_INCR_SYNCPT_ERROR	0x002
181dee8268fSThierry Reding #define DC_CMD_WIN_A_INCR_SYNCPT		0x008
182dee8268fSThierry Reding #define DC_CMD_WIN_A_INCR_SYNCPT_CNTRL		0x009
183dee8268fSThierry Reding #define DC_CMD_WIN_A_INCR_SYNCPT_ERROR		0x00a
184dee8268fSThierry Reding #define DC_CMD_WIN_B_INCR_SYNCPT		0x010
185dee8268fSThierry Reding #define DC_CMD_WIN_B_INCR_SYNCPT_CNTRL		0x011
186dee8268fSThierry Reding #define DC_CMD_WIN_B_INCR_SYNCPT_ERROR		0x012
187dee8268fSThierry Reding #define DC_CMD_WIN_C_INCR_SYNCPT		0x018
188dee8268fSThierry Reding #define DC_CMD_WIN_C_INCR_SYNCPT_CNTRL		0x019
189dee8268fSThierry Reding #define DC_CMD_WIN_C_INCR_SYNCPT_ERROR		0x01a
190dee8268fSThierry Reding #define DC_CMD_CONT_SYNCPT_VSYNC		0x028
19142e9ce05SThierry Reding #define  SYNCPT_VSYNC_ENABLE (1 << 8)
192dee8268fSThierry Reding #define DC_CMD_DISPLAY_COMMAND_OPTION0		0x031
193dee8268fSThierry Reding #define DC_CMD_DISPLAY_COMMAND			0x032
194dee8268fSThierry Reding #define DISP_CTRL_MODE_STOP (0 << 5)
195dee8268fSThierry Reding #define DISP_CTRL_MODE_C_DISPLAY (1 << 5)
196dee8268fSThierry Reding #define DISP_CTRL_MODE_NC_DISPLAY (2 << 5)
197dec72739SThierry Reding #define DISP_CTRL_MODE_MASK (3 << 5)
198dee8268fSThierry Reding #define DC_CMD_SIGNAL_RAISE			0x033
199dee8268fSThierry Reding #define DC_CMD_DISPLAY_POWER_CONTROL		0x036
200dee8268fSThierry Reding #define PW0_ENABLE (1 <<  0)
201dee8268fSThierry Reding #define PW1_ENABLE (1 <<  2)
202dee8268fSThierry Reding #define PW2_ENABLE (1 <<  4)
203dee8268fSThierry Reding #define PW3_ENABLE (1 <<  6)
204dee8268fSThierry Reding #define PW4_ENABLE (1 <<  8)
205dee8268fSThierry Reding #define PM0_ENABLE (1 << 16)
206dee8268fSThierry Reding #define PM1_ENABLE (1 << 18)
207dee8268fSThierry Reding 
208dee8268fSThierry Reding #define DC_CMD_INT_STATUS			0x037
209dee8268fSThierry Reding #define DC_CMD_INT_MASK				0x038
210dee8268fSThierry Reding #define DC_CMD_INT_ENABLE			0x039
211dee8268fSThierry Reding #define DC_CMD_INT_TYPE				0x03a
212dee8268fSThierry Reding #define DC_CMD_INT_POLARITY			0x03b
213dee8268fSThierry Reding #define CTXSW_INT                (1 << 0)
214dee8268fSThierry Reding #define FRAME_END_INT            (1 << 1)
215dee8268fSThierry Reding #define VBLANK_INT               (1 << 2)
21647307954SThierry Reding #define V_PULSE3_INT             (1 << 4)
21747307954SThierry Reding #define V_PULSE2_INT             (1 << 5)
21847307954SThierry Reding #define REGION_CRC_INT           (1 << 6)
21947307954SThierry Reding #define REG_TMOUT_INT            (1 << 7)
220dee8268fSThierry Reding #define WIN_A_UF_INT             (1 << 8)
221dee8268fSThierry Reding #define WIN_B_UF_INT             (1 << 9)
222dee8268fSThierry Reding #define WIN_C_UF_INT             (1 << 10)
22347307954SThierry Reding #define MSF_INT                  (1 << 12)
224dee8268fSThierry Reding #define WIN_A_OF_INT             (1 << 14)
225dee8268fSThierry Reding #define WIN_B_OF_INT             (1 << 15)
226dee8268fSThierry Reding #define WIN_C_OF_INT             (1 << 16)
22747307954SThierry Reding #define HEAD_UF_INT              (1 << 23)
22847307954SThierry Reding #define SD3_BUCKET_WALK_DONE_INT (1 << 24)
22947307954SThierry Reding #define DSC_OBUF_UF_INT          (1 << 26)
23047307954SThierry Reding #define DSC_RBUF_UF_INT          (1 << 27)
23147307954SThierry Reding #define DSC_BBUF_UF_INT          (1 << 28)
23247307954SThierry Reding #define DSC_TO_UF_INT            (1 << 29)
233dee8268fSThierry Reding 
234dee8268fSThierry Reding #define DC_CMD_SIGNAL_RAISE1			0x03c
235dee8268fSThierry Reding #define DC_CMD_SIGNAL_RAISE2			0x03d
236dee8268fSThierry Reding #define DC_CMD_SIGNAL_RAISE3			0x03e
237dee8268fSThierry Reding 
238dee8268fSThierry Reding #define DC_CMD_STATE_ACCESS			0x040
239dee8268fSThierry Reding #define READ_MUX  (1 << 0)
240dee8268fSThierry Reding #define WRITE_MUX (1 << 2)
241dee8268fSThierry Reding 
242dee8268fSThierry Reding #define DC_CMD_STATE_CONTROL			0x041
243dee8268fSThierry Reding #define GENERAL_ACT_REQ (1 <<  0)
244dee8268fSThierry Reding #define WIN_A_ACT_REQ   (1 <<  1)
245dee8268fSThierry Reding #define WIN_B_ACT_REQ   (1 <<  2)
246dee8268fSThierry Reding #define WIN_C_ACT_REQ   (1 <<  3)
247e687651bSThierry Reding #define CURSOR_ACT_REQ  (1 <<  7)
248dee8268fSThierry Reding #define GENERAL_UPDATE  (1 <<  8)
249dee8268fSThierry Reding #define WIN_A_UPDATE    (1 <<  9)
250dee8268fSThierry Reding #define WIN_B_UPDATE    (1 << 10)
251dee8268fSThierry Reding #define WIN_C_UPDATE    (1 << 11)
252e687651bSThierry Reding #define CURSOR_UPDATE   (1 << 15)
253c4755fb9SThierry Reding #define COMMON_ACTREQ   (1 << 16)
254c4755fb9SThierry Reding #define COMMON_UPDATE   (1 << 17)
255dee8268fSThierry Reding #define NC_HOST_TRIG    (1 << 24)
256dee8268fSThierry Reding 
257dee8268fSThierry Reding #define DC_CMD_DISPLAY_WINDOW_HEADER		0x042
258dee8268fSThierry Reding #define WINDOW_A_SELECT (1 << 4)
259dee8268fSThierry Reding #define WINDOW_B_SELECT (1 << 5)
260dee8268fSThierry Reding #define WINDOW_C_SELECT (1 << 6)
261dee8268fSThierry Reding 
262dee8268fSThierry Reding #define DC_CMD_REG_ACT_CONTROL			0x043
263dee8268fSThierry Reding 
264dee8268fSThierry Reding #define DC_COM_CRC_CONTROL			0x300
2656ca1f62fSThierry Reding #define  DC_COM_CRC_CONTROL_ALWAYS (1 << 3)
2666ca1f62fSThierry Reding #define  DC_COM_CRC_CONTROL_FULL_FRAME  (0 << 2)
2676ca1f62fSThierry Reding #define  DC_COM_CRC_CONTROL_ACTIVE_DATA (1 << 2)
2686ca1f62fSThierry Reding #define  DC_COM_CRC_CONTROL_WAIT (1 << 1)
2696ca1f62fSThierry Reding #define  DC_COM_CRC_CONTROL_ENABLE (1 << 0)
270dee8268fSThierry Reding #define DC_COM_CRC_CHECKSUM			0x301
271dee8268fSThierry Reding #define DC_COM_PIN_OUTPUT_ENABLE(x) (0x302 + (x))
272dee8268fSThierry Reding #define DC_COM_PIN_OUTPUT_POLARITY(x) (0x306 + (x))
273dee8268fSThierry Reding #define LVS_OUTPUT_POLARITY_LOW (1 << 28)
274dee8268fSThierry Reding #define LHS_OUTPUT_POLARITY_LOW (1 << 30)
275dee8268fSThierry Reding #define DC_COM_PIN_OUTPUT_DATA(x) (0x30a + (x))
276dee8268fSThierry Reding #define DC_COM_PIN_INPUT_ENABLE(x) (0x30e + (x))
277dee8268fSThierry Reding #define DC_COM_PIN_INPUT_DATA(x) (0x312 + (x))
278dee8268fSThierry Reding #define DC_COM_PIN_OUTPUT_SELECT(x) (0x314 + (x))
279dee8268fSThierry Reding 
280dee8268fSThierry Reding #define DC_COM_PIN_MISC_CONTROL			0x31b
281dee8268fSThierry Reding #define DC_COM_PIN_PM0_CONTROL			0x31c
282dee8268fSThierry Reding #define DC_COM_PIN_PM0_DUTY_CYCLE		0x31d
283dee8268fSThierry Reding #define DC_COM_PIN_PM1_CONTROL			0x31e
284dee8268fSThierry Reding #define DC_COM_PIN_PM1_DUTY_CYCLE		0x31f
285dee8268fSThierry Reding 
286dee8268fSThierry Reding #define DC_COM_SPI_CONTROL			0x320
287dee8268fSThierry Reding #define DC_COM_SPI_START_BYTE			0x321
288dee8268fSThierry Reding #define DC_COM_HSPI_WRITE_DATA_AB		0x322
289dee8268fSThierry Reding #define DC_COM_HSPI_WRITE_DATA_CD		0x323
290dee8268fSThierry Reding #define DC_COM_HSPI_CS_DC			0x324
291dee8268fSThierry Reding #define DC_COM_SCRATCH_REGISTER_A		0x325
292dee8268fSThierry Reding #define DC_COM_SCRATCH_REGISTER_B		0x326
293dee8268fSThierry Reding #define DC_COM_GPIO_CTRL			0x327
294dee8268fSThierry Reding #define DC_COM_GPIO_DEBOUNCE_COUNTER		0x328
295dee8268fSThierry Reding #define DC_COM_CRC_CHECKSUM_LATCHED		0x329
296dee8268fSThierry Reding 
29747307954SThierry Reding #define DC_COM_RG_UNDERFLOW			0x365
29847307954SThierry Reding #define  UNDERFLOW_MODE_RED      (1 << 8)
29947307954SThierry Reding #define  UNDERFLOW_REPORT_ENABLE (1 << 0)
30047307954SThierry Reding 
301dee8268fSThierry Reding #define DC_DISP_DISP_SIGNAL_OPTIONS0		0x400
3028fd3ffa9SThierry Reding #define H_PULSE0_ENABLE (1 <<  8)
3038fd3ffa9SThierry Reding #define H_PULSE1_ENABLE (1 << 10)
3048fd3ffa9SThierry Reding #define H_PULSE2_ENABLE (1 << 12)
305dee8268fSThierry Reding 
306dee8268fSThierry Reding #define DC_DISP_DISP_SIGNAL_OPTIONS1		0x401
307dee8268fSThierry Reding 
308dee8268fSThierry Reding #define DC_DISP_DISP_WIN_OPTIONS		0x402
309dee8268fSThierry Reding #define HDMI_ENABLE	(1 << 30)
310dec72739SThierry Reding #define DSI_ENABLE	(1 << 29)
311459cc2c6SThierry Reding #define SOR1_TIMING_CYA	(1 << 27)
312e687651bSThierry Reding #define CURSOR_ENABLE	(1 << 16)
313dee8268fSThierry Reding 
31447443196SThierry Reding #define SOR_ENABLE(x)	(1 << (25 + (((x) > 1) ? ((x) + 1) : (x))))
315c57997bcSThierry Reding 
316dee8268fSThierry Reding #define DC_DISP_DISP_MEM_HIGH_PRIORITY		0x403
317dee8268fSThierry Reding #define CURSOR_THRESHOLD(x)   (((x) & 0x03) << 24)
318dee8268fSThierry Reding #define WINDOW_A_THRESHOLD(x) (((x) & 0x7f) << 16)
319dee8268fSThierry Reding #define WINDOW_B_THRESHOLD(x) (((x) & 0x7f) <<  8)
320dee8268fSThierry Reding #define WINDOW_C_THRESHOLD(x) (((x) & 0xff) <<  0)
321dee8268fSThierry Reding 
322dee8268fSThierry Reding #define DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER	0x404
323dee8268fSThierry Reding #define CURSOR_DELAY(x)   (((x) & 0x3f) << 24)
324dee8268fSThierry Reding #define WINDOW_A_DELAY(x) (((x) & 0x3f) << 16)
325dee8268fSThierry Reding #define WINDOW_B_DELAY(x) (((x) & 0x3f) <<  8)
326dee8268fSThierry Reding #define WINDOW_C_DELAY(x) (((x) & 0x3f) <<  0)
327dee8268fSThierry Reding 
328dee8268fSThierry Reding #define DC_DISP_DISP_TIMING_OPTIONS		0x405
329dee8268fSThierry Reding #define VSYNC_H_POSITION(x) ((x) & 0xfff)
330dee8268fSThierry Reding 
331dee8268fSThierry Reding #define DC_DISP_REF_TO_SYNC			0x406
332dee8268fSThierry Reding #define DC_DISP_SYNC_WIDTH			0x407
333dee8268fSThierry Reding #define DC_DISP_BACK_PORCH			0x408
334dee8268fSThierry Reding #define DC_DISP_ACTIVE				0x409
335dee8268fSThierry Reding #define DC_DISP_FRONT_PORCH			0x40a
336dee8268fSThierry Reding #define DC_DISP_H_PULSE0_CONTROL		0x40b
337dee8268fSThierry Reding #define DC_DISP_H_PULSE0_POSITION_A		0x40c
338dee8268fSThierry Reding #define DC_DISP_H_PULSE0_POSITION_B		0x40d
339dee8268fSThierry Reding #define DC_DISP_H_PULSE0_POSITION_C		0x40e
340dee8268fSThierry Reding #define DC_DISP_H_PULSE0_POSITION_D		0x40f
341dee8268fSThierry Reding #define DC_DISP_H_PULSE1_CONTROL		0x410
342dee8268fSThierry Reding #define DC_DISP_H_PULSE1_POSITION_A		0x411
343dee8268fSThierry Reding #define DC_DISP_H_PULSE1_POSITION_B		0x412
344dee8268fSThierry Reding #define DC_DISP_H_PULSE1_POSITION_C		0x413
345dee8268fSThierry Reding #define DC_DISP_H_PULSE1_POSITION_D		0x414
346dee8268fSThierry Reding #define DC_DISP_H_PULSE2_CONTROL		0x415
347dee8268fSThierry Reding #define DC_DISP_H_PULSE2_POSITION_A		0x416
348dee8268fSThierry Reding #define DC_DISP_H_PULSE2_POSITION_B		0x417
349dee8268fSThierry Reding #define DC_DISP_H_PULSE2_POSITION_C		0x418
350dee8268fSThierry Reding #define DC_DISP_H_PULSE2_POSITION_D		0x419
351dee8268fSThierry Reding #define DC_DISP_V_PULSE0_CONTROL		0x41a
352dee8268fSThierry Reding #define DC_DISP_V_PULSE0_POSITION_A		0x41b
353dee8268fSThierry Reding #define DC_DISP_V_PULSE0_POSITION_B		0x41c
354dee8268fSThierry Reding #define DC_DISP_V_PULSE0_POSITION_C		0x41d
355dee8268fSThierry Reding #define DC_DISP_V_PULSE1_CONTROL		0x41e
356dee8268fSThierry Reding #define DC_DISP_V_PULSE1_POSITION_A		0x41f
357dee8268fSThierry Reding #define DC_DISP_V_PULSE1_POSITION_B		0x420
358dee8268fSThierry Reding #define DC_DISP_V_PULSE1_POSITION_C		0x421
359dee8268fSThierry Reding #define DC_DISP_V_PULSE2_CONTROL		0x422
360dee8268fSThierry Reding #define DC_DISP_V_PULSE2_POSITION_A		0x423
361dee8268fSThierry Reding #define DC_DISP_V_PULSE3_CONTROL		0x424
362dee8268fSThierry Reding #define DC_DISP_V_PULSE3_POSITION_A		0x425
363dee8268fSThierry Reding #define DC_DISP_M0_CONTROL			0x426
364dee8268fSThierry Reding #define DC_DISP_M1_CONTROL			0x427
365dee8268fSThierry Reding #define DC_DISP_DI_CONTROL			0x428
366dee8268fSThierry Reding #define DC_DISP_PP_CONTROL			0x429
367dee8268fSThierry Reding #define DC_DISP_PP_SELECT_A			0x42a
368dee8268fSThierry Reding #define DC_DISP_PP_SELECT_B			0x42b
369dee8268fSThierry Reding #define DC_DISP_PP_SELECT_C			0x42c
370dee8268fSThierry Reding #define DC_DISP_PP_SELECT_D			0x42d
371dee8268fSThierry Reding 
372dee8268fSThierry Reding #define PULSE_MODE_NORMAL    (0 << 3)
373dee8268fSThierry Reding #define PULSE_MODE_ONE_CLOCK (1 << 3)
374dee8268fSThierry Reding #define PULSE_POLARITY_HIGH  (0 << 4)
375dee8268fSThierry Reding #define PULSE_POLARITY_LOW   (1 << 4)
376dee8268fSThierry Reding #define PULSE_QUAL_ALWAYS    (0 << 6)
377dee8268fSThierry Reding #define PULSE_QUAL_VACTIVE   (2 << 6)
378dee8268fSThierry Reding #define PULSE_QUAL_VACTIVE1  (3 << 6)
379dee8268fSThierry Reding #define PULSE_LAST_START_A   (0 << 8)
380dee8268fSThierry Reding #define PULSE_LAST_END_A     (1 << 8)
381dee8268fSThierry Reding #define PULSE_LAST_START_B   (2 << 8)
382dee8268fSThierry Reding #define PULSE_LAST_END_B     (3 << 8)
383dee8268fSThierry Reding #define PULSE_LAST_START_C   (4 << 8)
384dee8268fSThierry Reding #define PULSE_LAST_END_C     (5 << 8)
385dee8268fSThierry Reding #define PULSE_LAST_START_D   (6 << 8)
386dee8268fSThierry Reding #define PULSE_LAST_END_D     (7 << 8)
387dee8268fSThierry Reding 
388dee8268fSThierry Reding #define PULSE_START(x) (((x) & 0xfff) <<  0)
389dee8268fSThierry Reding #define PULSE_END(x)   (((x) & 0xfff) << 16)
390dee8268fSThierry Reding 
391dee8268fSThierry Reding #define DC_DISP_DISP_CLOCK_CONTROL		0x42e
392dee8268fSThierry Reding #define PIXEL_CLK_DIVIDER_PCD1  (0 << 8)
393dee8268fSThierry Reding #define PIXEL_CLK_DIVIDER_PCD1H (1 << 8)
394dee8268fSThierry Reding #define PIXEL_CLK_DIVIDER_PCD2  (2 << 8)
395dee8268fSThierry Reding #define PIXEL_CLK_DIVIDER_PCD3  (3 << 8)
396dee8268fSThierry Reding #define PIXEL_CLK_DIVIDER_PCD4  (4 << 8)
397dee8268fSThierry Reding #define PIXEL_CLK_DIVIDER_PCD6  (5 << 8)
398dee8268fSThierry Reding #define PIXEL_CLK_DIVIDER_PCD8  (6 << 8)
399dee8268fSThierry Reding #define PIXEL_CLK_DIVIDER_PCD9  (7 << 8)
400dee8268fSThierry Reding #define PIXEL_CLK_DIVIDER_PCD12 (8 << 8)
401dee8268fSThierry Reding #define PIXEL_CLK_DIVIDER_PCD16 (9 << 8)
402dee8268fSThierry Reding #define PIXEL_CLK_DIVIDER_PCD18 (10 << 8)
403dee8268fSThierry Reding #define PIXEL_CLK_DIVIDER_PCD24 (11 << 8)
404dee8268fSThierry Reding #define PIXEL_CLK_DIVIDER_PCD13 (12 << 8)
405dee8268fSThierry Reding #define SHIFT_CLK_DIVIDER(x)    ((x) & 0xff)
406dee8268fSThierry Reding 
407dee8268fSThierry Reding #define DC_DISP_DISP_INTERFACE_CONTROL		0x42f
408dee8268fSThierry Reding #define DISP_DATA_FORMAT_DF1P1C    (0 << 0)
409dee8268fSThierry Reding #define DISP_DATA_FORMAT_DF1P2C24B (1 << 0)
410dee8268fSThierry Reding #define DISP_DATA_FORMAT_DF1P2C18B (2 << 0)
411dee8268fSThierry Reding #define DISP_DATA_FORMAT_DF1P2C16B (3 << 0)
412dee8268fSThierry Reding #define DISP_DATA_FORMAT_DF2S      (4 << 0)
413dee8268fSThierry Reding #define DISP_DATA_FORMAT_DF3S      (5 << 0)
414dee8268fSThierry Reding #define DISP_DATA_FORMAT_DFSPI     (6 << 0)
415dee8268fSThierry Reding #define DISP_DATA_FORMAT_DF1P3C24B (7 << 0)
416dee8268fSThierry Reding #define DISP_DATA_FORMAT_DF1P3C18B (8 << 0)
417dee8268fSThierry Reding #define DISP_ALIGNMENT_MSB         (0 << 8)
418dee8268fSThierry Reding #define DISP_ALIGNMENT_LSB         (1 << 8)
419dee8268fSThierry Reding #define DISP_ORDER_RED_BLUE        (0 << 9)
420dee8268fSThierry Reding #define DISP_ORDER_BLUE_RED        (1 << 9)
421dee8268fSThierry Reding 
422dee8268fSThierry Reding #define DC_DISP_DISP_COLOR_CONTROL		0x430
423dee8268fSThierry Reding #define BASE_COLOR_SIZE666     ( 0 << 0)
424dee8268fSThierry Reding #define BASE_COLOR_SIZE111     ( 1 << 0)
425dee8268fSThierry Reding #define BASE_COLOR_SIZE222     ( 2 << 0)
426dee8268fSThierry Reding #define BASE_COLOR_SIZE333     ( 3 << 0)
427dee8268fSThierry Reding #define BASE_COLOR_SIZE444     ( 4 << 0)
428dee8268fSThierry Reding #define BASE_COLOR_SIZE555     ( 5 << 0)
429dee8268fSThierry Reding #define BASE_COLOR_SIZE565     ( 6 << 0)
430dee8268fSThierry Reding #define BASE_COLOR_SIZE332     ( 7 << 0)
431dee8268fSThierry Reding #define BASE_COLOR_SIZE888     ( 8 << 0)
43247307954SThierry Reding #define BASE_COLOR_SIZE101010  (10 << 0)
43347307954SThierry Reding #define BASE_COLOR_SIZE121212  (12 << 0)
434459cc2c6SThierry Reding #define DITHER_CONTROL_MASK    (3 << 8)
435dee8268fSThierry Reding #define DITHER_CONTROL_DISABLE (0 << 8)
436dee8268fSThierry Reding #define DITHER_CONTROL_ORDERED (2 << 8)
437dee8268fSThierry Reding #define DITHER_CONTROL_ERRDIFF (3 << 8)
438459cc2c6SThierry Reding #define BASE_COLOR_SIZE_MASK   (0xf << 0)
439472a6d1fSThierry Reding #define BASE_COLOR_SIZE_666    (  0 << 0)
440472a6d1fSThierry Reding #define BASE_COLOR_SIZE_111    (  1 << 0)
441472a6d1fSThierry Reding #define BASE_COLOR_SIZE_222    (  2 << 0)
442472a6d1fSThierry Reding #define BASE_COLOR_SIZE_333    (  3 << 0)
443472a6d1fSThierry Reding #define BASE_COLOR_SIZE_444    (  4 << 0)
444472a6d1fSThierry Reding #define BASE_COLOR_SIZE_555    (  5 << 0)
445472a6d1fSThierry Reding #define BASE_COLOR_SIZE_565    (  6 << 0)
446472a6d1fSThierry Reding #define BASE_COLOR_SIZE_332    (  7 << 0)
447472a6d1fSThierry Reding #define BASE_COLOR_SIZE_888    (  8 << 0)
44847307954SThierry Reding #define BASE_COLOR_SIZE_101010 ( 10 << 0)
44947307954SThierry Reding #define BASE_COLOR_SIZE_121212 ( 12 << 0)
450dee8268fSThierry Reding 
451dee8268fSThierry Reding #define DC_DISP_SHIFT_CLOCK_OPTIONS		0x431
45272d30286SThierry Reding #define  SC1_H_QUALIFIER_NONE	(1 << 16)
45372d30286SThierry Reding #define  SC0_H_QUALIFIER_NONE	(1 <<  0)
454dee8268fSThierry Reding 
455dee8268fSThierry Reding #define DC_DISP_DATA_ENABLE_OPTIONS		0x432
456dee8268fSThierry Reding #define DE_SELECT_ACTIVE_BLANK  (0 << 0)
457dee8268fSThierry Reding #define DE_SELECT_ACTIVE        (1 << 0)
458dee8268fSThierry Reding #define DE_SELECT_ACTIVE_IS     (2 << 0)
459dee8268fSThierry Reding #define DE_CONTROL_ONECLK       (0 << 2)
460dee8268fSThierry Reding #define DE_CONTROL_NORMAL       (1 << 2)
461dee8268fSThierry Reding #define DE_CONTROL_EARLY_EXT    (2 << 2)
462dee8268fSThierry Reding #define DE_CONTROL_EARLY        (3 << 2)
463dee8268fSThierry Reding #define DE_CONTROL_ACTIVE_BLANK (4 << 2)
464dee8268fSThierry Reding 
465dee8268fSThierry Reding #define DC_DISP_SERIAL_INTERFACE_OPTIONS	0x433
466dee8268fSThierry Reding #define DC_DISP_LCD_SPI_OPTIONS			0x434
467dee8268fSThierry Reding #define DC_DISP_BORDER_COLOR			0x435
468dee8268fSThierry Reding #define DC_DISP_COLOR_KEY0_LOWER		0x436
469dee8268fSThierry Reding #define DC_DISP_COLOR_KEY0_UPPER		0x437
470dee8268fSThierry Reding #define DC_DISP_COLOR_KEY1_LOWER		0x438
471dee8268fSThierry Reding #define DC_DISP_COLOR_KEY1_UPPER		0x439
472dee8268fSThierry Reding 
473dee8268fSThierry Reding #define DC_DISP_CURSOR_FOREGROUND		0x43c
474dee8268fSThierry Reding #define DC_DISP_CURSOR_BACKGROUND		0x43d
475dee8268fSThierry Reding 
476dee8268fSThierry Reding #define DC_DISP_CURSOR_START_ADDR		0x43e
477e687651bSThierry Reding #define CURSOR_CLIP_DISPLAY	(0 << 28)
478e687651bSThierry Reding #define CURSOR_CLIP_WIN_A	(1 << 28)
479e687651bSThierry Reding #define CURSOR_CLIP_WIN_B	(2 << 28)
480e687651bSThierry Reding #define CURSOR_CLIP_WIN_C	(3 << 28)
481e687651bSThierry Reding #define CURSOR_SIZE_32x32	(0 << 24)
482e687651bSThierry Reding #define CURSOR_SIZE_64x64	(1 << 24)
483e687651bSThierry Reding #define CURSOR_SIZE_128x128	(2 << 24)
484e687651bSThierry Reding #define CURSOR_SIZE_256x256	(3 << 24)
485dee8268fSThierry Reding #define DC_DISP_CURSOR_START_ADDR_NS		0x43f
486dee8268fSThierry Reding 
487dee8268fSThierry Reding #define DC_DISP_CURSOR_POSITION			0x440
488dee8268fSThierry Reding #define DC_DISP_CURSOR_POSITION_NS		0x441
489dee8268fSThierry Reding 
490dee8268fSThierry Reding #define DC_DISP_INIT_SEQ_CONTROL		0x442
491dee8268fSThierry Reding #define DC_DISP_SPI_INIT_SEQ_DATA_A		0x443
492dee8268fSThierry Reding #define DC_DISP_SPI_INIT_SEQ_DATA_B		0x444
493dee8268fSThierry Reding #define DC_DISP_SPI_INIT_SEQ_DATA_C		0x445
494dee8268fSThierry Reding #define DC_DISP_SPI_INIT_SEQ_DATA_D		0x446
495dee8268fSThierry Reding 
496dee8268fSThierry Reding #define DC_DISP_DC_MCCIF_FIFOCTRL		0x480
497dee8268fSThierry Reding #define DC_DISP_MCCIF_DISPLAY0A_HYST		0x481
498dee8268fSThierry Reding #define DC_DISP_MCCIF_DISPLAY0B_HYST		0x482
499dee8268fSThierry Reding #define DC_DISP_MCCIF_DISPLAY1A_HYST		0x483
500dee8268fSThierry Reding #define DC_DISP_MCCIF_DISPLAY1B_HYST		0x484
501dee8268fSThierry Reding 
502dee8268fSThierry Reding #define DC_DISP_DAC_CRT_CTRL			0x4c0
503dee8268fSThierry Reding #define DC_DISP_DISP_MISC_CONTROL		0x4c1
504dee8268fSThierry Reding #define DC_DISP_SD_CONTROL			0x4c2
505dee8268fSThierry Reding #define DC_DISP_SD_CSC_COEFF			0x4c3
506dee8268fSThierry Reding #define DC_DISP_SD_LUT(x)			(0x4c4 + (x))
507dee8268fSThierry Reding #define DC_DISP_SD_FLICKER_CONTROL		0x4cd
508dee8268fSThierry Reding #define DC_DISP_DC_PIXEL_COUNT			0x4ce
509dee8268fSThierry Reding #define DC_DISP_SD_HISTOGRAM(x)			(0x4cf + (x))
510dee8268fSThierry Reding #define DC_DISP_SD_BL_PARAMETERS		0x4d7
511dee8268fSThierry Reding #define DC_DISP_SD_BL_TF(x)			(0x4d8 + (x))
512dee8268fSThierry Reding #define DC_DISP_SD_BL_CONTROL			0x4dc
513dee8268fSThierry Reding #define DC_DISP_SD_HW_K_VALUES			0x4dd
514dee8268fSThierry Reding #define DC_DISP_SD_MAN_K_VALUES			0x4de
515dee8268fSThierry Reding 
5167116e9a8SThierry Reding #define DC_DISP_BLEND_BACKGROUND_COLOR		0x4e4
5177116e9a8SThierry Reding #define  BACKGROUND_COLOR_ALPHA(x) (((x) & 0xff) << 24)
5187116e9a8SThierry Reding #define  BACKGROUND_COLOR_BLUE(x)  (((x) & 0xff) << 16)
5197116e9a8SThierry Reding #define  BACKGROUND_COLOR_GREEN(x) (((x) & 0xff) << 8)
5207116e9a8SThierry Reding #define  BACKGROUND_COLOR_RED(x)   (((x) & 0xff) << 0)
5217116e9a8SThierry Reding 
5228620fc62SThierry Reding #define DC_DISP_INTERLACE_CONTROL		0x4e5
5238620fc62SThierry Reding #define  INTERLACE_STATUS (1 << 2)
5248620fc62SThierry Reding #define  INTERLACE_START  (1 << 1)
5258620fc62SThierry Reding #define  INTERLACE_ENABLE (1 << 0)
5268620fc62SThierry Reding 
527e687651bSThierry Reding #define DC_DISP_CURSOR_START_ADDR_HI		0x4ec
528e687651bSThierry Reding #define DC_DISP_BLEND_CURSOR_CONTROL		0x4f1
529d5ec699dSThierry Reding #define CURSOR_COMPOSITION_MODE_BLEND		(0 << 25)
530d5ec699dSThierry Reding #define CURSOR_COMPOSITION_MODE_XOR		(1 << 25)
531e687651bSThierry Reding #define CURSOR_MODE_LEGACY			(0 << 24)
532e687651bSThierry Reding #define CURSOR_MODE_NORMAL			(1 << 24)
533e687651bSThierry Reding #define CURSOR_DST_BLEND_ZERO			(0 << 16)
534e687651bSThierry Reding #define CURSOR_DST_BLEND_K1			(1 << 16)
535e687651bSThierry Reding #define CURSOR_DST_BLEND_NEG_K1_TIMES_SRC	(2 << 16)
536e687651bSThierry Reding #define CURSOR_DST_BLEND_MASK			(3 << 16)
537e687651bSThierry Reding #define CURSOR_SRC_BLEND_K1			(0 << 8)
538e687651bSThierry Reding #define CURSOR_SRC_BLEND_K1_TIMES_SRC		(1 << 8)
539e687651bSThierry Reding #define CURSOR_SRC_BLEND_MASK			(3 << 8)
540e687651bSThierry Reding #define CURSOR_ALPHA				0xff
541e687651bSThierry Reding 
542c4755fb9SThierry Reding #define DC_WIN_CORE_ACT_CONTROL 0x50e
543c4755fb9SThierry Reding #define  VCOUNTER (0 << 0)
544c4755fb9SThierry Reding #define  HCOUNTER (1 << 0)
545c4755fb9SThierry Reding 
546c4755fb9SThierry Reding #define DC_WIN_CORE_IHUB_WGRP_LATENCY_CTLA 0x543
547c4755fb9SThierry Reding #define  LATENCY_CTL_MODE_ENABLE (1 << 2)
548c4755fb9SThierry Reding 
549c4755fb9SThierry Reding #define DC_WIN_CORE_IHUB_WGRP_LATENCY_CTLB 0x544
550c4755fb9SThierry Reding #define  WATERMARK_MASK 0x1fffffff
551c4755fb9SThierry Reding 
552c4755fb9SThierry Reding #define DC_WIN_CORE_PRECOMP_WGRP_PIPE_METER 0x560
553c4755fb9SThierry Reding #define  PIPE_METER_INT(x)  (((x) & 0xff) << 8)
554c4755fb9SThierry Reding #define  PIPE_METER_FRAC(x) (((x) & 0xff) << 0)
555c4755fb9SThierry Reding 
556c4755fb9SThierry Reding #define DC_WIN_CORE_IHUB_WGRP_POOL_CONFIG 0x561
557c4755fb9SThierry Reding #define  MEMPOOL_ENTRIES(x) (((x) & 0xffff) << 0)
558c4755fb9SThierry Reding 
559c4755fb9SThierry Reding #define DC_WIN_CORE_IHUB_WGRP_FETCH_METER 0x562
560c4755fb9SThierry Reding #define  SLOTS(x) (((x) & 0xff) << 0)
561c4755fb9SThierry Reding 
562c4755fb9SThierry Reding #define DC_WIN_CORE_IHUB_LINEBUF_CONFIG 0x563
563c4755fb9SThierry Reding #define  MODE_TWO_LINES  (0 << 14)
564c4755fb9SThierry Reding #define  MODE_FOUR_LINES (1 << 14)
565c4755fb9SThierry Reding 
566c4755fb9SThierry Reding #define DC_WIN_CORE_IHUB_THREAD_GROUP 0x568
567c4755fb9SThierry Reding #define  THREAD_NUM_MASK (0x1f << 1)
568c4755fb9SThierry Reding #define  THREAD_NUM(x) (((x) & 0x1f) << 1)
569c4755fb9SThierry Reding #define  THREAD_GROUP_ENABLE (1 << 0)
570c4755fb9SThierry Reding 
571acc6a3a9SDmitry Osipenko #define DC_WIN_H_FILTER_P(p)			(0x601 + (p))
572acc6a3a9SDmitry Osipenko #define DC_WIN_V_FILTER_P(p)			(0x619 + (p))
573acc6a3a9SDmitry Osipenko 
574dee8268fSThierry Reding #define DC_WIN_CSC_YOF				0x611
575dee8268fSThierry Reding #define DC_WIN_CSC_KYRGB			0x612
576dee8268fSThierry Reding #define DC_WIN_CSC_KUR				0x613
577dee8268fSThierry Reding #define DC_WIN_CSC_KVR				0x614
578dee8268fSThierry Reding #define DC_WIN_CSC_KUG				0x615
579dee8268fSThierry Reding #define DC_WIN_CSC_KVG				0x616
580dee8268fSThierry Reding #define DC_WIN_CSC_KUB				0x617
581dee8268fSThierry Reding #define DC_WIN_CSC_KVB				0x618
582dee8268fSThierry Reding 
583dee8268fSThierry Reding #define DC_WIN_WIN_OPTIONS			0x700
584eba66501SThierry Reding #define H_DIRECTION  (1 <<  0)
585eba66501SThierry Reding #define V_DIRECTION  (1 <<  2)
586dee8268fSThierry Reding #define COLOR_EXPAND (1 <<  6)
587acc6a3a9SDmitry Osipenko #define H_FILTER     (1 <<  8)
588acc6a3a9SDmitry Osipenko #define V_FILTER     (1 << 10)
589dee8268fSThierry Reding #define CSC_ENABLE   (1 << 18)
590dee8268fSThierry Reding #define WIN_ENABLE   (1 << 30)
591dee8268fSThierry Reding 
592dee8268fSThierry Reding #define DC_WIN_BYTE_SWAP			0x701
593dee8268fSThierry Reding #define BYTE_SWAP_NOSWAP  (0 << 0)
594dee8268fSThierry Reding #define BYTE_SWAP_SWAP2   (1 << 0)
595dee8268fSThierry Reding #define BYTE_SWAP_SWAP4   (2 << 0)
596dee8268fSThierry Reding #define BYTE_SWAP_SWAP4HW (3 << 0)
597dee8268fSThierry Reding 
598dee8268fSThierry Reding #define DC_WIN_BUFFER_CONTROL			0x702
599dee8268fSThierry Reding #define BUFFER_CONTROL_HOST  (0 << 0)
600dee8268fSThierry Reding #define BUFFER_CONTROL_VI    (1 << 0)
601dee8268fSThierry Reding #define BUFFER_CONTROL_EPP   (2 << 0)
602dee8268fSThierry Reding #define BUFFER_CONTROL_MPEGE (3 << 0)
603dee8268fSThierry Reding #define BUFFER_CONTROL_SB2D  (4 << 0)
604dee8268fSThierry Reding 
605dee8268fSThierry Reding #define DC_WIN_COLOR_DEPTH			0x703
606dee8268fSThierry Reding #define WIN_COLOR_DEPTH_P1              0
607dee8268fSThierry Reding #define WIN_COLOR_DEPTH_P2              1
608dee8268fSThierry Reding #define WIN_COLOR_DEPTH_P4              2
609dee8268fSThierry Reding #define WIN_COLOR_DEPTH_P8              3
610dee8268fSThierry Reding #define WIN_COLOR_DEPTH_B4G4R4A4        4
611511c7023SThierry Reding #define WIN_COLOR_DEPTH_B5G5R5A1        5
612dee8268fSThierry Reding #define WIN_COLOR_DEPTH_B5G6R5          6
613511c7023SThierry Reding #define WIN_COLOR_DEPTH_A1B5G5R5        7
614dee8268fSThierry Reding #define WIN_COLOR_DEPTH_B8G8R8A8       12
615dee8268fSThierry Reding #define WIN_COLOR_DEPTH_R8G8B8A8       13
616dee8268fSThierry Reding #define WIN_COLOR_DEPTH_B6x2G6x2R6x2A8 14
617dee8268fSThierry Reding #define WIN_COLOR_DEPTH_R6x2G6x2B6x2A8 15
618dee8268fSThierry Reding #define WIN_COLOR_DEPTH_YCbCr422       16
619dee8268fSThierry Reding #define WIN_COLOR_DEPTH_YUV422         17
620dee8268fSThierry Reding #define WIN_COLOR_DEPTH_YCbCr420P      18
621dee8268fSThierry Reding #define WIN_COLOR_DEPTH_YUV420P        19
622dee8268fSThierry Reding #define WIN_COLOR_DEPTH_YCbCr422P      20
623dee8268fSThierry Reding #define WIN_COLOR_DEPTH_YUV422P        21
624dee8268fSThierry Reding #define WIN_COLOR_DEPTH_YCbCr422R      22
625dee8268fSThierry Reding #define WIN_COLOR_DEPTH_YUV422R        23
626dee8268fSThierry Reding #define WIN_COLOR_DEPTH_YCbCr422RA     24
627dee8268fSThierry Reding #define WIN_COLOR_DEPTH_YUV422RA       25
628511c7023SThierry Reding #define WIN_COLOR_DEPTH_R4G4B4A4       27
629511c7023SThierry Reding #define WIN_COLOR_DEPTH_R5G5B5A        28
630511c7023SThierry Reding #define WIN_COLOR_DEPTH_AR5G5B5        29
631511c7023SThierry Reding #define WIN_COLOR_DEPTH_B5G5R5X1       30
632511c7023SThierry Reding #define WIN_COLOR_DEPTH_X1B5G5R5       31
633511c7023SThierry Reding #define WIN_COLOR_DEPTH_R5G5B5X1       32
634511c7023SThierry Reding #define WIN_COLOR_DEPTH_X1R5G5B5       33
635511c7023SThierry Reding #define WIN_COLOR_DEPTH_R5G6B5         34
636511c7023SThierry Reding #define WIN_COLOR_DEPTH_A8R8G8B8       35
637511c7023SThierry Reding #define WIN_COLOR_DEPTH_A8B8G8R8       36
6387772fdaeSThierry Reding #define WIN_COLOR_DEPTH_B8G8R8X8       37
6397772fdaeSThierry Reding #define WIN_COLOR_DEPTH_R8G8B8X8       38
640cf5086d3SThierry Reding #define WIN_COLOR_DEPTH_YCbCr444P      41
641a649b133SThierry Reding #define WIN_COLOR_DEPTH_YCrCb420SP     42
642a649b133SThierry Reding #define WIN_COLOR_DEPTH_YCbCr420SP     43
643a649b133SThierry Reding #define WIN_COLOR_DEPTH_YCrCb422SP     44
644a649b133SThierry Reding #define WIN_COLOR_DEPTH_YCbCr422SP     45
645a649b133SThierry Reding #define WIN_COLOR_DEPTH_YCrCb444SP     48
646a649b133SThierry Reding #define WIN_COLOR_DEPTH_YCbCr444SP     49
647511c7023SThierry Reding #define WIN_COLOR_DEPTH_X8B8G8R8       65
648511c7023SThierry Reding #define WIN_COLOR_DEPTH_X8R8G8B8       66
649dee8268fSThierry Reding 
650dee8268fSThierry Reding #define DC_WIN_POSITION				0x704
65147307954SThierry Reding #define H_POSITION(x) (((x) & 0x1fff) <<  0) /* XXX 0x7fff on Tegra186 */
65247307954SThierry Reding #define V_POSITION(x) (((x) & 0x1fff) << 16) /* XXX 0x7fff on Tegra186 */
653dee8268fSThierry Reding 
654dee8268fSThierry Reding #define DC_WIN_SIZE				0x705
65547307954SThierry Reding #define H_SIZE(x) (((x) & 0x1fff) <<  0) /* XXX 0x7fff on Tegra186 */
65647307954SThierry Reding #define V_SIZE(x) (((x) & 0x1fff) << 16) /* XXX 0x7fff on Tegra186 */
657dee8268fSThierry Reding 
658dee8268fSThierry Reding #define DC_WIN_PRESCALED_SIZE			0x706
659dee8268fSThierry Reding #define H_PRESCALED_SIZE(x) (((x) & 0x7fff) <<  0)
66047307954SThierry Reding #define V_PRESCALED_SIZE(x) (((x) & 0x1fff) << 16) /* XXX 0x7fff on Tegra186 */
661dee8268fSThierry Reding 
662dee8268fSThierry Reding #define DC_WIN_H_INITIAL_DDA			0x707
663dee8268fSThierry Reding #define DC_WIN_V_INITIAL_DDA			0x708
664dee8268fSThierry Reding #define DC_WIN_DDA_INC				0x709
665dee8268fSThierry Reding #define H_DDA_INC(x) (((x) & 0xffff) <<  0)
666dee8268fSThierry Reding #define V_DDA_INC(x) (((x) & 0xffff) << 16)
667dee8268fSThierry Reding 
668dee8268fSThierry Reding #define DC_WIN_LINE_STRIDE			0x70a
669dee8268fSThierry Reding #define DC_WIN_BUF_STRIDE			0x70b
670dee8268fSThierry Reding #define DC_WIN_UV_BUF_STRIDE			0x70c
671dee8268fSThierry Reding #define DC_WIN_BUFFER_ADDR_MODE			0x70d
672773af77fSThierry Reding #define DC_WIN_BUFFER_ADDR_MODE_LINEAR		(0 <<  0)
673773af77fSThierry Reding #define DC_WIN_BUFFER_ADDR_MODE_TILE		(1 <<  0)
674773af77fSThierry Reding #define DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV	(0 << 16)
675773af77fSThierry Reding #define DC_WIN_BUFFER_ADDR_MODE_TILE_UV		(1 << 16)
67647307954SThierry Reding 
677dee8268fSThierry Reding #define DC_WIN_DV_CONTROL			0x70e
678dee8268fSThierry Reding 
679dee8268fSThierry Reding #define DC_WIN_BLEND_NOKEY			0x70f
680ebae8d07SThierry Reding #define  BLEND_WEIGHT1(x) (((x) & 0xff) << 16)
681ebae8d07SThierry Reding #define  BLEND_WEIGHT0(x) (((x) & 0xff) <<  8)
682ebae8d07SThierry Reding 
683dee8268fSThierry Reding #define DC_WIN_BLEND_1WIN			0x710
684ebae8d07SThierry Reding #define  BLEND_CONTROL_FIX    (0 << 2)
685ebae8d07SThierry Reding #define  BLEND_CONTROL_ALPHA  (1 << 2)
686ebae8d07SThierry Reding #define  BLEND_COLOR_KEY_NONE (0 << 0)
687ebae8d07SThierry Reding #define  BLEND_COLOR_KEY_0    (1 << 0)
688ebae8d07SThierry Reding #define  BLEND_COLOR_KEY_1    (2 << 0)
689ebae8d07SThierry Reding #define  BLEND_COLOR_KEY_BOTH (3 << 0)
690ebae8d07SThierry Reding 
691dee8268fSThierry Reding #define DC_WIN_BLEND_2WIN_X			0x711
692ebae8d07SThierry Reding #define  BLEND_CONTROL_DEPENDENT (2 << 2)
693ebae8d07SThierry Reding 
694dee8268fSThierry Reding #define DC_WIN_BLEND_2WIN_Y			0x712
695dee8268fSThierry Reding #define DC_WIN_BLEND_3WIN_XY			0x713
696dee8268fSThierry Reding 
697dee8268fSThierry Reding #define DC_WIN_HP_FETCH_CONTROL			0x714
698dee8268fSThierry Reding 
699dee8268fSThierry Reding #define DC_WINBUF_START_ADDR			0x800
700dee8268fSThierry Reding #define DC_WINBUF_START_ADDR_NS			0x801
701dee8268fSThierry Reding #define DC_WINBUF_START_ADDR_U			0x802
702dee8268fSThierry Reding #define DC_WINBUF_START_ADDR_U_NS		0x803
703dee8268fSThierry Reding #define DC_WINBUF_START_ADDR_V			0x804
704dee8268fSThierry Reding #define DC_WINBUF_START_ADDR_V_NS		0x805
705dee8268fSThierry Reding 
706dee8268fSThierry Reding #define DC_WINBUF_ADDR_H_OFFSET			0x806
707dee8268fSThierry Reding #define DC_WINBUF_ADDR_H_OFFSET_NS		0x807
708dee8268fSThierry Reding #define DC_WINBUF_ADDR_V_OFFSET			0x808
709dee8268fSThierry Reding #define DC_WINBUF_ADDR_V_OFFSET_NS		0x809
710dee8268fSThierry Reding 
711dee8268fSThierry Reding #define DC_WINBUF_UFLOW_STATUS			0x80a
712c134f019SThierry Reding #define DC_WINBUF_SURFACE_KIND			0x80b
713c134f019SThierry Reding #define DC_WINBUF_SURFACE_KIND_PITCH	(0 << 0)
714c134f019SThierry Reding #define DC_WINBUF_SURFACE_KIND_TILED	(1 << 0)
715c134f019SThierry Reding #define DC_WINBUF_SURFACE_KIND_BLOCK	(2 << 0)
716c134f019SThierry Reding #define DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(x) (((x) & 0x7) << 4)
717dee8268fSThierry Reding 
71831b02caeSThierry Reding #define DC_WINBUF_START_ADDR_HI			0x80d
71931b02caeSThierry Reding 
720e16efff4SThierry Reding #define DC_WINBUF_START_ADDR_HI_U		0x80f
721e16efff4SThierry Reding #define DC_WINBUF_START_ADDR_HI_V		0x811
722e16efff4SThierry Reding 
723c4755fb9SThierry Reding #define DC_WINBUF_CDE_CONTROL			0x82f
724c4755fb9SThierry Reding #define  ENABLE_SURFACE (1 << 0)
725c4755fb9SThierry Reding 
726dee8268fSThierry Reding #define DC_WINBUF_AD_UFLOW_STATUS		0xbca
727dee8268fSThierry Reding #define DC_WINBUF_BD_UFLOW_STATUS		0xdca
728dee8268fSThierry Reding #define DC_WINBUF_CD_UFLOW_STATUS		0xfca
729dee8268fSThierry Reding 
730c4755fb9SThierry Reding /* Tegra186 and later */
73147307954SThierry Reding #define DC_DISP_CORE_SOR_SET_CONTROL(x)		(0x403 + (x))
73247307954SThierry Reding #define PROTOCOL_MASK (0xf << 8)
73347307954SThierry Reding #define PROTOCOL_SINGLE_TMDS_A (0x1 << 8)
73447307954SThierry Reding 
735d5ec699dSThierry Reding #define DC_DISP_PCALC_HEAD_SET_CROPPED_POINT_IN_CURSOR	0x442
736d5ec699dSThierry Reding #define DC_DISP_PCALC_HEAD_SET_CROPPED_SIZE_IN_CURSOR	0x446
737d5ec699dSThierry Reding 
738ecc583e2SThierry Reding #define DC_WINC_PRECOMP_WGRP_PIPE_CAPA 0x500
739ecc583e2SThierry Reding #define DC_WINC_PRECOMP_WGRP_PIPE_CAPB 0x501
740ecc583e2SThierry Reding #define DC_WINC_PRECOMP_WGRP_PIPE_CAPC 0x502
741ecc583e2SThierry Reding #define  MAX_PIXELS_5TAP444(x) ((x) & 0xffff)
742ecc583e2SThierry Reding #define DC_WINC_PRECOMP_WGRP_PIPE_CAPD 0x503
743ecc583e2SThierry Reding #define DC_WINC_PRECOMP_WGRP_PIPE_CAPE 0x504
744ecc583e2SThierry Reding #define  MAX_PIXELS_2TAP444(x) ((x) & 0xffff)
745ecc583e2SThierry Reding #define DC_WINC_PRECOMP_WGRP_PIPE_CAPF 0x505
746ecc583e2SThierry Reding 
747c4755fb9SThierry Reding #define DC_WIN_CORE_WINDOWGROUP_SET_CONTROL	0x702
748c4755fb9SThierry Reding #define OWNER_MASK (0xf << 0)
749c4755fb9SThierry Reding #define OWNER(x) (((x) & 0xf) << 0)
750c4755fb9SThierry Reding 
751c4755fb9SThierry Reding #define DC_WIN_CROPPED_SIZE			0x706
752c4755fb9SThierry Reding 
753ecc583e2SThierry Reding #define DC_WIN_SET_INPUT_SCALER_H_START_PHASE	0x707
754ecc583e2SThierry Reding #define DC_WIN_SET_INPUT_SCALER_V_START_PHASE	0x708
755ecc583e2SThierry Reding 
756c4755fb9SThierry Reding #define DC_WIN_PLANAR_STORAGE			0x709
757c4755fb9SThierry Reding #define PITCH(x) (((x) >> 6) & 0x1fff)
758c4755fb9SThierry Reding 
759e16efff4SThierry Reding #define DC_WIN_PLANAR_STORAGE_UV		0x70a
760e16efff4SThierry Reding #define  PITCH_U(x) ((((x) >> 6) & 0x1fff) <<  0)
761e16efff4SThierry Reding #define  PITCH_V(x) ((((x) >> 6) & 0x1fff) << 16)
762e16efff4SThierry Reding 
763ecc583e2SThierry Reding #define DC_WIN_SET_INPUT_SCALER_HPHASE_INCR	0x70b
764ecc583e2SThierry Reding #define DC_WIN_SET_INPUT_SCALER_VPHASE_INCR	0x70c
765ecc583e2SThierry Reding 
766c4755fb9SThierry Reding #define DC_WIN_SET_PARAMS			0x70d
767c4755fb9SThierry Reding #define  CLAMP_BEFORE_BLEND (1 << 15)
768c4755fb9SThierry Reding #define  DEGAMMA_NONE (0 << 13)
769c4755fb9SThierry Reding #define  DEGAMMA_SRGB (1 << 13)
770c4755fb9SThierry Reding #define  DEGAMMA_YUV8_10 (2 << 13)
771c4755fb9SThierry Reding #define  DEGAMMA_YUV12 (3 << 13)
772c4755fb9SThierry Reding #define  INPUT_RANGE_BYPASS (0 << 10)
773c4755fb9SThierry Reding #define  INPUT_RANGE_LIMITED (1 << 10)
774c4755fb9SThierry Reding #define  INPUT_RANGE_FULL (2 << 10)
775c4755fb9SThierry Reding #define  COLOR_SPACE_RGB (0 << 8)
776c4755fb9SThierry Reding #define  COLOR_SPACE_YUV_601 (1 << 8)
777c4755fb9SThierry Reding #define  COLOR_SPACE_YUV_709 (2 << 8)
778c4755fb9SThierry Reding #define  COLOR_SPACE_YUV_2020 (3 << 8)
779c4755fb9SThierry Reding 
780c4755fb9SThierry Reding #define DC_WIN_WINDOWGROUP_SET_CONTROL_INPUT_SCALER	0x70e
781c4755fb9SThierry Reding #define  HORIZONTAL_TAPS_2 (1 << 3)
782c4755fb9SThierry Reding #define  HORIZONTAL_TAPS_5 (4 << 3)
783c4755fb9SThierry Reding #define  VERTICAL_TAPS_2 (1 << 0)
784c4755fb9SThierry Reding #define  VERTICAL_TAPS_5 (4 << 0)
785c4755fb9SThierry Reding 
786ecc583e2SThierry Reding #define DC_WIN_WINDOWGROUP_SET_INPUT_SCALER_COEFF 0x70f
787ecc583e2SThierry Reding #define  COEFF_INDEX(x) (((x) & 0xff) << 15)
788ecc583e2SThierry Reding #define  COEFF_DATA(x) (((x) & 0x3ff) << 0)
789ecc583e2SThierry Reding 
790c4755fb9SThierry Reding #define DC_WIN_WINDOWGROUP_SET_INPUT_SCALER_USAGE	0x711
791c4755fb9SThierry Reding #define  INPUT_SCALER_USE422  (1 << 2)
792c4755fb9SThierry Reding #define  INPUT_SCALER_VBYPASS (1 << 1)
793c4755fb9SThierry Reding #define  INPUT_SCALER_HBYPASS (1 << 0)
794c4755fb9SThierry Reding 
795c4755fb9SThierry Reding #define DC_WIN_BLEND_LAYER_CONTROL		0x716
796c4755fb9SThierry Reding #define  COLOR_KEY_NONE (0 << 25)
797c4755fb9SThierry Reding #define  COLOR_KEY_SRC (1 << 25)
798c4755fb9SThierry Reding #define  COLOR_KEY_DST (2 << 25)
799c4755fb9SThierry Reding #define  BLEND_BYPASS (1 << 24)
800c4755fb9SThierry Reding #define  K2(x) (((x) & 0xff) << 16)
801c4755fb9SThierry Reding #define  K1(x) (((x) & 0xff) << 8)
802c4755fb9SThierry Reding #define  WINDOW_LAYER_DEPTH(x) (((x) & 0xff) << 0)
803c4755fb9SThierry Reding 
804c4755fb9SThierry Reding #define DC_WIN_BLEND_MATCH_SELECT		0x717
805c4755fb9SThierry Reding #define  BLEND_FACTOR_DST_ALPHA_ZERO			(0 << 12)
806c4755fb9SThierry Reding #define  BLEND_FACTOR_DST_ALPHA_ONE			(1 << 12)
807c4755fb9SThierry Reding #define  BLEND_FACTOR_DST_ALPHA_NEG_K1_TIMES_SRC	(2 << 12)
808c4755fb9SThierry Reding #define  BLEND_FACTOR_DST_ALPHA_K2			(3 << 12)
809c4755fb9SThierry Reding #define  BLEND_FACTOR_SRC_ALPHA_ZERO			(0 << 8)
810c4755fb9SThierry Reding #define  BLEND_FACTOR_SRC_ALPHA_K1			(1 << 8)
811c4755fb9SThierry Reding #define  BLEND_FACTOR_SRC_ALPHA_K2			(2 << 8)
812c4755fb9SThierry Reding #define  BLEND_FACTOR_SRC_ALPHA_NEG_K1_TIMES_DST	(3 << 8)
813c4755fb9SThierry Reding #define  BLEND_FACTOR_DST_COLOR_ZERO			(0 << 4)
814c4755fb9SThierry Reding #define  BLEND_FACTOR_DST_COLOR_ONE			(1 << 4)
815c4755fb9SThierry Reding #define  BLEND_FACTOR_DST_COLOR_K1			(2 << 4)
816c4755fb9SThierry Reding #define  BLEND_FACTOR_DST_COLOR_K2			(3 << 4)
817c4755fb9SThierry Reding #define  BLEND_FACTOR_DST_COLOR_K1_TIMES_DST		(4 << 4)
818c4755fb9SThierry Reding #define  BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_DST	(5 << 4)
819c4755fb9SThierry Reding #define  BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_SRC	(6 << 4)
820c4755fb9SThierry Reding #define  BLEND_FACTOR_DST_COLOR_NEG_K1			(7 << 4)
821c4755fb9SThierry Reding #define  BLEND_FACTOR_SRC_COLOR_ZERO			(0 << 0)
822c4755fb9SThierry Reding #define  BLEND_FACTOR_SRC_COLOR_ONE			(1 << 0)
823c4755fb9SThierry Reding #define  BLEND_FACTOR_SRC_COLOR_K1			(2 << 0)
824c4755fb9SThierry Reding #define  BLEND_FACTOR_SRC_COLOR_K1_TIMES_DST		(3 << 0)
825c4755fb9SThierry Reding #define  BLEND_FACTOR_SRC_COLOR_NEG_K1_TIMES_DST	(4 << 0)
826c4755fb9SThierry Reding #define  BLEND_FACTOR_SRC_COLOR_K1_TIMES_SRC		(5 << 0)
827c4755fb9SThierry Reding 
828c4755fb9SThierry Reding #define DC_WIN_BLEND_NOMATCH_SELECT		0x718
829c4755fb9SThierry Reding 
830c4755fb9SThierry Reding #define DC_WIN_PRECOMP_WGRP_PARAMS		0x724
831c4755fb9SThierry Reding #define  SWAP_UV (1 << 0)
832c4755fb9SThierry Reding 
833c4755fb9SThierry Reding #define DC_WIN_WINDOW_SET_CONTROL		0x730
834c4755fb9SThierry Reding #define  CONTROL_CSC_ENABLE (1 << 5)
835c4755fb9SThierry Reding 
836c4755fb9SThierry Reding #define DC_WINBUF_CROPPED_POINT			0x806
837c4755fb9SThierry Reding #define OFFSET_Y(x) (((x) & 0xffff) << 16)
838c4755fb9SThierry Reding #define OFFSET_X(x) (((x) & 0xffff) << 0)
839c4755fb9SThierry Reding 
840dee8268fSThierry Reding #endif /* TEGRA_DC_H */
841