xref: /openbmc/linux/drivers/gpu/drm/tegra/dc.c (revision f98828769c8838f526703ef180b3088a714af2f9)
1dee8268fSThierry Reding /*
2dee8268fSThierry Reding  * Copyright (C) 2012 Avionic Design GmbH
3dee8268fSThierry Reding  * Copyright (C) 2012 NVIDIA CORPORATION.  All rights reserved.
4dee8268fSThierry Reding  *
5dee8268fSThierry Reding  * This program is free software; you can redistribute it and/or modify
6dee8268fSThierry Reding  * it under the terms of the GNU General Public License version 2 as
7dee8268fSThierry Reding  * published by the Free Software Foundation.
8dee8268fSThierry Reding  */
9dee8268fSThierry Reding 
10dee8268fSThierry Reding #include <linux/clk.h>
11dee8268fSThierry Reding #include <linux/debugfs.h>
12df06b759SThierry Reding #include <linux/iommu.h>
13ca48080aSStephen Warren #include <linux/reset.h>
14dee8268fSThierry Reding 
159c012700SThierry Reding #include <soc/tegra/pmc.h>
169c012700SThierry Reding 
17dee8268fSThierry Reding #include "dc.h"
18dee8268fSThierry Reding #include "drm.h"
19dee8268fSThierry Reding #include "gem.h"
20dee8268fSThierry Reding 
219d44189fSThierry Reding #include <drm/drm_atomic.h>
224aa3df71SThierry Reding #include <drm/drm_atomic_helper.h>
233cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h>
243cb9ae4fSDaniel Vetter 
258620fc62SThierry Reding struct tegra_dc_soc_info {
2642d0659bSThierry Reding 	bool supports_border_color;
278620fc62SThierry Reding 	bool supports_interlacing;
28e687651bSThierry Reding 	bool supports_cursor;
29c134f019SThierry Reding 	bool supports_block_linear;
30d1f3e1e0SThierry Reding 	unsigned int pitch_align;
319c012700SThierry Reding 	bool has_powergate;
328620fc62SThierry Reding };
338620fc62SThierry Reding 
34dee8268fSThierry Reding struct tegra_plane {
35dee8268fSThierry Reding 	struct drm_plane base;
36dee8268fSThierry Reding 	unsigned int index;
37dee8268fSThierry Reding };
38dee8268fSThierry Reding 
39dee8268fSThierry Reding static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane)
40dee8268fSThierry Reding {
41dee8268fSThierry Reding 	return container_of(plane, struct tegra_plane, base);
42dee8268fSThierry Reding }
43dee8268fSThierry Reding 
44ca915b10SThierry Reding struct tegra_dc_state {
45ca915b10SThierry Reding 	struct drm_crtc_state base;
46ca915b10SThierry Reding 
47ca915b10SThierry Reding 	struct clk *clk;
48ca915b10SThierry Reding 	unsigned long pclk;
49ca915b10SThierry Reding 	unsigned int div;
5047802b09SThierry Reding 
5147802b09SThierry Reding 	u32 planes;
52ca915b10SThierry Reding };
53ca915b10SThierry Reding 
54ca915b10SThierry Reding static inline struct tegra_dc_state *to_dc_state(struct drm_crtc_state *state)
55ca915b10SThierry Reding {
56ca915b10SThierry Reding 	if (state)
57ca915b10SThierry Reding 		return container_of(state, struct tegra_dc_state, base);
58ca915b10SThierry Reding 
59ca915b10SThierry Reding 	return NULL;
60ca915b10SThierry Reding }
61ca915b10SThierry Reding 
628f604f8cSThierry Reding struct tegra_plane_state {
638f604f8cSThierry Reding 	struct drm_plane_state base;
648f604f8cSThierry Reding 
658f604f8cSThierry Reding 	struct tegra_bo_tiling tiling;
668f604f8cSThierry Reding 	u32 format;
678f604f8cSThierry Reding 	u32 swap;
688f604f8cSThierry Reding };
698f604f8cSThierry Reding 
708f604f8cSThierry Reding static inline struct tegra_plane_state *
718f604f8cSThierry Reding to_tegra_plane_state(struct drm_plane_state *state)
728f604f8cSThierry Reding {
738f604f8cSThierry Reding 	if (state)
748f604f8cSThierry Reding 		return container_of(state, struct tegra_plane_state, base);
758f604f8cSThierry Reding 
768f604f8cSThierry Reding 	return NULL;
778f604f8cSThierry Reding }
788f604f8cSThierry Reding 
79791ddb1eSThierry Reding static void tegra_dc_stats_reset(struct tegra_dc_stats *stats)
80791ddb1eSThierry Reding {
81791ddb1eSThierry Reding 	stats->frames = 0;
82791ddb1eSThierry Reding 	stats->vblank = 0;
83791ddb1eSThierry Reding 	stats->underflow = 0;
84791ddb1eSThierry Reding 	stats->overflow = 0;
85791ddb1eSThierry Reding }
86791ddb1eSThierry Reding 
87d700ba7aSThierry Reding /*
8886df256fSThierry Reding  * Reads the active copy of a register. This takes the dc->lock spinlock to
8986df256fSThierry Reding  * prevent races with the VBLANK processing which also needs access to the
9086df256fSThierry Reding  * active copy of some registers.
9186df256fSThierry Reding  */
9286df256fSThierry Reding static u32 tegra_dc_readl_active(struct tegra_dc *dc, unsigned long offset)
9386df256fSThierry Reding {
9486df256fSThierry Reding 	unsigned long flags;
9586df256fSThierry Reding 	u32 value;
9686df256fSThierry Reding 
9786df256fSThierry Reding 	spin_lock_irqsave(&dc->lock, flags);
9886df256fSThierry Reding 
9986df256fSThierry Reding 	tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
10086df256fSThierry Reding 	value = tegra_dc_readl(dc, offset);
10186df256fSThierry Reding 	tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
10286df256fSThierry Reding 
10386df256fSThierry Reding 	spin_unlock_irqrestore(&dc->lock, flags);
10486df256fSThierry Reding 	return value;
10586df256fSThierry Reding }
10686df256fSThierry Reding 
10786df256fSThierry Reding /*
108d700ba7aSThierry Reding  * Double-buffered registers have two copies: ASSEMBLY and ACTIVE. When the
109d700ba7aSThierry Reding  * *_ACT_REQ bits are set the ASSEMBLY copy is latched into the ACTIVE copy.
110d700ba7aSThierry Reding  * Latching happens mmediately if the display controller is in STOP mode or
111d700ba7aSThierry Reding  * on the next frame boundary otherwise.
112d700ba7aSThierry Reding  *
113d700ba7aSThierry Reding  * Triple-buffered registers have three copies: ASSEMBLY, ARM and ACTIVE. The
114d700ba7aSThierry Reding  * ASSEMBLY copy is latched into the ARM copy immediately after *_UPDATE bits
115d700ba7aSThierry Reding  * are written. When the *_ACT_REQ bits are written, the ARM copy is latched
116d700ba7aSThierry Reding  * into the ACTIVE copy, either immediately if the display controller is in
117d700ba7aSThierry Reding  * STOP mode, or at the next frame boundary otherwise.
118d700ba7aSThierry Reding  */
11962b9e063SThierry Reding void tegra_dc_commit(struct tegra_dc *dc)
120205d48edSThierry Reding {
121205d48edSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
122205d48edSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
123205d48edSThierry Reding }
124205d48edSThierry Reding 
1258f604f8cSThierry Reding static int tegra_dc_format(u32 fourcc, u32 *format, u32 *swap)
12610288eeaSThierry Reding {
12710288eeaSThierry Reding 	/* assume no swapping of fetched data */
12810288eeaSThierry Reding 	if (swap)
12910288eeaSThierry Reding 		*swap = BYTE_SWAP_NOSWAP;
13010288eeaSThierry Reding 
1318f604f8cSThierry Reding 	switch (fourcc) {
13210288eeaSThierry Reding 	case DRM_FORMAT_XBGR8888:
1338f604f8cSThierry Reding 		*format = WIN_COLOR_DEPTH_R8G8B8A8;
1348f604f8cSThierry Reding 		break;
13510288eeaSThierry Reding 
13610288eeaSThierry Reding 	case DRM_FORMAT_XRGB8888:
1378f604f8cSThierry Reding 		*format = WIN_COLOR_DEPTH_B8G8R8A8;
1388f604f8cSThierry Reding 		break;
13910288eeaSThierry Reding 
14010288eeaSThierry Reding 	case DRM_FORMAT_RGB565:
1418f604f8cSThierry Reding 		*format = WIN_COLOR_DEPTH_B5G6R5;
1428f604f8cSThierry Reding 		break;
14310288eeaSThierry Reding 
14410288eeaSThierry Reding 	case DRM_FORMAT_UYVY:
1458f604f8cSThierry Reding 		*format = WIN_COLOR_DEPTH_YCbCr422;
1468f604f8cSThierry Reding 		break;
14710288eeaSThierry Reding 
14810288eeaSThierry Reding 	case DRM_FORMAT_YUYV:
14910288eeaSThierry Reding 		if (swap)
15010288eeaSThierry Reding 			*swap = BYTE_SWAP_SWAP2;
15110288eeaSThierry Reding 
1528f604f8cSThierry Reding 		*format = WIN_COLOR_DEPTH_YCbCr422;
1538f604f8cSThierry Reding 		break;
15410288eeaSThierry Reding 
15510288eeaSThierry Reding 	case DRM_FORMAT_YUV420:
1568f604f8cSThierry Reding 		*format = WIN_COLOR_DEPTH_YCbCr420P;
1578f604f8cSThierry Reding 		break;
15810288eeaSThierry Reding 
15910288eeaSThierry Reding 	case DRM_FORMAT_YUV422:
1608f604f8cSThierry Reding 		*format = WIN_COLOR_DEPTH_YCbCr422P;
1618f604f8cSThierry Reding 		break;
16210288eeaSThierry Reding 
16310288eeaSThierry Reding 	default:
1648f604f8cSThierry Reding 		return -EINVAL;
16510288eeaSThierry Reding 	}
16610288eeaSThierry Reding 
1678f604f8cSThierry Reding 	return 0;
16810288eeaSThierry Reding }
16910288eeaSThierry Reding 
17010288eeaSThierry Reding static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar)
17110288eeaSThierry Reding {
17210288eeaSThierry Reding 	switch (format) {
17310288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422:
17410288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422:
17510288eeaSThierry Reding 		if (planar)
17610288eeaSThierry Reding 			*planar = false;
17710288eeaSThierry Reding 
17810288eeaSThierry Reding 		return true;
17910288eeaSThierry Reding 
18010288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr420P:
18110288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV420P:
18210288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422P:
18310288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422P:
18410288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422R:
18510288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422R:
18610288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422RA:
18710288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422RA:
18810288eeaSThierry Reding 		if (planar)
18910288eeaSThierry Reding 			*planar = true;
19010288eeaSThierry Reding 
19110288eeaSThierry Reding 		return true;
19210288eeaSThierry Reding 	}
19310288eeaSThierry Reding 
194fb35c6b6SThierry Reding 	if (planar)
195fb35c6b6SThierry Reding 		*planar = false;
196fb35c6b6SThierry Reding 
19710288eeaSThierry Reding 	return false;
19810288eeaSThierry Reding }
19910288eeaSThierry Reding 
20010288eeaSThierry Reding static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
20110288eeaSThierry Reding 				  unsigned int bpp)
20210288eeaSThierry Reding {
20310288eeaSThierry Reding 	fixed20_12 outf = dfixed_init(out);
20410288eeaSThierry Reding 	fixed20_12 inf = dfixed_init(in);
20510288eeaSThierry Reding 	u32 dda_inc;
20610288eeaSThierry Reding 	int max;
20710288eeaSThierry Reding 
20810288eeaSThierry Reding 	if (v)
20910288eeaSThierry Reding 		max = 15;
21010288eeaSThierry Reding 	else {
21110288eeaSThierry Reding 		switch (bpp) {
21210288eeaSThierry Reding 		case 2:
21310288eeaSThierry Reding 			max = 8;
21410288eeaSThierry Reding 			break;
21510288eeaSThierry Reding 
21610288eeaSThierry Reding 		default:
21710288eeaSThierry Reding 			WARN_ON_ONCE(1);
21810288eeaSThierry Reding 			/* fallthrough */
21910288eeaSThierry Reding 		case 4:
22010288eeaSThierry Reding 			max = 4;
22110288eeaSThierry Reding 			break;
22210288eeaSThierry Reding 		}
22310288eeaSThierry Reding 	}
22410288eeaSThierry Reding 
22510288eeaSThierry Reding 	outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
22610288eeaSThierry Reding 	inf.full -= dfixed_const(1);
22710288eeaSThierry Reding 
22810288eeaSThierry Reding 	dda_inc = dfixed_div(inf, outf);
22910288eeaSThierry Reding 	dda_inc = min_t(u32, dda_inc, dfixed_const(max));
23010288eeaSThierry Reding 
23110288eeaSThierry Reding 	return dda_inc;
23210288eeaSThierry Reding }
23310288eeaSThierry Reding 
23410288eeaSThierry Reding static inline u32 compute_initial_dda(unsigned int in)
23510288eeaSThierry Reding {
23610288eeaSThierry Reding 	fixed20_12 inf = dfixed_init(in);
23710288eeaSThierry Reding 	return dfixed_frac(inf);
23810288eeaSThierry Reding }
23910288eeaSThierry Reding 
2404aa3df71SThierry Reding static void tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index,
24110288eeaSThierry Reding 				  const struct tegra_dc_window *window)
24210288eeaSThierry Reding {
24310288eeaSThierry Reding 	unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
24493396d0fSSean Paul 	unsigned long value, flags;
24510288eeaSThierry Reding 	bool yuv, planar;
24610288eeaSThierry Reding 
24710288eeaSThierry Reding 	/*
24810288eeaSThierry Reding 	 * For YUV planar modes, the number of bytes per pixel takes into
24910288eeaSThierry Reding 	 * account only the luma component and therefore is 1.
25010288eeaSThierry Reding 	 */
25110288eeaSThierry Reding 	yuv = tegra_dc_format_is_yuv(window->format, &planar);
25210288eeaSThierry Reding 	if (!yuv)
25310288eeaSThierry Reding 		bpp = window->bits_per_pixel / 8;
25410288eeaSThierry Reding 	else
25510288eeaSThierry Reding 		bpp = planar ? 1 : 2;
25610288eeaSThierry Reding 
25793396d0fSSean Paul 	spin_lock_irqsave(&dc->lock, flags);
25893396d0fSSean Paul 
25910288eeaSThierry Reding 	value = WINDOW_A_SELECT << index;
26010288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
26110288eeaSThierry Reding 
26210288eeaSThierry Reding 	tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH);
26310288eeaSThierry Reding 	tegra_dc_writel(dc, window->swap, DC_WIN_BYTE_SWAP);
26410288eeaSThierry Reding 
26510288eeaSThierry Reding 	value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
26610288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_POSITION);
26710288eeaSThierry Reding 
26810288eeaSThierry Reding 	value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
26910288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_SIZE);
27010288eeaSThierry Reding 
27110288eeaSThierry Reding 	h_offset = window->src.x * bpp;
27210288eeaSThierry Reding 	v_offset = window->src.y;
27310288eeaSThierry Reding 	h_size = window->src.w * bpp;
27410288eeaSThierry Reding 	v_size = window->src.h;
27510288eeaSThierry Reding 
27610288eeaSThierry Reding 	value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
27710288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE);
27810288eeaSThierry Reding 
27910288eeaSThierry Reding 	/*
28010288eeaSThierry Reding 	 * For DDA computations the number of bytes per pixel for YUV planar
28110288eeaSThierry Reding 	 * modes needs to take into account all Y, U and V components.
28210288eeaSThierry Reding 	 */
28310288eeaSThierry Reding 	if (yuv && planar)
28410288eeaSThierry Reding 		bpp = 2;
28510288eeaSThierry Reding 
28610288eeaSThierry Reding 	h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
28710288eeaSThierry Reding 	v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
28810288eeaSThierry Reding 
28910288eeaSThierry Reding 	value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
29010288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_DDA_INC);
29110288eeaSThierry Reding 
29210288eeaSThierry Reding 	h_dda = compute_initial_dda(window->src.x);
29310288eeaSThierry Reding 	v_dda = compute_initial_dda(window->src.y);
29410288eeaSThierry Reding 
29510288eeaSThierry Reding 	tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA);
29610288eeaSThierry Reding 	tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA);
29710288eeaSThierry Reding 
29810288eeaSThierry Reding 	tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE);
29910288eeaSThierry Reding 	tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE);
30010288eeaSThierry Reding 
30110288eeaSThierry Reding 	tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR);
30210288eeaSThierry Reding 
30310288eeaSThierry Reding 	if (yuv && planar) {
30410288eeaSThierry Reding 		tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U);
30510288eeaSThierry Reding 		tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V);
30610288eeaSThierry Reding 		value = window->stride[1] << 16 | window->stride[0];
30710288eeaSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE);
30810288eeaSThierry Reding 	} else {
30910288eeaSThierry Reding 		tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE);
31010288eeaSThierry Reding 	}
31110288eeaSThierry Reding 
31210288eeaSThierry Reding 	if (window->bottom_up)
31310288eeaSThierry Reding 		v_offset += window->src.h - 1;
31410288eeaSThierry Reding 
31510288eeaSThierry Reding 	tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
31610288eeaSThierry Reding 	tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
31710288eeaSThierry Reding 
318c134f019SThierry Reding 	if (dc->soc->supports_block_linear) {
319c134f019SThierry Reding 		unsigned long height = window->tiling.value;
320c134f019SThierry Reding 
321c134f019SThierry Reding 		switch (window->tiling.mode) {
322c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
323c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_PITCH;
324c134f019SThierry Reding 			break;
325c134f019SThierry Reding 
326c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
327c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_TILED;
328c134f019SThierry Reding 			break;
329c134f019SThierry Reding 
330c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
331c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
332c134f019SThierry Reding 				DC_WINBUF_SURFACE_KIND_BLOCK;
333c134f019SThierry Reding 			break;
334c134f019SThierry Reding 		}
335c134f019SThierry Reding 
336c134f019SThierry Reding 		tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
33710288eeaSThierry Reding 	} else {
338c134f019SThierry Reding 		switch (window->tiling.mode) {
339c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
34010288eeaSThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
34110288eeaSThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_LINEAR;
342c134f019SThierry Reding 			break;
343c134f019SThierry Reding 
344c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
345c134f019SThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
346c134f019SThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_TILE;
347c134f019SThierry Reding 			break;
348c134f019SThierry Reding 
349c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
3504aa3df71SThierry Reding 			/*
3514aa3df71SThierry Reding 			 * No need to handle this here because ->atomic_check
3524aa3df71SThierry Reding 			 * will already have filtered it out.
3534aa3df71SThierry Reding 			 */
3544aa3df71SThierry Reding 			break;
35510288eeaSThierry Reding 		}
35610288eeaSThierry Reding 
35710288eeaSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
358c134f019SThierry Reding 	}
35910288eeaSThierry Reding 
36010288eeaSThierry Reding 	value = WIN_ENABLE;
36110288eeaSThierry Reding 
36210288eeaSThierry Reding 	if (yuv) {
36310288eeaSThierry Reding 		/* setup default colorspace conversion coefficients */
36410288eeaSThierry Reding 		tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF);
36510288eeaSThierry Reding 		tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB);
36610288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR);
36710288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR);
36810288eeaSThierry Reding 		tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG);
36910288eeaSThierry Reding 		tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG);
37010288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB);
37110288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB);
37210288eeaSThierry Reding 
37310288eeaSThierry Reding 		value |= CSC_ENABLE;
37410288eeaSThierry Reding 	} else if (window->bits_per_pixel < 24) {
37510288eeaSThierry Reding 		value |= COLOR_EXPAND;
37610288eeaSThierry Reding 	}
37710288eeaSThierry Reding 
37810288eeaSThierry Reding 	if (window->bottom_up)
37910288eeaSThierry Reding 		value |= V_DIRECTION;
38010288eeaSThierry Reding 
38110288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
38210288eeaSThierry Reding 
38310288eeaSThierry Reding 	/*
38410288eeaSThierry Reding 	 * Disable blending and assume Window A is the bottom-most window,
38510288eeaSThierry Reding 	 * Window C is the top-most window and Window B is in the middle.
38610288eeaSThierry Reding 	 */
38710288eeaSThierry Reding 	tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY);
38810288eeaSThierry Reding 	tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN);
38910288eeaSThierry Reding 
39010288eeaSThierry Reding 	switch (index) {
39110288eeaSThierry Reding 	case 0:
39210288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X);
39310288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
39410288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
39510288eeaSThierry Reding 		break;
39610288eeaSThierry Reding 
39710288eeaSThierry Reding 	case 1:
39810288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
39910288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
40010288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
40110288eeaSThierry Reding 		break;
40210288eeaSThierry Reding 
40310288eeaSThierry Reding 	case 2:
40410288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
40510288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y);
40610288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY);
40710288eeaSThierry Reding 		break;
40810288eeaSThierry Reding 	}
40910288eeaSThierry Reding 
41093396d0fSSean Paul 	spin_unlock_irqrestore(&dc->lock, flags);
411c7679306SThierry Reding }
412c7679306SThierry Reding 
413c7679306SThierry Reding static void tegra_plane_destroy(struct drm_plane *plane)
414c7679306SThierry Reding {
415c7679306SThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
416c7679306SThierry Reding 
417c7679306SThierry Reding 	drm_plane_cleanup(plane);
418c7679306SThierry Reding 	kfree(p);
419c7679306SThierry Reding }
420c7679306SThierry Reding 
421c7679306SThierry Reding static const u32 tegra_primary_plane_formats[] = {
422c7679306SThierry Reding 	DRM_FORMAT_XBGR8888,
423c7679306SThierry Reding 	DRM_FORMAT_XRGB8888,
424c7679306SThierry Reding 	DRM_FORMAT_RGB565,
425c7679306SThierry Reding };
426c7679306SThierry Reding 
4274aa3df71SThierry Reding static void tegra_primary_plane_destroy(struct drm_plane *plane)
428c7679306SThierry Reding {
4294aa3df71SThierry Reding 	tegra_plane_destroy(plane);
4304aa3df71SThierry Reding }
4314aa3df71SThierry Reding 
4328f604f8cSThierry Reding static void tegra_plane_reset(struct drm_plane *plane)
4338f604f8cSThierry Reding {
4348f604f8cSThierry Reding 	struct tegra_plane_state *state;
4358f604f8cSThierry Reding 
4363b59b7acSThierry Reding 	if (plane->state)
4373b59b7acSThierry Reding 		__drm_atomic_helper_plane_destroy_state(plane, plane->state);
4388f604f8cSThierry Reding 
4398f604f8cSThierry Reding 	kfree(plane->state);
4408f604f8cSThierry Reding 	plane->state = NULL;
4418f604f8cSThierry Reding 
4428f604f8cSThierry Reding 	state = kzalloc(sizeof(*state), GFP_KERNEL);
4438f604f8cSThierry Reding 	if (state) {
4448f604f8cSThierry Reding 		plane->state = &state->base;
4458f604f8cSThierry Reding 		plane->state->plane = plane;
4468f604f8cSThierry Reding 	}
4478f604f8cSThierry Reding }
4488f604f8cSThierry Reding 
4498f604f8cSThierry Reding static struct drm_plane_state *tegra_plane_atomic_duplicate_state(struct drm_plane *plane)
4508f604f8cSThierry Reding {
4518f604f8cSThierry Reding 	struct tegra_plane_state *state = to_tegra_plane_state(plane->state);
4528f604f8cSThierry Reding 	struct tegra_plane_state *copy;
4538f604f8cSThierry Reding 
4543b59b7acSThierry Reding 	copy = kmalloc(sizeof(*copy), GFP_KERNEL);
4558f604f8cSThierry Reding 	if (!copy)
4568f604f8cSThierry Reding 		return NULL;
4578f604f8cSThierry Reding 
4583b59b7acSThierry Reding 	__drm_atomic_helper_plane_duplicate_state(plane, &copy->base);
4593b59b7acSThierry Reding 	copy->tiling = state->tiling;
4603b59b7acSThierry Reding 	copy->format = state->format;
4613b59b7acSThierry Reding 	copy->swap = state->swap;
4628f604f8cSThierry Reding 
4638f604f8cSThierry Reding 	return &copy->base;
4648f604f8cSThierry Reding }
4658f604f8cSThierry Reding 
4668f604f8cSThierry Reding static void tegra_plane_atomic_destroy_state(struct drm_plane *plane,
4678f604f8cSThierry Reding 					     struct drm_plane_state *state)
4688f604f8cSThierry Reding {
4693b59b7acSThierry Reding 	__drm_atomic_helper_plane_destroy_state(plane, state);
4708f604f8cSThierry Reding 	kfree(state);
4718f604f8cSThierry Reding }
4728f604f8cSThierry Reding 
4734aa3df71SThierry Reding static const struct drm_plane_funcs tegra_primary_plane_funcs = {
47407866963SThierry Reding 	.update_plane = drm_atomic_helper_update_plane,
47507866963SThierry Reding 	.disable_plane = drm_atomic_helper_disable_plane,
4764aa3df71SThierry Reding 	.destroy = tegra_primary_plane_destroy,
4778f604f8cSThierry Reding 	.reset = tegra_plane_reset,
4788f604f8cSThierry Reding 	.atomic_duplicate_state = tegra_plane_atomic_duplicate_state,
4798f604f8cSThierry Reding 	.atomic_destroy_state = tegra_plane_atomic_destroy_state,
4804aa3df71SThierry Reding };
4814aa3df71SThierry Reding 
4824aa3df71SThierry Reding static int tegra_plane_prepare_fb(struct drm_plane *plane,
483d136dfeeSTvrtko Ursulin 				  const struct drm_plane_state *new_state)
4844aa3df71SThierry Reding {
4854aa3df71SThierry Reding 	return 0;
4864aa3df71SThierry Reding }
4874aa3df71SThierry Reding 
4884aa3df71SThierry Reding static void tegra_plane_cleanup_fb(struct drm_plane *plane,
489d136dfeeSTvrtko Ursulin 				   const struct drm_plane_state *old_fb)
4904aa3df71SThierry Reding {
4914aa3df71SThierry Reding }
4924aa3df71SThierry Reding 
49347802b09SThierry Reding static int tegra_plane_state_add(struct tegra_plane *plane,
49447802b09SThierry Reding 				 struct drm_plane_state *state)
49547802b09SThierry Reding {
49647802b09SThierry Reding 	struct drm_crtc_state *crtc_state;
49747802b09SThierry Reding 	struct tegra_dc_state *tegra;
49847802b09SThierry Reding 
49947802b09SThierry Reding 	/* Propagate errors from allocation or locking failures. */
50047802b09SThierry Reding 	crtc_state = drm_atomic_get_crtc_state(state->state, state->crtc);
50147802b09SThierry Reding 	if (IS_ERR(crtc_state))
50247802b09SThierry Reding 		return PTR_ERR(crtc_state);
50347802b09SThierry Reding 
50447802b09SThierry Reding 	tegra = to_dc_state(crtc_state);
50547802b09SThierry Reding 
50647802b09SThierry Reding 	tegra->planes |= WIN_A_ACT_REQ << plane->index;
50747802b09SThierry Reding 
50847802b09SThierry Reding 	return 0;
50947802b09SThierry Reding }
51047802b09SThierry Reding 
5114aa3df71SThierry Reding static int tegra_plane_atomic_check(struct drm_plane *plane,
5124aa3df71SThierry Reding 				    struct drm_plane_state *state)
5134aa3df71SThierry Reding {
5148f604f8cSThierry Reding 	struct tegra_plane_state *plane_state = to_tegra_plane_state(state);
5158f604f8cSThierry Reding 	struct tegra_bo_tiling *tiling = &plane_state->tiling;
51647802b09SThierry Reding 	struct tegra_plane *tegra = to_tegra_plane(plane);
5174aa3df71SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(state->crtc);
518c7679306SThierry Reding 	int err;
519c7679306SThierry Reding 
5204aa3df71SThierry Reding 	/* no need for further checks if the plane is being disabled */
5214aa3df71SThierry Reding 	if (!state->crtc)
5224aa3df71SThierry Reding 		return 0;
5234aa3df71SThierry Reding 
5248f604f8cSThierry Reding 	err = tegra_dc_format(state->fb->pixel_format, &plane_state->format,
5258f604f8cSThierry Reding 			      &plane_state->swap);
5264aa3df71SThierry Reding 	if (err < 0)
5274aa3df71SThierry Reding 		return err;
5284aa3df71SThierry Reding 
5298f604f8cSThierry Reding 	err = tegra_fb_get_tiling(state->fb, tiling);
5308f604f8cSThierry Reding 	if (err < 0)
5318f604f8cSThierry Reding 		return err;
5328f604f8cSThierry Reding 
5338f604f8cSThierry Reding 	if (tiling->mode == TEGRA_BO_TILING_MODE_BLOCK &&
5344aa3df71SThierry Reding 	    !dc->soc->supports_block_linear) {
5354aa3df71SThierry Reding 		DRM_ERROR("hardware doesn't support block linear mode\n");
5364aa3df71SThierry Reding 		return -EINVAL;
5374aa3df71SThierry Reding 	}
5384aa3df71SThierry Reding 
5394aa3df71SThierry Reding 	/*
5404aa3df71SThierry Reding 	 * Tegra doesn't support different strides for U and V planes so we
5414aa3df71SThierry Reding 	 * error out if the user tries to display a framebuffer with such a
5424aa3df71SThierry Reding 	 * configuration.
5434aa3df71SThierry Reding 	 */
5444aa3df71SThierry Reding 	if (drm_format_num_planes(state->fb->pixel_format) > 2) {
5454aa3df71SThierry Reding 		if (state->fb->pitches[2] != state->fb->pitches[1]) {
5464aa3df71SThierry Reding 			DRM_ERROR("unsupported UV-plane configuration\n");
5474aa3df71SThierry Reding 			return -EINVAL;
5484aa3df71SThierry Reding 		}
5494aa3df71SThierry Reding 	}
5504aa3df71SThierry Reding 
55147802b09SThierry Reding 	err = tegra_plane_state_add(tegra, state);
55247802b09SThierry Reding 	if (err < 0)
55347802b09SThierry Reding 		return err;
55447802b09SThierry Reding 
5554aa3df71SThierry Reding 	return 0;
5564aa3df71SThierry Reding }
5574aa3df71SThierry Reding 
5584aa3df71SThierry Reding static void tegra_plane_atomic_update(struct drm_plane *plane,
5594aa3df71SThierry Reding 				      struct drm_plane_state *old_state)
5604aa3df71SThierry Reding {
5618f604f8cSThierry Reding 	struct tegra_plane_state *state = to_tegra_plane_state(plane->state);
5624aa3df71SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(plane->state->crtc);
5634aa3df71SThierry Reding 	struct drm_framebuffer *fb = plane->state->fb;
5644aa3df71SThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
5654aa3df71SThierry Reding 	struct tegra_dc_window window;
5664aa3df71SThierry Reding 	unsigned int i;
5674aa3df71SThierry Reding 
5684aa3df71SThierry Reding 	/* rien ne va plus */
5694aa3df71SThierry Reding 	if (!plane->state->crtc || !plane->state->fb)
5704aa3df71SThierry Reding 		return;
5714aa3df71SThierry Reding 
572c7679306SThierry Reding 	memset(&window, 0, sizeof(window));
5734aa3df71SThierry Reding 	window.src.x = plane->state->src_x >> 16;
5744aa3df71SThierry Reding 	window.src.y = plane->state->src_y >> 16;
5754aa3df71SThierry Reding 	window.src.w = plane->state->src_w >> 16;
5764aa3df71SThierry Reding 	window.src.h = plane->state->src_h >> 16;
5774aa3df71SThierry Reding 	window.dst.x = plane->state->crtc_x;
5784aa3df71SThierry Reding 	window.dst.y = plane->state->crtc_y;
5794aa3df71SThierry Reding 	window.dst.w = plane->state->crtc_w;
5804aa3df71SThierry Reding 	window.dst.h = plane->state->crtc_h;
581c7679306SThierry Reding 	window.bits_per_pixel = fb->bits_per_pixel;
582c7679306SThierry Reding 	window.bottom_up = tegra_fb_is_bottom_up(fb);
583c7679306SThierry Reding 
5848f604f8cSThierry Reding 	/* copy from state */
5858f604f8cSThierry Reding 	window.tiling = state->tiling;
5868f604f8cSThierry Reding 	window.format = state->format;
5878f604f8cSThierry Reding 	window.swap = state->swap;
588c7679306SThierry Reding 
5894aa3df71SThierry Reding 	for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) {
5904aa3df71SThierry Reding 		struct tegra_bo *bo = tegra_fb_get_plane(fb, i);
591c7679306SThierry Reding 
5924aa3df71SThierry Reding 		window.base[i] = bo->paddr + fb->offsets[i];
5934aa3df71SThierry Reding 		window.stride[i] = fb->pitches[i];
594c7679306SThierry Reding 	}
595c7679306SThierry Reding 
5964aa3df71SThierry Reding 	tegra_dc_setup_window(dc, p->index, &window);
5974aa3df71SThierry Reding }
5984aa3df71SThierry Reding 
5994aa3df71SThierry Reding static void tegra_plane_atomic_disable(struct drm_plane *plane,
6004aa3df71SThierry Reding 				       struct drm_plane_state *old_state)
601c7679306SThierry Reding {
6024aa3df71SThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
6034aa3df71SThierry Reding 	struct tegra_dc *dc;
6044aa3df71SThierry Reding 	unsigned long flags;
6054aa3df71SThierry Reding 	u32 value;
6064aa3df71SThierry Reding 
6074aa3df71SThierry Reding 	/* rien ne va plus */
6084aa3df71SThierry Reding 	if (!old_state || !old_state->crtc)
6094aa3df71SThierry Reding 		return;
6104aa3df71SThierry Reding 
6114aa3df71SThierry Reding 	dc = to_tegra_dc(old_state->crtc);
6124aa3df71SThierry Reding 
6134aa3df71SThierry Reding 	spin_lock_irqsave(&dc->lock, flags);
6144aa3df71SThierry Reding 
6154aa3df71SThierry Reding 	value = WINDOW_A_SELECT << p->index;
6164aa3df71SThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
6174aa3df71SThierry Reding 
6184aa3df71SThierry Reding 	value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
6194aa3df71SThierry Reding 	value &= ~WIN_ENABLE;
6204aa3df71SThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
6214aa3df71SThierry Reding 
6224aa3df71SThierry Reding 	spin_unlock_irqrestore(&dc->lock, flags);
623c7679306SThierry Reding }
624c7679306SThierry Reding 
6254aa3df71SThierry Reding static const struct drm_plane_helper_funcs tegra_primary_plane_helper_funcs = {
6264aa3df71SThierry Reding 	.prepare_fb = tegra_plane_prepare_fb,
6274aa3df71SThierry Reding 	.cleanup_fb = tegra_plane_cleanup_fb,
6284aa3df71SThierry Reding 	.atomic_check = tegra_plane_atomic_check,
6294aa3df71SThierry Reding 	.atomic_update = tegra_plane_atomic_update,
6304aa3df71SThierry Reding 	.atomic_disable = tegra_plane_atomic_disable,
631c7679306SThierry Reding };
632c7679306SThierry Reding 
633c7679306SThierry Reding static struct drm_plane *tegra_dc_primary_plane_create(struct drm_device *drm,
634c7679306SThierry Reding 						       struct tegra_dc *dc)
635c7679306SThierry Reding {
636518e6227SThierry Reding 	/*
637518e6227SThierry Reding 	 * Ideally this would use drm_crtc_mask(), but that would require the
638518e6227SThierry Reding 	 * CRTC to already be in the mode_config's list of CRTCs. However, it
639518e6227SThierry Reding 	 * will only be added to that list in the drm_crtc_init_with_planes()
640518e6227SThierry Reding 	 * (in tegra_dc_init()), which in turn requires registration of these
641518e6227SThierry Reding 	 * planes. So we have ourselves a nice little chicken and egg problem
642518e6227SThierry Reding 	 * here.
643518e6227SThierry Reding 	 *
644518e6227SThierry Reding 	 * We work around this by manually creating the mask from the number
645518e6227SThierry Reding 	 * of CRTCs that have been registered, and should therefore always be
646518e6227SThierry Reding 	 * the same as drm_crtc_index() after registration.
647518e6227SThierry Reding 	 */
648518e6227SThierry Reding 	unsigned long possible_crtcs = 1 << drm->mode_config.num_crtc;
649c7679306SThierry Reding 	struct tegra_plane *plane;
650c7679306SThierry Reding 	unsigned int num_formats;
651c7679306SThierry Reding 	const u32 *formats;
652c7679306SThierry Reding 	int err;
653c7679306SThierry Reding 
654c7679306SThierry Reding 	plane = kzalloc(sizeof(*plane), GFP_KERNEL);
655c7679306SThierry Reding 	if (!plane)
656c7679306SThierry Reding 		return ERR_PTR(-ENOMEM);
657c7679306SThierry Reding 
658c7679306SThierry Reding 	num_formats = ARRAY_SIZE(tegra_primary_plane_formats);
659c7679306SThierry Reding 	formats = tegra_primary_plane_formats;
660c7679306SThierry Reding 
661518e6227SThierry Reding 	err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
662c7679306SThierry Reding 				       &tegra_primary_plane_funcs, formats,
663c7679306SThierry Reding 				       num_formats, DRM_PLANE_TYPE_PRIMARY);
664c7679306SThierry Reding 	if (err < 0) {
665c7679306SThierry Reding 		kfree(plane);
666c7679306SThierry Reding 		return ERR_PTR(err);
667c7679306SThierry Reding 	}
668c7679306SThierry Reding 
6694aa3df71SThierry Reding 	drm_plane_helper_add(&plane->base, &tegra_primary_plane_helper_funcs);
6704aa3df71SThierry Reding 
671c7679306SThierry Reding 	return &plane->base;
672c7679306SThierry Reding }
673c7679306SThierry Reding 
674c7679306SThierry Reding static const u32 tegra_cursor_plane_formats[] = {
675c7679306SThierry Reding 	DRM_FORMAT_RGBA8888,
676c7679306SThierry Reding };
677c7679306SThierry Reding 
6784aa3df71SThierry Reding static int tegra_cursor_atomic_check(struct drm_plane *plane,
6794aa3df71SThierry Reding 				     struct drm_plane_state *state)
680c7679306SThierry Reding {
68147802b09SThierry Reding 	struct tegra_plane *tegra = to_tegra_plane(plane);
68247802b09SThierry Reding 	int err;
68347802b09SThierry Reding 
6844aa3df71SThierry Reding 	/* no need for further checks if the plane is being disabled */
6854aa3df71SThierry Reding 	if (!state->crtc)
6864aa3df71SThierry Reding 		return 0;
687c7679306SThierry Reding 
688c7679306SThierry Reding 	/* scaling not supported for cursor */
6894aa3df71SThierry Reding 	if ((state->src_w >> 16 != state->crtc_w) ||
6904aa3df71SThierry Reding 	    (state->src_h >> 16 != state->crtc_h))
691c7679306SThierry Reding 		return -EINVAL;
692c7679306SThierry Reding 
693c7679306SThierry Reding 	/* only square cursors supported */
6944aa3df71SThierry Reding 	if (state->src_w != state->src_h)
695c7679306SThierry Reding 		return -EINVAL;
696c7679306SThierry Reding 
6974aa3df71SThierry Reding 	if (state->crtc_w != 32 && state->crtc_w != 64 &&
6984aa3df71SThierry Reding 	    state->crtc_w != 128 && state->crtc_w != 256)
6994aa3df71SThierry Reding 		return -EINVAL;
7004aa3df71SThierry Reding 
70147802b09SThierry Reding 	err = tegra_plane_state_add(tegra, state);
70247802b09SThierry Reding 	if (err < 0)
70347802b09SThierry Reding 		return err;
70447802b09SThierry Reding 
7054aa3df71SThierry Reding 	return 0;
7064aa3df71SThierry Reding }
7074aa3df71SThierry Reding 
7084aa3df71SThierry Reding static void tegra_cursor_atomic_update(struct drm_plane *plane,
7094aa3df71SThierry Reding 				       struct drm_plane_state *old_state)
7104aa3df71SThierry Reding {
7114aa3df71SThierry Reding 	struct tegra_bo *bo = tegra_fb_get_plane(plane->state->fb, 0);
7124aa3df71SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(plane->state->crtc);
7134aa3df71SThierry Reding 	struct drm_plane_state *state = plane->state;
7144aa3df71SThierry Reding 	u32 value = CURSOR_CLIP_DISPLAY;
7154aa3df71SThierry Reding 
7164aa3df71SThierry Reding 	/* rien ne va plus */
7174aa3df71SThierry Reding 	if (!plane->state->crtc || !plane->state->fb)
7184aa3df71SThierry Reding 		return;
7194aa3df71SThierry Reding 
7204aa3df71SThierry Reding 	switch (state->crtc_w) {
721c7679306SThierry Reding 	case 32:
722c7679306SThierry Reding 		value |= CURSOR_SIZE_32x32;
723c7679306SThierry Reding 		break;
724c7679306SThierry Reding 
725c7679306SThierry Reding 	case 64:
726c7679306SThierry Reding 		value |= CURSOR_SIZE_64x64;
727c7679306SThierry Reding 		break;
728c7679306SThierry Reding 
729c7679306SThierry Reding 	case 128:
730c7679306SThierry Reding 		value |= CURSOR_SIZE_128x128;
731c7679306SThierry Reding 		break;
732c7679306SThierry Reding 
733c7679306SThierry Reding 	case 256:
734c7679306SThierry Reding 		value |= CURSOR_SIZE_256x256;
735c7679306SThierry Reding 		break;
736c7679306SThierry Reding 
737c7679306SThierry Reding 	default:
7384aa3df71SThierry Reding 		WARN(1, "cursor size %ux%u not supported\n", state->crtc_w,
7394aa3df71SThierry Reding 		     state->crtc_h);
7404aa3df71SThierry Reding 		return;
741c7679306SThierry Reding 	}
742c7679306SThierry Reding 
743c7679306SThierry Reding 	value |= (bo->paddr >> 10) & 0x3fffff;
744c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR);
745c7679306SThierry Reding 
746c7679306SThierry Reding #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
747c7679306SThierry Reding 	value = (bo->paddr >> 32) & 0x3;
748c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR_HI);
749c7679306SThierry Reding #endif
750c7679306SThierry Reding 
751c7679306SThierry Reding 	/* enable cursor and set blend mode */
752c7679306SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
753c7679306SThierry Reding 	value |= CURSOR_ENABLE;
754c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
755c7679306SThierry Reding 
756c7679306SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL);
757c7679306SThierry Reding 	value &= ~CURSOR_DST_BLEND_MASK;
758c7679306SThierry Reding 	value &= ~CURSOR_SRC_BLEND_MASK;
759c7679306SThierry Reding 	value |= CURSOR_MODE_NORMAL;
760c7679306SThierry Reding 	value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC;
761c7679306SThierry Reding 	value |= CURSOR_SRC_BLEND_K1_TIMES_SRC;
762c7679306SThierry Reding 	value |= CURSOR_ALPHA;
763c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL);
764c7679306SThierry Reding 
765c7679306SThierry Reding 	/* position the cursor */
7664aa3df71SThierry Reding 	value = (state->crtc_y & 0x3fff) << 16 | (state->crtc_x & 0x3fff);
767c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION);
768c7679306SThierry Reding }
769c7679306SThierry Reding 
7704aa3df71SThierry Reding static void tegra_cursor_atomic_disable(struct drm_plane *plane,
7714aa3df71SThierry Reding 					struct drm_plane_state *old_state)
772c7679306SThierry Reding {
7734aa3df71SThierry Reding 	struct tegra_dc *dc;
774c7679306SThierry Reding 	u32 value;
775c7679306SThierry Reding 
7764aa3df71SThierry Reding 	/* rien ne va plus */
7774aa3df71SThierry Reding 	if (!old_state || !old_state->crtc)
7784aa3df71SThierry Reding 		return;
7794aa3df71SThierry Reding 
7804aa3df71SThierry Reding 	dc = to_tegra_dc(old_state->crtc);
781c7679306SThierry Reding 
782c7679306SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
783c7679306SThierry Reding 	value &= ~CURSOR_ENABLE;
784c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
785c7679306SThierry Reding }
786c7679306SThierry Reding 
787c7679306SThierry Reding static const struct drm_plane_funcs tegra_cursor_plane_funcs = {
78807866963SThierry Reding 	.update_plane = drm_atomic_helper_update_plane,
78907866963SThierry Reding 	.disable_plane = drm_atomic_helper_disable_plane,
790c7679306SThierry Reding 	.destroy = tegra_plane_destroy,
7918f604f8cSThierry Reding 	.reset = tegra_plane_reset,
7928f604f8cSThierry Reding 	.atomic_duplicate_state = tegra_plane_atomic_duplicate_state,
7938f604f8cSThierry Reding 	.atomic_destroy_state = tegra_plane_atomic_destroy_state,
7944aa3df71SThierry Reding };
7954aa3df71SThierry Reding 
7964aa3df71SThierry Reding static const struct drm_plane_helper_funcs tegra_cursor_plane_helper_funcs = {
7974aa3df71SThierry Reding 	.prepare_fb = tegra_plane_prepare_fb,
7984aa3df71SThierry Reding 	.cleanup_fb = tegra_plane_cleanup_fb,
7994aa3df71SThierry Reding 	.atomic_check = tegra_cursor_atomic_check,
8004aa3df71SThierry Reding 	.atomic_update = tegra_cursor_atomic_update,
8014aa3df71SThierry Reding 	.atomic_disable = tegra_cursor_atomic_disable,
802c7679306SThierry Reding };
803c7679306SThierry Reding 
804c7679306SThierry Reding static struct drm_plane *tegra_dc_cursor_plane_create(struct drm_device *drm,
805c7679306SThierry Reding 						      struct tegra_dc *dc)
806c7679306SThierry Reding {
807c7679306SThierry Reding 	struct tegra_plane *plane;
808c7679306SThierry Reding 	unsigned int num_formats;
809c7679306SThierry Reding 	const u32 *formats;
810c7679306SThierry Reding 	int err;
811c7679306SThierry Reding 
812c7679306SThierry Reding 	plane = kzalloc(sizeof(*plane), GFP_KERNEL);
813c7679306SThierry Reding 	if (!plane)
814c7679306SThierry Reding 		return ERR_PTR(-ENOMEM);
815c7679306SThierry Reding 
81647802b09SThierry Reding 	/*
817a1df3b24SThierry Reding 	 * This index is kind of fake. The cursor isn't a regular plane, but
818a1df3b24SThierry Reding 	 * its update and activation request bits in DC_CMD_STATE_CONTROL do
819a1df3b24SThierry Reding 	 * use the same programming. Setting this fake index here allows the
820a1df3b24SThierry Reding 	 * code in tegra_add_plane_state() to do the right thing without the
821a1df3b24SThierry Reding 	 * need to special-casing the cursor plane.
82247802b09SThierry Reding 	 */
82347802b09SThierry Reding 	plane->index = 6;
82447802b09SThierry Reding 
825c7679306SThierry Reding 	num_formats = ARRAY_SIZE(tegra_cursor_plane_formats);
826c7679306SThierry Reding 	formats = tegra_cursor_plane_formats;
827c7679306SThierry Reding 
828c7679306SThierry Reding 	err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe,
829c7679306SThierry Reding 				       &tegra_cursor_plane_funcs, formats,
830c7679306SThierry Reding 				       num_formats, DRM_PLANE_TYPE_CURSOR);
831c7679306SThierry Reding 	if (err < 0) {
832c7679306SThierry Reding 		kfree(plane);
833c7679306SThierry Reding 		return ERR_PTR(err);
834c7679306SThierry Reding 	}
835c7679306SThierry Reding 
8364aa3df71SThierry Reding 	drm_plane_helper_add(&plane->base, &tegra_cursor_plane_helper_funcs);
8374aa3df71SThierry Reding 
838c7679306SThierry Reding 	return &plane->base;
839c7679306SThierry Reding }
840c7679306SThierry Reding 
841c7679306SThierry Reding static void tegra_overlay_plane_destroy(struct drm_plane *plane)
842dee8268fSThierry Reding {
843c7679306SThierry Reding 	tegra_plane_destroy(plane);
844dee8268fSThierry Reding }
845dee8268fSThierry Reding 
846c7679306SThierry Reding static const struct drm_plane_funcs tegra_overlay_plane_funcs = {
84707866963SThierry Reding 	.update_plane = drm_atomic_helper_update_plane,
84807866963SThierry Reding 	.disable_plane = drm_atomic_helper_disable_plane,
849c7679306SThierry Reding 	.destroy = tegra_overlay_plane_destroy,
8508f604f8cSThierry Reding 	.reset = tegra_plane_reset,
8518f604f8cSThierry Reding 	.atomic_duplicate_state = tegra_plane_atomic_duplicate_state,
8528f604f8cSThierry Reding 	.atomic_destroy_state = tegra_plane_atomic_destroy_state,
853dee8268fSThierry Reding };
854dee8268fSThierry Reding 
855c7679306SThierry Reding static const uint32_t tegra_overlay_plane_formats[] = {
856dee8268fSThierry Reding 	DRM_FORMAT_XBGR8888,
857dee8268fSThierry Reding 	DRM_FORMAT_XRGB8888,
858dee8268fSThierry Reding 	DRM_FORMAT_RGB565,
859dee8268fSThierry Reding 	DRM_FORMAT_UYVY,
860f925390eSThierry Reding 	DRM_FORMAT_YUYV,
861dee8268fSThierry Reding 	DRM_FORMAT_YUV420,
862dee8268fSThierry Reding 	DRM_FORMAT_YUV422,
863dee8268fSThierry Reding };
864dee8268fSThierry Reding 
8654aa3df71SThierry Reding static const struct drm_plane_helper_funcs tegra_overlay_plane_helper_funcs = {
8664aa3df71SThierry Reding 	.prepare_fb = tegra_plane_prepare_fb,
8674aa3df71SThierry Reding 	.cleanup_fb = tegra_plane_cleanup_fb,
8684aa3df71SThierry Reding 	.atomic_check = tegra_plane_atomic_check,
8694aa3df71SThierry Reding 	.atomic_update = tegra_plane_atomic_update,
8704aa3df71SThierry Reding 	.atomic_disable = tegra_plane_atomic_disable,
8714aa3df71SThierry Reding };
8724aa3df71SThierry Reding 
873c7679306SThierry Reding static struct drm_plane *tegra_dc_overlay_plane_create(struct drm_device *drm,
874c7679306SThierry Reding 						       struct tegra_dc *dc,
875c7679306SThierry Reding 						       unsigned int index)
876dee8268fSThierry Reding {
877dee8268fSThierry Reding 	struct tegra_plane *plane;
878c7679306SThierry Reding 	unsigned int num_formats;
879c7679306SThierry Reding 	const u32 *formats;
880c7679306SThierry Reding 	int err;
881dee8268fSThierry Reding 
882f002abc1SThierry Reding 	plane = kzalloc(sizeof(*plane), GFP_KERNEL);
883dee8268fSThierry Reding 	if (!plane)
884c7679306SThierry Reding 		return ERR_PTR(-ENOMEM);
885dee8268fSThierry Reding 
886c7679306SThierry Reding 	plane->index = index;
887dee8268fSThierry Reding 
888c7679306SThierry Reding 	num_formats = ARRAY_SIZE(tegra_overlay_plane_formats);
889c7679306SThierry Reding 	formats = tegra_overlay_plane_formats;
890c7679306SThierry Reding 
891c7679306SThierry Reding 	err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe,
892c7679306SThierry Reding 				       &tegra_overlay_plane_funcs, formats,
893c7679306SThierry Reding 				       num_formats, DRM_PLANE_TYPE_OVERLAY);
894f002abc1SThierry Reding 	if (err < 0) {
895f002abc1SThierry Reding 		kfree(plane);
896c7679306SThierry Reding 		return ERR_PTR(err);
897dee8268fSThierry Reding 	}
898c7679306SThierry Reding 
8994aa3df71SThierry Reding 	drm_plane_helper_add(&plane->base, &tegra_overlay_plane_helper_funcs);
9004aa3df71SThierry Reding 
901c7679306SThierry Reding 	return &plane->base;
902c7679306SThierry Reding }
903c7679306SThierry Reding 
904c7679306SThierry Reding static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc)
905c7679306SThierry Reding {
906c7679306SThierry Reding 	struct drm_plane *plane;
907c7679306SThierry Reding 	unsigned int i;
908c7679306SThierry Reding 
909c7679306SThierry Reding 	for (i = 0; i < 2; i++) {
910c7679306SThierry Reding 		plane = tegra_dc_overlay_plane_create(drm, dc, 1 + i);
911c7679306SThierry Reding 		if (IS_ERR(plane))
912c7679306SThierry Reding 			return PTR_ERR(plane);
913f002abc1SThierry Reding 	}
914dee8268fSThierry Reding 
915dee8268fSThierry Reding 	return 0;
916dee8268fSThierry Reding }
917dee8268fSThierry Reding 
91842e9ce05SThierry Reding u32 tegra_dc_get_vblank_counter(struct tegra_dc *dc)
91942e9ce05SThierry Reding {
92042e9ce05SThierry Reding 	if (dc->syncpt)
92142e9ce05SThierry Reding 		return host1x_syncpt_read(dc->syncpt);
92242e9ce05SThierry Reding 
92342e9ce05SThierry Reding 	/* fallback to software emulated VBLANK counter */
92442e9ce05SThierry Reding 	return drm_crtc_vblank_count(&dc->base);
92542e9ce05SThierry Reding }
92642e9ce05SThierry Reding 
927dee8268fSThierry Reding void tegra_dc_enable_vblank(struct tegra_dc *dc)
928dee8268fSThierry Reding {
929dee8268fSThierry Reding 	unsigned long value, flags;
930dee8268fSThierry Reding 
931dee8268fSThierry Reding 	spin_lock_irqsave(&dc->lock, flags);
932dee8268fSThierry Reding 
933dee8268fSThierry Reding 	value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
934dee8268fSThierry Reding 	value |= VBLANK_INT;
935dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
936dee8268fSThierry Reding 
937dee8268fSThierry Reding 	spin_unlock_irqrestore(&dc->lock, flags);
938dee8268fSThierry Reding }
939dee8268fSThierry Reding 
940dee8268fSThierry Reding void tegra_dc_disable_vblank(struct tegra_dc *dc)
941dee8268fSThierry Reding {
942dee8268fSThierry Reding 	unsigned long value, flags;
943dee8268fSThierry Reding 
944dee8268fSThierry Reding 	spin_lock_irqsave(&dc->lock, flags);
945dee8268fSThierry Reding 
946dee8268fSThierry Reding 	value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
947dee8268fSThierry Reding 	value &= ~VBLANK_INT;
948dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
949dee8268fSThierry Reding 
950dee8268fSThierry Reding 	spin_unlock_irqrestore(&dc->lock, flags);
951dee8268fSThierry Reding }
952dee8268fSThierry Reding 
953dee8268fSThierry Reding static void tegra_dc_finish_page_flip(struct tegra_dc *dc)
954dee8268fSThierry Reding {
955dee8268fSThierry Reding 	struct drm_device *drm = dc->base.dev;
956dee8268fSThierry Reding 	struct drm_crtc *crtc = &dc->base;
957dee8268fSThierry Reding 	unsigned long flags, base;
958dee8268fSThierry Reding 	struct tegra_bo *bo;
959dee8268fSThierry Reding 
9606b59cc1cSThierry Reding 	spin_lock_irqsave(&drm->event_lock, flags);
9616b59cc1cSThierry Reding 
9626b59cc1cSThierry Reding 	if (!dc->event) {
9636b59cc1cSThierry Reding 		spin_unlock_irqrestore(&drm->event_lock, flags);
964dee8268fSThierry Reding 		return;
9656b59cc1cSThierry Reding 	}
966dee8268fSThierry Reding 
967f4510a27SMatt Roper 	bo = tegra_fb_get_plane(crtc->primary->fb, 0);
968dee8268fSThierry Reding 
9698643bc6dSDan Carpenter 	spin_lock(&dc->lock);
97093396d0fSSean Paul 
971dee8268fSThierry Reding 	/* check if new start address has been latched */
97293396d0fSSean Paul 	tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
973dee8268fSThierry Reding 	tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
974dee8268fSThierry Reding 	base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR);
975dee8268fSThierry Reding 	tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
976dee8268fSThierry Reding 
9778643bc6dSDan Carpenter 	spin_unlock(&dc->lock);
97893396d0fSSean Paul 
979f4510a27SMatt Roper 	if (base == bo->paddr + crtc->primary->fb->offsets[0]) {
980ed7dae58SThierry Reding 		drm_crtc_send_vblank_event(crtc, dc->event);
981ed7dae58SThierry Reding 		drm_crtc_vblank_put(crtc);
982dee8268fSThierry Reding 		dc->event = NULL;
983dee8268fSThierry Reding 	}
9846b59cc1cSThierry Reding 
9856b59cc1cSThierry Reding 	spin_unlock_irqrestore(&drm->event_lock, flags);
986dee8268fSThierry Reding }
987dee8268fSThierry Reding 
988dee8268fSThierry Reding void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file)
989dee8268fSThierry Reding {
990dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
991dee8268fSThierry Reding 	struct drm_device *drm = crtc->dev;
992dee8268fSThierry Reding 	unsigned long flags;
993dee8268fSThierry Reding 
994dee8268fSThierry Reding 	spin_lock_irqsave(&drm->event_lock, flags);
995dee8268fSThierry Reding 
996dee8268fSThierry Reding 	if (dc->event && dc->event->base.file_priv == file) {
997dee8268fSThierry Reding 		dc->event->base.destroy(&dc->event->base);
998ed7dae58SThierry Reding 		drm_crtc_vblank_put(crtc);
999dee8268fSThierry Reding 		dc->event = NULL;
1000dee8268fSThierry Reding 	}
1001dee8268fSThierry Reding 
1002dee8268fSThierry Reding 	spin_unlock_irqrestore(&drm->event_lock, flags);
1003dee8268fSThierry Reding }
1004dee8268fSThierry Reding 
1005f002abc1SThierry Reding static void tegra_dc_destroy(struct drm_crtc *crtc)
1006f002abc1SThierry Reding {
1007f002abc1SThierry Reding 	drm_crtc_cleanup(crtc);
1008f002abc1SThierry Reding }
1009f002abc1SThierry Reding 
1010ca915b10SThierry Reding static void tegra_crtc_reset(struct drm_crtc *crtc)
1011ca915b10SThierry Reding {
1012ca915b10SThierry Reding 	struct tegra_dc_state *state;
1013ca915b10SThierry Reding 
10143b59b7acSThierry Reding 	if (crtc->state)
10153b59b7acSThierry Reding 		__drm_atomic_helper_crtc_destroy_state(crtc, crtc->state);
10163b59b7acSThierry Reding 
1017ca915b10SThierry Reding 	kfree(crtc->state);
1018ca915b10SThierry Reding 	crtc->state = NULL;
1019ca915b10SThierry Reding 
1020ca915b10SThierry Reding 	state = kzalloc(sizeof(*state), GFP_KERNEL);
1021332bbe70SThierry Reding 	if (state) {
1022ca915b10SThierry Reding 		crtc->state = &state->base;
1023332bbe70SThierry Reding 		crtc->state->crtc = crtc;
1024332bbe70SThierry Reding 	}
102531930d4dSThierry Reding 
102631930d4dSThierry Reding 	drm_crtc_vblank_reset(crtc);
1027ca915b10SThierry Reding }
1028ca915b10SThierry Reding 
1029ca915b10SThierry Reding static struct drm_crtc_state *
1030ca915b10SThierry Reding tegra_crtc_atomic_duplicate_state(struct drm_crtc *crtc)
1031ca915b10SThierry Reding {
1032ca915b10SThierry Reding 	struct tegra_dc_state *state = to_dc_state(crtc->state);
1033ca915b10SThierry Reding 	struct tegra_dc_state *copy;
1034ca915b10SThierry Reding 
10353b59b7acSThierry Reding 	copy = kmalloc(sizeof(*copy), GFP_KERNEL);
1036ca915b10SThierry Reding 	if (!copy)
1037ca915b10SThierry Reding 		return NULL;
1038ca915b10SThierry Reding 
10393b59b7acSThierry Reding 	__drm_atomic_helper_crtc_duplicate_state(crtc, &copy->base);
10403b59b7acSThierry Reding 	copy->clk = state->clk;
10413b59b7acSThierry Reding 	copy->pclk = state->pclk;
10423b59b7acSThierry Reding 	copy->div = state->div;
10433b59b7acSThierry Reding 	copy->planes = state->planes;
1044ca915b10SThierry Reding 
1045ca915b10SThierry Reding 	return &copy->base;
1046ca915b10SThierry Reding }
1047ca915b10SThierry Reding 
1048ca915b10SThierry Reding static void tegra_crtc_atomic_destroy_state(struct drm_crtc *crtc,
1049ca915b10SThierry Reding 					    struct drm_crtc_state *state)
1050ca915b10SThierry Reding {
10513b59b7acSThierry Reding 	__drm_atomic_helper_crtc_destroy_state(crtc, state);
1052ca915b10SThierry Reding 	kfree(state);
1053ca915b10SThierry Reding }
1054ca915b10SThierry Reding 
1055dee8268fSThierry Reding static const struct drm_crtc_funcs tegra_crtc_funcs = {
10561503ca47SThierry Reding 	.page_flip = drm_atomic_helper_page_flip,
105774f48791SThierry Reding 	.set_config = drm_atomic_helper_set_config,
1058f002abc1SThierry Reding 	.destroy = tegra_dc_destroy,
1059ca915b10SThierry Reding 	.reset = tegra_crtc_reset,
1060ca915b10SThierry Reding 	.atomic_duplicate_state = tegra_crtc_atomic_duplicate_state,
1061ca915b10SThierry Reding 	.atomic_destroy_state = tegra_crtc_atomic_destroy_state,
1062dee8268fSThierry Reding };
1063dee8268fSThierry Reding 
1064dee8268fSThierry Reding static int tegra_dc_set_timings(struct tegra_dc *dc,
1065dee8268fSThierry Reding 				struct drm_display_mode *mode)
1066dee8268fSThierry Reding {
10670444c0ffSThierry Reding 	unsigned int h_ref_to_sync = 1;
10680444c0ffSThierry Reding 	unsigned int v_ref_to_sync = 1;
1069dee8268fSThierry Reding 	unsigned long value;
1070dee8268fSThierry Reding 
1071dee8268fSThierry Reding 	tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
1072dee8268fSThierry Reding 
1073dee8268fSThierry Reding 	value = (v_ref_to_sync << 16) | h_ref_to_sync;
1074dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
1075dee8268fSThierry Reding 
1076dee8268fSThierry Reding 	value = ((mode->vsync_end - mode->vsync_start) << 16) |
1077dee8268fSThierry Reding 		((mode->hsync_end - mode->hsync_start) <<  0);
1078dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
1079dee8268fSThierry Reding 
1080dee8268fSThierry Reding 	value = ((mode->vtotal - mode->vsync_end) << 16) |
1081dee8268fSThierry Reding 		((mode->htotal - mode->hsync_end) <<  0);
1082dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
1083dee8268fSThierry Reding 
1084dee8268fSThierry Reding 	value = ((mode->vsync_start - mode->vdisplay) << 16) |
1085dee8268fSThierry Reding 		((mode->hsync_start - mode->hdisplay) <<  0);
1086dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
1087dee8268fSThierry Reding 
1088dee8268fSThierry Reding 	value = (mode->vdisplay << 16) | mode->hdisplay;
1089dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
1090dee8268fSThierry Reding 
1091dee8268fSThierry Reding 	return 0;
1092dee8268fSThierry Reding }
1093dee8268fSThierry Reding 
10949d910b60SThierry Reding /**
10959d910b60SThierry Reding  * tegra_dc_state_setup_clock - check clock settings and store them in atomic
10969d910b60SThierry Reding  *     state
10979d910b60SThierry Reding  * @dc: display controller
10989d910b60SThierry Reding  * @crtc_state: CRTC atomic state
10999d910b60SThierry Reding  * @clk: parent clock for display controller
11009d910b60SThierry Reding  * @pclk: pixel clock
11019d910b60SThierry Reding  * @div: shift clock divider
11029d910b60SThierry Reding  *
11039d910b60SThierry Reding  * Returns:
11049d910b60SThierry Reding  * 0 on success or a negative error-code on failure.
11059d910b60SThierry Reding  */
1106ca915b10SThierry Reding int tegra_dc_state_setup_clock(struct tegra_dc *dc,
1107ca915b10SThierry Reding 			       struct drm_crtc_state *crtc_state,
1108ca915b10SThierry Reding 			       struct clk *clk, unsigned long pclk,
1109ca915b10SThierry Reding 			       unsigned int div)
1110ca915b10SThierry Reding {
1111ca915b10SThierry Reding 	struct tegra_dc_state *state = to_dc_state(crtc_state);
1112ca915b10SThierry Reding 
1113d2982748SThierry Reding 	if (!clk_has_parent(dc->clk, clk))
1114d2982748SThierry Reding 		return -EINVAL;
1115d2982748SThierry Reding 
1116ca915b10SThierry Reding 	state->clk = clk;
1117ca915b10SThierry Reding 	state->pclk = pclk;
1118ca915b10SThierry Reding 	state->div = div;
1119ca915b10SThierry Reding 
1120ca915b10SThierry Reding 	return 0;
1121ca915b10SThierry Reding }
1122ca915b10SThierry Reding 
112376d59ed0SThierry Reding static void tegra_dc_commit_state(struct tegra_dc *dc,
112476d59ed0SThierry Reding 				  struct tegra_dc_state *state)
112576d59ed0SThierry Reding {
112676d59ed0SThierry Reding 	u32 value;
112776d59ed0SThierry Reding 	int err;
112876d59ed0SThierry Reding 
112976d59ed0SThierry Reding 	err = clk_set_parent(dc->clk, state->clk);
113076d59ed0SThierry Reding 	if (err < 0)
113176d59ed0SThierry Reding 		dev_err(dc->dev, "failed to set parent clock: %d\n", err);
113276d59ed0SThierry Reding 
113376d59ed0SThierry Reding 	/*
113476d59ed0SThierry Reding 	 * Outputs may not want to change the parent clock rate. This is only
113576d59ed0SThierry Reding 	 * relevant to Tegra20 where only a single display PLL is available.
113676d59ed0SThierry Reding 	 * Since that PLL would typically be used for HDMI, an internal LVDS
113776d59ed0SThierry Reding 	 * panel would need to be driven by some other clock such as PLL_P
113876d59ed0SThierry Reding 	 * which is shared with other peripherals. Changing the clock rate
113976d59ed0SThierry Reding 	 * should therefore be avoided.
114076d59ed0SThierry Reding 	 */
114176d59ed0SThierry Reding 	if (state->pclk > 0) {
114276d59ed0SThierry Reding 		err = clk_set_rate(state->clk, state->pclk);
114376d59ed0SThierry Reding 		if (err < 0)
114476d59ed0SThierry Reding 			dev_err(dc->dev,
114576d59ed0SThierry Reding 				"failed to set clock rate to %lu Hz\n",
114676d59ed0SThierry Reding 				state->pclk);
114776d59ed0SThierry Reding 	}
114876d59ed0SThierry Reding 
114976d59ed0SThierry Reding 	DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk),
115076d59ed0SThierry Reding 		      state->div);
115176d59ed0SThierry Reding 	DRM_DEBUG_KMS("pclk: %lu\n", state->pclk);
115276d59ed0SThierry Reding 
115376d59ed0SThierry Reding 	value = SHIFT_CLK_DIVIDER(state->div) | PIXEL_CLK_DIVIDER_PCD1;
115476d59ed0SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
115576d59ed0SThierry Reding }
115676d59ed0SThierry Reding 
1157003fc848SThierry Reding static void tegra_dc_stop(struct tegra_dc *dc)
1158003fc848SThierry Reding {
1159003fc848SThierry Reding 	u32 value;
1160003fc848SThierry Reding 
1161003fc848SThierry Reding 	/* stop the display controller */
1162003fc848SThierry Reding 	value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
1163003fc848SThierry Reding 	value &= ~DISP_CTRL_MODE_MASK;
1164003fc848SThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
1165003fc848SThierry Reding 
1166003fc848SThierry Reding 	tegra_dc_commit(dc);
1167003fc848SThierry Reding }
1168003fc848SThierry Reding 
1169003fc848SThierry Reding static bool tegra_dc_idle(struct tegra_dc *dc)
1170003fc848SThierry Reding {
1171003fc848SThierry Reding 	u32 value;
1172003fc848SThierry Reding 
1173003fc848SThierry Reding 	value = tegra_dc_readl_active(dc, DC_CMD_DISPLAY_COMMAND);
1174003fc848SThierry Reding 
1175003fc848SThierry Reding 	return (value & DISP_CTRL_MODE_MASK) == 0;
1176003fc848SThierry Reding }
1177003fc848SThierry Reding 
1178003fc848SThierry Reding static int tegra_dc_wait_idle(struct tegra_dc *dc, unsigned long timeout)
1179003fc848SThierry Reding {
1180003fc848SThierry Reding 	timeout = jiffies + msecs_to_jiffies(timeout);
1181003fc848SThierry Reding 
1182003fc848SThierry Reding 	while (time_before(jiffies, timeout)) {
1183003fc848SThierry Reding 		if (tegra_dc_idle(dc))
1184003fc848SThierry Reding 			return 0;
1185003fc848SThierry Reding 
1186003fc848SThierry Reding 		usleep_range(1000, 2000);
1187003fc848SThierry Reding 	}
1188003fc848SThierry Reding 
1189003fc848SThierry Reding 	dev_dbg(dc->dev, "timeout waiting for DC to become idle\n");
1190003fc848SThierry Reding 	return -ETIMEDOUT;
1191003fc848SThierry Reding }
1192003fc848SThierry Reding 
1193003fc848SThierry Reding static void tegra_crtc_disable(struct drm_crtc *crtc)
1194003fc848SThierry Reding {
1195003fc848SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
1196003fc848SThierry Reding 	u32 value;
1197003fc848SThierry Reding 
1198003fc848SThierry Reding 	if (!tegra_dc_idle(dc)) {
1199003fc848SThierry Reding 		tegra_dc_stop(dc);
1200003fc848SThierry Reding 
1201003fc848SThierry Reding 		/*
1202003fc848SThierry Reding 		 * Ignore the return value, there isn't anything useful to do
1203003fc848SThierry Reding 		 * in case this fails.
1204003fc848SThierry Reding 		 */
1205003fc848SThierry Reding 		tegra_dc_wait_idle(dc, 100);
1206003fc848SThierry Reding 	}
1207003fc848SThierry Reding 
1208003fc848SThierry Reding 	/*
1209003fc848SThierry Reding 	 * This should really be part of the RGB encoder driver, but clearing
1210003fc848SThierry Reding 	 * these bits has the side-effect of stopping the display controller.
1211003fc848SThierry Reding 	 * When that happens no VBLANK interrupts will be raised. At the same
1212003fc848SThierry Reding 	 * time the encoder is disabled before the display controller, so the
1213003fc848SThierry Reding 	 * above code is always going to timeout waiting for the controller
1214003fc848SThierry Reding 	 * to go idle.
1215003fc848SThierry Reding 	 *
1216003fc848SThierry Reding 	 * Given the close coupling between the RGB encoder and the display
1217003fc848SThierry Reding 	 * controller doing it here is still kind of okay. None of the other
1218003fc848SThierry Reding 	 * encoder drivers require these bits to be cleared.
1219003fc848SThierry Reding 	 *
1220003fc848SThierry Reding 	 * XXX: Perhaps given that the display controller is switched off at
1221003fc848SThierry Reding 	 * this point anyway maybe clearing these bits isn't even useful for
1222003fc848SThierry Reding 	 * the RGB encoder?
1223003fc848SThierry Reding 	 */
1224003fc848SThierry Reding 	if (dc->rgb) {
1225003fc848SThierry Reding 		value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
1226003fc848SThierry Reding 		value &= ~(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
1227003fc848SThierry Reding 			   PW4_ENABLE | PM0_ENABLE | PM1_ENABLE);
1228003fc848SThierry Reding 		tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
1229003fc848SThierry Reding 	}
1230003fc848SThierry Reding 
1231003fc848SThierry Reding 	tegra_dc_stats_reset(&dc->stats);
1232003fc848SThierry Reding 	drm_crtc_vblank_off(crtc);
1233003fc848SThierry Reding }
1234003fc848SThierry Reding 
1235003fc848SThierry Reding static void tegra_crtc_enable(struct drm_crtc *crtc)
1236dee8268fSThierry Reding {
12374aa3df71SThierry Reding 	struct drm_display_mode *mode = &crtc->state->adjusted_mode;
123876d59ed0SThierry Reding 	struct tegra_dc_state *state = to_dc_state(crtc->state);
1239dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
1240dbb3f2f7SThierry Reding 	u32 value;
1241dee8268fSThierry Reding 
124276d59ed0SThierry Reding 	tegra_dc_commit_state(dc, state);
124376d59ed0SThierry Reding 
1244dee8268fSThierry Reding 	/* program display mode */
1245dee8268fSThierry Reding 	tegra_dc_set_timings(dc, mode);
1246dee8268fSThierry Reding 
12478620fc62SThierry Reding 	/* interlacing isn't supported yet, so disable it */
12488620fc62SThierry Reding 	if (dc->soc->supports_interlacing) {
12498620fc62SThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
12508620fc62SThierry Reding 		value &= ~INTERLACE_ENABLE;
12518620fc62SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL);
12528620fc62SThierry Reding 	}
1253666cb873SThierry Reding 
1254666cb873SThierry Reding 	value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
1255666cb873SThierry Reding 	value &= ~DISP_CTRL_MODE_MASK;
1256666cb873SThierry Reding 	value |= DISP_CTRL_MODE_C_DISPLAY;
1257666cb873SThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
1258666cb873SThierry Reding 
1259666cb873SThierry Reding 	value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
1260666cb873SThierry Reding 	value |= PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
1261666cb873SThierry Reding 		 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
1262666cb873SThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
1263666cb873SThierry Reding 
1264666cb873SThierry Reding 	tegra_dc_commit(dc);
1265dee8268fSThierry Reding 
12668ff64c17SThierry Reding 	drm_crtc_vblank_on(crtc);
1267dee8268fSThierry Reding }
1268dee8268fSThierry Reding 
12694aa3df71SThierry Reding static int tegra_crtc_atomic_check(struct drm_crtc *crtc,
12704aa3df71SThierry Reding 				   struct drm_crtc_state *state)
12714aa3df71SThierry Reding {
12724aa3df71SThierry Reding 	return 0;
12734aa3df71SThierry Reding }
12744aa3df71SThierry Reding 
1275613d2b27SMaarten Lankhorst static void tegra_crtc_atomic_begin(struct drm_crtc *crtc,
1276613d2b27SMaarten Lankhorst 				    struct drm_crtc_state *old_crtc_state)
12774aa3df71SThierry Reding {
12781503ca47SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
12791503ca47SThierry Reding 
12801503ca47SThierry Reding 	if (crtc->state->event) {
12811503ca47SThierry Reding 		crtc->state->event->pipe = drm_crtc_index(crtc);
12821503ca47SThierry Reding 
12831503ca47SThierry Reding 		WARN_ON(drm_crtc_vblank_get(crtc) != 0);
12841503ca47SThierry Reding 
12851503ca47SThierry Reding 		dc->event = crtc->state->event;
12861503ca47SThierry Reding 		crtc->state->event = NULL;
12871503ca47SThierry Reding 	}
12884aa3df71SThierry Reding }
12894aa3df71SThierry Reding 
1290613d2b27SMaarten Lankhorst static void tegra_crtc_atomic_flush(struct drm_crtc *crtc,
1291613d2b27SMaarten Lankhorst 				    struct drm_crtc_state *old_crtc_state)
12924aa3df71SThierry Reding {
129347802b09SThierry Reding 	struct tegra_dc_state *state = to_dc_state(crtc->state);
129447802b09SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
129547802b09SThierry Reding 
129647802b09SThierry Reding 	tegra_dc_writel(dc, state->planes << 8, DC_CMD_STATE_CONTROL);
129747802b09SThierry Reding 	tegra_dc_writel(dc, state->planes, DC_CMD_STATE_CONTROL);
12984aa3df71SThierry Reding }
12994aa3df71SThierry Reding 
1300dee8268fSThierry Reding static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
1301dee8268fSThierry Reding 	.disable = tegra_crtc_disable,
1302003fc848SThierry Reding 	.enable = tegra_crtc_enable,
13034aa3df71SThierry Reding 	.atomic_check = tegra_crtc_atomic_check,
13044aa3df71SThierry Reding 	.atomic_begin = tegra_crtc_atomic_begin,
13054aa3df71SThierry Reding 	.atomic_flush = tegra_crtc_atomic_flush,
1306dee8268fSThierry Reding };
1307dee8268fSThierry Reding 
1308dee8268fSThierry Reding static irqreturn_t tegra_dc_irq(int irq, void *data)
1309dee8268fSThierry Reding {
1310dee8268fSThierry Reding 	struct tegra_dc *dc = data;
1311dee8268fSThierry Reding 	unsigned long status;
1312dee8268fSThierry Reding 
1313dee8268fSThierry Reding 	status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
1314dee8268fSThierry Reding 	tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
1315dee8268fSThierry Reding 
1316dee8268fSThierry Reding 	if (status & FRAME_END_INT) {
1317dee8268fSThierry Reding 		/*
1318dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): frame end\n", __func__);
1319dee8268fSThierry Reding 		*/
1320791ddb1eSThierry Reding 		dc->stats.frames++;
1321dee8268fSThierry Reding 	}
1322dee8268fSThierry Reding 
1323dee8268fSThierry Reding 	if (status & VBLANK_INT) {
1324dee8268fSThierry Reding 		/*
1325dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
1326dee8268fSThierry Reding 		*/
1327ed7dae58SThierry Reding 		drm_crtc_handle_vblank(&dc->base);
1328dee8268fSThierry Reding 		tegra_dc_finish_page_flip(dc);
1329791ddb1eSThierry Reding 		dc->stats.vblank++;
1330dee8268fSThierry Reding 	}
1331dee8268fSThierry Reding 
1332dee8268fSThierry Reding 	if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
1333dee8268fSThierry Reding 		/*
1334dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): underflow\n", __func__);
1335dee8268fSThierry Reding 		*/
1336791ddb1eSThierry Reding 		dc->stats.underflow++;
1337791ddb1eSThierry Reding 	}
1338791ddb1eSThierry Reding 
1339791ddb1eSThierry Reding 	if (status & (WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT)) {
1340791ddb1eSThierry Reding 		/*
1341791ddb1eSThierry Reding 		dev_dbg(dc->dev, "%s(): overflow\n", __func__);
1342791ddb1eSThierry Reding 		*/
1343791ddb1eSThierry Reding 		dc->stats.overflow++;
1344dee8268fSThierry Reding 	}
1345dee8268fSThierry Reding 
1346dee8268fSThierry Reding 	return IRQ_HANDLED;
1347dee8268fSThierry Reding }
1348dee8268fSThierry Reding 
1349dee8268fSThierry Reding static int tegra_dc_show_regs(struct seq_file *s, void *data)
1350dee8268fSThierry Reding {
1351dee8268fSThierry Reding 	struct drm_info_node *node = s->private;
1352dee8268fSThierry Reding 	struct tegra_dc *dc = node->info_ent->data;
1353003fc848SThierry Reding 	int err = 0;
1354003fc848SThierry Reding 
1355003fc848SThierry Reding 	drm_modeset_lock_crtc(&dc->base, NULL);
1356003fc848SThierry Reding 
1357003fc848SThierry Reding 	if (!dc->base.state->active) {
1358003fc848SThierry Reding 		err = -EBUSY;
1359003fc848SThierry Reding 		goto unlock;
1360003fc848SThierry Reding 	}
1361dee8268fSThierry Reding 
1362dee8268fSThierry Reding #define DUMP_REG(name)						\
136303a60569SThierry Reding 	seq_printf(s, "%-40s %#05x %08x\n", #name, name,	\
1364dee8268fSThierry Reding 		   tegra_dc_readl(dc, name))
1365dee8268fSThierry Reding 
1366dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT);
1367dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1368dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR);
1369dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT);
1370dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL);
1371dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR);
1372dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT);
1373dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL);
1374dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR);
1375dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT);
1376dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL);
1377dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR);
1378dee8268fSThierry Reding 	DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC);
1379dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0);
1380dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_COMMAND);
1381dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE);
1382dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL);
1383dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_STATUS);
1384dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_MASK);
1385dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_ENABLE);
1386dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_TYPE);
1387dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_POLARITY);
1388dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE1);
1389dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE2);
1390dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE3);
1391dee8268fSThierry Reding 	DUMP_REG(DC_CMD_STATE_ACCESS);
1392dee8268fSThierry Reding 	DUMP_REG(DC_CMD_STATE_CONTROL);
1393dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER);
1394dee8268fSThierry Reding 	DUMP_REG(DC_CMD_REG_ACT_CONTROL);
1395dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CONTROL);
1396dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CHECKSUM);
1397dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0));
1398dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1));
1399dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2));
1400dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3));
1401dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0));
1402dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1));
1403dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2));
1404dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3));
1405dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0));
1406dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1));
1407dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2));
1408dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3));
1409dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0));
1410dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1));
1411dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2));
1412dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3));
1413dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_DATA(0));
1414dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_DATA(1));
1415dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0));
1416dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1));
1417dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2));
1418dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3));
1419dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4));
1420dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5));
1421dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6));
1422dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_MISC_CONTROL);
1423dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM0_CONTROL);
1424dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE);
1425dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM1_CONTROL);
1426dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE);
1427dee8268fSThierry Reding 	DUMP_REG(DC_COM_SPI_CONTROL);
1428dee8268fSThierry Reding 	DUMP_REG(DC_COM_SPI_START_BYTE);
1429dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB);
1430dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD);
1431dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_CS_DC);
1432dee8268fSThierry Reding 	DUMP_REG(DC_COM_SCRATCH_REGISTER_A);
1433dee8268fSThierry Reding 	DUMP_REG(DC_COM_SCRATCH_REGISTER_B);
1434dee8268fSThierry Reding 	DUMP_REG(DC_COM_GPIO_CTRL);
1435dee8268fSThierry Reding 	DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER);
1436dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED);
1437dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0);
1438dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1);
1439dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_WIN_OPTIONS);
1440dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY);
1441dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1442dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS);
1443dee8268fSThierry Reding 	DUMP_REG(DC_DISP_REF_TO_SYNC);
1444dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SYNC_WIDTH);
1445dee8268fSThierry Reding 	DUMP_REG(DC_DISP_BACK_PORCH);
1446dee8268fSThierry Reding 	DUMP_REG(DC_DISP_ACTIVE);
1447dee8268fSThierry Reding 	DUMP_REG(DC_DISP_FRONT_PORCH);
1448dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_CONTROL);
1449dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_A);
1450dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_B);
1451dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_C);
1452dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_D);
1453dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_CONTROL);
1454dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_A);
1455dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_B);
1456dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_C);
1457dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_D);
1458dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_CONTROL);
1459dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_A);
1460dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_B);
1461dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_C);
1462dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_D);
1463dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_CONTROL);
1464dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_A);
1465dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_B);
1466dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_C);
1467dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_CONTROL);
1468dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_A);
1469dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_B);
1470dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_C);
1471dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE2_CONTROL);
1472dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE2_POSITION_A);
1473dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE3_CONTROL);
1474dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE3_POSITION_A);
1475dee8268fSThierry Reding 	DUMP_REG(DC_DISP_M0_CONTROL);
1476dee8268fSThierry Reding 	DUMP_REG(DC_DISP_M1_CONTROL);
1477dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DI_CONTROL);
1478dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_CONTROL);
1479dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_A);
1480dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_B);
1481dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_C);
1482dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_D);
1483dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL);
1484dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL);
1485dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_COLOR_CONTROL);
1486dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS);
1487dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS);
1488dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS);
1489dee8268fSThierry Reding 	DUMP_REG(DC_DISP_LCD_SPI_OPTIONS);
1490dee8268fSThierry Reding 	DUMP_REG(DC_DISP_BORDER_COLOR);
1491dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY0_LOWER);
1492dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY0_UPPER);
1493dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY1_LOWER);
1494dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY1_UPPER);
1495dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_FOREGROUND);
1496dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_BACKGROUND);
1497dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR);
1498dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS);
1499dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_POSITION);
1500dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_POSITION_NS);
1501dee8268fSThierry Reding 	DUMP_REG(DC_DISP_INIT_SEQ_CONTROL);
1502dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A);
1503dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B);
1504dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C);
1505dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D);
1506dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL);
1507dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST);
1508dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST);
1509dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST);
1510dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST);
1511dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DAC_CRT_CTRL);
1512dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MISC_CONTROL);
1513dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_CONTROL);
1514dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_CSC_COEFF);
1515dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(0));
1516dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(1));
1517dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(2));
1518dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(3));
1519dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(4));
1520dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(5));
1521dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(6));
1522dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(7));
1523dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(8));
1524dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_FLICKER_CONTROL);
1525dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DC_PIXEL_COUNT);
1526dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(0));
1527dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(1));
1528dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(2));
1529dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(3));
1530dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(4));
1531dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(5));
1532dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(6));
1533dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(7));
1534dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(0));
1535dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(1));
1536dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(2));
1537dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(3));
1538dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_CONTROL);
1539dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HW_K_VALUES);
1540dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_MAN_K_VALUES);
1541e687651bSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR_HI);
1542e687651bSThierry Reding 	DUMP_REG(DC_DISP_BLEND_CURSOR_CONTROL);
1543dee8268fSThierry Reding 	DUMP_REG(DC_WIN_WIN_OPTIONS);
1544dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BYTE_SWAP);
1545dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUFFER_CONTROL);
1546dee8268fSThierry Reding 	DUMP_REG(DC_WIN_COLOR_DEPTH);
1547dee8268fSThierry Reding 	DUMP_REG(DC_WIN_POSITION);
1548dee8268fSThierry Reding 	DUMP_REG(DC_WIN_SIZE);
1549dee8268fSThierry Reding 	DUMP_REG(DC_WIN_PRESCALED_SIZE);
1550dee8268fSThierry Reding 	DUMP_REG(DC_WIN_H_INITIAL_DDA);
1551dee8268fSThierry Reding 	DUMP_REG(DC_WIN_V_INITIAL_DDA);
1552dee8268fSThierry Reding 	DUMP_REG(DC_WIN_DDA_INC);
1553dee8268fSThierry Reding 	DUMP_REG(DC_WIN_LINE_STRIDE);
1554dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUF_STRIDE);
1555dee8268fSThierry Reding 	DUMP_REG(DC_WIN_UV_BUF_STRIDE);
1556dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUFFER_ADDR_MODE);
1557dee8268fSThierry Reding 	DUMP_REG(DC_WIN_DV_CONTROL);
1558dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_NOKEY);
1559dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_1WIN);
1560dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_2WIN_X);
1561dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_2WIN_Y);
1562dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_3WIN_XY);
1563dee8268fSThierry Reding 	DUMP_REG(DC_WIN_HP_FETCH_CONTROL);
1564dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR);
1565dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_NS);
1566dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_U);
1567dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_U_NS);
1568dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_V);
1569dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_V_NS);
1570dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_H_OFFSET);
1571dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS);
1572dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_V_OFFSET);
1573dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS);
1574dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_UFLOW_STATUS);
1575dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS);
1576dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS);
1577dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS);
1578dee8268fSThierry Reding 
1579dee8268fSThierry Reding #undef DUMP_REG
1580dee8268fSThierry Reding 
1581003fc848SThierry Reding unlock:
1582003fc848SThierry Reding 	drm_modeset_unlock_crtc(&dc->base);
1583003fc848SThierry Reding 	return err;
1584dee8268fSThierry Reding }
1585dee8268fSThierry Reding 
15866ca1f62fSThierry Reding static int tegra_dc_show_crc(struct seq_file *s, void *data)
15876ca1f62fSThierry Reding {
15886ca1f62fSThierry Reding 	struct drm_info_node *node = s->private;
15896ca1f62fSThierry Reding 	struct tegra_dc *dc = node->info_ent->data;
1590003fc848SThierry Reding 	int err = 0;
15916ca1f62fSThierry Reding 	u32 value;
15926ca1f62fSThierry Reding 
1593003fc848SThierry Reding 	drm_modeset_lock_crtc(&dc->base, NULL);
1594003fc848SThierry Reding 
1595003fc848SThierry Reding 	if (!dc->base.state->active) {
1596003fc848SThierry Reding 		err = -EBUSY;
1597003fc848SThierry Reding 		goto unlock;
1598003fc848SThierry Reding 	}
1599003fc848SThierry Reding 
16006ca1f62fSThierry Reding 	value = DC_COM_CRC_CONTROL_ACTIVE_DATA | DC_COM_CRC_CONTROL_ENABLE;
16016ca1f62fSThierry Reding 	tegra_dc_writel(dc, value, DC_COM_CRC_CONTROL);
16026ca1f62fSThierry Reding 	tegra_dc_commit(dc);
16036ca1f62fSThierry Reding 
16046ca1f62fSThierry Reding 	drm_crtc_wait_one_vblank(&dc->base);
16056ca1f62fSThierry Reding 	drm_crtc_wait_one_vblank(&dc->base);
16066ca1f62fSThierry Reding 
16076ca1f62fSThierry Reding 	value = tegra_dc_readl(dc, DC_COM_CRC_CHECKSUM);
16086ca1f62fSThierry Reding 	seq_printf(s, "%08x\n", value);
16096ca1f62fSThierry Reding 
16106ca1f62fSThierry Reding 	tegra_dc_writel(dc, 0, DC_COM_CRC_CONTROL);
16116ca1f62fSThierry Reding 
1612003fc848SThierry Reding unlock:
1613003fc848SThierry Reding 	drm_modeset_unlock_crtc(&dc->base);
1614003fc848SThierry Reding 	return err;
16156ca1f62fSThierry Reding }
16166ca1f62fSThierry Reding 
1617791ddb1eSThierry Reding static int tegra_dc_show_stats(struct seq_file *s, void *data)
1618791ddb1eSThierry Reding {
1619791ddb1eSThierry Reding 	struct drm_info_node *node = s->private;
1620791ddb1eSThierry Reding 	struct tegra_dc *dc = node->info_ent->data;
1621791ddb1eSThierry Reding 
1622791ddb1eSThierry Reding 	seq_printf(s, "frames: %lu\n", dc->stats.frames);
1623791ddb1eSThierry Reding 	seq_printf(s, "vblank: %lu\n", dc->stats.vblank);
1624791ddb1eSThierry Reding 	seq_printf(s, "underflow: %lu\n", dc->stats.underflow);
1625791ddb1eSThierry Reding 	seq_printf(s, "overflow: %lu\n", dc->stats.overflow);
1626791ddb1eSThierry Reding 
1627dee8268fSThierry Reding 	return 0;
1628dee8268fSThierry Reding }
1629dee8268fSThierry Reding 
1630dee8268fSThierry Reding static struct drm_info_list debugfs_files[] = {
1631dee8268fSThierry Reding 	{ "regs", tegra_dc_show_regs, 0, NULL },
16326ca1f62fSThierry Reding 	{ "crc", tegra_dc_show_crc, 0, NULL },
1633791ddb1eSThierry Reding 	{ "stats", tegra_dc_show_stats, 0, NULL },
1634dee8268fSThierry Reding };
1635dee8268fSThierry Reding 
1636dee8268fSThierry Reding static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor)
1637dee8268fSThierry Reding {
1638dee8268fSThierry Reding 	unsigned int i;
1639dee8268fSThierry Reding 	char *name;
1640dee8268fSThierry Reding 	int err;
1641dee8268fSThierry Reding 
1642dee8268fSThierry Reding 	name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe);
1643dee8268fSThierry Reding 	dc->debugfs = debugfs_create_dir(name, minor->debugfs_root);
1644dee8268fSThierry Reding 	kfree(name);
1645dee8268fSThierry Reding 
1646dee8268fSThierry Reding 	if (!dc->debugfs)
1647dee8268fSThierry Reding 		return -ENOMEM;
1648dee8268fSThierry Reding 
1649dee8268fSThierry Reding 	dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1650dee8268fSThierry Reding 				    GFP_KERNEL);
1651dee8268fSThierry Reding 	if (!dc->debugfs_files) {
1652dee8268fSThierry Reding 		err = -ENOMEM;
1653dee8268fSThierry Reding 		goto remove;
1654dee8268fSThierry Reding 	}
1655dee8268fSThierry Reding 
1656dee8268fSThierry Reding 	for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1657dee8268fSThierry Reding 		dc->debugfs_files[i].data = dc;
1658dee8268fSThierry Reding 
1659dee8268fSThierry Reding 	err = drm_debugfs_create_files(dc->debugfs_files,
1660dee8268fSThierry Reding 				       ARRAY_SIZE(debugfs_files),
1661dee8268fSThierry Reding 				       dc->debugfs, minor);
1662dee8268fSThierry Reding 	if (err < 0)
1663dee8268fSThierry Reding 		goto free;
1664dee8268fSThierry Reding 
1665dee8268fSThierry Reding 	dc->minor = minor;
1666dee8268fSThierry Reding 
1667dee8268fSThierry Reding 	return 0;
1668dee8268fSThierry Reding 
1669dee8268fSThierry Reding free:
1670dee8268fSThierry Reding 	kfree(dc->debugfs_files);
1671dee8268fSThierry Reding 	dc->debugfs_files = NULL;
1672dee8268fSThierry Reding remove:
1673dee8268fSThierry Reding 	debugfs_remove(dc->debugfs);
1674dee8268fSThierry Reding 	dc->debugfs = NULL;
1675dee8268fSThierry Reding 
1676dee8268fSThierry Reding 	return err;
1677dee8268fSThierry Reding }
1678dee8268fSThierry Reding 
1679dee8268fSThierry Reding static int tegra_dc_debugfs_exit(struct tegra_dc *dc)
1680dee8268fSThierry Reding {
1681dee8268fSThierry Reding 	drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files),
1682dee8268fSThierry Reding 				 dc->minor);
1683dee8268fSThierry Reding 	dc->minor = NULL;
1684dee8268fSThierry Reding 
1685dee8268fSThierry Reding 	kfree(dc->debugfs_files);
1686dee8268fSThierry Reding 	dc->debugfs_files = NULL;
1687dee8268fSThierry Reding 
1688dee8268fSThierry Reding 	debugfs_remove(dc->debugfs);
1689dee8268fSThierry Reding 	dc->debugfs = NULL;
1690dee8268fSThierry Reding 
1691dee8268fSThierry Reding 	return 0;
1692dee8268fSThierry Reding }
1693dee8268fSThierry Reding 
1694dee8268fSThierry Reding static int tegra_dc_init(struct host1x_client *client)
1695dee8268fSThierry Reding {
16969910f5c4SThierry Reding 	struct drm_device *drm = dev_get_drvdata(client->parent);
16972bcdcbfaSThierry Reding 	unsigned long flags = HOST1X_SYNCPT_CLIENT_MANAGED;
1698dee8268fSThierry Reding 	struct tegra_dc *dc = host1x_client_to_dc(client);
1699d1f3e1e0SThierry Reding 	struct tegra_drm *tegra = drm->dev_private;
1700c7679306SThierry Reding 	struct drm_plane *primary = NULL;
1701c7679306SThierry Reding 	struct drm_plane *cursor = NULL;
170207d05cbfSThierry Reding 	u32 value;
1703dee8268fSThierry Reding 	int err;
1704dee8268fSThierry Reding 
17052bcdcbfaSThierry Reding 	dc->syncpt = host1x_syncpt_request(dc->dev, flags);
17062bcdcbfaSThierry Reding 	if (!dc->syncpt)
17072bcdcbfaSThierry Reding 		dev_warn(dc->dev, "failed to allocate syncpoint\n");
17082bcdcbfaSThierry Reding 
1709df06b759SThierry Reding 	if (tegra->domain) {
1710df06b759SThierry Reding 		err = iommu_attach_device(tegra->domain, dc->dev);
1711df06b759SThierry Reding 		if (err < 0) {
1712df06b759SThierry Reding 			dev_err(dc->dev, "failed to attach to domain: %d\n",
1713df06b759SThierry Reding 				err);
1714df06b759SThierry Reding 			return err;
1715df06b759SThierry Reding 		}
1716df06b759SThierry Reding 
1717df06b759SThierry Reding 		dc->domain = tegra->domain;
1718df06b759SThierry Reding 	}
1719df06b759SThierry Reding 
1720c7679306SThierry Reding 	primary = tegra_dc_primary_plane_create(drm, dc);
1721c7679306SThierry Reding 	if (IS_ERR(primary)) {
1722c7679306SThierry Reding 		err = PTR_ERR(primary);
1723c7679306SThierry Reding 		goto cleanup;
1724c7679306SThierry Reding 	}
1725c7679306SThierry Reding 
1726c7679306SThierry Reding 	if (dc->soc->supports_cursor) {
1727c7679306SThierry Reding 		cursor = tegra_dc_cursor_plane_create(drm, dc);
1728c7679306SThierry Reding 		if (IS_ERR(cursor)) {
1729c7679306SThierry Reding 			err = PTR_ERR(cursor);
1730c7679306SThierry Reding 			goto cleanup;
1731c7679306SThierry Reding 		}
1732c7679306SThierry Reding 	}
1733c7679306SThierry Reding 
1734c7679306SThierry Reding 	err = drm_crtc_init_with_planes(drm, &dc->base, primary, cursor,
1735*f9882876SVille Syrjälä 					&tegra_crtc_funcs, NULL);
1736c7679306SThierry Reding 	if (err < 0)
1737c7679306SThierry Reding 		goto cleanup;
1738c7679306SThierry Reding 
1739dee8268fSThierry Reding 	drm_mode_crtc_set_gamma_size(&dc->base, 256);
1740dee8268fSThierry Reding 	drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
1741dee8268fSThierry Reding 
1742d1f3e1e0SThierry Reding 	/*
1743d1f3e1e0SThierry Reding 	 * Keep track of the minimum pitch alignment across all display
1744d1f3e1e0SThierry Reding 	 * controllers.
1745d1f3e1e0SThierry Reding 	 */
1746d1f3e1e0SThierry Reding 	if (dc->soc->pitch_align > tegra->pitch_align)
1747d1f3e1e0SThierry Reding 		tegra->pitch_align = dc->soc->pitch_align;
1748d1f3e1e0SThierry Reding 
17499910f5c4SThierry Reding 	err = tegra_dc_rgb_init(drm, dc);
1750dee8268fSThierry Reding 	if (err < 0 && err != -ENODEV) {
1751dee8268fSThierry Reding 		dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
1752c7679306SThierry Reding 		goto cleanup;
1753dee8268fSThierry Reding 	}
1754dee8268fSThierry Reding 
17559910f5c4SThierry Reding 	err = tegra_dc_add_planes(drm, dc);
1756dee8268fSThierry Reding 	if (err < 0)
1757c7679306SThierry Reding 		goto cleanup;
1758dee8268fSThierry Reding 
1759dee8268fSThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
17609910f5c4SThierry Reding 		err = tegra_dc_debugfs_init(dc, drm->primary);
1761dee8268fSThierry Reding 		if (err < 0)
1762dee8268fSThierry Reding 			dev_err(dc->dev, "debugfs setup failed: %d\n", err);
1763dee8268fSThierry Reding 	}
1764dee8268fSThierry Reding 
1765dee8268fSThierry Reding 	err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
1766dee8268fSThierry Reding 			       dev_name(dc->dev), dc);
1767dee8268fSThierry Reding 	if (err < 0) {
1768dee8268fSThierry Reding 		dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
1769dee8268fSThierry Reding 			err);
1770c7679306SThierry Reding 		goto cleanup;
1771dee8268fSThierry Reding 	}
1772dee8268fSThierry Reding 
177307d05cbfSThierry Reding 	/* initialize display controller */
177442e9ce05SThierry Reding 	if (dc->syncpt) {
177542e9ce05SThierry Reding 		u32 syncpt = host1x_syncpt_id(dc->syncpt);
177607d05cbfSThierry Reding 
177742e9ce05SThierry Reding 		value = SYNCPT_CNTRL_NO_STALL;
177842e9ce05SThierry Reding 		tegra_dc_writel(dc, value, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
177942e9ce05SThierry Reding 
178042e9ce05SThierry Reding 		value = SYNCPT_VSYNC_ENABLE | syncpt;
178142e9ce05SThierry Reding 		tegra_dc_writel(dc, value, DC_CMD_CONT_SYNCPT_VSYNC);
178242e9ce05SThierry Reding 	}
178307d05cbfSThierry Reding 
1784791ddb1eSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1785791ddb1eSThierry Reding 		WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
178607d05cbfSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
178707d05cbfSThierry Reding 
178807d05cbfSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
178907d05cbfSThierry Reding 		WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
179007d05cbfSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
179107d05cbfSThierry Reding 
179207d05cbfSThierry Reding 	/* initialize timer */
179307d05cbfSThierry Reding 	value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
179407d05cbfSThierry Reding 		WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
179507d05cbfSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
179607d05cbfSThierry Reding 
179707d05cbfSThierry Reding 	value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
179807d05cbfSThierry Reding 		WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
179907d05cbfSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
180007d05cbfSThierry Reding 
1801791ddb1eSThierry Reding 	value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1802791ddb1eSThierry Reding 		WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
180307d05cbfSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
180407d05cbfSThierry Reding 
1805791ddb1eSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1806791ddb1eSThierry Reding 		WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
180707d05cbfSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
180807d05cbfSThierry Reding 
180907d05cbfSThierry Reding 	if (dc->soc->supports_border_color)
181007d05cbfSThierry Reding 		tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR);
181107d05cbfSThierry Reding 
1812791ddb1eSThierry Reding 	tegra_dc_stats_reset(&dc->stats);
1813791ddb1eSThierry Reding 
1814dee8268fSThierry Reding 	return 0;
1815c7679306SThierry Reding 
1816c7679306SThierry Reding cleanup:
1817c7679306SThierry Reding 	if (cursor)
1818c7679306SThierry Reding 		drm_plane_cleanup(cursor);
1819c7679306SThierry Reding 
1820c7679306SThierry Reding 	if (primary)
1821c7679306SThierry Reding 		drm_plane_cleanup(primary);
1822c7679306SThierry Reding 
1823c7679306SThierry Reding 	if (tegra->domain) {
1824c7679306SThierry Reding 		iommu_detach_device(tegra->domain, dc->dev);
1825c7679306SThierry Reding 		dc->domain = NULL;
1826c7679306SThierry Reding 	}
1827c7679306SThierry Reding 
1828c7679306SThierry Reding 	return err;
1829dee8268fSThierry Reding }
1830dee8268fSThierry Reding 
1831dee8268fSThierry Reding static int tegra_dc_exit(struct host1x_client *client)
1832dee8268fSThierry Reding {
1833dee8268fSThierry Reding 	struct tegra_dc *dc = host1x_client_to_dc(client);
1834dee8268fSThierry Reding 	int err;
1835dee8268fSThierry Reding 
1836dee8268fSThierry Reding 	devm_free_irq(dc->dev, dc->irq, dc);
1837dee8268fSThierry Reding 
1838dee8268fSThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1839dee8268fSThierry Reding 		err = tegra_dc_debugfs_exit(dc);
1840dee8268fSThierry Reding 		if (err < 0)
1841dee8268fSThierry Reding 			dev_err(dc->dev, "debugfs cleanup failed: %d\n", err);
1842dee8268fSThierry Reding 	}
1843dee8268fSThierry Reding 
1844dee8268fSThierry Reding 	err = tegra_dc_rgb_exit(dc);
1845dee8268fSThierry Reding 	if (err) {
1846dee8268fSThierry Reding 		dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
1847dee8268fSThierry Reding 		return err;
1848dee8268fSThierry Reding 	}
1849dee8268fSThierry Reding 
1850df06b759SThierry Reding 	if (dc->domain) {
1851df06b759SThierry Reding 		iommu_detach_device(dc->domain, dc->dev);
1852df06b759SThierry Reding 		dc->domain = NULL;
1853df06b759SThierry Reding 	}
1854df06b759SThierry Reding 
18552bcdcbfaSThierry Reding 	host1x_syncpt_free(dc->syncpt);
18562bcdcbfaSThierry Reding 
1857dee8268fSThierry Reding 	return 0;
1858dee8268fSThierry Reding }
1859dee8268fSThierry Reding 
1860dee8268fSThierry Reding static const struct host1x_client_ops dc_client_ops = {
1861dee8268fSThierry Reding 	.init = tegra_dc_init,
1862dee8268fSThierry Reding 	.exit = tegra_dc_exit,
1863dee8268fSThierry Reding };
1864dee8268fSThierry Reding 
18658620fc62SThierry Reding static const struct tegra_dc_soc_info tegra20_dc_soc_info = {
186642d0659bSThierry Reding 	.supports_border_color = true,
18678620fc62SThierry Reding 	.supports_interlacing = false,
1868e687651bSThierry Reding 	.supports_cursor = false,
1869c134f019SThierry Reding 	.supports_block_linear = false,
1870d1f3e1e0SThierry Reding 	.pitch_align = 8,
18719c012700SThierry Reding 	.has_powergate = false,
18728620fc62SThierry Reding };
18738620fc62SThierry Reding 
18748620fc62SThierry Reding static const struct tegra_dc_soc_info tegra30_dc_soc_info = {
187542d0659bSThierry Reding 	.supports_border_color = true,
18768620fc62SThierry Reding 	.supports_interlacing = false,
1877e687651bSThierry Reding 	.supports_cursor = false,
1878c134f019SThierry Reding 	.supports_block_linear = false,
1879d1f3e1e0SThierry Reding 	.pitch_align = 8,
18809c012700SThierry Reding 	.has_powergate = false,
1881d1f3e1e0SThierry Reding };
1882d1f3e1e0SThierry Reding 
1883d1f3e1e0SThierry Reding static const struct tegra_dc_soc_info tegra114_dc_soc_info = {
188442d0659bSThierry Reding 	.supports_border_color = true,
1885d1f3e1e0SThierry Reding 	.supports_interlacing = false,
1886d1f3e1e0SThierry Reding 	.supports_cursor = false,
1887d1f3e1e0SThierry Reding 	.supports_block_linear = false,
1888d1f3e1e0SThierry Reding 	.pitch_align = 64,
18899c012700SThierry Reding 	.has_powergate = true,
18908620fc62SThierry Reding };
18918620fc62SThierry Reding 
18928620fc62SThierry Reding static const struct tegra_dc_soc_info tegra124_dc_soc_info = {
189342d0659bSThierry Reding 	.supports_border_color = false,
18948620fc62SThierry Reding 	.supports_interlacing = true,
1895e687651bSThierry Reding 	.supports_cursor = true,
1896c134f019SThierry Reding 	.supports_block_linear = true,
1897d1f3e1e0SThierry Reding 	.pitch_align = 64,
18989c012700SThierry Reding 	.has_powergate = true,
18998620fc62SThierry Reding };
19008620fc62SThierry Reding 
19015b4f516fSThierry Reding static const struct tegra_dc_soc_info tegra210_dc_soc_info = {
19025b4f516fSThierry Reding 	.supports_border_color = false,
19035b4f516fSThierry Reding 	.supports_interlacing = true,
19045b4f516fSThierry Reding 	.supports_cursor = true,
19055b4f516fSThierry Reding 	.supports_block_linear = true,
19065b4f516fSThierry Reding 	.pitch_align = 64,
19075b4f516fSThierry Reding 	.has_powergate = true,
19085b4f516fSThierry Reding };
19095b4f516fSThierry Reding 
19108620fc62SThierry Reding static const struct of_device_id tegra_dc_of_match[] = {
19118620fc62SThierry Reding 	{
19125b4f516fSThierry Reding 		.compatible = "nvidia,tegra210-dc",
19135b4f516fSThierry Reding 		.data = &tegra210_dc_soc_info,
19145b4f516fSThierry Reding 	}, {
19158620fc62SThierry Reding 		.compatible = "nvidia,tegra124-dc",
19168620fc62SThierry Reding 		.data = &tegra124_dc_soc_info,
19178620fc62SThierry Reding 	}, {
19189c012700SThierry Reding 		.compatible = "nvidia,tegra114-dc",
19199c012700SThierry Reding 		.data = &tegra114_dc_soc_info,
19209c012700SThierry Reding 	}, {
19218620fc62SThierry Reding 		.compatible = "nvidia,tegra30-dc",
19228620fc62SThierry Reding 		.data = &tegra30_dc_soc_info,
19238620fc62SThierry Reding 	}, {
19248620fc62SThierry Reding 		.compatible = "nvidia,tegra20-dc",
19258620fc62SThierry Reding 		.data = &tegra20_dc_soc_info,
19268620fc62SThierry Reding 	}, {
19278620fc62SThierry Reding 		/* sentinel */
19288620fc62SThierry Reding 	}
19298620fc62SThierry Reding };
1930ef70728cSStephen Warren MODULE_DEVICE_TABLE(of, tegra_dc_of_match);
19318620fc62SThierry Reding 
193213411dddSThierry Reding static int tegra_dc_parse_dt(struct tegra_dc *dc)
193313411dddSThierry Reding {
193413411dddSThierry Reding 	struct device_node *np;
193513411dddSThierry Reding 	u32 value = 0;
193613411dddSThierry Reding 	int err;
193713411dddSThierry Reding 
193813411dddSThierry Reding 	err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value);
193913411dddSThierry Reding 	if (err < 0) {
194013411dddSThierry Reding 		dev_err(dc->dev, "missing \"nvidia,head\" property\n");
194113411dddSThierry Reding 
194213411dddSThierry Reding 		/*
194313411dddSThierry Reding 		 * If the nvidia,head property isn't present, try to find the
194413411dddSThierry Reding 		 * correct head number by looking up the position of this
194513411dddSThierry Reding 		 * display controller's node within the device tree. Assuming
194613411dddSThierry Reding 		 * that the nodes are ordered properly in the DTS file and
194713411dddSThierry Reding 		 * that the translation into a flattened device tree blob
194813411dddSThierry Reding 		 * preserves that ordering this will actually yield the right
194913411dddSThierry Reding 		 * head number.
195013411dddSThierry Reding 		 *
195113411dddSThierry Reding 		 * If those assumptions don't hold, this will still work for
195213411dddSThierry Reding 		 * cases where only a single display controller is used.
195313411dddSThierry Reding 		 */
195413411dddSThierry Reding 		for_each_matching_node(np, tegra_dc_of_match) {
195513411dddSThierry Reding 			if (np == dc->dev->of_node)
195613411dddSThierry Reding 				break;
195713411dddSThierry Reding 
195813411dddSThierry Reding 			value++;
195913411dddSThierry Reding 		}
196013411dddSThierry Reding 	}
196113411dddSThierry Reding 
196213411dddSThierry Reding 	dc->pipe = value;
196313411dddSThierry Reding 
196413411dddSThierry Reding 	return 0;
196513411dddSThierry Reding }
196613411dddSThierry Reding 
1967dee8268fSThierry Reding static int tegra_dc_probe(struct platform_device *pdev)
1968dee8268fSThierry Reding {
19698620fc62SThierry Reding 	const struct of_device_id *id;
1970dee8268fSThierry Reding 	struct resource *regs;
1971dee8268fSThierry Reding 	struct tegra_dc *dc;
1972dee8268fSThierry Reding 	int err;
1973dee8268fSThierry Reding 
1974dee8268fSThierry Reding 	dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1975dee8268fSThierry Reding 	if (!dc)
1976dee8268fSThierry Reding 		return -ENOMEM;
1977dee8268fSThierry Reding 
19788620fc62SThierry Reding 	id = of_match_node(tegra_dc_of_match, pdev->dev.of_node);
19798620fc62SThierry Reding 	if (!id)
19808620fc62SThierry Reding 		return -ENODEV;
19818620fc62SThierry Reding 
1982dee8268fSThierry Reding 	spin_lock_init(&dc->lock);
1983dee8268fSThierry Reding 	INIT_LIST_HEAD(&dc->list);
1984dee8268fSThierry Reding 	dc->dev = &pdev->dev;
19858620fc62SThierry Reding 	dc->soc = id->data;
1986dee8268fSThierry Reding 
198713411dddSThierry Reding 	err = tegra_dc_parse_dt(dc);
198813411dddSThierry Reding 	if (err < 0)
198913411dddSThierry Reding 		return err;
199013411dddSThierry Reding 
1991dee8268fSThierry Reding 	dc->clk = devm_clk_get(&pdev->dev, NULL);
1992dee8268fSThierry Reding 	if (IS_ERR(dc->clk)) {
1993dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to get clock\n");
1994dee8268fSThierry Reding 		return PTR_ERR(dc->clk);
1995dee8268fSThierry Reding 	}
1996dee8268fSThierry Reding 
1997ca48080aSStephen Warren 	dc->rst = devm_reset_control_get(&pdev->dev, "dc");
1998ca48080aSStephen Warren 	if (IS_ERR(dc->rst)) {
1999ca48080aSStephen Warren 		dev_err(&pdev->dev, "failed to get reset\n");
2000ca48080aSStephen Warren 		return PTR_ERR(dc->rst);
2001ca48080aSStephen Warren 	}
2002ca48080aSStephen Warren 
20039c012700SThierry Reding 	if (dc->soc->has_powergate) {
20049c012700SThierry Reding 		if (dc->pipe == 0)
20059c012700SThierry Reding 			dc->powergate = TEGRA_POWERGATE_DIS;
20069c012700SThierry Reding 		else
20079c012700SThierry Reding 			dc->powergate = TEGRA_POWERGATE_DISB;
20089c012700SThierry Reding 
20099c012700SThierry Reding 		err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk,
20109c012700SThierry Reding 							dc->rst);
20119c012700SThierry Reding 		if (err < 0) {
20129c012700SThierry Reding 			dev_err(&pdev->dev, "failed to power partition: %d\n",
20139c012700SThierry Reding 				err);
2014dee8268fSThierry Reding 			return err;
20159c012700SThierry Reding 		}
20169c012700SThierry Reding 	} else {
20179c012700SThierry Reding 		err = clk_prepare_enable(dc->clk);
20189c012700SThierry Reding 		if (err < 0) {
20199c012700SThierry Reding 			dev_err(&pdev->dev, "failed to enable clock: %d\n",
20209c012700SThierry Reding 				err);
20219c012700SThierry Reding 			return err;
20229c012700SThierry Reding 		}
20239c012700SThierry Reding 
20249c012700SThierry Reding 		err = reset_control_deassert(dc->rst);
20259c012700SThierry Reding 		if (err < 0) {
20269c012700SThierry Reding 			dev_err(&pdev->dev, "failed to deassert reset: %d\n",
20279c012700SThierry Reding 				err);
20289c012700SThierry Reding 			return err;
20299c012700SThierry Reding 		}
20309c012700SThierry Reding 	}
2031dee8268fSThierry Reding 
2032dee8268fSThierry Reding 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2033dee8268fSThierry Reding 	dc->regs = devm_ioremap_resource(&pdev->dev, regs);
2034dee8268fSThierry Reding 	if (IS_ERR(dc->regs))
2035dee8268fSThierry Reding 		return PTR_ERR(dc->regs);
2036dee8268fSThierry Reding 
2037dee8268fSThierry Reding 	dc->irq = platform_get_irq(pdev, 0);
2038dee8268fSThierry Reding 	if (dc->irq < 0) {
2039dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to get IRQ\n");
2040dee8268fSThierry Reding 		return -ENXIO;
2041dee8268fSThierry Reding 	}
2042dee8268fSThierry Reding 
2043dee8268fSThierry Reding 	INIT_LIST_HEAD(&dc->client.list);
2044dee8268fSThierry Reding 	dc->client.ops = &dc_client_ops;
2045dee8268fSThierry Reding 	dc->client.dev = &pdev->dev;
2046dee8268fSThierry Reding 
2047dee8268fSThierry Reding 	err = tegra_dc_rgb_probe(dc);
2048dee8268fSThierry Reding 	if (err < 0 && err != -ENODEV) {
2049dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
2050dee8268fSThierry Reding 		return err;
2051dee8268fSThierry Reding 	}
2052dee8268fSThierry Reding 
2053dee8268fSThierry Reding 	err = host1x_client_register(&dc->client);
2054dee8268fSThierry Reding 	if (err < 0) {
2055dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
2056dee8268fSThierry Reding 			err);
2057dee8268fSThierry Reding 		return err;
2058dee8268fSThierry Reding 	}
2059dee8268fSThierry Reding 
2060dee8268fSThierry Reding 	platform_set_drvdata(pdev, dc);
2061dee8268fSThierry Reding 
2062dee8268fSThierry Reding 	return 0;
2063dee8268fSThierry Reding }
2064dee8268fSThierry Reding 
2065dee8268fSThierry Reding static int tegra_dc_remove(struct platform_device *pdev)
2066dee8268fSThierry Reding {
2067dee8268fSThierry Reding 	struct tegra_dc *dc = platform_get_drvdata(pdev);
2068dee8268fSThierry Reding 	int err;
2069dee8268fSThierry Reding 
2070dee8268fSThierry Reding 	err = host1x_client_unregister(&dc->client);
2071dee8268fSThierry Reding 	if (err < 0) {
2072dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
2073dee8268fSThierry Reding 			err);
2074dee8268fSThierry Reding 		return err;
2075dee8268fSThierry Reding 	}
2076dee8268fSThierry Reding 
207759d29c0eSThierry Reding 	err = tegra_dc_rgb_remove(dc);
207859d29c0eSThierry Reding 	if (err < 0) {
207959d29c0eSThierry Reding 		dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err);
208059d29c0eSThierry Reding 		return err;
208159d29c0eSThierry Reding 	}
208259d29c0eSThierry Reding 
20835482d75aSThierry Reding 	reset_control_assert(dc->rst);
20849c012700SThierry Reding 
20859c012700SThierry Reding 	if (dc->soc->has_powergate)
20869c012700SThierry Reding 		tegra_powergate_power_off(dc->powergate);
20879c012700SThierry Reding 
2088dee8268fSThierry Reding 	clk_disable_unprepare(dc->clk);
2089dee8268fSThierry Reding 
2090dee8268fSThierry Reding 	return 0;
2091dee8268fSThierry Reding }
2092dee8268fSThierry Reding 
2093dee8268fSThierry Reding struct platform_driver tegra_dc_driver = {
2094dee8268fSThierry Reding 	.driver = {
2095dee8268fSThierry Reding 		.name = "tegra-dc",
2096dee8268fSThierry Reding 		.of_match_table = tegra_dc_of_match,
2097dee8268fSThierry Reding 	},
2098dee8268fSThierry Reding 	.probe = tegra_dc_probe,
2099dee8268fSThierry Reding 	.remove = tegra_dc_remove,
2100dee8268fSThierry Reding };
2101