1dee8268fSThierry Reding /* 2dee8268fSThierry Reding * Copyright (C) 2012 Avionic Design GmbH 3dee8268fSThierry Reding * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved. 4dee8268fSThierry Reding * 5dee8268fSThierry Reding * This program is free software; you can redistribute it and/or modify 6dee8268fSThierry Reding * it under the terms of the GNU General Public License version 2 as 7dee8268fSThierry Reding * published by the Free Software Foundation. 8dee8268fSThierry Reding */ 9dee8268fSThierry Reding 10dee8268fSThierry Reding #include <linux/clk.h> 11dee8268fSThierry Reding #include <linux/debugfs.h> 12df06b759SThierry Reding #include <linux/iommu.h> 13ca48080aSStephen Warren #include <linux/reset.h> 14dee8268fSThierry Reding 159c012700SThierry Reding #include <soc/tegra/pmc.h> 169c012700SThierry Reding 17dee8268fSThierry Reding #include "dc.h" 18dee8268fSThierry Reding #include "drm.h" 19dee8268fSThierry Reding #include "gem.h" 20dee8268fSThierry Reding 213cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 223cb9ae4fSDaniel Vetter 238620fc62SThierry Reding struct tegra_dc_soc_info { 248620fc62SThierry Reding bool supports_interlacing; 25e687651bSThierry Reding bool supports_cursor; 26c134f019SThierry Reding bool supports_block_linear; 27d1f3e1e0SThierry Reding unsigned int pitch_align; 289c012700SThierry Reding bool has_powergate; 298620fc62SThierry Reding }; 308620fc62SThierry Reding 31dee8268fSThierry Reding struct tegra_plane { 32dee8268fSThierry Reding struct drm_plane base; 33dee8268fSThierry Reding unsigned int index; 34dee8268fSThierry Reding }; 35dee8268fSThierry Reding 36dee8268fSThierry Reding static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane) 37dee8268fSThierry Reding { 38dee8268fSThierry Reding return container_of(plane, struct tegra_plane, base); 39dee8268fSThierry Reding } 40dee8268fSThierry Reding 41205d48edSThierry Reding static void tegra_dc_window_commit(struct tegra_dc *dc, unsigned int index) 42205d48edSThierry Reding { 43205d48edSThierry Reding u32 value = WIN_A_ACT_REQ << index; 44205d48edSThierry Reding 45205d48edSThierry Reding tegra_dc_writel(dc, value << 8, DC_CMD_STATE_CONTROL); 46205d48edSThierry Reding tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL); 47205d48edSThierry Reding } 48205d48edSThierry Reding 49205d48edSThierry Reding static void tegra_dc_cursor_commit(struct tegra_dc *dc) 50205d48edSThierry Reding { 51205d48edSThierry Reding tegra_dc_writel(dc, CURSOR_ACT_REQ << 8, DC_CMD_STATE_CONTROL); 52205d48edSThierry Reding tegra_dc_writel(dc, CURSOR_ACT_REQ, DC_CMD_STATE_CONTROL); 53205d48edSThierry Reding } 54205d48edSThierry Reding 55205d48edSThierry Reding static void tegra_dc_commit(struct tegra_dc *dc) 56205d48edSThierry Reding { 57205d48edSThierry Reding tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL); 58205d48edSThierry Reding tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL); 59205d48edSThierry Reding } 60205d48edSThierry Reding 6110288eeaSThierry Reding static unsigned int tegra_dc_format(uint32_t format, uint32_t *swap) 6210288eeaSThierry Reding { 6310288eeaSThierry Reding /* assume no swapping of fetched data */ 6410288eeaSThierry Reding if (swap) 6510288eeaSThierry Reding *swap = BYTE_SWAP_NOSWAP; 6610288eeaSThierry Reding 6710288eeaSThierry Reding switch (format) { 6810288eeaSThierry Reding case DRM_FORMAT_XBGR8888: 6910288eeaSThierry Reding return WIN_COLOR_DEPTH_R8G8B8A8; 7010288eeaSThierry Reding 7110288eeaSThierry Reding case DRM_FORMAT_XRGB8888: 7210288eeaSThierry Reding return WIN_COLOR_DEPTH_B8G8R8A8; 7310288eeaSThierry Reding 7410288eeaSThierry Reding case DRM_FORMAT_RGB565: 7510288eeaSThierry Reding return WIN_COLOR_DEPTH_B5G6R5; 7610288eeaSThierry Reding 7710288eeaSThierry Reding case DRM_FORMAT_UYVY: 7810288eeaSThierry Reding return WIN_COLOR_DEPTH_YCbCr422; 7910288eeaSThierry Reding 8010288eeaSThierry Reding case DRM_FORMAT_YUYV: 8110288eeaSThierry Reding if (swap) 8210288eeaSThierry Reding *swap = BYTE_SWAP_SWAP2; 8310288eeaSThierry Reding 8410288eeaSThierry Reding return WIN_COLOR_DEPTH_YCbCr422; 8510288eeaSThierry Reding 8610288eeaSThierry Reding case DRM_FORMAT_YUV420: 8710288eeaSThierry Reding return WIN_COLOR_DEPTH_YCbCr420P; 8810288eeaSThierry Reding 8910288eeaSThierry Reding case DRM_FORMAT_YUV422: 9010288eeaSThierry Reding return WIN_COLOR_DEPTH_YCbCr422P; 9110288eeaSThierry Reding 9210288eeaSThierry Reding default: 9310288eeaSThierry Reding break; 9410288eeaSThierry Reding } 9510288eeaSThierry Reding 9610288eeaSThierry Reding WARN(1, "unsupported pixel format %u, using default\n", format); 9710288eeaSThierry Reding return WIN_COLOR_DEPTH_B8G8R8A8; 9810288eeaSThierry Reding } 9910288eeaSThierry Reding 10010288eeaSThierry Reding static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar) 10110288eeaSThierry Reding { 10210288eeaSThierry Reding switch (format) { 10310288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr422: 10410288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV422: 10510288eeaSThierry Reding if (planar) 10610288eeaSThierry Reding *planar = false; 10710288eeaSThierry Reding 10810288eeaSThierry Reding return true; 10910288eeaSThierry Reding 11010288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr420P: 11110288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV420P: 11210288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr422P: 11310288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV422P: 11410288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr422R: 11510288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV422R: 11610288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr422RA: 11710288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV422RA: 11810288eeaSThierry Reding if (planar) 11910288eeaSThierry Reding *planar = true; 12010288eeaSThierry Reding 12110288eeaSThierry Reding return true; 12210288eeaSThierry Reding } 12310288eeaSThierry Reding 12410288eeaSThierry Reding return false; 12510288eeaSThierry Reding } 12610288eeaSThierry Reding 12710288eeaSThierry Reding static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v, 12810288eeaSThierry Reding unsigned int bpp) 12910288eeaSThierry Reding { 13010288eeaSThierry Reding fixed20_12 outf = dfixed_init(out); 13110288eeaSThierry Reding fixed20_12 inf = dfixed_init(in); 13210288eeaSThierry Reding u32 dda_inc; 13310288eeaSThierry Reding int max; 13410288eeaSThierry Reding 13510288eeaSThierry Reding if (v) 13610288eeaSThierry Reding max = 15; 13710288eeaSThierry Reding else { 13810288eeaSThierry Reding switch (bpp) { 13910288eeaSThierry Reding case 2: 14010288eeaSThierry Reding max = 8; 14110288eeaSThierry Reding break; 14210288eeaSThierry Reding 14310288eeaSThierry Reding default: 14410288eeaSThierry Reding WARN_ON_ONCE(1); 14510288eeaSThierry Reding /* fallthrough */ 14610288eeaSThierry Reding case 4: 14710288eeaSThierry Reding max = 4; 14810288eeaSThierry Reding break; 14910288eeaSThierry Reding } 15010288eeaSThierry Reding } 15110288eeaSThierry Reding 15210288eeaSThierry Reding outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1)); 15310288eeaSThierry Reding inf.full -= dfixed_const(1); 15410288eeaSThierry Reding 15510288eeaSThierry Reding dda_inc = dfixed_div(inf, outf); 15610288eeaSThierry Reding dda_inc = min_t(u32, dda_inc, dfixed_const(max)); 15710288eeaSThierry Reding 15810288eeaSThierry Reding return dda_inc; 15910288eeaSThierry Reding } 16010288eeaSThierry Reding 16110288eeaSThierry Reding static inline u32 compute_initial_dda(unsigned int in) 16210288eeaSThierry Reding { 16310288eeaSThierry Reding fixed20_12 inf = dfixed_init(in); 16410288eeaSThierry Reding return dfixed_frac(inf); 16510288eeaSThierry Reding } 16610288eeaSThierry Reding 16710288eeaSThierry Reding static int tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index, 16810288eeaSThierry Reding const struct tegra_dc_window *window) 16910288eeaSThierry Reding { 17010288eeaSThierry Reding unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp; 17110288eeaSThierry Reding unsigned long value; 17210288eeaSThierry Reding bool yuv, planar; 17310288eeaSThierry Reding 17410288eeaSThierry Reding /* 17510288eeaSThierry Reding * For YUV planar modes, the number of bytes per pixel takes into 17610288eeaSThierry Reding * account only the luma component and therefore is 1. 17710288eeaSThierry Reding */ 17810288eeaSThierry Reding yuv = tegra_dc_format_is_yuv(window->format, &planar); 17910288eeaSThierry Reding if (!yuv) 18010288eeaSThierry Reding bpp = window->bits_per_pixel / 8; 18110288eeaSThierry Reding else 18210288eeaSThierry Reding bpp = planar ? 1 : 2; 18310288eeaSThierry Reding 18410288eeaSThierry Reding value = WINDOW_A_SELECT << index; 18510288eeaSThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER); 18610288eeaSThierry Reding 18710288eeaSThierry Reding tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH); 18810288eeaSThierry Reding tegra_dc_writel(dc, window->swap, DC_WIN_BYTE_SWAP); 18910288eeaSThierry Reding 19010288eeaSThierry Reding value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x); 19110288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_POSITION); 19210288eeaSThierry Reding 19310288eeaSThierry Reding value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w); 19410288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_SIZE); 19510288eeaSThierry Reding 19610288eeaSThierry Reding h_offset = window->src.x * bpp; 19710288eeaSThierry Reding v_offset = window->src.y; 19810288eeaSThierry Reding h_size = window->src.w * bpp; 19910288eeaSThierry Reding v_size = window->src.h; 20010288eeaSThierry Reding 20110288eeaSThierry Reding value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size); 20210288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE); 20310288eeaSThierry Reding 20410288eeaSThierry Reding /* 20510288eeaSThierry Reding * For DDA computations the number of bytes per pixel for YUV planar 20610288eeaSThierry Reding * modes needs to take into account all Y, U and V components. 20710288eeaSThierry Reding */ 20810288eeaSThierry Reding if (yuv && planar) 20910288eeaSThierry Reding bpp = 2; 21010288eeaSThierry Reding 21110288eeaSThierry Reding h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp); 21210288eeaSThierry Reding v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp); 21310288eeaSThierry Reding 21410288eeaSThierry Reding value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda); 21510288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_DDA_INC); 21610288eeaSThierry Reding 21710288eeaSThierry Reding h_dda = compute_initial_dda(window->src.x); 21810288eeaSThierry Reding v_dda = compute_initial_dda(window->src.y); 21910288eeaSThierry Reding 22010288eeaSThierry Reding tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA); 22110288eeaSThierry Reding tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA); 22210288eeaSThierry Reding 22310288eeaSThierry Reding tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE); 22410288eeaSThierry Reding tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE); 22510288eeaSThierry Reding 22610288eeaSThierry Reding tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR); 22710288eeaSThierry Reding 22810288eeaSThierry Reding if (yuv && planar) { 22910288eeaSThierry Reding tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U); 23010288eeaSThierry Reding tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V); 23110288eeaSThierry Reding value = window->stride[1] << 16 | window->stride[0]; 23210288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE); 23310288eeaSThierry Reding } else { 23410288eeaSThierry Reding tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE); 23510288eeaSThierry Reding } 23610288eeaSThierry Reding 23710288eeaSThierry Reding if (window->bottom_up) 23810288eeaSThierry Reding v_offset += window->src.h - 1; 23910288eeaSThierry Reding 24010288eeaSThierry Reding tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET); 24110288eeaSThierry Reding tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET); 24210288eeaSThierry Reding 243c134f019SThierry Reding if (dc->soc->supports_block_linear) { 244c134f019SThierry Reding unsigned long height = window->tiling.value; 245c134f019SThierry Reding 246c134f019SThierry Reding switch (window->tiling.mode) { 247c134f019SThierry Reding case TEGRA_BO_TILING_MODE_PITCH: 248c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_PITCH; 249c134f019SThierry Reding break; 250c134f019SThierry Reding 251c134f019SThierry Reding case TEGRA_BO_TILING_MODE_TILED: 252c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_TILED; 253c134f019SThierry Reding break; 254c134f019SThierry Reding 255c134f019SThierry Reding case TEGRA_BO_TILING_MODE_BLOCK: 256c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) | 257c134f019SThierry Reding DC_WINBUF_SURFACE_KIND_BLOCK; 258c134f019SThierry Reding break; 259c134f019SThierry Reding } 260c134f019SThierry Reding 261c134f019SThierry Reding tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND); 26210288eeaSThierry Reding } else { 263c134f019SThierry Reding switch (window->tiling.mode) { 264c134f019SThierry Reding case TEGRA_BO_TILING_MODE_PITCH: 26510288eeaSThierry Reding value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV | 26610288eeaSThierry Reding DC_WIN_BUFFER_ADDR_MODE_LINEAR; 267c134f019SThierry Reding break; 268c134f019SThierry Reding 269c134f019SThierry Reding case TEGRA_BO_TILING_MODE_TILED: 270c134f019SThierry Reding value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV | 271c134f019SThierry Reding DC_WIN_BUFFER_ADDR_MODE_TILE; 272c134f019SThierry Reding break; 273c134f019SThierry Reding 274c134f019SThierry Reding case TEGRA_BO_TILING_MODE_BLOCK: 275c134f019SThierry Reding DRM_ERROR("hardware doesn't support block linear mode\n"); 276c134f019SThierry Reding return -EINVAL; 27710288eeaSThierry Reding } 27810288eeaSThierry Reding 27910288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE); 280c134f019SThierry Reding } 28110288eeaSThierry Reding 28210288eeaSThierry Reding value = WIN_ENABLE; 28310288eeaSThierry Reding 28410288eeaSThierry Reding if (yuv) { 28510288eeaSThierry Reding /* setup default colorspace conversion coefficients */ 28610288eeaSThierry Reding tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF); 28710288eeaSThierry Reding tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB); 28810288eeaSThierry Reding tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR); 28910288eeaSThierry Reding tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR); 29010288eeaSThierry Reding tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG); 29110288eeaSThierry Reding tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG); 29210288eeaSThierry Reding tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB); 29310288eeaSThierry Reding tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB); 29410288eeaSThierry Reding 29510288eeaSThierry Reding value |= CSC_ENABLE; 29610288eeaSThierry Reding } else if (window->bits_per_pixel < 24) { 29710288eeaSThierry Reding value |= COLOR_EXPAND; 29810288eeaSThierry Reding } 29910288eeaSThierry Reding 30010288eeaSThierry Reding if (window->bottom_up) 30110288eeaSThierry Reding value |= V_DIRECTION; 30210288eeaSThierry Reding 30310288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS); 30410288eeaSThierry Reding 30510288eeaSThierry Reding /* 30610288eeaSThierry Reding * Disable blending and assume Window A is the bottom-most window, 30710288eeaSThierry Reding * Window C is the top-most window and Window B is in the middle. 30810288eeaSThierry Reding */ 30910288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY); 31010288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN); 31110288eeaSThierry Reding 31210288eeaSThierry Reding switch (index) { 31310288eeaSThierry Reding case 0: 31410288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X); 31510288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y); 31610288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY); 31710288eeaSThierry Reding break; 31810288eeaSThierry Reding 31910288eeaSThierry Reding case 1: 32010288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X); 32110288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y); 32210288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY); 32310288eeaSThierry Reding break; 32410288eeaSThierry Reding 32510288eeaSThierry Reding case 2: 32610288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X); 32710288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y); 32810288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY); 32910288eeaSThierry Reding break; 33010288eeaSThierry Reding } 33110288eeaSThierry Reding 332205d48edSThierry Reding tegra_dc_window_commit(dc, index); 33310288eeaSThierry Reding 33410288eeaSThierry Reding return 0; 33510288eeaSThierry Reding } 33610288eeaSThierry Reding 337c7679306SThierry Reding static int tegra_window_plane_disable(struct drm_plane *plane) 338c7679306SThierry Reding { 339c7679306SThierry Reding struct tegra_dc *dc = to_tegra_dc(plane->crtc); 340c7679306SThierry Reding struct tegra_plane *p = to_tegra_plane(plane); 341c7679306SThierry Reding u32 value; 342c7679306SThierry Reding 343c7679306SThierry Reding if (!plane->crtc) 344c7679306SThierry Reding return 0; 345c7679306SThierry Reding 346c7679306SThierry Reding value = WINDOW_A_SELECT << p->index; 347c7679306SThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER); 348c7679306SThierry Reding 349c7679306SThierry Reding value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS); 350c7679306SThierry Reding value &= ~WIN_ENABLE; 351c7679306SThierry Reding tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS); 352c7679306SThierry Reding 353c7679306SThierry Reding tegra_dc_window_commit(dc, p->index); 354c7679306SThierry Reding 355c7679306SThierry Reding return 0; 356c7679306SThierry Reding } 357c7679306SThierry Reding 358c7679306SThierry Reding static void tegra_plane_destroy(struct drm_plane *plane) 359c7679306SThierry Reding { 360c7679306SThierry Reding struct tegra_plane *p = to_tegra_plane(plane); 361c7679306SThierry Reding 362c7679306SThierry Reding drm_plane_cleanup(plane); 363c7679306SThierry Reding kfree(p); 364c7679306SThierry Reding } 365c7679306SThierry Reding 366c7679306SThierry Reding static const u32 tegra_primary_plane_formats[] = { 367c7679306SThierry Reding DRM_FORMAT_XBGR8888, 368c7679306SThierry Reding DRM_FORMAT_XRGB8888, 369c7679306SThierry Reding DRM_FORMAT_RGB565, 370c7679306SThierry Reding }; 371c7679306SThierry Reding 372c7679306SThierry Reding static int tegra_primary_plane_update(struct drm_plane *plane, 373c7679306SThierry Reding struct drm_crtc *crtc, 374dee8268fSThierry Reding struct drm_framebuffer *fb, int crtc_x, 375dee8268fSThierry Reding int crtc_y, unsigned int crtc_w, 376dee8268fSThierry Reding unsigned int crtc_h, uint32_t src_x, 377c7679306SThierry Reding uint32_t src_y, uint32_t src_w, 378c7679306SThierry Reding uint32_t src_h) 379c7679306SThierry Reding { 380c7679306SThierry Reding struct tegra_bo *bo = tegra_fb_get_plane(fb, 0); 381c7679306SThierry Reding struct tegra_plane *p = to_tegra_plane(plane); 382c7679306SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 383c7679306SThierry Reding struct tegra_dc_window window; 384c7679306SThierry Reding int err; 385c7679306SThierry Reding 386c7679306SThierry Reding memset(&window, 0, sizeof(window)); 387c7679306SThierry Reding window.src.x = src_x >> 16; 388c7679306SThierry Reding window.src.y = src_y >> 16; 389c7679306SThierry Reding window.src.w = src_w >> 16; 390c7679306SThierry Reding window.src.h = src_h >> 16; 391c7679306SThierry Reding window.dst.x = crtc_x; 392c7679306SThierry Reding window.dst.y = crtc_y; 393c7679306SThierry Reding window.dst.w = crtc_w; 394c7679306SThierry Reding window.dst.h = crtc_h; 395c7679306SThierry Reding window.format = tegra_dc_format(fb->pixel_format, &window.swap); 396c7679306SThierry Reding window.bits_per_pixel = fb->bits_per_pixel; 397c7679306SThierry Reding window.bottom_up = tegra_fb_is_bottom_up(fb); 398c7679306SThierry Reding 399c7679306SThierry Reding err = tegra_fb_get_tiling(fb, &window.tiling); 400c7679306SThierry Reding if (err < 0) 401c7679306SThierry Reding return err; 402c7679306SThierry Reding 403c7679306SThierry Reding window.base[0] = bo->paddr + fb->offsets[0]; 404c7679306SThierry Reding window.stride[0] = fb->pitches[0]; 405c7679306SThierry Reding 406c7679306SThierry Reding err = tegra_dc_setup_window(dc, p->index, &window); 407c7679306SThierry Reding if (err < 0) 408c7679306SThierry Reding return err; 409c7679306SThierry Reding 410c7679306SThierry Reding return 0; 411c7679306SThierry Reding } 412c7679306SThierry Reding 413c7679306SThierry Reding static void tegra_primary_plane_destroy(struct drm_plane *plane) 414c7679306SThierry Reding { 415c7679306SThierry Reding tegra_window_plane_disable(plane); 416c7679306SThierry Reding tegra_plane_destroy(plane); 417c7679306SThierry Reding } 418c7679306SThierry Reding 419c7679306SThierry Reding static const struct drm_plane_funcs tegra_primary_plane_funcs = { 420c7679306SThierry Reding .update_plane = tegra_primary_plane_update, 421c7679306SThierry Reding .disable_plane = tegra_window_plane_disable, 422c7679306SThierry Reding .destroy = tegra_primary_plane_destroy, 423c7679306SThierry Reding }; 424c7679306SThierry Reding 425c7679306SThierry Reding static struct drm_plane *tegra_dc_primary_plane_create(struct drm_device *drm, 426c7679306SThierry Reding struct tegra_dc *dc) 427c7679306SThierry Reding { 428c7679306SThierry Reding struct tegra_plane *plane; 429c7679306SThierry Reding unsigned int num_formats; 430c7679306SThierry Reding const u32 *formats; 431c7679306SThierry Reding int err; 432c7679306SThierry Reding 433c7679306SThierry Reding plane = kzalloc(sizeof(*plane), GFP_KERNEL); 434c7679306SThierry Reding if (!plane) 435c7679306SThierry Reding return ERR_PTR(-ENOMEM); 436c7679306SThierry Reding 437c7679306SThierry Reding num_formats = ARRAY_SIZE(tegra_primary_plane_formats); 438c7679306SThierry Reding formats = tegra_primary_plane_formats; 439c7679306SThierry Reding 440c7679306SThierry Reding err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe, 441c7679306SThierry Reding &tegra_primary_plane_funcs, formats, 442c7679306SThierry Reding num_formats, DRM_PLANE_TYPE_PRIMARY); 443c7679306SThierry Reding if (err < 0) { 444c7679306SThierry Reding kfree(plane); 445c7679306SThierry Reding return ERR_PTR(err); 446c7679306SThierry Reding } 447c7679306SThierry Reding 448c7679306SThierry Reding return &plane->base; 449c7679306SThierry Reding } 450c7679306SThierry Reding 451c7679306SThierry Reding static const u32 tegra_cursor_plane_formats[] = { 452c7679306SThierry Reding DRM_FORMAT_RGBA8888, 453c7679306SThierry Reding }; 454c7679306SThierry Reding 455c7679306SThierry Reding static int tegra_cursor_plane_update(struct drm_plane *plane, 456c7679306SThierry Reding struct drm_crtc *crtc, 457c7679306SThierry Reding struct drm_framebuffer *fb, int crtc_x, 458c7679306SThierry Reding int crtc_y, unsigned int crtc_w, 459c7679306SThierry Reding unsigned int crtc_h, uint32_t src_x, 460c7679306SThierry Reding uint32_t src_y, uint32_t src_w, 461c7679306SThierry Reding uint32_t src_h) 462c7679306SThierry Reding { 463c7679306SThierry Reding struct tegra_bo *bo = tegra_fb_get_plane(fb, 0); 464c7679306SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 465c7679306SThierry Reding u32 value = CURSOR_CLIP_DISPLAY; 466c7679306SThierry Reding 467c7679306SThierry Reding /* scaling not supported for cursor */ 468c7679306SThierry Reding if ((src_w >> 16 != crtc_w) || (src_h >> 16 != crtc_h)) 469c7679306SThierry Reding return -EINVAL; 470c7679306SThierry Reding 471c7679306SThierry Reding /* only square cursors supported */ 472c7679306SThierry Reding if (src_w != src_h) 473c7679306SThierry Reding return -EINVAL; 474c7679306SThierry Reding 475c7679306SThierry Reding switch (crtc_w) { 476c7679306SThierry Reding case 32: 477c7679306SThierry Reding value |= CURSOR_SIZE_32x32; 478c7679306SThierry Reding break; 479c7679306SThierry Reding 480c7679306SThierry Reding case 64: 481c7679306SThierry Reding value |= CURSOR_SIZE_64x64; 482c7679306SThierry Reding break; 483c7679306SThierry Reding 484c7679306SThierry Reding case 128: 485c7679306SThierry Reding value |= CURSOR_SIZE_128x128; 486c7679306SThierry Reding break; 487c7679306SThierry Reding 488c7679306SThierry Reding case 256: 489c7679306SThierry Reding value |= CURSOR_SIZE_256x256; 490c7679306SThierry Reding break; 491c7679306SThierry Reding 492c7679306SThierry Reding default: 493c7679306SThierry Reding return -EINVAL; 494c7679306SThierry Reding } 495c7679306SThierry Reding 496c7679306SThierry Reding value |= (bo->paddr >> 10) & 0x3fffff; 497c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR); 498c7679306SThierry Reding 499c7679306SThierry Reding #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT 500c7679306SThierry Reding value = (bo->paddr >> 32) & 0x3; 501c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR_HI); 502c7679306SThierry Reding #endif 503c7679306SThierry Reding 504c7679306SThierry Reding /* enable cursor and set blend mode */ 505c7679306SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 506c7679306SThierry Reding value |= CURSOR_ENABLE; 507c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 508c7679306SThierry Reding 509c7679306SThierry Reding value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL); 510c7679306SThierry Reding value &= ~CURSOR_DST_BLEND_MASK; 511c7679306SThierry Reding value &= ~CURSOR_SRC_BLEND_MASK; 512c7679306SThierry Reding value |= CURSOR_MODE_NORMAL; 513c7679306SThierry Reding value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC; 514c7679306SThierry Reding value |= CURSOR_SRC_BLEND_K1_TIMES_SRC; 515c7679306SThierry Reding value |= CURSOR_ALPHA; 516c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL); 517c7679306SThierry Reding 518c7679306SThierry Reding /* position the cursor */ 519c7679306SThierry Reding value = (crtc_y & 0x3fff) << 16 | (crtc_x & 0x3fff); 520c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION); 521c7679306SThierry Reding 522c7679306SThierry Reding /* apply changes */ 523c7679306SThierry Reding tegra_dc_cursor_commit(dc); 524c7679306SThierry Reding tegra_dc_commit(dc); 525c7679306SThierry Reding 526c7679306SThierry Reding return 0; 527c7679306SThierry Reding } 528c7679306SThierry Reding 529c7679306SThierry Reding static int tegra_cursor_plane_disable(struct drm_plane *plane) 530c7679306SThierry Reding { 531c7679306SThierry Reding struct tegra_dc *dc = to_tegra_dc(plane->crtc); 532c7679306SThierry Reding u32 value; 533c7679306SThierry Reding 534c7679306SThierry Reding if (!plane->crtc) 535c7679306SThierry Reding return 0; 536c7679306SThierry Reding 537c7679306SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 538c7679306SThierry Reding value &= ~CURSOR_ENABLE; 539c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 540c7679306SThierry Reding 541c7679306SThierry Reding tegra_dc_cursor_commit(dc); 542c7679306SThierry Reding tegra_dc_commit(dc); 543c7679306SThierry Reding 544c7679306SThierry Reding return 0; 545c7679306SThierry Reding } 546c7679306SThierry Reding 547c7679306SThierry Reding static const struct drm_plane_funcs tegra_cursor_plane_funcs = { 548c7679306SThierry Reding .update_plane = tegra_cursor_plane_update, 549c7679306SThierry Reding .disable_plane = tegra_cursor_plane_disable, 550c7679306SThierry Reding .destroy = tegra_plane_destroy, 551c7679306SThierry Reding }; 552c7679306SThierry Reding 553c7679306SThierry Reding static struct drm_plane *tegra_dc_cursor_plane_create(struct drm_device *drm, 554c7679306SThierry Reding struct tegra_dc *dc) 555c7679306SThierry Reding { 556c7679306SThierry Reding struct tegra_plane *plane; 557c7679306SThierry Reding unsigned int num_formats; 558c7679306SThierry Reding const u32 *formats; 559c7679306SThierry Reding int err; 560c7679306SThierry Reding 561c7679306SThierry Reding plane = kzalloc(sizeof(*plane), GFP_KERNEL); 562c7679306SThierry Reding if (!plane) 563c7679306SThierry Reding return ERR_PTR(-ENOMEM); 564c7679306SThierry Reding 565c7679306SThierry Reding num_formats = ARRAY_SIZE(tegra_cursor_plane_formats); 566c7679306SThierry Reding formats = tegra_cursor_plane_formats; 567c7679306SThierry Reding 568c7679306SThierry Reding err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe, 569c7679306SThierry Reding &tegra_cursor_plane_funcs, formats, 570c7679306SThierry Reding num_formats, DRM_PLANE_TYPE_CURSOR); 571c7679306SThierry Reding if (err < 0) { 572c7679306SThierry Reding kfree(plane); 573c7679306SThierry Reding return ERR_PTR(err); 574c7679306SThierry Reding } 575c7679306SThierry Reding 576c7679306SThierry Reding return &plane->base; 577c7679306SThierry Reding } 578c7679306SThierry Reding 579c7679306SThierry Reding static int tegra_overlay_plane_update(struct drm_plane *plane, 580c7679306SThierry Reding struct drm_crtc *crtc, 581c7679306SThierry Reding struct drm_framebuffer *fb, int crtc_x, 582c7679306SThierry Reding int crtc_y, unsigned int crtc_w, 583c7679306SThierry Reding unsigned int crtc_h, uint32_t src_x, 584c7679306SThierry Reding uint32_t src_y, uint32_t src_w, 585c7679306SThierry Reding uint32_t src_h) 586dee8268fSThierry Reding { 587dee8268fSThierry Reding struct tegra_plane *p = to_tegra_plane(plane); 588dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 589dee8268fSThierry Reding struct tegra_dc_window window; 590dee8268fSThierry Reding unsigned int i; 591c134f019SThierry Reding int err; 592dee8268fSThierry Reding 593dee8268fSThierry Reding memset(&window, 0, sizeof(window)); 594dee8268fSThierry Reding window.src.x = src_x >> 16; 595dee8268fSThierry Reding window.src.y = src_y >> 16; 596dee8268fSThierry Reding window.src.w = src_w >> 16; 597dee8268fSThierry Reding window.src.h = src_h >> 16; 598dee8268fSThierry Reding window.dst.x = crtc_x; 599dee8268fSThierry Reding window.dst.y = crtc_y; 600dee8268fSThierry Reding window.dst.w = crtc_w; 601dee8268fSThierry Reding window.dst.h = crtc_h; 602f925390eSThierry Reding window.format = tegra_dc_format(fb->pixel_format, &window.swap); 603dee8268fSThierry Reding window.bits_per_pixel = fb->bits_per_pixel; 604db7fbdfdSThierry Reding window.bottom_up = tegra_fb_is_bottom_up(fb); 605c134f019SThierry Reding 606c134f019SThierry Reding err = tegra_fb_get_tiling(fb, &window.tiling); 607c134f019SThierry Reding if (err < 0) 608c134f019SThierry Reding return err; 609dee8268fSThierry Reding 610dee8268fSThierry Reding for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) { 611dee8268fSThierry Reding struct tegra_bo *bo = tegra_fb_get_plane(fb, i); 612dee8268fSThierry Reding 613dee8268fSThierry Reding window.base[i] = bo->paddr + fb->offsets[i]; 614dee8268fSThierry Reding 615dee8268fSThierry Reding /* 616dee8268fSThierry Reding * Tegra doesn't support different strides for U and V planes 617dee8268fSThierry Reding * so we display a warning if the user tries to display a 618dee8268fSThierry Reding * framebuffer with such a configuration. 619dee8268fSThierry Reding */ 620dee8268fSThierry Reding if (i >= 2) { 621dee8268fSThierry Reding if (fb->pitches[i] != window.stride[1]) 622dee8268fSThierry Reding DRM_ERROR("unsupported UV-plane configuration\n"); 623dee8268fSThierry Reding } else { 624dee8268fSThierry Reding window.stride[i] = fb->pitches[i]; 625dee8268fSThierry Reding } 626dee8268fSThierry Reding } 627dee8268fSThierry Reding 628dee8268fSThierry Reding return tegra_dc_setup_window(dc, p->index, &window); 629dee8268fSThierry Reding } 630dee8268fSThierry Reding 631c7679306SThierry Reding static void tegra_overlay_plane_destroy(struct drm_plane *plane) 632dee8268fSThierry Reding { 633c7679306SThierry Reding tegra_window_plane_disable(plane); 634c7679306SThierry Reding tegra_plane_destroy(plane); 635dee8268fSThierry Reding } 636dee8268fSThierry Reding 637c7679306SThierry Reding static const struct drm_plane_funcs tegra_overlay_plane_funcs = { 638c7679306SThierry Reding .update_plane = tegra_overlay_plane_update, 639c7679306SThierry Reding .disable_plane = tegra_window_plane_disable, 640c7679306SThierry Reding .destroy = tegra_overlay_plane_destroy, 641dee8268fSThierry Reding }; 642dee8268fSThierry Reding 643c7679306SThierry Reding static const uint32_t tegra_overlay_plane_formats[] = { 644dee8268fSThierry Reding DRM_FORMAT_XBGR8888, 645dee8268fSThierry Reding DRM_FORMAT_XRGB8888, 646dee8268fSThierry Reding DRM_FORMAT_RGB565, 647dee8268fSThierry Reding DRM_FORMAT_UYVY, 648f925390eSThierry Reding DRM_FORMAT_YUYV, 649dee8268fSThierry Reding DRM_FORMAT_YUV420, 650dee8268fSThierry Reding DRM_FORMAT_YUV422, 651dee8268fSThierry Reding }; 652dee8268fSThierry Reding 653c7679306SThierry Reding static struct drm_plane *tegra_dc_overlay_plane_create(struct drm_device *drm, 654c7679306SThierry Reding struct tegra_dc *dc, 655c7679306SThierry Reding unsigned int index) 656dee8268fSThierry Reding { 657dee8268fSThierry Reding struct tegra_plane *plane; 658c7679306SThierry Reding unsigned int num_formats; 659c7679306SThierry Reding const u32 *formats; 660c7679306SThierry Reding int err; 661dee8268fSThierry Reding 662f002abc1SThierry Reding plane = kzalloc(sizeof(*plane), GFP_KERNEL); 663dee8268fSThierry Reding if (!plane) 664c7679306SThierry Reding return ERR_PTR(-ENOMEM); 665dee8268fSThierry Reding 666c7679306SThierry Reding plane->index = index; 667dee8268fSThierry Reding 668c7679306SThierry Reding num_formats = ARRAY_SIZE(tegra_overlay_plane_formats); 669c7679306SThierry Reding formats = tegra_overlay_plane_formats; 670c7679306SThierry Reding 671c7679306SThierry Reding err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe, 672c7679306SThierry Reding &tegra_overlay_plane_funcs, formats, 673c7679306SThierry Reding num_formats, DRM_PLANE_TYPE_OVERLAY); 674f002abc1SThierry Reding if (err < 0) { 675f002abc1SThierry Reding kfree(plane); 676c7679306SThierry Reding return ERR_PTR(err); 677dee8268fSThierry Reding } 678c7679306SThierry Reding 679c7679306SThierry Reding return &plane->base; 680c7679306SThierry Reding } 681c7679306SThierry Reding 682c7679306SThierry Reding static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc) 683c7679306SThierry Reding { 684c7679306SThierry Reding struct drm_plane *plane; 685c7679306SThierry Reding unsigned int i; 686c7679306SThierry Reding 687c7679306SThierry Reding for (i = 0; i < 2; i++) { 688c7679306SThierry Reding plane = tegra_dc_overlay_plane_create(drm, dc, 1 + i); 689c7679306SThierry Reding if (IS_ERR(plane)) 690c7679306SThierry Reding return PTR_ERR(plane); 691f002abc1SThierry Reding } 692dee8268fSThierry Reding 693dee8268fSThierry Reding return 0; 694dee8268fSThierry Reding } 695dee8268fSThierry Reding 696dee8268fSThierry Reding static int tegra_dc_set_base(struct tegra_dc *dc, int x, int y, 697dee8268fSThierry Reding struct drm_framebuffer *fb) 698dee8268fSThierry Reding { 699dee8268fSThierry Reding struct tegra_bo *bo = tegra_fb_get_plane(fb, 0); 700db7fbdfdSThierry Reding unsigned int h_offset = 0, v_offset = 0; 701c134f019SThierry Reding struct tegra_bo_tiling tiling; 702f925390eSThierry Reding unsigned int format, swap; 703dee8268fSThierry Reding unsigned long value; 704c134f019SThierry Reding int err; 705c134f019SThierry Reding 706c134f019SThierry Reding err = tegra_fb_get_tiling(fb, &tiling); 707c134f019SThierry Reding if (err < 0) 708c134f019SThierry Reding return err; 709dee8268fSThierry Reding 710dee8268fSThierry Reding tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER); 711dee8268fSThierry Reding 712dee8268fSThierry Reding value = fb->offsets[0] + y * fb->pitches[0] + 713dee8268fSThierry Reding x * fb->bits_per_pixel / 8; 714dee8268fSThierry Reding 715dee8268fSThierry Reding tegra_dc_writel(dc, bo->paddr + value, DC_WINBUF_START_ADDR); 716dee8268fSThierry Reding tegra_dc_writel(dc, fb->pitches[0], DC_WIN_LINE_STRIDE); 717f925390eSThierry Reding 718f925390eSThierry Reding format = tegra_dc_format(fb->pixel_format, &swap); 719dee8268fSThierry Reding tegra_dc_writel(dc, format, DC_WIN_COLOR_DEPTH); 720f925390eSThierry Reding tegra_dc_writel(dc, swap, DC_WIN_BYTE_SWAP); 721dee8268fSThierry Reding 722c134f019SThierry Reding if (dc->soc->supports_block_linear) { 723c134f019SThierry Reding unsigned long height = tiling.value; 724c134f019SThierry Reding 725c134f019SThierry Reding switch (tiling.mode) { 726c134f019SThierry Reding case TEGRA_BO_TILING_MODE_PITCH: 727c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_PITCH; 728c134f019SThierry Reding break; 729c134f019SThierry Reding 730c134f019SThierry Reding case TEGRA_BO_TILING_MODE_TILED: 731c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_TILED; 732c134f019SThierry Reding break; 733c134f019SThierry Reding 734c134f019SThierry Reding case TEGRA_BO_TILING_MODE_BLOCK: 735c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) | 736c134f019SThierry Reding DC_WINBUF_SURFACE_KIND_BLOCK; 737c134f019SThierry Reding break; 738c134f019SThierry Reding } 739c134f019SThierry Reding 740c134f019SThierry Reding tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND); 741773af77fSThierry Reding } else { 742c134f019SThierry Reding switch (tiling.mode) { 743c134f019SThierry Reding case TEGRA_BO_TILING_MODE_PITCH: 744773af77fSThierry Reding value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV | 745773af77fSThierry Reding DC_WIN_BUFFER_ADDR_MODE_LINEAR; 746c134f019SThierry Reding break; 747c134f019SThierry Reding 748c134f019SThierry Reding case TEGRA_BO_TILING_MODE_TILED: 749c134f019SThierry Reding value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV | 750c134f019SThierry Reding DC_WIN_BUFFER_ADDR_MODE_TILE; 751c134f019SThierry Reding break; 752c134f019SThierry Reding 753c134f019SThierry Reding case TEGRA_BO_TILING_MODE_BLOCK: 754c134f019SThierry Reding DRM_ERROR("hardware doesn't support block linear mode\n"); 755c134f019SThierry Reding return -EINVAL; 756773af77fSThierry Reding } 757773af77fSThierry Reding 758773af77fSThierry Reding tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE); 759c134f019SThierry Reding } 760773af77fSThierry Reding 761db7fbdfdSThierry Reding /* make sure bottom-up buffers are properly displayed */ 762db7fbdfdSThierry Reding if (tegra_fb_is_bottom_up(fb)) { 763db7fbdfdSThierry Reding value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS); 764eba66501SThierry Reding value |= V_DIRECTION; 765db7fbdfdSThierry Reding tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS); 766db7fbdfdSThierry Reding 767db7fbdfdSThierry Reding v_offset += fb->height - 1; 768db7fbdfdSThierry Reding } else { 769db7fbdfdSThierry Reding value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS); 770eba66501SThierry Reding value &= ~V_DIRECTION; 771db7fbdfdSThierry Reding tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS); 772db7fbdfdSThierry Reding } 773db7fbdfdSThierry Reding 774db7fbdfdSThierry Reding tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET); 775db7fbdfdSThierry Reding tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET); 776db7fbdfdSThierry Reding 777dee8268fSThierry Reding value = GENERAL_ACT_REQ | WIN_A_ACT_REQ; 778205d48edSThierry Reding tegra_dc_writel(dc, value << 8, DC_CMD_STATE_CONTROL); 779dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL); 780dee8268fSThierry Reding 781dee8268fSThierry Reding return 0; 782dee8268fSThierry Reding } 783dee8268fSThierry Reding 784dee8268fSThierry Reding void tegra_dc_enable_vblank(struct tegra_dc *dc) 785dee8268fSThierry Reding { 786dee8268fSThierry Reding unsigned long value, flags; 787dee8268fSThierry Reding 788dee8268fSThierry Reding spin_lock_irqsave(&dc->lock, flags); 789dee8268fSThierry Reding 790dee8268fSThierry Reding value = tegra_dc_readl(dc, DC_CMD_INT_MASK); 791dee8268fSThierry Reding value |= VBLANK_INT; 792dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_MASK); 793dee8268fSThierry Reding 794dee8268fSThierry Reding spin_unlock_irqrestore(&dc->lock, flags); 795dee8268fSThierry Reding } 796dee8268fSThierry Reding 797dee8268fSThierry Reding void tegra_dc_disable_vblank(struct tegra_dc *dc) 798dee8268fSThierry Reding { 799dee8268fSThierry Reding unsigned long value, flags; 800dee8268fSThierry Reding 801dee8268fSThierry Reding spin_lock_irqsave(&dc->lock, flags); 802dee8268fSThierry Reding 803dee8268fSThierry Reding value = tegra_dc_readl(dc, DC_CMD_INT_MASK); 804dee8268fSThierry Reding value &= ~VBLANK_INT; 805dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_MASK); 806dee8268fSThierry Reding 807dee8268fSThierry Reding spin_unlock_irqrestore(&dc->lock, flags); 808dee8268fSThierry Reding } 809dee8268fSThierry Reding 810dee8268fSThierry Reding static void tegra_dc_finish_page_flip(struct tegra_dc *dc) 811dee8268fSThierry Reding { 812dee8268fSThierry Reding struct drm_device *drm = dc->base.dev; 813dee8268fSThierry Reding struct drm_crtc *crtc = &dc->base; 814dee8268fSThierry Reding unsigned long flags, base; 815dee8268fSThierry Reding struct tegra_bo *bo; 816dee8268fSThierry Reding 817dee8268fSThierry Reding if (!dc->event) 818dee8268fSThierry Reding return; 819dee8268fSThierry Reding 820f4510a27SMatt Roper bo = tegra_fb_get_plane(crtc->primary->fb, 0); 821dee8268fSThierry Reding 822dee8268fSThierry Reding /* check if new start address has been latched */ 823dee8268fSThierry Reding tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS); 824dee8268fSThierry Reding base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR); 825dee8268fSThierry Reding tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS); 826dee8268fSThierry Reding 827f4510a27SMatt Roper if (base == bo->paddr + crtc->primary->fb->offsets[0]) { 828dee8268fSThierry Reding spin_lock_irqsave(&drm->event_lock, flags); 829*ed7dae58SThierry Reding drm_crtc_send_vblank_event(crtc, dc->event); 830*ed7dae58SThierry Reding drm_crtc_vblank_put(crtc); 831dee8268fSThierry Reding dc->event = NULL; 832dee8268fSThierry Reding spin_unlock_irqrestore(&drm->event_lock, flags); 833dee8268fSThierry Reding } 834dee8268fSThierry Reding } 835dee8268fSThierry Reding 836dee8268fSThierry Reding void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file) 837dee8268fSThierry Reding { 838dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 839dee8268fSThierry Reding struct drm_device *drm = crtc->dev; 840dee8268fSThierry Reding unsigned long flags; 841dee8268fSThierry Reding 842dee8268fSThierry Reding spin_lock_irqsave(&drm->event_lock, flags); 843dee8268fSThierry Reding 844dee8268fSThierry Reding if (dc->event && dc->event->base.file_priv == file) { 845dee8268fSThierry Reding dc->event->base.destroy(&dc->event->base); 846*ed7dae58SThierry Reding drm_crtc_vblank_put(crtc); 847dee8268fSThierry Reding dc->event = NULL; 848dee8268fSThierry Reding } 849dee8268fSThierry Reding 850dee8268fSThierry Reding spin_unlock_irqrestore(&drm->event_lock, flags); 851dee8268fSThierry Reding } 852dee8268fSThierry Reding 853dee8268fSThierry Reding static int tegra_dc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb, 854dee8268fSThierry Reding struct drm_pending_vblank_event *event, uint32_t page_flip_flags) 855dee8268fSThierry Reding { 856*ed7dae58SThierry Reding unsigned int pipe = drm_crtc_index(crtc); 857dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 858dee8268fSThierry Reding 859dee8268fSThierry Reding if (dc->event) 860dee8268fSThierry Reding return -EBUSY; 861dee8268fSThierry Reding 862dee8268fSThierry Reding if (event) { 863*ed7dae58SThierry Reding event->pipe = pipe; 864dee8268fSThierry Reding dc->event = event; 865*ed7dae58SThierry Reding drm_crtc_vblank_get(crtc); 866dee8268fSThierry Reding } 867dee8268fSThierry Reding 868dee8268fSThierry Reding tegra_dc_set_base(dc, 0, 0, fb); 869f4510a27SMatt Roper crtc->primary->fb = fb; 870dee8268fSThierry Reding 871dee8268fSThierry Reding return 0; 872dee8268fSThierry Reding } 873dee8268fSThierry Reding 874f002abc1SThierry Reding static void drm_crtc_clear(struct drm_crtc *crtc) 875f002abc1SThierry Reding { 876f002abc1SThierry Reding memset(crtc, 0, sizeof(*crtc)); 877f002abc1SThierry Reding } 878f002abc1SThierry Reding 879f002abc1SThierry Reding static void tegra_dc_destroy(struct drm_crtc *crtc) 880f002abc1SThierry Reding { 881f002abc1SThierry Reding drm_crtc_cleanup(crtc); 882f002abc1SThierry Reding drm_crtc_clear(crtc); 883f002abc1SThierry Reding } 884f002abc1SThierry Reding 885dee8268fSThierry Reding static const struct drm_crtc_funcs tegra_crtc_funcs = { 886dee8268fSThierry Reding .page_flip = tegra_dc_page_flip, 887dee8268fSThierry Reding .set_config = drm_crtc_helper_set_config, 888f002abc1SThierry Reding .destroy = tegra_dc_destroy, 889dee8268fSThierry Reding }; 890dee8268fSThierry Reding 891dee8268fSThierry Reding static void tegra_crtc_disable(struct drm_crtc *crtc) 892dee8268fSThierry Reding { 893f002abc1SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 894dee8268fSThierry Reding struct drm_device *drm = crtc->dev; 895dee8268fSThierry Reding struct drm_plane *plane; 896dee8268fSThierry Reding 8972b4c3661SDaniel Vetter drm_for_each_legacy_plane(plane, &drm->mode_config.plane_list) { 898dee8268fSThierry Reding if (plane->crtc == crtc) { 899c7679306SThierry Reding tegra_window_plane_disable(plane); 900dee8268fSThierry Reding plane->crtc = NULL; 901dee8268fSThierry Reding 902dee8268fSThierry Reding if (plane->fb) { 903dee8268fSThierry Reding drm_framebuffer_unreference(plane->fb); 904dee8268fSThierry Reding plane->fb = NULL; 905dee8268fSThierry Reding } 906dee8268fSThierry Reding } 907dee8268fSThierry Reding } 908f002abc1SThierry Reding 9098ff64c17SThierry Reding drm_crtc_vblank_off(crtc); 910c7679306SThierry Reding tegra_dc_commit(dc); 911dee8268fSThierry Reding } 912dee8268fSThierry Reding 913dee8268fSThierry Reding static bool tegra_crtc_mode_fixup(struct drm_crtc *crtc, 914dee8268fSThierry Reding const struct drm_display_mode *mode, 915dee8268fSThierry Reding struct drm_display_mode *adjusted) 916dee8268fSThierry Reding { 917dee8268fSThierry Reding return true; 918dee8268fSThierry Reding } 919dee8268fSThierry Reding 920dee8268fSThierry Reding static int tegra_dc_set_timings(struct tegra_dc *dc, 921dee8268fSThierry Reding struct drm_display_mode *mode) 922dee8268fSThierry Reding { 9230444c0ffSThierry Reding unsigned int h_ref_to_sync = 1; 9240444c0ffSThierry Reding unsigned int v_ref_to_sync = 1; 925dee8268fSThierry Reding unsigned long value; 926dee8268fSThierry Reding 927dee8268fSThierry Reding tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS); 928dee8268fSThierry Reding 929dee8268fSThierry Reding value = (v_ref_to_sync << 16) | h_ref_to_sync; 930dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC); 931dee8268fSThierry Reding 932dee8268fSThierry Reding value = ((mode->vsync_end - mode->vsync_start) << 16) | 933dee8268fSThierry Reding ((mode->hsync_end - mode->hsync_start) << 0); 934dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH); 935dee8268fSThierry Reding 936dee8268fSThierry Reding value = ((mode->vtotal - mode->vsync_end) << 16) | 937dee8268fSThierry Reding ((mode->htotal - mode->hsync_end) << 0); 938dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH); 939dee8268fSThierry Reding 940dee8268fSThierry Reding value = ((mode->vsync_start - mode->vdisplay) << 16) | 941dee8268fSThierry Reding ((mode->hsync_start - mode->hdisplay) << 0); 942dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH); 943dee8268fSThierry Reding 944dee8268fSThierry Reding value = (mode->vdisplay << 16) | mode->hdisplay; 945dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_ACTIVE); 946dee8268fSThierry Reding 947dee8268fSThierry Reding return 0; 948dee8268fSThierry Reding } 949dee8268fSThierry Reding 950dee8268fSThierry Reding static int tegra_crtc_setup_clk(struct drm_crtc *crtc, 951dbb3f2f7SThierry Reding struct drm_display_mode *mode) 952dee8268fSThierry Reding { 95391eded9bSThierry Reding unsigned long pclk = mode->clock * 1000; 954dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 955dee8268fSThierry Reding struct tegra_output *output = NULL; 956dee8268fSThierry Reding struct drm_encoder *encoder; 957dbb3f2f7SThierry Reding unsigned int div; 958dbb3f2f7SThierry Reding u32 value; 959dee8268fSThierry Reding long err; 960dee8268fSThierry Reding 961dee8268fSThierry Reding list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list, head) 962dee8268fSThierry Reding if (encoder->crtc == crtc) { 963dee8268fSThierry Reding output = encoder_to_output(encoder); 964dee8268fSThierry Reding break; 965dee8268fSThierry Reding } 966dee8268fSThierry Reding 967dee8268fSThierry Reding if (!output) 968dee8268fSThierry Reding return -ENODEV; 969dee8268fSThierry Reding 970dee8268fSThierry Reding /* 97191eded9bSThierry Reding * This assumes that the parent clock is pll_d_out0 or pll_d2_out 97291eded9bSThierry Reding * respectively, each of which divides the base pll_d by 2. 973dee8268fSThierry Reding */ 97491eded9bSThierry Reding err = tegra_output_setup_clock(output, dc->clk, pclk, &div); 975dee8268fSThierry Reding if (err < 0) { 976dee8268fSThierry Reding dev_err(dc->dev, "failed to setup clock: %ld\n", err); 977dee8268fSThierry Reding return err; 978dee8268fSThierry Reding } 979dee8268fSThierry Reding 98091eded9bSThierry Reding DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk), div); 981dbb3f2f7SThierry Reding 982dbb3f2f7SThierry Reding value = SHIFT_CLK_DIVIDER(div) | PIXEL_CLK_DIVIDER_PCD1; 983dbb3f2f7SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL); 984dee8268fSThierry Reding 985dee8268fSThierry Reding return 0; 986dee8268fSThierry Reding } 987dee8268fSThierry Reding 988dee8268fSThierry Reding static int tegra_crtc_mode_set(struct drm_crtc *crtc, 989dee8268fSThierry Reding struct drm_display_mode *mode, 990dee8268fSThierry Reding struct drm_display_mode *adjusted, 991dee8268fSThierry Reding int x, int y, struct drm_framebuffer *old_fb) 992dee8268fSThierry Reding { 993f4510a27SMatt Roper struct tegra_bo *bo = tegra_fb_get_plane(crtc->primary->fb, 0); 994dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 995dee8268fSThierry Reding struct tegra_dc_window window; 996dbb3f2f7SThierry Reding u32 value; 997dee8268fSThierry Reding int err; 998dee8268fSThierry Reding 999dbb3f2f7SThierry Reding err = tegra_crtc_setup_clk(crtc, mode); 1000dee8268fSThierry Reding if (err) { 1001dee8268fSThierry Reding dev_err(dc->dev, "failed to setup clock for CRTC: %d\n", err); 1002dee8268fSThierry Reding return err; 1003dee8268fSThierry Reding } 1004dee8268fSThierry Reding 1005dee8268fSThierry Reding /* program display mode */ 1006dee8268fSThierry Reding tegra_dc_set_timings(dc, mode); 1007dee8268fSThierry Reding 10088620fc62SThierry Reding /* interlacing isn't supported yet, so disable it */ 10098620fc62SThierry Reding if (dc->soc->supports_interlacing) { 10108620fc62SThierry Reding value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL); 10118620fc62SThierry Reding value &= ~INTERLACE_ENABLE; 10128620fc62SThierry Reding tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL); 10138620fc62SThierry Reding } 10148620fc62SThierry Reding 1015dee8268fSThierry Reding /* setup window parameters */ 1016dee8268fSThierry Reding memset(&window, 0, sizeof(window)); 1017dee8268fSThierry Reding window.src.x = 0; 1018dee8268fSThierry Reding window.src.y = 0; 1019dee8268fSThierry Reding window.src.w = mode->hdisplay; 1020dee8268fSThierry Reding window.src.h = mode->vdisplay; 1021dee8268fSThierry Reding window.dst.x = 0; 1022dee8268fSThierry Reding window.dst.y = 0; 1023dee8268fSThierry Reding window.dst.w = mode->hdisplay; 1024dee8268fSThierry Reding window.dst.h = mode->vdisplay; 1025f925390eSThierry Reding window.format = tegra_dc_format(crtc->primary->fb->pixel_format, 1026f925390eSThierry Reding &window.swap); 1027f4510a27SMatt Roper window.bits_per_pixel = crtc->primary->fb->bits_per_pixel; 1028f4510a27SMatt Roper window.stride[0] = crtc->primary->fb->pitches[0]; 1029dee8268fSThierry Reding window.base[0] = bo->paddr; 1030dee8268fSThierry Reding 1031dee8268fSThierry Reding err = tegra_dc_setup_window(dc, 0, &window); 1032dee8268fSThierry Reding if (err < 0) 1033dee8268fSThierry Reding dev_err(dc->dev, "failed to enable root plane\n"); 1034dee8268fSThierry Reding 1035dee8268fSThierry Reding return 0; 1036dee8268fSThierry Reding } 1037dee8268fSThierry Reding 1038dee8268fSThierry Reding static int tegra_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y, 1039dee8268fSThierry Reding struct drm_framebuffer *old_fb) 1040dee8268fSThierry Reding { 1041dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 1042dee8268fSThierry Reding 1043f4510a27SMatt Roper return tegra_dc_set_base(dc, x, y, crtc->primary->fb); 1044dee8268fSThierry Reding } 1045dee8268fSThierry Reding 1046dee8268fSThierry Reding static void tegra_crtc_prepare(struct drm_crtc *crtc) 1047dee8268fSThierry Reding { 1048dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 1049dee8268fSThierry Reding unsigned int syncpt; 1050dee8268fSThierry Reding unsigned long value; 1051dee8268fSThierry Reding 10528ff64c17SThierry Reding drm_crtc_vblank_off(crtc); 10538ff64c17SThierry Reding 1054dee8268fSThierry Reding /* hardware initialization */ 1055ca48080aSStephen Warren reset_control_deassert(dc->rst); 1056dee8268fSThierry Reding usleep_range(10000, 20000); 1057dee8268fSThierry Reding 1058dee8268fSThierry Reding if (dc->pipe) 1059dee8268fSThierry Reding syncpt = SYNCPT_VBLANK1; 1060dee8268fSThierry Reding else 1061dee8268fSThierry Reding syncpt = SYNCPT_VBLANK0; 1062dee8268fSThierry Reding 1063dee8268fSThierry Reding /* initialize display controller */ 1064dee8268fSThierry Reding tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL); 1065dee8268fSThierry Reding tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC); 1066dee8268fSThierry Reding 1067dee8268fSThierry Reding value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT; 1068dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_TYPE); 1069dee8268fSThierry Reding 1070dee8268fSThierry Reding value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | 1071dee8268fSThierry Reding WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT; 1072dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY); 1073dee8268fSThierry Reding 1074dee8268fSThierry Reding /* initialize timer */ 1075dee8268fSThierry Reding value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) | 1076dee8268fSThierry Reding WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20); 1077dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY); 1078dee8268fSThierry Reding 1079dee8268fSThierry Reding value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) | 1080dee8268fSThierry Reding WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1); 1081dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER); 1082dee8268fSThierry Reding 1083dee8268fSThierry Reding value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT; 1084dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE); 1085dee8268fSThierry Reding 1086dee8268fSThierry Reding value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT; 1087dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_MASK); 1088dee8268fSThierry Reding } 1089dee8268fSThierry Reding 1090dee8268fSThierry Reding static void tegra_crtc_commit(struct drm_crtc *crtc) 1091dee8268fSThierry Reding { 1092dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 1093dee8268fSThierry Reding 10948ff64c17SThierry Reding drm_crtc_vblank_on(crtc); 1095205d48edSThierry Reding tegra_dc_commit(dc); 1096dee8268fSThierry Reding } 1097dee8268fSThierry Reding 1098dee8268fSThierry Reding static void tegra_crtc_load_lut(struct drm_crtc *crtc) 1099dee8268fSThierry Reding { 1100dee8268fSThierry Reding } 1101dee8268fSThierry Reding 1102dee8268fSThierry Reding static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = { 1103dee8268fSThierry Reding .disable = tegra_crtc_disable, 1104dee8268fSThierry Reding .mode_fixup = tegra_crtc_mode_fixup, 1105dee8268fSThierry Reding .mode_set = tegra_crtc_mode_set, 1106dee8268fSThierry Reding .mode_set_base = tegra_crtc_mode_set_base, 1107dee8268fSThierry Reding .prepare = tegra_crtc_prepare, 1108dee8268fSThierry Reding .commit = tegra_crtc_commit, 1109dee8268fSThierry Reding .load_lut = tegra_crtc_load_lut, 1110dee8268fSThierry Reding }; 1111dee8268fSThierry Reding 1112dee8268fSThierry Reding static irqreturn_t tegra_dc_irq(int irq, void *data) 1113dee8268fSThierry Reding { 1114dee8268fSThierry Reding struct tegra_dc *dc = data; 1115dee8268fSThierry Reding unsigned long status; 1116dee8268fSThierry Reding 1117dee8268fSThierry Reding status = tegra_dc_readl(dc, DC_CMD_INT_STATUS); 1118dee8268fSThierry Reding tegra_dc_writel(dc, status, DC_CMD_INT_STATUS); 1119dee8268fSThierry Reding 1120dee8268fSThierry Reding if (status & FRAME_END_INT) { 1121dee8268fSThierry Reding /* 1122dee8268fSThierry Reding dev_dbg(dc->dev, "%s(): frame end\n", __func__); 1123dee8268fSThierry Reding */ 1124dee8268fSThierry Reding } 1125dee8268fSThierry Reding 1126dee8268fSThierry Reding if (status & VBLANK_INT) { 1127dee8268fSThierry Reding /* 1128dee8268fSThierry Reding dev_dbg(dc->dev, "%s(): vertical blank\n", __func__); 1129dee8268fSThierry Reding */ 1130*ed7dae58SThierry Reding drm_crtc_handle_vblank(&dc->base); 1131dee8268fSThierry Reding tegra_dc_finish_page_flip(dc); 1132dee8268fSThierry Reding } 1133dee8268fSThierry Reding 1134dee8268fSThierry Reding if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) { 1135dee8268fSThierry Reding /* 1136dee8268fSThierry Reding dev_dbg(dc->dev, "%s(): underflow\n", __func__); 1137dee8268fSThierry Reding */ 1138dee8268fSThierry Reding } 1139dee8268fSThierry Reding 1140dee8268fSThierry Reding return IRQ_HANDLED; 1141dee8268fSThierry Reding } 1142dee8268fSThierry Reding 1143dee8268fSThierry Reding static int tegra_dc_show_regs(struct seq_file *s, void *data) 1144dee8268fSThierry Reding { 1145dee8268fSThierry Reding struct drm_info_node *node = s->private; 1146dee8268fSThierry Reding struct tegra_dc *dc = node->info_ent->data; 1147dee8268fSThierry Reding 1148dee8268fSThierry Reding #define DUMP_REG(name) \ 114903a60569SThierry Reding seq_printf(s, "%-40s %#05x %08x\n", #name, name, \ 1150dee8268fSThierry Reding tegra_dc_readl(dc, name)) 1151dee8268fSThierry Reding 1152dee8268fSThierry Reding DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT); 1153dee8268fSThierry Reding DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL); 1154dee8268fSThierry Reding DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR); 1155dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT); 1156dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL); 1157dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR); 1158dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT); 1159dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL); 1160dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR); 1161dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT); 1162dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL); 1163dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR); 1164dee8268fSThierry Reding DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC); 1165dee8268fSThierry Reding DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0); 1166dee8268fSThierry Reding DUMP_REG(DC_CMD_DISPLAY_COMMAND); 1167dee8268fSThierry Reding DUMP_REG(DC_CMD_SIGNAL_RAISE); 1168dee8268fSThierry Reding DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL); 1169dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_STATUS); 1170dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_MASK); 1171dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_ENABLE); 1172dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_TYPE); 1173dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_POLARITY); 1174dee8268fSThierry Reding DUMP_REG(DC_CMD_SIGNAL_RAISE1); 1175dee8268fSThierry Reding DUMP_REG(DC_CMD_SIGNAL_RAISE2); 1176dee8268fSThierry Reding DUMP_REG(DC_CMD_SIGNAL_RAISE3); 1177dee8268fSThierry Reding DUMP_REG(DC_CMD_STATE_ACCESS); 1178dee8268fSThierry Reding DUMP_REG(DC_CMD_STATE_CONTROL); 1179dee8268fSThierry Reding DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER); 1180dee8268fSThierry Reding DUMP_REG(DC_CMD_REG_ACT_CONTROL); 1181dee8268fSThierry Reding DUMP_REG(DC_COM_CRC_CONTROL); 1182dee8268fSThierry Reding DUMP_REG(DC_COM_CRC_CHECKSUM); 1183dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0)); 1184dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1)); 1185dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2)); 1186dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3)); 1187dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0)); 1188dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1)); 1189dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2)); 1190dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3)); 1191dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0)); 1192dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1)); 1193dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2)); 1194dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3)); 1195dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0)); 1196dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1)); 1197dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2)); 1198dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3)); 1199dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_DATA(0)); 1200dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_DATA(1)); 1201dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0)); 1202dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1)); 1203dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2)); 1204dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3)); 1205dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4)); 1206dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5)); 1207dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6)); 1208dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_MISC_CONTROL); 1209dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_PM0_CONTROL); 1210dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE); 1211dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_PM1_CONTROL); 1212dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE); 1213dee8268fSThierry Reding DUMP_REG(DC_COM_SPI_CONTROL); 1214dee8268fSThierry Reding DUMP_REG(DC_COM_SPI_START_BYTE); 1215dee8268fSThierry Reding DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB); 1216dee8268fSThierry Reding DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD); 1217dee8268fSThierry Reding DUMP_REG(DC_COM_HSPI_CS_DC); 1218dee8268fSThierry Reding DUMP_REG(DC_COM_SCRATCH_REGISTER_A); 1219dee8268fSThierry Reding DUMP_REG(DC_COM_SCRATCH_REGISTER_B); 1220dee8268fSThierry Reding DUMP_REG(DC_COM_GPIO_CTRL); 1221dee8268fSThierry Reding DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER); 1222dee8268fSThierry Reding DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED); 1223dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0); 1224dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1); 1225dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_WIN_OPTIONS); 1226dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY); 1227dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER); 1228dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS); 1229dee8268fSThierry Reding DUMP_REG(DC_DISP_REF_TO_SYNC); 1230dee8268fSThierry Reding DUMP_REG(DC_DISP_SYNC_WIDTH); 1231dee8268fSThierry Reding DUMP_REG(DC_DISP_BACK_PORCH); 1232dee8268fSThierry Reding DUMP_REG(DC_DISP_ACTIVE); 1233dee8268fSThierry Reding DUMP_REG(DC_DISP_FRONT_PORCH); 1234dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_CONTROL); 1235dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_POSITION_A); 1236dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_POSITION_B); 1237dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_POSITION_C); 1238dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_POSITION_D); 1239dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_CONTROL); 1240dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_POSITION_A); 1241dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_POSITION_B); 1242dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_POSITION_C); 1243dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_POSITION_D); 1244dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_CONTROL); 1245dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_POSITION_A); 1246dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_POSITION_B); 1247dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_POSITION_C); 1248dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_POSITION_D); 1249dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE0_CONTROL); 1250dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE0_POSITION_A); 1251dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE0_POSITION_B); 1252dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE0_POSITION_C); 1253dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE1_CONTROL); 1254dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE1_POSITION_A); 1255dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE1_POSITION_B); 1256dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE1_POSITION_C); 1257dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE2_CONTROL); 1258dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE2_POSITION_A); 1259dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE3_CONTROL); 1260dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE3_POSITION_A); 1261dee8268fSThierry Reding DUMP_REG(DC_DISP_M0_CONTROL); 1262dee8268fSThierry Reding DUMP_REG(DC_DISP_M1_CONTROL); 1263dee8268fSThierry Reding DUMP_REG(DC_DISP_DI_CONTROL); 1264dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_CONTROL); 1265dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_SELECT_A); 1266dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_SELECT_B); 1267dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_SELECT_C); 1268dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_SELECT_D); 1269dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL); 1270dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL); 1271dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_COLOR_CONTROL); 1272dee8268fSThierry Reding DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS); 1273dee8268fSThierry Reding DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS); 1274dee8268fSThierry Reding DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS); 1275dee8268fSThierry Reding DUMP_REG(DC_DISP_LCD_SPI_OPTIONS); 1276dee8268fSThierry Reding DUMP_REG(DC_DISP_BORDER_COLOR); 1277dee8268fSThierry Reding DUMP_REG(DC_DISP_COLOR_KEY0_LOWER); 1278dee8268fSThierry Reding DUMP_REG(DC_DISP_COLOR_KEY0_UPPER); 1279dee8268fSThierry Reding DUMP_REG(DC_DISP_COLOR_KEY1_LOWER); 1280dee8268fSThierry Reding DUMP_REG(DC_DISP_COLOR_KEY1_UPPER); 1281dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_FOREGROUND); 1282dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_BACKGROUND); 1283dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_START_ADDR); 1284dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS); 1285dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_POSITION); 1286dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_POSITION_NS); 1287dee8268fSThierry Reding DUMP_REG(DC_DISP_INIT_SEQ_CONTROL); 1288dee8268fSThierry Reding DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A); 1289dee8268fSThierry Reding DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B); 1290dee8268fSThierry Reding DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C); 1291dee8268fSThierry Reding DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D); 1292dee8268fSThierry Reding DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL); 1293dee8268fSThierry Reding DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST); 1294dee8268fSThierry Reding DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST); 1295dee8268fSThierry Reding DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST); 1296dee8268fSThierry Reding DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST); 1297dee8268fSThierry Reding DUMP_REG(DC_DISP_DAC_CRT_CTRL); 1298dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_MISC_CONTROL); 1299dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_CONTROL); 1300dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_CSC_COEFF); 1301dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(0)); 1302dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(1)); 1303dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(2)); 1304dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(3)); 1305dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(4)); 1306dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(5)); 1307dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(6)); 1308dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(7)); 1309dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(8)); 1310dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_FLICKER_CONTROL); 1311dee8268fSThierry Reding DUMP_REG(DC_DISP_DC_PIXEL_COUNT); 1312dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(0)); 1313dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(1)); 1314dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(2)); 1315dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(3)); 1316dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(4)); 1317dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(5)); 1318dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(6)); 1319dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(7)); 1320dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_TF(0)); 1321dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_TF(1)); 1322dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_TF(2)); 1323dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_TF(3)); 1324dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_CONTROL); 1325dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HW_K_VALUES); 1326dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_MAN_K_VALUES); 1327e687651bSThierry Reding DUMP_REG(DC_DISP_CURSOR_START_ADDR_HI); 1328e687651bSThierry Reding DUMP_REG(DC_DISP_BLEND_CURSOR_CONTROL); 1329dee8268fSThierry Reding DUMP_REG(DC_WIN_WIN_OPTIONS); 1330dee8268fSThierry Reding DUMP_REG(DC_WIN_BYTE_SWAP); 1331dee8268fSThierry Reding DUMP_REG(DC_WIN_BUFFER_CONTROL); 1332dee8268fSThierry Reding DUMP_REG(DC_WIN_COLOR_DEPTH); 1333dee8268fSThierry Reding DUMP_REG(DC_WIN_POSITION); 1334dee8268fSThierry Reding DUMP_REG(DC_WIN_SIZE); 1335dee8268fSThierry Reding DUMP_REG(DC_WIN_PRESCALED_SIZE); 1336dee8268fSThierry Reding DUMP_REG(DC_WIN_H_INITIAL_DDA); 1337dee8268fSThierry Reding DUMP_REG(DC_WIN_V_INITIAL_DDA); 1338dee8268fSThierry Reding DUMP_REG(DC_WIN_DDA_INC); 1339dee8268fSThierry Reding DUMP_REG(DC_WIN_LINE_STRIDE); 1340dee8268fSThierry Reding DUMP_REG(DC_WIN_BUF_STRIDE); 1341dee8268fSThierry Reding DUMP_REG(DC_WIN_UV_BUF_STRIDE); 1342dee8268fSThierry Reding DUMP_REG(DC_WIN_BUFFER_ADDR_MODE); 1343dee8268fSThierry Reding DUMP_REG(DC_WIN_DV_CONTROL); 1344dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_NOKEY); 1345dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_1WIN); 1346dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_2WIN_X); 1347dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_2WIN_Y); 1348dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_3WIN_XY); 1349dee8268fSThierry Reding DUMP_REG(DC_WIN_HP_FETCH_CONTROL); 1350dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR); 1351dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_NS); 1352dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_U); 1353dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_U_NS); 1354dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_V); 1355dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_V_NS); 1356dee8268fSThierry Reding DUMP_REG(DC_WINBUF_ADDR_H_OFFSET); 1357dee8268fSThierry Reding DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS); 1358dee8268fSThierry Reding DUMP_REG(DC_WINBUF_ADDR_V_OFFSET); 1359dee8268fSThierry Reding DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS); 1360dee8268fSThierry Reding DUMP_REG(DC_WINBUF_UFLOW_STATUS); 1361dee8268fSThierry Reding DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS); 1362dee8268fSThierry Reding DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS); 1363dee8268fSThierry Reding DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS); 1364dee8268fSThierry Reding 1365dee8268fSThierry Reding #undef DUMP_REG 1366dee8268fSThierry Reding 1367dee8268fSThierry Reding return 0; 1368dee8268fSThierry Reding } 1369dee8268fSThierry Reding 1370dee8268fSThierry Reding static struct drm_info_list debugfs_files[] = { 1371dee8268fSThierry Reding { "regs", tegra_dc_show_regs, 0, NULL }, 1372dee8268fSThierry Reding }; 1373dee8268fSThierry Reding 1374dee8268fSThierry Reding static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor) 1375dee8268fSThierry Reding { 1376dee8268fSThierry Reding unsigned int i; 1377dee8268fSThierry Reding char *name; 1378dee8268fSThierry Reding int err; 1379dee8268fSThierry Reding 1380dee8268fSThierry Reding name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe); 1381dee8268fSThierry Reding dc->debugfs = debugfs_create_dir(name, minor->debugfs_root); 1382dee8268fSThierry Reding kfree(name); 1383dee8268fSThierry Reding 1384dee8268fSThierry Reding if (!dc->debugfs) 1385dee8268fSThierry Reding return -ENOMEM; 1386dee8268fSThierry Reding 1387dee8268fSThierry Reding dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files), 1388dee8268fSThierry Reding GFP_KERNEL); 1389dee8268fSThierry Reding if (!dc->debugfs_files) { 1390dee8268fSThierry Reding err = -ENOMEM; 1391dee8268fSThierry Reding goto remove; 1392dee8268fSThierry Reding } 1393dee8268fSThierry Reding 1394dee8268fSThierry Reding for (i = 0; i < ARRAY_SIZE(debugfs_files); i++) 1395dee8268fSThierry Reding dc->debugfs_files[i].data = dc; 1396dee8268fSThierry Reding 1397dee8268fSThierry Reding err = drm_debugfs_create_files(dc->debugfs_files, 1398dee8268fSThierry Reding ARRAY_SIZE(debugfs_files), 1399dee8268fSThierry Reding dc->debugfs, minor); 1400dee8268fSThierry Reding if (err < 0) 1401dee8268fSThierry Reding goto free; 1402dee8268fSThierry Reding 1403dee8268fSThierry Reding dc->minor = minor; 1404dee8268fSThierry Reding 1405dee8268fSThierry Reding return 0; 1406dee8268fSThierry Reding 1407dee8268fSThierry Reding free: 1408dee8268fSThierry Reding kfree(dc->debugfs_files); 1409dee8268fSThierry Reding dc->debugfs_files = NULL; 1410dee8268fSThierry Reding remove: 1411dee8268fSThierry Reding debugfs_remove(dc->debugfs); 1412dee8268fSThierry Reding dc->debugfs = NULL; 1413dee8268fSThierry Reding 1414dee8268fSThierry Reding return err; 1415dee8268fSThierry Reding } 1416dee8268fSThierry Reding 1417dee8268fSThierry Reding static int tegra_dc_debugfs_exit(struct tegra_dc *dc) 1418dee8268fSThierry Reding { 1419dee8268fSThierry Reding drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files), 1420dee8268fSThierry Reding dc->minor); 1421dee8268fSThierry Reding dc->minor = NULL; 1422dee8268fSThierry Reding 1423dee8268fSThierry Reding kfree(dc->debugfs_files); 1424dee8268fSThierry Reding dc->debugfs_files = NULL; 1425dee8268fSThierry Reding 1426dee8268fSThierry Reding debugfs_remove(dc->debugfs); 1427dee8268fSThierry Reding dc->debugfs = NULL; 1428dee8268fSThierry Reding 1429dee8268fSThierry Reding return 0; 1430dee8268fSThierry Reding } 1431dee8268fSThierry Reding 1432dee8268fSThierry Reding static int tegra_dc_init(struct host1x_client *client) 1433dee8268fSThierry Reding { 14349910f5c4SThierry Reding struct drm_device *drm = dev_get_drvdata(client->parent); 1435dee8268fSThierry Reding struct tegra_dc *dc = host1x_client_to_dc(client); 1436d1f3e1e0SThierry Reding struct tegra_drm *tegra = drm->dev_private; 1437c7679306SThierry Reding struct drm_plane *primary = NULL; 1438c7679306SThierry Reding struct drm_plane *cursor = NULL; 1439dee8268fSThierry Reding int err; 1440dee8268fSThierry Reding 1441df06b759SThierry Reding if (tegra->domain) { 1442df06b759SThierry Reding err = iommu_attach_device(tegra->domain, dc->dev); 1443df06b759SThierry Reding if (err < 0) { 1444df06b759SThierry Reding dev_err(dc->dev, "failed to attach to domain: %d\n", 1445df06b759SThierry Reding err); 1446df06b759SThierry Reding return err; 1447df06b759SThierry Reding } 1448df06b759SThierry Reding 1449df06b759SThierry Reding dc->domain = tegra->domain; 1450df06b759SThierry Reding } 1451df06b759SThierry Reding 1452c7679306SThierry Reding primary = tegra_dc_primary_plane_create(drm, dc); 1453c7679306SThierry Reding if (IS_ERR(primary)) { 1454c7679306SThierry Reding err = PTR_ERR(primary); 1455c7679306SThierry Reding goto cleanup; 1456c7679306SThierry Reding } 1457c7679306SThierry Reding 1458c7679306SThierry Reding if (dc->soc->supports_cursor) { 1459c7679306SThierry Reding cursor = tegra_dc_cursor_plane_create(drm, dc); 1460c7679306SThierry Reding if (IS_ERR(cursor)) { 1461c7679306SThierry Reding err = PTR_ERR(cursor); 1462c7679306SThierry Reding goto cleanup; 1463c7679306SThierry Reding } 1464c7679306SThierry Reding } 1465c7679306SThierry Reding 1466c7679306SThierry Reding err = drm_crtc_init_with_planes(drm, &dc->base, primary, cursor, 1467c7679306SThierry Reding &tegra_crtc_funcs); 1468c7679306SThierry Reding if (err < 0) 1469c7679306SThierry Reding goto cleanup; 1470c7679306SThierry Reding 1471dee8268fSThierry Reding drm_mode_crtc_set_gamma_size(&dc->base, 256); 1472dee8268fSThierry Reding drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs); 1473dee8268fSThierry Reding 1474d1f3e1e0SThierry Reding /* 1475d1f3e1e0SThierry Reding * Keep track of the minimum pitch alignment across all display 1476d1f3e1e0SThierry Reding * controllers. 1477d1f3e1e0SThierry Reding */ 1478d1f3e1e0SThierry Reding if (dc->soc->pitch_align > tegra->pitch_align) 1479d1f3e1e0SThierry Reding tegra->pitch_align = dc->soc->pitch_align; 1480d1f3e1e0SThierry Reding 14819910f5c4SThierry Reding err = tegra_dc_rgb_init(drm, dc); 1482dee8268fSThierry Reding if (err < 0 && err != -ENODEV) { 1483dee8268fSThierry Reding dev_err(dc->dev, "failed to initialize RGB output: %d\n", err); 1484c7679306SThierry Reding goto cleanup; 1485dee8268fSThierry Reding } 1486dee8268fSThierry Reding 14879910f5c4SThierry Reding err = tegra_dc_add_planes(drm, dc); 1488dee8268fSThierry Reding if (err < 0) 1489c7679306SThierry Reding goto cleanup; 1490dee8268fSThierry Reding 1491dee8268fSThierry Reding if (IS_ENABLED(CONFIG_DEBUG_FS)) { 14929910f5c4SThierry Reding err = tegra_dc_debugfs_init(dc, drm->primary); 1493dee8268fSThierry Reding if (err < 0) 1494dee8268fSThierry Reding dev_err(dc->dev, "debugfs setup failed: %d\n", err); 1495dee8268fSThierry Reding } 1496dee8268fSThierry Reding 1497dee8268fSThierry Reding err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0, 1498dee8268fSThierry Reding dev_name(dc->dev), dc); 1499dee8268fSThierry Reding if (err < 0) { 1500dee8268fSThierry Reding dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq, 1501dee8268fSThierry Reding err); 1502c7679306SThierry Reding goto cleanup; 1503dee8268fSThierry Reding } 1504dee8268fSThierry Reding 1505dee8268fSThierry Reding return 0; 1506c7679306SThierry Reding 1507c7679306SThierry Reding cleanup: 1508c7679306SThierry Reding if (cursor) 1509c7679306SThierry Reding drm_plane_cleanup(cursor); 1510c7679306SThierry Reding 1511c7679306SThierry Reding if (primary) 1512c7679306SThierry Reding drm_plane_cleanup(primary); 1513c7679306SThierry Reding 1514c7679306SThierry Reding if (tegra->domain) { 1515c7679306SThierry Reding iommu_detach_device(tegra->domain, dc->dev); 1516c7679306SThierry Reding dc->domain = NULL; 1517c7679306SThierry Reding } 1518c7679306SThierry Reding 1519c7679306SThierry Reding return err; 1520dee8268fSThierry Reding } 1521dee8268fSThierry Reding 1522dee8268fSThierry Reding static int tegra_dc_exit(struct host1x_client *client) 1523dee8268fSThierry Reding { 1524dee8268fSThierry Reding struct tegra_dc *dc = host1x_client_to_dc(client); 1525dee8268fSThierry Reding int err; 1526dee8268fSThierry Reding 1527dee8268fSThierry Reding devm_free_irq(dc->dev, dc->irq, dc); 1528dee8268fSThierry Reding 1529dee8268fSThierry Reding if (IS_ENABLED(CONFIG_DEBUG_FS)) { 1530dee8268fSThierry Reding err = tegra_dc_debugfs_exit(dc); 1531dee8268fSThierry Reding if (err < 0) 1532dee8268fSThierry Reding dev_err(dc->dev, "debugfs cleanup failed: %d\n", err); 1533dee8268fSThierry Reding } 1534dee8268fSThierry Reding 1535dee8268fSThierry Reding err = tegra_dc_rgb_exit(dc); 1536dee8268fSThierry Reding if (err) { 1537dee8268fSThierry Reding dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err); 1538dee8268fSThierry Reding return err; 1539dee8268fSThierry Reding } 1540dee8268fSThierry Reding 1541df06b759SThierry Reding if (dc->domain) { 1542df06b759SThierry Reding iommu_detach_device(dc->domain, dc->dev); 1543df06b759SThierry Reding dc->domain = NULL; 1544df06b759SThierry Reding } 1545df06b759SThierry Reding 1546dee8268fSThierry Reding return 0; 1547dee8268fSThierry Reding } 1548dee8268fSThierry Reding 1549dee8268fSThierry Reding static const struct host1x_client_ops dc_client_ops = { 1550dee8268fSThierry Reding .init = tegra_dc_init, 1551dee8268fSThierry Reding .exit = tegra_dc_exit, 1552dee8268fSThierry Reding }; 1553dee8268fSThierry Reding 15548620fc62SThierry Reding static const struct tegra_dc_soc_info tegra20_dc_soc_info = { 15558620fc62SThierry Reding .supports_interlacing = false, 1556e687651bSThierry Reding .supports_cursor = false, 1557c134f019SThierry Reding .supports_block_linear = false, 1558d1f3e1e0SThierry Reding .pitch_align = 8, 15599c012700SThierry Reding .has_powergate = false, 15608620fc62SThierry Reding }; 15618620fc62SThierry Reding 15628620fc62SThierry Reding static const struct tegra_dc_soc_info tegra30_dc_soc_info = { 15638620fc62SThierry Reding .supports_interlacing = false, 1564e687651bSThierry Reding .supports_cursor = false, 1565c134f019SThierry Reding .supports_block_linear = false, 1566d1f3e1e0SThierry Reding .pitch_align = 8, 15679c012700SThierry Reding .has_powergate = false, 1568d1f3e1e0SThierry Reding }; 1569d1f3e1e0SThierry Reding 1570d1f3e1e0SThierry Reding static const struct tegra_dc_soc_info tegra114_dc_soc_info = { 1571d1f3e1e0SThierry Reding .supports_interlacing = false, 1572d1f3e1e0SThierry Reding .supports_cursor = false, 1573d1f3e1e0SThierry Reding .supports_block_linear = false, 1574d1f3e1e0SThierry Reding .pitch_align = 64, 15759c012700SThierry Reding .has_powergate = true, 15768620fc62SThierry Reding }; 15778620fc62SThierry Reding 15788620fc62SThierry Reding static const struct tegra_dc_soc_info tegra124_dc_soc_info = { 15798620fc62SThierry Reding .supports_interlacing = true, 1580e687651bSThierry Reding .supports_cursor = true, 1581c134f019SThierry Reding .supports_block_linear = true, 1582d1f3e1e0SThierry Reding .pitch_align = 64, 15839c012700SThierry Reding .has_powergate = true, 15848620fc62SThierry Reding }; 15858620fc62SThierry Reding 15868620fc62SThierry Reding static const struct of_device_id tegra_dc_of_match[] = { 15878620fc62SThierry Reding { 15888620fc62SThierry Reding .compatible = "nvidia,tegra124-dc", 15898620fc62SThierry Reding .data = &tegra124_dc_soc_info, 15908620fc62SThierry Reding }, { 15919c012700SThierry Reding .compatible = "nvidia,tegra114-dc", 15929c012700SThierry Reding .data = &tegra114_dc_soc_info, 15939c012700SThierry Reding }, { 15948620fc62SThierry Reding .compatible = "nvidia,tegra30-dc", 15958620fc62SThierry Reding .data = &tegra30_dc_soc_info, 15968620fc62SThierry Reding }, { 15978620fc62SThierry Reding .compatible = "nvidia,tegra20-dc", 15988620fc62SThierry Reding .data = &tegra20_dc_soc_info, 15998620fc62SThierry Reding }, { 16008620fc62SThierry Reding /* sentinel */ 16018620fc62SThierry Reding } 16028620fc62SThierry Reding }; 1603ef70728cSStephen Warren MODULE_DEVICE_TABLE(of, tegra_dc_of_match); 16048620fc62SThierry Reding 160513411dddSThierry Reding static int tegra_dc_parse_dt(struct tegra_dc *dc) 160613411dddSThierry Reding { 160713411dddSThierry Reding struct device_node *np; 160813411dddSThierry Reding u32 value = 0; 160913411dddSThierry Reding int err; 161013411dddSThierry Reding 161113411dddSThierry Reding err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value); 161213411dddSThierry Reding if (err < 0) { 161313411dddSThierry Reding dev_err(dc->dev, "missing \"nvidia,head\" property\n"); 161413411dddSThierry Reding 161513411dddSThierry Reding /* 161613411dddSThierry Reding * If the nvidia,head property isn't present, try to find the 161713411dddSThierry Reding * correct head number by looking up the position of this 161813411dddSThierry Reding * display controller's node within the device tree. Assuming 161913411dddSThierry Reding * that the nodes are ordered properly in the DTS file and 162013411dddSThierry Reding * that the translation into a flattened device tree blob 162113411dddSThierry Reding * preserves that ordering this will actually yield the right 162213411dddSThierry Reding * head number. 162313411dddSThierry Reding * 162413411dddSThierry Reding * If those assumptions don't hold, this will still work for 162513411dddSThierry Reding * cases where only a single display controller is used. 162613411dddSThierry Reding */ 162713411dddSThierry Reding for_each_matching_node(np, tegra_dc_of_match) { 162813411dddSThierry Reding if (np == dc->dev->of_node) 162913411dddSThierry Reding break; 163013411dddSThierry Reding 163113411dddSThierry Reding value++; 163213411dddSThierry Reding } 163313411dddSThierry Reding } 163413411dddSThierry Reding 163513411dddSThierry Reding dc->pipe = value; 163613411dddSThierry Reding 163713411dddSThierry Reding return 0; 163813411dddSThierry Reding } 163913411dddSThierry Reding 1640dee8268fSThierry Reding static int tegra_dc_probe(struct platform_device *pdev) 1641dee8268fSThierry Reding { 16428620fc62SThierry Reding const struct of_device_id *id; 1643dee8268fSThierry Reding struct resource *regs; 1644dee8268fSThierry Reding struct tegra_dc *dc; 1645dee8268fSThierry Reding int err; 1646dee8268fSThierry Reding 1647dee8268fSThierry Reding dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL); 1648dee8268fSThierry Reding if (!dc) 1649dee8268fSThierry Reding return -ENOMEM; 1650dee8268fSThierry Reding 16518620fc62SThierry Reding id = of_match_node(tegra_dc_of_match, pdev->dev.of_node); 16528620fc62SThierry Reding if (!id) 16538620fc62SThierry Reding return -ENODEV; 16548620fc62SThierry Reding 1655dee8268fSThierry Reding spin_lock_init(&dc->lock); 1656dee8268fSThierry Reding INIT_LIST_HEAD(&dc->list); 1657dee8268fSThierry Reding dc->dev = &pdev->dev; 16588620fc62SThierry Reding dc->soc = id->data; 1659dee8268fSThierry Reding 166013411dddSThierry Reding err = tegra_dc_parse_dt(dc); 166113411dddSThierry Reding if (err < 0) 166213411dddSThierry Reding return err; 166313411dddSThierry Reding 1664dee8268fSThierry Reding dc->clk = devm_clk_get(&pdev->dev, NULL); 1665dee8268fSThierry Reding if (IS_ERR(dc->clk)) { 1666dee8268fSThierry Reding dev_err(&pdev->dev, "failed to get clock\n"); 1667dee8268fSThierry Reding return PTR_ERR(dc->clk); 1668dee8268fSThierry Reding } 1669dee8268fSThierry Reding 1670ca48080aSStephen Warren dc->rst = devm_reset_control_get(&pdev->dev, "dc"); 1671ca48080aSStephen Warren if (IS_ERR(dc->rst)) { 1672ca48080aSStephen Warren dev_err(&pdev->dev, "failed to get reset\n"); 1673ca48080aSStephen Warren return PTR_ERR(dc->rst); 1674ca48080aSStephen Warren } 1675ca48080aSStephen Warren 16769c012700SThierry Reding if (dc->soc->has_powergate) { 16779c012700SThierry Reding if (dc->pipe == 0) 16789c012700SThierry Reding dc->powergate = TEGRA_POWERGATE_DIS; 16799c012700SThierry Reding else 16809c012700SThierry Reding dc->powergate = TEGRA_POWERGATE_DISB; 16819c012700SThierry Reding 16829c012700SThierry Reding err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk, 16839c012700SThierry Reding dc->rst); 16849c012700SThierry Reding if (err < 0) { 16859c012700SThierry Reding dev_err(&pdev->dev, "failed to power partition: %d\n", 16869c012700SThierry Reding err); 1687dee8268fSThierry Reding return err; 16889c012700SThierry Reding } 16899c012700SThierry Reding } else { 16909c012700SThierry Reding err = clk_prepare_enable(dc->clk); 16919c012700SThierry Reding if (err < 0) { 16929c012700SThierry Reding dev_err(&pdev->dev, "failed to enable clock: %d\n", 16939c012700SThierry Reding err); 16949c012700SThierry Reding return err; 16959c012700SThierry Reding } 16969c012700SThierry Reding 16979c012700SThierry Reding err = reset_control_deassert(dc->rst); 16989c012700SThierry Reding if (err < 0) { 16999c012700SThierry Reding dev_err(&pdev->dev, "failed to deassert reset: %d\n", 17009c012700SThierry Reding err); 17019c012700SThierry Reding return err; 17029c012700SThierry Reding } 17039c012700SThierry Reding } 1704dee8268fSThierry Reding 1705dee8268fSThierry Reding regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1706dee8268fSThierry Reding dc->regs = devm_ioremap_resource(&pdev->dev, regs); 1707dee8268fSThierry Reding if (IS_ERR(dc->regs)) 1708dee8268fSThierry Reding return PTR_ERR(dc->regs); 1709dee8268fSThierry Reding 1710dee8268fSThierry Reding dc->irq = platform_get_irq(pdev, 0); 1711dee8268fSThierry Reding if (dc->irq < 0) { 1712dee8268fSThierry Reding dev_err(&pdev->dev, "failed to get IRQ\n"); 1713dee8268fSThierry Reding return -ENXIO; 1714dee8268fSThierry Reding } 1715dee8268fSThierry Reding 1716dee8268fSThierry Reding INIT_LIST_HEAD(&dc->client.list); 1717dee8268fSThierry Reding dc->client.ops = &dc_client_ops; 1718dee8268fSThierry Reding dc->client.dev = &pdev->dev; 1719dee8268fSThierry Reding 1720dee8268fSThierry Reding err = tegra_dc_rgb_probe(dc); 1721dee8268fSThierry Reding if (err < 0 && err != -ENODEV) { 1722dee8268fSThierry Reding dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err); 1723dee8268fSThierry Reding return err; 1724dee8268fSThierry Reding } 1725dee8268fSThierry Reding 1726dee8268fSThierry Reding err = host1x_client_register(&dc->client); 1727dee8268fSThierry Reding if (err < 0) { 1728dee8268fSThierry Reding dev_err(&pdev->dev, "failed to register host1x client: %d\n", 1729dee8268fSThierry Reding err); 1730dee8268fSThierry Reding return err; 1731dee8268fSThierry Reding } 1732dee8268fSThierry Reding 1733dee8268fSThierry Reding platform_set_drvdata(pdev, dc); 1734dee8268fSThierry Reding 1735dee8268fSThierry Reding return 0; 1736dee8268fSThierry Reding } 1737dee8268fSThierry Reding 1738dee8268fSThierry Reding static int tegra_dc_remove(struct platform_device *pdev) 1739dee8268fSThierry Reding { 1740dee8268fSThierry Reding struct tegra_dc *dc = platform_get_drvdata(pdev); 1741dee8268fSThierry Reding int err; 1742dee8268fSThierry Reding 1743dee8268fSThierry Reding err = host1x_client_unregister(&dc->client); 1744dee8268fSThierry Reding if (err < 0) { 1745dee8268fSThierry Reding dev_err(&pdev->dev, "failed to unregister host1x client: %d\n", 1746dee8268fSThierry Reding err); 1747dee8268fSThierry Reding return err; 1748dee8268fSThierry Reding } 1749dee8268fSThierry Reding 175059d29c0eSThierry Reding err = tegra_dc_rgb_remove(dc); 175159d29c0eSThierry Reding if (err < 0) { 175259d29c0eSThierry Reding dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err); 175359d29c0eSThierry Reding return err; 175459d29c0eSThierry Reding } 175559d29c0eSThierry Reding 17565482d75aSThierry Reding reset_control_assert(dc->rst); 17579c012700SThierry Reding 17589c012700SThierry Reding if (dc->soc->has_powergate) 17599c012700SThierry Reding tegra_powergate_power_off(dc->powergate); 17609c012700SThierry Reding 1761dee8268fSThierry Reding clk_disable_unprepare(dc->clk); 1762dee8268fSThierry Reding 1763dee8268fSThierry Reding return 0; 1764dee8268fSThierry Reding } 1765dee8268fSThierry Reding 1766dee8268fSThierry Reding struct platform_driver tegra_dc_driver = { 1767dee8268fSThierry Reding .driver = { 1768dee8268fSThierry Reding .name = "tegra-dc", 1769dee8268fSThierry Reding .owner = THIS_MODULE, 1770dee8268fSThierry Reding .of_match_table = tegra_dc_of_match, 1771dee8268fSThierry Reding }, 1772dee8268fSThierry Reding .probe = tegra_dc_probe, 1773dee8268fSThierry Reding .remove = tegra_dc_remove, 1774dee8268fSThierry Reding }; 1775