xref: /openbmc/linux/drivers/gpu/drm/tegra/dc.c (revision df06b759f2cf4690fa9991edb1504ba39932b2bb)
1dee8268fSThierry Reding /*
2dee8268fSThierry Reding  * Copyright (C) 2012 Avionic Design GmbH
3dee8268fSThierry Reding  * Copyright (C) 2012 NVIDIA CORPORATION.  All rights reserved.
4dee8268fSThierry Reding  *
5dee8268fSThierry Reding  * This program is free software; you can redistribute it and/or modify
6dee8268fSThierry Reding  * it under the terms of the GNU General Public License version 2 as
7dee8268fSThierry Reding  * published by the Free Software Foundation.
8dee8268fSThierry Reding  */
9dee8268fSThierry Reding 
10dee8268fSThierry Reding #include <linux/clk.h>
11dee8268fSThierry Reding #include <linux/debugfs.h>
12*df06b759SThierry Reding #include <linux/iommu.h>
13ca48080aSStephen Warren #include <linux/reset.h>
14dee8268fSThierry Reding 
159c012700SThierry Reding #include <soc/tegra/pmc.h>
169c012700SThierry Reding 
17dee8268fSThierry Reding #include "dc.h"
18dee8268fSThierry Reding #include "drm.h"
19dee8268fSThierry Reding #include "gem.h"
20dee8268fSThierry Reding 
218620fc62SThierry Reding struct tegra_dc_soc_info {
228620fc62SThierry Reding 	bool supports_interlacing;
23e687651bSThierry Reding 	bool supports_cursor;
24c134f019SThierry Reding 	bool supports_block_linear;
25d1f3e1e0SThierry Reding 	unsigned int pitch_align;
269c012700SThierry Reding 	bool has_powergate;
278620fc62SThierry Reding };
288620fc62SThierry Reding 
29dee8268fSThierry Reding struct tegra_plane {
30dee8268fSThierry Reding 	struct drm_plane base;
31dee8268fSThierry Reding 	unsigned int index;
32dee8268fSThierry Reding };
33dee8268fSThierry Reding 
34dee8268fSThierry Reding static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane)
35dee8268fSThierry Reding {
36dee8268fSThierry Reding 	return container_of(plane, struct tegra_plane, base);
37dee8268fSThierry Reding }
38dee8268fSThierry Reding 
3910288eeaSThierry Reding static unsigned int tegra_dc_format(uint32_t format, uint32_t *swap)
4010288eeaSThierry Reding {
4110288eeaSThierry Reding 	/* assume no swapping of fetched data */
4210288eeaSThierry Reding 	if (swap)
4310288eeaSThierry Reding 		*swap = BYTE_SWAP_NOSWAP;
4410288eeaSThierry Reding 
4510288eeaSThierry Reding 	switch (format) {
4610288eeaSThierry Reding 	case DRM_FORMAT_XBGR8888:
4710288eeaSThierry Reding 		return WIN_COLOR_DEPTH_R8G8B8A8;
4810288eeaSThierry Reding 
4910288eeaSThierry Reding 	case DRM_FORMAT_XRGB8888:
5010288eeaSThierry Reding 		return WIN_COLOR_DEPTH_B8G8R8A8;
5110288eeaSThierry Reding 
5210288eeaSThierry Reding 	case DRM_FORMAT_RGB565:
5310288eeaSThierry Reding 		return WIN_COLOR_DEPTH_B5G6R5;
5410288eeaSThierry Reding 
5510288eeaSThierry Reding 	case DRM_FORMAT_UYVY:
5610288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr422;
5710288eeaSThierry Reding 
5810288eeaSThierry Reding 	case DRM_FORMAT_YUYV:
5910288eeaSThierry Reding 		if (swap)
6010288eeaSThierry Reding 			*swap = BYTE_SWAP_SWAP2;
6110288eeaSThierry Reding 
6210288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr422;
6310288eeaSThierry Reding 
6410288eeaSThierry Reding 	case DRM_FORMAT_YUV420:
6510288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr420P;
6610288eeaSThierry Reding 
6710288eeaSThierry Reding 	case DRM_FORMAT_YUV422:
6810288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr422P;
6910288eeaSThierry Reding 
7010288eeaSThierry Reding 	default:
7110288eeaSThierry Reding 		break;
7210288eeaSThierry Reding 	}
7310288eeaSThierry Reding 
7410288eeaSThierry Reding 	WARN(1, "unsupported pixel format %u, using default\n", format);
7510288eeaSThierry Reding 	return WIN_COLOR_DEPTH_B8G8R8A8;
7610288eeaSThierry Reding }
7710288eeaSThierry Reding 
7810288eeaSThierry Reding static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar)
7910288eeaSThierry Reding {
8010288eeaSThierry Reding 	switch (format) {
8110288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422:
8210288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422:
8310288eeaSThierry Reding 		if (planar)
8410288eeaSThierry Reding 			*planar = false;
8510288eeaSThierry Reding 
8610288eeaSThierry Reding 		return true;
8710288eeaSThierry Reding 
8810288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr420P:
8910288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV420P:
9010288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422P:
9110288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422P:
9210288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422R:
9310288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422R:
9410288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422RA:
9510288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422RA:
9610288eeaSThierry Reding 		if (planar)
9710288eeaSThierry Reding 			*planar = true;
9810288eeaSThierry Reding 
9910288eeaSThierry Reding 		return true;
10010288eeaSThierry Reding 	}
10110288eeaSThierry Reding 
10210288eeaSThierry Reding 	return false;
10310288eeaSThierry Reding }
10410288eeaSThierry Reding 
10510288eeaSThierry Reding static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
10610288eeaSThierry Reding 				  unsigned int bpp)
10710288eeaSThierry Reding {
10810288eeaSThierry Reding 	fixed20_12 outf = dfixed_init(out);
10910288eeaSThierry Reding 	fixed20_12 inf = dfixed_init(in);
11010288eeaSThierry Reding 	u32 dda_inc;
11110288eeaSThierry Reding 	int max;
11210288eeaSThierry Reding 
11310288eeaSThierry Reding 	if (v)
11410288eeaSThierry Reding 		max = 15;
11510288eeaSThierry Reding 	else {
11610288eeaSThierry Reding 		switch (bpp) {
11710288eeaSThierry Reding 		case 2:
11810288eeaSThierry Reding 			max = 8;
11910288eeaSThierry Reding 			break;
12010288eeaSThierry Reding 
12110288eeaSThierry Reding 		default:
12210288eeaSThierry Reding 			WARN_ON_ONCE(1);
12310288eeaSThierry Reding 			/* fallthrough */
12410288eeaSThierry Reding 		case 4:
12510288eeaSThierry Reding 			max = 4;
12610288eeaSThierry Reding 			break;
12710288eeaSThierry Reding 		}
12810288eeaSThierry Reding 	}
12910288eeaSThierry Reding 
13010288eeaSThierry Reding 	outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
13110288eeaSThierry Reding 	inf.full -= dfixed_const(1);
13210288eeaSThierry Reding 
13310288eeaSThierry Reding 	dda_inc = dfixed_div(inf, outf);
13410288eeaSThierry Reding 	dda_inc = min_t(u32, dda_inc, dfixed_const(max));
13510288eeaSThierry Reding 
13610288eeaSThierry Reding 	return dda_inc;
13710288eeaSThierry Reding }
13810288eeaSThierry Reding 
13910288eeaSThierry Reding static inline u32 compute_initial_dda(unsigned int in)
14010288eeaSThierry Reding {
14110288eeaSThierry Reding 	fixed20_12 inf = dfixed_init(in);
14210288eeaSThierry Reding 	return dfixed_frac(inf);
14310288eeaSThierry Reding }
14410288eeaSThierry Reding 
14510288eeaSThierry Reding static int tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index,
14610288eeaSThierry Reding 				 const struct tegra_dc_window *window)
14710288eeaSThierry Reding {
14810288eeaSThierry Reding 	unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
14910288eeaSThierry Reding 	unsigned long value;
15010288eeaSThierry Reding 	bool yuv, planar;
15110288eeaSThierry Reding 
15210288eeaSThierry Reding 	/*
15310288eeaSThierry Reding 	 * For YUV planar modes, the number of bytes per pixel takes into
15410288eeaSThierry Reding 	 * account only the luma component and therefore is 1.
15510288eeaSThierry Reding 	 */
15610288eeaSThierry Reding 	yuv = tegra_dc_format_is_yuv(window->format, &planar);
15710288eeaSThierry Reding 	if (!yuv)
15810288eeaSThierry Reding 		bpp = window->bits_per_pixel / 8;
15910288eeaSThierry Reding 	else
16010288eeaSThierry Reding 		bpp = planar ? 1 : 2;
16110288eeaSThierry Reding 
16210288eeaSThierry Reding 	value = WINDOW_A_SELECT << index;
16310288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
16410288eeaSThierry Reding 
16510288eeaSThierry Reding 	tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH);
16610288eeaSThierry Reding 	tegra_dc_writel(dc, window->swap, DC_WIN_BYTE_SWAP);
16710288eeaSThierry Reding 
16810288eeaSThierry Reding 	value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
16910288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_POSITION);
17010288eeaSThierry Reding 
17110288eeaSThierry Reding 	value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
17210288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_SIZE);
17310288eeaSThierry Reding 
17410288eeaSThierry Reding 	h_offset = window->src.x * bpp;
17510288eeaSThierry Reding 	v_offset = window->src.y;
17610288eeaSThierry Reding 	h_size = window->src.w * bpp;
17710288eeaSThierry Reding 	v_size = window->src.h;
17810288eeaSThierry Reding 
17910288eeaSThierry Reding 	value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
18010288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE);
18110288eeaSThierry Reding 
18210288eeaSThierry Reding 	/*
18310288eeaSThierry Reding 	 * For DDA computations the number of bytes per pixel for YUV planar
18410288eeaSThierry Reding 	 * modes needs to take into account all Y, U and V components.
18510288eeaSThierry Reding 	 */
18610288eeaSThierry Reding 	if (yuv && planar)
18710288eeaSThierry Reding 		bpp = 2;
18810288eeaSThierry Reding 
18910288eeaSThierry Reding 	h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
19010288eeaSThierry Reding 	v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
19110288eeaSThierry Reding 
19210288eeaSThierry Reding 	value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
19310288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_DDA_INC);
19410288eeaSThierry Reding 
19510288eeaSThierry Reding 	h_dda = compute_initial_dda(window->src.x);
19610288eeaSThierry Reding 	v_dda = compute_initial_dda(window->src.y);
19710288eeaSThierry Reding 
19810288eeaSThierry Reding 	tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA);
19910288eeaSThierry Reding 	tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA);
20010288eeaSThierry Reding 
20110288eeaSThierry Reding 	tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE);
20210288eeaSThierry Reding 	tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE);
20310288eeaSThierry Reding 
20410288eeaSThierry Reding 	tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR);
20510288eeaSThierry Reding 
20610288eeaSThierry Reding 	if (yuv && planar) {
20710288eeaSThierry Reding 		tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U);
20810288eeaSThierry Reding 		tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V);
20910288eeaSThierry Reding 		value = window->stride[1] << 16 | window->stride[0];
21010288eeaSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE);
21110288eeaSThierry Reding 	} else {
21210288eeaSThierry Reding 		tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE);
21310288eeaSThierry Reding 	}
21410288eeaSThierry Reding 
21510288eeaSThierry Reding 	if (window->bottom_up)
21610288eeaSThierry Reding 		v_offset += window->src.h - 1;
21710288eeaSThierry Reding 
21810288eeaSThierry Reding 	tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
21910288eeaSThierry Reding 	tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
22010288eeaSThierry Reding 
221c134f019SThierry Reding 	if (dc->soc->supports_block_linear) {
222c134f019SThierry Reding 		unsigned long height = window->tiling.value;
223c134f019SThierry Reding 
224c134f019SThierry Reding 		switch (window->tiling.mode) {
225c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
226c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_PITCH;
227c134f019SThierry Reding 			break;
228c134f019SThierry Reding 
229c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
230c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_TILED;
231c134f019SThierry Reding 			break;
232c134f019SThierry Reding 
233c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
234c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
235c134f019SThierry Reding 				DC_WINBUF_SURFACE_KIND_BLOCK;
236c134f019SThierry Reding 			break;
237c134f019SThierry Reding 		}
238c134f019SThierry Reding 
239c134f019SThierry Reding 		tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
24010288eeaSThierry Reding 	} else {
241c134f019SThierry Reding 		switch (window->tiling.mode) {
242c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
24310288eeaSThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
24410288eeaSThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_LINEAR;
245c134f019SThierry Reding 			break;
246c134f019SThierry Reding 
247c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
248c134f019SThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
249c134f019SThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_TILE;
250c134f019SThierry Reding 			break;
251c134f019SThierry Reding 
252c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
253c134f019SThierry Reding 			DRM_ERROR("hardware doesn't support block linear mode\n");
254c134f019SThierry Reding 			return -EINVAL;
25510288eeaSThierry Reding 		}
25610288eeaSThierry Reding 
25710288eeaSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
258c134f019SThierry Reding 	}
25910288eeaSThierry Reding 
26010288eeaSThierry Reding 	value = WIN_ENABLE;
26110288eeaSThierry Reding 
26210288eeaSThierry Reding 	if (yuv) {
26310288eeaSThierry Reding 		/* setup default colorspace conversion coefficients */
26410288eeaSThierry Reding 		tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF);
26510288eeaSThierry Reding 		tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB);
26610288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR);
26710288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR);
26810288eeaSThierry Reding 		tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG);
26910288eeaSThierry Reding 		tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG);
27010288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB);
27110288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB);
27210288eeaSThierry Reding 
27310288eeaSThierry Reding 		value |= CSC_ENABLE;
27410288eeaSThierry Reding 	} else if (window->bits_per_pixel < 24) {
27510288eeaSThierry Reding 		value |= COLOR_EXPAND;
27610288eeaSThierry Reding 	}
27710288eeaSThierry Reding 
27810288eeaSThierry Reding 	if (window->bottom_up)
27910288eeaSThierry Reding 		value |= V_DIRECTION;
28010288eeaSThierry Reding 
28110288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
28210288eeaSThierry Reding 
28310288eeaSThierry Reding 	/*
28410288eeaSThierry Reding 	 * Disable blending and assume Window A is the bottom-most window,
28510288eeaSThierry Reding 	 * Window C is the top-most window and Window B is in the middle.
28610288eeaSThierry Reding 	 */
28710288eeaSThierry Reding 	tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY);
28810288eeaSThierry Reding 	tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN);
28910288eeaSThierry Reding 
29010288eeaSThierry Reding 	switch (index) {
29110288eeaSThierry Reding 	case 0:
29210288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X);
29310288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
29410288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
29510288eeaSThierry Reding 		break;
29610288eeaSThierry Reding 
29710288eeaSThierry Reding 	case 1:
29810288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
29910288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
30010288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
30110288eeaSThierry Reding 		break;
30210288eeaSThierry Reding 
30310288eeaSThierry Reding 	case 2:
30410288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
30510288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y);
30610288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY);
30710288eeaSThierry Reding 		break;
30810288eeaSThierry Reding 	}
30910288eeaSThierry Reding 
31010288eeaSThierry Reding 	tegra_dc_writel(dc, WIN_A_UPDATE << index, DC_CMD_STATE_CONTROL);
31110288eeaSThierry Reding 	tegra_dc_writel(dc, WIN_A_ACT_REQ << index, DC_CMD_STATE_CONTROL);
31210288eeaSThierry Reding 
31310288eeaSThierry Reding 	return 0;
31410288eeaSThierry Reding }
31510288eeaSThierry Reding 
316dee8268fSThierry Reding static int tegra_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
317dee8268fSThierry Reding 			      struct drm_framebuffer *fb, int crtc_x,
318dee8268fSThierry Reding 			      int crtc_y, unsigned int crtc_w,
319dee8268fSThierry Reding 			      unsigned int crtc_h, uint32_t src_x,
320dee8268fSThierry Reding 			      uint32_t src_y, uint32_t src_w, uint32_t src_h)
321dee8268fSThierry Reding {
322dee8268fSThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
323dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
324dee8268fSThierry Reding 	struct tegra_dc_window window;
325dee8268fSThierry Reding 	unsigned int i;
326c134f019SThierry Reding 	int err;
327dee8268fSThierry Reding 
328dee8268fSThierry Reding 	memset(&window, 0, sizeof(window));
329dee8268fSThierry Reding 	window.src.x = src_x >> 16;
330dee8268fSThierry Reding 	window.src.y = src_y >> 16;
331dee8268fSThierry Reding 	window.src.w = src_w >> 16;
332dee8268fSThierry Reding 	window.src.h = src_h >> 16;
333dee8268fSThierry Reding 	window.dst.x = crtc_x;
334dee8268fSThierry Reding 	window.dst.y = crtc_y;
335dee8268fSThierry Reding 	window.dst.w = crtc_w;
336dee8268fSThierry Reding 	window.dst.h = crtc_h;
337f925390eSThierry Reding 	window.format = tegra_dc_format(fb->pixel_format, &window.swap);
338dee8268fSThierry Reding 	window.bits_per_pixel = fb->bits_per_pixel;
339db7fbdfdSThierry Reding 	window.bottom_up = tegra_fb_is_bottom_up(fb);
340c134f019SThierry Reding 
341c134f019SThierry Reding 	err = tegra_fb_get_tiling(fb, &window.tiling);
342c134f019SThierry Reding 	if (err < 0)
343c134f019SThierry Reding 		return err;
344dee8268fSThierry Reding 
345dee8268fSThierry Reding 	for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) {
346dee8268fSThierry Reding 		struct tegra_bo *bo = tegra_fb_get_plane(fb, i);
347dee8268fSThierry Reding 
348dee8268fSThierry Reding 		window.base[i] = bo->paddr + fb->offsets[i];
349dee8268fSThierry Reding 
350dee8268fSThierry Reding 		/*
351dee8268fSThierry Reding 		 * Tegra doesn't support different strides for U and V planes
352dee8268fSThierry Reding 		 * so we display a warning if the user tries to display a
353dee8268fSThierry Reding 		 * framebuffer with such a configuration.
354dee8268fSThierry Reding 		 */
355dee8268fSThierry Reding 		if (i >= 2) {
356dee8268fSThierry Reding 			if (fb->pitches[i] != window.stride[1])
357dee8268fSThierry Reding 				DRM_ERROR("unsupported UV-plane configuration\n");
358dee8268fSThierry Reding 		} else {
359dee8268fSThierry Reding 			window.stride[i] = fb->pitches[i];
360dee8268fSThierry Reding 		}
361dee8268fSThierry Reding 	}
362dee8268fSThierry Reding 
363dee8268fSThierry Reding 	return tegra_dc_setup_window(dc, p->index, &window);
364dee8268fSThierry Reding }
365dee8268fSThierry Reding 
366dee8268fSThierry Reding static int tegra_plane_disable(struct drm_plane *plane)
367dee8268fSThierry Reding {
368dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(plane->crtc);
369dee8268fSThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
370dee8268fSThierry Reding 	unsigned long value;
371dee8268fSThierry Reding 
372dee8268fSThierry Reding 	if (!plane->crtc)
373dee8268fSThierry Reding 		return 0;
374dee8268fSThierry Reding 
375dee8268fSThierry Reding 	value = WINDOW_A_SELECT << p->index;
376dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
377dee8268fSThierry Reding 
378dee8268fSThierry Reding 	value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
379dee8268fSThierry Reding 	value &= ~WIN_ENABLE;
380dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
381dee8268fSThierry Reding 
382dee8268fSThierry Reding 	tegra_dc_writel(dc, WIN_A_UPDATE << p->index, DC_CMD_STATE_CONTROL);
383dee8268fSThierry Reding 	tegra_dc_writel(dc, WIN_A_ACT_REQ << p->index, DC_CMD_STATE_CONTROL);
384dee8268fSThierry Reding 
385dee8268fSThierry Reding 	return 0;
386dee8268fSThierry Reding }
387dee8268fSThierry Reding 
388dee8268fSThierry Reding static void tegra_plane_destroy(struct drm_plane *plane)
389dee8268fSThierry Reding {
390f002abc1SThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
391f002abc1SThierry Reding 
392dee8268fSThierry Reding 	tegra_plane_disable(plane);
393dee8268fSThierry Reding 	drm_plane_cleanup(plane);
394f002abc1SThierry Reding 	kfree(p);
395dee8268fSThierry Reding }
396dee8268fSThierry Reding 
397dee8268fSThierry Reding static const struct drm_plane_funcs tegra_plane_funcs = {
398dee8268fSThierry Reding 	.update_plane = tegra_plane_update,
399dee8268fSThierry Reding 	.disable_plane = tegra_plane_disable,
400dee8268fSThierry Reding 	.destroy = tegra_plane_destroy,
401dee8268fSThierry Reding };
402dee8268fSThierry Reding 
403dee8268fSThierry Reding static const uint32_t plane_formats[] = {
404dee8268fSThierry Reding 	DRM_FORMAT_XBGR8888,
405dee8268fSThierry Reding 	DRM_FORMAT_XRGB8888,
406dee8268fSThierry Reding 	DRM_FORMAT_RGB565,
407dee8268fSThierry Reding 	DRM_FORMAT_UYVY,
408f925390eSThierry Reding 	DRM_FORMAT_YUYV,
409dee8268fSThierry Reding 	DRM_FORMAT_YUV420,
410dee8268fSThierry Reding 	DRM_FORMAT_YUV422,
411dee8268fSThierry Reding };
412dee8268fSThierry Reding 
413dee8268fSThierry Reding static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc)
414dee8268fSThierry Reding {
415dee8268fSThierry Reding 	unsigned int i;
416dee8268fSThierry Reding 	int err = 0;
417dee8268fSThierry Reding 
418dee8268fSThierry Reding 	for (i = 0; i < 2; i++) {
419dee8268fSThierry Reding 		struct tegra_plane *plane;
420dee8268fSThierry Reding 
421f002abc1SThierry Reding 		plane = kzalloc(sizeof(*plane), GFP_KERNEL);
422dee8268fSThierry Reding 		if (!plane)
423dee8268fSThierry Reding 			return -ENOMEM;
424dee8268fSThierry Reding 
425dee8268fSThierry Reding 		plane->index = 1 + i;
426dee8268fSThierry Reding 
427dee8268fSThierry Reding 		err = drm_plane_init(drm, &plane->base, 1 << dc->pipe,
428dee8268fSThierry Reding 				     &tegra_plane_funcs, plane_formats,
429dee8268fSThierry Reding 				     ARRAY_SIZE(plane_formats), false);
430f002abc1SThierry Reding 		if (err < 0) {
431f002abc1SThierry Reding 			kfree(plane);
432dee8268fSThierry Reding 			return err;
433dee8268fSThierry Reding 		}
434f002abc1SThierry Reding 	}
435dee8268fSThierry Reding 
436dee8268fSThierry Reding 	return 0;
437dee8268fSThierry Reding }
438dee8268fSThierry Reding 
439dee8268fSThierry Reding static int tegra_dc_set_base(struct tegra_dc *dc, int x, int y,
440dee8268fSThierry Reding 			     struct drm_framebuffer *fb)
441dee8268fSThierry Reding {
442dee8268fSThierry Reding 	struct tegra_bo *bo = tegra_fb_get_plane(fb, 0);
443db7fbdfdSThierry Reding 	unsigned int h_offset = 0, v_offset = 0;
444c134f019SThierry Reding 	struct tegra_bo_tiling tiling;
445f925390eSThierry Reding 	unsigned int format, swap;
446dee8268fSThierry Reding 	unsigned long value;
447c134f019SThierry Reding 	int err;
448c134f019SThierry Reding 
449c134f019SThierry Reding 	err = tegra_fb_get_tiling(fb, &tiling);
450c134f019SThierry Reding 	if (err < 0)
451c134f019SThierry Reding 		return err;
452dee8268fSThierry Reding 
453dee8268fSThierry Reding 	tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
454dee8268fSThierry Reding 
455dee8268fSThierry Reding 	value = fb->offsets[0] + y * fb->pitches[0] +
456dee8268fSThierry Reding 		x * fb->bits_per_pixel / 8;
457dee8268fSThierry Reding 
458dee8268fSThierry Reding 	tegra_dc_writel(dc, bo->paddr + value, DC_WINBUF_START_ADDR);
459dee8268fSThierry Reding 	tegra_dc_writel(dc, fb->pitches[0], DC_WIN_LINE_STRIDE);
460f925390eSThierry Reding 
461f925390eSThierry Reding 	format = tegra_dc_format(fb->pixel_format, &swap);
462dee8268fSThierry Reding 	tegra_dc_writel(dc, format, DC_WIN_COLOR_DEPTH);
463f925390eSThierry Reding 	tegra_dc_writel(dc, swap, DC_WIN_BYTE_SWAP);
464dee8268fSThierry Reding 
465c134f019SThierry Reding 	if (dc->soc->supports_block_linear) {
466c134f019SThierry Reding 		unsigned long height = tiling.value;
467c134f019SThierry Reding 
468c134f019SThierry Reding 		switch (tiling.mode) {
469c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
470c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_PITCH;
471c134f019SThierry Reding 			break;
472c134f019SThierry Reding 
473c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
474c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_TILED;
475c134f019SThierry Reding 			break;
476c134f019SThierry Reding 
477c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
478c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
479c134f019SThierry Reding 				DC_WINBUF_SURFACE_KIND_BLOCK;
480c134f019SThierry Reding 			break;
481c134f019SThierry Reding 		}
482c134f019SThierry Reding 
483c134f019SThierry Reding 		tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
484773af77fSThierry Reding 	} else {
485c134f019SThierry Reding 		switch (tiling.mode) {
486c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
487773af77fSThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
488773af77fSThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_LINEAR;
489c134f019SThierry Reding 			break;
490c134f019SThierry Reding 
491c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
492c134f019SThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
493c134f019SThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_TILE;
494c134f019SThierry Reding 			break;
495c134f019SThierry Reding 
496c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
497c134f019SThierry Reding 			DRM_ERROR("hardware doesn't support block linear mode\n");
498c134f019SThierry Reding 			return -EINVAL;
499773af77fSThierry Reding 		}
500773af77fSThierry Reding 
501773af77fSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
502c134f019SThierry Reding 	}
503773af77fSThierry Reding 
504db7fbdfdSThierry Reding 	/* make sure bottom-up buffers are properly displayed */
505db7fbdfdSThierry Reding 	if (tegra_fb_is_bottom_up(fb)) {
506db7fbdfdSThierry Reding 		value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
507eba66501SThierry Reding 		value |= V_DIRECTION;
508db7fbdfdSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
509db7fbdfdSThierry Reding 
510db7fbdfdSThierry Reding 		v_offset += fb->height - 1;
511db7fbdfdSThierry Reding 	} else {
512db7fbdfdSThierry Reding 		value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
513eba66501SThierry Reding 		value &= ~V_DIRECTION;
514db7fbdfdSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
515db7fbdfdSThierry Reding 	}
516db7fbdfdSThierry Reding 
517db7fbdfdSThierry Reding 	tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
518db7fbdfdSThierry Reding 	tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
519db7fbdfdSThierry Reding 
520dee8268fSThierry Reding 	value = GENERAL_UPDATE | WIN_A_UPDATE;
521dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
522dee8268fSThierry Reding 
523dee8268fSThierry Reding 	value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
524dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
525dee8268fSThierry Reding 
526dee8268fSThierry Reding 	return 0;
527dee8268fSThierry Reding }
528dee8268fSThierry Reding 
529dee8268fSThierry Reding void tegra_dc_enable_vblank(struct tegra_dc *dc)
530dee8268fSThierry Reding {
531dee8268fSThierry Reding 	unsigned long value, flags;
532dee8268fSThierry Reding 
533dee8268fSThierry Reding 	spin_lock_irqsave(&dc->lock, flags);
534dee8268fSThierry Reding 
535dee8268fSThierry Reding 	value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
536dee8268fSThierry Reding 	value |= VBLANK_INT;
537dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
538dee8268fSThierry Reding 
539dee8268fSThierry Reding 	spin_unlock_irqrestore(&dc->lock, flags);
540dee8268fSThierry Reding }
541dee8268fSThierry Reding 
542dee8268fSThierry Reding void tegra_dc_disable_vblank(struct tegra_dc *dc)
543dee8268fSThierry Reding {
544dee8268fSThierry Reding 	unsigned long value, flags;
545dee8268fSThierry Reding 
546dee8268fSThierry Reding 	spin_lock_irqsave(&dc->lock, flags);
547dee8268fSThierry Reding 
548dee8268fSThierry Reding 	value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
549dee8268fSThierry Reding 	value &= ~VBLANK_INT;
550dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
551dee8268fSThierry Reding 
552dee8268fSThierry Reding 	spin_unlock_irqrestore(&dc->lock, flags);
553dee8268fSThierry Reding }
554dee8268fSThierry Reding 
555e687651bSThierry Reding static int tegra_dc_cursor_set2(struct drm_crtc *crtc, struct drm_file *file,
556e687651bSThierry Reding 				uint32_t handle, uint32_t width,
557e687651bSThierry Reding 				uint32_t height, int32_t hot_x, int32_t hot_y)
558e687651bSThierry Reding {
559e687651bSThierry Reding 	unsigned long value = CURSOR_CLIP_DISPLAY;
560e687651bSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
561e687651bSThierry Reding 	struct drm_gem_object *gem;
562e687651bSThierry Reding 	struct tegra_bo *bo = NULL;
563e687651bSThierry Reding 
564e687651bSThierry Reding 	if (!dc->soc->supports_cursor)
565e687651bSThierry Reding 		return -ENXIO;
566e687651bSThierry Reding 
567e687651bSThierry Reding 	if (width != height)
568e687651bSThierry Reding 		return -EINVAL;
569e687651bSThierry Reding 
570e687651bSThierry Reding 	switch (width) {
571e687651bSThierry Reding 	case 32:
572e687651bSThierry Reding 		value |= CURSOR_SIZE_32x32;
573e687651bSThierry Reding 		break;
574e687651bSThierry Reding 
575e687651bSThierry Reding 	case 64:
576e687651bSThierry Reding 		value |= CURSOR_SIZE_64x64;
577e687651bSThierry Reding 		break;
578e687651bSThierry Reding 
579e687651bSThierry Reding 	case 128:
580e687651bSThierry Reding 		value |= CURSOR_SIZE_128x128;
581e687651bSThierry Reding 
582e687651bSThierry Reding 	case 256:
583e687651bSThierry Reding 		value |= CURSOR_SIZE_256x256;
584e687651bSThierry Reding 		break;
585e687651bSThierry Reding 
586e687651bSThierry Reding 	default:
587e687651bSThierry Reding 		return -EINVAL;
588e687651bSThierry Reding 	}
589e687651bSThierry Reding 
590e687651bSThierry Reding 	if (handle) {
591e687651bSThierry Reding 		gem = drm_gem_object_lookup(crtc->dev, file, handle);
592e687651bSThierry Reding 		if (!gem)
593e687651bSThierry Reding 			return -ENOENT;
594e687651bSThierry Reding 
595e687651bSThierry Reding 		bo = to_tegra_bo(gem);
596e687651bSThierry Reding 	}
597e687651bSThierry Reding 
598e687651bSThierry Reding 	if (bo) {
599e687651bSThierry Reding 		unsigned long addr = (bo->paddr & 0xfffffc00) >> 10;
600e687651bSThierry Reding #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
601e687651bSThierry Reding 		unsigned long high = (bo->paddr & 0xfffffffc) >> 32;
602e687651bSThierry Reding #endif
603e687651bSThierry Reding 
604e687651bSThierry Reding 		tegra_dc_writel(dc, value | addr, DC_DISP_CURSOR_START_ADDR);
605e687651bSThierry Reding 
606e687651bSThierry Reding #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
607e687651bSThierry Reding 		tegra_dc_writel(dc, high, DC_DISP_CURSOR_START_ADDR_HI);
608e687651bSThierry Reding #endif
609e687651bSThierry Reding 
610e687651bSThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
611e687651bSThierry Reding 		value |= CURSOR_ENABLE;
612e687651bSThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
613e687651bSThierry Reding 
614e687651bSThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL);
615e687651bSThierry Reding 		value &= ~CURSOR_DST_BLEND_MASK;
616e687651bSThierry Reding 		value &= ~CURSOR_SRC_BLEND_MASK;
617e687651bSThierry Reding 		value |= CURSOR_MODE_NORMAL;
618e687651bSThierry Reding 		value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC;
619e687651bSThierry Reding 		value |= CURSOR_SRC_BLEND_K1_TIMES_SRC;
620e687651bSThierry Reding 		value |= CURSOR_ALPHA;
621e687651bSThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL);
622e687651bSThierry Reding 	} else {
623e687651bSThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
624e687651bSThierry Reding 		value &= ~CURSOR_ENABLE;
625e687651bSThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
626e687651bSThierry Reding 	}
627e687651bSThierry Reding 
628e687651bSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
629e687651bSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ, DC_CMD_STATE_CONTROL);
630e687651bSThierry Reding 
631e687651bSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
632e687651bSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
633e687651bSThierry Reding 
634e687651bSThierry Reding 	return 0;
635e687651bSThierry Reding }
636e687651bSThierry Reding 
637e687651bSThierry Reding static int tegra_dc_cursor_move(struct drm_crtc *crtc, int x, int y)
638e687651bSThierry Reding {
639e687651bSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
640e687651bSThierry Reding 	unsigned long value;
641e687651bSThierry Reding 
642e687651bSThierry Reding 	if (!dc->soc->supports_cursor)
643e687651bSThierry Reding 		return -ENXIO;
644e687651bSThierry Reding 
645e687651bSThierry Reding 	value = ((y & 0x3fff) << 16) | (x & 0x3fff);
646e687651bSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION);
647e687651bSThierry Reding 
648e687651bSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
649e687651bSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ, DC_CMD_STATE_CONTROL);
650e687651bSThierry Reding 
651e687651bSThierry Reding 	/* XXX: only required on generations earlier than Tegra124? */
652e687651bSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
653e687651bSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
654e687651bSThierry Reding 
655e687651bSThierry Reding 	return 0;
656e687651bSThierry Reding }
657e687651bSThierry Reding 
658dee8268fSThierry Reding static void tegra_dc_finish_page_flip(struct tegra_dc *dc)
659dee8268fSThierry Reding {
660dee8268fSThierry Reding 	struct drm_device *drm = dc->base.dev;
661dee8268fSThierry Reding 	struct drm_crtc *crtc = &dc->base;
662dee8268fSThierry Reding 	unsigned long flags, base;
663dee8268fSThierry Reding 	struct tegra_bo *bo;
664dee8268fSThierry Reding 
665dee8268fSThierry Reding 	if (!dc->event)
666dee8268fSThierry Reding 		return;
667dee8268fSThierry Reding 
668f4510a27SMatt Roper 	bo = tegra_fb_get_plane(crtc->primary->fb, 0);
669dee8268fSThierry Reding 
670dee8268fSThierry Reding 	/* check if new start address has been latched */
671dee8268fSThierry Reding 	tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
672dee8268fSThierry Reding 	base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR);
673dee8268fSThierry Reding 	tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
674dee8268fSThierry Reding 
675f4510a27SMatt Roper 	if (base == bo->paddr + crtc->primary->fb->offsets[0]) {
676dee8268fSThierry Reding 		spin_lock_irqsave(&drm->event_lock, flags);
677dee8268fSThierry Reding 		drm_send_vblank_event(drm, dc->pipe, dc->event);
678dee8268fSThierry Reding 		drm_vblank_put(drm, dc->pipe);
679dee8268fSThierry Reding 		dc->event = NULL;
680dee8268fSThierry Reding 		spin_unlock_irqrestore(&drm->event_lock, flags);
681dee8268fSThierry Reding 	}
682dee8268fSThierry Reding }
683dee8268fSThierry Reding 
684dee8268fSThierry Reding void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file)
685dee8268fSThierry Reding {
686dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
687dee8268fSThierry Reding 	struct drm_device *drm = crtc->dev;
688dee8268fSThierry Reding 	unsigned long flags;
689dee8268fSThierry Reding 
690dee8268fSThierry Reding 	spin_lock_irqsave(&drm->event_lock, flags);
691dee8268fSThierry Reding 
692dee8268fSThierry Reding 	if (dc->event && dc->event->base.file_priv == file) {
693dee8268fSThierry Reding 		dc->event->base.destroy(&dc->event->base);
694dee8268fSThierry Reding 		drm_vblank_put(drm, dc->pipe);
695dee8268fSThierry Reding 		dc->event = NULL;
696dee8268fSThierry Reding 	}
697dee8268fSThierry Reding 
698dee8268fSThierry Reding 	spin_unlock_irqrestore(&drm->event_lock, flags);
699dee8268fSThierry Reding }
700dee8268fSThierry Reding 
701dee8268fSThierry Reding static int tegra_dc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
702dee8268fSThierry Reding 			      struct drm_pending_vblank_event *event, uint32_t page_flip_flags)
703dee8268fSThierry Reding {
704dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
705dee8268fSThierry Reding 	struct drm_device *drm = crtc->dev;
706dee8268fSThierry Reding 
707dee8268fSThierry Reding 	if (dc->event)
708dee8268fSThierry Reding 		return -EBUSY;
709dee8268fSThierry Reding 
710dee8268fSThierry Reding 	if (event) {
711dee8268fSThierry Reding 		event->pipe = dc->pipe;
712dee8268fSThierry Reding 		dc->event = event;
713dee8268fSThierry Reding 		drm_vblank_get(drm, dc->pipe);
714dee8268fSThierry Reding 	}
715dee8268fSThierry Reding 
716dee8268fSThierry Reding 	tegra_dc_set_base(dc, 0, 0, fb);
717f4510a27SMatt Roper 	crtc->primary->fb = fb;
718dee8268fSThierry Reding 
719dee8268fSThierry Reding 	return 0;
720dee8268fSThierry Reding }
721dee8268fSThierry Reding 
722f002abc1SThierry Reding static void drm_crtc_clear(struct drm_crtc *crtc)
723f002abc1SThierry Reding {
724f002abc1SThierry Reding 	memset(crtc, 0, sizeof(*crtc));
725f002abc1SThierry Reding }
726f002abc1SThierry Reding 
727f002abc1SThierry Reding static void tegra_dc_destroy(struct drm_crtc *crtc)
728f002abc1SThierry Reding {
729f002abc1SThierry Reding 	drm_crtc_cleanup(crtc);
730f002abc1SThierry Reding 	drm_crtc_clear(crtc);
731f002abc1SThierry Reding }
732f002abc1SThierry Reding 
733dee8268fSThierry Reding static const struct drm_crtc_funcs tegra_crtc_funcs = {
734e687651bSThierry Reding 	.cursor_set2 = tegra_dc_cursor_set2,
735e687651bSThierry Reding 	.cursor_move = tegra_dc_cursor_move,
736dee8268fSThierry Reding 	.page_flip = tegra_dc_page_flip,
737dee8268fSThierry Reding 	.set_config = drm_crtc_helper_set_config,
738f002abc1SThierry Reding 	.destroy = tegra_dc_destroy,
739dee8268fSThierry Reding };
740dee8268fSThierry Reding 
741dee8268fSThierry Reding static void tegra_crtc_disable(struct drm_crtc *crtc)
742dee8268fSThierry Reding {
743f002abc1SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
744dee8268fSThierry Reding 	struct drm_device *drm = crtc->dev;
745dee8268fSThierry Reding 	struct drm_plane *plane;
746dee8268fSThierry Reding 
7472b4c3661SDaniel Vetter 	drm_for_each_legacy_plane(plane, &drm->mode_config.plane_list) {
748dee8268fSThierry Reding 		if (plane->crtc == crtc) {
749dee8268fSThierry Reding 			tegra_plane_disable(plane);
750dee8268fSThierry Reding 			plane->crtc = NULL;
751dee8268fSThierry Reding 
752dee8268fSThierry Reding 			if (plane->fb) {
753dee8268fSThierry Reding 				drm_framebuffer_unreference(plane->fb);
754dee8268fSThierry Reding 				plane->fb = NULL;
755dee8268fSThierry Reding 			}
756dee8268fSThierry Reding 		}
757dee8268fSThierry Reding 	}
758f002abc1SThierry Reding 
759f002abc1SThierry Reding 	drm_vblank_off(drm, dc->pipe);
760dee8268fSThierry Reding }
761dee8268fSThierry Reding 
762dee8268fSThierry Reding static bool tegra_crtc_mode_fixup(struct drm_crtc *crtc,
763dee8268fSThierry Reding 				  const struct drm_display_mode *mode,
764dee8268fSThierry Reding 				  struct drm_display_mode *adjusted)
765dee8268fSThierry Reding {
766dee8268fSThierry Reding 	return true;
767dee8268fSThierry Reding }
768dee8268fSThierry Reding 
769dee8268fSThierry Reding static int tegra_dc_set_timings(struct tegra_dc *dc,
770dee8268fSThierry Reding 				struct drm_display_mode *mode)
771dee8268fSThierry Reding {
7720444c0ffSThierry Reding 	unsigned int h_ref_to_sync = 1;
7730444c0ffSThierry Reding 	unsigned int v_ref_to_sync = 1;
774dee8268fSThierry Reding 	unsigned long value;
775dee8268fSThierry Reding 
776dee8268fSThierry Reding 	tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
777dee8268fSThierry Reding 
778dee8268fSThierry Reding 	value = (v_ref_to_sync << 16) | h_ref_to_sync;
779dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
780dee8268fSThierry Reding 
781dee8268fSThierry Reding 	value = ((mode->vsync_end - mode->vsync_start) << 16) |
782dee8268fSThierry Reding 		((mode->hsync_end - mode->hsync_start) <<  0);
783dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
784dee8268fSThierry Reding 
785dee8268fSThierry Reding 	value = ((mode->vtotal - mode->vsync_end) << 16) |
786dee8268fSThierry Reding 		((mode->htotal - mode->hsync_end) <<  0);
787dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
788dee8268fSThierry Reding 
789dee8268fSThierry Reding 	value = ((mode->vsync_start - mode->vdisplay) << 16) |
790dee8268fSThierry Reding 		((mode->hsync_start - mode->hdisplay) <<  0);
791dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
792dee8268fSThierry Reding 
793dee8268fSThierry Reding 	value = (mode->vdisplay << 16) | mode->hdisplay;
794dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
795dee8268fSThierry Reding 
796dee8268fSThierry Reding 	return 0;
797dee8268fSThierry Reding }
798dee8268fSThierry Reding 
799dee8268fSThierry Reding static int tegra_crtc_setup_clk(struct drm_crtc *crtc,
800dbb3f2f7SThierry Reding 				struct drm_display_mode *mode)
801dee8268fSThierry Reding {
80291eded9bSThierry Reding 	unsigned long pclk = mode->clock * 1000;
803dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
804dee8268fSThierry Reding 	struct tegra_output *output = NULL;
805dee8268fSThierry Reding 	struct drm_encoder *encoder;
806dbb3f2f7SThierry Reding 	unsigned int div;
807dbb3f2f7SThierry Reding 	u32 value;
808dee8268fSThierry Reding 	long err;
809dee8268fSThierry Reding 
810dee8268fSThierry Reding 	list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list, head)
811dee8268fSThierry Reding 		if (encoder->crtc == crtc) {
812dee8268fSThierry Reding 			output = encoder_to_output(encoder);
813dee8268fSThierry Reding 			break;
814dee8268fSThierry Reding 		}
815dee8268fSThierry Reding 
816dee8268fSThierry Reding 	if (!output)
817dee8268fSThierry Reding 		return -ENODEV;
818dee8268fSThierry Reding 
819dee8268fSThierry Reding 	/*
82091eded9bSThierry Reding 	 * This assumes that the parent clock is pll_d_out0 or pll_d2_out
82191eded9bSThierry Reding 	 * respectively, each of which divides the base pll_d by 2.
822dee8268fSThierry Reding 	 */
82391eded9bSThierry Reding 	err = tegra_output_setup_clock(output, dc->clk, pclk, &div);
824dee8268fSThierry Reding 	if (err < 0) {
825dee8268fSThierry Reding 		dev_err(dc->dev, "failed to setup clock: %ld\n", err);
826dee8268fSThierry Reding 		return err;
827dee8268fSThierry Reding 	}
828dee8268fSThierry Reding 
82991eded9bSThierry Reding 	DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk), div);
830dbb3f2f7SThierry Reding 
831dbb3f2f7SThierry Reding 	value = SHIFT_CLK_DIVIDER(div) | PIXEL_CLK_DIVIDER_PCD1;
832dbb3f2f7SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
833dee8268fSThierry Reding 
834dee8268fSThierry Reding 	return 0;
835dee8268fSThierry Reding }
836dee8268fSThierry Reding 
837dee8268fSThierry Reding static int tegra_crtc_mode_set(struct drm_crtc *crtc,
838dee8268fSThierry Reding 			       struct drm_display_mode *mode,
839dee8268fSThierry Reding 			       struct drm_display_mode *adjusted,
840dee8268fSThierry Reding 			       int x, int y, struct drm_framebuffer *old_fb)
841dee8268fSThierry Reding {
842f4510a27SMatt Roper 	struct tegra_bo *bo = tegra_fb_get_plane(crtc->primary->fb, 0);
843dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
844dee8268fSThierry Reding 	struct tegra_dc_window window;
845dbb3f2f7SThierry Reding 	u32 value;
846dee8268fSThierry Reding 	int err;
847dee8268fSThierry Reding 
848dee8268fSThierry Reding 	drm_vblank_pre_modeset(crtc->dev, dc->pipe);
849dee8268fSThierry Reding 
850dbb3f2f7SThierry Reding 	err = tegra_crtc_setup_clk(crtc, mode);
851dee8268fSThierry Reding 	if (err) {
852dee8268fSThierry Reding 		dev_err(dc->dev, "failed to setup clock for CRTC: %d\n", err);
853dee8268fSThierry Reding 		return err;
854dee8268fSThierry Reding 	}
855dee8268fSThierry Reding 
856dee8268fSThierry Reding 	/* program display mode */
857dee8268fSThierry Reding 	tegra_dc_set_timings(dc, mode);
858dee8268fSThierry Reding 
8598620fc62SThierry Reding 	/* interlacing isn't supported yet, so disable it */
8608620fc62SThierry Reding 	if (dc->soc->supports_interlacing) {
8618620fc62SThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
8628620fc62SThierry Reding 		value &= ~INTERLACE_ENABLE;
8638620fc62SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL);
8648620fc62SThierry Reding 	}
8658620fc62SThierry Reding 
866dee8268fSThierry Reding 	/* setup window parameters */
867dee8268fSThierry Reding 	memset(&window, 0, sizeof(window));
868dee8268fSThierry Reding 	window.src.x = 0;
869dee8268fSThierry Reding 	window.src.y = 0;
870dee8268fSThierry Reding 	window.src.w = mode->hdisplay;
871dee8268fSThierry Reding 	window.src.h = mode->vdisplay;
872dee8268fSThierry Reding 	window.dst.x = 0;
873dee8268fSThierry Reding 	window.dst.y = 0;
874dee8268fSThierry Reding 	window.dst.w = mode->hdisplay;
875dee8268fSThierry Reding 	window.dst.h = mode->vdisplay;
876f925390eSThierry Reding 	window.format = tegra_dc_format(crtc->primary->fb->pixel_format,
877f925390eSThierry Reding 					&window.swap);
878f4510a27SMatt Roper 	window.bits_per_pixel = crtc->primary->fb->bits_per_pixel;
879f4510a27SMatt Roper 	window.stride[0] = crtc->primary->fb->pitches[0];
880dee8268fSThierry Reding 	window.base[0] = bo->paddr;
881dee8268fSThierry Reding 
882dee8268fSThierry Reding 	err = tegra_dc_setup_window(dc, 0, &window);
883dee8268fSThierry Reding 	if (err < 0)
884dee8268fSThierry Reding 		dev_err(dc->dev, "failed to enable root plane\n");
885dee8268fSThierry Reding 
886dee8268fSThierry Reding 	return 0;
887dee8268fSThierry Reding }
888dee8268fSThierry Reding 
889dee8268fSThierry Reding static int tegra_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
890dee8268fSThierry Reding 				    struct drm_framebuffer *old_fb)
891dee8268fSThierry Reding {
892dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
893dee8268fSThierry Reding 
894f4510a27SMatt Roper 	return tegra_dc_set_base(dc, x, y, crtc->primary->fb);
895dee8268fSThierry Reding }
896dee8268fSThierry Reding 
897dee8268fSThierry Reding static void tegra_crtc_prepare(struct drm_crtc *crtc)
898dee8268fSThierry Reding {
899dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
900dee8268fSThierry Reding 	unsigned int syncpt;
901dee8268fSThierry Reding 	unsigned long value;
902dee8268fSThierry Reding 
903dee8268fSThierry Reding 	/* hardware initialization */
904ca48080aSStephen Warren 	reset_control_deassert(dc->rst);
905dee8268fSThierry Reding 	usleep_range(10000, 20000);
906dee8268fSThierry Reding 
907dee8268fSThierry Reding 	if (dc->pipe)
908dee8268fSThierry Reding 		syncpt = SYNCPT_VBLANK1;
909dee8268fSThierry Reding 	else
910dee8268fSThierry Reding 		syncpt = SYNCPT_VBLANK0;
911dee8268fSThierry Reding 
912dee8268fSThierry Reding 	/* initialize display controller */
913dee8268fSThierry Reding 	tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
914dee8268fSThierry Reding 	tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC);
915dee8268fSThierry Reding 
916dee8268fSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT;
917dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
918dee8268fSThierry Reding 
919dee8268fSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
920dee8268fSThierry Reding 		WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
921dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
922dee8268fSThierry Reding 
923dee8268fSThierry Reding 	/* initialize timer */
924dee8268fSThierry Reding 	value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
925dee8268fSThierry Reding 		WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
926dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
927dee8268fSThierry Reding 
928dee8268fSThierry Reding 	value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
929dee8268fSThierry Reding 		WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
930dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
931dee8268fSThierry Reding 
932dee8268fSThierry Reding 	value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
933dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
934dee8268fSThierry Reding 
935dee8268fSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
936dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
937dee8268fSThierry Reding }
938dee8268fSThierry Reding 
939dee8268fSThierry Reding static void tegra_crtc_commit(struct drm_crtc *crtc)
940dee8268fSThierry Reding {
941dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
942dee8268fSThierry Reding 	unsigned long value;
943dee8268fSThierry Reding 
944dee8268fSThierry Reding 	value = GENERAL_UPDATE | WIN_A_UPDATE;
945dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
946dee8268fSThierry Reding 
947dee8268fSThierry Reding 	value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
948dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
949dee8268fSThierry Reding 
950dee8268fSThierry Reding 	drm_vblank_post_modeset(crtc->dev, dc->pipe);
951dee8268fSThierry Reding }
952dee8268fSThierry Reding 
953dee8268fSThierry Reding static void tegra_crtc_load_lut(struct drm_crtc *crtc)
954dee8268fSThierry Reding {
955dee8268fSThierry Reding }
956dee8268fSThierry Reding 
957dee8268fSThierry Reding static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
958dee8268fSThierry Reding 	.disable = tegra_crtc_disable,
959dee8268fSThierry Reding 	.mode_fixup = tegra_crtc_mode_fixup,
960dee8268fSThierry Reding 	.mode_set = tegra_crtc_mode_set,
961dee8268fSThierry Reding 	.mode_set_base = tegra_crtc_mode_set_base,
962dee8268fSThierry Reding 	.prepare = tegra_crtc_prepare,
963dee8268fSThierry Reding 	.commit = tegra_crtc_commit,
964dee8268fSThierry Reding 	.load_lut = tegra_crtc_load_lut,
965dee8268fSThierry Reding };
966dee8268fSThierry Reding 
967dee8268fSThierry Reding static irqreturn_t tegra_dc_irq(int irq, void *data)
968dee8268fSThierry Reding {
969dee8268fSThierry Reding 	struct tegra_dc *dc = data;
970dee8268fSThierry Reding 	unsigned long status;
971dee8268fSThierry Reding 
972dee8268fSThierry Reding 	status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
973dee8268fSThierry Reding 	tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
974dee8268fSThierry Reding 
975dee8268fSThierry Reding 	if (status & FRAME_END_INT) {
976dee8268fSThierry Reding 		/*
977dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): frame end\n", __func__);
978dee8268fSThierry Reding 		*/
979dee8268fSThierry Reding 	}
980dee8268fSThierry Reding 
981dee8268fSThierry Reding 	if (status & VBLANK_INT) {
982dee8268fSThierry Reding 		/*
983dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
984dee8268fSThierry Reding 		*/
985dee8268fSThierry Reding 		drm_handle_vblank(dc->base.dev, dc->pipe);
986dee8268fSThierry Reding 		tegra_dc_finish_page_flip(dc);
987dee8268fSThierry Reding 	}
988dee8268fSThierry Reding 
989dee8268fSThierry Reding 	if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
990dee8268fSThierry Reding 		/*
991dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): underflow\n", __func__);
992dee8268fSThierry Reding 		*/
993dee8268fSThierry Reding 	}
994dee8268fSThierry Reding 
995dee8268fSThierry Reding 	return IRQ_HANDLED;
996dee8268fSThierry Reding }
997dee8268fSThierry Reding 
998dee8268fSThierry Reding static int tegra_dc_show_regs(struct seq_file *s, void *data)
999dee8268fSThierry Reding {
1000dee8268fSThierry Reding 	struct drm_info_node *node = s->private;
1001dee8268fSThierry Reding 	struct tegra_dc *dc = node->info_ent->data;
1002dee8268fSThierry Reding 
1003dee8268fSThierry Reding #define DUMP_REG(name)						\
1004dee8268fSThierry Reding 	seq_printf(s, "%-40s %#05x %08lx\n", #name, name,	\
1005dee8268fSThierry Reding 		   tegra_dc_readl(dc, name))
1006dee8268fSThierry Reding 
1007dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT);
1008dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1009dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR);
1010dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT);
1011dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL);
1012dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR);
1013dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT);
1014dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL);
1015dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR);
1016dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT);
1017dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL);
1018dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR);
1019dee8268fSThierry Reding 	DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC);
1020dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0);
1021dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_COMMAND);
1022dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE);
1023dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL);
1024dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_STATUS);
1025dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_MASK);
1026dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_ENABLE);
1027dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_TYPE);
1028dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_POLARITY);
1029dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE1);
1030dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE2);
1031dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE3);
1032dee8268fSThierry Reding 	DUMP_REG(DC_CMD_STATE_ACCESS);
1033dee8268fSThierry Reding 	DUMP_REG(DC_CMD_STATE_CONTROL);
1034dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER);
1035dee8268fSThierry Reding 	DUMP_REG(DC_CMD_REG_ACT_CONTROL);
1036dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CONTROL);
1037dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CHECKSUM);
1038dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0));
1039dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1));
1040dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2));
1041dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3));
1042dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0));
1043dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1));
1044dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2));
1045dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3));
1046dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0));
1047dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1));
1048dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2));
1049dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3));
1050dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0));
1051dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1));
1052dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2));
1053dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3));
1054dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_DATA(0));
1055dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_DATA(1));
1056dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0));
1057dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1));
1058dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2));
1059dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3));
1060dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4));
1061dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5));
1062dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6));
1063dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_MISC_CONTROL);
1064dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM0_CONTROL);
1065dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE);
1066dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM1_CONTROL);
1067dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE);
1068dee8268fSThierry Reding 	DUMP_REG(DC_COM_SPI_CONTROL);
1069dee8268fSThierry Reding 	DUMP_REG(DC_COM_SPI_START_BYTE);
1070dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB);
1071dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD);
1072dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_CS_DC);
1073dee8268fSThierry Reding 	DUMP_REG(DC_COM_SCRATCH_REGISTER_A);
1074dee8268fSThierry Reding 	DUMP_REG(DC_COM_SCRATCH_REGISTER_B);
1075dee8268fSThierry Reding 	DUMP_REG(DC_COM_GPIO_CTRL);
1076dee8268fSThierry Reding 	DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER);
1077dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED);
1078dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0);
1079dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1);
1080dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_WIN_OPTIONS);
1081dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY);
1082dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1083dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS);
1084dee8268fSThierry Reding 	DUMP_REG(DC_DISP_REF_TO_SYNC);
1085dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SYNC_WIDTH);
1086dee8268fSThierry Reding 	DUMP_REG(DC_DISP_BACK_PORCH);
1087dee8268fSThierry Reding 	DUMP_REG(DC_DISP_ACTIVE);
1088dee8268fSThierry Reding 	DUMP_REG(DC_DISP_FRONT_PORCH);
1089dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_CONTROL);
1090dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_A);
1091dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_B);
1092dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_C);
1093dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_D);
1094dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_CONTROL);
1095dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_A);
1096dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_B);
1097dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_C);
1098dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_D);
1099dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_CONTROL);
1100dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_A);
1101dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_B);
1102dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_C);
1103dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_D);
1104dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_CONTROL);
1105dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_A);
1106dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_B);
1107dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_C);
1108dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_CONTROL);
1109dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_A);
1110dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_B);
1111dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_C);
1112dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE2_CONTROL);
1113dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE2_POSITION_A);
1114dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE3_CONTROL);
1115dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE3_POSITION_A);
1116dee8268fSThierry Reding 	DUMP_REG(DC_DISP_M0_CONTROL);
1117dee8268fSThierry Reding 	DUMP_REG(DC_DISP_M1_CONTROL);
1118dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DI_CONTROL);
1119dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_CONTROL);
1120dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_A);
1121dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_B);
1122dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_C);
1123dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_D);
1124dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL);
1125dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL);
1126dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_COLOR_CONTROL);
1127dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS);
1128dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS);
1129dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS);
1130dee8268fSThierry Reding 	DUMP_REG(DC_DISP_LCD_SPI_OPTIONS);
1131dee8268fSThierry Reding 	DUMP_REG(DC_DISP_BORDER_COLOR);
1132dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY0_LOWER);
1133dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY0_UPPER);
1134dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY1_LOWER);
1135dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY1_UPPER);
1136dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_FOREGROUND);
1137dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_BACKGROUND);
1138dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR);
1139dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS);
1140dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_POSITION);
1141dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_POSITION_NS);
1142dee8268fSThierry Reding 	DUMP_REG(DC_DISP_INIT_SEQ_CONTROL);
1143dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A);
1144dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B);
1145dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C);
1146dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D);
1147dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL);
1148dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST);
1149dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST);
1150dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST);
1151dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST);
1152dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DAC_CRT_CTRL);
1153dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MISC_CONTROL);
1154dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_CONTROL);
1155dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_CSC_COEFF);
1156dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(0));
1157dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(1));
1158dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(2));
1159dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(3));
1160dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(4));
1161dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(5));
1162dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(6));
1163dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(7));
1164dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(8));
1165dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_FLICKER_CONTROL);
1166dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DC_PIXEL_COUNT);
1167dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(0));
1168dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(1));
1169dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(2));
1170dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(3));
1171dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(4));
1172dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(5));
1173dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(6));
1174dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(7));
1175dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(0));
1176dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(1));
1177dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(2));
1178dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(3));
1179dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_CONTROL);
1180dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HW_K_VALUES);
1181dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_MAN_K_VALUES);
1182e687651bSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR_HI);
1183e687651bSThierry Reding 	DUMP_REG(DC_DISP_BLEND_CURSOR_CONTROL);
1184dee8268fSThierry Reding 	DUMP_REG(DC_WIN_WIN_OPTIONS);
1185dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BYTE_SWAP);
1186dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUFFER_CONTROL);
1187dee8268fSThierry Reding 	DUMP_REG(DC_WIN_COLOR_DEPTH);
1188dee8268fSThierry Reding 	DUMP_REG(DC_WIN_POSITION);
1189dee8268fSThierry Reding 	DUMP_REG(DC_WIN_SIZE);
1190dee8268fSThierry Reding 	DUMP_REG(DC_WIN_PRESCALED_SIZE);
1191dee8268fSThierry Reding 	DUMP_REG(DC_WIN_H_INITIAL_DDA);
1192dee8268fSThierry Reding 	DUMP_REG(DC_WIN_V_INITIAL_DDA);
1193dee8268fSThierry Reding 	DUMP_REG(DC_WIN_DDA_INC);
1194dee8268fSThierry Reding 	DUMP_REG(DC_WIN_LINE_STRIDE);
1195dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUF_STRIDE);
1196dee8268fSThierry Reding 	DUMP_REG(DC_WIN_UV_BUF_STRIDE);
1197dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUFFER_ADDR_MODE);
1198dee8268fSThierry Reding 	DUMP_REG(DC_WIN_DV_CONTROL);
1199dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_NOKEY);
1200dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_1WIN);
1201dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_2WIN_X);
1202dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_2WIN_Y);
1203dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_3WIN_XY);
1204dee8268fSThierry Reding 	DUMP_REG(DC_WIN_HP_FETCH_CONTROL);
1205dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR);
1206dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_NS);
1207dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_U);
1208dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_U_NS);
1209dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_V);
1210dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_V_NS);
1211dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_H_OFFSET);
1212dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS);
1213dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_V_OFFSET);
1214dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS);
1215dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_UFLOW_STATUS);
1216dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS);
1217dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS);
1218dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS);
1219dee8268fSThierry Reding 
1220dee8268fSThierry Reding #undef DUMP_REG
1221dee8268fSThierry Reding 
1222dee8268fSThierry Reding 	return 0;
1223dee8268fSThierry Reding }
1224dee8268fSThierry Reding 
1225dee8268fSThierry Reding static struct drm_info_list debugfs_files[] = {
1226dee8268fSThierry Reding 	{ "regs", tegra_dc_show_regs, 0, NULL },
1227dee8268fSThierry Reding };
1228dee8268fSThierry Reding 
1229dee8268fSThierry Reding static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor)
1230dee8268fSThierry Reding {
1231dee8268fSThierry Reding 	unsigned int i;
1232dee8268fSThierry Reding 	char *name;
1233dee8268fSThierry Reding 	int err;
1234dee8268fSThierry Reding 
1235dee8268fSThierry Reding 	name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe);
1236dee8268fSThierry Reding 	dc->debugfs = debugfs_create_dir(name, minor->debugfs_root);
1237dee8268fSThierry Reding 	kfree(name);
1238dee8268fSThierry Reding 
1239dee8268fSThierry Reding 	if (!dc->debugfs)
1240dee8268fSThierry Reding 		return -ENOMEM;
1241dee8268fSThierry Reding 
1242dee8268fSThierry Reding 	dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1243dee8268fSThierry Reding 				    GFP_KERNEL);
1244dee8268fSThierry Reding 	if (!dc->debugfs_files) {
1245dee8268fSThierry Reding 		err = -ENOMEM;
1246dee8268fSThierry Reding 		goto remove;
1247dee8268fSThierry Reding 	}
1248dee8268fSThierry Reding 
1249dee8268fSThierry Reding 	for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1250dee8268fSThierry Reding 		dc->debugfs_files[i].data = dc;
1251dee8268fSThierry Reding 
1252dee8268fSThierry Reding 	err = drm_debugfs_create_files(dc->debugfs_files,
1253dee8268fSThierry Reding 				       ARRAY_SIZE(debugfs_files),
1254dee8268fSThierry Reding 				       dc->debugfs, minor);
1255dee8268fSThierry Reding 	if (err < 0)
1256dee8268fSThierry Reding 		goto free;
1257dee8268fSThierry Reding 
1258dee8268fSThierry Reding 	dc->minor = minor;
1259dee8268fSThierry Reding 
1260dee8268fSThierry Reding 	return 0;
1261dee8268fSThierry Reding 
1262dee8268fSThierry Reding free:
1263dee8268fSThierry Reding 	kfree(dc->debugfs_files);
1264dee8268fSThierry Reding 	dc->debugfs_files = NULL;
1265dee8268fSThierry Reding remove:
1266dee8268fSThierry Reding 	debugfs_remove(dc->debugfs);
1267dee8268fSThierry Reding 	dc->debugfs = NULL;
1268dee8268fSThierry Reding 
1269dee8268fSThierry Reding 	return err;
1270dee8268fSThierry Reding }
1271dee8268fSThierry Reding 
1272dee8268fSThierry Reding static int tegra_dc_debugfs_exit(struct tegra_dc *dc)
1273dee8268fSThierry Reding {
1274dee8268fSThierry Reding 	drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files),
1275dee8268fSThierry Reding 				 dc->minor);
1276dee8268fSThierry Reding 	dc->minor = NULL;
1277dee8268fSThierry Reding 
1278dee8268fSThierry Reding 	kfree(dc->debugfs_files);
1279dee8268fSThierry Reding 	dc->debugfs_files = NULL;
1280dee8268fSThierry Reding 
1281dee8268fSThierry Reding 	debugfs_remove(dc->debugfs);
1282dee8268fSThierry Reding 	dc->debugfs = NULL;
1283dee8268fSThierry Reding 
1284dee8268fSThierry Reding 	return 0;
1285dee8268fSThierry Reding }
1286dee8268fSThierry Reding 
1287dee8268fSThierry Reding static int tegra_dc_init(struct host1x_client *client)
1288dee8268fSThierry Reding {
12899910f5c4SThierry Reding 	struct drm_device *drm = dev_get_drvdata(client->parent);
1290dee8268fSThierry Reding 	struct tegra_dc *dc = host1x_client_to_dc(client);
1291d1f3e1e0SThierry Reding 	struct tegra_drm *tegra = drm->dev_private;
1292dee8268fSThierry Reding 	int err;
1293dee8268fSThierry Reding 
1294*df06b759SThierry Reding 	if (tegra->domain) {
1295*df06b759SThierry Reding 		err = iommu_attach_device(tegra->domain, dc->dev);
1296*df06b759SThierry Reding 		if (err < 0) {
1297*df06b759SThierry Reding 			dev_err(dc->dev, "failed to attach to domain: %d\n",
1298*df06b759SThierry Reding 				err);
1299*df06b759SThierry Reding 			return err;
1300*df06b759SThierry Reding 		}
1301*df06b759SThierry Reding 
1302*df06b759SThierry Reding 		dc->domain = tegra->domain;
1303*df06b759SThierry Reding 	}
1304*df06b759SThierry Reding 
13059910f5c4SThierry Reding 	drm_crtc_init(drm, &dc->base, &tegra_crtc_funcs);
1306dee8268fSThierry Reding 	drm_mode_crtc_set_gamma_size(&dc->base, 256);
1307dee8268fSThierry Reding 	drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
1308dee8268fSThierry Reding 
1309d1f3e1e0SThierry Reding 	/*
1310d1f3e1e0SThierry Reding 	 * Keep track of the minimum pitch alignment across all display
1311d1f3e1e0SThierry Reding 	 * controllers.
1312d1f3e1e0SThierry Reding 	 */
1313d1f3e1e0SThierry Reding 	if (dc->soc->pitch_align > tegra->pitch_align)
1314d1f3e1e0SThierry Reding 		tegra->pitch_align = dc->soc->pitch_align;
1315d1f3e1e0SThierry Reding 
13169910f5c4SThierry Reding 	err = tegra_dc_rgb_init(drm, dc);
1317dee8268fSThierry Reding 	if (err < 0 && err != -ENODEV) {
1318dee8268fSThierry Reding 		dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
1319dee8268fSThierry Reding 		return err;
1320dee8268fSThierry Reding 	}
1321dee8268fSThierry Reding 
13229910f5c4SThierry Reding 	err = tegra_dc_add_planes(drm, dc);
1323dee8268fSThierry Reding 	if (err < 0)
1324dee8268fSThierry Reding 		return err;
1325dee8268fSThierry Reding 
1326dee8268fSThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
13279910f5c4SThierry Reding 		err = tegra_dc_debugfs_init(dc, drm->primary);
1328dee8268fSThierry Reding 		if (err < 0)
1329dee8268fSThierry Reding 			dev_err(dc->dev, "debugfs setup failed: %d\n", err);
1330dee8268fSThierry Reding 	}
1331dee8268fSThierry Reding 
1332dee8268fSThierry Reding 	err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
1333dee8268fSThierry Reding 			       dev_name(dc->dev), dc);
1334dee8268fSThierry Reding 	if (err < 0) {
1335dee8268fSThierry Reding 		dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
1336dee8268fSThierry Reding 			err);
1337dee8268fSThierry Reding 		return err;
1338dee8268fSThierry Reding 	}
1339dee8268fSThierry Reding 
1340dee8268fSThierry Reding 	return 0;
1341dee8268fSThierry Reding }
1342dee8268fSThierry Reding 
1343dee8268fSThierry Reding static int tegra_dc_exit(struct host1x_client *client)
1344dee8268fSThierry Reding {
1345dee8268fSThierry Reding 	struct tegra_dc *dc = host1x_client_to_dc(client);
1346dee8268fSThierry Reding 	int err;
1347dee8268fSThierry Reding 
1348dee8268fSThierry Reding 	devm_free_irq(dc->dev, dc->irq, dc);
1349dee8268fSThierry Reding 
1350dee8268fSThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1351dee8268fSThierry Reding 		err = tegra_dc_debugfs_exit(dc);
1352dee8268fSThierry Reding 		if (err < 0)
1353dee8268fSThierry Reding 			dev_err(dc->dev, "debugfs cleanup failed: %d\n", err);
1354dee8268fSThierry Reding 	}
1355dee8268fSThierry Reding 
1356dee8268fSThierry Reding 	err = tegra_dc_rgb_exit(dc);
1357dee8268fSThierry Reding 	if (err) {
1358dee8268fSThierry Reding 		dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
1359dee8268fSThierry Reding 		return err;
1360dee8268fSThierry Reding 	}
1361dee8268fSThierry Reding 
1362*df06b759SThierry Reding 	if (dc->domain) {
1363*df06b759SThierry Reding 		iommu_detach_device(dc->domain, dc->dev);
1364*df06b759SThierry Reding 		dc->domain = NULL;
1365*df06b759SThierry Reding 	}
1366*df06b759SThierry Reding 
1367dee8268fSThierry Reding 	return 0;
1368dee8268fSThierry Reding }
1369dee8268fSThierry Reding 
1370dee8268fSThierry Reding static const struct host1x_client_ops dc_client_ops = {
1371dee8268fSThierry Reding 	.init = tegra_dc_init,
1372dee8268fSThierry Reding 	.exit = tegra_dc_exit,
1373dee8268fSThierry Reding };
1374dee8268fSThierry Reding 
13758620fc62SThierry Reding static const struct tegra_dc_soc_info tegra20_dc_soc_info = {
13768620fc62SThierry Reding 	.supports_interlacing = false,
1377e687651bSThierry Reding 	.supports_cursor = false,
1378c134f019SThierry Reding 	.supports_block_linear = false,
1379d1f3e1e0SThierry Reding 	.pitch_align = 8,
13809c012700SThierry Reding 	.has_powergate = false,
13818620fc62SThierry Reding };
13828620fc62SThierry Reding 
13838620fc62SThierry Reding static const struct tegra_dc_soc_info tegra30_dc_soc_info = {
13848620fc62SThierry Reding 	.supports_interlacing = false,
1385e687651bSThierry Reding 	.supports_cursor = false,
1386c134f019SThierry Reding 	.supports_block_linear = false,
1387d1f3e1e0SThierry Reding 	.pitch_align = 8,
13889c012700SThierry Reding 	.has_powergate = false,
1389d1f3e1e0SThierry Reding };
1390d1f3e1e0SThierry Reding 
1391d1f3e1e0SThierry Reding static const struct tegra_dc_soc_info tegra114_dc_soc_info = {
1392d1f3e1e0SThierry Reding 	.supports_interlacing = false,
1393d1f3e1e0SThierry Reding 	.supports_cursor = false,
1394d1f3e1e0SThierry Reding 	.supports_block_linear = false,
1395d1f3e1e0SThierry Reding 	.pitch_align = 64,
13969c012700SThierry Reding 	.has_powergate = true,
13978620fc62SThierry Reding };
13988620fc62SThierry Reding 
13998620fc62SThierry Reding static const struct tegra_dc_soc_info tegra124_dc_soc_info = {
14008620fc62SThierry Reding 	.supports_interlacing = true,
1401e687651bSThierry Reding 	.supports_cursor = true,
1402c134f019SThierry Reding 	.supports_block_linear = true,
1403d1f3e1e0SThierry Reding 	.pitch_align = 64,
14049c012700SThierry Reding 	.has_powergate = true,
14058620fc62SThierry Reding };
14068620fc62SThierry Reding 
14078620fc62SThierry Reding static const struct of_device_id tegra_dc_of_match[] = {
14088620fc62SThierry Reding 	{
14098620fc62SThierry Reding 		.compatible = "nvidia,tegra124-dc",
14108620fc62SThierry Reding 		.data = &tegra124_dc_soc_info,
14118620fc62SThierry Reding 	}, {
14129c012700SThierry Reding 		.compatible = "nvidia,tegra114-dc",
14139c012700SThierry Reding 		.data = &tegra114_dc_soc_info,
14149c012700SThierry Reding 	}, {
14158620fc62SThierry Reding 		.compatible = "nvidia,tegra30-dc",
14168620fc62SThierry Reding 		.data = &tegra30_dc_soc_info,
14178620fc62SThierry Reding 	}, {
14188620fc62SThierry Reding 		.compatible = "nvidia,tegra20-dc",
14198620fc62SThierry Reding 		.data = &tegra20_dc_soc_info,
14208620fc62SThierry Reding 	}, {
14218620fc62SThierry Reding 		/* sentinel */
14228620fc62SThierry Reding 	}
14238620fc62SThierry Reding };
1424ef70728cSStephen Warren MODULE_DEVICE_TABLE(of, tegra_dc_of_match);
14258620fc62SThierry Reding 
142613411dddSThierry Reding static int tegra_dc_parse_dt(struct tegra_dc *dc)
142713411dddSThierry Reding {
142813411dddSThierry Reding 	struct device_node *np;
142913411dddSThierry Reding 	u32 value = 0;
143013411dddSThierry Reding 	int err;
143113411dddSThierry Reding 
143213411dddSThierry Reding 	err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value);
143313411dddSThierry Reding 	if (err < 0) {
143413411dddSThierry Reding 		dev_err(dc->dev, "missing \"nvidia,head\" property\n");
143513411dddSThierry Reding 
143613411dddSThierry Reding 		/*
143713411dddSThierry Reding 		 * If the nvidia,head property isn't present, try to find the
143813411dddSThierry Reding 		 * correct head number by looking up the position of this
143913411dddSThierry Reding 		 * display controller's node within the device tree. Assuming
144013411dddSThierry Reding 		 * that the nodes are ordered properly in the DTS file and
144113411dddSThierry Reding 		 * that the translation into a flattened device tree blob
144213411dddSThierry Reding 		 * preserves that ordering this will actually yield the right
144313411dddSThierry Reding 		 * head number.
144413411dddSThierry Reding 		 *
144513411dddSThierry Reding 		 * If those assumptions don't hold, this will still work for
144613411dddSThierry Reding 		 * cases where only a single display controller is used.
144713411dddSThierry Reding 		 */
144813411dddSThierry Reding 		for_each_matching_node(np, tegra_dc_of_match) {
144913411dddSThierry Reding 			if (np == dc->dev->of_node)
145013411dddSThierry Reding 				break;
145113411dddSThierry Reding 
145213411dddSThierry Reding 			value++;
145313411dddSThierry Reding 		}
145413411dddSThierry Reding 	}
145513411dddSThierry Reding 
145613411dddSThierry Reding 	dc->pipe = value;
145713411dddSThierry Reding 
145813411dddSThierry Reding 	return 0;
145913411dddSThierry Reding }
146013411dddSThierry Reding 
1461dee8268fSThierry Reding static int tegra_dc_probe(struct platform_device *pdev)
1462dee8268fSThierry Reding {
14638620fc62SThierry Reding 	const struct of_device_id *id;
1464dee8268fSThierry Reding 	struct resource *regs;
1465dee8268fSThierry Reding 	struct tegra_dc *dc;
1466dee8268fSThierry Reding 	int err;
1467dee8268fSThierry Reding 
1468dee8268fSThierry Reding 	dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1469dee8268fSThierry Reding 	if (!dc)
1470dee8268fSThierry Reding 		return -ENOMEM;
1471dee8268fSThierry Reding 
14728620fc62SThierry Reding 	id = of_match_node(tegra_dc_of_match, pdev->dev.of_node);
14738620fc62SThierry Reding 	if (!id)
14748620fc62SThierry Reding 		return -ENODEV;
14758620fc62SThierry Reding 
1476dee8268fSThierry Reding 	spin_lock_init(&dc->lock);
1477dee8268fSThierry Reding 	INIT_LIST_HEAD(&dc->list);
1478dee8268fSThierry Reding 	dc->dev = &pdev->dev;
14798620fc62SThierry Reding 	dc->soc = id->data;
1480dee8268fSThierry Reding 
148113411dddSThierry Reding 	err = tegra_dc_parse_dt(dc);
148213411dddSThierry Reding 	if (err < 0)
148313411dddSThierry Reding 		return err;
148413411dddSThierry Reding 
1485dee8268fSThierry Reding 	dc->clk = devm_clk_get(&pdev->dev, NULL);
1486dee8268fSThierry Reding 	if (IS_ERR(dc->clk)) {
1487dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to get clock\n");
1488dee8268fSThierry Reding 		return PTR_ERR(dc->clk);
1489dee8268fSThierry Reding 	}
1490dee8268fSThierry Reding 
1491ca48080aSStephen Warren 	dc->rst = devm_reset_control_get(&pdev->dev, "dc");
1492ca48080aSStephen Warren 	if (IS_ERR(dc->rst)) {
1493ca48080aSStephen Warren 		dev_err(&pdev->dev, "failed to get reset\n");
1494ca48080aSStephen Warren 		return PTR_ERR(dc->rst);
1495ca48080aSStephen Warren 	}
1496ca48080aSStephen Warren 
14979c012700SThierry Reding 	if (dc->soc->has_powergate) {
14989c012700SThierry Reding 		if (dc->pipe == 0)
14999c012700SThierry Reding 			dc->powergate = TEGRA_POWERGATE_DIS;
15009c012700SThierry Reding 		else
15019c012700SThierry Reding 			dc->powergate = TEGRA_POWERGATE_DISB;
15029c012700SThierry Reding 
15039c012700SThierry Reding 		err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk,
15049c012700SThierry Reding 							dc->rst);
15059c012700SThierry Reding 		if (err < 0) {
15069c012700SThierry Reding 			dev_err(&pdev->dev, "failed to power partition: %d\n",
15079c012700SThierry Reding 				err);
1508dee8268fSThierry Reding 			return err;
15099c012700SThierry Reding 		}
15109c012700SThierry Reding 	} else {
15119c012700SThierry Reding 		err = clk_prepare_enable(dc->clk);
15129c012700SThierry Reding 		if (err < 0) {
15139c012700SThierry Reding 			dev_err(&pdev->dev, "failed to enable clock: %d\n",
15149c012700SThierry Reding 				err);
15159c012700SThierry Reding 			return err;
15169c012700SThierry Reding 		}
15179c012700SThierry Reding 
15189c012700SThierry Reding 		err = reset_control_deassert(dc->rst);
15199c012700SThierry Reding 		if (err < 0) {
15209c012700SThierry Reding 			dev_err(&pdev->dev, "failed to deassert reset: %d\n",
15219c012700SThierry Reding 				err);
15229c012700SThierry Reding 			return err;
15239c012700SThierry Reding 		}
15249c012700SThierry Reding 	}
1525dee8268fSThierry Reding 
1526dee8268fSThierry Reding 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1527dee8268fSThierry Reding 	dc->regs = devm_ioremap_resource(&pdev->dev, regs);
1528dee8268fSThierry Reding 	if (IS_ERR(dc->regs))
1529dee8268fSThierry Reding 		return PTR_ERR(dc->regs);
1530dee8268fSThierry Reding 
1531dee8268fSThierry Reding 	dc->irq = platform_get_irq(pdev, 0);
1532dee8268fSThierry Reding 	if (dc->irq < 0) {
1533dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to get IRQ\n");
1534dee8268fSThierry Reding 		return -ENXIO;
1535dee8268fSThierry Reding 	}
1536dee8268fSThierry Reding 
1537dee8268fSThierry Reding 	INIT_LIST_HEAD(&dc->client.list);
1538dee8268fSThierry Reding 	dc->client.ops = &dc_client_ops;
1539dee8268fSThierry Reding 	dc->client.dev = &pdev->dev;
1540dee8268fSThierry Reding 
1541dee8268fSThierry Reding 	err = tegra_dc_rgb_probe(dc);
1542dee8268fSThierry Reding 	if (err < 0 && err != -ENODEV) {
1543dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
1544dee8268fSThierry Reding 		return err;
1545dee8268fSThierry Reding 	}
1546dee8268fSThierry Reding 
1547dee8268fSThierry Reding 	err = host1x_client_register(&dc->client);
1548dee8268fSThierry Reding 	if (err < 0) {
1549dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
1550dee8268fSThierry Reding 			err);
1551dee8268fSThierry Reding 		return err;
1552dee8268fSThierry Reding 	}
1553dee8268fSThierry Reding 
1554dee8268fSThierry Reding 	platform_set_drvdata(pdev, dc);
1555dee8268fSThierry Reding 
1556dee8268fSThierry Reding 	return 0;
1557dee8268fSThierry Reding }
1558dee8268fSThierry Reding 
1559dee8268fSThierry Reding static int tegra_dc_remove(struct platform_device *pdev)
1560dee8268fSThierry Reding {
1561dee8268fSThierry Reding 	struct tegra_dc *dc = platform_get_drvdata(pdev);
1562dee8268fSThierry Reding 	int err;
1563dee8268fSThierry Reding 
1564dee8268fSThierry Reding 	err = host1x_client_unregister(&dc->client);
1565dee8268fSThierry Reding 	if (err < 0) {
1566dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
1567dee8268fSThierry Reding 			err);
1568dee8268fSThierry Reding 		return err;
1569dee8268fSThierry Reding 	}
1570dee8268fSThierry Reding 
157159d29c0eSThierry Reding 	err = tegra_dc_rgb_remove(dc);
157259d29c0eSThierry Reding 	if (err < 0) {
157359d29c0eSThierry Reding 		dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err);
157459d29c0eSThierry Reding 		return err;
157559d29c0eSThierry Reding 	}
157659d29c0eSThierry Reding 
15775482d75aSThierry Reding 	reset_control_assert(dc->rst);
15789c012700SThierry Reding 
15799c012700SThierry Reding 	if (dc->soc->has_powergate)
15809c012700SThierry Reding 		tegra_powergate_power_off(dc->powergate);
15819c012700SThierry Reding 
1582dee8268fSThierry Reding 	clk_disable_unprepare(dc->clk);
1583dee8268fSThierry Reding 
1584dee8268fSThierry Reding 	return 0;
1585dee8268fSThierry Reding }
1586dee8268fSThierry Reding 
1587dee8268fSThierry Reding struct platform_driver tegra_dc_driver = {
1588dee8268fSThierry Reding 	.driver = {
1589dee8268fSThierry Reding 		.name = "tegra-dc",
1590dee8268fSThierry Reding 		.owner = THIS_MODULE,
1591dee8268fSThierry Reding 		.of_match_table = tegra_dc_of_match,
1592dee8268fSThierry Reding 	},
1593dee8268fSThierry Reding 	.probe = tegra_dc_probe,
1594dee8268fSThierry Reding 	.remove = tegra_dc_remove,
1595dee8268fSThierry Reding };
1596