xref: /openbmc/linux/drivers/gpu/drm/tegra/dc.c (revision d700ba7a6657d7c2be76b56996f54f02783456a6)
1dee8268fSThierry Reding /*
2dee8268fSThierry Reding  * Copyright (C) 2012 Avionic Design GmbH
3dee8268fSThierry Reding  * Copyright (C) 2012 NVIDIA CORPORATION.  All rights reserved.
4dee8268fSThierry Reding  *
5dee8268fSThierry Reding  * This program is free software; you can redistribute it and/or modify
6dee8268fSThierry Reding  * it under the terms of the GNU General Public License version 2 as
7dee8268fSThierry Reding  * published by the Free Software Foundation.
8dee8268fSThierry Reding  */
9dee8268fSThierry Reding 
10dee8268fSThierry Reding #include <linux/clk.h>
11dee8268fSThierry Reding #include <linux/debugfs.h>
12df06b759SThierry Reding #include <linux/iommu.h>
13ca48080aSStephen Warren #include <linux/reset.h>
14dee8268fSThierry Reding 
159c012700SThierry Reding #include <soc/tegra/pmc.h>
169c012700SThierry Reding 
17dee8268fSThierry Reding #include "dc.h"
18dee8268fSThierry Reding #include "drm.h"
19dee8268fSThierry Reding #include "gem.h"
20dee8268fSThierry Reding 
213cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h>
223cb9ae4fSDaniel Vetter 
238620fc62SThierry Reding struct tegra_dc_soc_info {
2442d0659bSThierry Reding 	bool supports_border_color;
258620fc62SThierry Reding 	bool supports_interlacing;
26e687651bSThierry Reding 	bool supports_cursor;
27c134f019SThierry Reding 	bool supports_block_linear;
28d1f3e1e0SThierry Reding 	unsigned int pitch_align;
299c012700SThierry Reding 	bool has_powergate;
308620fc62SThierry Reding };
318620fc62SThierry Reding 
32dee8268fSThierry Reding struct tegra_plane {
33dee8268fSThierry Reding 	struct drm_plane base;
34dee8268fSThierry Reding 	unsigned int index;
35dee8268fSThierry Reding };
36dee8268fSThierry Reding 
37dee8268fSThierry Reding static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane)
38dee8268fSThierry Reding {
39dee8268fSThierry Reding 	return container_of(plane, struct tegra_plane, base);
40dee8268fSThierry Reding }
41dee8268fSThierry Reding 
42205d48edSThierry Reding static void tegra_dc_window_commit(struct tegra_dc *dc, unsigned int index)
43205d48edSThierry Reding {
44205d48edSThierry Reding 	u32 value = WIN_A_ACT_REQ << index;
45205d48edSThierry Reding 
46205d48edSThierry Reding 	tegra_dc_writel(dc, value << 8, DC_CMD_STATE_CONTROL);
47205d48edSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
48205d48edSThierry Reding }
49205d48edSThierry Reding 
50205d48edSThierry Reding static void tegra_dc_cursor_commit(struct tegra_dc *dc)
51205d48edSThierry Reding {
52205d48edSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
53205d48edSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ, DC_CMD_STATE_CONTROL);
54205d48edSThierry Reding }
55205d48edSThierry Reding 
56*d700ba7aSThierry Reding /*
57*d700ba7aSThierry Reding  * Double-buffered registers have two copies: ASSEMBLY and ACTIVE. When the
58*d700ba7aSThierry Reding  * *_ACT_REQ bits are set the ASSEMBLY copy is latched into the ACTIVE copy.
59*d700ba7aSThierry Reding  * Latching happens mmediately if the display controller is in STOP mode or
60*d700ba7aSThierry Reding  * on the next frame boundary otherwise.
61*d700ba7aSThierry Reding  *
62*d700ba7aSThierry Reding  * Triple-buffered registers have three copies: ASSEMBLY, ARM and ACTIVE. The
63*d700ba7aSThierry Reding  * ASSEMBLY copy is latched into the ARM copy immediately after *_UPDATE bits
64*d700ba7aSThierry Reding  * are written. When the *_ACT_REQ bits are written, the ARM copy is latched
65*d700ba7aSThierry Reding  * into the ACTIVE copy, either immediately if the display controller is in
66*d700ba7aSThierry Reding  * STOP mode, or at the next frame boundary otherwise.
67*d700ba7aSThierry Reding  */
68205d48edSThierry Reding static void tegra_dc_commit(struct tegra_dc *dc)
69205d48edSThierry Reding {
70205d48edSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
71205d48edSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
72205d48edSThierry Reding }
73205d48edSThierry Reding 
7410288eeaSThierry Reding static unsigned int tegra_dc_format(uint32_t format, uint32_t *swap)
7510288eeaSThierry Reding {
7610288eeaSThierry Reding 	/* assume no swapping of fetched data */
7710288eeaSThierry Reding 	if (swap)
7810288eeaSThierry Reding 		*swap = BYTE_SWAP_NOSWAP;
7910288eeaSThierry Reding 
8010288eeaSThierry Reding 	switch (format) {
8110288eeaSThierry Reding 	case DRM_FORMAT_XBGR8888:
8210288eeaSThierry Reding 		return WIN_COLOR_DEPTH_R8G8B8A8;
8310288eeaSThierry Reding 
8410288eeaSThierry Reding 	case DRM_FORMAT_XRGB8888:
8510288eeaSThierry Reding 		return WIN_COLOR_DEPTH_B8G8R8A8;
8610288eeaSThierry Reding 
8710288eeaSThierry Reding 	case DRM_FORMAT_RGB565:
8810288eeaSThierry Reding 		return WIN_COLOR_DEPTH_B5G6R5;
8910288eeaSThierry Reding 
9010288eeaSThierry Reding 	case DRM_FORMAT_UYVY:
9110288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr422;
9210288eeaSThierry Reding 
9310288eeaSThierry Reding 	case DRM_FORMAT_YUYV:
9410288eeaSThierry Reding 		if (swap)
9510288eeaSThierry Reding 			*swap = BYTE_SWAP_SWAP2;
9610288eeaSThierry Reding 
9710288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr422;
9810288eeaSThierry Reding 
9910288eeaSThierry Reding 	case DRM_FORMAT_YUV420:
10010288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr420P;
10110288eeaSThierry Reding 
10210288eeaSThierry Reding 	case DRM_FORMAT_YUV422:
10310288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr422P;
10410288eeaSThierry Reding 
10510288eeaSThierry Reding 	default:
10610288eeaSThierry Reding 		break;
10710288eeaSThierry Reding 	}
10810288eeaSThierry Reding 
10910288eeaSThierry Reding 	WARN(1, "unsupported pixel format %u, using default\n", format);
11010288eeaSThierry Reding 	return WIN_COLOR_DEPTH_B8G8R8A8;
11110288eeaSThierry Reding }
11210288eeaSThierry Reding 
11310288eeaSThierry Reding static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar)
11410288eeaSThierry Reding {
11510288eeaSThierry Reding 	switch (format) {
11610288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422:
11710288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422:
11810288eeaSThierry Reding 		if (planar)
11910288eeaSThierry Reding 			*planar = false;
12010288eeaSThierry Reding 
12110288eeaSThierry Reding 		return true;
12210288eeaSThierry Reding 
12310288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr420P:
12410288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV420P:
12510288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422P:
12610288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422P:
12710288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422R:
12810288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422R:
12910288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422RA:
13010288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422RA:
13110288eeaSThierry Reding 		if (planar)
13210288eeaSThierry Reding 			*planar = true;
13310288eeaSThierry Reding 
13410288eeaSThierry Reding 		return true;
13510288eeaSThierry Reding 	}
13610288eeaSThierry Reding 
13710288eeaSThierry Reding 	return false;
13810288eeaSThierry Reding }
13910288eeaSThierry Reding 
14010288eeaSThierry Reding static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
14110288eeaSThierry Reding 				  unsigned int bpp)
14210288eeaSThierry Reding {
14310288eeaSThierry Reding 	fixed20_12 outf = dfixed_init(out);
14410288eeaSThierry Reding 	fixed20_12 inf = dfixed_init(in);
14510288eeaSThierry Reding 	u32 dda_inc;
14610288eeaSThierry Reding 	int max;
14710288eeaSThierry Reding 
14810288eeaSThierry Reding 	if (v)
14910288eeaSThierry Reding 		max = 15;
15010288eeaSThierry Reding 	else {
15110288eeaSThierry Reding 		switch (bpp) {
15210288eeaSThierry Reding 		case 2:
15310288eeaSThierry Reding 			max = 8;
15410288eeaSThierry Reding 			break;
15510288eeaSThierry Reding 
15610288eeaSThierry Reding 		default:
15710288eeaSThierry Reding 			WARN_ON_ONCE(1);
15810288eeaSThierry Reding 			/* fallthrough */
15910288eeaSThierry Reding 		case 4:
16010288eeaSThierry Reding 			max = 4;
16110288eeaSThierry Reding 			break;
16210288eeaSThierry Reding 		}
16310288eeaSThierry Reding 	}
16410288eeaSThierry Reding 
16510288eeaSThierry Reding 	outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
16610288eeaSThierry Reding 	inf.full -= dfixed_const(1);
16710288eeaSThierry Reding 
16810288eeaSThierry Reding 	dda_inc = dfixed_div(inf, outf);
16910288eeaSThierry Reding 	dda_inc = min_t(u32, dda_inc, dfixed_const(max));
17010288eeaSThierry Reding 
17110288eeaSThierry Reding 	return dda_inc;
17210288eeaSThierry Reding }
17310288eeaSThierry Reding 
17410288eeaSThierry Reding static inline u32 compute_initial_dda(unsigned int in)
17510288eeaSThierry Reding {
17610288eeaSThierry Reding 	fixed20_12 inf = dfixed_init(in);
17710288eeaSThierry Reding 	return dfixed_frac(inf);
17810288eeaSThierry Reding }
17910288eeaSThierry Reding 
18010288eeaSThierry Reding static int tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index,
18110288eeaSThierry Reding 				 const struct tegra_dc_window *window)
18210288eeaSThierry Reding {
18310288eeaSThierry Reding 	unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
18493396d0fSSean Paul 	unsigned long value, flags;
18510288eeaSThierry Reding 	bool yuv, planar;
18610288eeaSThierry Reding 
18710288eeaSThierry Reding 	/*
18810288eeaSThierry Reding 	 * For YUV planar modes, the number of bytes per pixel takes into
18910288eeaSThierry Reding 	 * account only the luma component and therefore is 1.
19010288eeaSThierry Reding 	 */
19110288eeaSThierry Reding 	yuv = tegra_dc_format_is_yuv(window->format, &planar);
19210288eeaSThierry Reding 	if (!yuv)
19310288eeaSThierry Reding 		bpp = window->bits_per_pixel / 8;
19410288eeaSThierry Reding 	else
19510288eeaSThierry Reding 		bpp = planar ? 1 : 2;
19610288eeaSThierry Reding 
19793396d0fSSean Paul 	spin_lock_irqsave(&dc->lock, flags);
19893396d0fSSean Paul 
19910288eeaSThierry Reding 	value = WINDOW_A_SELECT << index;
20010288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
20110288eeaSThierry Reding 
20210288eeaSThierry Reding 	tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH);
20310288eeaSThierry Reding 	tegra_dc_writel(dc, window->swap, DC_WIN_BYTE_SWAP);
20410288eeaSThierry Reding 
20510288eeaSThierry Reding 	value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
20610288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_POSITION);
20710288eeaSThierry Reding 
20810288eeaSThierry Reding 	value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
20910288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_SIZE);
21010288eeaSThierry Reding 
21110288eeaSThierry Reding 	h_offset = window->src.x * bpp;
21210288eeaSThierry Reding 	v_offset = window->src.y;
21310288eeaSThierry Reding 	h_size = window->src.w * bpp;
21410288eeaSThierry Reding 	v_size = window->src.h;
21510288eeaSThierry Reding 
21610288eeaSThierry Reding 	value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
21710288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE);
21810288eeaSThierry Reding 
21910288eeaSThierry Reding 	/*
22010288eeaSThierry Reding 	 * For DDA computations the number of bytes per pixel for YUV planar
22110288eeaSThierry Reding 	 * modes needs to take into account all Y, U and V components.
22210288eeaSThierry Reding 	 */
22310288eeaSThierry Reding 	if (yuv && planar)
22410288eeaSThierry Reding 		bpp = 2;
22510288eeaSThierry Reding 
22610288eeaSThierry Reding 	h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
22710288eeaSThierry Reding 	v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
22810288eeaSThierry Reding 
22910288eeaSThierry Reding 	value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
23010288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_DDA_INC);
23110288eeaSThierry Reding 
23210288eeaSThierry Reding 	h_dda = compute_initial_dda(window->src.x);
23310288eeaSThierry Reding 	v_dda = compute_initial_dda(window->src.y);
23410288eeaSThierry Reding 
23510288eeaSThierry Reding 	tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA);
23610288eeaSThierry Reding 	tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA);
23710288eeaSThierry Reding 
23810288eeaSThierry Reding 	tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE);
23910288eeaSThierry Reding 	tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE);
24010288eeaSThierry Reding 
24110288eeaSThierry Reding 	tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR);
24210288eeaSThierry Reding 
24310288eeaSThierry Reding 	if (yuv && planar) {
24410288eeaSThierry Reding 		tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U);
24510288eeaSThierry Reding 		tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V);
24610288eeaSThierry Reding 		value = window->stride[1] << 16 | window->stride[0];
24710288eeaSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE);
24810288eeaSThierry Reding 	} else {
24910288eeaSThierry Reding 		tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE);
25010288eeaSThierry Reding 	}
25110288eeaSThierry Reding 
25210288eeaSThierry Reding 	if (window->bottom_up)
25310288eeaSThierry Reding 		v_offset += window->src.h - 1;
25410288eeaSThierry Reding 
25510288eeaSThierry Reding 	tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
25610288eeaSThierry Reding 	tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
25710288eeaSThierry Reding 
258c134f019SThierry Reding 	if (dc->soc->supports_block_linear) {
259c134f019SThierry Reding 		unsigned long height = window->tiling.value;
260c134f019SThierry Reding 
261c134f019SThierry Reding 		switch (window->tiling.mode) {
262c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
263c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_PITCH;
264c134f019SThierry Reding 			break;
265c134f019SThierry Reding 
266c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
267c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_TILED;
268c134f019SThierry Reding 			break;
269c134f019SThierry Reding 
270c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
271c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
272c134f019SThierry Reding 				DC_WINBUF_SURFACE_KIND_BLOCK;
273c134f019SThierry Reding 			break;
274c134f019SThierry Reding 		}
275c134f019SThierry Reding 
276c134f019SThierry Reding 		tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
27710288eeaSThierry Reding 	} else {
278c134f019SThierry Reding 		switch (window->tiling.mode) {
279c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
28010288eeaSThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
28110288eeaSThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_LINEAR;
282c134f019SThierry Reding 			break;
283c134f019SThierry Reding 
284c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
285c134f019SThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
286c134f019SThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_TILE;
287c134f019SThierry Reding 			break;
288c134f019SThierry Reding 
289c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
290c134f019SThierry Reding 			DRM_ERROR("hardware doesn't support block linear mode\n");
29193396d0fSSean Paul 			spin_unlock_irqrestore(&dc->lock, flags);
292c134f019SThierry Reding 			return -EINVAL;
29310288eeaSThierry Reding 		}
29410288eeaSThierry Reding 
29510288eeaSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
296c134f019SThierry Reding 	}
29710288eeaSThierry Reding 
29810288eeaSThierry Reding 	value = WIN_ENABLE;
29910288eeaSThierry Reding 
30010288eeaSThierry Reding 	if (yuv) {
30110288eeaSThierry Reding 		/* setup default colorspace conversion coefficients */
30210288eeaSThierry Reding 		tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF);
30310288eeaSThierry Reding 		tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB);
30410288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR);
30510288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR);
30610288eeaSThierry Reding 		tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG);
30710288eeaSThierry Reding 		tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG);
30810288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB);
30910288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB);
31010288eeaSThierry Reding 
31110288eeaSThierry Reding 		value |= CSC_ENABLE;
31210288eeaSThierry Reding 	} else if (window->bits_per_pixel < 24) {
31310288eeaSThierry Reding 		value |= COLOR_EXPAND;
31410288eeaSThierry Reding 	}
31510288eeaSThierry Reding 
31610288eeaSThierry Reding 	if (window->bottom_up)
31710288eeaSThierry Reding 		value |= V_DIRECTION;
31810288eeaSThierry Reding 
31910288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
32010288eeaSThierry Reding 
32110288eeaSThierry Reding 	/*
32210288eeaSThierry Reding 	 * Disable blending and assume Window A is the bottom-most window,
32310288eeaSThierry Reding 	 * Window C is the top-most window and Window B is in the middle.
32410288eeaSThierry Reding 	 */
32510288eeaSThierry Reding 	tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY);
32610288eeaSThierry Reding 	tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN);
32710288eeaSThierry Reding 
32810288eeaSThierry Reding 	switch (index) {
32910288eeaSThierry Reding 	case 0:
33010288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X);
33110288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
33210288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
33310288eeaSThierry Reding 		break;
33410288eeaSThierry Reding 
33510288eeaSThierry Reding 	case 1:
33610288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
33710288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
33810288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
33910288eeaSThierry Reding 		break;
34010288eeaSThierry Reding 
34110288eeaSThierry Reding 	case 2:
34210288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
34310288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y);
34410288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY);
34510288eeaSThierry Reding 		break;
34610288eeaSThierry Reding 	}
34710288eeaSThierry Reding 
348205d48edSThierry Reding 	tegra_dc_window_commit(dc, index);
34910288eeaSThierry Reding 
35093396d0fSSean Paul 	spin_unlock_irqrestore(&dc->lock, flags);
35193396d0fSSean Paul 
35210288eeaSThierry Reding 	return 0;
35310288eeaSThierry Reding }
35410288eeaSThierry Reding 
355c7679306SThierry Reding static int tegra_window_plane_disable(struct drm_plane *plane)
356c7679306SThierry Reding {
357c7679306SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(plane->crtc);
358c7679306SThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
35993396d0fSSean Paul 	unsigned long flags;
360c7679306SThierry Reding 	u32 value;
361c7679306SThierry Reding 
362c7679306SThierry Reding 	if (!plane->crtc)
363c7679306SThierry Reding 		return 0;
364c7679306SThierry Reding 
36593396d0fSSean Paul 	spin_lock_irqsave(&dc->lock, flags);
36693396d0fSSean Paul 
367c7679306SThierry Reding 	value = WINDOW_A_SELECT << p->index;
368c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
369c7679306SThierry Reding 
370c7679306SThierry Reding 	value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
371c7679306SThierry Reding 	value &= ~WIN_ENABLE;
372c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
373c7679306SThierry Reding 
374c7679306SThierry Reding 	tegra_dc_window_commit(dc, p->index);
375c7679306SThierry Reding 
37693396d0fSSean Paul 	spin_unlock_irqrestore(&dc->lock, flags);
37793396d0fSSean Paul 
378c7679306SThierry Reding 	return 0;
379c7679306SThierry Reding }
380c7679306SThierry Reding 
381c7679306SThierry Reding static void tegra_plane_destroy(struct drm_plane *plane)
382c7679306SThierry Reding {
383c7679306SThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
384c7679306SThierry Reding 
385c7679306SThierry Reding 	drm_plane_cleanup(plane);
386c7679306SThierry Reding 	kfree(p);
387c7679306SThierry Reding }
388c7679306SThierry Reding 
389c7679306SThierry Reding static const u32 tegra_primary_plane_formats[] = {
390c7679306SThierry Reding 	DRM_FORMAT_XBGR8888,
391c7679306SThierry Reding 	DRM_FORMAT_XRGB8888,
392c7679306SThierry Reding 	DRM_FORMAT_RGB565,
393c7679306SThierry Reding };
394c7679306SThierry Reding 
395c7679306SThierry Reding static int tegra_primary_plane_update(struct drm_plane *plane,
396c7679306SThierry Reding 				      struct drm_crtc *crtc,
397dee8268fSThierry Reding 				      struct drm_framebuffer *fb, int crtc_x,
398dee8268fSThierry Reding 				      int crtc_y, unsigned int crtc_w,
399dee8268fSThierry Reding 				      unsigned int crtc_h, uint32_t src_x,
400c7679306SThierry Reding 				      uint32_t src_y, uint32_t src_w,
401c7679306SThierry Reding 				      uint32_t src_h)
402c7679306SThierry Reding {
403c7679306SThierry Reding 	struct tegra_bo *bo = tegra_fb_get_plane(fb, 0);
404c7679306SThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
405c7679306SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
406c7679306SThierry Reding 	struct tegra_dc_window window;
407c7679306SThierry Reding 	int err;
408c7679306SThierry Reding 
409c7679306SThierry Reding 	memset(&window, 0, sizeof(window));
410c7679306SThierry Reding 	window.src.x = src_x >> 16;
411c7679306SThierry Reding 	window.src.y = src_y >> 16;
412c7679306SThierry Reding 	window.src.w = src_w >> 16;
413c7679306SThierry Reding 	window.src.h = src_h >> 16;
414c7679306SThierry Reding 	window.dst.x = crtc_x;
415c7679306SThierry Reding 	window.dst.y = crtc_y;
416c7679306SThierry Reding 	window.dst.w = crtc_w;
417c7679306SThierry Reding 	window.dst.h = crtc_h;
418c7679306SThierry Reding 	window.format = tegra_dc_format(fb->pixel_format, &window.swap);
419c7679306SThierry Reding 	window.bits_per_pixel = fb->bits_per_pixel;
420c7679306SThierry Reding 	window.bottom_up = tegra_fb_is_bottom_up(fb);
421c7679306SThierry Reding 
422c7679306SThierry Reding 	err = tegra_fb_get_tiling(fb, &window.tiling);
423c7679306SThierry Reding 	if (err < 0)
424c7679306SThierry Reding 		return err;
425c7679306SThierry Reding 
426c7679306SThierry Reding 	window.base[0] = bo->paddr + fb->offsets[0];
427c7679306SThierry Reding 	window.stride[0] = fb->pitches[0];
428c7679306SThierry Reding 
429c7679306SThierry Reding 	err = tegra_dc_setup_window(dc, p->index, &window);
430c7679306SThierry Reding 	if (err < 0)
431c7679306SThierry Reding 		return err;
432c7679306SThierry Reding 
433c7679306SThierry Reding 	return 0;
434c7679306SThierry Reding }
435c7679306SThierry Reding 
436c7679306SThierry Reding static void tegra_primary_plane_destroy(struct drm_plane *plane)
437c7679306SThierry Reding {
438c7679306SThierry Reding 	tegra_window_plane_disable(plane);
439c7679306SThierry Reding 	tegra_plane_destroy(plane);
440c7679306SThierry Reding }
441c7679306SThierry Reding 
442c7679306SThierry Reding static const struct drm_plane_funcs tegra_primary_plane_funcs = {
443c7679306SThierry Reding 	.update_plane = tegra_primary_plane_update,
444c7679306SThierry Reding 	.disable_plane = tegra_window_plane_disable,
445c7679306SThierry Reding 	.destroy = tegra_primary_plane_destroy,
446c7679306SThierry Reding };
447c7679306SThierry Reding 
448c7679306SThierry Reding static struct drm_plane *tegra_dc_primary_plane_create(struct drm_device *drm,
449c7679306SThierry Reding 						       struct tegra_dc *dc)
450c7679306SThierry Reding {
451518e6227SThierry Reding 	/*
452518e6227SThierry Reding 	 * Ideally this would use drm_crtc_mask(), but that would require the
453518e6227SThierry Reding 	 * CRTC to already be in the mode_config's list of CRTCs. However, it
454518e6227SThierry Reding 	 * will only be added to that list in the drm_crtc_init_with_planes()
455518e6227SThierry Reding 	 * (in tegra_dc_init()), which in turn requires registration of these
456518e6227SThierry Reding 	 * planes. So we have ourselves a nice little chicken and egg problem
457518e6227SThierry Reding 	 * here.
458518e6227SThierry Reding 	 *
459518e6227SThierry Reding 	 * We work around this by manually creating the mask from the number
460518e6227SThierry Reding 	 * of CRTCs that have been registered, and should therefore always be
461518e6227SThierry Reding 	 * the same as drm_crtc_index() after registration.
462518e6227SThierry Reding 	 */
463518e6227SThierry Reding 	unsigned long possible_crtcs = 1 << drm->mode_config.num_crtc;
464c7679306SThierry Reding 	struct tegra_plane *plane;
465c7679306SThierry Reding 	unsigned int num_formats;
466c7679306SThierry Reding 	const u32 *formats;
467c7679306SThierry Reding 	int err;
468c7679306SThierry Reding 
469c7679306SThierry Reding 	plane = kzalloc(sizeof(*plane), GFP_KERNEL);
470c7679306SThierry Reding 	if (!plane)
471c7679306SThierry Reding 		return ERR_PTR(-ENOMEM);
472c7679306SThierry Reding 
473c7679306SThierry Reding 	num_formats = ARRAY_SIZE(tegra_primary_plane_formats);
474c7679306SThierry Reding 	formats = tegra_primary_plane_formats;
475c7679306SThierry Reding 
476518e6227SThierry Reding 	err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
477c7679306SThierry Reding 				       &tegra_primary_plane_funcs, formats,
478c7679306SThierry Reding 				       num_formats, DRM_PLANE_TYPE_PRIMARY);
479c7679306SThierry Reding 	if (err < 0) {
480c7679306SThierry Reding 		kfree(plane);
481c7679306SThierry Reding 		return ERR_PTR(err);
482c7679306SThierry Reding 	}
483c7679306SThierry Reding 
484c7679306SThierry Reding 	return &plane->base;
485c7679306SThierry Reding }
486c7679306SThierry Reding 
487c7679306SThierry Reding static const u32 tegra_cursor_plane_formats[] = {
488c7679306SThierry Reding 	DRM_FORMAT_RGBA8888,
489c7679306SThierry Reding };
490c7679306SThierry Reding 
491c7679306SThierry Reding static int tegra_cursor_plane_update(struct drm_plane *plane,
492c7679306SThierry Reding 				     struct drm_crtc *crtc,
493c7679306SThierry Reding 				     struct drm_framebuffer *fb, int crtc_x,
494c7679306SThierry Reding 				     int crtc_y, unsigned int crtc_w,
495c7679306SThierry Reding 				     unsigned int crtc_h, uint32_t src_x,
496c7679306SThierry Reding 				     uint32_t src_y, uint32_t src_w,
497c7679306SThierry Reding 				     uint32_t src_h)
498c7679306SThierry Reding {
499c7679306SThierry Reding 	struct tegra_bo *bo = tegra_fb_get_plane(fb, 0);
500c7679306SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
501c7679306SThierry Reding 	u32 value = CURSOR_CLIP_DISPLAY;
502c7679306SThierry Reding 
503c7679306SThierry Reding 	/* scaling not supported for cursor */
504c7679306SThierry Reding 	if ((src_w >> 16 != crtc_w) || (src_h >> 16 != crtc_h))
505c7679306SThierry Reding 		return -EINVAL;
506c7679306SThierry Reding 
507c7679306SThierry Reding 	/* only square cursors supported */
508c7679306SThierry Reding 	if (src_w != src_h)
509c7679306SThierry Reding 		return -EINVAL;
510c7679306SThierry Reding 
511c7679306SThierry Reding 	switch (crtc_w) {
512c7679306SThierry Reding 	case 32:
513c7679306SThierry Reding 		value |= CURSOR_SIZE_32x32;
514c7679306SThierry Reding 		break;
515c7679306SThierry Reding 
516c7679306SThierry Reding 	case 64:
517c7679306SThierry Reding 		value |= CURSOR_SIZE_64x64;
518c7679306SThierry Reding 		break;
519c7679306SThierry Reding 
520c7679306SThierry Reding 	case 128:
521c7679306SThierry Reding 		value |= CURSOR_SIZE_128x128;
522c7679306SThierry Reding 		break;
523c7679306SThierry Reding 
524c7679306SThierry Reding 	case 256:
525c7679306SThierry Reding 		value |= CURSOR_SIZE_256x256;
526c7679306SThierry Reding 		break;
527c7679306SThierry Reding 
528c7679306SThierry Reding 	default:
529c7679306SThierry Reding 		return -EINVAL;
530c7679306SThierry Reding 	}
531c7679306SThierry Reding 
532c7679306SThierry Reding 	value |= (bo->paddr >> 10) & 0x3fffff;
533c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR);
534c7679306SThierry Reding 
535c7679306SThierry Reding #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
536c7679306SThierry Reding 	value = (bo->paddr >> 32) & 0x3;
537c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR_HI);
538c7679306SThierry Reding #endif
539c7679306SThierry Reding 
540c7679306SThierry Reding 	/* enable cursor and set blend mode */
541c7679306SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
542c7679306SThierry Reding 	value |= CURSOR_ENABLE;
543c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
544c7679306SThierry Reding 
545c7679306SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL);
546c7679306SThierry Reding 	value &= ~CURSOR_DST_BLEND_MASK;
547c7679306SThierry Reding 	value &= ~CURSOR_SRC_BLEND_MASK;
548c7679306SThierry Reding 	value |= CURSOR_MODE_NORMAL;
549c7679306SThierry Reding 	value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC;
550c7679306SThierry Reding 	value |= CURSOR_SRC_BLEND_K1_TIMES_SRC;
551c7679306SThierry Reding 	value |= CURSOR_ALPHA;
552c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL);
553c7679306SThierry Reding 
554c7679306SThierry Reding 	/* position the cursor */
555c7679306SThierry Reding 	value = (crtc_y & 0x3fff) << 16 | (crtc_x & 0x3fff);
556c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION);
557c7679306SThierry Reding 
558c7679306SThierry Reding 	/* apply changes */
559c7679306SThierry Reding 	tegra_dc_cursor_commit(dc);
560c7679306SThierry Reding 	tegra_dc_commit(dc);
561c7679306SThierry Reding 
562c7679306SThierry Reding 	return 0;
563c7679306SThierry Reding }
564c7679306SThierry Reding 
565c7679306SThierry Reding static int tegra_cursor_plane_disable(struct drm_plane *plane)
566c7679306SThierry Reding {
567c7679306SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(plane->crtc);
568c7679306SThierry Reding 	u32 value;
569c7679306SThierry Reding 
570c7679306SThierry Reding 	if (!plane->crtc)
571c7679306SThierry Reding 		return 0;
572c7679306SThierry Reding 
573c7679306SThierry Reding 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
574c7679306SThierry Reding 	value &= ~CURSOR_ENABLE;
575c7679306SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
576c7679306SThierry Reding 
577c7679306SThierry Reding 	tegra_dc_cursor_commit(dc);
578c7679306SThierry Reding 	tegra_dc_commit(dc);
579c7679306SThierry Reding 
580c7679306SThierry Reding 	return 0;
581c7679306SThierry Reding }
582c7679306SThierry Reding 
583c7679306SThierry Reding static const struct drm_plane_funcs tegra_cursor_plane_funcs = {
584c7679306SThierry Reding 	.update_plane = tegra_cursor_plane_update,
585c7679306SThierry Reding 	.disable_plane = tegra_cursor_plane_disable,
586c7679306SThierry Reding 	.destroy = tegra_plane_destroy,
587c7679306SThierry Reding };
588c7679306SThierry Reding 
589c7679306SThierry Reding static struct drm_plane *tegra_dc_cursor_plane_create(struct drm_device *drm,
590c7679306SThierry Reding 						      struct tegra_dc *dc)
591c7679306SThierry Reding {
592c7679306SThierry Reding 	struct tegra_plane *plane;
593c7679306SThierry Reding 	unsigned int num_formats;
594c7679306SThierry Reding 	const u32 *formats;
595c7679306SThierry Reding 	int err;
596c7679306SThierry Reding 
597c7679306SThierry Reding 	plane = kzalloc(sizeof(*plane), GFP_KERNEL);
598c7679306SThierry Reding 	if (!plane)
599c7679306SThierry Reding 		return ERR_PTR(-ENOMEM);
600c7679306SThierry Reding 
601c7679306SThierry Reding 	num_formats = ARRAY_SIZE(tegra_cursor_plane_formats);
602c7679306SThierry Reding 	formats = tegra_cursor_plane_formats;
603c7679306SThierry Reding 
604c7679306SThierry Reding 	err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe,
605c7679306SThierry Reding 				       &tegra_cursor_plane_funcs, formats,
606c7679306SThierry Reding 				       num_formats, DRM_PLANE_TYPE_CURSOR);
607c7679306SThierry Reding 	if (err < 0) {
608c7679306SThierry Reding 		kfree(plane);
609c7679306SThierry Reding 		return ERR_PTR(err);
610c7679306SThierry Reding 	}
611c7679306SThierry Reding 
612c7679306SThierry Reding 	return &plane->base;
613c7679306SThierry Reding }
614c7679306SThierry Reding 
615c7679306SThierry Reding static int tegra_overlay_plane_update(struct drm_plane *plane,
616c7679306SThierry Reding 				      struct drm_crtc *crtc,
617c7679306SThierry Reding 				      struct drm_framebuffer *fb, int crtc_x,
618c7679306SThierry Reding 				      int crtc_y, unsigned int crtc_w,
619c7679306SThierry Reding 				      unsigned int crtc_h, uint32_t src_x,
620c7679306SThierry Reding 				      uint32_t src_y, uint32_t src_w,
621c7679306SThierry Reding 				      uint32_t src_h)
622dee8268fSThierry Reding {
623dee8268fSThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
624dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
625dee8268fSThierry Reding 	struct tegra_dc_window window;
626dee8268fSThierry Reding 	unsigned int i;
627c134f019SThierry Reding 	int err;
628dee8268fSThierry Reding 
629dee8268fSThierry Reding 	memset(&window, 0, sizeof(window));
630dee8268fSThierry Reding 	window.src.x = src_x >> 16;
631dee8268fSThierry Reding 	window.src.y = src_y >> 16;
632dee8268fSThierry Reding 	window.src.w = src_w >> 16;
633dee8268fSThierry Reding 	window.src.h = src_h >> 16;
634dee8268fSThierry Reding 	window.dst.x = crtc_x;
635dee8268fSThierry Reding 	window.dst.y = crtc_y;
636dee8268fSThierry Reding 	window.dst.w = crtc_w;
637dee8268fSThierry Reding 	window.dst.h = crtc_h;
638f925390eSThierry Reding 	window.format = tegra_dc_format(fb->pixel_format, &window.swap);
639dee8268fSThierry Reding 	window.bits_per_pixel = fb->bits_per_pixel;
640db7fbdfdSThierry Reding 	window.bottom_up = tegra_fb_is_bottom_up(fb);
641c134f019SThierry Reding 
642c134f019SThierry Reding 	err = tegra_fb_get_tiling(fb, &window.tiling);
643c134f019SThierry Reding 	if (err < 0)
644c134f019SThierry Reding 		return err;
645dee8268fSThierry Reding 
646dee8268fSThierry Reding 	for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) {
647dee8268fSThierry Reding 		struct tegra_bo *bo = tegra_fb_get_plane(fb, i);
648dee8268fSThierry Reding 
649dee8268fSThierry Reding 		window.base[i] = bo->paddr + fb->offsets[i];
650dee8268fSThierry Reding 
651dee8268fSThierry Reding 		/*
652dee8268fSThierry Reding 		 * Tegra doesn't support different strides for U and V planes
653dee8268fSThierry Reding 		 * so we display a warning if the user tries to display a
654dee8268fSThierry Reding 		 * framebuffer with such a configuration.
655dee8268fSThierry Reding 		 */
656dee8268fSThierry Reding 		if (i >= 2) {
657dee8268fSThierry Reding 			if (fb->pitches[i] != window.stride[1])
658dee8268fSThierry Reding 				DRM_ERROR("unsupported UV-plane configuration\n");
659dee8268fSThierry Reding 		} else {
660dee8268fSThierry Reding 			window.stride[i] = fb->pitches[i];
661dee8268fSThierry Reding 		}
662dee8268fSThierry Reding 	}
663dee8268fSThierry Reding 
664dee8268fSThierry Reding 	return tegra_dc_setup_window(dc, p->index, &window);
665dee8268fSThierry Reding }
666dee8268fSThierry Reding 
667c7679306SThierry Reding static void tegra_overlay_plane_destroy(struct drm_plane *plane)
668dee8268fSThierry Reding {
669c7679306SThierry Reding 	tegra_window_plane_disable(plane);
670c7679306SThierry Reding 	tegra_plane_destroy(plane);
671dee8268fSThierry Reding }
672dee8268fSThierry Reding 
673c7679306SThierry Reding static const struct drm_plane_funcs tegra_overlay_plane_funcs = {
674c7679306SThierry Reding 	.update_plane = tegra_overlay_plane_update,
675c7679306SThierry Reding 	.disable_plane = tegra_window_plane_disable,
676c7679306SThierry Reding 	.destroy = tegra_overlay_plane_destroy,
677dee8268fSThierry Reding };
678dee8268fSThierry Reding 
679c7679306SThierry Reding static const uint32_t tegra_overlay_plane_formats[] = {
680dee8268fSThierry Reding 	DRM_FORMAT_XBGR8888,
681dee8268fSThierry Reding 	DRM_FORMAT_XRGB8888,
682dee8268fSThierry Reding 	DRM_FORMAT_RGB565,
683dee8268fSThierry Reding 	DRM_FORMAT_UYVY,
684f925390eSThierry Reding 	DRM_FORMAT_YUYV,
685dee8268fSThierry Reding 	DRM_FORMAT_YUV420,
686dee8268fSThierry Reding 	DRM_FORMAT_YUV422,
687dee8268fSThierry Reding };
688dee8268fSThierry Reding 
689c7679306SThierry Reding static struct drm_plane *tegra_dc_overlay_plane_create(struct drm_device *drm,
690c7679306SThierry Reding 						       struct tegra_dc *dc,
691c7679306SThierry Reding 						       unsigned int index)
692dee8268fSThierry Reding {
693dee8268fSThierry Reding 	struct tegra_plane *plane;
694c7679306SThierry Reding 	unsigned int num_formats;
695c7679306SThierry Reding 	const u32 *formats;
696c7679306SThierry Reding 	int err;
697dee8268fSThierry Reding 
698f002abc1SThierry Reding 	plane = kzalloc(sizeof(*plane), GFP_KERNEL);
699dee8268fSThierry Reding 	if (!plane)
700c7679306SThierry Reding 		return ERR_PTR(-ENOMEM);
701dee8268fSThierry Reding 
702c7679306SThierry Reding 	plane->index = index;
703dee8268fSThierry Reding 
704c7679306SThierry Reding 	num_formats = ARRAY_SIZE(tegra_overlay_plane_formats);
705c7679306SThierry Reding 	formats = tegra_overlay_plane_formats;
706c7679306SThierry Reding 
707c7679306SThierry Reding 	err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe,
708c7679306SThierry Reding 				       &tegra_overlay_plane_funcs, formats,
709c7679306SThierry Reding 				       num_formats, DRM_PLANE_TYPE_OVERLAY);
710f002abc1SThierry Reding 	if (err < 0) {
711f002abc1SThierry Reding 		kfree(plane);
712c7679306SThierry Reding 		return ERR_PTR(err);
713dee8268fSThierry Reding 	}
714c7679306SThierry Reding 
715c7679306SThierry Reding 	return &plane->base;
716c7679306SThierry Reding }
717c7679306SThierry Reding 
718c7679306SThierry Reding static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc)
719c7679306SThierry Reding {
720c7679306SThierry Reding 	struct drm_plane *plane;
721c7679306SThierry Reding 	unsigned int i;
722c7679306SThierry Reding 
723c7679306SThierry Reding 	for (i = 0; i < 2; i++) {
724c7679306SThierry Reding 		plane = tegra_dc_overlay_plane_create(drm, dc, 1 + i);
725c7679306SThierry Reding 		if (IS_ERR(plane))
726c7679306SThierry Reding 			return PTR_ERR(plane);
727f002abc1SThierry Reding 	}
728dee8268fSThierry Reding 
729dee8268fSThierry Reding 	return 0;
730dee8268fSThierry Reding }
731dee8268fSThierry Reding 
732dee8268fSThierry Reding static int tegra_dc_set_base(struct tegra_dc *dc, int x, int y,
733dee8268fSThierry Reding 			     struct drm_framebuffer *fb)
734dee8268fSThierry Reding {
735dee8268fSThierry Reding 	struct tegra_bo *bo = tegra_fb_get_plane(fb, 0);
736db7fbdfdSThierry Reding 	unsigned int h_offset = 0, v_offset = 0;
737c134f019SThierry Reding 	struct tegra_bo_tiling tiling;
73893396d0fSSean Paul 	unsigned long value, flags;
739f925390eSThierry Reding 	unsigned int format, swap;
740c134f019SThierry Reding 	int err;
741c134f019SThierry Reding 
742c134f019SThierry Reding 	err = tegra_fb_get_tiling(fb, &tiling);
743c134f019SThierry Reding 	if (err < 0)
744c134f019SThierry Reding 		return err;
745dee8268fSThierry Reding 
74693396d0fSSean Paul 	spin_lock_irqsave(&dc->lock, flags);
74793396d0fSSean Paul 
748dee8268fSThierry Reding 	tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
749dee8268fSThierry Reding 
750dee8268fSThierry Reding 	value = fb->offsets[0] + y * fb->pitches[0] +
751dee8268fSThierry Reding 		x * fb->bits_per_pixel / 8;
752dee8268fSThierry Reding 
753dee8268fSThierry Reding 	tegra_dc_writel(dc, bo->paddr + value, DC_WINBUF_START_ADDR);
754dee8268fSThierry Reding 	tegra_dc_writel(dc, fb->pitches[0], DC_WIN_LINE_STRIDE);
755f925390eSThierry Reding 
756f925390eSThierry Reding 	format = tegra_dc_format(fb->pixel_format, &swap);
757dee8268fSThierry Reding 	tegra_dc_writel(dc, format, DC_WIN_COLOR_DEPTH);
758f925390eSThierry Reding 	tegra_dc_writel(dc, swap, DC_WIN_BYTE_SWAP);
759dee8268fSThierry Reding 
760c134f019SThierry Reding 	if (dc->soc->supports_block_linear) {
761c134f019SThierry Reding 		unsigned long height = tiling.value;
762c134f019SThierry Reding 
763c134f019SThierry Reding 		switch (tiling.mode) {
764c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
765c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_PITCH;
766c134f019SThierry Reding 			break;
767c134f019SThierry Reding 
768c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
769c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_TILED;
770c134f019SThierry Reding 			break;
771c134f019SThierry Reding 
772c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
773c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
774c134f019SThierry Reding 				DC_WINBUF_SURFACE_KIND_BLOCK;
775c134f019SThierry Reding 			break;
776c134f019SThierry Reding 		}
777c134f019SThierry Reding 
778c134f019SThierry Reding 		tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
779773af77fSThierry Reding 	} else {
780c134f019SThierry Reding 		switch (tiling.mode) {
781c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
782773af77fSThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
783773af77fSThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_LINEAR;
784c134f019SThierry Reding 			break;
785c134f019SThierry Reding 
786c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
787c134f019SThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
788c134f019SThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_TILE;
789c134f019SThierry Reding 			break;
790c134f019SThierry Reding 
791c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
792c134f019SThierry Reding 			DRM_ERROR("hardware doesn't support block linear mode\n");
79393396d0fSSean Paul 			spin_unlock_irqrestore(&dc->lock, flags);
794c134f019SThierry Reding 			return -EINVAL;
795773af77fSThierry Reding 		}
796773af77fSThierry Reding 
797773af77fSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
798c134f019SThierry Reding 	}
799773af77fSThierry Reding 
800db7fbdfdSThierry Reding 	/* make sure bottom-up buffers are properly displayed */
801db7fbdfdSThierry Reding 	if (tegra_fb_is_bottom_up(fb)) {
802db7fbdfdSThierry Reding 		value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
803eba66501SThierry Reding 		value |= V_DIRECTION;
804db7fbdfdSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
805db7fbdfdSThierry Reding 
806db7fbdfdSThierry Reding 		v_offset += fb->height - 1;
807db7fbdfdSThierry Reding 	} else {
808db7fbdfdSThierry Reding 		value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
809eba66501SThierry Reding 		value &= ~V_DIRECTION;
810db7fbdfdSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
811db7fbdfdSThierry Reding 	}
812db7fbdfdSThierry Reding 
813db7fbdfdSThierry Reding 	tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
814db7fbdfdSThierry Reding 	tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
815db7fbdfdSThierry Reding 
816dee8268fSThierry Reding 	value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
817205d48edSThierry Reding 	tegra_dc_writel(dc, value << 8, DC_CMD_STATE_CONTROL);
818dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
819dee8268fSThierry Reding 
82093396d0fSSean Paul 	spin_unlock_irqrestore(&dc->lock, flags);
82193396d0fSSean Paul 
822dee8268fSThierry Reding 	return 0;
823dee8268fSThierry Reding }
824dee8268fSThierry Reding 
825dee8268fSThierry Reding void tegra_dc_enable_vblank(struct tegra_dc *dc)
826dee8268fSThierry Reding {
827dee8268fSThierry Reding 	unsigned long value, flags;
828dee8268fSThierry Reding 
829dee8268fSThierry Reding 	spin_lock_irqsave(&dc->lock, flags);
830dee8268fSThierry Reding 
831dee8268fSThierry Reding 	value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
832dee8268fSThierry Reding 	value |= VBLANK_INT;
833dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
834dee8268fSThierry Reding 
835dee8268fSThierry Reding 	spin_unlock_irqrestore(&dc->lock, flags);
836dee8268fSThierry Reding }
837dee8268fSThierry Reding 
838dee8268fSThierry Reding void tegra_dc_disable_vblank(struct tegra_dc *dc)
839dee8268fSThierry Reding {
840dee8268fSThierry Reding 	unsigned long value, flags;
841dee8268fSThierry Reding 
842dee8268fSThierry Reding 	spin_lock_irqsave(&dc->lock, flags);
843dee8268fSThierry Reding 
844dee8268fSThierry Reding 	value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
845dee8268fSThierry Reding 	value &= ~VBLANK_INT;
846dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
847dee8268fSThierry Reding 
848dee8268fSThierry Reding 	spin_unlock_irqrestore(&dc->lock, flags);
849dee8268fSThierry Reding }
850dee8268fSThierry Reding 
851dee8268fSThierry Reding static void tegra_dc_finish_page_flip(struct tegra_dc *dc)
852dee8268fSThierry Reding {
853dee8268fSThierry Reding 	struct drm_device *drm = dc->base.dev;
854dee8268fSThierry Reding 	struct drm_crtc *crtc = &dc->base;
855dee8268fSThierry Reding 	unsigned long flags, base;
856dee8268fSThierry Reding 	struct tegra_bo *bo;
857dee8268fSThierry Reding 
8586b59cc1cSThierry Reding 	spin_lock_irqsave(&drm->event_lock, flags);
8596b59cc1cSThierry Reding 
8606b59cc1cSThierry Reding 	if (!dc->event) {
8616b59cc1cSThierry Reding 		spin_unlock_irqrestore(&drm->event_lock, flags);
862dee8268fSThierry Reding 		return;
8636b59cc1cSThierry Reding 	}
864dee8268fSThierry Reding 
865f4510a27SMatt Roper 	bo = tegra_fb_get_plane(crtc->primary->fb, 0);
866dee8268fSThierry Reding 
86793396d0fSSean Paul 	spin_lock_irqsave(&dc->lock, flags);
86893396d0fSSean Paul 
869dee8268fSThierry Reding 	/* check if new start address has been latched */
87093396d0fSSean Paul 	tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
871dee8268fSThierry Reding 	tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
872dee8268fSThierry Reding 	base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR);
873dee8268fSThierry Reding 	tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
874dee8268fSThierry Reding 
87593396d0fSSean Paul 	spin_unlock_irqrestore(&dc->lock, flags);
87693396d0fSSean Paul 
877f4510a27SMatt Roper 	if (base == bo->paddr + crtc->primary->fb->offsets[0]) {
878ed7dae58SThierry Reding 		drm_crtc_send_vblank_event(crtc, dc->event);
879ed7dae58SThierry Reding 		drm_crtc_vblank_put(crtc);
880dee8268fSThierry Reding 		dc->event = NULL;
881dee8268fSThierry Reding 	}
8826b59cc1cSThierry Reding 
8836b59cc1cSThierry Reding 	spin_unlock_irqrestore(&drm->event_lock, flags);
884dee8268fSThierry Reding }
885dee8268fSThierry Reding 
886dee8268fSThierry Reding void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file)
887dee8268fSThierry Reding {
888dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
889dee8268fSThierry Reding 	struct drm_device *drm = crtc->dev;
890dee8268fSThierry Reding 	unsigned long flags;
891dee8268fSThierry Reding 
892dee8268fSThierry Reding 	spin_lock_irqsave(&drm->event_lock, flags);
893dee8268fSThierry Reding 
894dee8268fSThierry Reding 	if (dc->event && dc->event->base.file_priv == file) {
895dee8268fSThierry Reding 		dc->event->base.destroy(&dc->event->base);
896ed7dae58SThierry Reding 		drm_crtc_vblank_put(crtc);
897dee8268fSThierry Reding 		dc->event = NULL;
898dee8268fSThierry Reding 	}
899dee8268fSThierry Reding 
900dee8268fSThierry Reding 	spin_unlock_irqrestore(&drm->event_lock, flags);
901dee8268fSThierry Reding }
902dee8268fSThierry Reding 
903dee8268fSThierry Reding static int tegra_dc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
904dee8268fSThierry Reding 			      struct drm_pending_vblank_event *event, uint32_t page_flip_flags)
905dee8268fSThierry Reding {
906ed7dae58SThierry Reding 	unsigned int pipe = drm_crtc_index(crtc);
907dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
908dee8268fSThierry Reding 
909dee8268fSThierry Reding 	if (dc->event)
910dee8268fSThierry Reding 		return -EBUSY;
911dee8268fSThierry Reding 
912dee8268fSThierry Reding 	if (event) {
913ed7dae58SThierry Reding 		event->pipe = pipe;
914dee8268fSThierry Reding 		dc->event = event;
915ed7dae58SThierry Reding 		drm_crtc_vblank_get(crtc);
916dee8268fSThierry Reding 	}
917dee8268fSThierry Reding 
918dee8268fSThierry Reding 	tegra_dc_set_base(dc, 0, 0, fb);
919f4510a27SMatt Roper 	crtc->primary->fb = fb;
920dee8268fSThierry Reding 
921dee8268fSThierry Reding 	return 0;
922dee8268fSThierry Reding }
923dee8268fSThierry Reding 
924f002abc1SThierry Reding static void tegra_dc_destroy(struct drm_crtc *crtc)
925f002abc1SThierry Reding {
926f002abc1SThierry Reding 	drm_crtc_cleanup(crtc);
927f002abc1SThierry Reding }
928f002abc1SThierry Reding 
929dee8268fSThierry Reding static const struct drm_crtc_funcs tegra_crtc_funcs = {
930dee8268fSThierry Reding 	.page_flip = tegra_dc_page_flip,
931dee8268fSThierry Reding 	.set_config = drm_crtc_helper_set_config,
932f002abc1SThierry Reding 	.destroy = tegra_dc_destroy,
933dee8268fSThierry Reding };
934dee8268fSThierry Reding 
935dee8268fSThierry Reding static void tegra_crtc_disable(struct drm_crtc *crtc)
936dee8268fSThierry Reding {
937f002abc1SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
938dee8268fSThierry Reding 	struct drm_device *drm = crtc->dev;
939dee8268fSThierry Reding 	struct drm_plane *plane;
940dee8268fSThierry Reding 
9412b4c3661SDaniel Vetter 	drm_for_each_legacy_plane(plane, &drm->mode_config.plane_list) {
942dee8268fSThierry Reding 		if (plane->crtc == crtc) {
943c7679306SThierry Reding 			tegra_window_plane_disable(plane);
944dee8268fSThierry Reding 			plane->crtc = NULL;
945dee8268fSThierry Reding 
946dee8268fSThierry Reding 			if (plane->fb) {
947dee8268fSThierry Reding 				drm_framebuffer_unreference(plane->fb);
948dee8268fSThierry Reding 				plane->fb = NULL;
949dee8268fSThierry Reding 			}
950dee8268fSThierry Reding 		}
951dee8268fSThierry Reding 	}
952f002abc1SThierry Reding 
9538ff64c17SThierry Reding 	drm_crtc_vblank_off(crtc);
954c7679306SThierry Reding 	tegra_dc_commit(dc);
955dee8268fSThierry Reding }
956dee8268fSThierry Reding 
957dee8268fSThierry Reding static bool tegra_crtc_mode_fixup(struct drm_crtc *crtc,
958dee8268fSThierry Reding 				  const struct drm_display_mode *mode,
959dee8268fSThierry Reding 				  struct drm_display_mode *adjusted)
960dee8268fSThierry Reding {
961dee8268fSThierry Reding 	return true;
962dee8268fSThierry Reding }
963dee8268fSThierry Reding 
964dee8268fSThierry Reding static int tegra_dc_set_timings(struct tegra_dc *dc,
965dee8268fSThierry Reding 				struct drm_display_mode *mode)
966dee8268fSThierry Reding {
9670444c0ffSThierry Reding 	unsigned int h_ref_to_sync = 1;
9680444c0ffSThierry Reding 	unsigned int v_ref_to_sync = 1;
969dee8268fSThierry Reding 	unsigned long value;
970dee8268fSThierry Reding 
971dee8268fSThierry Reding 	tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
972dee8268fSThierry Reding 
973dee8268fSThierry Reding 	value = (v_ref_to_sync << 16) | h_ref_to_sync;
974dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
975dee8268fSThierry Reding 
976dee8268fSThierry Reding 	value = ((mode->vsync_end - mode->vsync_start) << 16) |
977dee8268fSThierry Reding 		((mode->hsync_end - mode->hsync_start) <<  0);
978dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
979dee8268fSThierry Reding 
980dee8268fSThierry Reding 	value = ((mode->vtotal - mode->vsync_end) << 16) |
981dee8268fSThierry Reding 		((mode->htotal - mode->hsync_end) <<  0);
982dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
983dee8268fSThierry Reding 
984dee8268fSThierry Reding 	value = ((mode->vsync_start - mode->vdisplay) << 16) |
985dee8268fSThierry Reding 		((mode->hsync_start - mode->hdisplay) <<  0);
986dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
987dee8268fSThierry Reding 
988dee8268fSThierry Reding 	value = (mode->vdisplay << 16) | mode->hdisplay;
989dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
990dee8268fSThierry Reding 
991dee8268fSThierry Reding 	return 0;
992dee8268fSThierry Reding }
993dee8268fSThierry Reding 
994dee8268fSThierry Reding static int tegra_crtc_setup_clk(struct drm_crtc *crtc,
995dbb3f2f7SThierry Reding 				struct drm_display_mode *mode)
996dee8268fSThierry Reding {
99791eded9bSThierry Reding 	unsigned long pclk = mode->clock * 1000;
998dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
999dee8268fSThierry Reding 	struct tegra_output *output = NULL;
1000dee8268fSThierry Reding 	struct drm_encoder *encoder;
1001dbb3f2f7SThierry Reding 	unsigned int div;
1002dbb3f2f7SThierry Reding 	u32 value;
1003dee8268fSThierry Reding 	long err;
1004dee8268fSThierry Reding 
1005dee8268fSThierry Reding 	list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list, head)
1006dee8268fSThierry Reding 		if (encoder->crtc == crtc) {
1007dee8268fSThierry Reding 			output = encoder_to_output(encoder);
1008dee8268fSThierry Reding 			break;
1009dee8268fSThierry Reding 		}
1010dee8268fSThierry Reding 
1011dee8268fSThierry Reding 	if (!output)
1012dee8268fSThierry Reding 		return -ENODEV;
1013dee8268fSThierry Reding 
1014dee8268fSThierry Reding 	/*
101591eded9bSThierry Reding 	 * This assumes that the parent clock is pll_d_out0 or pll_d2_out
101691eded9bSThierry Reding 	 * respectively, each of which divides the base pll_d by 2.
1017dee8268fSThierry Reding 	 */
101891eded9bSThierry Reding 	err = tegra_output_setup_clock(output, dc->clk, pclk, &div);
1019dee8268fSThierry Reding 	if (err < 0) {
1020dee8268fSThierry Reding 		dev_err(dc->dev, "failed to setup clock: %ld\n", err);
1021dee8268fSThierry Reding 		return err;
1022dee8268fSThierry Reding 	}
1023dee8268fSThierry Reding 
102491eded9bSThierry Reding 	DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk), div);
1025dbb3f2f7SThierry Reding 
1026dbb3f2f7SThierry Reding 	value = SHIFT_CLK_DIVIDER(div) | PIXEL_CLK_DIVIDER_PCD1;
1027dbb3f2f7SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
1028dee8268fSThierry Reding 
1029dee8268fSThierry Reding 	return 0;
1030dee8268fSThierry Reding }
1031dee8268fSThierry Reding 
1032dee8268fSThierry Reding static int tegra_crtc_mode_set(struct drm_crtc *crtc,
1033dee8268fSThierry Reding 			       struct drm_display_mode *mode,
1034dee8268fSThierry Reding 			       struct drm_display_mode *adjusted,
1035dee8268fSThierry Reding 			       int x, int y, struct drm_framebuffer *old_fb)
1036dee8268fSThierry Reding {
1037f4510a27SMatt Roper 	struct tegra_bo *bo = tegra_fb_get_plane(crtc->primary->fb, 0);
1038dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
1039dee8268fSThierry Reding 	struct tegra_dc_window window;
1040dbb3f2f7SThierry Reding 	u32 value;
1041dee8268fSThierry Reding 	int err;
1042dee8268fSThierry Reding 
1043dbb3f2f7SThierry Reding 	err = tegra_crtc_setup_clk(crtc, mode);
1044dee8268fSThierry Reding 	if (err) {
1045dee8268fSThierry Reding 		dev_err(dc->dev, "failed to setup clock for CRTC: %d\n", err);
1046dee8268fSThierry Reding 		return err;
1047dee8268fSThierry Reding 	}
1048dee8268fSThierry Reding 
1049dee8268fSThierry Reding 	/* program display mode */
1050dee8268fSThierry Reding 	tegra_dc_set_timings(dc, mode);
1051dee8268fSThierry Reding 
105242d0659bSThierry Reding 	if (dc->soc->supports_border_color)
105342d0659bSThierry Reding 		tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR);
105442d0659bSThierry Reding 
10558620fc62SThierry Reding 	/* interlacing isn't supported yet, so disable it */
10568620fc62SThierry Reding 	if (dc->soc->supports_interlacing) {
10578620fc62SThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
10588620fc62SThierry Reding 		value &= ~INTERLACE_ENABLE;
10598620fc62SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL);
10608620fc62SThierry Reding 	}
10618620fc62SThierry Reding 
1062dee8268fSThierry Reding 	/* setup window parameters */
1063dee8268fSThierry Reding 	memset(&window, 0, sizeof(window));
1064dee8268fSThierry Reding 	window.src.x = 0;
1065dee8268fSThierry Reding 	window.src.y = 0;
1066dee8268fSThierry Reding 	window.src.w = mode->hdisplay;
1067dee8268fSThierry Reding 	window.src.h = mode->vdisplay;
1068dee8268fSThierry Reding 	window.dst.x = 0;
1069dee8268fSThierry Reding 	window.dst.y = 0;
1070dee8268fSThierry Reding 	window.dst.w = mode->hdisplay;
1071dee8268fSThierry Reding 	window.dst.h = mode->vdisplay;
1072f925390eSThierry Reding 	window.format = tegra_dc_format(crtc->primary->fb->pixel_format,
1073f925390eSThierry Reding 					&window.swap);
1074f4510a27SMatt Roper 	window.bits_per_pixel = crtc->primary->fb->bits_per_pixel;
1075f4510a27SMatt Roper 	window.stride[0] = crtc->primary->fb->pitches[0];
1076dee8268fSThierry Reding 	window.base[0] = bo->paddr;
1077dee8268fSThierry Reding 
1078dee8268fSThierry Reding 	err = tegra_dc_setup_window(dc, 0, &window);
1079dee8268fSThierry Reding 	if (err < 0)
1080dee8268fSThierry Reding 		dev_err(dc->dev, "failed to enable root plane\n");
1081dee8268fSThierry Reding 
1082dee8268fSThierry Reding 	return 0;
1083dee8268fSThierry Reding }
1084dee8268fSThierry Reding 
1085dee8268fSThierry Reding static int tegra_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1086dee8268fSThierry Reding 				    struct drm_framebuffer *old_fb)
1087dee8268fSThierry Reding {
1088dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
1089dee8268fSThierry Reding 
1090f4510a27SMatt Roper 	return tegra_dc_set_base(dc, x, y, crtc->primary->fb);
1091dee8268fSThierry Reding }
1092dee8268fSThierry Reding 
1093dee8268fSThierry Reding static void tegra_crtc_prepare(struct drm_crtc *crtc)
1094dee8268fSThierry Reding {
1095dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
1096dee8268fSThierry Reding 	unsigned int syncpt;
1097dee8268fSThierry Reding 	unsigned long value;
1098dee8268fSThierry Reding 
10998ff64c17SThierry Reding 	drm_crtc_vblank_off(crtc);
11008ff64c17SThierry Reding 
1101dee8268fSThierry Reding 	/* hardware initialization */
1102ca48080aSStephen Warren 	reset_control_deassert(dc->rst);
1103dee8268fSThierry Reding 	usleep_range(10000, 20000);
1104dee8268fSThierry Reding 
1105dee8268fSThierry Reding 	if (dc->pipe)
1106dee8268fSThierry Reding 		syncpt = SYNCPT_VBLANK1;
1107dee8268fSThierry Reding 	else
1108dee8268fSThierry Reding 		syncpt = SYNCPT_VBLANK0;
1109dee8268fSThierry Reding 
1110dee8268fSThierry Reding 	/* initialize display controller */
1111dee8268fSThierry Reding 	tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1112dee8268fSThierry Reding 	tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC);
1113dee8268fSThierry Reding 
1114dee8268fSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT;
1115dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
1116dee8268fSThierry Reding 
1117dee8268fSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1118dee8268fSThierry Reding 		WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1119dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
1120dee8268fSThierry Reding 
1121dee8268fSThierry Reding 	/* initialize timer */
1122dee8268fSThierry Reding 	value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
1123dee8268fSThierry Reding 		WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
1124dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
1125dee8268fSThierry Reding 
1126dee8268fSThierry Reding 	value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
1127dee8268fSThierry Reding 		WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
1128dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1129dee8268fSThierry Reding 
1130dee8268fSThierry Reding 	value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
1131dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
1132dee8268fSThierry Reding 
1133dee8268fSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
1134dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
1135dee8268fSThierry Reding }
1136dee8268fSThierry Reding 
1137dee8268fSThierry Reding static void tegra_crtc_commit(struct drm_crtc *crtc)
1138dee8268fSThierry Reding {
1139dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
1140dee8268fSThierry Reding 
11418ff64c17SThierry Reding 	drm_crtc_vblank_on(crtc);
1142205d48edSThierry Reding 	tegra_dc_commit(dc);
1143dee8268fSThierry Reding }
1144dee8268fSThierry Reding 
1145dee8268fSThierry Reding static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
1146dee8268fSThierry Reding 	.disable = tegra_crtc_disable,
1147dee8268fSThierry Reding 	.mode_fixup = tegra_crtc_mode_fixup,
1148dee8268fSThierry Reding 	.mode_set = tegra_crtc_mode_set,
1149dee8268fSThierry Reding 	.mode_set_base = tegra_crtc_mode_set_base,
1150dee8268fSThierry Reding 	.prepare = tegra_crtc_prepare,
1151dee8268fSThierry Reding 	.commit = tegra_crtc_commit,
1152dee8268fSThierry Reding };
1153dee8268fSThierry Reding 
1154dee8268fSThierry Reding static irqreturn_t tegra_dc_irq(int irq, void *data)
1155dee8268fSThierry Reding {
1156dee8268fSThierry Reding 	struct tegra_dc *dc = data;
1157dee8268fSThierry Reding 	unsigned long status;
1158dee8268fSThierry Reding 
1159dee8268fSThierry Reding 	status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
1160dee8268fSThierry Reding 	tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
1161dee8268fSThierry Reding 
1162dee8268fSThierry Reding 	if (status & FRAME_END_INT) {
1163dee8268fSThierry Reding 		/*
1164dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): frame end\n", __func__);
1165dee8268fSThierry Reding 		*/
1166dee8268fSThierry Reding 	}
1167dee8268fSThierry Reding 
1168dee8268fSThierry Reding 	if (status & VBLANK_INT) {
1169dee8268fSThierry Reding 		/*
1170dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
1171dee8268fSThierry Reding 		*/
1172ed7dae58SThierry Reding 		drm_crtc_handle_vblank(&dc->base);
1173dee8268fSThierry Reding 		tegra_dc_finish_page_flip(dc);
1174dee8268fSThierry Reding 	}
1175dee8268fSThierry Reding 
1176dee8268fSThierry Reding 	if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
1177dee8268fSThierry Reding 		/*
1178dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): underflow\n", __func__);
1179dee8268fSThierry Reding 		*/
1180dee8268fSThierry Reding 	}
1181dee8268fSThierry Reding 
1182dee8268fSThierry Reding 	return IRQ_HANDLED;
1183dee8268fSThierry Reding }
1184dee8268fSThierry Reding 
1185dee8268fSThierry Reding static int tegra_dc_show_regs(struct seq_file *s, void *data)
1186dee8268fSThierry Reding {
1187dee8268fSThierry Reding 	struct drm_info_node *node = s->private;
1188dee8268fSThierry Reding 	struct tegra_dc *dc = node->info_ent->data;
1189dee8268fSThierry Reding 
1190dee8268fSThierry Reding #define DUMP_REG(name)						\
119103a60569SThierry Reding 	seq_printf(s, "%-40s %#05x %08x\n", #name, name,	\
1192dee8268fSThierry Reding 		   tegra_dc_readl(dc, name))
1193dee8268fSThierry Reding 
1194dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT);
1195dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1196dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR);
1197dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT);
1198dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL);
1199dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR);
1200dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT);
1201dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL);
1202dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR);
1203dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT);
1204dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL);
1205dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR);
1206dee8268fSThierry Reding 	DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC);
1207dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0);
1208dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_COMMAND);
1209dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE);
1210dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL);
1211dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_STATUS);
1212dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_MASK);
1213dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_ENABLE);
1214dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_TYPE);
1215dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_POLARITY);
1216dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE1);
1217dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE2);
1218dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE3);
1219dee8268fSThierry Reding 	DUMP_REG(DC_CMD_STATE_ACCESS);
1220dee8268fSThierry Reding 	DUMP_REG(DC_CMD_STATE_CONTROL);
1221dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER);
1222dee8268fSThierry Reding 	DUMP_REG(DC_CMD_REG_ACT_CONTROL);
1223dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CONTROL);
1224dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CHECKSUM);
1225dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0));
1226dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1));
1227dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2));
1228dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3));
1229dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0));
1230dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1));
1231dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2));
1232dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3));
1233dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0));
1234dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1));
1235dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2));
1236dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3));
1237dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0));
1238dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1));
1239dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2));
1240dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3));
1241dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_DATA(0));
1242dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_DATA(1));
1243dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0));
1244dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1));
1245dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2));
1246dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3));
1247dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4));
1248dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5));
1249dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6));
1250dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_MISC_CONTROL);
1251dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM0_CONTROL);
1252dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE);
1253dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM1_CONTROL);
1254dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE);
1255dee8268fSThierry Reding 	DUMP_REG(DC_COM_SPI_CONTROL);
1256dee8268fSThierry Reding 	DUMP_REG(DC_COM_SPI_START_BYTE);
1257dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB);
1258dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD);
1259dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_CS_DC);
1260dee8268fSThierry Reding 	DUMP_REG(DC_COM_SCRATCH_REGISTER_A);
1261dee8268fSThierry Reding 	DUMP_REG(DC_COM_SCRATCH_REGISTER_B);
1262dee8268fSThierry Reding 	DUMP_REG(DC_COM_GPIO_CTRL);
1263dee8268fSThierry Reding 	DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER);
1264dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED);
1265dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0);
1266dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1);
1267dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_WIN_OPTIONS);
1268dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY);
1269dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1270dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS);
1271dee8268fSThierry Reding 	DUMP_REG(DC_DISP_REF_TO_SYNC);
1272dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SYNC_WIDTH);
1273dee8268fSThierry Reding 	DUMP_REG(DC_DISP_BACK_PORCH);
1274dee8268fSThierry Reding 	DUMP_REG(DC_DISP_ACTIVE);
1275dee8268fSThierry Reding 	DUMP_REG(DC_DISP_FRONT_PORCH);
1276dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_CONTROL);
1277dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_A);
1278dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_B);
1279dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_C);
1280dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_D);
1281dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_CONTROL);
1282dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_A);
1283dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_B);
1284dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_C);
1285dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_D);
1286dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_CONTROL);
1287dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_A);
1288dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_B);
1289dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_C);
1290dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_D);
1291dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_CONTROL);
1292dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_A);
1293dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_B);
1294dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_C);
1295dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_CONTROL);
1296dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_A);
1297dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_B);
1298dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_C);
1299dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE2_CONTROL);
1300dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE2_POSITION_A);
1301dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE3_CONTROL);
1302dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE3_POSITION_A);
1303dee8268fSThierry Reding 	DUMP_REG(DC_DISP_M0_CONTROL);
1304dee8268fSThierry Reding 	DUMP_REG(DC_DISP_M1_CONTROL);
1305dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DI_CONTROL);
1306dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_CONTROL);
1307dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_A);
1308dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_B);
1309dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_C);
1310dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_D);
1311dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL);
1312dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL);
1313dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_COLOR_CONTROL);
1314dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS);
1315dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS);
1316dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS);
1317dee8268fSThierry Reding 	DUMP_REG(DC_DISP_LCD_SPI_OPTIONS);
1318dee8268fSThierry Reding 	DUMP_REG(DC_DISP_BORDER_COLOR);
1319dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY0_LOWER);
1320dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY0_UPPER);
1321dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY1_LOWER);
1322dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY1_UPPER);
1323dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_FOREGROUND);
1324dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_BACKGROUND);
1325dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR);
1326dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS);
1327dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_POSITION);
1328dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_POSITION_NS);
1329dee8268fSThierry Reding 	DUMP_REG(DC_DISP_INIT_SEQ_CONTROL);
1330dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A);
1331dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B);
1332dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C);
1333dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D);
1334dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL);
1335dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST);
1336dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST);
1337dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST);
1338dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST);
1339dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DAC_CRT_CTRL);
1340dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MISC_CONTROL);
1341dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_CONTROL);
1342dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_CSC_COEFF);
1343dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(0));
1344dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(1));
1345dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(2));
1346dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(3));
1347dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(4));
1348dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(5));
1349dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(6));
1350dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(7));
1351dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(8));
1352dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_FLICKER_CONTROL);
1353dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DC_PIXEL_COUNT);
1354dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(0));
1355dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(1));
1356dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(2));
1357dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(3));
1358dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(4));
1359dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(5));
1360dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(6));
1361dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(7));
1362dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(0));
1363dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(1));
1364dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(2));
1365dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(3));
1366dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_CONTROL);
1367dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HW_K_VALUES);
1368dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_MAN_K_VALUES);
1369e687651bSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR_HI);
1370e687651bSThierry Reding 	DUMP_REG(DC_DISP_BLEND_CURSOR_CONTROL);
1371dee8268fSThierry Reding 	DUMP_REG(DC_WIN_WIN_OPTIONS);
1372dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BYTE_SWAP);
1373dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUFFER_CONTROL);
1374dee8268fSThierry Reding 	DUMP_REG(DC_WIN_COLOR_DEPTH);
1375dee8268fSThierry Reding 	DUMP_REG(DC_WIN_POSITION);
1376dee8268fSThierry Reding 	DUMP_REG(DC_WIN_SIZE);
1377dee8268fSThierry Reding 	DUMP_REG(DC_WIN_PRESCALED_SIZE);
1378dee8268fSThierry Reding 	DUMP_REG(DC_WIN_H_INITIAL_DDA);
1379dee8268fSThierry Reding 	DUMP_REG(DC_WIN_V_INITIAL_DDA);
1380dee8268fSThierry Reding 	DUMP_REG(DC_WIN_DDA_INC);
1381dee8268fSThierry Reding 	DUMP_REG(DC_WIN_LINE_STRIDE);
1382dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUF_STRIDE);
1383dee8268fSThierry Reding 	DUMP_REG(DC_WIN_UV_BUF_STRIDE);
1384dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUFFER_ADDR_MODE);
1385dee8268fSThierry Reding 	DUMP_REG(DC_WIN_DV_CONTROL);
1386dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_NOKEY);
1387dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_1WIN);
1388dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_2WIN_X);
1389dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_2WIN_Y);
1390dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_3WIN_XY);
1391dee8268fSThierry Reding 	DUMP_REG(DC_WIN_HP_FETCH_CONTROL);
1392dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR);
1393dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_NS);
1394dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_U);
1395dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_U_NS);
1396dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_V);
1397dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_V_NS);
1398dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_H_OFFSET);
1399dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS);
1400dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_V_OFFSET);
1401dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS);
1402dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_UFLOW_STATUS);
1403dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS);
1404dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS);
1405dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS);
1406dee8268fSThierry Reding 
1407dee8268fSThierry Reding #undef DUMP_REG
1408dee8268fSThierry Reding 
1409dee8268fSThierry Reding 	return 0;
1410dee8268fSThierry Reding }
1411dee8268fSThierry Reding 
1412dee8268fSThierry Reding static struct drm_info_list debugfs_files[] = {
1413dee8268fSThierry Reding 	{ "regs", tegra_dc_show_regs, 0, NULL },
1414dee8268fSThierry Reding };
1415dee8268fSThierry Reding 
1416dee8268fSThierry Reding static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor)
1417dee8268fSThierry Reding {
1418dee8268fSThierry Reding 	unsigned int i;
1419dee8268fSThierry Reding 	char *name;
1420dee8268fSThierry Reding 	int err;
1421dee8268fSThierry Reding 
1422dee8268fSThierry Reding 	name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe);
1423dee8268fSThierry Reding 	dc->debugfs = debugfs_create_dir(name, minor->debugfs_root);
1424dee8268fSThierry Reding 	kfree(name);
1425dee8268fSThierry Reding 
1426dee8268fSThierry Reding 	if (!dc->debugfs)
1427dee8268fSThierry Reding 		return -ENOMEM;
1428dee8268fSThierry Reding 
1429dee8268fSThierry Reding 	dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1430dee8268fSThierry Reding 				    GFP_KERNEL);
1431dee8268fSThierry Reding 	if (!dc->debugfs_files) {
1432dee8268fSThierry Reding 		err = -ENOMEM;
1433dee8268fSThierry Reding 		goto remove;
1434dee8268fSThierry Reding 	}
1435dee8268fSThierry Reding 
1436dee8268fSThierry Reding 	for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1437dee8268fSThierry Reding 		dc->debugfs_files[i].data = dc;
1438dee8268fSThierry Reding 
1439dee8268fSThierry Reding 	err = drm_debugfs_create_files(dc->debugfs_files,
1440dee8268fSThierry Reding 				       ARRAY_SIZE(debugfs_files),
1441dee8268fSThierry Reding 				       dc->debugfs, minor);
1442dee8268fSThierry Reding 	if (err < 0)
1443dee8268fSThierry Reding 		goto free;
1444dee8268fSThierry Reding 
1445dee8268fSThierry Reding 	dc->minor = minor;
1446dee8268fSThierry Reding 
1447dee8268fSThierry Reding 	return 0;
1448dee8268fSThierry Reding 
1449dee8268fSThierry Reding free:
1450dee8268fSThierry Reding 	kfree(dc->debugfs_files);
1451dee8268fSThierry Reding 	dc->debugfs_files = NULL;
1452dee8268fSThierry Reding remove:
1453dee8268fSThierry Reding 	debugfs_remove(dc->debugfs);
1454dee8268fSThierry Reding 	dc->debugfs = NULL;
1455dee8268fSThierry Reding 
1456dee8268fSThierry Reding 	return err;
1457dee8268fSThierry Reding }
1458dee8268fSThierry Reding 
1459dee8268fSThierry Reding static int tegra_dc_debugfs_exit(struct tegra_dc *dc)
1460dee8268fSThierry Reding {
1461dee8268fSThierry Reding 	drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files),
1462dee8268fSThierry Reding 				 dc->minor);
1463dee8268fSThierry Reding 	dc->minor = NULL;
1464dee8268fSThierry Reding 
1465dee8268fSThierry Reding 	kfree(dc->debugfs_files);
1466dee8268fSThierry Reding 	dc->debugfs_files = NULL;
1467dee8268fSThierry Reding 
1468dee8268fSThierry Reding 	debugfs_remove(dc->debugfs);
1469dee8268fSThierry Reding 	dc->debugfs = NULL;
1470dee8268fSThierry Reding 
1471dee8268fSThierry Reding 	return 0;
1472dee8268fSThierry Reding }
1473dee8268fSThierry Reding 
1474dee8268fSThierry Reding static int tegra_dc_init(struct host1x_client *client)
1475dee8268fSThierry Reding {
14769910f5c4SThierry Reding 	struct drm_device *drm = dev_get_drvdata(client->parent);
1477dee8268fSThierry Reding 	struct tegra_dc *dc = host1x_client_to_dc(client);
1478d1f3e1e0SThierry Reding 	struct tegra_drm *tegra = drm->dev_private;
1479c7679306SThierry Reding 	struct drm_plane *primary = NULL;
1480c7679306SThierry Reding 	struct drm_plane *cursor = NULL;
1481dee8268fSThierry Reding 	int err;
1482dee8268fSThierry Reding 
1483df06b759SThierry Reding 	if (tegra->domain) {
1484df06b759SThierry Reding 		err = iommu_attach_device(tegra->domain, dc->dev);
1485df06b759SThierry Reding 		if (err < 0) {
1486df06b759SThierry Reding 			dev_err(dc->dev, "failed to attach to domain: %d\n",
1487df06b759SThierry Reding 				err);
1488df06b759SThierry Reding 			return err;
1489df06b759SThierry Reding 		}
1490df06b759SThierry Reding 
1491df06b759SThierry Reding 		dc->domain = tegra->domain;
1492df06b759SThierry Reding 	}
1493df06b759SThierry Reding 
1494c7679306SThierry Reding 	primary = tegra_dc_primary_plane_create(drm, dc);
1495c7679306SThierry Reding 	if (IS_ERR(primary)) {
1496c7679306SThierry Reding 		err = PTR_ERR(primary);
1497c7679306SThierry Reding 		goto cleanup;
1498c7679306SThierry Reding 	}
1499c7679306SThierry Reding 
1500c7679306SThierry Reding 	if (dc->soc->supports_cursor) {
1501c7679306SThierry Reding 		cursor = tegra_dc_cursor_plane_create(drm, dc);
1502c7679306SThierry Reding 		if (IS_ERR(cursor)) {
1503c7679306SThierry Reding 			err = PTR_ERR(cursor);
1504c7679306SThierry Reding 			goto cleanup;
1505c7679306SThierry Reding 		}
1506c7679306SThierry Reding 	}
1507c7679306SThierry Reding 
1508c7679306SThierry Reding 	err = drm_crtc_init_with_planes(drm, &dc->base, primary, cursor,
1509c7679306SThierry Reding 					&tegra_crtc_funcs);
1510c7679306SThierry Reding 	if (err < 0)
1511c7679306SThierry Reding 		goto cleanup;
1512c7679306SThierry Reding 
1513dee8268fSThierry Reding 	drm_mode_crtc_set_gamma_size(&dc->base, 256);
1514dee8268fSThierry Reding 	drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
1515dee8268fSThierry Reding 
1516d1f3e1e0SThierry Reding 	/*
1517d1f3e1e0SThierry Reding 	 * Keep track of the minimum pitch alignment across all display
1518d1f3e1e0SThierry Reding 	 * controllers.
1519d1f3e1e0SThierry Reding 	 */
1520d1f3e1e0SThierry Reding 	if (dc->soc->pitch_align > tegra->pitch_align)
1521d1f3e1e0SThierry Reding 		tegra->pitch_align = dc->soc->pitch_align;
1522d1f3e1e0SThierry Reding 
15239910f5c4SThierry Reding 	err = tegra_dc_rgb_init(drm, dc);
1524dee8268fSThierry Reding 	if (err < 0 && err != -ENODEV) {
1525dee8268fSThierry Reding 		dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
1526c7679306SThierry Reding 		goto cleanup;
1527dee8268fSThierry Reding 	}
1528dee8268fSThierry Reding 
15299910f5c4SThierry Reding 	err = tegra_dc_add_planes(drm, dc);
1530dee8268fSThierry Reding 	if (err < 0)
1531c7679306SThierry Reding 		goto cleanup;
1532dee8268fSThierry Reding 
1533dee8268fSThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
15349910f5c4SThierry Reding 		err = tegra_dc_debugfs_init(dc, drm->primary);
1535dee8268fSThierry Reding 		if (err < 0)
1536dee8268fSThierry Reding 			dev_err(dc->dev, "debugfs setup failed: %d\n", err);
1537dee8268fSThierry Reding 	}
1538dee8268fSThierry Reding 
1539dee8268fSThierry Reding 	err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
1540dee8268fSThierry Reding 			       dev_name(dc->dev), dc);
1541dee8268fSThierry Reding 	if (err < 0) {
1542dee8268fSThierry Reding 		dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
1543dee8268fSThierry Reding 			err);
1544c7679306SThierry Reding 		goto cleanup;
1545dee8268fSThierry Reding 	}
1546dee8268fSThierry Reding 
1547dee8268fSThierry Reding 	return 0;
1548c7679306SThierry Reding 
1549c7679306SThierry Reding cleanup:
1550c7679306SThierry Reding 	if (cursor)
1551c7679306SThierry Reding 		drm_plane_cleanup(cursor);
1552c7679306SThierry Reding 
1553c7679306SThierry Reding 	if (primary)
1554c7679306SThierry Reding 		drm_plane_cleanup(primary);
1555c7679306SThierry Reding 
1556c7679306SThierry Reding 	if (tegra->domain) {
1557c7679306SThierry Reding 		iommu_detach_device(tegra->domain, dc->dev);
1558c7679306SThierry Reding 		dc->domain = NULL;
1559c7679306SThierry Reding 	}
1560c7679306SThierry Reding 
1561c7679306SThierry Reding 	return err;
1562dee8268fSThierry Reding }
1563dee8268fSThierry Reding 
1564dee8268fSThierry Reding static int tegra_dc_exit(struct host1x_client *client)
1565dee8268fSThierry Reding {
1566dee8268fSThierry Reding 	struct tegra_dc *dc = host1x_client_to_dc(client);
1567dee8268fSThierry Reding 	int err;
1568dee8268fSThierry Reding 
1569dee8268fSThierry Reding 	devm_free_irq(dc->dev, dc->irq, dc);
1570dee8268fSThierry Reding 
1571dee8268fSThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1572dee8268fSThierry Reding 		err = tegra_dc_debugfs_exit(dc);
1573dee8268fSThierry Reding 		if (err < 0)
1574dee8268fSThierry Reding 			dev_err(dc->dev, "debugfs cleanup failed: %d\n", err);
1575dee8268fSThierry Reding 	}
1576dee8268fSThierry Reding 
1577dee8268fSThierry Reding 	err = tegra_dc_rgb_exit(dc);
1578dee8268fSThierry Reding 	if (err) {
1579dee8268fSThierry Reding 		dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
1580dee8268fSThierry Reding 		return err;
1581dee8268fSThierry Reding 	}
1582dee8268fSThierry Reding 
1583df06b759SThierry Reding 	if (dc->domain) {
1584df06b759SThierry Reding 		iommu_detach_device(dc->domain, dc->dev);
1585df06b759SThierry Reding 		dc->domain = NULL;
1586df06b759SThierry Reding 	}
1587df06b759SThierry Reding 
1588dee8268fSThierry Reding 	return 0;
1589dee8268fSThierry Reding }
1590dee8268fSThierry Reding 
1591dee8268fSThierry Reding static const struct host1x_client_ops dc_client_ops = {
1592dee8268fSThierry Reding 	.init = tegra_dc_init,
1593dee8268fSThierry Reding 	.exit = tegra_dc_exit,
1594dee8268fSThierry Reding };
1595dee8268fSThierry Reding 
15968620fc62SThierry Reding static const struct tegra_dc_soc_info tegra20_dc_soc_info = {
159742d0659bSThierry Reding 	.supports_border_color = true,
15988620fc62SThierry Reding 	.supports_interlacing = false,
1599e687651bSThierry Reding 	.supports_cursor = false,
1600c134f019SThierry Reding 	.supports_block_linear = false,
1601d1f3e1e0SThierry Reding 	.pitch_align = 8,
16029c012700SThierry Reding 	.has_powergate = false,
16038620fc62SThierry Reding };
16048620fc62SThierry Reding 
16058620fc62SThierry Reding static const struct tegra_dc_soc_info tegra30_dc_soc_info = {
160642d0659bSThierry Reding 	.supports_border_color = true,
16078620fc62SThierry Reding 	.supports_interlacing = false,
1608e687651bSThierry Reding 	.supports_cursor = false,
1609c134f019SThierry Reding 	.supports_block_linear = false,
1610d1f3e1e0SThierry Reding 	.pitch_align = 8,
16119c012700SThierry Reding 	.has_powergate = false,
1612d1f3e1e0SThierry Reding };
1613d1f3e1e0SThierry Reding 
1614d1f3e1e0SThierry Reding static const struct tegra_dc_soc_info tegra114_dc_soc_info = {
161542d0659bSThierry Reding 	.supports_border_color = true,
1616d1f3e1e0SThierry Reding 	.supports_interlacing = false,
1617d1f3e1e0SThierry Reding 	.supports_cursor = false,
1618d1f3e1e0SThierry Reding 	.supports_block_linear = false,
1619d1f3e1e0SThierry Reding 	.pitch_align = 64,
16209c012700SThierry Reding 	.has_powergate = true,
16218620fc62SThierry Reding };
16228620fc62SThierry Reding 
16238620fc62SThierry Reding static const struct tegra_dc_soc_info tegra124_dc_soc_info = {
162442d0659bSThierry Reding 	.supports_border_color = false,
16258620fc62SThierry Reding 	.supports_interlacing = true,
1626e687651bSThierry Reding 	.supports_cursor = true,
1627c134f019SThierry Reding 	.supports_block_linear = true,
1628d1f3e1e0SThierry Reding 	.pitch_align = 64,
16299c012700SThierry Reding 	.has_powergate = true,
16308620fc62SThierry Reding };
16318620fc62SThierry Reding 
16328620fc62SThierry Reding static const struct of_device_id tegra_dc_of_match[] = {
16338620fc62SThierry Reding 	{
16348620fc62SThierry Reding 		.compatible = "nvidia,tegra124-dc",
16358620fc62SThierry Reding 		.data = &tegra124_dc_soc_info,
16368620fc62SThierry Reding 	}, {
16379c012700SThierry Reding 		.compatible = "nvidia,tegra114-dc",
16389c012700SThierry Reding 		.data = &tegra114_dc_soc_info,
16399c012700SThierry Reding 	}, {
16408620fc62SThierry Reding 		.compatible = "nvidia,tegra30-dc",
16418620fc62SThierry Reding 		.data = &tegra30_dc_soc_info,
16428620fc62SThierry Reding 	}, {
16438620fc62SThierry Reding 		.compatible = "nvidia,tegra20-dc",
16448620fc62SThierry Reding 		.data = &tegra20_dc_soc_info,
16458620fc62SThierry Reding 	}, {
16468620fc62SThierry Reding 		/* sentinel */
16478620fc62SThierry Reding 	}
16488620fc62SThierry Reding };
1649ef70728cSStephen Warren MODULE_DEVICE_TABLE(of, tegra_dc_of_match);
16508620fc62SThierry Reding 
165113411dddSThierry Reding static int tegra_dc_parse_dt(struct tegra_dc *dc)
165213411dddSThierry Reding {
165313411dddSThierry Reding 	struct device_node *np;
165413411dddSThierry Reding 	u32 value = 0;
165513411dddSThierry Reding 	int err;
165613411dddSThierry Reding 
165713411dddSThierry Reding 	err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value);
165813411dddSThierry Reding 	if (err < 0) {
165913411dddSThierry Reding 		dev_err(dc->dev, "missing \"nvidia,head\" property\n");
166013411dddSThierry Reding 
166113411dddSThierry Reding 		/*
166213411dddSThierry Reding 		 * If the nvidia,head property isn't present, try to find the
166313411dddSThierry Reding 		 * correct head number by looking up the position of this
166413411dddSThierry Reding 		 * display controller's node within the device tree. Assuming
166513411dddSThierry Reding 		 * that the nodes are ordered properly in the DTS file and
166613411dddSThierry Reding 		 * that the translation into a flattened device tree blob
166713411dddSThierry Reding 		 * preserves that ordering this will actually yield the right
166813411dddSThierry Reding 		 * head number.
166913411dddSThierry Reding 		 *
167013411dddSThierry Reding 		 * If those assumptions don't hold, this will still work for
167113411dddSThierry Reding 		 * cases where only a single display controller is used.
167213411dddSThierry Reding 		 */
167313411dddSThierry Reding 		for_each_matching_node(np, tegra_dc_of_match) {
167413411dddSThierry Reding 			if (np == dc->dev->of_node)
167513411dddSThierry Reding 				break;
167613411dddSThierry Reding 
167713411dddSThierry Reding 			value++;
167813411dddSThierry Reding 		}
167913411dddSThierry Reding 	}
168013411dddSThierry Reding 
168113411dddSThierry Reding 	dc->pipe = value;
168213411dddSThierry Reding 
168313411dddSThierry Reding 	return 0;
168413411dddSThierry Reding }
168513411dddSThierry Reding 
1686dee8268fSThierry Reding static int tegra_dc_probe(struct platform_device *pdev)
1687dee8268fSThierry Reding {
16888620fc62SThierry Reding 	const struct of_device_id *id;
1689dee8268fSThierry Reding 	struct resource *regs;
1690dee8268fSThierry Reding 	struct tegra_dc *dc;
1691dee8268fSThierry Reding 	int err;
1692dee8268fSThierry Reding 
1693dee8268fSThierry Reding 	dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1694dee8268fSThierry Reding 	if (!dc)
1695dee8268fSThierry Reding 		return -ENOMEM;
1696dee8268fSThierry Reding 
16978620fc62SThierry Reding 	id = of_match_node(tegra_dc_of_match, pdev->dev.of_node);
16988620fc62SThierry Reding 	if (!id)
16998620fc62SThierry Reding 		return -ENODEV;
17008620fc62SThierry Reding 
1701dee8268fSThierry Reding 	spin_lock_init(&dc->lock);
1702dee8268fSThierry Reding 	INIT_LIST_HEAD(&dc->list);
1703dee8268fSThierry Reding 	dc->dev = &pdev->dev;
17048620fc62SThierry Reding 	dc->soc = id->data;
1705dee8268fSThierry Reding 
170613411dddSThierry Reding 	err = tegra_dc_parse_dt(dc);
170713411dddSThierry Reding 	if (err < 0)
170813411dddSThierry Reding 		return err;
170913411dddSThierry Reding 
1710dee8268fSThierry Reding 	dc->clk = devm_clk_get(&pdev->dev, NULL);
1711dee8268fSThierry Reding 	if (IS_ERR(dc->clk)) {
1712dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to get clock\n");
1713dee8268fSThierry Reding 		return PTR_ERR(dc->clk);
1714dee8268fSThierry Reding 	}
1715dee8268fSThierry Reding 
1716ca48080aSStephen Warren 	dc->rst = devm_reset_control_get(&pdev->dev, "dc");
1717ca48080aSStephen Warren 	if (IS_ERR(dc->rst)) {
1718ca48080aSStephen Warren 		dev_err(&pdev->dev, "failed to get reset\n");
1719ca48080aSStephen Warren 		return PTR_ERR(dc->rst);
1720ca48080aSStephen Warren 	}
1721ca48080aSStephen Warren 
17229c012700SThierry Reding 	if (dc->soc->has_powergate) {
17239c012700SThierry Reding 		if (dc->pipe == 0)
17249c012700SThierry Reding 			dc->powergate = TEGRA_POWERGATE_DIS;
17259c012700SThierry Reding 		else
17269c012700SThierry Reding 			dc->powergate = TEGRA_POWERGATE_DISB;
17279c012700SThierry Reding 
17289c012700SThierry Reding 		err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk,
17299c012700SThierry Reding 							dc->rst);
17309c012700SThierry Reding 		if (err < 0) {
17319c012700SThierry Reding 			dev_err(&pdev->dev, "failed to power partition: %d\n",
17329c012700SThierry Reding 				err);
1733dee8268fSThierry Reding 			return err;
17349c012700SThierry Reding 		}
17359c012700SThierry Reding 	} else {
17369c012700SThierry Reding 		err = clk_prepare_enable(dc->clk);
17379c012700SThierry Reding 		if (err < 0) {
17389c012700SThierry Reding 			dev_err(&pdev->dev, "failed to enable clock: %d\n",
17399c012700SThierry Reding 				err);
17409c012700SThierry Reding 			return err;
17419c012700SThierry Reding 		}
17429c012700SThierry Reding 
17439c012700SThierry Reding 		err = reset_control_deassert(dc->rst);
17449c012700SThierry Reding 		if (err < 0) {
17459c012700SThierry Reding 			dev_err(&pdev->dev, "failed to deassert reset: %d\n",
17469c012700SThierry Reding 				err);
17479c012700SThierry Reding 			return err;
17489c012700SThierry Reding 		}
17499c012700SThierry Reding 	}
1750dee8268fSThierry Reding 
1751dee8268fSThierry Reding 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1752dee8268fSThierry Reding 	dc->regs = devm_ioremap_resource(&pdev->dev, regs);
1753dee8268fSThierry Reding 	if (IS_ERR(dc->regs))
1754dee8268fSThierry Reding 		return PTR_ERR(dc->regs);
1755dee8268fSThierry Reding 
1756dee8268fSThierry Reding 	dc->irq = platform_get_irq(pdev, 0);
1757dee8268fSThierry Reding 	if (dc->irq < 0) {
1758dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to get IRQ\n");
1759dee8268fSThierry Reding 		return -ENXIO;
1760dee8268fSThierry Reding 	}
1761dee8268fSThierry Reding 
1762dee8268fSThierry Reding 	INIT_LIST_HEAD(&dc->client.list);
1763dee8268fSThierry Reding 	dc->client.ops = &dc_client_ops;
1764dee8268fSThierry Reding 	dc->client.dev = &pdev->dev;
1765dee8268fSThierry Reding 
1766dee8268fSThierry Reding 	err = tegra_dc_rgb_probe(dc);
1767dee8268fSThierry Reding 	if (err < 0 && err != -ENODEV) {
1768dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
1769dee8268fSThierry Reding 		return err;
1770dee8268fSThierry Reding 	}
1771dee8268fSThierry Reding 
1772dee8268fSThierry Reding 	err = host1x_client_register(&dc->client);
1773dee8268fSThierry Reding 	if (err < 0) {
1774dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
1775dee8268fSThierry Reding 			err);
1776dee8268fSThierry Reding 		return err;
1777dee8268fSThierry Reding 	}
1778dee8268fSThierry Reding 
1779dee8268fSThierry Reding 	platform_set_drvdata(pdev, dc);
1780dee8268fSThierry Reding 
1781dee8268fSThierry Reding 	return 0;
1782dee8268fSThierry Reding }
1783dee8268fSThierry Reding 
1784dee8268fSThierry Reding static int tegra_dc_remove(struct platform_device *pdev)
1785dee8268fSThierry Reding {
1786dee8268fSThierry Reding 	struct tegra_dc *dc = platform_get_drvdata(pdev);
1787dee8268fSThierry Reding 	int err;
1788dee8268fSThierry Reding 
1789dee8268fSThierry Reding 	err = host1x_client_unregister(&dc->client);
1790dee8268fSThierry Reding 	if (err < 0) {
1791dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
1792dee8268fSThierry Reding 			err);
1793dee8268fSThierry Reding 		return err;
1794dee8268fSThierry Reding 	}
1795dee8268fSThierry Reding 
179659d29c0eSThierry Reding 	err = tegra_dc_rgb_remove(dc);
179759d29c0eSThierry Reding 	if (err < 0) {
179859d29c0eSThierry Reding 		dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err);
179959d29c0eSThierry Reding 		return err;
180059d29c0eSThierry Reding 	}
180159d29c0eSThierry Reding 
18025482d75aSThierry Reding 	reset_control_assert(dc->rst);
18039c012700SThierry Reding 
18049c012700SThierry Reding 	if (dc->soc->has_powergate)
18059c012700SThierry Reding 		tegra_powergate_power_off(dc->powergate);
18069c012700SThierry Reding 
1807dee8268fSThierry Reding 	clk_disable_unprepare(dc->clk);
1808dee8268fSThierry Reding 
1809dee8268fSThierry Reding 	return 0;
1810dee8268fSThierry Reding }
1811dee8268fSThierry Reding 
1812dee8268fSThierry Reding struct platform_driver tegra_dc_driver = {
1813dee8268fSThierry Reding 	.driver = {
1814dee8268fSThierry Reding 		.name = "tegra-dc",
1815dee8268fSThierry Reding 		.owner = THIS_MODULE,
1816dee8268fSThierry Reding 		.of_match_table = tegra_dc_of_match,
1817dee8268fSThierry Reding 	},
1818dee8268fSThierry Reding 	.probe = tegra_dc_probe,
1819dee8268fSThierry Reding 	.remove = tegra_dc_remove,
1820dee8268fSThierry Reding };
1821