1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2dee8268fSThierry Reding /* 3dee8268fSThierry Reding * Copyright (C) 2012 Avionic Design GmbH 4dee8268fSThierry Reding * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved. 5dee8268fSThierry Reding */ 6dee8268fSThierry Reding 7dee8268fSThierry Reding #include <linux/clk.h> 8dee8268fSThierry Reding #include <linux/debugfs.h> 9eb1df694SSam Ravnborg #include <linux/delay.h> 10df06b759SThierry Reding #include <linux/iommu.h> 11eb1df694SSam Ravnborg #include <linux/module.h> 12b9ff7aeaSThierry Reding #include <linux/of_device.h> 1333a8eb8dSThierry Reding #include <linux/pm_runtime.h> 14ca48080aSStephen Warren #include <linux/reset.h> 15dee8268fSThierry Reding 169c012700SThierry Reding #include <soc/tegra/pmc.h> 179c012700SThierry Reding 18eb1df694SSam Ravnborg #include <drm/drm_atomic.h> 19eb1df694SSam Ravnborg #include <drm/drm_atomic_helper.h> 20eb1df694SSam Ravnborg #include <drm/drm_debugfs.h> 21eb1df694SSam Ravnborg #include <drm/drm_fourcc.h> 22eb1df694SSam Ravnborg #include <drm/drm_plane_helper.h> 23eb1df694SSam Ravnborg #include <drm/drm_vblank.h> 24eb1df694SSam Ravnborg 25dee8268fSThierry Reding #include "dc.h" 26dee8268fSThierry Reding #include "drm.h" 27dee8268fSThierry Reding #include "gem.h" 2847307954SThierry Reding #include "hub.h" 295acd3514SThierry Reding #include "plane.h" 30dee8268fSThierry Reding 31b7e0b04aSMaarten Lankhorst static void tegra_crtc_atomic_destroy_state(struct drm_crtc *crtc, 32b7e0b04aSMaarten Lankhorst struct drm_crtc_state *state); 33b7e0b04aSMaarten Lankhorst 34791ddb1eSThierry Reding static void tegra_dc_stats_reset(struct tegra_dc_stats *stats) 35791ddb1eSThierry Reding { 36791ddb1eSThierry Reding stats->frames = 0; 37791ddb1eSThierry Reding stats->vblank = 0; 38791ddb1eSThierry Reding stats->underflow = 0; 39791ddb1eSThierry Reding stats->overflow = 0; 40791ddb1eSThierry Reding } 41791ddb1eSThierry Reding 421087fac1SThierry Reding /* Reads the active copy of a register. */ 4386df256fSThierry Reding static u32 tegra_dc_readl_active(struct tegra_dc *dc, unsigned long offset) 4486df256fSThierry Reding { 4586df256fSThierry Reding u32 value; 4686df256fSThierry Reding 4786df256fSThierry Reding tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS); 4886df256fSThierry Reding value = tegra_dc_readl(dc, offset); 4986df256fSThierry Reding tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS); 5086df256fSThierry Reding 5186df256fSThierry Reding return value; 5286df256fSThierry Reding } 5386df256fSThierry Reding 541087fac1SThierry Reding static inline unsigned int tegra_plane_offset(struct tegra_plane *plane, 551087fac1SThierry Reding unsigned int offset) 561087fac1SThierry Reding { 571087fac1SThierry Reding if (offset >= 0x500 && offset <= 0x638) { 581087fac1SThierry Reding offset = 0x000 + (offset - 0x500); 591087fac1SThierry Reding return plane->offset + offset; 601087fac1SThierry Reding } 611087fac1SThierry Reding 621087fac1SThierry Reding if (offset >= 0x700 && offset <= 0x719) { 631087fac1SThierry Reding offset = 0x180 + (offset - 0x700); 641087fac1SThierry Reding return plane->offset + offset; 651087fac1SThierry Reding } 661087fac1SThierry Reding 671087fac1SThierry Reding if (offset >= 0x800 && offset <= 0x839) { 681087fac1SThierry Reding offset = 0x1c0 + (offset - 0x800); 691087fac1SThierry Reding return plane->offset + offset; 701087fac1SThierry Reding } 711087fac1SThierry Reding 721087fac1SThierry Reding dev_WARN(plane->dc->dev, "invalid offset: %x\n", offset); 731087fac1SThierry Reding 741087fac1SThierry Reding return plane->offset + offset; 751087fac1SThierry Reding } 761087fac1SThierry Reding 771087fac1SThierry Reding static inline u32 tegra_plane_readl(struct tegra_plane *plane, 781087fac1SThierry Reding unsigned int offset) 791087fac1SThierry Reding { 801087fac1SThierry Reding return tegra_dc_readl(plane->dc, tegra_plane_offset(plane, offset)); 811087fac1SThierry Reding } 821087fac1SThierry Reding 831087fac1SThierry Reding static inline void tegra_plane_writel(struct tegra_plane *plane, u32 value, 841087fac1SThierry Reding unsigned int offset) 851087fac1SThierry Reding { 861087fac1SThierry Reding tegra_dc_writel(plane->dc, value, tegra_plane_offset(plane, offset)); 871087fac1SThierry Reding } 881087fac1SThierry Reding 89c57997bcSThierry Reding bool tegra_dc_has_output(struct tegra_dc *dc, struct device *dev) 90c57997bcSThierry Reding { 91c57997bcSThierry Reding struct device_node *np = dc->dev->of_node; 92c57997bcSThierry Reding struct of_phandle_iterator it; 93c57997bcSThierry Reding int err; 94c57997bcSThierry Reding 95c57997bcSThierry Reding of_for_each_phandle(&it, err, np, "nvidia,outputs", NULL, 0) 96c57997bcSThierry Reding if (it.node == dev->of_node) 97c57997bcSThierry Reding return true; 98c57997bcSThierry Reding 99c57997bcSThierry Reding return false; 100c57997bcSThierry Reding } 101c57997bcSThierry Reding 10286df256fSThierry Reding /* 103d700ba7aSThierry Reding * Double-buffered registers have two copies: ASSEMBLY and ACTIVE. When the 104d700ba7aSThierry Reding * *_ACT_REQ bits are set the ASSEMBLY copy is latched into the ACTIVE copy. 105d700ba7aSThierry Reding * Latching happens mmediately if the display controller is in STOP mode or 106d700ba7aSThierry Reding * on the next frame boundary otherwise. 107d700ba7aSThierry Reding * 108d700ba7aSThierry Reding * Triple-buffered registers have three copies: ASSEMBLY, ARM and ACTIVE. The 109d700ba7aSThierry Reding * ASSEMBLY copy is latched into the ARM copy immediately after *_UPDATE bits 110d700ba7aSThierry Reding * are written. When the *_ACT_REQ bits are written, the ARM copy is latched 111d700ba7aSThierry Reding * into the ACTIVE copy, either immediately if the display controller is in 112d700ba7aSThierry Reding * STOP mode, or at the next frame boundary otherwise. 113d700ba7aSThierry Reding */ 11462b9e063SThierry Reding void tegra_dc_commit(struct tegra_dc *dc) 115205d48edSThierry Reding { 116205d48edSThierry Reding tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL); 117205d48edSThierry Reding tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL); 118205d48edSThierry Reding } 119205d48edSThierry Reding 12010288eeaSThierry Reding static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v, 12110288eeaSThierry Reding unsigned int bpp) 12210288eeaSThierry Reding { 12310288eeaSThierry Reding fixed20_12 outf = dfixed_init(out); 12410288eeaSThierry Reding fixed20_12 inf = dfixed_init(in); 12510288eeaSThierry Reding u32 dda_inc; 12610288eeaSThierry Reding int max; 12710288eeaSThierry Reding 12810288eeaSThierry Reding if (v) 12910288eeaSThierry Reding max = 15; 13010288eeaSThierry Reding else { 13110288eeaSThierry Reding switch (bpp) { 13210288eeaSThierry Reding case 2: 13310288eeaSThierry Reding max = 8; 13410288eeaSThierry Reding break; 13510288eeaSThierry Reding 13610288eeaSThierry Reding default: 13710288eeaSThierry Reding WARN_ON_ONCE(1); 138df561f66SGustavo A. R. Silva fallthrough; 13910288eeaSThierry Reding case 4: 14010288eeaSThierry Reding max = 4; 14110288eeaSThierry Reding break; 14210288eeaSThierry Reding } 14310288eeaSThierry Reding } 14410288eeaSThierry Reding 14510288eeaSThierry Reding outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1)); 14610288eeaSThierry Reding inf.full -= dfixed_const(1); 14710288eeaSThierry Reding 14810288eeaSThierry Reding dda_inc = dfixed_div(inf, outf); 14910288eeaSThierry Reding dda_inc = min_t(u32, dda_inc, dfixed_const(max)); 15010288eeaSThierry Reding 15110288eeaSThierry Reding return dda_inc; 15210288eeaSThierry Reding } 15310288eeaSThierry Reding 15410288eeaSThierry Reding static inline u32 compute_initial_dda(unsigned int in) 15510288eeaSThierry Reding { 15610288eeaSThierry Reding fixed20_12 inf = dfixed_init(in); 15710288eeaSThierry Reding return dfixed_frac(inf); 15810288eeaSThierry Reding } 15910288eeaSThierry Reding 160ab7d3f58SThierry Reding static void tegra_plane_setup_blending_legacy(struct tegra_plane *plane) 161ab7d3f58SThierry Reding { 162ebae8d07SThierry Reding u32 background[3] = { 163ebae8d07SThierry Reding BLEND_WEIGHT1(0) | BLEND_WEIGHT0(0) | BLEND_COLOR_KEY_NONE, 164ebae8d07SThierry Reding BLEND_WEIGHT1(0) | BLEND_WEIGHT0(0) | BLEND_COLOR_KEY_NONE, 165ebae8d07SThierry Reding BLEND_WEIGHT1(0) | BLEND_WEIGHT0(0) | BLEND_COLOR_KEY_NONE, 166ebae8d07SThierry Reding }; 167ebae8d07SThierry Reding u32 foreground = BLEND_WEIGHT1(255) | BLEND_WEIGHT0(255) | 168ebae8d07SThierry Reding BLEND_COLOR_KEY_NONE; 169ebae8d07SThierry Reding u32 blendnokey = BLEND_WEIGHT1(255) | BLEND_WEIGHT0(255); 170ebae8d07SThierry Reding struct tegra_plane_state *state; 1713dae08bcSDmitry Osipenko u32 blending[2]; 172ebae8d07SThierry Reding unsigned int i; 173ebae8d07SThierry Reding 1743dae08bcSDmitry Osipenko /* disable blending for non-overlapping case */ 175ebae8d07SThierry Reding tegra_plane_writel(plane, blendnokey, DC_WIN_BLEND_NOKEY); 176ebae8d07SThierry Reding tegra_plane_writel(plane, foreground, DC_WIN_BLEND_1WIN); 177ab7d3f58SThierry Reding 1783dae08bcSDmitry Osipenko state = to_tegra_plane_state(plane->base.state); 1793dae08bcSDmitry Osipenko 1803dae08bcSDmitry Osipenko if (state->opaque) { 1813dae08bcSDmitry Osipenko /* 1823dae08bcSDmitry Osipenko * Since custom fix-weight blending isn't utilized and weight 1833dae08bcSDmitry Osipenko * of top window is set to max, we can enforce dependent 1843dae08bcSDmitry Osipenko * blending which in this case results in transparent bottom 1853dae08bcSDmitry Osipenko * window if top window is opaque and if top window enables 1863dae08bcSDmitry Osipenko * alpha blending, then bottom window is getting alpha value 1873dae08bcSDmitry Osipenko * of 1 minus the sum of alpha components of the overlapping 1883dae08bcSDmitry Osipenko * plane. 1893dae08bcSDmitry Osipenko */ 1903dae08bcSDmitry Osipenko background[0] |= BLEND_CONTROL_DEPENDENT; 1913dae08bcSDmitry Osipenko background[1] |= BLEND_CONTROL_DEPENDENT; 1923dae08bcSDmitry Osipenko 1933dae08bcSDmitry Osipenko /* 1943dae08bcSDmitry Osipenko * The region where three windows overlap is the intersection 1953dae08bcSDmitry Osipenko * of the two regions where two windows overlap. It contributes 1963dae08bcSDmitry Osipenko * to the area if all of the windows on top of it have an alpha 1973dae08bcSDmitry Osipenko * component. 1983dae08bcSDmitry Osipenko */ 1993dae08bcSDmitry Osipenko switch (state->base.normalized_zpos) { 2003dae08bcSDmitry Osipenko case 0: 2013dae08bcSDmitry Osipenko if (state->blending[0].alpha && 2023dae08bcSDmitry Osipenko state->blending[1].alpha) 2033dae08bcSDmitry Osipenko background[2] |= BLEND_CONTROL_DEPENDENT; 2043dae08bcSDmitry Osipenko break; 2053dae08bcSDmitry Osipenko 2063dae08bcSDmitry Osipenko case 1: 2073dae08bcSDmitry Osipenko background[2] |= BLEND_CONTROL_DEPENDENT; 2083dae08bcSDmitry Osipenko break; 2093dae08bcSDmitry Osipenko } 2103dae08bcSDmitry Osipenko } else { 2113dae08bcSDmitry Osipenko /* 2123dae08bcSDmitry Osipenko * Enable alpha blending if pixel format has an alpha 2133dae08bcSDmitry Osipenko * component. 2143dae08bcSDmitry Osipenko */ 2153dae08bcSDmitry Osipenko foreground |= BLEND_CONTROL_ALPHA; 2163dae08bcSDmitry Osipenko 2173dae08bcSDmitry Osipenko /* 2183dae08bcSDmitry Osipenko * If any of the windows on top of this window is opaque, it 2193dae08bcSDmitry Osipenko * will completely conceal this window within that area. If 2203dae08bcSDmitry Osipenko * top window has an alpha component, it is blended over the 2213dae08bcSDmitry Osipenko * bottom window. 2223dae08bcSDmitry Osipenko */ 2233dae08bcSDmitry Osipenko for (i = 0; i < 2; i++) { 2243dae08bcSDmitry Osipenko if (state->blending[i].alpha && 2253dae08bcSDmitry Osipenko state->blending[i].top) 2263dae08bcSDmitry Osipenko background[i] |= BLEND_CONTROL_DEPENDENT; 2273dae08bcSDmitry Osipenko } 2283dae08bcSDmitry Osipenko 2293dae08bcSDmitry Osipenko switch (state->base.normalized_zpos) { 2303dae08bcSDmitry Osipenko case 0: 2313dae08bcSDmitry Osipenko if (state->blending[0].alpha && 2323dae08bcSDmitry Osipenko state->blending[1].alpha) 2333dae08bcSDmitry Osipenko background[2] |= BLEND_CONTROL_DEPENDENT; 2343dae08bcSDmitry Osipenko break; 2353dae08bcSDmitry Osipenko 2363dae08bcSDmitry Osipenko case 1: 2373dae08bcSDmitry Osipenko /* 2383dae08bcSDmitry Osipenko * When both middle and topmost windows have an alpha, 2393dae08bcSDmitry Osipenko * these windows a mixed together and then the result 2403dae08bcSDmitry Osipenko * is blended over the bottom window. 2413dae08bcSDmitry Osipenko */ 2423dae08bcSDmitry Osipenko if (state->blending[0].alpha && 2433dae08bcSDmitry Osipenko state->blending[0].top) 2443dae08bcSDmitry Osipenko background[2] |= BLEND_CONTROL_ALPHA; 2453dae08bcSDmitry Osipenko 2463dae08bcSDmitry Osipenko if (state->blending[1].alpha && 2473dae08bcSDmitry Osipenko state->blending[1].top) 2483dae08bcSDmitry Osipenko background[2] |= BLEND_CONTROL_ALPHA; 2493dae08bcSDmitry Osipenko break; 2503dae08bcSDmitry Osipenko } 2513dae08bcSDmitry Osipenko } 2523dae08bcSDmitry Osipenko 2533dae08bcSDmitry Osipenko switch (state->base.normalized_zpos) { 254ab7d3f58SThierry Reding case 0: 255ebae8d07SThierry Reding tegra_plane_writel(plane, background[0], DC_WIN_BLEND_2WIN_X); 256ebae8d07SThierry Reding tegra_plane_writel(plane, background[1], DC_WIN_BLEND_2WIN_Y); 257ebae8d07SThierry Reding tegra_plane_writel(plane, background[2], DC_WIN_BLEND_3WIN_XY); 258ab7d3f58SThierry Reding break; 259ab7d3f58SThierry Reding 260ab7d3f58SThierry Reding case 1: 2613dae08bcSDmitry Osipenko /* 2623dae08bcSDmitry Osipenko * If window B / C is topmost, then X / Y registers are 2633dae08bcSDmitry Osipenko * matching the order of blending[...] state indices, 2643dae08bcSDmitry Osipenko * otherwise a swap is required. 2653dae08bcSDmitry Osipenko */ 2663dae08bcSDmitry Osipenko if (!state->blending[0].top && state->blending[1].top) { 2673dae08bcSDmitry Osipenko blending[0] = foreground; 2683dae08bcSDmitry Osipenko blending[1] = background[1]; 2693dae08bcSDmitry Osipenko } else { 2703dae08bcSDmitry Osipenko blending[0] = background[0]; 2713dae08bcSDmitry Osipenko blending[1] = foreground; 2723dae08bcSDmitry Osipenko } 2733dae08bcSDmitry Osipenko 2743dae08bcSDmitry Osipenko tegra_plane_writel(plane, blending[0], DC_WIN_BLEND_2WIN_X); 2753dae08bcSDmitry Osipenko tegra_plane_writel(plane, blending[1], DC_WIN_BLEND_2WIN_Y); 276ebae8d07SThierry Reding tegra_plane_writel(plane, background[2], DC_WIN_BLEND_3WIN_XY); 277ab7d3f58SThierry Reding break; 278ab7d3f58SThierry Reding 279ab7d3f58SThierry Reding case 2: 280ebae8d07SThierry Reding tegra_plane_writel(plane, foreground, DC_WIN_BLEND_2WIN_X); 281ebae8d07SThierry Reding tegra_plane_writel(plane, foreground, DC_WIN_BLEND_2WIN_Y); 282ebae8d07SThierry Reding tegra_plane_writel(plane, foreground, DC_WIN_BLEND_3WIN_XY); 283ab7d3f58SThierry Reding break; 284ab7d3f58SThierry Reding } 285ab7d3f58SThierry Reding } 286ab7d3f58SThierry Reding 287ab7d3f58SThierry Reding static void tegra_plane_setup_blending(struct tegra_plane *plane, 288ab7d3f58SThierry Reding const struct tegra_dc_window *window) 289ab7d3f58SThierry Reding { 290ab7d3f58SThierry Reding u32 value; 291ab7d3f58SThierry Reding 292ab7d3f58SThierry Reding value = BLEND_FACTOR_DST_ALPHA_ZERO | BLEND_FACTOR_SRC_ALPHA_K2 | 293ab7d3f58SThierry Reding BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_SRC | 294ab7d3f58SThierry Reding BLEND_FACTOR_SRC_COLOR_K1_TIMES_SRC; 295ab7d3f58SThierry Reding tegra_plane_writel(plane, value, DC_WIN_BLEND_MATCH_SELECT); 296ab7d3f58SThierry Reding 297ab7d3f58SThierry Reding value = BLEND_FACTOR_DST_ALPHA_ZERO | BLEND_FACTOR_SRC_ALPHA_K2 | 298ab7d3f58SThierry Reding BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_SRC | 299ab7d3f58SThierry Reding BLEND_FACTOR_SRC_COLOR_K1_TIMES_SRC; 300ab7d3f58SThierry Reding tegra_plane_writel(plane, value, DC_WIN_BLEND_NOMATCH_SELECT); 301ab7d3f58SThierry Reding 302ab7d3f58SThierry Reding value = K2(255) | K1(255) | WINDOW_LAYER_DEPTH(255 - window->zpos); 303ab7d3f58SThierry Reding tegra_plane_writel(plane, value, DC_WIN_BLEND_LAYER_CONTROL); 304ab7d3f58SThierry Reding } 305ab7d3f58SThierry Reding 306acc6a3a9SDmitry Osipenko static bool 307acc6a3a9SDmitry Osipenko tegra_plane_use_horizontal_filtering(struct tegra_plane *plane, 308acc6a3a9SDmitry Osipenko const struct tegra_dc_window *window) 309acc6a3a9SDmitry Osipenko { 310acc6a3a9SDmitry Osipenko struct tegra_dc *dc = plane->dc; 311acc6a3a9SDmitry Osipenko 312acc6a3a9SDmitry Osipenko if (window->src.w == window->dst.w) 313acc6a3a9SDmitry Osipenko return false; 314acc6a3a9SDmitry Osipenko 315acc6a3a9SDmitry Osipenko if (plane->index == 0 && dc->soc->has_win_a_without_filters) 316acc6a3a9SDmitry Osipenko return false; 317acc6a3a9SDmitry Osipenko 318acc6a3a9SDmitry Osipenko return true; 319acc6a3a9SDmitry Osipenko } 320acc6a3a9SDmitry Osipenko 321acc6a3a9SDmitry Osipenko static bool 322acc6a3a9SDmitry Osipenko tegra_plane_use_vertical_filtering(struct tegra_plane *plane, 323acc6a3a9SDmitry Osipenko const struct tegra_dc_window *window) 324acc6a3a9SDmitry Osipenko { 325acc6a3a9SDmitry Osipenko struct tegra_dc *dc = plane->dc; 326acc6a3a9SDmitry Osipenko 327acc6a3a9SDmitry Osipenko if (window->src.h == window->dst.h) 328acc6a3a9SDmitry Osipenko return false; 329acc6a3a9SDmitry Osipenko 330acc6a3a9SDmitry Osipenko if (plane->index == 0 && dc->soc->has_win_a_without_filters) 331acc6a3a9SDmitry Osipenko return false; 332acc6a3a9SDmitry Osipenko 333acc6a3a9SDmitry Osipenko if (plane->index == 2 && dc->soc->has_win_c_without_vert_filter) 334acc6a3a9SDmitry Osipenko return false; 335acc6a3a9SDmitry Osipenko 336acc6a3a9SDmitry Osipenko return true; 337acc6a3a9SDmitry Osipenko } 338acc6a3a9SDmitry Osipenko 3391087fac1SThierry Reding static void tegra_dc_setup_window(struct tegra_plane *plane, 34010288eeaSThierry Reding const struct tegra_dc_window *window) 34110288eeaSThierry Reding { 34210288eeaSThierry Reding unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp; 3431087fac1SThierry Reding struct tegra_dc *dc = plane->dc; 34410288eeaSThierry Reding bool yuv, planar; 3451087fac1SThierry Reding u32 value; 34610288eeaSThierry Reding 34710288eeaSThierry Reding /* 34810288eeaSThierry Reding * For YUV planar modes, the number of bytes per pixel takes into 34910288eeaSThierry Reding * account only the luma component and therefore is 1. 35010288eeaSThierry Reding */ 3515acd3514SThierry Reding yuv = tegra_plane_format_is_yuv(window->format, &planar); 35210288eeaSThierry Reding if (!yuv) 35310288eeaSThierry Reding bpp = window->bits_per_pixel / 8; 35410288eeaSThierry Reding else 35510288eeaSThierry Reding bpp = planar ? 1 : 2; 35610288eeaSThierry Reding 3571087fac1SThierry Reding tegra_plane_writel(plane, window->format, DC_WIN_COLOR_DEPTH); 3581087fac1SThierry Reding tegra_plane_writel(plane, window->swap, DC_WIN_BYTE_SWAP); 35910288eeaSThierry Reding 36010288eeaSThierry Reding value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x); 3611087fac1SThierry Reding tegra_plane_writel(plane, value, DC_WIN_POSITION); 36210288eeaSThierry Reding 36310288eeaSThierry Reding value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w); 3641087fac1SThierry Reding tegra_plane_writel(plane, value, DC_WIN_SIZE); 36510288eeaSThierry Reding 36610288eeaSThierry Reding h_offset = window->src.x * bpp; 36710288eeaSThierry Reding v_offset = window->src.y; 36810288eeaSThierry Reding h_size = window->src.w * bpp; 36910288eeaSThierry Reding v_size = window->src.h; 37010288eeaSThierry Reding 371cd740777SDmitry Osipenko if (window->reflect_x) 372cd740777SDmitry Osipenko h_offset += (window->src.w - 1) * bpp; 373cd740777SDmitry Osipenko 374cd740777SDmitry Osipenko if (window->reflect_y) 375cd740777SDmitry Osipenko v_offset += window->src.h - 1; 376cd740777SDmitry Osipenko 37710288eeaSThierry Reding value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size); 3781087fac1SThierry Reding tegra_plane_writel(plane, value, DC_WIN_PRESCALED_SIZE); 37910288eeaSThierry Reding 38010288eeaSThierry Reding /* 38110288eeaSThierry Reding * For DDA computations the number of bytes per pixel for YUV planar 38210288eeaSThierry Reding * modes needs to take into account all Y, U and V components. 38310288eeaSThierry Reding */ 38410288eeaSThierry Reding if (yuv && planar) 38510288eeaSThierry Reding bpp = 2; 38610288eeaSThierry Reding 38710288eeaSThierry Reding h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp); 38810288eeaSThierry Reding v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp); 38910288eeaSThierry Reding 39010288eeaSThierry Reding value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda); 3911087fac1SThierry Reding tegra_plane_writel(plane, value, DC_WIN_DDA_INC); 39210288eeaSThierry Reding 39310288eeaSThierry Reding h_dda = compute_initial_dda(window->src.x); 39410288eeaSThierry Reding v_dda = compute_initial_dda(window->src.y); 39510288eeaSThierry Reding 3961087fac1SThierry Reding tegra_plane_writel(plane, h_dda, DC_WIN_H_INITIAL_DDA); 3971087fac1SThierry Reding tegra_plane_writel(plane, v_dda, DC_WIN_V_INITIAL_DDA); 39810288eeaSThierry Reding 3991087fac1SThierry Reding tegra_plane_writel(plane, 0, DC_WIN_UV_BUF_STRIDE); 4001087fac1SThierry Reding tegra_plane_writel(plane, 0, DC_WIN_BUF_STRIDE); 40110288eeaSThierry Reding 4021087fac1SThierry Reding tegra_plane_writel(plane, window->base[0], DC_WINBUF_START_ADDR); 40310288eeaSThierry Reding 40410288eeaSThierry Reding if (yuv && planar) { 4051087fac1SThierry Reding tegra_plane_writel(plane, window->base[1], DC_WINBUF_START_ADDR_U); 4061087fac1SThierry Reding tegra_plane_writel(plane, window->base[2], DC_WINBUF_START_ADDR_V); 40710288eeaSThierry Reding value = window->stride[1] << 16 | window->stride[0]; 4081087fac1SThierry Reding tegra_plane_writel(plane, value, DC_WIN_LINE_STRIDE); 40910288eeaSThierry Reding } else { 4101087fac1SThierry Reding tegra_plane_writel(plane, window->stride[0], DC_WIN_LINE_STRIDE); 41110288eeaSThierry Reding } 41210288eeaSThierry Reding 4131087fac1SThierry Reding tegra_plane_writel(plane, h_offset, DC_WINBUF_ADDR_H_OFFSET); 4141087fac1SThierry Reding tegra_plane_writel(plane, v_offset, DC_WINBUF_ADDR_V_OFFSET); 41510288eeaSThierry Reding 416c134f019SThierry Reding if (dc->soc->supports_block_linear) { 417c134f019SThierry Reding unsigned long height = window->tiling.value; 418c134f019SThierry Reding 419c134f019SThierry Reding switch (window->tiling.mode) { 420c134f019SThierry Reding case TEGRA_BO_TILING_MODE_PITCH: 421c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_PITCH; 422c134f019SThierry Reding break; 423c134f019SThierry Reding 424c134f019SThierry Reding case TEGRA_BO_TILING_MODE_TILED: 425c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_TILED; 426c134f019SThierry Reding break; 427c134f019SThierry Reding 428c134f019SThierry Reding case TEGRA_BO_TILING_MODE_BLOCK: 429c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) | 430c134f019SThierry Reding DC_WINBUF_SURFACE_KIND_BLOCK; 431c134f019SThierry Reding break; 432c134f019SThierry Reding } 433c134f019SThierry Reding 4341087fac1SThierry Reding tegra_plane_writel(plane, value, DC_WINBUF_SURFACE_KIND); 43510288eeaSThierry Reding } else { 436c134f019SThierry Reding switch (window->tiling.mode) { 437c134f019SThierry Reding case TEGRA_BO_TILING_MODE_PITCH: 43810288eeaSThierry Reding value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV | 43910288eeaSThierry Reding DC_WIN_BUFFER_ADDR_MODE_LINEAR; 440c134f019SThierry Reding break; 441c134f019SThierry Reding 442c134f019SThierry Reding case TEGRA_BO_TILING_MODE_TILED: 443c134f019SThierry Reding value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV | 444c134f019SThierry Reding DC_WIN_BUFFER_ADDR_MODE_TILE; 445c134f019SThierry Reding break; 446c134f019SThierry Reding 447c134f019SThierry Reding case TEGRA_BO_TILING_MODE_BLOCK: 4484aa3df71SThierry Reding /* 4494aa3df71SThierry Reding * No need to handle this here because ->atomic_check 4504aa3df71SThierry Reding * will already have filtered it out. 4514aa3df71SThierry Reding */ 4524aa3df71SThierry Reding break; 45310288eeaSThierry Reding } 45410288eeaSThierry Reding 4551087fac1SThierry Reding tegra_plane_writel(plane, value, DC_WIN_BUFFER_ADDR_MODE); 456c134f019SThierry Reding } 45710288eeaSThierry Reding 45810288eeaSThierry Reding value = WIN_ENABLE; 45910288eeaSThierry Reding 46010288eeaSThierry Reding if (yuv) { 46110288eeaSThierry Reding /* setup default colorspace conversion coefficients */ 4621087fac1SThierry Reding tegra_plane_writel(plane, 0x00f0, DC_WIN_CSC_YOF); 4631087fac1SThierry Reding tegra_plane_writel(plane, 0x012a, DC_WIN_CSC_KYRGB); 4641087fac1SThierry Reding tegra_plane_writel(plane, 0x0000, DC_WIN_CSC_KUR); 4651087fac1SThierry Reding tegra_plane_writel(plane, 0x0198, DC_WIN_CSC_KVR); 4661087fac1SThierry Reding tegra_plane_writel(plane, 0x039b, DC_WIN_CSC_KUG); 4671087fac1SThierry Reding tegra_plane_writel(plane, 0x032f, DC_WIN_CSC_KVG); 4681087fac1SThierry Reding tegra_plane_writel(plane, 0x0204, DC_WIN_CSC_KUB); 4691087fac1SThierry Reding tegra_plane_writel(plane, 0x0000, DC_WIN_CSC_KVB); 47010288eeaSThierry Reding 47110288eeaSThierry Reding value |= CSC_ENABLE; 47210288eeaSThierry Reding } else if (window->bits_per_pixel < 24) { 47310288eeaSThierry Reding value |= COLOR_EXPAND; 47410288eeaSThierry Reding } 47510288eeaSThierry Reding 476cd740777SDmitry Osipenko if (window->reflect_x) 477cd740777SDmitry Osipenko value |= H_DIRECTION; 478cd740777SDmitry Osipenko 479e9e476f7SDmitry Osipenko if (window->reflect_y) 48010288eeaSThierry Reding value |= V_DIRECTION; 48110288eeaSThierry Reding 482acc6a3a9SDmitry Osipenko if (tegra_plane_use_horizontal_filtering(plane, window)) { 483acc6a3a9SDmitry Osipenko /* 484acc6a3a9SDmitry Osipenko * Enable horizontal 6-tap filter and set filtering 485acc6a3a9SDmitry Osipenko * coefficients to the default values defined in TRM. 486acc6a3a9SDmitry Osipenko */ 487acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x00008000, DC_WIN_H_FILTER_P(0)); 488acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x3e087ce1, DC_WIN_H_FILTER_P(1)); 489acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x3b117ac1, DC_WIN_H_FILTER_P(2)); 490acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x591b73aa, DC_WIN_H_FILTER_P(3)); 491acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x57256d9a, DC_WIN_H_FILTER_P(4)); 492acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x552f668b, DC_WIN_H_FILTER_P(5)); 493acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x73385e8b, DC_WIN_H_FILTER_P(6)); 494acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x72435583, DC_WIN_H_FILTER_P(7)); 495acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x714c4c8b, DC_WIN_H_FILTER_P(8)); 496acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x70554393, DC_WIN_H_FILTER_P(9)); 497acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x715e389b, DC_WIN_H_FILTER_P(10)); 498acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x71662faa, DC_WIN_H_FILTER_P(11)); 499acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x536d25ba, DC_WIN_H_FILTER_P(12)); 500acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x55731bca, DC_WIN_H_FILTER_P(13)); 501acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x387a11d9, DC_WIN_H_FILTER_P(14)); 502acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, 0x3c7c08f1, DC_WIN_H_FILTER_P(15)); 503acc6a3a9SDmitry Osipenko 504acc6a3a9SDmitry Osipenko value |= H_FILTER; 505acc6a3a9SDmitry Osipenko } 506acc6a3a9SDmitry Osipenko 507acc6a3a9SDmitry Osipenko if (tegra_plane_use_vertical_filtering(plane, window)) { 508acc6a3a9SDmitry Osipenko unsigned int i, k; 509acc6a3a9SDmitry Osipenko 510acc6a3a9SDmitry Osipenko /* 511acc6a3a9SDmitry Osipenko * Enable vertical 2-tap filter and set filtering 512acc6a3a9SDmitry Osipenko * coefficients to the default values defined in TRM. 513acc6a3a9SDmitry Osipenko */ 514acc6a3a9SDmitry Osipenko for (i = 0, k = 128; i < 16; i++, k -= 8) 515acc6a3a9SDmitry Osipenko tegra_plane_writel(plane, k, DC_WIN_V_FILTER_P(i)); 516acc6a3a9SDmitry Osipenko 517acc6a3a9SDmitry Osipenko value |= V_FILTER; 518acc6a3a9SDmitry Osipenko } 519acc6a3a9SDmitry Osipenko 5201087fac1SThierry Reding tegra_plane_writel(plane, value, DC_WIN_WIN_OPTIONS); 52110288eeaSThierry Reding 522a43d0a00SDmitry Osipenko if (dc->soc->has_legacy_blending) 523ab7d3f58SThierry Reding tegra_plane_setup_blending_legacy(plane); 524a43d0a00SDmitry Osipenko else 525a43d0a00SDmitry Osipenko tegra_plane_setup_blending(plane, window); 526c7679306SThierry Reding } 527c7679306SThierry Reding 528511c7023SThierry Reding static const u32 tegra20_primary_formats[] = { 529511c7023SThierry Reding DRM_FORMAT_ARGB4444, 530511c7023SThierry Reding DRM_FORMAT_ARGB1555, 531c7679306SThierry Reding DRM_FORMAT_RGB565, 532511c7023SThierry Reding DRM_FORMAT_RGBA5551, 533511c7023SThierry Reding DRM_FORMAT_ABGR8888, 534511c7023SThierry Reding DRM_FORMAT_ARGB8888, 535ebae8d07SThierry Reding /* non-native formats */ 536ebae8d07SThierry Reding DRM_FORMAT_XRGB1555, 537ebae8d07SThierry Reding DRM_FORMAT_RGBX5551, 538ebae8d07SThierry Reding DRM_FORMAT_XBGR8888, 539ebae8d07SThierry Reding DRM_FORMAT_XRGB8888, 540511c7023SThierry Reding }; 541511c7023SThierry Reding 542e90124cbSThierry Reding static const u64 tegra20_modifiers[] = { 543e90124cbSThierry Reding DRM_FORMAT_MOD_LINEAR, 544e90124cbSThierry Reding DRM_FORMAT_MOD_NVIDIA_TEGRA_TILED, 545e90124cbSThierry Reding DRM_FORMAT_MOD_INVALID 546e90124cbSThierry Reding }; 547e90124cbSThierry Reding 548511c7023SThierry Reding static const u32 tegra114_primary_formats[] = { 549511c7023SThierry Reding DRM_FORMAT_ARGB4444, 550511c7023SThierry Reding DRM_FORMAT_ARGB1555, 551511c7023SThierry Reding DRM_FORMAT_RGB565, 552511c7023SThierry Reding DRM_FORMAT_RGBA5551, 553511c7023SThierry Reding DRM_FORMAT_ABGR8888, 554511c7023SThierry Reding DRM_FORMAT_ARGB8888, 555511c7023SThierry Reding /* new on Tegra114 */ 556511c7023SThierry Reding DRM_FORMAT_ABGR4444, 557511c7023SThierry Reding DRM_FORMAT_ABGR1555, 558511c7023SThierry Reding DRM_FORMAT_BGRA5551, 559511c7023SThierry Reding DRM_FORMAT_XRGB1555, 560511c7023SThierry Reding DRM_FORMAT_RGBX5551, 561511c7023SThierry Reding DRM_FORMAT_XBGR1555, 562511c7023SThierry Reding DRM_FORMAT_BGRX5551, 563511c7023SThierry Reding DRM_FORMAT_BGR565, 564511c7023SThierry Reding DRM_FORMAT_BGRA8888, 565511c7023SThierry Reding DRM_FORMAT_RGBA8888, 566511c7023SThierry Reding DRM_FORMAT_XRGB8888, 567511c7023SThierry Reding DRM_FORMAT_XBGR8888, 568511c7023SThierry Reding }; 569511c7023SThierry Reding 570511c7023SThierry Reding static const u32 tegra124_primary_formats[] = { 571511c7023SThierry Reding DRM_FORMAT_ARGB4444, 572511c7023SThierry Reding DRM_FORMAT_ARGB1555, 573511c7023SThierry Reding DRM_FORMAT_RGB565, 574511c7023SThierry Reding DRM_FORMAT_RGBA5551, 575511c7023SThierry Reding DRM_FORMAT_ABGR8888, 576511c7023SThierry Reding DRM_FORMAT_ARGB8888, 577511c7023SThierry Reding /* new on Tegra114 */ 578511c7023SThierry Reding DRM_FORMAT_ABGR4444, 579511c7023SThierry Reding DRM_FORMAT_ABGR1555, 580511c7023SThierry Reding DRM_FORMAT_BGRA5551, 581511c7023SThierry Reding DRM_FORMAT_XRGB1555, 582511c7023SThierry Reding DRM_FORMAT_RGBX5551, 583511c7023SThierry Reding DRM_FORMAT_XBGR1555, 584511c7023SThierry Reding DRM_FORMAT_BGRX5551, 585511c7023SThierry Reding DRM_FORMAT_BGR565, 586511c7023SThierry Reding DRM_FORMAT_BGRA8888, 587511c7023SThierry Reding DRM_FORMAT_RGBA8888, 588511c7023SThierry Reding DRM_FORMAT_XRGB8888, 589511c7023SThierry Reding DRM_FORMAT_XBGR8888, 590511c7023SThierry Reding /* new on Tegra124 */ 591511c7023SThierry Reding DRM_FORMAT_RGBX8888, 592511c7023SThierry Reding DRM_FORMAT_BGRX8888, 593c7679306SThierry Reding }; 594c7679306SThierry Reding 595e90124cbSThierry Reding static const u64 tegra124_modifiers[] = { 596e90124cbSThierry Reding DRM_FORMAT_MOD_LINEAR, 597e90124cbSThierry Reding DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(0), 598e90124cbSThierry Reding DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(1), 599e90124cbSThierry Reding DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(2), 600e90124cbSThierry Reding DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(3), 601e90124cbSThierry Reding DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(4), 602e90124cbSThierry Reding DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(5), 603e90124cbSThierry Reding DRM_FORMAT_MOD_INVALID 604e90124cbSThierry Reding }; 605e90124cbSThierry Reding 6064aa3df71SThierry Reding static int tegra_plane_atomic_check(struct drm_plane *plane, 6077c11b99aSMaxime Ripard struct drm_atomic_state *state) 6084aa3df71SThierry Reding { 6097c11b99aSMaxime Ripard struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state, 6107c11b99aSMaxime Ripard plane); 611ba5c1649SMaxime Ripard struct tegra_plane_state *plane_state = to_tegra_plane_state(new_plane_state); 612cd740777SDmitry Osipenko unsigned int supported_rotation = DRM_MODE_ROTATE_0 | 613cd740777SDmitry Osipenko DRM_MODE_REFLECT_X | 614cd740777SDmitry Osipenko DRM_MODE_REFLECT_Y; 615ba5c1649SMaxime Ripard unsigned int rotation = new_plane_state->rotation; 6168f604f8cSThierry Reding struct tegra_bo_tiling *tiling = &plane_state->tiling; 61747802b09SThierry Reding struct tegra_plane *tegra = to_tegra_plane(plane); 618ba5c1649SMaxime Ripard struct tegra_dc *dc = to_tegra_dc(new_plane_state->crtc); 619c7679306SThierry Reding int err; 620c7679306SThierry Reding 6214aa3df71SThierry Reding /* no need for further checks if the plane is being disabled */ 622ba5c1649SMaxime Ripard if (!new_plane_state->crtc) 6234aa3df71SThierry Reding return 0; 6244aa3df71SThierry Reding 625ba5c1649SMaxime Ripard err = tegra_plane_format(new_plane_state->fb->format->format, 6263dae08bcSDmitry Osipenko &plane_state->format, 6278f604f8cSThierry Reding &plane_state->swap); 6284aa3df71SThierry Reding if (err < 0) 6294aa3df71SThierry Reding return err; 6304aa3df71SThierry Reding 631ebae8d07SThierry Reding /* 632ebae8d07SThierry Reding * Tegra20 and Tegra30 are special cases here because they support 633ebae8d07SThierry Reding * only variants of specific formats with an alpha component, but not 634ebae8d07SThierry Reding * the corresponding opaque formats. However, the opaque formats can 635ebae8d07SThierry Reding * be emulated by disabling alpha blending for the plane. 636ebae8d07SThierry Reding */ 637a43d0a00SDmitry Osipenko if (dc->soc->has_legacy_blending) { 6383dae08bcSDmitry Osipenko err = tegra_plane_setup_legacy_state(tegra, plane_state); 639ebae8d07SThierry Reding if (err < 0) 640ebae8d07SThierry Reding return err; 641ebae8d07SThierry Reding } 642ebae8d07SThierry Reding 643ba5c1649SMaxime Ripard err = tegra_fb_get_tiling(new_plane_state->fb, tiling); 6448f604f8cSThierry Reding if (err < 0) 6458f604f8cSThierry Reding return err; 6468f604f8cSThierry Reding 6478f604f8cSThierry Reding if (tiling->mode == TEGRA_BO_TILING_MODE_BLOCK && 6484aa3df71SThierry Reding !dc->soc->supports_block_linear) { 6494aa3df71SThierry Reding DRM_ERROR("hardware doesn't support block linear mode\n"); 6504aa3df71SThierry Reding return -EINVAL; 6514aa3df71SThierry Reding } 6524aa3df71SThierry Reding 653cd740777SDmitry Osipenko /* 654cd740777SDmitry Osipenko * Older userspace used custom BO flag in order to specify the Y 655cd740777SDmitry Osipenko * reflection, while modern userspace uses the generic DRM rotation 656cd740777SDmitry Osipenko * property in order to achieve the same result. The legacy BO flag 657cd740777SDmitry Osipenko * duplicates the DRM rotation property when both are set. 658cd740777SDmitry Osipenko */ 659ba5c1649SMaxime Ripard if (tegra_fb_is_bottom_up(new_plane_state->fb)) 660cd740777SDmitry Osipenko rotation |= DRM_MODE_REFLECT_Y; 661cd740777SDmitry Osipenko 662cd740777SDmitry Osipenko rotation = drm_rotation_simplify(rotation, supported_rotation); 663cd740777SDmitry Osipenko 664cd740777SDmitry Osipenko if (rotation & DRM_MODE_REFLECT_X) 665cd740777SDmitry Osipenko plane_state->reflect_x = true; 666cd740777SDmitry Osipenko else 667cd740777SDmitry Osipenko plane_state->reflect_x = false; 668995c5a50SThierry Reding 669995c5a50SThierry Reding if (rotation & DRM_MODE_REFLECT_Y) 670e9e476f7SDmitry Osipenko plane_state->reflect_y = true; 671995c5a50SThierry Reding else 672e9e476f7SDmitry Osipenko plane_state->reflect_y = false; 673995c5a50SThierry Reding 6744aa3df71SThierry Reding /* 6754aa3df71SThierry Reding * Tegra doesn't support different strides for U and V planes so we 6764aa3df71SThierry Reding * error out if the user tries to display a framebuffer with such a 6774aa3df71SThierry Reding * configuration. 6784aa3df71SThierry Reding */ 679ba5c1649SMaxime Ripard if (new_plane_state->fb->format->num_planes > 2) { 680ba5c1649SMaxime Ripard if (new_plane_state->fb->pitches[2] != new_plane_state->fb->pitches[1]) { 6814aa3df71SThierry Reding DRM_ERROR("unsupported UV-plane configuration\n"); 6824aa3df71SThierry Reding return -EINVAL; 6834aa3df71SThierry Reding } 6844aa3df71SThierry Reding } 6854aa3df71SThierry Reding 686ba5c1649SMaxime Ripard err = tegra_plane_state_add(tegra, new_plane_state); 68747802b09SThierry Reding if (err < 0) 68847802b09SThierry Reding return err; 68947802b09SThierry Reding 6904aa3df71SThierry Reding return 0; 6914aa3df71SThierry Reding } 6924aa3df71SThierry Reding 693a4bfa096SThierry Reding static void tegra_plane_atomic_disable(struct drm_plane *plane, 694977697e2SMaxime Ripard struct drm_atomic_state *state) 69580d3eef1SDmitry Osipenko { 696977697e2SMaxime Ripard struct drm_plane_state *old_state = drm_atomic_get_old_plane_state(state, 697977697e2SMaxime Ripard plane); 698a4bfa096SThierry Reding struct tegra_plane *p = to_tegra_plane(plane); 69980d3eef1SDmitry Osipenko u32 value; 70080d3eef1SDmitry Osipenko 701a4bfa096SThierry Reding /* rien ne va plus */ 702a4bfa096SThierry Reding if (!old_state || !old_state->crtc) 703a4bfa096SThierry Reding return; 704a4bfa096SThierry Reding 7051087fac1SThierry Reding value = tegra_plane_readl(p, DC_WIN_WIN_OPTIONS); 70680d3eef1SDmitry Osipenko value &= ~WIN_ENABLE; 7071087fac1SThierry Reding tegra_plane_writel(p, value, DC_WIN_WIN_OPTIONS); 70880d3eef1SDmitry Osipenko } 70980d3eef1SDmitry Osipenko 7104aa3df71SThierry Reding static void tegra_plane_atomic_update(struct drm_plane *plane, 711977697e2SMaxime Ripard struct drm_atomic_state *state) 7124aa3df71SThierry Reding { 71337418bf1SMaxime Ripard struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state, 71437418bf1SMaxime Ripard plane); 71541016fe1SMaxime Ripard struct tegra_plane_state *tegra_plane_state = to_tegra_plane_state(new_state); 716e05162c0SMaxime Ripard struct drm_framebuffer *fb = new_state->fb; 7174aa3df71SThierry Reding struct tegra_plane *p = to_tegra_plane(plane); 7184aa3df71SThierry Reding struct tegra_dc_window window; 7194aa3df71SThierry Reding unsigned int i; 7204aa3df71SThierry Reding 7214aa3df71SThierry Reding /* rien ne va plus */ 722e05162c0SMaxime Ripard if (!new_state->crtc || !new_state->fb) 7234aa3df71SThierry Reding return; 7244aa3df71SThierry Reding 725e05162c0SMaxime Ripard if (!new_state->visible) 726977697e2SMaxime Ripard return tegra_plane_atomic_disable(plane, state); 72780d3eef1SDmitry Osipenko 728c7679306SThierry Reding memset(&window, 0, sizeof(window)); 729e05162c0SMaxime Ripard window.src.x = new_state->src.x1 >> 16; 730e05162c0SMaxime Ripard window.src.y = new_state->src.y1 >> 16; 731e05162c0SMaxime Ripard window.src.w = drm_rect_width(&new_state->src) >> 16; 732e05162c0SMaxime Ripard window.src.h = drm_rect_height(&new_state->src) >> 16; 733e05162c0SMaxime Ripard window.dst.x = new_state->dst.x1; 734e05162c0SMaxime Ripard window.dst.y = new_state->dst.y1; 735e05162c0SMaxime Ripard window.dst.w = drm_rect_width(&new_state->dst); 736e05162c0SMaxime Ripard window.dst.h = drm_rect_height(&new_state->dst); 737272725c7SVille Syrjälä window.bits_per_pixel = fb->format->cpp[0] * 8; 73841016fe1SMaxime Ripard window.reflect_x = tegra_plane_state->reflect_x; 73941016fe1SMaxime Ripard window.reflect_y = tegra_plane_state->reflect_y; 740c7679306SThierry Reding 7418f604f8cSThierry Reding /* copy from state */ 742e05162c0SMaxime Ripard window.zpos = new_state->normalized_zpos; 74341016fe1SMaxime Ripard window.tiling = tegra_plane_state->tiling; 74441016fe1SMaxime Ripard window.format = tegra_plane_state->format; 74541016fe1SMaxime Ripard window.swap = tegra_plane_state->swap; 746c7679306SThierry Reding 747bcb0b461SVille Syrjälä for (i = 0; i < fb->format->num_planes; i++) { 74841016fe1SMaxime Ripard window.base[i] = tegra_plane_state->iova[i] + fb->offsets[i]; 74908ee0178SDmitry Osipenko 75008ee0178SDmitry Osipenko /* 75108ee0178SDmitry Osipenko * Tegra uses a shared stride for UV planes. Framebuffers are 75208ee0178SDmitry Osipenko * already checked for this in the tegra_plane_atomic_check() 75308ee0178SDmitry Osipenko * function, so it's safe to ignore the V-plane pitch here. 75408ee0178SDmitry Osipenko */ 75508ee0178SDmitry Osipenko if (i < 2) 7564aa3df71SThierry Reding window.stride[i] = fb->pitches[i]; 757c7679306SThierry Reding } 758c7679306SThierry Reding 7591087fac1SThierry Reding tegra_dc_setup_window(p, &window); 7604aa3df71SThierry Reding } 7614aa3df71SThierry Reding 762a4bfa096SThierry Reding static const struct drm_plane_helper_funcs tegra_plane_helper_funcs = { 7632e8d8749SThierry Reding .prepare_fb = tegra_plane_prepare_fb, 7642e8d8749SThierry Reding .cleanup_fb = tegra_plane_cleanup_fb, 7654aa3df71SThierry Reding .atomic_check = tegra_plane_atomic_check, 7664aa3df71SThierry Reding .atomic_disable = tegra_plane_atomic_disable, 767a4bfa096SThierry Reding .atomic_update = tegra_plane_atomic_update, 768c7679306SThierry Reding }; 769c7679306SThierry Reding 77089f65018SThierry Reding static unsigned long tegra_plane_get_possible_crtcs(struct drm_device *drm) 771c7679306SThierry Reding { 772518e6227SThierry Reding /* 773518e6227SThierry Reding * Ideally this would use drm_crtc_mask(), but that would require the 774518e6227SThierry Reding * CRTC to already be in the mode_config's list of CRTCs. However, it 775518e6227SThierry Reding * will only be added to that list in the drm_crtc_init_with_planes() 776518e6227SThierry Reding * (in tegra_dc_init()), which in turn requires registration of these 777518e6227SThierry Reding * planes. So we have ourselves a nice little chicken and egg problem 778518e6227SThierry Reding * here. 779518e6227SThierry Reding * 780518e6227SThierry Reding * We work around this by manually creating the mask from the number 781518e6227SThierry Reding * of CRTCs that have been registered, and should therefore always be 782518e6227SThierry Reding * the same as drm_crtc_index() after registration. 783518e6227SThierry Reding */ 78489f65018SThierry Reding return 1 << drm->mode_config.num_crtc; 78589f65018SThierry Reding } 78689f65018SThierry Reding 78789f65018SThierry Reding static struct drm_plane *tegra_primary_plane_create(struct drm_device *drm, 78889f65018SThierry Reding struct tegra_dc *dc) 78989f65018SThierry Reding { 79089f65018SThierry Reding unsigned long possible_crtcs = tegra_plane_get_possible_crtcs(drm); 79147307954SThierry Reding enum drm_plane_type type = DRM_PLANE_TYPE_PRIMARY; 792c7679306SThierry Reding struct tegra_plane *plane; 793c7679306SThierry Reding unsigned int num_formats; 794e90124cbSThierry Reding const u64 *modifiers; 795c7679306SThierry Reding const u32 *formats; 796c7679306SThierry Reding int err; 797c7679306SThierry Reding 798c7679306SThierry Reding plane = kzalloc(sizeof(*plane), GFP_KERNEL); 799c7679306SThierry Reding if (!plane) 800c7679306SThierry Reding return ERR_PTR(-ENOMEM); 801c7679306SThierry Reding 8021087fac1SThierry Reding /* Always use window A as primary window */ 8031087fac1SThierry Reding plane->offset = 0xa00; 804c4755fb9SThierry Reding plane->index = 0; 8051087fac1SThierry Reding plane->dc = dc; 8061087fac1SThierry Reding 8071087fac1SThierry Reding num_formats = dc->soc->num_primary_formats; 8081087fac1SThierry Reding formats = dc->soc->primary_formats; 809e90124cbSThierry Reding modifiers = dc->soc->modifiers; 810c4755fb9SThierry Reding 811518e6227SThierry Reding err = drm_universal_plane_init(drm, &plane->base, possible_crtcs, 812c1cb4b61SThierry Reding &tegra_plane_funcs, formats, 813e90124cbSThierry Reding num_formats, modifiers, type, NULL); 814c7679306SThierry Reding if (err < 0) { 815c7679306SThierry Reding kfree(plane); 816c7679306SThierry Reding return ERR_PTR(err); 817c7679306SThierry Reding } 818c7679306SThierry Reding 819a4bfa096SThierry Reding drm_plane_helper_add(&plane->base, &tegra_plane_helper_funcs); 8203dae08bcSDmitry Osipenko drm_plane_create_zpos_property(&plane->base, plane->index, 0, 255); 821ab7d3f58SThierry Reding 822995c5a50SThierry Reding err = drm_plane_create_rotation_property(&plane->base, 823995c5a50SThierry Reding DRM_MODE_ROTATE_0, 824995c5a50SThierry Reding DRM_MODE_ROTATE_0 | 8254fba6d22SDmitry Osipenko DRM_MODE_ROTATE_180 | 826cd740777SDmitry Osipenko DRM_MODE_REFLECT_X | 827995c5a50SThierry Reding DRM_MODE_REFLECT_Y); 828995c5a50SThierry Reding if (err < 0) 829995c5a50SThierry Reding dev_err(dc->dev, "failed to create rotation property: %d\n", 830995c5a50SThierry Reding err); 831995c5a50SThierry Reding 832c7679306SThierry Reding return &plane->base; 833c7679306SThierry Reding } 834c7679306SThierry Reding 835*d5ec699dSThierry Reding static const u32 tegra_legacy_cursor_plane_formats[] = { 836c7679306SThierry Reding DRM_FORMAT_RGBA8888, 837c7679306SThierry Reding }; 838c7679306SThierry Reding 839*d5ec699dSThierry Reding static const u32 tegra_cursor_plane_formats[] = { 840*d5ec699dSThierry Reding DRM_FORMAT_ARGB8888, 841*d5ec699dSThierry Reding }; 842*d5ec699dSThierry Reding 8434aa3df71SThierry Reding static int tegra_cursor_atomic_check(struct drm_plane *plane, 8447c11b99aSMaxime Ripard struct drm_atomic_state *state) 845c7679306SThierry Reding { 8467c11b99aSMaxime Ripard struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state, 8477c11b99aSMaxime Ripard plane); 84847802b09SThierry Reding struct tegra_plane *tegra = to_tegra_plane(plane); 84947802b09SThierry Reding int err; 85047802b09SThierry Reding 8514aa3df71SThierry Reding /* no need for further checks if the plane is being disabled */ 852ba5c1649SMaxime Ripard if (!new_plane_state->crtc) 8534aa3df71SThierry Reding return 0; 854c7679306SThierry Reding 855c7679306SThierry Reding /* scaling not supported for cursor */ 856ba5c1649SMaxime Ripard if ((new_plane_state->src_w >> 16 != new_plane_state->crtc_w) || 857ba5c1649SMaxime Ripard (new_plane_state->src_h >> 16 != new_plane_state->crtc_h)) 858c7679306SThierry Reding return -EINVAL; 859c7679306SThierry Reding 860c7679306SThierry Reding /* only square cursors supported */ 861ba5c1649SMaxime Ripard if (new_plane_state->src_w != new_plane_state->src_h) 862c7679306SThierry Reding return -EINVAL; 863c7679306SThierry Reding 864ba5c1649SMaxime Ripard if (new_plane_state->crtc_w != 32 && new_plane_state->crtc_w != 64 && 865ba5c1649SMaxime Ripard new_plane_state->crtc_w != 128 && new_plane_state->crtc_w != 256) 8664aa3df71SThierry Reding return -EINVAL; 8674aa3df71SThierry Reding 868ba5c1649SMaxime Ripard err = tegra_plane_state_add(tegra, new_plane_state); 86947802b09SThierry Reding if (err < 0) 87047802b09SThierry Reding return err; 87147802b09SThierry Reding 8724aa3df71SThierry Reding return 0; 8734aa3df71SThierry Reding } 8744aa3df71SThierry Reding 8754aa3df71SThierry Reding static void tegra_cursor_atomic_update(struct drm_plane *plane, 876977697e2SMaxime Ripard struct drm_atomic_state *state) 8774aa3df71SThierry Reding { 87837418bf1SMaxime Ripard struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state, 87937418bf1SMaxime Ripard plane); 88041016fe1SMaxime Ripard struct tegra_plane_state *tegra_plane_state = to_tegra_plane_state(new_state); 881e05162c0SMaxime Ripard struct tegra_dc *dc = to_tegra_dc(new_state->crtc); 882*d5ec699dSThierry Reding struct tegra_drm *tegra = plane->dev->dev_private; 883*d5ec699dSThierry Reding #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT 884*d5ec699dSThierry Reding u64 dma_mask = *dc->dev->dma_mask; 885*d5ec699dSThierry Reding #endif 886*d5ec699dSThierry Reding unsigned int x, y; 887*d5ec699dSThierry Reding u32 value = 0; 8884aa3df71SThierry Reding 8894aa3df71SThierry Reding /* rien ne va plus */ 890e05162c0SMaxime Ripard if (!new_state->crtc || !new_state->fb) 8914aa3df71SThierry Reding return; 8924aa3df71SThierry Reding 893*d5ec699dSThierry Reding /* 894*d5ec699dSThierry Reding * Legacy display supports hardware clipping of the cursor, but 895*d5ec699dSThierry Reding * nvdisplay relies on software to clip the cursor to the screen. 896*d5ec699dSThierry Reding */ 897*d5ec699dSThierry Reding if (!dc->soc->has_nvdisplay) 898*d5ec699dSThierry Reding value |= CURSOR_CLIP_DISPLAY; 899*d5ec699dSThierry Reding 900e05162c0SMaxime Ripard switch (new_state->crtc_w) { 901c7679306SThierry Reding case 32: 902c7679306SThierry Reding value |= CURSOR_SIZE_32x32; 903c7679306SThierry Reding break; 904c7679306SThierry Reding 905c7679306SThierry Reding case 64: 906c7679306SThierry Reding value |= CURSOR_SIZE_64x64; 907c7679306SThierry Reding break; 908c7679306SThierry Reding 909c7679306SThierry Reding case 128: 910c7679306SThierry Reding value |= CURSOR_SIZE_128x128; 911c7679306SThierry Reding break; 912c7679306SThierry Reding 913c7679306SThierry Reding case 256: 914c7679306SThierry Reding value |= CURSOR_SIZE_256x256; 915c7679306SThierry Reding break; 916c7679306SThierry Reding 917c7679306SThierry Reding default: 918c52e167bSThierry Reding WARN(1, "cursor size %ux%u not supported\n", 919e05162c0SMaxime Ripard new_state->crtc_w, new_state->crtc_h); 9204aa3df71SThierry Reding return; 921c7679306SThierry Reding } 922c7679306SThierry Reding 92341016fe1SMaxime Ripard value |= (tegra_plane_state->iova[0] >> 10) & 0x3fffff; 924c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR); 925c7679306SThierry Reding 926c7679306SThierry Reding #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT 927*d5ec699dSThierry Reding value = (tegra_plane_state->iova[0] >> 32) & (dma_mask >> 32); 928c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR_HI); 929c7679306SThierry Reding #endif 930c7679306SThierry Reding 931c7679306SThierry Reding /* enable cursor and set blend mode */ 932c7679306SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 933c7679306SThierry Reding value |= CURSOR_ENABLE; 934c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 935c7679306SThierry Reding 936c7679306SThierry Reding value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL); 937c7679306SThierry Reding value &= ~CURSOR_DST_BLEND_MASK; 938c7679306SThierry Reding value &= ~CURSOR_SRC_BLEND_MASK; 939*d5ec699dSThierry Reding 940*d5ec699dSThierry Reding if (dc->soc->has_nvdisplay) 941*d5ec699dSThierry Reding value &= ~CURSOR_COMPOSITION_MODE_XOR; 942*d5ec699dSThierry Reding else 943c7679306SThierry Reding value |= CURSOR_MODE_NORMAL; 944*d5ec699dSThierry Reding 945c7679306SThierry Reding value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC; 946c7679306SThierry Reding value |= CURSOR_SRC_BLEND_K1_TIMES_SRC; 947c7679306SThierry Reding value |= CURSOR_ALPHA; 948c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL); 949c7679306SThierry Reding 950*d5ec699dSThierry Reding /* nvdisplay relies on software for clipping */ 951*d5ec699dSThierry Reding if (dc->soc->has_nvdisplay) { 952*d5ec699dSThierry Reding struct drm_rect src; 953*d5ec699dSThierry Reding 954*d5ec699dSThierry Reding x = new_state->dst.x1; 955*d5ec699dSThierry Reding y = new_state->dst.y1; 956*d5ec699dSThierry Reding 957*d5ec699dSThierry Reding drm_rect_fp_to_int(&src, &new_state->src); 958*d5ec699dSThierry Reding 959*d5ec699dSThierry Reding value = (src.y1 & tegra->vmask) << 16 | (src.x1 & tegra->hmask); 960*d5ec699dSThierry Reding tegra_dc_writel(dc, value, DC_DISP_PCALC_HEAD_SET_CROPPED_POINT_IN_CURSOR); 961*d5ec699dSThierry Reding 962*d5ec699dSThierry Reding value = (drm_rect_height(&src) & tegra->vmask) << 16 | 963*d5ec699dSThierry Reding (drm_rect_width(&src) & tegra->hmask); 964*d5ec699dSThierry Reding tegra_dc_writel(dc, value, DC_DISP_PCALC_HEAD_SET_CROPPED_SIZE_IN_CURSOR); 965*d5ec699dSThierry Reding } else { 966*d5ec699dSThierry Reding x = new_state->crtc_x; 967*d5ec699dSThierry Reding y = new_state->crtc_y; 968*d5ec699dSThierry Reding } 969*d5ec699dSThierry Reding 970c7679306SThierry Reding /* position the cursor */ 971*d5ec699dSThierry Reding value = ((y & tegra->vmask) << 16) | (x & tegra->hmask); 972c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION); 973c7679306SThierry Reding } 974c7679306SThierry Reding 9754aa3df71SThierry Reding static void tegra_cursor_atomic_disable(struct drm_plane *plane, 976977697e2SMaxime Ripard struct drm_atomic_state *state) 977c7679306SThierry Reding { 978977697e2SMaxime Ripard struct drm_plane_state *old_state = drm_atomic_get_old_plane_state(state, 979977697e2SMaxime Ripard plane); 9804aa3df71SThierry Reding struct tegra_dc *dc; 981c7679306SThierry Reding u32 value; 982c7679306SThierry Reding 9834aa3df71SThierry Reding /* rien ne va plus */ 9844aa3df71SThierry Reding if (!old_state || !old_state->crtc) 9854aa3df71SThierry Reding return; 9864aa3df71SThierry Reding 9874aa3df71SThierry Reding dc = to_tegra_dc(old_state->crtc); 988c7679306SThierry Reding 989c7679306SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 990c7679306SThierry Reding value &= ~CURSOR_ENABLE; 991c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 992c7679306SThierry Reding } 993c7679306SThierry Reding 9944aa3df71SThierry Reding static const struct drm_plane_helper_funcs tegra_cursor_plane_helper_funcs = { 9952e8d8749SThierry Reding .prepare_fb = tegra_plane_prepare_fb, 9962e8d8749SThierry Reding .cleanup_fb = tegra_plane_cleanup_fb, 9974aa3df71SThierry Reding .atomic_check = tegra_cursor_atomic_check, 9984aa3df71SThierry Reding .atomic_update = tegra_cursor_atomic_update, 9994aa3df71SThierry Reding .atomic_disable = tegra_cursor_atomic_disable, 1000c7679306SThierry Reding }; 1001c7679306SThierry Reding 1002c7679306SThierry Reding static struct drm_plane *tegra_dc_cursor_plane_create(struct drm_device *drm, 1003c7679306SThierry Reding struct tegra_dc *dc) 1004c7679306SThierry Reding { 100589f65018SThierry Reding unsigned long possible_crtcs = tegra_plane_get_possible_crtcs(drm); 1006c7679306SThierry Reding struct tegra_plane *plane; 1007c7679306SThierry Reding unsigned int num_formats; 1008c7679306SThierry Reding const u32 *formats; 1009c7679306SThierry Reding int err; 1010c7679306SThierry Reding 1011c7679306SThierry Reding plane = kzalloc(sizeof(*plane), GFP_KERNEL); 1012c7679306SThierry Reding if (!plane) 1013c7679306SThierry Reding return ERR_PTR(-ENOMEM); 1014c7679306SThierry Reding 101547802b09SThierry Reding /* 1016a1df3b24SThierry Reding * This index is kind of fake. The cursor isn't a regular plane, but 1017a1df3b24SThierry Reding * its update and activation request bits in DC_CMD_STATE_CONTROL do 1018a1df3b24SThierry Reding * use the same programming. Setting this fake index here allows the 1019a1df3b24SThierry Reding * code in tegra_add_plane_state() to do the right thing without the 1020a1df3b24SThierry Reding * need to special-casing the cursor plane. 102147802b09SThierry Reding */ 102247802b09SThierry Reding plane->index = 6; 10231087fac1SThierry Reding plane->dc = dc; 102447802b09SThierry Reding 1025*d5ec699dSThierry Reding if (!dc->soc->has_nvdisplay) { 1026*d5ec699dSThierry Reding num_formats = ARRAY_SIZE(tegra_legacy_cursor_plane_formats); 1027*d5ec699dSThierry Reding formats = tegra_legacy_cursor_plane_formats; 1028*d5ec699dSThierry Reding } else { 1029c7679306SThierry Reding num_formats = ARRAY_SIZE(tegra_cursor_plane_formats); 1030c7679306SThierry Reding formats = tegra_cursor_plane_formats; 1031*d5ec699dSThierry Reding } 1032c7679306SThierry Reding 103389f65018SThierry Reding err = drm_universal_plane_init(drm, &plane->base, possible_crtcs, 1034c1cb4b61SThierry Reding &tegra_plane_funcs, formats, 1035e6fc3b68SBen Widawsky num_formats, NULL, 1036e6fc3b68SBen Widawsky DRM_PLANE_TYPE_CURSOR, NULL); 1037c7679306SThierry Reding if (err < 0) { 1038c7679306SThierry Reding kfree(plane); 1039c7679306SThierry Reding return ERR_PTR(err); 1040c7679306SThierry Reding } 1041c7679306SThierry Reding 10424aa3df71SThierry Reding drm_plane_helper_add(&plane->base, &tegra_cursor_plane_helper_funcs); 1043fce3a51dSThierry Reding drm_plane_create_zpos_immutable_property(&plane->base, 255); 10444aa3df71SThierry Reding 1045c7679306SThierry Reding return &plane->base; 1046c7679306SThierry Reding } 1047c7679306SThierry Reding 1048511c7023SThierry Reding static const u32 tegra20_overlay_formats[] = { 1049511c7023SThierry Reding DRM_FORMAT_ARGB4444, 1050511c7023SThierry Reding DRM_FORMAT_ARGB1555, 1051dee8268fSThierry Reding DRM_FORMAT_RGB565, 1052511c7023SThierry Reding DRM_FORMAT_RGBA5551, 1053511c7023SThierry Reding DRM_FORMAT_ABGR8888, 1054511c7023SThierry Reding DRM_FORMAT_ARGB8888, 1055ebae8d07SThierry Reding /* non-native formats */ 1056ebae8d07SThierry Reding DRM_FORMAT_XRGB1555, 1057ebae8d07SThierry Reding DRM_FORMAT_RGBX5551, 1058ebae8d07SThierry Reding DRM_FORMAT_XBGR8888, 1059ebae8d07SThierry Reding DRM_FORMAT_XRGB8888, 1060511c7023SThierry Reding /* planar formats */ 1061511c7023SThierry Reding DRM_FORMAT_UYVY, 1062511c7023SThierry Reding DRM_FORMAT_YUYV, 1063511c7023SThierry Reding DRM_FORMAT_YUV420, 1064511c7023SThierry Reding DRM_FORMAT_YUV422, 1065511c7023SThierry Reding }; 1066511c7023SThierry Reding 1067511c7023SThierry Reding static const u32 tegra114_overlay_formats[] = { 1068511c7023SThierry Reding DRM_FORMAT_ARGB4444, 1069511c7023SThierry Reding DRM_FORMAT_ARGB1555, 1070511c7023SThierry Reding DRM_FORMAT_RGB565, 1071511c7023SThierry Reding DRM_FORMAT_RGBA5551, 1072511c7023SThierry Reding DRM_FORMAT_ABGR8888, 1073511c7023SThierry Reding DRM_FORMAT_ARGB8888, 1074511c7023SThierry Reding /* new on Tegra114 */ 1075511c7023SThierry Reding DRM_FORMAT_ABGR4444, 1076511c7023SThierry Reding DRM_FORMAT_ABGR1555, 1077511c7023SThierry Reding DRM_FORMAT_BGRA5551, 1078511c7023SThierry Reding DRM_FORMAT_XRGB1555, 1079511c7023SThierry Reding DRM_FORMAT_RGBX5551, 1080511c7023SThierry Reding DRM_FORMAT_XBGR1555, 1081511c7023SThierry Reding DRM_FORMAT_BGRX5551, 1082511c7023SThierry Reding DRM_FORMAT_BGR565, 1083511c7023SThierry Reding DRM_FORMAT_BGRA8888, 1084511c7023SThierry Reding DRM_FORMAT_RGBA8888, 1085511c7023SThierry Reding DRM_FORMAT_XRGB8888, 1086511c7023SThierry Reding DRM_FORMAT_XBGR8888, 1087511c7023SThierry Reding /* planar formats */ 1088511c7023SThierry Reding DRM_FORMAT_UYVY, 1089511c7023SThierry Reding DRM_FORMAT_YUYV, 1090511c7023SThierry Reding DRM_FORMAT_YUV420, 1091511c7023SThierry Reding DRM_FORMAT_YUV422, 1092511c7023SThierry Reding }; 1093511c7023SThierry Reding 1094511c7023SThierry Reding static const u32 tegra124_overlay_formats[] = { 1095511c7023SThierry Reding DRM_FORMAT_ARGB4444, 1096511c7023SThierry Reding DRM_FORMAT_ARGB1555, 1097511c7023SThierry Reding DRM_FORMAT_RGB565, 1098511c7023SThierry Reding DRM_FORMAT_RGBA5551, 1099511c7023SThierry Reding DRM_FORMAT_ABGR8888, 1100511c7023SThierry Reding DRM_FORMAT_ARGB8888, 1101511c7023SThierry Reding /* new on Tegra114 */ 1102511c7023SThierry Reding DRM_FORMAT_ABGR4444, 1103511c7023SThierry Reding DRM_FORMAT_ABGR1555, 1104511c7023SThierry Reding DRM_FORMAT_BGRA5551, 1105511c7023SThierry Reding DRM_FORMAT_XRGB1555, 1106511c7023SThierry Reding DRM_FORMAT_RGBX5551, 1107511c7023SThierry Reding DRM_FORMAT_XBGR1555, 1108511c7023SThierry Reding DRM_FORMAT_BGRX5551, 1109511c7023SThierry Reding DRM_FORMAT_BGR565, 1110511c7023SThierry Reding DRM_FORMAT_BGRA8888, 1111511c7023SThierry Reding DRM_FORMAT_RGBA8888, 1112511c7023SThierry Reding DRM_FORMAT_XRGB8888, 1113511c7023SThierry Reding DRM_FORMAT_XBGR8888, 1114511c7023SThierry Reding /* new on Tegra124 */ 1115511c7023SThierry Reding DRM_FORMAT_RGBX8888, 1116511c7023SThierry Reding DRM_FORMAT_BGRX8888, 1117511c7023SThierry Reding /* planar formats */ 1118dee8268fSThierry Reding DRM_FORMAT_UYVY, 1119f925390eSThierry Reding DRM_FORMAT_YUYV, 1120dee8268fSThierry Reding DRM_FORMAT_YUV420, 1121dee8268fSThierry Reding DRM_FORMAT_YUV422, 1122dee8268fSThierry Reding }; 1123dee8268fSThierry Reding 1124c7679306SThierry Reding static struct drm_plane *tegra_dc_overlay_plane_create(struct drm_device *drm, 1125c7679306SThierry Reding struct tegra_dc *dc, 11269f446d83SDmitry Osipenko unsigned int index, 11279f446d83SDmitry Osipenko bool cursor) 1128dee8268fSThierry Reding { 112989f65018SThierry Reding unsigned long possible_crtcs = tegra_plane_get_possible_crtcs(drm); 1130dee8268fSThierry Reding struct tegra_plane *plane; 1131c7679306SThierry Reding unsigned int num_formats; 11329f446d83SDmitry Osipenko enum drm_plane_type type; 1133c7679306SThierry Reding const u32 *formats; 1134c7679306SThierry Reding int err; 1135dee8268fSThierry Reding 1136f002abc1SThierry Reding plane = kzalloc(sizeof(*plane), GFP_KERNEL); 1137dee8268fSThierry Reding if (!plane) 1138c7679306SThierry Reding return ERR_PTR(-ENOMEM); 1139dee8268fSThierry Reding 11401087fac1SThierry Reding plane->offset = 0xa00 + 0x200 * index; 1141c7679306SThierry Reding plane->index = index; 11421087fac1SThierry Reding plane->dc = dc; 1143dee8268fSThierry Reding 1144511c7023SThierry Reding num_formats = dc->soc->num_overlay_formats; 1145511c7023SThierry Reding formats = dc->soc->overlay_formats; 1146c7679306SThierry Reding 11479f446d83SDmitry Osipenko if (!cursor) 11489f446d83SDmitry Osipenko type = DRM_PLANE_TYPE_OVERLAY; 11499f446d83SDmitry Osipenko else 11509f446d83SDmitry Osipenko type = DRM_PLANE_TYPE_CURSOR; 11519f446d83SDmitry Osipenko 115289f65018SThierry Reding err = drm_universal_plane_init(drm, &plane->base, possible_crtcs, 1153301e0ddbSThierry Reding &tegra_plane_funcs, formats, 11549f446d83SDmitry Osipenko num_formats, NULL, type, NULL); 1155f002abc1SThierry Reding if (err < 0) { 1156f002abc1SThierry Reding kfree(plane); 1157c7679306SThierry Reding return ERR_PTR(err); 1158dee8268fSThierry Reding } 1159c7679306SThierry Reding 1160a4bfa096SThierry Reding drm_plane_helper_add(&plane->base, &tegra_plane_helper_funcs); 11613dae08bcSDmitry Osipenko drm_plane_create_zpos_property(&plane->base, plane->index, 0, 255); 1162ab7d3f58SThierry Reding 1163995c5a50SThierry Reding err = drm_plane_create_rotation_property(&plane->base, 1164995c5a50SThierry Reding DRM_MODE_ROTATE_0, 1165995c5a50SThierry Reding DRM_MODE_ROTATE_0 | 11664fba6d22SDmitry Osipenko DRM_MODE_ROTATE_180 | 1167cd740777SDmitry Osipenko DRM_MODE_REFLECT_X | 1168995c5a50SThierry Reding DRM_MODE_REFLECT_Y); 1169995c5a50SThierry Reding if (err < 0) 1170995c5a50SThierry Reding dev_err(dc->dev, "failed to create rotation property: %d\n", 1171995c5a50SThierry Reding err); 1172995c5a50SThierry Reding 1173c7679306SThierry Reding return &plane->base; 1174c7679306SThierry Reding } 1175c7679306SThierry Reding 117647307954SThierry Reding static struct drm_plane *tegra_dc_add_shared_planes(struct drm_device *drm, 117747307954SThierry Reding struct tegra_dc *dc) 1178c7679306SThierry Reding { 117947307954SThierry Reding struct drm_plane *plane, *primary = NULL; 118047307954SThierry Reding unsigned int i, j; 118147307954SThierry Reding 118247307954SThierry Reding for (i = 0; i < dc->soc->num_wgrps; i++) { 118347307954SThierry Reding const struct tegra_windowgroup_soc *wgrp = &dc->soc->wgrps[i]; 118447307954SThierry Reding 118547307954SThierry Reding if (wgrp->dc == dc->pipe) { 118647307954SThierry Reding for (j = 0; j < wgrp->num_windows; j++) { 118747307954SThierry Reding unsigned int index = wgrp->windows[j]; 118847307954SThierry Reding 118947307954SThierry Reding plane = tegra_shared_plane_create(drm, dc, 119047307954SThierry Reding wgrp->index, 119147307954SThierry Reding index); 119247307954SThierry Reding if (IS_ERR(plane)) 119347307954SThierry Reding return plane; 119447307954SThierry Reding 119547307954SThierry Reding /* 119647307954SThierry Reding * Choose the first shared plane owned by this 119747307954SThierry Reding * head as the primary plane. 119847307954SThierry Reding */ 119947307954SThierry Reding if (!primary) { 120047307954SThierry Reding plane->type = DRM_PLANE_TYPE_PRIMARY; 120147307954SThierry Reding primary = plane; 120247307954SThierry Reding } 120347307954SThierry Reding } 120447307954SThierry Reding } 120547307954SThierry Reding } 120647307954SThierry Reding 120747307954SThierry Reding return primary; 120847307954SThierry Reding } 120947307954SThierry Reding 121047307954SThierry Reding static struct drm_plane *tegra_dc_add_planes(struct drm_device *drm, 121147307954SThierry Reding struct tegra_dc *dc) 121247307954SThierry Reding { 12138f62142eSThierry Reding struct drm_plane *planes[2], *primary; 12149f446d83SDmitry Osipenko unsigned int planes_num; 1215c7679306SThierry Reding unsigned int i; 12168f62142eSThierry Reding int err; 1217c7679306SThierry Reding 121847307954SThierry Reding primary = tegra_primary_plane_create(drm, dc); 121947307954SThierry Reding if (IS_ERR(primary)) 122047307954SThierry Reding return primary; 122147307954SThierry Reding 12229f446d83SDmitry Osipenko if (dc->soc->supports_cursor) 12239f446d83SDmitry Osipenko planes_num = 2; 12249f446d83SDmitry Osipenko else 12259f446d83SDmitry Osipenko planes_num = 1; 12269f446d83SDmitry Osipenko 12279f446d83SDmitry Osipenko for (i = 0; i < planes_num; i++) { 12289f446d83SDmitry Osipenko planes[i] = tegra_dc_overlay_plane_create(drm, dc, 1 + i, 12299f446d83SDmitry Osipenko false); 12308f62142eSThierry Reding if (IS_ERR(planes[i])) { 12318f62142eSThierry Reding err = PTR_ERR(planes[i]); 12328f62142eSThierry Reding 12338f62142eSThierry Reding while (i--) 12348f62142eSThierry Reding tegra_plane_funcs.destroy(planes[i]); 12358f62142eSThierry Reding 12368f62142eSThierry Reding tegra_plane_funcs.destroy(primary); 12378f62142eSThierry Reding return ERR_PTR(err); 123847307954SThierry Reding } 1239f002abc1SThierry Reding } 1240dee8268fSThierry Reding 124147307954SThierry Reding return primary; 1242dee8268fSThierry Reding } 1243dee8268fSThierry Reding 1244f002abc1SThierry Reding static void tegra_dc_destroy(struct drm_crtc *crtc) 1245f002abc1SThierry Reding { 1246f002abc1SThierry Reding drm_crtc_cleanup(crtc); 1247f002abc1SThierry Reding } 1248f002abc1SThierry Reding 1249ca915b10SThierry Reding static void tegra_crtc_reset(struct drm_crtc *crtc) 1250ca915b10SThierry Reding { 1251b7e0b04aSMaarten Lankhorst struct tegra_dc_state *state = kzalloc(sizeof(*state), GFP_KERNEL); 1252ca915b10SThierry Reding 12533b59b7acSThierry Reding if (crtc->state) 1254b7e0b04aSMaarten Lankhorst tegra_crtc_atomic_destroy_state(crtc, crtc->state); 12553b59b7acSThierry Reding 1256b7e0b04aSMaarten Lankhorst __drm_atomic_helper_crtc_reset(crtc, &state->base); 1257ca915b10SThierry Reding } 1258ca915b10SThierry Reding 1259ca915b10SThierry Reding static struct drm_crtc_state * 1260ca915b10SThierry Reding tegra_crtc_atomic_duplicate_state(struct drm_crtc *crtc) 1261ca915b10SThierry Reding { 1262ca915b10SThierry Reding struct tegra_dc_state *state = to_dc_state(crtc->state); 1263ca915b10SThierry Reding struct tegra_dc_state *copy; 1264ca915b10SThierry Reding 12653b59b7acSThierry Reding copy = kmalloc(sizeof(*copy), GFP_KERNEL); 1266ca915b10SThierry Reding if (!copy) 1267ca915b10SThierry Reding return NULL; 1268ca915b10SThierry Reding 12693b59b7acSThierry Reding __drm_atomic_helper_crtc_duplicate_state(crtc, ©->base); 12703b59b7acSThierry Reding copy->clk = state->clk; 12713b59b7acSThierry Reding copy->pclk = state->pclk; 12723b59b7acSThierry Reding copy->div = state->div; 12733b59b7acSThierry Reding copy->planes = state->planes; 1274ca915b10SThierry Reding 1275ca915b10SThierry Reding return ©->base; 1276ca915b10SThierry Reding } 1277ca915b10SThierry Reding 1278ca915b10SThierry Reding static void tegra_crtc_atomic_destroy_state(struct drm_crtc *crtc, 1279ca915b10SThierry Reding struct drm_crtc_state *state) 1280ca915b10SThierry Reding { 1281ec2dc6a0SDaniel Vetter __drm_atomic_helper_crtc_destroy_state(state); 1282ca915b10SThierry Reding kfree(state); 1283ca915b10SThierry Reding } 1284ca915b10SThierry Reding 1285b95800eeSThierry Reding #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name } 1286b95800eeSThierry Reding 1287b95800eeSThierry Reding static const struct debugfs_reg32 tegra_dc_regs[] = { 1288b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_GENERAL_INCR_SYNCPT), 1289b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL), 1290b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_GENERAL_INCR_SYNCPT_ERROR), 1291b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_WIN_A_INCR_SYNCPT), 1292b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL), 1293b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_WIN_A_INCR_SYNCPT_ERROR), 1294b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_WIN_B_INCR_SYNCPT), 1295b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL), 1296b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_WIN_B_INCR_SYNCPT_ERROR), 1297b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_WIN_C_INCR_SYNCPT), 1298b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL), 1299b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_WIN_C_INCR_SYNCPT_ERROR), 1300b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_CONT_SYNCPT_VSYNC), 1301b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_DISPLAY_COMMAND_OPTION0), 1302b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_DISPLAY_COMMAND), 1303b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE), 1304b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_DISPLAY_POWER_CONTROL), 1305b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_INT_STATUS), 1306b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_INT_MASK), 1307b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_INT_ENABLE), 1308b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_INT_TYPE), 1309b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_INT_POLARITY), 1310b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE1), 1311b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE2), 1312b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE3), 1313b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_STATE_ACCESS), 1314b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_STATE_CONTROL), 1315b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_DISPLAY_WINDOW_HEADER), 1316b95800eeSThierry Reding DEBUGFS_REG32(DC_CMD_REG_ACT_CONTROL), 1317b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_CRC_CONTROL), 1318b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_CRC_CHECKSUM), 1319b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(0)), 1320b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(1)), 1321b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(2)), 1322b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(3)), 1323b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(0)), 1324b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(1)), 1325b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(2)), 1326b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(3)), 1327b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(0)), 1328b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(1)), 1329b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(2)), 1330b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(3)), 1331b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(0)), 1332b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(1)), 1333b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(2)), 1334b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(3)), 1335b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_INPUT_DATA(0)), 1336b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_INPUT_DATA(1)), 1337b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(0)), 1338b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(1)), 1339b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(2)), 1340b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(3)), 1341b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(4)), 1342b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(5)), 1343b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(6)), 1344b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_MISC_CONTROL), 1345b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_PM0_CONTROL), 1346b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_PM0_DUTY_CYCLE), 1347b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_PM1_CONTROL), 1348b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_PIN_PM1_DUTY_CYCLE), 1349b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_SPI_CONTROL), 1350b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_SPI_START_BYTE), 1351b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_HSPI_WRITE_DATA_AB), 1352b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_HSPI_WRITE_DATA_CD), 1353b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_HSPI_CS_DC), 1354b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_SCRATCH_REGISTER_A), 1355b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_SCRATCH_REGISTER_B), 1356b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_GPIO_CTRL), 1357b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_GPIO_DEBOUNCE_COUNTER), 1358b95800eeSThierry Reding DEBUGFS_REG32(DC_COM_CRC_CHECKSUM_LATCHED), 1359b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DISP_SIGNAL_OPTIONS0), 1360b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DISP_SIGNAL_OPTIONS1), 1361b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DISP_WIN_OPTIONS), 1362b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DISP_MEM_HIGH_PRIORITY), 1363b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER), 1364b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DISP_TIMING_OPTIONS), 1365b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_REF_TO_SYNC), 1366b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SYNC_WIDTH), 1367b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_BACK_PORCH), 1368b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_ACTIVE), 1369b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_FRONT_PORCH), 1370b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE0_CONTROL), 1371b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_A), 1372b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_B), 1373b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_C), 1374b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_D), 1375b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE1_CONTROL), 1376b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_A), 1377b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_B), 1378b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_C), 1379b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_D), 1380b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE2_CONTROL), 1381b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_A), 1382b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_B), 1383b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_C), 1384b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_D), 1385b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_V_PULSE0_CONTROL), 1386b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_V_PULSE0_POSITION_A), 1387b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_V_PULSE0_POSITION_B), 1388b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_V_PULSE0_POSITION_C), 1389b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_V_PULSE1_CONTROL), 1390b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_V_PULSE1_POSITION_A), 1391b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_V_PULSE1_POSITION_B), 1392b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_V_PULSE1_POSITION_C), 1393b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_V_PULSE2_CONTROL), 1394b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_V_PULSE2_POSITION_A), 1395b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_V_PULSE3_CONTROL), 1396b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_V_PULSE3_POSITION_A), 1397b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_M0_CONTROL), 1398b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_M1_CONTROL), 1399b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DI_CONTROL), 1400b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_PP_CONTROL), 1401b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_PP_SELECT_A), 1402b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_PP_SELECT_B), 1403b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_PP_SELECT_C), 1404b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_PP_SELECT_D), 1405b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DISP_CLOCK_CONTROL), 1406b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DISP_INTERFACE_CONTROL), 1407b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DISP_COLOR_CONTROL), 1408b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SHIFT_CLOCK_OPTIONS), 1409b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DATA_ENABLE_OPTIONS), 1410b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SERIAL_INTERFACE_OPTIONS), 1411b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_LCD_SPI_OPTIONS), 1412b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_BORDER_COLOR), 1413b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_COLOR_KEY0_LOWER), 1414b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_COLOR_KEY0_UPPER), 1415b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_COLOR_KEY1_LOWER), 1416b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_COLOR_KEY1_UPPER), 1417b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_CURSOR_FOREGROUND), 1418b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_CURSOR_BACKGROUND), 1419b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_CURSOR_START_ADDR), 1420b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_CURSOR_START_ADDR_NS), 1421b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_CURSOR_POSITION), 1422b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_CURSOR_POSITION_NS), 1423b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_INIT_SEQ_CONTROL), 1424b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_A), 1425b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_B), 1426b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_C), 1427b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_D), 1428b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DC_MCCIF_FIFOCTRL), 1429b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY0A_HYST), 1430b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY0B_HYST), 1431b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY1A_HYST), 1432b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY1B_HYST), 1433b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DAC_CRT_CTRL), 1434b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DISP_MISC_CONTROL), 1435b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_CONTROL), 1436b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_CSC_COEFF), 1437b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_LUT(0)), 1438b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_LUT(1)), 1439b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_LUT(2)), 1440b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_LUT(3)), 1441b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_LUT(4)), 1442b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_LUT(5)), 1443b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_LUT(6)), 1444b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_LUT(7)), 1445b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_LUT(8)), 1446b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_FLICKER_CONTROL), 1447b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_DC_PIXEL_COUNT), 1448b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(0)), 1449b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(1)), 1450b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(2)), 1451b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(3)), 1452b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(4)), 1453b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(5)), 1454b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(6)), 1455b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(7)), 1456b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_BL_TF(0)), 1457b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_BL_TF(1)), 1458b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_BL_TF(2)), 1459b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_BL_TF(3)), 1460b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_BL_CONTROL), 1461b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_HW_K_VALUES), 1462b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_SD_MAN_K_VALUES), 1463b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_CURSOR_START_ADDR_HI), 1464b95800eeSThierry Reding DEBUGFS_REG32(DC_DISP_BLEND_CURSOR_CONTROL), 1465b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_WIN_OPTIONS), 1466b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_BYTE_SWAP), 1467b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_BUFFER_CONTROL), 1468b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_COLOR_DEPTH), 1469b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_POSITION), 1470b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_SIZE), 1471b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_PRESCALED_SIZE), 1472b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_H_INITIAL_DDA), 1473b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_V_INITIAL_DDA), 1474b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_DDA_INC), 1475b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_LINE_STRIDE), 1476b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_BUF_STRIDE), 1477b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_UV_BUF_STRIDE), 1478b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_BUFFER_ADDR_MODE), 1479b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_DV_CONTROL), 1480b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_BLEND_NOKEY), 1481b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_BLEND_1WIN), 1482b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_BLEND_2WIN_X), 1483b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_BLEND_2WIN_Y), 1484b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_BLEND_3WIN_XY), 1485b95800eeSThierry Reding DEBUGFS_REG32(DC_WIN_HP_FETCH_CONTROL), 1486b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_START_ADDR), 1487b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_START_ADDR_NS), 1488b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_START_ADDR_U), 1489b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_START_ADDR_U_NS), 1490b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_START_ADDR_V), 1491b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_START_ADDR_V_NS), 1492b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_ADDR_H_OFFSET), 1493b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_ADDR_H_OFFSET_NS), 1494b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_ADDR_V_OFFSET), 1495b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_ADDR_V_OFFSET_NS), 1496b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_UFLOW_STATUS), 1497b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_AD_UFLOW_STATUS), 1498b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_BD_UFLOW_STATUS), 1499b95800eeSThierry Reding DEBUGFS_REG32(DC_WINBUF_CD_UFLOW_STATUS), 1500b95800eeSThierry Reding }; 1501b95800eeSThierry Reding 1502b95800eeSThierry Reding static int tegra_dc_show_regs(struct seq_file *s, void *data) 1503b95800eeSThierry Reding { 1504b95800eeSThierry Reding struct drm_info_node *node = s->private; 1505b95800eeSThierry Reding struct tegra_dc *dc = node->info_ent->data; 1506b95800eeSThierry Reding unsigned int i; 1507b95800eeSThierry Reding int err = 0; 1508b95800eeSThierry Reding 1509b95800eeSThierry Reding drm_modeset_lock(&dc->base.mutex, NULL); 1510b95800eeSThierry Reding 1511b95800eeSThierry Reding if (!dc->base.state->active) { 1512b95800eeSThierry Reding err = -EBUSY; 1513b95800eeSThierry Reding goto unlock; 1514b95800eeSThierry Reding } 1515b95800eeSThierry Reding 1516b95800eeSThierry Reding for (i = 0; i < ARRAY_SIZE(tegra_dc_regs); i++) { 1517b95800eeSThierry Reding unsigned int offset = tegra_dc_regs[i].offset; 1518b95800eeSThierry Reding 1519b95800eeSThierry Reding seq_printf(s, "%-40s %#05x %08x\n", tegra_dc_regs[i].name, 1520b95800eeSThierry Reding offset, tegra_dc_readl(dc, offset)); 1521b95800eeSThierry Reding } 1522b95800eeSThierry Reding 1523b95800eeSThierry Reding unlock: 1524b95800eeSThierry Reding drm_modeset_unlock(&dc->base.mutex); 1525b95800eeSThierry Reding return err; 1526b95800eeSThierry Reding } 1527b95800eeSThierry Reding 1528b95800eeSThierry Reding static int tegra_dc_show_crc(struct seq_file *s, void *data) 1529b95800eeSThierry Reding { 1530b95800eeSThierry Reding struct drm_info_node *node = s->private; 1531b95800eeSThierry Reding struct tegra_dc *dc = node->info_ent->data; 1532b95800eeSThierry Reding int err = 0; 1533b95800eeSThierry Reding u32 value; 1534b95800eeSThierry Reding 1535b95800eeSThierry Reding drm_modeset_lock(&dc->base.mutex, NULL); 1536b95800eeSThierry Reding 1537b95800eeSThierry Reding if (!dc->base.state->active) { 1538b95800eeSThierry Reding err = -EBUSY; 1539b95800eeSThierry Reding goto unlock; 1540b95800eeSThierry Reding } 1541b95800eeSThierry Reding 1542b95800eeSThierry Reding value = DC_COM_CRC_CONTROL_ACTIVE_DATA | DC_COM_CRC_CONTROL_ENABLE; 1543b95800eeSThierry Reding tegra_dc_writel(dc, value, DC_COM_CRC_CONTROL); 1544b95800eeSThierry Reding tegra_dc_commit(dc); 1545b95800eeSThierry Reding 1546b95800eeSThierry Reding drm_crtc_wait_one_vblank(&dc->base); 1547b95800eeSThierry Reding drm_crtc_wait_one_vblank(&dc->base); 1548b95800eeSThierry Reding 1549b95800eeSThierry Reding value = tegra_dc_readl(dc, DC_COM_CRC_CHECKSUM); 1550b95800eeSThierry Reding seq_printf(s, "%08x\n", value); 1551b95800eeSThierry Reding 1552b95800eeSThierry Reding tegra_dc_writel(dc, 0, DC_COM_CRC_CONTROL); 1553b95800eeSThierry Reding 1554b95800eeSThierry Reding unlock: 1555b95800eeSThierry Reding drm_modeset_unlock(&dc->base.mutex); 1556b95800eeSThierry Reding return err; 1557b95800eeSThierry Reding } 1558b95800eeSThierry Reding 1559b95800eeSThierry Reding static int tegra_dc_show_stats(struct seq_file *s, void *data) 1560b95800eeSThierry Reding { 1561b95800eeSThierry Reding struct drm_info_node *node = s->private; 1562b95800eeSThierry Reding struct tegra_dc *dc = node->info_ent->data; 1563b95800eeSThierry Reding 1564b95800eeSThierry Reding seq_printf(s, "frames: %lu\n", dc->stats.frames); 1565b95800eeSThierry Reding seq_printf(s, "vblank: %lu\n", dc->stats.vblank); 1566b95800eeSThierry Reding seq_printf(s, "underflow: %lu\n", dc->stats.underflow); 1567b95800eeSThierry Reding seq_printf(s, "overflow: %lu\n", dc->stats.overflow); 1568b95800eeSThierry Reding 1569b95800eeSThierry Reding return 0; 1570b95800eeSThierry Reding } 1571b95800eeSThierry Reding 1572b95800eeSThierry Reding static struct drm_info_list debugfs_files[] = { 1573b95800eeSThierry Reding { "regs", tegra_dc_show_regs, 0, NULL }, 1574b95800eeSThierry Reding { "crc", tegra_dc_show_crc, 0, NULL }, 1575b95800eeSThierry Reding { "stats", tegra_dc_show_stats, 0, NULL }, 1576b95800eeSThierry Reding }; 1577b95800eeSThierry Reding 1578b95800eeSThierry Reding static int tegra_dc_late_register(struct drm_crtc *crtc) 1579b95800eeSThierry Reding { 1580b95800eeSThierry Reding unsigned int i, count = ARRAY_SIZE(debugfs_files); 1581b95800eeSThierry Reding struct drm_minor *minor = crtc->dev->primary; 158239f55c61SArnd Bergmann struct dentry *root; 1583b95800eeSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 1584b95800eeSThierry Reding 158539f55c61SArnd Bergmann #ifdef CONFIG_DEBUG_FS 158639f55c61SArnd Bergmann root = crtc->debugfs_entry; 158739f55c61SArnd Bergmann #else 158839f55c61SArnd Bergmann root = NULL; 158939f55c61SArnd Bergmann #endif 159039f55c61SArnd Bergmann 1591b95800eeSThierry Reding dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files), 1592b95800eeSThierry Reding GFP_KERNEL); 1593b95800eeSThierry Reding if (!dc->debugfs_files) 1594b95800eeSThierry Reding return -ENOMEM; 1595b95800eeSThierry Reding 1596b95800eeSThierry Reding for (i = 0; i < count; i++) 1597b95800eeSThierry Reding dc->debugfs_files[i].data = dc; 1598b95800eeSThierry Reding 1599ad6d94f2SWambui Karuga drm_debugfs_create_files(dc->debugfs_files, count, root, minor); 1600b95800eeSThierry Reding 1601b95800eeSThierry Reding return 0; 1602b95800eeSThierry Reding } 1603b95800eeSThierry Reding 1604b95800eeSThierry Reding static void tegra_dc_early_unregister(struct drm_crtc *crtc) 1605b95800eeSThierry Reding { 1606b95800eeSThierry Reding unsigned int count = ARRAY_SIZE(debugfs_files); 1607b95800eeSThierry Reding struct drm_minor *minor = crtc->dev->primary; 1608b95800eeSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 1609b95800eeSThierry Reding 1610b95800eeSThierry Reding drm_debugfs_remove_files(dc->debugfs_files, count, minor); 1611b95800eeSThierry Reding kfree(dc->debugfs_files); 1612b95800eeSThierry Reding dc->debugfs_files = NULL; 1613b95800eeSThierry Reding } 1614b95800eeSThierry Reding 1615c49c81e2SThierry Reding static u32 tegra_dc_get_vblank_counter(struct drm_crtc *crtc) 1616c49c81e2SThierry Reding { 1617c49c81e2SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 1618c49c81e2SThierry Reding 161947307954SThierry Reding /* XXX vblank syncpoints don't work with nvdisplay yet */ 162047307954SThierry Reding if (dc->syncpt && !dc->soc->has_nvdisplay) 1621c49c81e2SThierry Reding return host1x_syncpt_read(dc->syncpt); 1622c49c81e2SThierry Reding 1623c49c81e2SThierry Reding /* fallback to software emulated VBLANK counter */ 16243abe2413SDhinakaran Pandiyan return (u32)drm_crtc_vblank_count(&dc->base); 1625c49c81e2SThierry Reding } 1626c49c81e2SThierry Reding 1627c49c81e2SThierry Reding static int tegra_dc_enable_vblank(struct drm_crtc *crtc) 1628c49c81e2SThierry Reding { 1629c49c81e2SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 1630363541e8SThierry Reding u32 value; 1631c49c81e2SThierry Reding 1632c49c81e2SThierry Reding value = tegra_dc_readl(dc, DC_CMD_INT_MASK); 1633c49c81e2SThierry Reding value |= VBLANK_INT; 1634c49c81e2SThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_MASK); 1635c49c81e2SThierry Reding 1636c49c81e2SThierry Reding return 0; 1637c49c81e2SThierry Reding } 1638c49c81e2SThierry Reding 1639c49c81e2SThierry Reding static void tegra_dc_disable_vblank(struct drm_crtc *crtc) 1640c49c81e2SThierry Reding { 1641c49c81e2SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 1642363541e8SThierry Reding u32 value; 1643c49c81e2SThierry Reding 1644c49c81e2SThierry Reding value = tegra_dc_readl(dc, DC_CMD_INT_MASK); 1645c49c81e2SThierry Reding value &= ~VBLANK_INT; 1646c49c81e2SThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_MASK); 1647c49c81e2SThierry Reding } 1648c49c81e2SThierry Reding 1649dee8268fSThierry Reding static const struct drm_crtc_funcs tegra_crtc_funcs = { 16501503ca47SThierry Reding .page_flip = drm_atomic_helper_page_flip, 165174f48791SThierry Reding .set_config = drm_atomic_helper_set_config, 1652f002abc1SThierry Reding .destroy = tegra_dc_destroy, 1653ca915b10SThierry Reding .reset = tegra_crtc_reset, 1654ca915b10SThierry Reding .atomic_duplicate_state = tegra_crtc_atomic_duplicate_state, 1655ca915b10SThierry Reding .atomic_destroy_state = tegra_crtc_atomic_destroy_state, 1656b95800eeSThierry Reding .late_register = tegra_dc_late_register, 1657b95800eeSThierry Reding .early_unregister = tegra_dc_early_unregister, 165810437d9bSShawn Guo .get_vblank_counter = tegra_dc_get_vblank_counter, 165910437d9bSShawn Guo .enable_vblank = tegra_dc_enable_vblank, 166010437d9bSShawn Guo .disable_vblank = tegra_dc_disable_vblank, 1661dee8268fSThierry Reding }; 1662dee8268fSThierry Reding 1663dee8268fSThierry Reding static int tegra_dc_set_timings(struct tegra_dc *dc, 1664dee8268fSThierry Reding struct drm_display_mode *mode) 1665dee8268fSThierry Reding { 16660444c0ffSThierry Reding unsigned int h_ref_to_sync = 1; 16670444c0ffSThierry Reding unsigned int v_ref_to_sync = 1; 1668dee8268fSThierry Reding unsigned long value; 1669dee8268fSThierry Reding 167047307954SThierry Reding if (!dc->soc->has_nvdisplay) { 1671dee8268fSThierry Reding tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS); 1672dee8268fSThierry Reding 1673dee8268fSThierry Reding value = (v_ref_to_sync << 16) | h_ref_to_sync; 1674dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC); 167547307954SThierry Reding } 1676dee8268fSThierry Reding 1677dee8268fSThierry Reding value = ((mode->vsync_end - mode->vsync_start) << 16) | 1678dee8268fSThierry Reding ((mode->hsync_end - mode->hsync_start) << 0); 1679dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH); 1680dee8268fSThierry Reding 1681dee8268fSThierry Reding value = ((mode->vtotal - mode->vsync_end) << 16) | 1682dee8268fSThierry Reding ((mode->htotal - mode->hsync_end) << 0); 1683dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH); 1684dee8268fSThierry Reding 1685dee8268fSThierry Reding value = ((mode->vsync_start - mode->vdisplay) << 16) | 1686dee8268fSThierry Reding ((mode->hsync_start - mode->hdisplay) << 0); 1687dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH); 1688dee8268fSThierry Reding 1689dee8268fSThierry Reding value = (mode->vdisplay << 16) | mode->hdisplay; 1690dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_ACTIVE); 1691dee8268fSThierry Reding 1692dee8268fSThierry Reding return 0; 1693dee8268fSThierry Reding } 1694dee8268fSThierry Reding 16959d910b60SThierry Reding /** 16969d910b60SThierry Reding * tegra_dc_state_setup_clock - check clock settings and store them in atomic 16979d910b60SThierry Reding * state 16989d910b60SThierry Reding * @dc: display controller 16999d910b60SThierry Reding * @crtc_state: CRTC atomic state 17009d910b60SThierry Reding * @clk: parent clock for display controller 17019d910b60SThierry Reding * @pclk: pixel clock 17029d910b60SThierry Reding * @div: shift clock divider 17039d910b60SThierry Reding * 17049d910b60SThierry Reding * Returns: 17059d910b60SThierry Reding * 0 on success or a negative error-code on failure. 17069d910b60SThierry Reding */ 1707ca915b10SThierry Reding int tegra_dc_state_setup_clock(struct tegra_dc *dc, 1708ca915b10SThierry Reding struct drm_crtc_state *crtc_state, 1709ca915b10SThierry Reding struct clk *clk, unsigned long pclk, 1710ca915b10SThierry Reding unsigned int div) 1711ca915b10SThierry Reding { 1712ca915b10SThierry Reding struct tegra_dc_state *state = to_dc_state(crtc_state); 1713ca915b10SThierry Reding 1714d2982748SThierry Reding if (!clk_has_parent(dc->clk, clk)) 1715d2982748SThierry Reding return -EINVAL; 1716d2982748SThierry Reding 1717ca915b10SThierry Reding state->clk = clk; 1718ca915b10SThierry Reding state->pclk = pclk; 1719ca915b10SThierry Reding state->div = div; 1720ca915b10SThierry Reding 1721ca915b10SThierry Reding return 0; 1722ca915b10SThierry Reding } 1723ca915b10SThierry Reding 172476d59ed0SThierry Reding static void tegra_dc_commit_state(struct tegra_dc *dc, 172576d59ed0SThierry Reding struct tegra_dc_state *state) 172676d59ed0SThierry Reding { 172776d59ed0SThierry Reding u32 value; 172876d59ed0SThierry Reding int err; 172976d59ed0SThierry Reding 173076d59ed0SThierry Reding err = clk_set_parent(dc->clk, state->clk); 173176d59ed0SThierry Reding if (err < 0) 173276d59ed0SThierry Reding dev_err(dc->dev, "failed to set parent clock: %d\n", err); 173376d59ed0SThierry Reding 173476d59ed0SThierry Reding /* 173576d59ed0SThierry Reding * Outputs may not want to change the parent clock rate. This is only 173676d59ed0SThierry Reding * relevant to Tegra20 where only a single display PLL is available. 173776d59ed0SThierry Reding * Since that PLL would typically be used for HDMI, an internal LVDS 173876d59ed0SThierry Reding * panel would need to be driven by some other clock such as PLL_P 173976d59ed0SThierry Reding * which is shared with other peripherals. Changing the clock rate 174076d59ed0SThierry Reding * should therefore be avoided. 174176d59ed0SThierry Reding */ 174276d59ed0SThierry Reding if (state->pclk > 0) { 174376d59ed0SThierry Reding err = clk_set_rate(state->clk, state->pclk); 174476d59ed0SThierry Reding if (err < 0) 174576d59ed0SThierry Reding dev_err(dc->dev, 174676d59ed0SThierry Reding "failed to set clock rate to %lu Hz\n", 174776d59ed0SThierry Reding state->pclk); 1748f8fb97c9SDmitry Osipenko 1749f8fb97c9SDmitry Osipenko err = clk_set_rate(dc->clk, state->pclk); 1750f8fb97c9SDmitry Osipenko if (err < 0) 1751f8fb97c9SDmitry Osipenko dev_err(dc->dev, "failed to set clock %pC to %lu Hz: %d\n", 1752f8fb97c9SDmitry Osipenko dc->clk, state->pclk, err); 175376d59ed0SThierry Reding } 175476d59ed0SThierry Reding 175576d59ed0SThierry Reding DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk), 175676d59ed0SThierry Reding state->div); 175776d59ed0SThierry Reding DRM_DEBUG_KMS("pclk: %lu\n", state->pclk); 175876d59ed0SThierry Reding 175947307954SThierry Reding if (!dc->soc->has_nvdisplay) { 176076d59ed0SThierry Reding value = SHIFT_CLK_DIVIDER(state->div) | PIXEL_CLK_DIVIDER_PCD1; 176176d59ed0SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL); 176247307954SThierry Reding } 176376d59ed0SThierry Reding } 176476d59ed0SThierry Reding 1765003fc848SThierry Reding static void tegra_dc_stop(struct tegra_dc *dc) 1766003fc848SThierry Reding { 1767003fc848SThierry Reding u32 value; 1768003fc848SThierry Reding 1769003fc848SThierry Reding /* stop the display controller */ 1770003fc848SThierry Reding value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND); 1771003fc848SThierry Reding value &= ~DISP_CTRL_MODE_MASK; 1772003fc848SThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND); 1773003fc848SThierry Reding 1774003fc848SThierry Reding tegra_dc_commit(dc); 1775003fc848SThierry Reding } 1776003fc848SThierry Reding 1777003fc848SThierry Reding static bool tegra_dc_idle(struct tegra_dc *dc) 1778003fc848SThierry Reding { 1779003fc848SThierry Reding u32 value; 1780003fc848SThierry Reding 1781003fc848SThierry Reding value = tegra_dc_readl_active(dc, DC_CMD_DISPLAY_COMMAND); 1782003fc848SThierry Reding 1783003fc848SThierry Reding return (value & DISP_CTRL_MODE_MASK) == 0; 1784003fc848SThierry Reding } 1785003fc848SThierry Reding 1786003fc848SThierry Reding static int tegra_dc_wait_idle(struct tegra_dc *dc, unsigned long timeout) 1787003fc848SThierry Reding { 1788003fc848SThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 1789003fc848SThierry Reding 1790003fc848SThierry Reding while (time_before(jiffies, timeout)) { 1791003fc848SThierry Reding if (tegra_dc_idle(dc)) 1792003fc848SThierry Reding return 0; 1793003fc848SThierry Reding 1794003fc848SThierry Reding usleep_range(1000, 2000); 1795003fc848SThierry Reding } 1796003fc848SThierry Reding 1797003fc848SThierry Reding dev_dbg(dc->dev, "timeout waiting for DC to become idle\n"); 1798003fc848SThierry Reding return -ETIMEDOUT; 1799003fc848SThierry Reding } 1800003fc848SThierry Reding 180164581714SLaurent Pinchart static void tegra_crtc_atomic_disable(struct drm_crtc *crtc, 1802351f950dSMaxime Ripard struct drm_atomic_state *state) 1803003fc848SThierry Reding { 1804003fc848SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 1805003fc848SThierry Reding u32 value; 1806fd67e9c6SThierry Reding int err; 1807003fc848SThierry Reding 1808003fc848SThierry Reding if (!tegra_dc_idle(dc)) { 1809003fc848SThierry Reding tegra_dc_stop(dc); 1810003fc848SThierry Reding 1811003fc848SThierry Reding /* 1812003fc848SThierry Reding * Ignore the return value, there isn't anything useful to do 1813003fc848SThierry Reding * in case this fails. 1814003fc848SThierry Reding */ 1815003fc848SThierry Reding tegra_dc_wait_idle(dc, 100); 1816003fc848SThierry Reding } 1817003fc848SThierry Reding 1818003fc848SThierry Reding /* 1819003fc848SThierry Reding * This should really be part of the RGB encoder driver, but clearing 1820003fc848SThierry Reding * these bits has the side-effect of stopping the display controller. 1821003fc848SThierry Reding * When that happens no VBLANK interrupts will be raised. At the same 1822003fc848SThierry Reding * time the encoder is disabled before the display controller, so the 1823003fc848SThierry Reding * above code is always going to timeout waiting for the controller 1824003fc848SThierry Reding * to go idle. 1825003fc848SThierry Reding * 1826003fc848SThierry Reding * Given the close coupling between the RGB encoder and the display 1827003fc848SThierry Reding * controller doing it here is still kind of okay. None of the other 1828003fc848SThierry Reding * encoder drivers require these bits to be cleared. 1829003fc848SThierry Reding * 1830003fc848SThierry Reding * XXX: Perhaps given that the display controller is switched off at 1831003fc848SThierry Reding * this point anyway maybe clearing these bits isn't even useful for 1832003fc848SThierry Reding * the RGB encoder? 1833003fc848SThierry Reding */ 1834003fc848SThierry Reding if (dc->rgb) { 1835003fc848SThierry Reding value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL); 1836003fc848SThierry Reding value &= ~(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE | 1837003fc848SThierry Reding PW4_ENABLE | PM0_ENABLE | PM1_ENABLE); 1838003fc848SThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL); 1839003fc848SThierry Reding } 1840003fc848SThierry Reding 1841003fc848SThierry Reding tegra_dc_stats_reset(&dc->stats); 1842003fc848SThierry Reding drm_crtc_vblank_off(crtc); 184333a8eb8dSThierry Reding 18449d99ab6eSThierry Reding spin_lock_irq(&crtc->dev->event_lock); 18459d99ab6eSThierry Reding 18469d99ab6eSThierry Reding if (crtc->state->event) { 18479d99ab6eSThierry Reding drm_crtc_send_vblank_event(crtc, crtc->state->event); 18489d99ab6eSThierry Reding crtc->state->event = NULL; 18499d99ab6eSThierry Reding } 18509d99ab6eSThierry Reding 18519d99ab6eSThierry Reding spin_unlock_irq(&crtc->dev->event_lock); 18529d99ab6eSThierry Reding 1853fd67e9c6SThierry Reding err = host1x_client_suspend(&dc->client); 1854fd67e9c6SThierry Reding if (err < 0) 1855fd67e9c6SThierry Reding dev_err(dc->dev, "failed to suspend: %d\n", err); 1856003fc848SThierry Reding } 1857003fc848SThierry Reding 18580b20a0f8SLaurent Pinchart static void tegra_crtc_atomic_enable(struct drm_crtc *crtc, 1859351f950dSMaxime Ripard struct drm_atomic_state *state) 1860dee8268fSThierry Reding { 18614aa3df71SThierry Reding struct drm_display_mode *mode = &crtc->state->adjusted_mode; 1862351f950dSMaxime Ripard struct tegra_dc_state *crtc_state = to_dc_state(crtc->state); 1863dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 1864dbb3f2f7SThierry Reding u32 value; 1865fd67e9c6SThierry Reding int err; 1866dee8268fSThierry Reding 1867fd67e9c6SThierry Reding err = host1x_client_resume(&dc->client); 1868fd67e9c6SThierry Reding if (err < 0) { 1869fd67e9c6SThierry Reding dev_err(dc->dev, "failed to resume: %d\n", err); 1870fd67e9c6SThierry Reding return; 1871fd67e9c6SThierry Reding } 187233a8eb8dSThierry Reding 187333a8eb8dSThierry Reding /* initialize display controller */ 187433a8eb8dSThierry Reding if (dc->syncpt) { 187547307954SThierry Reding u32 syncpt = host1x_syncpt_id(dc->syncpt), enable; 187647307954SThierry Reding 187747307954SThierry Reding if (dc->soc->has_nvdisplay) 187847307954SThierry Reding enable = 1 << 31; 187947307954SThierry Reding else 188047307954SThierry Reding enable = 1 << 8; 188133a8eb8dSThierry Reding 188233a8eb8dSThierry Reding value = SYNCPT_CNTRL_NO_STALL; 188333a8eb8dSThierry Reding tegra_dc_writel(dc, value, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL); 188433a8eb8dSThierry Reding 188547307954SThierry Reding value = enable | syncpt; 188633a8eb8dSThierry Reding tegra_dc_writel(dc, value, DC_CMD_CONT_SYNCPT_VSYNC); 188733a8eb8dSThierry Reding } 188833a8eb8dSThierry Reding 188947307954SThierry Reding if (dc->soc->has_nvdisplay) { 189047307954SThierry Reding value = DSC_TO_UF_INT | DSC_BBUF_UF_INT | DSC_RBUF_UF_INT | 189147307954SThierry Reding DSC_OBUF_UF_INT; 189247307954SThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_TYPE); 189347307954SThierry Reding 189447307954SThierry Reding value = DSC_TO_UF_INT | DSC_BBUF_UF_INT | DSC_RBUF_UF_INT | 189547307954SThierry Reding DSC_OBUF_UF_INT | SD3_BUCKET_WALK_DONE_INT | 189647307954SThierry Reding HEAD_UF_INT | MSF_INT | REG_TMOUT_INT | 189747307954SThierry Reding REGION_CRC_INT | V_PULSE2_INT | V_PULSE3_INT | 189847307954SThierry Reding VBLANK_INT | FRAME_END_INT; 189947307954SThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY); 190047307954SThierry Reding 190147307954SThierry Reding value = SD3_BUCKET_WALK_DONE_INT | HEAD_UF_INT | VBLANK_INT | 190247307954SThierry Reding FRAME_END_INT; 190347307954SThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE); 190447307954SThierry Reding 190547307954SThierry Reding value = HEAD_UF_INT | REG_TMOUT_INT | FRAME_END_INT; 190647307954SThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_MASK); 190747307954SThierry Reding 190847307954SThierry Reding tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS); 190947307954SThierry Reding } else { 191033a8eb8dSThierry Reding value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | 191133a8eb8dSThierry Reding WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT; 191233a8eb8dSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_TYPE); 191333a8eb8dSThierry Reding 191433a8eb8dSThierry Reding value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | 191533a8eb8dSThierry Reding WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT; 191633a8eb8dSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY); 191733a8eb8dSThierry Reding 191833a8eb8dSThierry Reding /* initialize timer */ 191933a8eb8dSThierry Reding value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) | 192033a8eb8dSThierry Reding WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20); 192133a8eb8dSThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY); 192233a8eb8dSThierry Reding 192333a8eb8dSThierry Reding value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) | 192433a8eb8dSThierry Reding WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1); 192533a8eb8dSThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER); 192633a8eb8dSThierry Reding 192733a8eb8dSThierry Reding value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | 192833a8eb8dSThierry Reding WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT; 192933a8eb8dSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE); 193033a8eb8dSThierry Reding 193133a8eb8dSThierry Reding value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | 193233a8eb8dSThierry Reding WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT; 193333a8eb8dSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_MASK); 193447307954SThierry Reding } 193533a8eb8dSThierry Reding 19367116e9a8SThierry Reding if (dc->soc->supports_background_color) 19377116e9a8SThierry Reding tegra_dc_writel(dc, 0, DC_DISP_BLEND_BACKGROUND_COLOR); 19387116e9a8SThierry Reding else 193933a8eb8dSThierry Reding tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR); 194033a8eb8dSThierry Reding 194133a8eb8dSThierry Reding /* apply PLL and pixel clock changes */ 1942351f950dSMaxime Ripard tegra_dc_commit_state(dc, crtc_state); 194376d59ed0SThierry Reding 1944dee8268fSThierry Reding /* program display mode */ 1945dee8268fSThierry Reding tegra_dc_set_timings(dc, mode); 1946dee8268fSThierry Reding 19478620fc62SThierry Reding /* interlacing isn't supported yet, so disable it */ 19488620fc62SThierry Reding if (dc->soc->supports_interlacing) { 19498620fc62SThierry Reding value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL); 19508620fc62SThierry Reding value &= ~INTERLACE_ENABLE; 19518620fc62SThierry Reding tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL); 19528620fc62SThierry Reding } 1953666cb873SThierry Reding 1954666cb873SThierry Reding value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND); 1955666cb873SThierry Reding value &= ~DISP_CTRL_MODE_MASK; 1956666cb873SThierry Reding value |= DISP_CTRL_MODE_C_DISPLAY; 1957666cb873SThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND); 1958666cb873SThierry Reding 195947307954SThierry Reding if (!dc->soc->has_nvdisplay) { 1960666cb873SThierry Reding value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL); 1961666cb873SThierry Reding value |= PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE | 1962666cb873SThierry Reding PW4_ENABLE | PM0_ENABLE | PM1_ENABLE; 1963666cb873SThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL); 196447307954SThierry Reding } 196547307954SThierry Reding 196647307954SThierry Reding /* enable underflow reporting and display red for missing pixels */ 196747307954SThierry Reding if (dc->soc->has_nvdisplay) { 196847307954SThierry Reding value = UNDERFLOW_MODE_RED | UNDERFLOW_REPORT_ENABLE; 196947307954SThierry Reding tegra_dc_writel(dc, value, DC_COM_RG_UNDERFLOW); 197047307954SThierry Reding } 1971666cb873SThierry Reding 1972666cb873SThierry Reding tegra_dc_commit(dc); 1973dee8268fSThierry Reding 19748ff64c17SThierry Reding drm_crtc_vblank_on(crtc); 1975dee8268fSThierry Reding } 1976dee8268fSThierry Reding 1977613d2b27SMaarten Lankhorst static void tegra_crtc_atomic_begin(struct drm_crtc *crtc, 1978f6ebe9f9SMaxime Ripard struct drm_atomic_state *state) 19794aa3df71SThierry Reding { 19809d99ab6eSThierry Reding unsigned long flags; 19811503ca47SThierry Reding 19821503ca47SThierry Reding if (crtc->state->event) { 19839d99ab6eSThierry Reding spin_lock_irqsave(&crtc->dev->event_lock, flags); 19841503ca47SThierry Reding 19859d99ab6eSThierry Reding if (drm_crtc_vblank_get(crtc) != 0) 19869d99ab6eSThierry Reding drm_crtc_send_vblank_event(crtc, crtc->state->event); 19879d99ab6eSThierry Reding else 19889d99ab6eSThierry Reding drm_crtc_arm_vblank_event(crtc, crtc->state->event); 19891503ca47SThierry Reding 19909d99ab6eSThierry Reding spin_unlock_irqrestore(&crtc->dev->event_lock, flags); 19919d99ab6eSThierry Reding 19921503ca47SThierry Reding crtc->state->event = NULL; 19931503ca47SThierry Reding } 19944aa3df71SThierry Reding } 19954aa3df71SThierry Reding 1996613d2b27SMaarten Lankhorst static void tegra_crtc_atomic_flush(struct drm_crtc *crtc, 1997f6ebe9f9SMaxime Ripard struct drm_atomic_state *state) 19984aa3df71SThierry Reding { 1999253f28b6SMaxime Ripard struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, 2000253f28b6SMaxime Ripard crtc); 2001253f28b6SMaxime Ripard struct tegra_dc_state *dc_state = to_dc_state(crtc_state); 200247802b09SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 200347307954SThierry Reding u32 value; 200447802b09SThierry Reding 2005253f28b6SMaxime Ripard value = dc_state->planes << 8 | GENERAL_UPDATE; 200647307954SThierry Reding tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL); 200747307954SThierry Reding value = tegra_dc_readl(dc, DC_CMD_STATE_CONTROL); 200847307954SThierry Reding 2009253f28b6SMaxime Ripard value = dc_state->planes | GENERAL_ACT_REQ; 201047307954SThierry Reding tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL); 201147307954SThierry Reding value = tegra_dc_readl(dc, DC_CMD_STATE_CONTROL); 20124aa3df71SThierry Reding } 20134aa3df71SThierry Reding 2014dee8268fSThierry Reding static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = { 20154aa3df71SThierry Reding .atomic_begin = tegra_crtc_atomic_begin, 20164aa3df71SThierry Reding .atomic_flush = tegra_crtc_atomic_flush, 20170b20a0f8SLaurent Pinchart .atomic_enable = tegra_crtc_atomic_enable, 201864581714SLaurent Pinchart .atomic_disable = tegra_crtc_atomic_disable, 2019dee8268fSThierry Reding }; 2020dee8268fSThierry Reding 2021dee8268fSThierry Reding static irqreturn_t tegra_dc_irq(int irq, void *data) 2022dee8268fSThierry Reding { 2023dee8268fSThierry Reding struct tegra_dc *dc = data; 2024dee8268fSThierry Reding unsigned long status; 2025dee8268fSThierry Reding 2026dee8268fSThierry Reding status = tegra_dc_readl(dc, DC_CMD_INT_STATUS); 2027dee8268fSThierry Reding tegra_dc_writel(dc, status, DC_CMD_INT_STATUS); 2028dee8268fSThierry Reding 2029dee8268fSThierry Reding if (status & FRAME_END_INT) { 2030dee8268fSThierry Reding /* 2031dee8268fSThierry Reding dev_dbg(dc->dev, "%s(): frame end\n", __func__); 2032dee8268fSThierry Reding */ 2033791ddb1eSThierry Reding dc->stats.frames++; 2034dee8268fSThierry Reding } 2035dee8268fSThierry Reding 2036dee8268fSThierry Reding if (status & VBLANK_INT) { 2037dee8268fSThierry Reding /* 2038dee8268fSThierry Reding dev_dbg(dc->dev, "%s(): vertical blank\n", __func__); 2039dee8268fSThierry Reding */ 2040ed7dae58SThierry Reding drm_crtc_handle_vblank(&dc->base); 2041791ddb1eSThierry Reding dc->stats.vblank++; 2042dee8268fSThierry Reding } 2043dee8268fSThierry Reding 2044dee8268fSThierry Reding if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) { 2045dee8268fSThierry Reding /* 2046dee8268fSThierry Reding dev_dbg(dc->dev, "%s(): underflow\n", __func__); 2047dee8268fSThierry Reding */ 2048791ddb1eSThierry Reding dc->stats.underflow++; 2049791ddb1eSThierry Reding } 2050791ddb1eSThierry Reding 2051791ddb1eSThierry Reding if (status & (WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT)) { 2052791ddb1eSThierry Reding /* 2053791ddb1eSThierry Reding dev_dbg(dc->dev, "%s(): overflow\n", __func__); 2054791ddb1eSThierry Reding */ 2055791ddb1eSThierry Reding dc->stats.overflow++; 2056dee8268fSThierry Reding } 2057dee8268fSThierry Reding 205847307954SThierry Reding if (status & HEAD_UF_INT) { 205947307954SThierry Reding dev_dbg_ratelimited(dc->dev, "%s(): head underflow\n", __func__); 206047307954SThierry Reding dc->stats.underflow++; 206147307954SThierry Reding } 206247307954SThierry Reding 2063dee8268fSThierry Reding return IRQ_HANDLED; 2064dee8268fSThierry Reding } 2065dee8268fSThierry Reding 2066e75d0477SThierry Reding static bool tegra_dc_has_window_groups(struct tegra_dc *dc) 2067e75d0477SThierry Reding { 2068e75d0477SThierry Reding unsigned int i; 2069e75d0477SThierry Reding 2070e75d0477SThierry Reding if (!dc->soc->wgrps) 2071e75d0477SThierry Reding return true; 2072e75d0477SThierry Reding 2073e75d0477SThierry Reding for (i = 0; i < dc->soc->num_wgrps; i++) { 2074e75d0477SThierry Reding const struct tegra_windowgroup_soc *wgrp = &dc->soc->wgrps[i]; 2075e75d0477SThierry Reding 2076e75d0477SThierry Reding if (wgrp->dc == dc->pipe && wgrp->num_windows > 0) 2077e75d0477SThierry Reding return true; 2078e75d0477SThierry Reding } 2079e75d0477SThierry Reding 2080e75d0477SThierry Reding return false; 2081e75d0477SThierry Reding } 2082e75d0477SThierry Reding 2083dee8268fSThierry Reding static int tegra_dc_init(struct host1x_client *client) 2084dee8268fSThierry Reding { 2085608f43adSThierry Reding struct drm_device *drm = dev_get_drvdata(client->host); 20862bcdcbfaSThierry Reding unsigned long flags = HOST1X_SYNCPT_CLIENT_MANAGED; 2087dee8268fSThierry Reding struct tegra_dc *dc = host1x_client_to_dc(client); 2088d1f3e1e0SThierry Reding struct tegra_drm *tegra = drm->dev_private; 2089c7679306SThierry Reding struct drm_plane *primary = NULL; 2090c7679306SThierry Reding struct drm_plane *cursor = NULL; 2091dee8268fSThierry Reding int err; 2092dee8268fSThierry Reding 2093759d706fSThierry Reding /* 2094f5ba33fbSMikko Perttunen * DC has been reset by now, so VBLANK syncpoint can be released 2095f5ba33fbSMikko Perttunen * for general use. 2096f5ba33fbSMikko Perttunen */ 2097f5ba33fbSMikko Perttunen host1x_syncpt_release_vblank_reservation(client, 26 + dc->pipe); 2098f5ba33fbSMikko Perttunen 2099f5ba33fbSMikko Perttunen /* 2100759d706fSThierry Reding * XXX do not register DCs with no window groups because we cannot 2101759d706fSThierry Reding * assign a primary plane to them, which in turn will cause KMS to 2102759d706fSThierry Reding * crash. 2103759d706fSThierry Reding */ 2104e75d0477SThierry Reding if (!tegra_dc_has_window_groups(dc)) 2105759d706fSThierry Reding return 0; 2106759d706fSThierry Reding 2107fd67e9c6SThierry Reding /* 2108fd67e9c6SThierry Reding * Set the display hub as the host1x client parent for the display 2109fd67e9c6SThierry Reding * controller. This is needed for the runtime reference counting that 2110fd67e9c6SThierry Reding * ensures the display hub is always powered when any of the display 2111fd67e9c6SThierry Reding * controllers are. 2112fd67e9c6SThierry Reding */ 2113fd67e9c6SThierry Reding if (dc->soc->has_nvdisplay) 2114fd67e9c6SThierry Reding client->parent = &tegra->hub->client; 2115fd67e9c6SThierry Reding 2116617dd7ccSThierry Reding dc->syncpt = host1x_syncpt_request(client, flags); 21172bcdcbfaSThierry Reding if (!dc->syncpt) 21182bcdcbfaSThierry Reding dev_warn(dc->dev, "failed to allocate syncpoint\n"); 21192bcdcbfaSThierry Reding 21207edd7961SThierry Reding err = host1x_client_iommu_attach(client); 2121a8817489SThierry Reding if (err < 0 && err != -ENODEV) { 21220c407de5SThierry Reding dev_err(client->dev, "failed to attach to domain: %d\n", err); 2123df06b759SThierry Reding return err; 2124df06b759SThierry Reding } 2125df06b759SThierry Reding 212647307954SThierry Reding if (dc->soc->wgrps) 212747307954SThierry Reding primary = tegra_dc_add_shared_planes(drm, dc); 212847307954SThierry Reding else 212947307954SThierry Reding primary = tegra_dc_add_planes(drm, dc); 213047307954SThierry Reding 2131c7679306SThierry Reding if (IS_ERR(primary)) { 2132c7679306SThierry Reding err = PTR_ERR(primary); 2133c7679306SThierry Reding goto cleanup; 2134c7679306SThierry Reding } 2135c7679306SThierry Reding 2136c7679306SThierry Reding if (dc->soc->supports_cursor) { 2137c7679306SThierry Reding cursor = tegra_dc_cursor_plane_create(drm, dc); 2138c7679306SThierry Reding if (IS_ERR(cursor)) { 2139c7679306SThierry Reding err = PTR_ERR(cursor); 2140c7679306SThierry Reding goto cleanup; 2141c7679306SThierry Reding } 21429f446d83SDmitry Osipenko } else { 21439f446d83SDmitry Osipenko /* dedicate one overlay to mouse cursor */ 21449f446d83SDmitry Osipenko cursor = tegra_dc_overlay_plane_create(drm, dc, 2, true); 21459f446d83SDmitry Osipenko if (IS_ERR(cursor)) { 21469f446d83SDmitry Osipenko err = PTR_ERR(cursor); 21479f446d83SDmitry Osipenko goto cleanup; 21489f446d83SDmitry Osipenko } 2149c7679306SThierry Reding } 2150c7679306SThierry Reding 2151c7679306SThierry Reding err = drm_crtc_init_with_planes(drm, &dc->base, primary, cursor, 2152f9882876SVille Syrjälä &tegra_crtc_funcs, NULL); 2153c7679306SThierry Reding if (err < 0) 2154c7679306SThierry Reding goto cleanup; 2155c7679306SThierry Reding 2156dee8268fSThierry Reding drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs); 2157dee8268fSThierry Reding 2158d1f3e1e0SThierry Reding /* 2159d1f3e1e0SThierry Reding * Keep track of the minimum pitch alignment across all display 2160d1f3e1e0SThierry Reding * controllers. 2161d1f3e1e0SThierry Reding */ 2162d1f3e1e0SThierry Reding if (dc->soc->pitch_align > tegra->pitch_align) 2163d1f3e1e0SThierry Reding tegra->pitch_align = dc->soc->pitch_align; 2164d1f3e1e0SThierry Reding 2165042c0bd7SThierry Reding /* track maximum resolution */ 2166042c0bd7SThierry Reding if (dc->soc->has_nvdisplay) 2167042c0bd7SThierry Reding drm->mode_config.max_width = drm->mode_config.max_height = 16384; 2168042c0bd7SThierry Reding else 2169042c0bd7SThierry Reding drm->mode_config.max_width = drm->mode_config.max_height = 4096; 2170042c0bd7SThierry Reding 21719910f5c4SThierry Reding err = tegra_dc_rgb_init(drm, dc); 2172dee8268fSThierry Reding if (err < 0 && err != -ENODEV) { 2173dee8268fSThierry Reding dev_err(dc->dev, "failed to initialize RGB output: %d\n", err); 2174c7679306SThierry Reding goto cleanup; 2175dee8268fSThierry Reding } 2176dee8268fSThierry Reding 2177dee8268fSThierry Reding err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0, 2178dee8268fSThierry Reding dev_name(dc->dev), dc); 2179dee8268fSThierry Reding if (err < 0) { 2180dee8268fSThierry Reding dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq, 2181dee8268fSThierry Reding err); 2182c7679306SThierry Reding goto cleanup; 2183dee8268fSThierry Reding } 2184dee8268fSThierry Reding 218547b15779SThierry Reding /* 218647b15779SThierry Reding * Inherit the DMA parameters (such as maximum segment size) from the 2187608f43adSThierry Reding * parent host1x device. 218847b15779SThierry Reding */ 2189608f43adSThierry Reding client->dev->dma_parms = client->host->dma_parms; 219047b15779SThierry Reding 2191dee8268fSThierry Reding return 0; 2192c7679306SThierry Reding 2193c7679306SThierry Reding cleanup: 219447307954SThierry Reding if (!IS_ERR_OR_NULL(cursor)) 2195c7679306SThierry Reding drm_plane_cleanup(cursor); 2196c7679306SThierry Reding 219747307954SThierry Reding if (!IS_ERR(primary)) 2198c7679306SThierry Reding drm_plane_cleanup(primary); 2199c7679306SThierry Reding 2200aacdf198SThierry Reding host1x_client_iommu_detach(client); 22012aed4f5aSMikko Perttunen host1x_syncpt_put(dc->syncpt); 2202fd5ec0dcSThierry Reding 2203c7679306SThierry Reding return err; 2204dee8268fSThierry Reding } 2205dee8268fSThierry Reding 2206dee8268fSThierry Reding static int tegra_dc_exit(struct host1x_client *client) 2207dee8268fSThierry Reding { 2208dee8268fSThierry Reding struct tegra_dc *dc = host1x_client_to_dc(client); 2209dee8268fSThierry Reding int err; 2210dee8268fSThierry Reding 2211e75d0477SThierry Reding if (!tegra_dc_has_window_groups(dc)) 2212e75d0477SThierry Reding return 0; 2213e75d0477SThierry Reding 221447b15779SThierry Reding /* avoid a dangling pointer just in case this disappears */ 221547b15779SThierry Reding client->dev->dma_parms = NULL; 221647b15779SThierry Reding 2217dee8268fSThierry Reding devm_free_irq(dc->dev, dc->irq, dc); 2218dee8268fSThierry Reding 2219dee8268fSThierry Reding err = tegra_dc_rgb_exit(dc); 2220dee8268fSThierry Reding if (err) { 2221dee8268fSThierry Reding dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err); 2222dee8268fSThierry Reding return err; 2223dee8268fSThierry Reding } 2224dee8268fSThierry Reding 2225aacdf198SThierry Reding host1x_client_iommu_detach(client); 22262aed4f5aSMikko Perttunen host1x_syncpt_put(dc->syncpt); 22272bcdcbfaSThierry Reding 2228dee8268fSThierry Reding return 0; 2229dee8268fSThierry Reding } 2230dee8268fSThierry Reding 2231fd67e9c6SThierry Reding static int tegra_dc_runtime_suspend(struct host1x_client *client) 2232fd67e9c6SThierry Reding { 2233fd67e9c6SThierry Reding struct tegra_dc *dc = host1x_client_to_dc(client); 2234fd67e9c6SThierry Reding struct device *dev = client->dev; 2235fd67e9c6SThierry Reding int err; 2236fd67e9c6SThierry Reding 2237fd67e9c6SThierry Reding err = reset_control_assert(dc->rst); 2238fd67e9c6SThierry Reding if (err < 0) { 2239fd67e9c6SThierry Reding dev_err(dev, "failed to assert reset: %d\n", err); 2240fd67e9c6SThierry Reding return err; 2241fd67e9c6SThierry Reding } 2242fd67e9c6SThierry Reding 2243fd67e9c6SThierry Reding if (dc->soc->has_powergate) 2244fd67e9c6SThierry Reding tegra_powergate_power_off(dc->powergate); 2245fd67e9c6SThierry Reding 2246fd67e9c6SThierry Reding clk_disable_unprepare(dc->clk); 2247fd67e9c6SThierry Reding pm_runtime_put_sync(dev); 2248fd67e9c6SThierry Reding 2249fd67e9c6SThierry Reding return 0; 2250fd67e9c6SThierry Reding } 2251fd67e9c6SThierry Reding 2252fd67e9c6SThierry Reding static int tegra_dc_runtime_resume(struct host1x_client *client) 2253fd67e9c6SThierry Reding { 2254fd67e9c6SThierry Reding struct tegra_dc *dc = host1x_client_to_dc(client); 2255fd67e9c6SThierry Reding struct device *dev = client->dev; 2256fd67e9c6SThierry Reding int err; 2257fd67e9c6SThierry Reding 2258dcdfe271SQinglang Miao err = pm_runtime_resume_and_get(dev); 2259fd67e9c6SThierry Reding if (err < 0) { 2260fd67e9c6SThierry Reding dev_err(dev, "failed to get runtime PM: %d\n", err); 2261fd67e9c6SThierry Reding return err; 2262fd67e9c6SThierry Reding } 2263fd67e9c6SThierry Reding 2264fd67e9c6SThierry Reding if (dc->soc->has_powergate) { 2265fd67e9c6SThierry Reding err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk, 2266fd67e9c6SThierry Reding dc->rst); 2267fd67e9c6SThierry Reding if (err < 0) { 2268fd67e9c6SThierry Reding dev_err(dev, "failed to power partition: %d\n", err); 2269fd67e9c6SThierry Reding goto put_rpm; 2270fd67e9c6SThierry Reding } 2271fd67e9c6SThierry Reding } else { 2272fd67e9c6SThierry Reding err = clk_prepare_enable(dc->clk); 2273fd67e9c6SThierry Reding if (err < 0) { 2274fd67e9c6SThierry Reding dev_err(dev, "failed to enable clock: %d\n", err); 2275fd67e9c6SThierry Reding goto put_rpm; 2276fd67e9c6SThierry Reding } 2277fd67e9c6SThierry Reding 2278fd67e9c6SThierry Reding err = reset_control_deassert(dc->rst); 2279fd67e9c6SThierry Reding if (err < 0) { 2280fd67e9c6SThierry Reding dev_err(dev, "failed to deassert reset: %d\n", err); 2281fd67e9c6SThierry Reding goto disable_clk; 2282fd67e9c6SThierry Reding } 2283fd67e9c6SThierry Reding } 2284fd67e9c6SThierry Reding 2285fd67e9c6SThierry Reding return 0; 2286fd67e9c6SThierry Reding 2287fd67e9c6SThierry Reding disable_clk: 2288fd67e9c6SThierry Reding clk_disable_unprepare(dc->clk); 2289fd67e9c6SThierry Reding put_rpm: 2290fd67e9c6SThierry Reding pm_runtime_put_sync(dev); 2291fd67e9c6SThierry Reding return err; 2292fd67e9c6SThierry Reding } 2293fd67e9c6SThierry Reding 2294dee8268fSThierry Reding static const struct host1x_client_ops dc_client_ops = { 2295dee8268fSThierry Reding .init = tegra_dc_init, 2296dee8268fSThierry Reding .exit = tegra_dc_exit, 2297fd67e9c6SThierry Reding .suspend = tegra_dc_runtime_suspend, 2298fd67e9c6SThierry Reding .resume = tegra_dc_runtime_resume, 2299dee8268fSThierry Reding }; 2300dee8268fSThierry Reding 23018620fc62SThierry Reding static const struct tegra_dc_soc_info tegra20_dc_soc_info = { 23027116e9a8SThierry Reding .supports_background_color = false, 23038620fc62SThierry Reding .supports_interlacing = false, 2304e687651bSThierry Reding .supports_cursor = false, 2305c134f019SThierry Reding .supports_block_linear = false, 2306a43d0a00SDmitry Osipenko .has_legacy_blending = true, 2307d1f3e1e0SThierry Reding .pitch_align = 8, 23089c012700SThierry Reding .has_powergate = false, 2309f68ba691SDmitry Osipenko .coupled_pm = true, 231047307954SThierry Reding .has_nvdisplay = false, 2311511c7023SThierry Reding .num_primary_formats = ARRAY_SIZE(tegra20_primary_formats), 2312511c7023SThierry Reding .primary_formats = tegra20_primary_formats, 2313511c7023SThierry Reding .num_overlay_formats = ARRAY_SIZE(tegra20_overlay_formats), 2314511c7023SThierry Reding .overlay_formats = tegra20_overlay_formats, 2315e90124cbSThierry Reding .modifiers = tegra20_modifiers, 2316acc6a3a9SDmitry Osipenko .has_win_a_without_filters = true, 2317acc6a3a9SDmitry Osipenko .has_win_c_without_vert_filter = true, 23188620fc62SThierry Reding }; 23198620fc62SThierry Reding 23208620fc62SThierry Reding static const struct tegra_dc_soc_info tegra30_dc_soc_info = { 23217116e9a8SThierry Reding .supports_background_color = false, 23228620fc62SThierry Reding .supports_interlacing = false, 2323e687651bSThierry Reding .supports_cursor = false, 2324c134f019SThierry Reding .supports_block_linear = false, 2325a43d0a00SDmitry Osipenko .has_legacy_blending = true, 2326d1f3e1e0SThierry Reding .pitch_align = 8, 23279c012700SThierry Reding .has_powergate = false, 2328f68ba691SDmitry Osipenko .coupled_pm = false, 232947307954SThierry Reding .has_nvdisplay = false, 2330511c7023SThierry Reding .num_primary_formats = ARRAY_SIZE(tegra20_primary_formats), 2331511c7023SThierry Reding .primary_formats = tegra20_primary_formats, 2332511c7023SThierry Reding .num_overlay_formats = ARRAY_SIZE(tegra20_overlay_formats), 2333511c7023SThierry Reding .overlay_formats = tegra20_overlay_formats, 2334e90124cbSThierry Reding .modifiers = tegra20_modifiers, 2335acc6a3a9SDmitry Osipenko .has_win_a_without_filters = false, 2336acc6a3a9SDmitry Osipenko .has_win_c_without_vert_filter = false, 2337d1f3e1e0SThierry Reding }; 2338d1f3e1e0SThierry Reding 2339d1f3e1e0SThierry Reding static const struct tegra_dc_soc_info tegra114_dc_soc_info = { 23407116e9a8SThierry Reding .supports_background_color = false, 2341d1f3e1e0SThierry Reding .supports_interlacing = false, 2342d1f3e1e0SThierry Reding .supports_cursor = false, 2343d1f3e1e0SThierry Reding .supports_block_linear = false, 2344a43d0a00SDmitry Osipenko .has_legacy_blending = true, 2345d1f3e1e0SThierry Reding .pitch_align = 64, 23469c012700SThierry Reding .has_powergate = true, 2347f68ba691SDmitry Osipenko .coupled_pm = false, 234847307954SThierry Reding .has_nvdisplay = false, 2349511c7023SThierry Reding .num_primary_formats = ARRAY_SIZE(tegra114_primary_formats), 2350511c7023SThierry Reding .primary_formats = tegra114_primary_formats, 2351511c7023SThierry Reding .num_overlay_formats = ARRAY_SIZE(tegra114_overlay_formats), 2352511c7023SThierry Reding .overlay_formats = tegra114_overlay_formats, 2353e90124cbSThierry Reding .modifiers = tegra20_modifiers, 2354acc6a3a9SDmitry Osipenko .has_win_a_without_filters = false, 2355acc6a3a9SDmitry Osipenko .has_win_c_without_vert_filter = false, 23568620fc62SThierry Reding }; 23578620fc62SThierry Reding 23588620fc62SThierry Reding static const struct tegra_dc_soc_info tegra124_dc_soc_info = { 23597116e9a8SThierry Reding .supports_background_color = true, 23608620fc62SThierry Reding .supports_interlacing = true, 2361e687651bSThierry Reding .supports_cursor = true, 2362c134f019SThierry Reding .supports_block_linear = true, 2363a43d0a00SDmitry Osipenko .has_legacy_blending = false, 2364d1f3e1e0SThierry Reding .pitch_align = 64, 23659c012700SThierry Reding .has_powergate = true, 2366f68ba691SDmitry Osipenko .coupled_pm = false, 236747307954SThierry Reding .has_nvdisplay = false, 2368511c7023SThierry Reding .num_primary_formats = ARRAY_SIZE(tegra124_primary_formats), 23699a02d3afSStefan Agner .primary_formats = tegra124_primary_formats, 2370511c7023SThierry Reding .num_overlay_formats = ARRAY_SIZE(tegra124_overlay_formats), 23719a02d3afSStefan Agner .overlay_formats = tegra124_overlay_formats, 2372e90124cbSThierry Reding .modifiers = tegra124_modifiers, 2373acc6a3a9SDmitry Osipenko .has_win_a_without_filters = false, 2374acc6a3a9SDmitry Osipenko .has_win_c_without_vert_filter = false, 23758620fc62SThierry Reding }; 23768620fc62SThierry Reding 23775b4f516fSThierry Reding static const struct tegra_dc_soc_info tegra210_dc_soc_info = { 23787116e9a8SThierry Reding .supports_background_color = true, 23795b4f516fSThierry Reding .supports_interlacing = true, 23805b4f516fSThierry Reding .supports_cursor = true, 23815b4f516fSThierry Reding .supports_block_linear = true, 2382a43d0a00SDmitry Osipenko .has_legacy_blending = false, 23835b4f516fSThierry Reding .pitch_align = 64, 23845b4f516fSThierry Reding .has_powergate = true, 2385f68ba691SDmitry Osipenko .coupled_pm = false, 238647307954SThierry Reding .has_nvdisplay = false, 2387511c7023SThierry Reding .num_primary_formats = ARRAY_SIZE(tegra114_primary_formats), 2388511c7023SThierry Reding .primary_formats = tegra114_primary_formats, 2389511c7023SThierry Reding .num_overlay_formats = ARRAY_SIZE(tegra114_overlay_formats), 2390511c7023SThierry Reding .overlay_formats = tegra114_overlay_formats, 2391e90124cbSThierry Reding .modifiers = tegra124_modifiers, 2392acc6a3a9SDmitry Osipenko .has_win_a_without_filters = false, 2393acc6a3a9SDmitry Osipenko .has_win_c_without_vert_filter = false, 239447307954SThierry Reding }; 239547307954SThierry Reding 239647307954SThierry Reding static const struct tegra_windowgroup_soc tegra186_dc_wgrps[] = { 239747307954SThierry Reding { 239847307954SThierry Reding .index = 0, 239947307954SThierry Reding .dc = 0, 240047307954SThierry Reding .windows = (const unsigned int[]) { 0 }, 240147307954SThierry Reding .num_windows = 1, 240247307954SThierry Reding }, { 240347307954SThierry Reding .index = 1, 240447307954SThierry Reding .dc = 1, 240547307954SThierry Reding .windows = (const unsigned int[]) { 1 }, 240647307954SThierry Reding .num_windows = 1, 240747307954SThierry Reding }, { 240847307954SThierry Reding .index = 2, 240947307954SThierry Reding .dc = 1, 241047307954SThierry Reding .windows = (const unsigned int[]) { 2 }, 241147307954SThierry Reding .num_windows = 1, 241247307954SThierry Reding }, { 241347307954SThierry Reding .index = 3, 241447307954SThierry Reding .dc = 2, 241547307954SThierry Reding .windows = (const unsigned int[]) { 3 }, 241647307954SThierry Reding .num_windows = 1, 241747307954SThierry Reding }, { 241847307954SThierry Reding .index = 4, 241947307954SThierry Reding .dc = 2, 242047307954SThierry Reding .windows = (const unsigned int[]) { 4 }, 242147307954SThierry Reding .num_windows = 1, 242247307954SThierry Reding }, { 242347307954SThierry Reding .index = 5, 242447307954SThierry Reding .dc = 2, 242547307954SThierry Reding .windows = (const unsigned int[]) { 5 }, 242647307954SThierry Reding .num_windows = 1, 242747307954SThierry Reding }, 242847307954SThierry Reding }; 242947307954SThierry Reding 243047307954SThierry Reding static const struct tegra_dc_soc_info tegra186_dc_soc_info = { 243147307954SThierry Reding .supports_background_color = true, 243247307954SThierry Reding .supports_interlacing = true, 243347307954SThierry Reding .supports_cursor = true, 243447307954SThierry Reding .supports_block_linear = true, 2435a43d0a00SDmitry Osipenko .has_legacy_blending = false, 243647307954SThierry Reding .pitch_align = 64, 243747307954SThierry Reding .has_powergate = false, 2438f68ba691SDmitry Osipenko .coupled_pm = false, 243947307954SThierry Reding .has_nvdisplay = true, 244047307954SThierry Reding .wgrps = tegra186_dc_wgrps, 244147307954SThierry Reding .num_wgrps = ARRAY_SIZE(tegra186_dc_wgrps), 24425b4f516fSThierry Reding }; 24435b4f516fSThierry Reding 244447443196SThierry Reding static const struct tegra_windowgroup_soc tegra194_dc_wgrps[] = { 244547443196SThierry Reding { 244647443196SThierry Reding .index = 0, 244747443196SThierry Reding .dc = 0, 244847443196SThierry Reding .windows = (const unsigned int[]) { 0 }, 244947443196SThierry Reding .num_windows = 1, 245047443196SThierry Reding }, { 245147443196SThierry Reding .index = 1, 245247443196SThierry Reding .dc = 1, 245347443196SThierry Reding .windows = (const unsigned int[]) { 1 }, 245447443196SThierry Reding .num_windows = 1, 245547443196SThierry Reding }, { 245647443196SThierry Reding .index = 2, 245747443196SThierry Reding .dc = 1, 245847443196SThierry Reding .windows = (const unsigned int[]) { 2 }, 245947443196SThierry Reding .num_windows = 1, 246047443196SThierry Reding }, { 246147443196SThierry Reding .index = 3, 246247443196SThierry Reding .dc = 2, 246347443196SThierry Reding .windows = (const unsigned int[]) { 3 }, 246447443196SThierry Reding .num_windows = 1, 246547443196SThierry Reding }, { 246647443196SThierry Reding .index = 4, 246747443196SThierry Reding .dc = 2, 246847443196SThierry Reding .windows = (const unsigned int[]) { 4 }, 246947443196SThierry Reding .num_windows = 1, 247047443196SThierry Reding }, { 247147443196SThierry Reding .index = 5, 247247443196SThierry Reding .dc = 2, 247347443196SThierry Reding .windows = (const unsigned int[]) { 5 }, 247447443196SThierry Reding .num_windows = 1, 247547443196SThierry Reding }, 247647443196SThierry Reding }; 247747443196SThierry Reding 247847443196SThierry Reding static const struct tegra_dc_soc_info tegra194_dc_soc_info = { 247947443196SThierry Reding .supports_background_color = true, 248047443196SThierry Reding .supports_interlacing = true, 248147443196SThierry Reding .supports_cursor = true, 248247443196SThierry Reding .supports_block_linear = true, 248347443196SThierry Reding .has_legacy_blending = false, 248447443196SThierry Reding .pitch_align = 64, 248547443196SThierry Reding .has_powergate = false, 248647443196SThierry Reding .coupled_pm = false, 248747443196SThierry Reding .has_nvdisplay = true, 248847443196SThierry Reding .wgrps = tegra194_dc_wgrps, 248947443196SThierry Reding .num_wgrps = ARRAY_SIZE(tegra194_dc_wgrps), 249047443196SThierry Reding }; 249147443196SThierry Reding 24928620fc62SThierry Reding static const struct of_device_id tegra_dc_of_match[] = { 24938620fc62SThierry Reding { 249447443196SThierry Reding .compatible = "nvidia,tegra194-dc", 249547443196SThierry Reding .data = &tegra194_dc_soc_info, 249647443196SThierry Reding }, { 249747307954SThierry Reding .compatible = "nvidia,tegra186-dc", 249847307954SThierry Reding .data = &tegra186_dc_soc_info, 249947307954SThierry Reding }, { 25005b4f516fSThierry Reding .compatible = "nvidia,tegra210-dc", 25015b4f516fSThierry Reding .data = &tegra210_dc_soc_info, 25025b4f516fSThierry Reding }, { 25038620fc62SThierry Reding .compatible = "nvidia,tegra124-dc", 25048620fc62SThierry Reding .data = &tegra124_dc_soc_info, 25058620fc62SThierry Reding }, { 25069c012700SThierry Reding .compatible = "nvidia,tegra114-dc", 25079c012700SThierry Reding .data = &tegra114_dc_soc_info, 25089c012700SThierry Reding }, { 25098620fc62SThierry Reding .compatible = "nvidia,tegra30-dc", 25108620fc62SThierry Reding .data = &tegra30_dc_soc_info, 25118620fc62SThierry Reding }, { 25128620fc62SThierry Reding .compatible = "nvidia,tegra20-dc", 25138620fc62SThierry Reding .data = &tegra20_dc_soc_info, 25148620fc62SThierry Reding }, { 25158620fc62SThierry Reding /* sentinel */ 25168620fc62SThierry Reding } 25178620fc62SThierry Reding }; 2518ef70728cSStephen Warren MODULE_DEVICE_TABLE(of, tegra_dc_of_match); 25198620fc62SThierry Reding 252013411dddSThierry Reding static int tegra_dc_parse_dt(struct tegra_dc *dc) 252113411dddSThierry Reding { 252213411dddSThierry Reding struct device_node *np; 252313411dddSThierry Reding u32 value = 0; 252413411dddSThierry Reding int err; 252513411dddSThierry Reding 252613411dddSThierry Reding err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value); 252713411dddSThierry Reding if (err < 0) { 252813411dddSThierry Reding dev_err(dc->dev, "missing \"nvidia,head\" property\n"); 252913411dddSThierry Reding 253013411dddSThierry Reding /* 253113411dddSThierry Reding * If the nvidia,head property isn't present, try to find the 253213411dddSThierry Reding * correct head number by looking up the position of this 253313411dddSThierry Reding * display controller's node within the device tree. Assuming 253413411dddSThierry Reding * that the nodes are ordered properly in the DTS file and 253513411dddSThierry Reding * that the translation into a flattened device tree blob 253613411dddSThierry Reding * preserves that ordering this will actually yield the right 253713411dddSThierry Reding * head number. 253813411dddSThierry Reding * 253913411dddSThierry Reding * If those assumptions don't hold, this will still work for 254013411dddSThierry Reding * cases where only a single display controller is used. 254113411dddSThierry Reding */ 254213411dddSThierry Reding for_each_matching_node(np, tegra_dc_of_match) { 2543cf6b1744SJulia Lawall if (np == dc->dev->of_node) { 2544cf6b1744SJulia Lawall of_node_put(np); 254513411dddSThierry Reding break; 2546cf6b1744SJulia Lawall } 254713411dddSThierry Reding 254813411dddSThierry Reding value++; 254913411dddSThierry Reding } 255013411dddSThierry Reding } 255113411dddSThierry Reding 255213411dddSThierry Reding dc->pipe = value; 255313411dddSThierry Reding 255413411dddSThierry Reding return 0; 255513411dddSThierry Reding } 255613411dddSThierry Reding 255792ce7e83SSuzuki K Poulose static int tegra_dc_match_by_pipe(struct device *dev, const void *data) 2558f68ba691SDmitry Osipenko { 2559f68ba691SDmitry Osipenko struct tegra_dc *dc = dev_get_drvdata(dev); 256092ce7e83SSuzuki K Poulose unsigned int pipe = (unsigned long)(void *)data; 2561f68ba691SDmitry Osipenko 2562f68ba691SDmitry Osipenko return dc->pipe == pipe; 2563f68ba691SDmitry Osipenko } 2564f68ba691SDmitry Osipenko 2565f68ba691SDmitry Osipenko static int tegra_dc_couple(struct tegra_dc *dc) 2566f68ba691SDmitry Osipenko { 2567f68ba691SDmitry Osipenko /* 2568f68ba691SDmitry Osipenko * On Tegra20, DC1 requires DC0 to be taken out of reset in order to 2569f68ba691SDmitry Osipenko * be enabled, otherwise CPU hangs on writing to CMD_DISPLAY_COMMAND / 2570f68ba691SDmitry Osipenko * POWER_CONTROL registers during CRTC enabling. 2571f68ba691SDmitry Osipenko */ 2572f68ba691SDmitry Osipenko if (dc->soc->coupled_pm && dc->pipe == 1) { 2573a31500feSThierry Reding struct device *companion; 2574a31500feSThierry Reding struct tegra_dc *parent; 2575f68ba691SDmitry Osipenko 2576a31500feSThierry Reding companion = driver_find_device(dc->dev->driver, NULL, (const void *)0, 2577f68ba691SDmitry Osipenko tegra_dc_match_by_pipe); 2578a31500feSThierry Reding if (!companion) 2579f68ba691SDmitry Osipenko return -EPROBE_DEFER; 2580f68ba691SDmitry Osipenko 2581a31500feSThierry Reding parent = dev_get_drvdata(companion); 2582a31500feSThierry Reding dc->client.parent = &parent->client; 2583f68ba691SDmitry Osipenko 2584a31500feSThierry Reding dev_dbg(dc->dev, "coupled to %s\n", dev_name(companion)); 2585f68ba691SDmitry Osipenko } 2586f68ba691SDmitry Osipenko 2587f68ba691SDmitry Osipenko return 0; 2588f68ba691SDmitry Osipenko } 2589f68ba691SDmitry Osipenko 2590dee8268fSThierry Reding static int tegra_dc_probe(struct platform_device *pdev) 2591dee8268fSThierry Reding { 259286044e74SThierry Reding u64 dma_mask = dma_get_mask(pdev->dev.parent); 2593dee8268fSThierry Reding struct tegra_dc *dc; 2594dee8268fSThierry Reding int err; 2595dee8268fSThierry Reding 259686044e74SThierry Reding err = dma_coerce_mask_and_coherent(&pdev->dev, dma_mask); 259786044e74SThierry Reding if (err < 0) { 259886044e74SThierry Reding dev_err(&pdev->dev, "failed to set DMA mask: %d\n", err); 259986044e74SThierry Reding return err; 260086044e74SThierry Reding } 260186044e74SThierry Reding 2602dee8268fSThierry Reding dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL); 2603dee8268fSThierry Reding if (!dc) 2604dee8268fSThierry Reding return -ENOMEM; 2605dee8268fSThierry Reding 2606b9ff7aeaSThierry Reding dc->soc = of_device_get_match_data(&pdev->dev); 26078620fc62SThierry Reding 2608dee8268fSThierry Reding INIT_LIST_HEAD(&dc->list); 2609dee8268fSThierry Reding dc->dev = &pdev->dev; 2610dee8268fSThierry Reding 261113411dddSThierry Reding err = tegra_dc_parse_dt(dc); 261213411dddSThierry Reding if (err < 0) 261313411dddSThierry Reding return err; 261413411dddSThierry Reding 2615f68ba691SDmitry Osipenko err = tegra_dc_couple(dc); 2616f68ba691SDmitry Osipenko if (err < 0) 2617f68ba691SDmitry Osipenko return err; 2618f68ba691SDmitry Osipenko 2619dee8268fSThierry Reding dc->clk = devm_clk_get(&pdev->dev, NULL); 2620dee8268fSThierry Reding if (IS_ERR(dc->clk)) { 2621dee8268fSThierry Reding dev_err(&pdev->dev, "failed to get clock\n"); 2622dee8268fSThierry Reding return PTR_ERR(dc->clk); 2623dee8268fSThierry Reding } 2624dee8268fSThierry Reding 2625ca48080aSStephen Warren dc->rst = devm_reset_control_get(&pdev->dev, "dc"); 2626ca48080aSStephen Warren if (IS_ERR(dc->rst)) { 2627ca48080aSStephen Warren dev_err(&pdev->dev, "failed to get reset\n"); 2628ca48080aSStephen Warren return PTR_ERR(dc->rst); 2629ca48080aSStephen Warren } 2630ca48080aSStephen Warren 2631a2f2f740SThierry Reding /* assert reset and disable clock */ 2632a2f2f740SThierry Reding err = clk_prepare_enable(dc->clk); 2633a2f2f740SThierry Reding if (err < 0) 2634a2f2f740SThierry Reding return err; 2635a2f2f740SThierry Reding 2636a2f2f740SThierry Reding usleep_range(2000, 4000); 2637a2f2f740SThierry Reding 2638a2f2f740SThierry Reding err = reset_control_assert(dc->rst); 2639a2f2f740SThierry Reding if (err < 0) 2640a2f2f740SThierry Reding return err; 2641a2f2f740SThierry Reding 2642a2f2f740SThierry Reding usleep_range(2000, 4000); 2643a2f2f740SThierry Reding 2644a2f2f740SThierry Reding clk_disable_unprepare(dc->clk); 264533a8eb8dSThierry Reding 26469c012700SThierry Reding if (dc->soc->has_powergate) { 26479c012700SThierry Reding if (dc->pipe == 0) 26489c012700SThierry Reding dc->powergate = TEGRA_POWERGATE_DIS; 26499c012700SThierry Reding else 26509c012700SThierry Reding dc->powergate = TEGRA_POWERGATE_DISB; 26519c012700SThierry Reding 265233a8eb8dSThierry Reding tegra_powergate_power_off(dc->powergate); 26539c012700SThierry Reding } 2654dee8268fSThierry Reding 2655a858ac8fSDmitry Osipenko dc->regs = devm_platform_ioremap_resource(pdev, 0); 2656dee8268fSThierry Reding if (IS_ERR(dc->regs)) 2657dee8268fSThierry Reding return PTR_ERR(dc->regs); 2658dee8268fSThierry Reding 2659dee8268fSThierry Reding dc->irq = platform_get_irq(pdev, 0); 26605f1df70fSTang Bin if (dc->irq < 0) 2661dee8268fSThierry Reding return -ENXIO; 2662dee8268fSThierry Reding 2663dee8268fSThierry Reding err = tegra_dc_rgb_probe(dc); 2664dee8268fSThierry Reding if (err < 0 && err != -ENODEV) { 26658f839fb6SDmitry Osipenko const char *level = KERN_ERR; 26668f839fb6SDmitry Osipenko 26678f839fb6SDmitry Osipenko if (err == -EPROBE_DEFER) 26688f839fb6SDmitry Osipenko level = KERN_DEBUG; 26698f839fb6SDmitry Osipenko 26708f839fb6SDmitry Osipenko dev_printk(level, dc->dev, "failed to probe RGB output: %d\n", 26718f839fb6SDmitry Osipenko err); 2672dee8268fSThierry Reding return err; 2673dee8268fSThierry Reding } 2674dee8268fSThierry Reding 267533a8eb8dSThierry Reding platform_set_drvdata(pdev, dc); 267633a8eb8dSThierry Reding pm_runtime_enable(&pdev->dev); 267733a8eb8dSThierry Reding 267833a8eb8dSThierry Reding INIT_LIST_HEAD(&dc->client.list); 267933a8eb8dSThierry Reding dc->client.ops = &dc_client_ops; 268033a8eb8dSThierry Reding dc->client.dev = &pdev->dev; 268133a8eb8dSThierry Reding 2682dee8268fSThierry Reding err = host1x_client_register(&dc->client); 2683dee8268fSThierry Reding if (err < 0) { 2684dee8268fSThierry Reding dev_err(&pdev->dev, "failed to register host1x client: %d\n", 2685dee8268fSThierry Reding err); 26860411ea89SDmitry Osipenko goto disable_pm; 2687dee8268fSThierry Reding } 2688dee8268fSThierry Reding 2689dee8268fSThierry Reding return 0; 26900411ea89SDmitry Osipenko 26910411ea89SDmitry Osipenko disable_pm: 26920411ea89SDmitry Osipenko pm_runtime_disable(&pdev->dev); 26930411ea89SDmitry Osipenko tegra_dc_rgb_remove(dc); 26940411ea89SDmitry Osipenko 26950411ea89SDmitry Osipenko return err; 2696dee8268fSThierry Reding } 2697dee8268fSThierry Reding 2698dee8268fSThierry Reding static int tegra_dc_remove(struct platform_device *pdev) 2699dee8268fSThierry Reding { 2700dee8268fSThierry Reding struct tegra_dc *dc = platform_get_drvdata(pdev); 2701dee8268fSThierry Reding int err; 2702dee8268fSThierry Reding 2703dee8268fSThierry Reding err = host1x_client_unregister(&dc->client); 2704dee8268fSThierry Reding if (err < 0) { 2705dee8268fSThierry Reding dev_err(&pdev->dev, "failed to unregister host1x client: %d\n", 2706dee8268fSThierry Reding err); 2707dee8268fSThierry Reding return err; 2708dee8268fSThierry Reding } 2709dee8268fSThierry Reding 271059d29c0eSThierry Reding err = tegra_dc_rgb_remove(dc); 271159d29c0eSThierry Reding if (err < 0) { 271259d29c0eSThierry Reding dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err); 271359d29c0eSThierry Reding return err; 271459d29c0eSThierry Reding } 271559d29c0eSThierry Reding 271633a8eb8dSThierry Reding pm_runtime_disable(&pdev->dev); 271733a8eb8dSThierry Reding 271833a8eb8dSThierry Reding return 0; 271933a8eb8dSThierry Reding } 272033a8eb8dSThierry Reding 2721dee8268fSThierry Reding struct platform_driver tegra_dc_driver = { 2722dee8268fSThierry Reding .driver = { 2723dee8268fSThierry Reding .name = "tegra-dc", 2724dee8268fSThierry Reding .of_match_table = tegra_dc_of_match, 2725dee8268fSThierry Reding }, 2726dee8268fSThierry Reding .probe = tegra_dc_probe, 2727dee8268fSThierry Reding .remove = tegra_dc_remove, 2728dee8268fSThierry Reding }; 2729