xref: /openbmc/linux/drivers/gpu/drm/tegra/dc.c (revision c134f019abcfaa1cb6e07f6154e92a4f8ce8ddd8)
1dee8268fSThierry Reding /*
2dee8268fSThierry Reding  * Copyright (C) 2012 Avionic Design GmbH
3dee8268fSThierry Reding  * Copyright (C) 2012 NVIDIA CORPORATION.  All rights reserved.
4dee8268fSThierry Reding  *
5dee8268fSThierry Reding  * This program is free software; you can redistribute it and/or modify
6dee8268fSThierry Reding  * it under the terms of the GNU General Public License version 2 as
7dee8268fSThierry Reding  * published by the Free Software Foundation.
8dee8268fSThierry Reding  */
9dee8268fSThierry Reding 
10dee8268fSThierry Reding #include <linux/clk.h>
11dee8268fSThierry Reding #include <linux/debugfs.h>
12ca48080aSStephen Warren #include <linux/reset.h>
13dee8268fSThierry Reding 
14dee8268fSThierry Reding #include "dc.h"
15dee8268fSThierry Reding #include "drm.h"
16dee8268fSThierry Reding #include "gem.h"
17dee8268fSThierry Reding 
188620fc62SThierry Reding struct tegra_dc_soc_info {
198620fc62SThierry Reding 	bool supports_interlacing;
20e687651bSThierry Reding 	bool supports_cursor;
21*c134f019SThierry Reding 	bool supports_block_linear;
228620fc62SThierry Reding };
238620fc62SThierry Reding 
24dee8268fSThierry Reding struct tegra_plane {
25dee8268fSThierry Reding 	struct drm_plane base;
26dee8268fSThierry Reding 	unsigned int index;
27dee8268fSThierry Reding };
28dee8268fSThierry Reding 
29dee8268fSThierry Reding static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane)
30dee8268fSThierry Reding {
31dee8268fSThierry Reding 	return container_of(plane, struct tegra_plane, base);
32dee8268fSThierry Reding }
33dee8268fSThierry Reding 
3410288eeaSThierry Reding static unsigned int tegra_dc_format(uint32_t format, uint32_t *swap)
3510288eeaSThierry Reding {
3610288eeaSThierry Reding 	/* assume no swapping of fetched data */
3710288eeaSThierry Reding 	if (swap)
3810288eeaSThierry Reding 		*swap = BYTE_SWAP_NOSWAP;
3910288eeaSThierry Reding 
4010288eeaSThierry Reding 	switch (format) {
4110288eeaSThierry Reding 	case DRM_FORMAT_XBGR8888:
4210288eeaSThierry Reding 		return WIN_COLOR_DEPTH_R8G8B8A8;
4310288eeaSThierry Reding 
4410288eeaSThierry Reding 	case DRM_FORMAT_XRGB8888:
4510288eeaSThierry Reding 		return WIN_COLOR_DEPTH_B8G8R8A8;
4610288eeaSThierry Reding 
4710288eeaSThierry Reding 	case DRM_FORMAT_RGB565:
4810288eeaSThierry Reding 		return WIN_COLOR_DEPTH_B5G6R5;
4910288eeaSThierry Reding 
5010288eeaSThierry Reding 	case DRM_FORMAT_UYVY:
5110288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr422;
5210288eeaSThierry Reding 
5310288eeaSThierry Reding 	case DRM_FORMAT_YUYV:
5410288eeaSThierry Reding 		if (swap)
5510288eeaSThierry Reding 			*swap = BYTE_SWAP_SWAP2;
5610288eeaSThierry Reding 
5710288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr422;
5810288eeaSThierry Reding 
5910288eeaSThierry Reding 	case DRM_FORMAT_YUV420:
6010288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr420P;
6110288eeaSThierry Reding 
6210288eeaSThierry Reding 	case DRM_FORMAT_YUV422:
6310288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr422P;
6410288eeaSThierry Reding 
6510288eeaSThierry Reding 	default:
6610288eeaSThierry Reding 		break;
6710288eeaSThierry Reding 	}
6810288eeaSThierry Reding 
6910288eeaSThierry Reding 	WARN(1, "unsupported pixel format %u, using default\n", format);
7010288eeaSThierry Reding 	return WIN_COLOR_DEPTH_B8G8R8A8;
7110288eeaSThierry Reding }
7210288eeaSThierry Reding 
7310288eeaSThierry Reding static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar)
7410288eeaSThierry Reding {
7510288eeaSThierry Reding 	switch (format) {
7610288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422:
7710288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422:
7810288eeaSThierry Reding 		if (planar)
7910288eeaSThierry Reding 			*planar = false;
8010288eeaSThierry Reding 
8110288eeaSThierry Reding 		return true;
8210288eeaSThierry Reding 
8310288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr420P:
8410288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV420P:
8510288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422P:
8610288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422P:
8710288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422R:
8810288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422R:
8910288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422RA:
9010288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422RA:
9110288eeaSThierry Reding 		if (planar)
9210288eeaSThierry Reding 			*planar = true;
9310288eeaSThierry Reding 
9410288eeaSThierry Reding 		return true;
9510288eeaSThierry Reding 	}
9610288eeaSThierry Reding 
9710288eeaSThierry Reding 	return false;
9810288eeaSThierry Reding }
9910288eeaSThierry Reding 
10010288eeaSThierry Reding static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
10110288eeaSThierry Reding 				  unsigned int bpp)
10210288eeaSThierry Reding {
10310288eeaSThierry Reding 	fixed20_12 outf = dfixed_init(out);
10410288eeaSThierry Reding 	fixed20_12 inf = dfixed_init(in);
10510288eeaSThierry Reding 	u32 dda_inc;
10610288eeaSThierry Reding 	int max;
10710288eeaSThierry Reding 
10810288eeaSThierry Reding 	if (v)
10910288eeaSThierry Reding 		max = 15;
11010288eeaSThierry Reding 	else {
11110288eeaSThierry Reding 		switch (bpp) {
11210288eeaSThierry Reding 		case 2:
11310288eeaSThierry Reding 			max = 8;
11410288eeaSThierry Reding 			break;
11510288eeaSThierry Reding 
11610288eeaSThierry Reding 		default:
11710288eeaSThierry Reding 			WARN_ON_ONCE(1);
11810288eeaSThierry Reding 			/* fallthrough */
11910288eeaSThierry Reding 		case 4:
12010288eeaSThierry Reding 			max = 4;
12110288eeaSThierry Reding 			break;
12210288eeaSThierry Reding 		}
12310288eeaSThierry Reding 	}
12410288eeaSThierry Reding 
12510288eeaSThierry Reding 	outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
12610288eeaSThierry Reding 	inf.full -= dfixed_const(1);
12710288eeaSThierry Reding 
12810288eeaSThierry Reding 	dda_inc = dfixed_div(inf, outf);
12910288eeaSThierry Reding 	dda_inc = min_t(u32, dda_inc, dfixed_const(max));
13010288eeaSThierry Reding 
13110288eeaSThierry Reding 	return dda_inc;
13210288eeaSThierry Reding }
13310288eeaSThierry Reding 
13410288eeaSThierry Reding static inline u32 compute_initial_dda(unsigned int in)
13510288eeaSThierry Reding {
13610288eeaSThierry Reding 	fixed20_12 inf = dfixed_init(in);
13710288eeaSThierry Reding 	return dfixed_frac(inf);
13810288eeaSThierry Reding }
13910288eeaSThierry Reding 
14010288eeaSThierry Reding static int tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index,
14110288eeaSThierry Reding 				 const struct tegra_dc_window *window)
14210288eeaSThierry Reding {
14310288eeaSThierry Reding 	unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
14410288eeaSThierry Reding 	unsigned long value;
14510288eeaSThierry Reding 	bool yuv, planar;
14610288eeaSThierry Reding 
14710288eeaSThierry Reding 	/*
14810288eeaSThierry Reding 	 * For YUV planar modes, the number of bytes per pixel takes into
14910288eeaSThierry Reding 	 * account only the luma component and therefore is 1.
15010288eeaSThierry Reding 	 */
15110288eeaSThierry Reding 	yuv = tegra_dc_format_is_yuv(window->format, &planar);
15210288eeaSThierry Reding 	if (!yuv)
15310288eeaSThierry Reding 		bpp = window->bits_per_pixel / 8;
15410288eeaSThierry Reding 	else
15510288eeaSThierry Reding 		bpp = planar ? 1 : 2;
15610288eeaSThierry Reding 
15710288eeaSThierry Reding 	value = WINDOW_A_SELECT << index;
15810288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
15910288eeaSThierry Reding 
16010288eeaSThierry Reding 	tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH);
16110288eeaSThierry Reding 	tegra_dc_writel(dc, window->swap, DC_WIN_BYTE_SWAP);
16210288eeaSThierry Reding 
16310288eeaSThierry Reding 	value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
16410288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_POSITION);
16510288eeaSThierry Reding 
16610288eeaSThierry Reding 	value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
16710288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_SIZE);
16810288eeaSThierry Reding 
16910288eeaSThierry Reding 	h_offset = window->src.x * bpp;
17010288eeaSThierry Reding 	v_offset = window->src.y;
17110288eeaSThierry Reding 	h_size = window->src.w * bpp;
17210288eeaSThierry Reding 	v_size = window->src.h;
17310288eeaSThierry Reding 
17410288eeaSThierry Reding 	value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
17510288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE);
17610288eeaSThierry Reding 
17710288eeaSThierry Reding 	/*
17810288eeaSThierry Reding 	 * For DDA computations the number of bytes per pixel for YUV planar
17910288eeaSThierry Reding 	 * modes needs to take into account all Y, U and V components.
18010288eeaSThierry Reding 	 */
18110288eeaSThierry Reding 	if (yuv && planar)
18210288eeaSThierry Reding 		bpp = 2;
18310288eeaSThierry Reding 
18410288eeaSThierry Reding 	h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
18510288eeaSThierry Reding 	v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
18610288eeaSThierry Reding 
18710288eeaSThierry Reding 	value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
18810288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_DDA_INC);
18910288eeaSThierry Reding 
19010288eeaSThierry Reding 	h_dda = compute_initial_dda(window->src.x);
19110288eeaSThierry Reding 	v_dda = compute_initial_dda(window->src.y);
19210288eeaSThierry Reding 
19310288eeaSThierry Reding 	tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA);
19410288eeaSThierry Reding 	tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA);
19510288eeaSThierry Reding 
19610288eeaSThierry Reding 	tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE);
19710288eeaSThierry Reding 	tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE);
19810288eeaSThierry Reding 
19910288eeaSThierry Reding 	tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR);
20010288eeaSThierry Reding 
20110288eeaSThierry Reding 	if (yuv && planar) {
20210288eeaSThierry Reding 		tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U);
20310288eeaSThierry Reding 		tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V);
20410288eeaSThierry Reding 		value = window->stride[1] << 16 | window->stride[0];
20510288eeaSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE);
20610288eeaSThierry Reding 	} else {
20710288eeaSThierry Reding 		tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE);
20810288eeaSThierry Reding 	}
20910288eeaSThierry Reding 
21010288eeaSThierry Reding 	if (window->bottom_up)
21110288eeaSThierry Reding 		v_offset += window->src.h - 1;
21210288eeaSThierry Reding 
21310288eeaSThierry Reding 	tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
21410288eeaSThierry Reding 	tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
21510288eeaSThierry Reding 
216*c134f019SThierry Reding 	if (dc->soc->supports_block_linear) {
217*c134f019SThierry Reding 		unsigned long height = window->tiling.value;
218*c134f019SThierry Reding 
219*c134f019SThierry Reding 		switch (window->tiling.mode) {
220*c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
221*c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_PITCH;
222*c134f019SThierry Reding 			break;
223*c134f019SThierry Reding 
224*c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
225*c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_TILED;
226*c134f019SThierry Reding 			break;
227*c134f019SThierry Reding 
228*c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
229*c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
230*c134f019SThierry Reding 				DC_WINBUF_SURFACE_KIND_BLOCK;
231*c134f019SThierry Reding 			break;
232*c134f019SThierry Reding 		}
233*c134f019SThierry Reding 
234*c134f019SThierry Reding 		tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
23510288eeaSThierry Reding 	} else {
236*c134f019SThierry Reding 		switch (window->tiling.mode) {
237*c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
23810288eeaSThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
23910288eeaSThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_LINEAR;
240*c134f019SThierry Reding 			break;
241*c134f019SThierry Reding 
242*c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
243*c134f019SThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
244*c134f019SThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_TILE;
245*c134f019SThierry Reding 			break;
246*c134f019SThierry Reding 
247*c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
248*c134f019SThierry Reding 			DRM_ERROR("hardware doesn't support block linear mode\n");
249*c134f019SThierry Reding 			return -EINVAL;
25010288eeaSThierry Reding 		}
25110288eeaSThierry Reding 
25210288eeaSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
253*c134f019SThierry Reding 	}
25410288eeaSThierry Reding 
25510288eeaSThierry Reding 	value = WIN_ENABLE;
25610288eeaSThierry Reding 
25710288eeaSThierry Reding 	if (yuv) {
25810288eeaSThierry Reding 		/* setup default colorspace conversion coefficients */
25910288eeaSThierry Reding 		tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF);
26010288eeaSThierry Reding 		tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB);
26110288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR);
26210288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR);
26310288eeaSThierry Reding 		tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG);
26410288eeaSThierry Reding 		tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG);
26510288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB);
26610288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB);
26710288eeaSThierry Reding 
26810288eeaSThierry Reding 		value |= CSC_ENABLE;
26910288eeaSThierry Reding 	} else if (window->bits_per_pixel < 24) {
27010288eeaSThierry Reding 		value |= COLOR_EXPAND;
27110288eeaSThierry Reding 	}
27210288eeaSThierry Reding 
27310288eeaSThierry Reding 	if (window->bottom_up)
27410288eeaSThierry Reding 		value |= V_DIRECTION;
27510288eeaSThierry Reding 
27610288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
27710288eeaSThierry Reding 
27810288eeaSThierry Reding 	/*
27910288eeaSThierry Reding 	 * Disable blending and assume Window A is the bottom-most window,
28010288eeaSThierry Reding 	 * Window C is the top-most window and Window B is in the middle.
28110288eeaSThierry Reding 	 */
28210288eeaSThierry Reding 	tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY);
28310288eeaSThierry Reding 	tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN);
28410288eeaSThierry Reding 
28510288eeaSThierry Reding 	switch (index) {
28610288eeaSThierry Reding 	case 0:
28710288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X);
28810288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
28910288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
29010288eeaSThierry Reding 		break;
29110288eeaSThierry Reding 
29210288eeaSThierry Reding 	case 1:
29310288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
29410288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
29510288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
29610288eeaSThierry Reding 		break;
29710288eeaSThierry Reding 
29810288eeaSThierry Reding 	case 2:
29910288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
30010288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y);
30110288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY);
30210288eeaSThierry Reding 		break;
30310288eeaSThierry Reding 	}
30410288eeaSThierry Reding 
30510288eeaSThierry Reding 	tegra_dc_writel(dc, WIN_A_UPDATE << index, DC_CMD_STATE_CONTROL);
30610288eeaSThierry Reding 	tegra_dc_writel(dc, WIN_A_ACT_REQ << index, DC_CMD_STATE_CONTROL);
30710288eeaSThierry Reding 
30810288eeaSThierry Reding 	return 0;
30910288eeaSThierry Reding }
31010288eeaSThierry Reding 
311dee8268fSThierry Reding static int tegra_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
312dee8268fSThierry Reding 			      struct drm_framebuffer *fb, int crtc_x,
313dee8268fSThierry Reding 			      int crtc_y, unsigned int crtc_w,
314dee8268fSThierry Reding 			      unsigned int crtc_h, uint32_t src_x,
315dee8268fSThierry Reding 			      uint32_t src_y, uint32_t src_w, uint32_t src_h)
316dee8268fSThierry Reding {
317dee8268fSThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
318dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
319dee8268fSThierry Reding 	struct tegra_dc_window window;
320dee8268fSThierry Reding 	unsigned int i;
321*c134f019SThierry Reding 	int err;
322dee8268fSThierry Reding 
323dee8268fSThierry Reding 	memset(&window, 0, sizeof(window));
324dee8268fSThierry Reding 	window.src.x = src_x >> 16;
325dee8268fSThierry Reding 	window.src.y = src_y >> 16;
326dee8268fSThierry Reding 	window.src.w = src_w >> 16;
327dee8268fSThierry Reding 	window.src.h = src_h >> 16;
328dee8268fSThierry Reding 	window.dst.x = crtc_x;
329dee8268fSThierry Reding 	window.dst.y = crtc_y;
330dee8268fSThierry Reding 	window.dst.w = crtc_w;
331dee8268fSThierry Reding 	window.dst.h = crtc_h;
332f925390eSThierry Reding 	window.format = tegra_dc_format(fb->pixel_format, &window.swap);
333dee8268fSThierry Reding 	window.bits_per_pixel = fb->bits_per_pixel;
334db7fbdfdSThierry Reding 	window.bottom_up = tegra_fb_is_bottom_up(fb);
335*c134f019SThierry Reding 
336*c134f019SThierry Reding 	err = tegra_fb_get_tiling(fb, &window.tiling);
337*c134f019SThierry Reding 	if (err < 0)
338*c134f019SThierry Reding 		return err;
339dee8268fSThierry Reding 
340dee8268fSThierry Reding 	for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) {
341dee8268fSThierry Reding 		struct tegra_bo *bo = tegra_fb_get_plane(fb, i);
342dee8268fSThierry Reding 
343dee8268fSThierry Reding 		window.base[i] = bo->paddr + fb->offsets[i];
344dee8268fSThierry Reding 
345dee8268fSThierry Reding 		/*
346dee8268fSThierry Reding 		 * Tegra doesn't support different strides for U and V planes
347dee8268fSThierry Reding 		 * so we display a warning if the user tries to display a
348dee8268fSThierry Reding 		 * framebuffer with such a configuration.
349dee8268fSThierry Reding 		 */
350dee8268fSThierry Reding 		if (i >= 2) {
351dee8268fSThierry Reding 			if (fb->pitches[i] != window.stride[1])
352dee8268fSThierry Reding 				DRM_ERROR("unsupported UV-plane configuration\n");
353dee8268fSThierry Reding 		} else {
354dee8268fSThierry Reding 			window.stride[i] = fb->pitches[i];
355dee8268fSThierry Reding 		}
356dee8268fSThierry Reding 	}
357dee8268fSThierry Reding 
358dee8268fSThierry Reding 	return tegra_dc_setup_window(dc, p->index, &window);
359dee8268fSThierry Reding }
360dee8268fSThierry Reding 
361dee8268fSThierry Reding static int tegra_plane_disable(struct drm_plane *plane)
362dee8268fSThierry Reding {
363dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(plane->crtc);
364dee8268fSThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
365dee8268fSThierry Reding 	unsigned long value;
366dee8268fSThierry Reding 
367dee8268fSThierry Reding 	if (!plane->crtc)
368dee8268fSThierry Reding 		return 0;
369dee8268fSThierry Reding 
370dee8268fSThierry Reding 	value = WINDOW_A_SELECT << p->index;
371dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
372dee8268fSThierry Reding 
373dee8268fSThierry Reding 	value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
374dee8268fSThierry Reding 	value &= ~WIN_ENABLE;
375dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
376dee8268fSThierry Reding 
377dee8268fSThierry Reding 	tegra_dc_writel(dc, WIN_A_UPDATE << p->index, DC_CMD_STATE_CONTROL);
378dee8268fSThierry Reding 	tegra_dc_writel(dc, WIN_A_ACT_REQ << p->index, DC_CMD_STATE_CONTROL);
379dee8268fSThierry Reding 
380dee8268fSThierry Reding 	return 0;
381dee8268fSThierry Reding }
382dee8268fSThierry Reding 
383dee8268fSThierry Reding static void tegra_plane_destroy(struct drm_plane *plane)
384dee8268fSThierry Reding {
385f002abc1SThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
386f002abc1SThierry Reding 
387dee8268fSThierry Reding 	tegra_plane_disable(plane);
388dee8268fSThierry Reding 	drm_plane_cleanup(plane);
389f002abc1SThierry Reding 	kfree(p);
390dee8268fSThierry Reding }
391dee8268fSThierry Reding 
392dee8268fSThierry Reding static const struct drm_plane_funcs tegra_plane_funcs = {
393dee8268fSThierry Reding 	.update_plane = tegra_plane_update,
394dee8268fSThierry Reding 	.disable_plane = tegra_plane_disable,
395dee8268fSThierry Reding 	.destroy = tegra_plane_destroy,
396dee8268fSThierry Reding };
397dee8268fSThierry Reding 
398dee8268fSThierry Reding static const uint32_t plane_formats[] = {
399dee8268fSThierry Reding 	DRM_FORMAT_XBGR8888,
400dee8268fSThierry Reding 	DRM_FORMAT_XRGB8888,
401dee8268fSThierry Reding 	DRM_FORMAT_RGB565,
402dee8268fSThierry Reding 	DRM_FORMAT_UYVY,
403f925390eSThierry Reding 	DRM_FORMAT_YUYV,
404dee8268fSThierry Reding 	DRM_FORMAT_YUV420,
405dee8268fSThierry Reding 	DRM_FORMAT_YUV422,
406dee8268fSThierry Reding };
407dee8268fSThierry Reding 
408dee8268fSThierry Reding static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc)
409dee8268fSThierry Reding {
410dee8268fSThierry Reding 	unsigned int i;
411dee8268fSThierry Reding 	int err = 0;
412dee8268fSThierry Reding 
413dee8268fSThierry Reding 	for (i = 0; i < 2; i++) {
414dee8268fSThierry Reding 		struct tegra_plane *plane;
415dee8268fSThierry Reding 
416f002abc1SThierry Reding 		plane = kzalloc(sizeof(*plane), GFP_KERNEL);
417dee8268fSThierry Reding 		if (!plane)
418dee8268fSThierry Reding 			return -ENOMEM;
419dee8268fSThierry Reding 
420dee8268fSThierry Reding 		plane->index = 1 + i;
421dee8268fSThierry Reding 
422dee8268fSThierry Reding 		err = drm_plane_init(drm, &plane->base, 1 << dc->pipe,
423dee8268fSThierry Reding 				     &tegra_plane_funcs, plane_formats,
424dee8268fSThierry Reding 				     ARRAY_SIZE(plane_formats), false);
425f002abc1SThierry Reding 		if (err < 0) {
426f002abc1SThierry Reding 			kfree(plane);
427dee8268fSThierry Reding 			return err;
428dee8268fSThierry Reding 		}
429f002abc1SThierry Reding 	}
430dee8268fSThierry Reding 
431dee8268fSThierry Reding 	return 0;
432dee8268fSThierry Reding }
433dee8268fSThierry Reding 
434dee8268fSThierry Reding static int tegra_dc_set_base(struct tegra_dc *dc, int x, int y,
435dee8268fSThierry Reding 			     struct drm_framebuffer *fb)
436dee8268fSThierry Reding {
437dee8268fSThierry Reding 	struct tegra_bo *bo = tegra_fb_get_plane(fb, 0);
438db7fbdfdSThierry Reding 	unsigned int h_offset = 0, v_offset = 0;
439*c134f019SThierry Reding 	struct tegra_bo_tiling tiling;
440f925390eSThierry Reding 	unsigned int format, swap;
441dee8268fSThierry Reding 	unsigned long value;
442*c134f019SThierry Reding 	int err;
443*c134f019SThierry Reding 
444*c134f019SThierry Reding 	err = tegra_fb_get_tiling(fb, &tiling);
445*c134f019SThierry Reding 	if (err < 0)
446*c134f019SThierry Reding 		return err;
447dee8268fSThierry Reding 
448dee8268fSThierry Reding 	tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
449dee8268fSThierry Reding 
450dee8268fSThierry Reding 	value = fb->offsets[0] + y * fb->pitches[0] +
451dee8268fSThierry Reding 		x * fb->bits_per_pixel / 8;
452dee8268fSThierry Reding 
453dee8268fSThierry Reding 	tegra_dc_writel(dc, bo->paddr + value, DC_WINBUF_START_ADDR);
454dee8268fSThierry Reding 	tegra_dc_writel(dc, fb->pitches[0], DC_WIN_LINE_STRIDE);
455f925390eSThierry Reding 
456f925390eSThierry Reding 	format = tegra_dc_format(fb->pixel_format, &swap);
457dee8268fSThierry Reding 	tegra_dc_writel(dc, format, DC_WIN_COLOR_DEPTH);
458f925390eSThierry Reding 	tegra_dc_writel(dc, swap, DC_WIN_BYTE_SWAP);
459dee8268fSThierry Reding 
460*c134f019SThierry Reding 	if (dc->soc->supports_block_linear) {
461*c134f019SThierry Reding 		unsigned long height = tiling.value;
462*c134f019SThierry Reding 
463*c134f019SThierry Reding 		switch (tiling.mode) {
464*c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
465*c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_PITCH;
466*c134f019SThierry Reding 			break;
467*c134f019SThierry Reding 
468*c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
469*c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_TILED;
470*c134f019SThierry Reding 			break;
471*c134f019SThierry Reding 
472*c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
473*c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
474*c134f019SThierry Reding 				DC_WINBUF_SURFACE_KIND_BLOCK;
475*c134f019SThierry Reding 			break;
476*c134f019SThierry Reding 		}
477*c134f019SThierry Reding 
478*c134f019SThierry Reding 		tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
479773af77fSThierry Reding 	} else {
480*c134f019SThierry Reding 		switch (tiling.mode) {
481*c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
482773af77fSThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
483773af77fSThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_LINEAR;
484*c134f019SThierry Reding 			break;
485*c134f019SThierry Reding 
486*c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
487*c134f019SThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
488*c134f019SThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_TILE;
489*c134f019SThierry Reding 			break;
490*c134f019SThierry Reding 
491*c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
492*c134f019SThierry Reding 			DRM_ERROR("hardware doesn't support block linear mode\n");
493*c134f019SThierry Reding 			return -EINVAL;
494773af77fSThierry Reding 		}
495773af77fSThierry Reding 
496773af77fSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
497*c134f019SThierry Reding 	}
498773af77fSThierry Reding 
499db7fbdfdSThierry Reding 	/* make sure bottom-up buffers are properly displayed */
500db7fbdfdSThierry Reding 	if (tegra_fb_is_bottom_up(fb)) {
501db7fbdfdSThierry Reding 		value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
502eba66501SThierry Reding 		value |= V_DIRECTION;
503db7fbdfdSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
504db7fbdfdSThierry Reding 
505db7fbdfdSThierry Reding 		v_offset += fb->height - 1;
506db7fbdfdSThierry Reding 	} else {
507db7fbdfdSThierry Reding 		value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
508eba66501SThierry Reding 		value &= ~V_DIRECTION;
509db7fbdfdSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
510db7fbdfdSThierry Reding 	}
511db7fbdfdSThierry Reding 
512db7fbdfdSThierry Reding 	tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
513db7fbdfdSThierry Reding 	tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
514db7fbdfdSThierry Reding 
515dee8268fSThierry Reding 	value = GENERAL_UPDATE | WIN_A_UPDATE;
516dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
517dee8268fSThierry Reding 
518dee8268fSThierry Reding 	value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
519dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
520dee8268fSThierry Reding 
521dee8268fSThierry Reding 	return 0;
522dee8268fSThierry Reding }
523dee8268fSThierry Reding 
524dee8268fSThierry Reding void tegra_dc_enable_vblank(struct tegra_dc *dc)
525dee8268fSThierry Reding {
526dee8268fSThierry Reding 	unsigned long value, flags;
527dee8268fSThierry Reding 
528dee8268fSThierry Reding 	spin_lock_irqsave(&dc->lock, flags);
529dee8268fSThierry Reding 
530dee8268fSThierry Reding 	value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
531dee8268fSThierry Reding 	value |= VBLANK_INT;
532dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
533dee8268fSThierry Reding 
534dee8268fSThierry Reding 	spin_unlock_irqrestore(&dc->lock, flags);
535dee8268fSThierry Reding }
536dee8268fSThierry Reding 
537dee8268fSThierry Reding void tegra_dc_disable_vblank(struct tegra_dc *dc)
538dee8268fSThierry Reding {
539dee8268fSThierry Reding 	unsigned long value, flags;
540dee8268fSThierry Reding 
541dee8268fSThierry Reding 	spin_lock_irqsave(&dc->lock, flags);
542dee8268fSThierry Reding 
543dee8268fSThierry Reding 	value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
544dee8268fSThierry Reding 	value &= ~VBLANK_INT;
545dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
546dee8268fSThierry Reding 
547dee8268fSThierry Reding 	spin_unlock_irqrestore(&dc->lock, flags);
548dee8268fSThierry Reding }
549dee8268fSThierry Reding 
550e687651bSThierry Reding static int tegra_dc_cursor_set2(struct drm_crtc *crtc, struct drm_file *file,
551e687651bSThierry Reding 				uint32_t handle, uint32_t width,
552e687651bSThierry Reding 				uint32_t height, int32_t hot_x, int32_t hot_y)
553e687651bSThierry Reding {
554e687651bSThierry Reding 	unsigned long value = CURSOR_CLIP_DISPLAY;
555e687651bSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
556e687651bSThierry Reding 	struct drm_gem_object *gem;
557e687651bSThierry Reding 	struct tegra_bo *bo = NULL;
558e687651bSThierry Reding 
559e687651bSThierry Reding 	if (!dc->soc->supports_cursor)
560e687651bSThierry Reding 		return -ENXIO;
561e687651bSThierry Reding 
562e687651bSThierry Reding 	if (width != height)
563e687651bSThierry Reding 		return -EINVAL;
564e687651bSThierry Reding 
565e687651bSThierry Reding 	switch (width) {
566e687651bSThierry Reding 	case 32:
567e687651bSThierry Reding 		value |= CURSOR_SIZE_32x32;
568e687651bSThierry Reding 		break;
569e687651bSThierry Reding 
570e687651bSThierry Reding 	case 64:
571e687651bSThierry Reding 		value |= CURSOR_SIZE_64x64;
572e687651bSThierry Reding 		break;
573e687651bSThierry Reding 
574e687651bSThierry Reding 	case 128:
575e687651bSThierry Reding 		value |= CURSOR_SIZE_128x128;
576e687651bSThierry Reding 
577e687651bSThierry Reding 	case 256:
578e687651bSThierry Reding 		value |= CURSOR_SIZE_256x256;
579e687651bSThierry Reding 		break;
580e687651bSThierry Reding 
581e687651bSThierry Reding 	default:
582e687651bSThierry Reding 		return -EINVAL;
583e687651bSThierry Reding 	}
584e687651bSThierry Reding 
585e687651bSThierry Reding 	if (handle) {
586e687651bSThierry Reding 		gem = drm_gem_object_lookup(crtc->dev, file, handle);
587e687651bSThierry Reding 		if (!gem)
588e687651bSThierry Reding 			return -ENOENT;
589e687651bSThierry Reding 
590e687651bSThierry Reding 		bo = to_tegra_bo(gem);
591e687651bSThierry Reding 	}
592e687651bSThierry Reding 
593e687651bSThierry Reding 	if (bo) {
594e687651bSThierry Reding 		unsigned long addr = (bo->paddr & 0xfffffc00) >> 10;
595e687651bSThierry Reding #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
596e687651bSThierry Reding 		unsigned long high = (bo->paddr & 0xfffffffc) >> 32;
597e687651bSThierry Reding #endif
598e687651bSThierry Reding 
599e687651bSThierry Reding 		tegra_dc_writel(dc, value | addr, DC_DISP_CURSOR_START_ADDR);
600e687651bSThierry Reding 
601e687651bSThierry Reding #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
602e687651bSThierry Reding 		tegra_dc_writel(dc, high, DC_DISP_CURSOR_START_ADDR_HI);
603e687651bSThierry Reding #endif
604e687651bSThierry Reding 
605e687651bSThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
606e687651bSThierry Reding 		value |= CURSOR_ENABLE;
607e687651bSThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
608e687651bSThierry Reding 
609e687651bSThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL);
610e687651bSThierry Reding 		value &= ~CURSOR_DST_BLEND_MASK;
611e687651bSThierry Reding 		value &= ~CURSOR_SRC_BLEND_MASK;
612e687651bSThierry Reding 		value |= CURSOR_MODE_NORMAL;
613e687651bSThierry Reding 		value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC;
614e687651bSThierry Reding 		value |= CURSOR_SRC_BLEND_K1_TIMES_SRC;
615e687651bSThierry Reding 		value |= CURSOR_ALPHA;
616e687651bSThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL);
617e687651bSThierry Reding 	} else {
618e687651bSThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
619e687651bSThierry Reding 		value &= ~CURSOR_ENABLE;
620e687651bSThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
621e687651bSThierry Reding 	}
622e687651bSThierry Reding 
623e687651bSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
624e687651bSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ, DC_CMD_STATE_CONTROL);
625e687651bSThierry Reding 
626e687651bSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
627e687651bSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
628e687651bSThierry Reding 
629e687651bSThierry Reding 	return 0;
630e687651bSThierry Reding }
631e687651bSThierry Reding 
632e687651bSThierry Reding static int tegra_dc_cursor_move(struct drm_crtc *crtc, int x, int y)
633e687651bSThierry Reding {
634e687651bSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
635e687651bSThierry Reding 	unsigned long value;
636e687651bSThierry Reding 
637e687651bSThierry Reding 	if (!dc->soc->supports_cursor)
638e687651bSThierry Reding 		return -ENXIO;
639e687651bSThierry Reding 
640e687651bSThierry Reding 	value = ((y & 0x3fff) << 16) | (x & 0x3fff);
641e687651bSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION);
642e687651bSThierry Reding 
643e687651bSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
644e687651bSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ, DC_CMD_STATE_CONTROL);
645e687651bSThierry Reding 
646e687651bSThierry Reding 	/* XXX: only required on generations earlier than Tegra124? */
647e687651bSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
648e687651bSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
649e687651bSThierry Reding 
650e687651bSThierry Reding 	return 0;
651e687651bSThierry Reding }
652e687651bSThierry Reding 
653dee8268fSThierry Reding static void tegra_dc_finish_page_flip(struct tegra_dc *dc)
654dee8268fSThierry Reding {
655dee8268fSThierry Reding 	struct drm_device *drm = dc->base.dev;
656dee8268fSThierry Reding 	struct drm_crtc *crtc = &dc->base;
657dee8268fSThierry Reding 	unsigned long flags, base;
658dee8268fSThierry Reding 	struct tegra_bo *bo;
659dee8268fSThierry Reding 
660dee8268fSThierry Reding 	if (!dc->event)
661dee8268fSThierry Reding 		return;
662dee8268fSThierry Reding 
663f4510a27SMatt Roper 	bo = tegra_fb_get_plane(crtc->primary->fb, 0);
664dee8268fSThierry Reding 
665dee8268fSThierry Reding 	/* check if new start address has been latched */
666dee8268fSThierry Reding 	tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
667dee8268fSThierry Reding 	base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR);
668dee8268fSThierry Reding 	tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
669dee8268fSThierry Reding 
670f4510a27SMatt Roper 	if (base == bo->paddr + crtc->primary->fb->offsets[0]) {
671dee8268fSThierry Reding 		spin_lock_irqsave(&drm->event_lock, flags);
672dee8268fSThierry Reding 		drm_send_vblank_event(drm, dc->pipe, dc->event);
673dee8268fSThierry Reding 		drm_vblank_put(drm, dc->pipe);
674dee8268fSThierry Reding 		dc->event = NULL;
675dee8268fSThierry Reding 		spin_unlock_irqrestore(&drm->event_lock, flags);
676dee8268fSThierry Reding 	}
677dee8268fSThierry Reding }
678dee8268fSThierry Reding 
679dee8268fSThierry Reding void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file)
680dee8268fSThierry Reding {
681dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
682dee8268fSThierry Reding 	struct drm_device *drm = crtc->dev;
683dee8268fSThierry Reding 	unsigned long flags;
684dee8268fSThierry Reding 
685dee8268fSThierry Reding 	spin_lock_irqsave(&drm->event_lock, flags);
686dee8268fSThierry Reding 
687dee8268fSThierry Reding 	if (dc->event && dc->event->base.file_priv == file) {
688dee8268fSThierry Reding 		dc->event->base.destroy(&dc->event->base);
689dee8268fSThierry Reding 		drm_vblank_put(drm, dc->pipe);
690dee8268fSThierry Reding 		dc->event = NULL;
691dee8268fSThierry Reding 	}
692dee8268fSThierry Reding 
693dee8268fSThierry Reding 	spin_unlock_irqrestore(&drm->event_lock, flags);
694dee8268fSThierry Reding }
695dee8268fSThierry Reding 
696dee8268fSThierry Reding static int tegra_dc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
697dee8268fSThierry Reding 			      struct drm_pending_vblank_event *event, uint32_t page_flip_flags)
698dee8268fSThierry Reding {
699dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
700dee8268fSThierry Reding 	struct drm_device *drm = crtc->dev;
701dee8268fSThierry Reding 
702dee8268fSThierry Reding 	if (dc->event)
703dee8268fSThierry Reding 		return -EBUSY;
704dee8268fSThierry Reding 
705dee8268fSThierry Reding 	if (event) {
706dee8268fSThierry Reding 		event->pipe = dc->pipe;
707dee8268fSThierry Reding 		dc->event = event;
708dee8268fSThierry Reding 		drm_vblank_get(drm, dc->pipe);
709dee8268fSThierry Reding 	}
710dee8268fSThierry Reding 
711dee8268fSThierry Reding 	tegra_dc_set_base(dc, 0, 0, fb);
712f4510a27SMatt Roper 	crtc->primary->fb = fb;
713dee8268fSThierry Reding 
714dee8268fSThierry Reding 	return 0;
715dee8268fSThierry Reding }
716dee8268fSThierry Reding 
717f002abc1SThierry Reding static void drm_crtc_clear(struct drm_crtc *crtc)
718f002abc1SThierry Reding {
719f002abc1SThierry Reding 	memset(crtc, 0, sizeof(*crtc));
720f002abc1SThierry Reding }
721f002abc1SThierry Reding 
722f002abc1SThierry Reding static void tegra_dc_destroy(struct drm_crtc *crtc)
723f002abc1SThierry Reding {
724f002abc1SThierry Reding 	drm_crtc_cleanup(crtc);
725f002abc1SThierry Reding 	drm_crtc_clear(crtc);
726f002abc1SThierry Reding }
727f002abc1SThierry Reding 
728dee8268fSThierry Reding static const struct drm_crtc_funcs tegra_crtc_funcs = {
729e687651bSThierry Reding 	.cursor_set2 = tegra_dc_cursor_set2,
730e687651bSThierry Reding 	.cursor_move = tegra_dc_cursor_move,
731dee8268fSThierry Reding 	.page_flip = tegra_dc_page_flip,
732dee8268fSThierry Reding 	.set_config = drm_crtc_helper_set_config,
733f002abc1SThierry Reding 	.destroy = tegra_dc_destroy,
734dee8268fSThierry Reding };
735dee8268fSThierry Reding 
736dee8268fSThierry Reding static void tegra_crtc_disable(struct drm_crtc *crtc)
737dee8268fSThierry Reding {
738f002abc1SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
739dee8268fSThierry Reding 	struct drm_device *drm = crtc->dev;
740dee8268fSThierry Reding 	struct drm_plane *plane;
741dee8268fSThierry Reding 
7422b4c3661SDaniel Vetter 	drm_for_each_legacy_plane(plane, &drm->mode_config.plane_list) {
743dee8268fSThierry Reding 		if (plane->crtc == crtc) {
744dee8268fSThierry Reding 			tegra_plane_disable(plane);
745dee8268fSThierry Reding 			plane->crtc = NULL;
746dee8268fSThierry Reding 
747dee8268fSThierry Reding 			if (plane->fb) {
748dee8268fSThierry Reding 				drm_framebuffer_unreference(plane->fb);
749dee8268fSThierry Reding 				plane->fb = NULL;
750dee8268fSThierry Reding 			}
751dee8268fSThierry Reding 		}
752dee8268fSThierry Reding 	}
753f002abc1SThierry Reding 
754f002abc1SThierry Reding 	drm_vblank_off(drm, dc->pipe);
755dee8268fSThierry Reding }
756dee8268fSThierry Reding 
757dee8268fSThierry Reding static bool tegra_crtc_mode_fixup(struct drm_crtc *crtc,
758dee8268fSThierry Reding 				  const struct drm_display_mode *mode,
759dee8268fSThierry Reding 				  struct drm_display_mode *adjusted)
760dee8268fSThierry Reding {
761dee8268fSThierry Reding 	return true;
762dee8268fSThierry Reding }
763dee8268fSThierry Reding 
764dee8268fSThierry Reding static int tegra_dc_set_timings(struct tegra_dc *dc,
765dee8268fSThierry Reding 				struct drm_display_mode *mode)
766dee8268fSThierry Reding {
7670444c0ffSThierry Reding 	unsigned int h_ref_to_sync = 1;
7680444c0ffSThierry Reding 	unsigned int v_ref_to_sync = 1;
769dee8268fSThierry Reding 	unsigned long value;
770dee8268fSThierry Reding 
771dee8268fSThierry Reding 	tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
772dee8268fSThierry Reding 
773dee8268fSThierry Reding 	value = (v_ref_to_sync << 16) | h_ref_to_sync;
774dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
775dee8268fSThierry Reding 
776dee8268fSThierry Reding 	value = ((mode->vsync_end - mode->vsync_start) << 16) |
777dee8268fSThierry Reding 		((mode->hsync_end - mode->hsync_start) <<  0);
778dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
779dee8268fSThierry Reding 
780dee8268fSThierry Reding 	value = ((mode->vtotal - mode->vsync_end) << 16) |
781dee8268fSThierry Reding 		((mode->htotal - mode->hsync_end) <<  0);
782dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
783dee8268fSThierry Reding 
784dee8268fSThierry Reding 	value = ((mode->vsync_start - mode->vdisplay) << 16) |
785dee8268fSThierry Reding 		((mode->hsync_start - mode->hdisplay) <<  0);
786dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
787dee8268fSThierry Reding 
788dee8268fSThierry Reding 	value = (mode->vdisplay << 16) | mode->hdisplay;
789dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
790dee8268fSThierry Reding 
791dee8268fSThierry Reding 	return 0;
792dee8268fSThierry Reding }
793dee8268fSThierry Reding 
794dee8268fSThierry Reding static int tegra_crtc_setup_clk(struct drm_crtc *crtc,
795dbb3f2f7SThierry Reding 				struct drm_display_mode *mode)
796dee8268fSThierry Reding {
79791eded9bSThierry Reding 	unsigned long pclk = mode->clock * 1000;
798dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
799dee8268fSThierry Reding 	struct tegra_output *output = NULL;
800dee8268fSThierry Reding 	struct drm_encoder *encoder;
801dbb3f2f7SThierry Reding 	unsigned int div;
802dbb3f2f7SThierry Reding 	u32 value;
803dee8268fSThierry Reding 	long err;
804dee8268fSThierry Reding 
805dee8268fSThierry Reding 	list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list, head)
806dee8268fSThierry Reding 		if (encoder->crtc == crtc) {
807dee8268fSThierry Reding 			output = encoder_to_output(encoder);
808dee8268fSThierry Reding 			break;
809dee8268fSThierry Reding 		}
810dee8268fSThierry Reding 
811dee8268fSThierry Reding 	if (!output)
812dee8268fSThierry Reding 		return -ENODEV;
813dee8268fSThierry Reding 
814dee8268fSThierry Reding 	/*
81591eded9bSThierry Reding 	 * This assumes that the parent clock is pll_d_out0 or pll_d2_out
81691eded9bSThierry Reding 	 * respectively, each of which divides the base pll_d by 2.
817dee8268fSThierry Reding 	 */
81891eded9bSThierry Reding 	err = tegra_output_setup_clock(output, dc->clk, pclk, &div);
819dee8268fSThierry Reding 	if (err < 0) {
820dee8268fSThierry Reding 		dev_err(dc->dev, "failed to setup clock: %ld\n", err);
821dee8268fSThierry Reding 		return err;
822dee8268fSThierry Reding 	}
823dee8268fSThierry Reding 
82491eded9bSThierry Reding 	DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk), div);
825dbb3f2f7SThierry Reding 
826dbb3f2f7SThierry Reding 	value = SHIFT_CLK_DIVIDER(div) | PIXEL_CLK_DIVIDER_PCD1;
827dbb3f2f7SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
828dee8268fSThierry Reding 
829dee8268fSThierry Reding 	return 0;
830dee8268fSThierry Reding }
831dee8268fSThierry Reding 
832dee8268fSThierry Reding static int tegra_crtc_mode_set(struct drm_crtc *crtc,
833dee8268fSThierry Reding 			       struct drm_display_mode *mode,
834dee8268fSThierry Reding 			       struct drm_display_mode *adjusted,
835dee8268fSThierry Reding 			       int x, int y, struct drm_framebuffer *old_fb)
836dee8268fSThierry Reding {
837f4510a27SMatt Roper 	struct tegra_bo *bo = tegra_fb_get_plane(crtc->primary->fb, 0);
838dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
839dee8268fSThierry Reding 	struct tegra_dc_window window;
840dbb3f2f7SThierry Reding 	u32 value;
841dee8268fSThierry Reding 	int err;
842dee8268fSThierry Reding 
843dee8268fSThierry Reding 	drm_vblank_pre_modeset(crtc->dev, dc->pipe);
844dee8268fSThierry Reding 
845dbb3f2f7SThierry Reding 	err = tegra_crtc_setup_clk(crtc, mode);
846dee8268fSThierry Reding 	if (err) {
847dee8268fSThierry Reding 		dev_err(dc->dev, "failed to setup clock for CRTC: %d\n", err);
848dee8268fSThierry Reding 		return err;
849dee8268fSThierry Reding 	}
850dee8268fSThierry Reding 
851dee8268fSThierry Reding 	/* program display mode */
852dee8268fSThierry Reding 	tegra_dc_set_timings(dc, mode);
853dee8268fSThierry Reding 
8548620fc62SThierry Reding 	/* interlacing isn't supported yet, so disable it */
8558620fc62SThierry Reding 	if (dc->soc->supports_interlacing) {
8568620fc62SThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
8578620fc62SThierry Reding 		value &= ~INTERLACE_ENABLE;
8588620fc62SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL);
8598620fc62SThierry Reding 	}
8608620fc62SThierry Reding 
861dee8268fSThierry Reding 	/* setup window parameters */
862dee8268fSThierry Reding 	memset(&window, 0, sizeof(window));
863dee8268fSThierry Reding 	window.src.x = 0;
864dee8268fSThierry Reding 	window.src.y = 0;
865dee8268fSThierry Reding 	window.src.w = mode->hdisplay;
866dee8268fSThierry Reding 	window.src.h = mode->vdisplay;
867dee8268fSThierry Reding 	window.dst.x = 0;
868dee8268fSThierry Reding 	window.dst.y = 0;
869dee8268fSThierry Reding 	window.dst.w = mode->hdisplay;
870dee8268fSThierry Reding 	window.dst.h = mode->vdisplay;
871f925390eSThierry Reding 	window.format = tegra_dc_format(crtc->primary->fb->pixel_format,
872f925390eSThierry Reding 					&window.swap);
873f4510a27SMatt Roper 	window.bits_per_pixel = crtc->primary->fb->bits_per_pixel;
874f4510a27SMatt Roper 	window.stride[0] = crtc->primary->fb->pitches[0];
875dee8268fSThierry Reding 	window.base[0] = bo->paddr;
876dee8268fSThierry Reding 
877dee8268fSThierry Reding 	err = tegra_dc_setup_window(dc, 0, &window);
878dee8268fSThierry Reding 	if (err < 0)
879dee8268fSThierry Reding 		dev_err(dc->dev, "failed to enable root plane\n");
880dee8268fSThierry Reding 
881dee8268fSThierry Reding 	return 0;
882dee8268fSThierry Reding }
883dee8268fSThierry Reding 
884dee8268fSThierry Reding static int tegra_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
885dee8268fSThierry Reding 				    struct drm_framebuffer *old_fb)
886dee8268fSThierry Reding {
887dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
888dee8268fSThierry Reding 
889f4510a27SMatt Roper 	return tegra_dc_set_base(dc, x, y, crtc->primary->fb);
890dee8268fSThierry Reding }
891dee8268fSThierry Reding 
892dee8268fSThierry Reding static void tegra_crtc_prepare(struct drm_crtc *crtc)
893dee8268fSThierry Reding {
894dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
895dee8268fSThierry Reding 	unsigned int syncpt;
896dee8268fSThierry Reding 	unsigned long value;
897dee8268fSThierry Reding 
898dee8268fSThierry Reding 	/* hardware initialization */
899ca48080aSStephen Warren 	reset_control_deassert(dc->rst);
900dee8268fSThierry Reding 	usleep_range(10000, 20000);
901dee8268fSThierry Reding 
902dee8268fSThierry Reding 	if (dc->pipe)
903dee8268fSThierry Reding 		syncpt = SYNCPT_VBLANK1;
904dee8268fSThierry Reding 	else
905dee8268fSThierry Reding 		syncpt = SYNCPT_VBLANK0;
906dee8268fSThierry Reding 
907dee8268fSThierry Reding 	/* initialize display controller */
908dee8268fSThierry Reding 	tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
909dee8268fSThierry Reding 	tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC);
910dee8268fSThierry Reding 
911dee8268fSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT;
912dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
913dee8268fSThierry Reding 
914dee8268fSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
915dee8268fSThierry Reding 		WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
916dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
917dee8268fSThierry Reding 
918dee8268fSThierry Reding 	/* initialize timer */
919dee8268fSThierry Reding 	value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
920dee8268fSThierry Reding 		WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
921dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
922dee8268fSThierry Reding 
923dee8268fSThierry Reding 	value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
924dee8268fSThierry Reding 		WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
925dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
926dee8268fSThierry Reding 
927dee8268fSThierry Reding 	value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
928dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
929dee8268fSThierry Reding 
930dee8268fSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
931dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
932dee8268fSThierry Reding }
933dee8268fSThierry Reding 
934dee8268fSThierry Reding static void tegra_crtc_commit(struct drm_crtc *crtc)
935dee8268fSThierry Reding {
936dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
937dee8268fSThierry Reding 	unsigned long value;
938dee8268fSThierry Reding 
939dee8268fSThierry Reding 	value = GENERAL_UPDATE | WIN_A_UPDATE;
940dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
941dee8268fSThierry Reding 
942dee8268fSThierry Reding 	value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
943dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
944dee8268fSThierry Reding 
945dee8268fSThierry Reding 	drm_vblank_post_modeset(crtc->dev, dc->pipe);
946dee8268fSThierry Reding }
947dee8268fSThierry Reding 
948dee8268fSThierry Reding static void tegra_crtc_load_lut(struct drm_crtc *crtc)
949dee8268fSThierry Reding {
950dee8268fSThierry Reding }
951dee8268fSThierry Reding 
952dee8268fSThierry Reding static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
953dee8268fSThierry Reding 	.disable = tegra_crtc_disable,
954dee8268fSThierry Reding 	.mode_fixup = tegra_crtc_mode_fixup,
955dee8268fSThierry Reding 	.mode_set = tegra_crtc_mode_set,
956dee8268fSThierry Reding 	.mode_set_base = tegra_crtc_mode_set_base,
957dee8268fSThierry Reding 	.prepare = tegra_crtc_prepare,
958dee8268fSThierry Reding 	.commit = tegra_crtc_commit,
959dee8268fSThierry Reding 	.load_lut = tegra_crtc_load_lut,
960dee8268fSThierry Reding };
961dee8268fSThierry Reding 
962dee8268fSThierry Reding static irqreturn_t tegra_dc_irq(int irq, void *data)
963dee8268fSThierry Reding {
964dee8268fSThierry Reding 	struct tegra_dc *dc = data;
965dee8268fSThierry Reding 	unsigned long status;
966dee8268fSThierry Reding 
967dee8268fSThierry Reding 	status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
968dee8268fSThierry Reding 	tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
969dee8268fSThierry Reding 
970dee8268fSThierry Reding 	if (status & FRAME_END_INT) {
971dee8268fSThierry Reding 		/*
972dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): frame end\n", __func__);
973dee8268fSThierry Reding 		*/
974dee8268fSThierry Reding 	}
975dee8268fSThierry Reding 
976dee8268fSThierry Reding 	if (status & VBLANK_INT) {
977dee8268fSThierry Reding 		/*
978dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
979dee8268fSThierry Reding 		*/
980dee8268fSThierry Reding 		drm_handle_vblank(dc->base.dev, dc->pipe);
981dee8268fSThierry Reding 		tegra_dc_finish_page_flip(dc);
982dee8268fSThierry Reding 	}
983dee8268fSThierry Reding 
984dee8268fSThierry Reding 	if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
985dee8268fSThierry Reding 		/*
986dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): underflow\n", __func__);
987dee8268fSThierry Reding 		*/
988dee8268fSThierry Reding 	}
989dee8268fSThierry Reding 
990dee8268fSThierry Reding 	return IRQ_HANDLED;
991dee8268fSThierry Reding }
992dee8268fSThierry Reding 
993dee8268fSThierry Reding static int tegra_dc_show_regs(struct seq_file *s, void *data)
994dee8268fSThierry Reding {
995dee8268fSThierry Reding 	struct drm_info_node *node = s->private;
996dee8268fSThierry Reding 	struct tegra_dc *dc = node->info_ent->data;
997dee8268fSThierry Reding 
998dee8268fSThierry Reding #define DUMP_REG(name)						\
999dee8268fSThierry Reding 	seq_printf(s, "%-40s %#05x %08lx\n", #name, name,	\
1000dee8268fSThierry Reding 		   tegra_dc_readl(dc, name))
1001dee8268fSThierry Reding 
1002dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT);
1003dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1004dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR);
1005dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT);
1006dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL);
1007dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR);
1008dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT);
1009dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL);
1010dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR);
1011dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT);
1012dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL);
1013dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR);
1014dee8268fSThierry Reding 	DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC);
1015dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0);
1016dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_COMMAND);
1017dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE);
1018dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL);
1019dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_STATUS);
1020dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_MASK);
1021dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_ENABLE);
1022dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_TYPE);
1023dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_POLARITY);
1024dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE1);
1025dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE2);
1026dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE3);
1027dee8268fSThierry Reding 	DUMP_REG(DC_CMD_STATE_ACCESS);
1028dee8268fSThierry Reding 	DUMP_REG(DC_CMD_STATE_CONTROL);
1029dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER);
1030dee8268fSThierry Reding 	DUMP_REG(DC_CMD_REG_ACT_CONTROL);
1031dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CONTROL);
1032dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CHECKSUM);
1033dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0));
1034dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1));
1035dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2));
1036dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3));
1037dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0));
1038dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1));
1039dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2));
1040dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3));
1041dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0));
1042dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1));
1043dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2));
1044dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3));
1045dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0));
1046dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1));
1047dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2));
1048dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3));
1049dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_DATA(0));
1050dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_DATA(1));
1051dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0));
1052dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1));
1053dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2));
1054dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3));
1055dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4));
1056dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5));
1057dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6));
1058dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_MISC_CONTROL);
1059dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM0_CONTROL);
1060dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE);
1061dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM1_CONTROL);
1062dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE);
1063dee8268fSThierry Reding 	DUMP_REG(DC_COM_SPI_CONTROL);
1064dee8268fSThierry Reding 	DUMP_REG(DC_COM_SPI_START_BYTE);
1065dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB);
1066dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD);
1067dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_CS_DC);
1068dee8268fSThierry Reding 	DUMP_REG(DC_COM_SCRATCH_REGISTER_A);
1069dee8268fSThierry Reding 	DUMP_REG(DC_COM_SCRATCH_REGISTER_B);
1070dee8268fSThierry Reding 	DUMP_REG(DC_COM_GPIO_CTRL);
1071dee8268fSThierry Reding 	DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER);
1072dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED);
1073dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0);
1074dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1);
1075dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_WIN_OPTIONS);
1076dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY);
1077dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1078dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS);
1079dee8268fSThierry Reding 	DUMP_REG(DC_DISP_REF_TO_SYNC);
1080dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SYNC_WIDTH);
1081dee8268fSThierry Reding 	DUMP_REG(DC_DISP_BACK_PORCH);
1082dee8268fSThierry Reding 	DUMP_REG(DC_DISP_ACTIVE);
1083dee8268fSThierry Reding 	DUMP_REG(DC_DISP_FRONT_PORCH);
1084dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_CONTROL);
1085dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_A);
1086dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_B);
1087dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_C);
1088dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_D);
1089dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_CONTROL);
1090dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_A);
1091dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_B);
1092dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_C);
1093dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_D);
1094dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_CONTROL);
1095dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_A);
1096dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_B);
1097dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_C);
1098dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_D);
1099dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_CONTROL);
1100dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_A);
1101dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_B);
1102dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_C);
1103dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_CONTROL);
1104dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_A);
1105dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_B);
1106dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_C);
1107dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE2_CONTROL);
1108dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE2_POSITION_A);
1109dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE3_CONTROL);
1110dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE3_POSITION_A);
1111dee8268fSThierry Reding 	DUMP_REG(DC_DISP_M0_CONTROL);
1112dee8268fSThierry Reding 	DUMP_REG(DC_DISP_M1_CONTROL);
1113dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DI_CONTROL);
1114dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_CONTROL);
1115dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_A);
1116dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_B);
1117dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_C);
1118dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_D);
1119dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL);
1120dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL);
1121dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_COLOR_CONTROL);
1122dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS);
1123dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS);
1124dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS);
1125dee8268fSThierry Reding 	DUMP_REG(DC_DISP_LCD_SPI_OPTIONS);
1126dee8268fSThierry Reding 	DUMP_REG(DC_DISP_BORDER_COLOR);
1127dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY0_LOWER);
1128dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY0_UPPER);
1129dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY1_LOWER);
1130dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY1_UPPER);
1131dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_FOREGROUND);
1132dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_BACKGROUND);
1133dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR);
1134dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS);
1135dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_POSITION);
1136dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_POSITION_NS);
1137dee8268fSThierry Reding 	DUMP_REG(DC_DISP_INIT_SEQ_CONTROL);
1138dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A);
1139dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B);
1140dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C);
1141dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D);
1142dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL);
1143dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST);
1144dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST);
1145dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST);
1146dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST);
1147dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DAC_CRT_CTRL);
1148dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MISC_CONTROL);
1149dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_CONTROL);
1150dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_CSC_COEFF);
1151dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(0));
1152dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(1));
1153dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(2));
1154dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(3));
1155dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(4));
1156dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(5));
1157dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(6));
1158dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(7));
1159dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(8));
1160dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_FLICKER_CONTROL);
1161dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DC_PIXEL_COUNT);
1162dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(0));
1163dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(1));
1164dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(2));
1165dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(3));
1166dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(4));
1167dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(5));
1168dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(6));
1169dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(7));
1170dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(0));
1171dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(1));
1172dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(2));
1173dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(3));
1174dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_CONTROL);
1175dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HW_K_VALUES);
1176dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_MAN_K_VALUES);
1177e687651bSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR_HI);
1178e687651bSThierry Reding 	DUMP_REG(DC_DISP_BLEND_CURSOR_CONTROL);
1179dee8268fSThierry Reding 	DUMP_REG(DC_WIN_WIN_OPTIONS);
1180dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BYTE_SWAP);
1181dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUFFER_CONTROL);
1182dee8268fSThierry Reding 	DUMP_REG(DC_WIN_COLOR_DEPTH);
1183dee8268fSThierry Reding 	DUMP_REG(DC_WIN_POSITION);
1184dee8268fSThierry Reding 	DUMP_REG(DC_WIN_SIZE);
1185dee8268fSThierry Reding 	DUMP_REG(DC_WIN_PRESCALED_SIZE);
1186dee8268fSThierry Reding 	DUMP_REG(DC_WIN_H_INITIAL_DDA);
1187dee8268fSThierry Reding 	DUMP_REG(DC_WIN_V_INITIAL_DDA);
1188dee8268fSThierry Reding 	DUMP_REG(DC_WIN_DDA_INC);
1189dee8268fSThierry Reding 	DUMP_REG(DC_WIN_LINE_STRIDE);
1190dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUF_STRIDE);
1191dee8268fSThierry Reding 	DUMP_REG(DC_WIN_UV_BUF_STRIDE);
1192dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUFFER_ADDR_MODE);
1193dee8268fSThierry Reding 	DUMP_REG(DC_WIN_DV_CONTROL);
1194dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_NOKEY);
1195dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_1WIN);
1196dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_2WIN_X);
1197dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_2WIN_Y);
1198dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_3WIN_XY);
1199dee8268fSThierry Reding 	DUMP_REG(DC_WIN_HP_FETCH_CONTROL);
1200dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR);
1201dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_NS);
1202dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_U);
1203dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_U_NS);
1204dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_V);
1205dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_V_NS);
1206dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_H_OFFSET);
1207dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS);
1208dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_V_OFFSET);
1209dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS);
1210dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_UFLOW_STATUS);
1211dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS);
1212dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS);
1213dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS);
1214dee8268fSThierry Reding 
1215dee8268fSThierry Reding #undef DUMP_REG
1216dee8268fSThierry Reding 
1217dee8268fSThierry Reding 	return 0;
1218dee8268fSThierry Reding }
1219dee8268fSThierry Reding 
1220dee8268fSThierry Reding static struct drm_info_list debugfs_files[] = {
1221dee8268fSThierry Reding 	{ "regs", tegra_dc_show_regs, 0, NULL },
1222dee8268fSThierry Reding };
1223dee8268fSThierry Reding 
1224dee8268fSThierry Reding static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor)
1225dee8268fSThierry Reding {
1226dee8268fSThierry Reding 	unsigned int i;
1227dee8268fSThierry Reding 	char *name;
1228dee8268fSThierry Reding 	int err;
1229dee8268fSThierry Reding 
1230dee8268fSThierry Reding 	name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe);
1231dee8268fSThierry Reding 	dc->debugfs = debugfs_create_dir(name, minor->debugfs_root);
1232dee8268fSThierry Reding 	kfree(name);
1233dee8268fSThierry Reding 
1234dee8268fSThierry Reding 	if (!dc->debugfs)
1235dee8268fSThierry Reding 		return -ENOMEM;
1236dee8268fSThierry Reding 
1237dee8268fSThierry Reding 	dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1238dee8268fSThierry Reding 				    GFP_KERNEL);
1239dee8268fSThierry Reding 	if (!dc->debugfs_files) {
1240dee8268fSThierry Reding 		err = -ENOMEM;
1241dee8268fSThierry Reding 		goto remove;
1242dee8268fSThierry Reding 	}
1243dee8268fSThierry Reding 
1244dee8268fSThierry Reding 	for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1245dee8268fSThierry Reding 		dc->debugfs_files[i].data = dc;
1246dee8268fSThierry Reding 
1247dee8268fSThierry Reding 	err = drm_debugfs_create_files(dc->debugfs_files,
1248dee8268fSThierry Reding 				       ARRAY_SIZE(debugfs_files),
1249dee8268fSThierry Reding 				       dc->debugfs, minor);
1250dee8268fSThierry Reding 	if (err < 0)
1251dee8268fSThierry Reding 		goto free;
1252dee8268fSThierry Reding 
1253dee8268fSThierry Reding 	dc->minor = minor;
1254dee8268fSThierry Reding 
1255dee8268fSThierry Reding 	return 0;
1256dee8268fSThierry Reding 
1257dee8268fSThierry Reding free:
1258dee8268fSThierry Reding 	kfree(dc->debugfs_files);
1259dee8268fSThierry Reding 	dc->debugfs_files = NULL;
1260dee8268fSThierry Reding remove:
1261dee8268fSThierry Reding 	debugfs_remove(dc->debugfs);
1262dee8268fSThierry Reding 	dc->debugfs = NULL;
1263dee8268fSThierry Reding 
1264dee8268fSThierry Reding 	return err;
1265dee8268fSThierry Reding }
1266dee8268fSThierry Reding 
1267dee8268fSThierry Reding static int tegra_dc_debugfs_exit(struct tegra_dc *dc)
1268dee8268fSThierry Reding {
1269dee8268fSThierry Reding 	drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files),
1270dee8268fSThierry Reding 				 dc->minor);
1271dee8268fSThierry Reding 	dc->minor = NULL;
1272dee8268fSThierry Reding 
1273dee8268fSThierry Reding 	kfree(dc->debugfs_files);
1274dee8268fSThierry Reding 	dc->debugfs_files = NULL;
1275dee8268fSThierry Reding 
1276dee8268fSThierry Reding 	debugfs_remove(dc->debugfs);
1277dee8268fSThierry Reding 	dc->debugfs = NULL;
1278dee8268fSThierry Reding 
1279dee8268fSThierry Reding 	return 0;
1280dee8268fSThierry Reding }
1281dee8268fSThierry Reding 
1282dee8268fSThierry Reding static int tegra_dc_init(struct host1x_client *client)
1283dee8268fSThierry Reding {
12849910f5c4SThierry Reding 	struct drm_device *drm = dev_get_drvdata(client->parent);
1285dee8268fSThierry Reding 	struct tegra_dc *dc = host1x_client_to_dc(client);
1286dee8268fSThierry Reding 	int err;
1287dee8268fSThierry Reding 
12889910f5c4SThierry Reding 	drm_crtc_init(drm, &dc->base, &tegra_crtc_funcs);
1289dee8268fSThierry Reding 	drm_mode_crtc_set_gamma_size(&dc->base, 256);
1290dee8268fSThierry Reding 	drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
1291dee8268fSThierry Reding 
12929910f5c4SThierry Reding 	err = tegra_dc_rgb_init(drm, dc);
1293dee8268fSThierry Reding 	if (err < 0 && err != -ENODEV) {
1294dee8268fSThierry Reding 		dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
1295dee8268fSThierry Reding 		return err;
1296dee8268fSThierry Reding 	}
1297dee8268fSThierry Reding 
12989910f5c4SThierry Reding 	err = tegra_dc_add_planes(drm, dc);
1299dee8268fSThierry Reding 	if (err < 0)
1300dee8268fSThierry Reding 		return err;
1301dee8268fSThierry Reding 
1302dee8268fSThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
13039910f5c4SThierry Reding 		err = tegra_dc_debugfs_init(dc, drm->primary);
1304dee8268fSThierry Reding 		if (err < 0)
1305dee8268fSThierry Reding 			dev_err(dc->dev, "debugfs setup failed: %d\n", err);
1306dee8268fSThierry Reding 	}
1307dee8268fSThierry Reding 
1308dee8268fSThierry Reding 	err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
1309dee8268fSThierry Reding 			       dev_name(dc->dev), dc);
1310dee8268fSThierry Reding 	if (err < 0) {
1311dee8268fSThierry Reding 		dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
1312dee8268fSThierry Reding 			err);
1313dee8268fSThierry Reding 		return err;
1314dee8268fSThierry Reding 	}
1315dee8268fSThierry Reding 
1316dee8268fSThierry Reding 	return 0;
1317dee8268fSThierry Reding }
1318dee8268fSThierry Reding 
1319dee8268fSThierry Reding static int tegra_dc_exit(struct host1x_client *client)
1320dee8268fSThierry Reding {
1321dee8268fSThierry Reding 	struct tegra_dc *dc = host1x_client_to_dc(client);
1322dee8268fSThierry Reding 	int err;
1323dee8268fSThierry Reding 
1324dee8268fSThierry Reding 	devm_free_irq(dc->dev, dc->irq, dc);
1325dee8268fSThierry Reding 
1326dee8268fSThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1327dee8268fSThierry Reding 		err = tegra_dc_debugfs_exit(dc);
1328dee8268fSThierry Reding 		if (err < 0)
1329dee8268fSThierry Reding 			dev_err(dc->dev, "debugfs cleanup failed: %d\n", err);
1330dee8268fSThierry Reding 	}
1331dee8268fSThierry Reding 
1332dee8268fSThierry Reding 	err = tegra_dc_rgb_exit(dc);
1333dee8268fSThierry Reding 	if (err) {
1334dee8268fSThierry Reding 		dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
1335dee8268fSThierry Reding 		return err;
1336dee8268fSThierry Reding 	}
1337dee8268fSThierry Reding 
1338dee8268fSThierry Reding 	return 0;
1339dee8268fSThierry Reding }
1340dee8268fSThierry Reding 
1341dee8268fSThierry Reding static const struct host1x_client_ops dc_client_ops = {
1342dee8268fSThierry Reding 	.init = tegra_dc_init,
1343dee8268fSThierry Reding 	.exit = tegra_dc_exit,
1344dee8268fSThierry Reding };
1345dee8268fSThierry Reding 
13468620fc62SThierry Reding static const struct tegra_dc_soc_info tegra20_dc_soc_info = {
13478620fc62SThierry Reding 	.supports_interlacing = false,
1348e687651bSThierry Reding 	.supports_cursor = false,
1349*c134f019SThierry Reding 	.supports_block_linear = false,
13508620fc62SThierry Reding };
13518620fc62SThierry Reding 
13528620fc62SThierry Reding static const struct tegra_dc_soc_info tegra30_dc_soc_info = {
13538620fc62SThierry Reding 	.supports_interlacing = false,
1354e687651bSThierry Reding 	.supports_cursor = false,
1355*c134f019SThierry Reding 	.supports_block_linear = false,
13568620fc62SThierry Reding };
13578620fc62SThierry Reding 
13588620fc62SThierry Reding static const struct tegra_dc_soc_info tegra124_dc_soc_info = {
13598620fc62SThierry Reding 	.supports_interlacing = true,
1360e687651bSThierry Reding 	.supports_cursor = true,
1361*c134f019SThierry Reding 	.supports_block_linear = true,
13628620fc62SThierry Reding };
13638620fc62SThierry Reding 
13648620fc62SThierry Reding static const struct of_device_id tegra_dc_of_match[] = {
13658620fc62SThierry Reding 	{
13668620fc62SThierry Reding 		.compatible = "nvidia,tegra124-dc",
13678620fc62SThierry Reding 		.data = &tegra124_dc_soc_info,
13688620fc62SThierry Reding 	}, {
13698620fc62SThierry Reding 		.compatible = "nvidia,tegra30-dc",
13708620fc62SThierry Reding 		.data = &tegra30_dc_soc_info,
13718620fc62SThierry Reding 	}, {
13728620fc62SThierry Reding 		.compatible = "nvidia,tegra20-dc",
13738620fc62SThierry Reding 		.data = &tegra20_dc_soc_info,
13748620fc62SThierry Reding 	}, {
13758620fc62SThierry Reding 		/* sentinel */
13768620fc62SThierry Reding 	}
13778620fc62SThierry Reding };
13788620fc62SThierry Reding 
137913411dddSThierry Reding static int tegra_dc_parse_dt(struct tegra_dc *dc)
138013411dddSThierry Reding {
138113411dddSThierry Reding 	struct device_node *np;
138213411dddSThierry Reding 	u32 value = 0;
138313411dddSThierry Reding 	int err;
138413411dddSThierry Reding 
138513411dddSThierry Reding 	err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value);
138613411dddSThierry Reding 	if (err < 0) {
138713411dddSThierry Reding 		dev_err(dc->dev, "missing \"nvidia,head\" property\n");
138813411dddSThierry Reding 
138913411dddSThierry Reding 		/*
139013411dddSThierry Reding 		 * If the nvidia,head property isn't present, try to find the
139113411dddSThierry Reding 		 * correct head number by looking up the position of this
139213411dddSThierry Reding 		 * display controller's node within the device tree. Assuming
139313411dddSThierry Reding 		 * that the nodes are ordered properly in the DTS file and
139413411dddSThierry Reding 		 * that the translation into a flattened device tree blob
139513411dddSThierry Reding 		 * preserves that ordering this will actually yield the right
139613411dddSThierry Reding 		 * head number.
139713411dddSThierry Reding 		 *
139813411dddSThierry Reding 		 * If those assumptions don't hold, this will still work for
139913411dddSThierry Reding 		 * cases where only a single display controller is used.
140013411dddSThierry Reding 		 */
140113411dddSThierry Reding 		for_each_matching_node(np, tegra_dc_of_match) {
140213411dddSThierry Reding 			if (np == dc->dev->of_node)
140313411dddSThierry Reding 				break;
140413411dddSThierry Reding 
140513411dddSThierry Reding 			value++;
140613411dddSThierry Reding 		}
140713411dddSThierry Reding 	}
140813411dddSThierry Reding 
140913411dddSThierry Reding 	dc->pipe = value;
141013411dddSThierry Reding 
141113411dddSThierry Reding 	return 0;
141213411dddSThierry Reding }
141313411dddSThierry Reding 
1414dee8268fSThierry Reding static int tegra_dc_probe(struct platform_device *pdev)
1415dee8268fSThierry Reding {
14168620fc62SThierry Reding 	const struct of_device_id *id;
1417dee8268fSThierry Reding 	struct resource *regs;
1418dee8268fSThierry Reding 	struct tegra_dc *dc;
1419dee8268fSThierry Reding 	int err;
1420dee8268fSThierry Reding 
1421dee8268fSThierry Reding 	dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1422dee8268fSThierry Reding 	if (!dc)
1423dee8268fSThierry Reding 		return -ENOMEM;
1424dee8268fSThierry Reding 
14258620fc62SThierry Reding 	id = of_match_node(tegra_dc_of_match, pdev->dev.of_node);
14268620fc62SThierry Reding 	if (!id)
14278620fc62SThierry Reding 		return -ENODEV;
14288620fc62SThierry Reding 
1429dee8268fSThierry Reding 	spin_lock_init(&dc->lock);
1430dee8268fSThierry Reding 	INIT_LIST_HEAD(&dc->list);
1431dee8268fSThierry Reding 	dc->dev = &pdev->dev;
14328620fc62SThierry Reding 	dc->soc = id->data;
1433dee8268fSThierry Reding 
143413411dddSThierry Reding 	err = tegra_dc_parse_dt(dc);
143513411dddSThierry Reding 	if (err < 0)
143613411dddSThierry Reding 		return err;
143713411dddSThierry Reding 
1438dee8268fSThierry Reding 	dc->clk = devm_clk_get(&pdev->dev, NULL);
1439dee8268fSThierry Reding 	if (IS_ERR(dc->clk)) {
1440dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to get clock\n");
1441dee8268fSThierry Reding 		return PTR_ERR(dc->clk);
1442dee8268fSThierry Reding 	}
1443dee8268fSThierry Reding 
1444ca48080aSStephen Warren 	dc->rst = devm_reset_control_get(&pdev->dev, "dc");
1445ca48080aSStephen Warren 	if (IS_ERR(dc->rst)) {
1446ca48080aSStephen Warren 		dev_err(&pdev->dev, "failed to get reset\n");
1447ca48080aSStephen Warren 		return PTR_ERR(dc->rst);
1448ca48080aSStephen Warren 	}
1449ca48080aSStephen Warren 
1450dee8268fSThierry Reding 	err = clk_prepare_enable(dc->clk);
1451dee8268fSThierry Reding 	if (err < 0)
1452dee8268fSThierry Reding 		return err;
1453dee8268fSThierry Reding 
1454dee8268fSThierry Reding 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1455dee8268fSThierry Reding 	dc->regs = devm_ioremap_resource(&pdev->dev, regs);
1456dee8268fSThierry Reding 	if (IS_ERR(dc->regs))
1457dee8268fSThierry Reding 		return PTR_ERR(dc->regs);
1458dee8268fSThierry Reding 
1459dee8268fSThierry Reding 	dc->irq = platform_get_irq(pdev, 0);
1460dee8268fSThierry Reding 	if (dc->irq < 0) {
1461dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to get IRQ\n");
1462dee8268fSThierry Reding 		return -ENXIO;
1463dee8268fSThierry Reding 	}
1464dee8268fSThierry Reding 
1465dee8268fSThierry Reding 	INIT_LIST_HEAD(&dc->client.list);
1466dee8268fSThierry Reding 	dc->client.ops = &dc_client_ops;
1467dee8268fSThierry Reding 	dc->client.dev = &pdev->dev;
1468dee8268fSThierry Reding 
1469dee8268fSThierry Reding 	err = tegra_dc_rgb_probe(dc);
1470dee8268fSThierry Reding 	if (err < 0 && err != -ENODEV) {
1471dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
1472dee8268fSThierry Reding 		return err;
1473dee8268fSThierry Reding 	}
1474dee8268fSThierry Reding 
1475dee8268fSThierry Reding 	err = host1x_client_register(&dc->client);
1476dee8268fSThierry Reding 	if (err < 0) {
1477dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
1478dee8268fSThierry Reding 			err);
1479dee8268fSThierry Reding 		return err;
1480dee8268fSThierry Reding 	}
1481dee8268fSThierry Reding 
1482dee8268fSThierry Reding 	platform_set_drvdata(pdev, dc);
1483dee8268fSThierry Reding 
1484dee8268fSThierry Reding 	return 0;
1485dee8268fSThierry Reding }
1486dee8268fSThierry Reding 
1487dee8268fSThierry Reding static int tegra_dc_remove(struct platform_device *pdev)
1488dee8268fSThierry Reding {
1489dee8268fSThierry Reding 	struct tegra_dc *dc = platform_get_drvdata(pdev);
1490dee8268fSThierry Reding 	int err;
1491dee8268fSThierry Reding 
1492dee8268fSThierry Reding 	err = host1x_client_unregister(&dc->client);
1493dee8268fSThierry Reding 	if (err < 0) {
1494dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
1495dee8268fSThierry Reding 			err);
1496dee8268fSThierry Reding 		return err;
1497dee8268fSThierry Reding 	}
1498dee8268fSThierry Reding 
149959d29c0eSThierry Reding 	err = tegra_dc_rgb_remove(dc);
150059d29c0eSThierry Reding 	if (err < 0) {
150159d29c0eSThierry Reding 		dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err);
150259d29c0eSThierry Reding 		return err;
150359d29c0eSThierry Reding 	}
150459d29c0eSThierry Reding 
1505dee8268fSThierry Reding 	clk_disable_unprepare(dc->clk);
1506dee8268fSThierry Reding 
1507dee8268fSThierry Reding 	return 0;
1508dee8268fSThierry Reding }
1509dee8268fSThierry Reding 
1510dee8268fSThierry Reding struct platform_driver tegra_dc_driver = {
1511dee8268fSThierry Reding 	.driver = {
1512dee8268fSThierry Reding 		.name = "tegra-dc",
1513dee8268fSThierry Reding 		.owner = THIS_MODULE,
1514dee8268fSThierry Reding 		.of_match_table = tegra_dc_of_match,
1515dee8268fSThierry Reding 	},
1516dee8268fSThierry Reding 	.probe = tegra_dc_probe,
1517dee8268fSThierry Reding 	.remove = tegra_dc_remove,
1518dee8268fSThierry Reding };
1519