1dee8268fSThierry Reding /* 2dee8268fSThierry Reding * Copyright (C) 2012 Avionic Design GmbH 3dee8268fSThierry Reding * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved. 4dee8268fSThierry Reding * 5dee8268fSThierry Reding * This program is free software; you can redistribute it and/or modify 6dee8268fSThierry Reding * it under the terms of the GNU General Public License version 2 as 7dee8268fSThierry Reding * published by the Free Software Foundation. 8dee8268fSThierry Reding */ 9dee8268fSThierry Reding 10dee8268fSThierry Reding #include <linux/clk.h> 11dee8268fSThierry Reding #include <linux/debugfs.h> 12df06b759SThierry Reding #include <linux/iommu.h> 13ca48080aSStephen Warren #include <linux/reset.h> 14dee8268fSThierry Reding 159c012700SThierry Reding #include <soc/tegra/pmc.h> 169c012700SThierry Reding 17dee8268fSThierry Reding #include "dc.h" 18dee8268fSThierry Reding #include "drm.h" 19dee8268fSThierry Reding #include "gem.h" 20dee8268fSThierry Reding 219d44189fSThierry Reding #include <drm/drm_atomic.h> 224aa3df71SThierry Reding #include <drm/drm_atomic_helper.h> 233cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 243cb9ae4fSDaniel Vetter 258620fc62SThierry Reding struct tegra_dc_soc_info { 2642d0659bSThierry Reding bool supports_border_color; 278620fc62SThierry Reding bool supports_interlacing; 28e687651bSThierry Reding bool supports_cursor; 29c134f019SThierry Reding bool supports_block_linear; 30d1f3e1e0SThierry Reding unsigned int pitch_align; 319c012700SThierry Reding bool has_powergate; 328620fc62SThierry Reding }; 338620fc62SThierry Reding 34dee8268fSThierry Reding struct tegra_plane { 35dee8268fSThierry Reding struct drm_plane base; 36dee8268fSThierry Reding unsigned int index; 37dee8268fSThierry Reding }; 38dee8268fSThierry Reding 39dee8268fSThierry Reding static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane) 40dee8268fSThierry Reding { 41dee8268fSThierry Reding return container_of(plane, struct tegra_plane, base); 42dee8268fSThierry Reding } 43dee8268fSThierry Reding 44ca915b10SThierry Reding struct tegra_dc_state { 45ca915b10SThierry Reding struct drm_crtc_state base; 46ca915b10SThierry Reding 47ca915b10SThierry Reding struct clk *clk; 48ca915b10SThierry Reding unsigned long pclk; 49ca915b10SThierry Reding unsigned int div; 5047802b09SThierry Reding 5147802b09SThierry Reding u32 planes; 52ca915b10SThierry Reding }; 53ca915b10SThierry Reding 54ca915b10SThierry Reding static inline struct tegra_dc_state *to_dc_state(struct drm_crtc_state *state) 55ca915b10SThierry Reding { 56ca915b10SThierry Reding if (state) 57ca915b10SThierry Reding return container_of(state, struct tegra_dc_state, base); 58ca915b10SThierry Reding 59ca915b10SThierry Reding return NULL; 60ca915b10SThierry Reding } 61ca915b10SThierry Reding 62*8f604f8cSThierry Reding struct tegra_plane_state { 63*8f604f8cSThierry Reding struct drm_plane_state base; 64*8f604f8cSThierry Reding 65*8f604f8cSThierry Reding struct tegra_bo_tiling tiling; 66*8f604f8cSThierry Reding u32 format; 67*8f604f8cSThierry Reding u32 swap; 68*8f604f8cSThierry Reding }; 69*8f604f8cSThierry Reding 70*8f604f8cSThierry Reding static inline struct tegra_plane_state * 71*8f604f8cSThierry Reding to_tegra_plane_state(struct drm_plane_state *state) 72*8f604f8cSThierry Reding { 73*8f604f8cSThierry Reding if (state) 74*8f604f8cSThierry Reding return container_of(state, struct tegra_plane_state, base); 75*8f604f8cSThierry Reding 76*8f604f8cSThierry Reding return NULL; 77*8f604f8cSThierry Reding } 78*8f604f8cSThierry Reding 79d700ba7aSThierry Reding /* 8086df256fSThierry Reding * Reads the active copy of a register. This takes the dc->lock spinlock to 8186df256fSThierry Reding * prevent races with the VBLANK processing which also needs access to the 8286df256fSThierry Reding * active copy of some registers. 8386df256fSThierry Reding */ 8486df256fSThierry Reding static u32 tegra_dc_readl_active(struct tegra_dc *dc, unsigned long offset) 8586df256fSThierry Reding { 8686df256fSThierry Reding unsigned long flags; 8786df256fSThierry Reding u32 value; 8886df256fSThierry Reding 8986df256fSThierry Reding spin_lock_irqsave(&dc->lock, flags); 9086df256fSThierry Reding 9186df256fSThierry Reding tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS); 9286df256fSThierry Reding value = tegra_dc_readl(dc, offset); 9386df256fSThierry Reding tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS); 9486df256fSThierry Reding 9586df256fSThierry Reding spin_unlock_irqrestore(&dc->lock, flags); 9686df256fSThierry Reding return value; 9786df256fSThierry Reding } 9886df256fSThierry Reding 9986df256fSThierry Reding /* 100d700ba7aSThierry Reding * Double-buffered registers have two copies: ASSEMBLY and ACTIVE. When the 101d700ba7aSThierry Reding * *_ACT_REQ bits are set the ASSEMBLY copy is latched into the ACTIVE copy. 102d700ba7aSThierry Reding * Latching happens mmediately if the display controller is in STOP mode or 103d700ba7aSThierry Reding * on the next frame boundary otherwise. 104d700ba7aSThierry Reding * 105d700ba7aSThierry Reding * Triple-buffered registers have three copies: ASSEMBLY, ARM and ACTIVE. The 106d700ba7aSThierry Reding * ASSEMBLY copy is latched into the ARM copy immediately after *_UPDATE bits 107d700ba7aSThierry Reding * are written. When the *_ACT_REQ bits are written, the ARM copy is latched 108d700ba7aSThierry Reding * into the ACTIVE copy, either immediately if the display controller is in 109d700ba7aSThierry Reding * STOP mode, or at the next frame boundary otherwise. 110d700ba7aSThierry Reding */ 11162b9e063SThierry Reding void tegra_dc_commit(struct tegra_dc *dc) 112205d48edSThierry Reding { 113205d48edSThierry Reding tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL); 114205d48edSThierry Reding tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL); 115205d48edSThierry Reding } 116205d48edSThierry Reding 117*8f604f8cSThierry Reding static int tegra_dc_format(u32 fourcc, u32 *format, u32 *swap) 11810288eeaSThierry Reding { 11910288eeaSThierry Reding /* assume no swapping of fetched data */ 12010288eeaSThierry Reding if (swap) 12110288eeaSThierry Reding *swap = BYTE_SWAP_NOSWAP; 12210288eeaSThierry Reding 123*8f604f8cSThierry Reding switch (fourcc) { 12410288eeaSThierry Reding case DRM_FORMAT_XBGR8888: 125*8f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_R8G8B8A8; 126*8f604f8cSThierry Reding break; 12710288eeaSThierry Reding 12810288eeaSThierry Reding case DRM_FORMAT_XRGB8888: 129*8f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_B8G8R8A8; 130*8f604f8cSThierry Reding break; 13110288eeaSThierry Reding 13210288eeaSThierry Reding case DRM_FORMAT_RGB565: 133*8f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_B5G6R5; 134*8f604f8cSThierry Reding break; 13510288eeaSThierry Reding 13610288eeaSThierry Reding case DRM_FORMAT_UYVY: 137*8f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_YCbCr422; 138*8f604f8cSThierry Reding break; 13910288eeaSThierry Reding 14010288eeaSThierry Reding case DRM_FORMAT_YUYV: 14110288eeaSThierry Reding if (swap) 14210288eeaSThierry Reding *swap = BYTE_SWAP_SWAP2; 14310288eeaSThierry Reding 144*8f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_YCbCr422; 145*8f604f8cSThierry Reding break; 14610288eeaSThierry Reding 14710288eeaSThierry Reding case DRM_FORMAT_YUV420: 148*8f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_YCbCr420P; 149*8f604f8cSThierry Reding break; 15010288eeaSThierry Reding 15110288eeaSThierry Reding case DRM_FORMAT_YUV422: 152*8f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_YCbCr422P; 153*8f604f8cSThierry Reding break; 15410288eeaSThierry Reding 15510288eeaSThierry Reding default: 156*8f604f8cSThierry Reding return -EINVAL; 15710288eeaSThierry Reding } 15810288eeaSThierry Reding 159*8f604f8cSThierry Reding return 0; 16010288eeaSThierry Reding } 16110288eeaSThierry Reding 16210288eeaSThierry Reding static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar) 16310288eeaSThierry Reding { 16410288eeaSThierry Reding switch (format) { 16510288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr422: 16610288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV422: 16710288eeaSThierry Reding if (planar) 16810288eeaSThierry Reding *planar = false; 16910288eeaSThierry Reding 17010288eeaSThierry Reding return true; 17110288eeaSThierry Reding 17210288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr420P: 17310288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV420P: 17410288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr422P: 17510288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV422P: 17610288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr422R: 17710288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV422R: 17810288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr422RA: 17910288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV422RA: 18010288eeaSThierry Reding if (planar) 18110288eeaSThierry Reding *planar = true; 18210288eeaSThierry Reding 18310288eeaSThierry Reding return true; 18410288eeaSThierry Reding } 18510288eeaSThierry Reding 186fb35c6b6SThierry Reding if (planar) 187fb35c6b6SThierry Reding *planar = false; 188fb35c6b6SThierry Reding 18910288eeaSThierry Reding return false; 19010288eeaSThierry Reding } 19110288eeaSThierry Reding 19210288eeaSThierry Reding static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v, 19310288eeaSThierry Reding unsigned int bpp) 19410288eeaSThierry Reding { 19510288eeaSThierry Reding fixed20_12 outf = dfixed_init(out); 19610288eeaSThierry Reding fixed20_12 inf = dfixed_init(in); 19710288eeaSThierry Reding u32 dda_inc; 19810288eeaSThierry Reding int max; 19910288eeaSThierry Reding 20010288eeaSThierry Reding if (v) 20110288eeaSThierry Reding max = 15; 20210288eeaSThierry Reding else { 20310288eeaSThierry Reding switch (bpp) { 20410288eeaSThierry Reding case 2: 20510288eeaSThierry Reding max = 8; 20610288eeaSThierry Reding break; 20710288eeaSThierry Reding 20810288eeaSThierry Reding default: 20910288eeaSThierry Reding WARN_ON_ONCE(1); 21010288eeaSThierry Reding /* fallthrough */ 21110288eeaSThierry Reding case 4: 21210288eeaSThierry Reding max = 4; 21310288eeaSThierry Reding break; 21410288eeaSThierry Reding } 21510288eeaSThierry Reding } 21610288eeaSThierry Reding 21710288eeaSThierry Reding outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1)); 21810288eeaSThierry Reding inf.full -= dfixed_const(1); 21910288eeaSThierry Reding 22010288eeaSThierry Reding dda_inc = dfixed_div(inf, outf); 22110288eeaSThierry Reding dda_inc = min_t(u32, dda_inc, dfixed_const(max)); 22210288eeaSThierry Reding 22310288eeaSThierry Reding return dda_inc; 22410288eeaSThierry Reding } 22510288eeaSThierry Reding 22610288eeaSThierry Reding static inline u32 compute_initial_dda(unsigned int in) 22710288eeaSThierry Reding { 22810288eeaSThierry Reding fixed20_12 inf = dfixed_init(in); 22910288eeaSThierry Reding return dfixed_frac(inf); 23010288eeaSThierry Reding } 23110288eeaSThierry Reding 2324aa3df71SThierry Reding static void tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index, 23310288eeaSThierry Reding const struct tegra_dc_window *window) 23410288eeaSThierry Reding { 23510288eeaSThierry Reding unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp; 23693396d0fSSean Paul unsigned long value, flags; 23710288eeaSThierry Reding bool yuv, planar; 23810288eeaSThierry Reding 23910288eeaSThierry Reding /* 24010288eeaSThierry Reding * For YUV planar modes, the number of bytes per pixel takes into 24110288eeaSThierry Reding * account only the luma component and therefore is 1. 24210288eeaSThierry Reding */ 24310288eeaSThierry Reding yuv = tegra_dc_format_is_yuv(window->format, &planar); 24410288eeaSThierry Reding if (!yuv) 24510288eeaSThierry Reding bpp = window->bits_per_pixel / 8; 24610288eeaSThierry Reding else 24710288eeaSThierry Reding bpp = planar ? 1 : 2; 24810288eeaSThierry Reding 24993396d0fSSean Paul spin_lock_irqsave(&dc->lock, flags); 25093396d0fSSean Paul 25110288eeaSThierry Reding value = WINDOW_A_SELECT << index; 25210288eeaSThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER); 25310288eeaSThierry Reding 25410288eeaSThierry Reding tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH); 25510288eeaSThierry Reding tegra_dc_writel(dc, window->swap, DC_WIN_BYTE_SWAP); 25610288eeaSThierry Reding 25710288eeaSThierry Reding value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x); 25810288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_POSITION); 25910288eeaSThierry Reding 26010288eeaSThierry Reding value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w); 26110288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_SIZE); 26210288eeaSThierry Reding 26310288eeaSThierry Reding h_offset = window->src.x * bpp; 26410288eeaSThierry Reding v_offset = window->src.y; 26510288eeaSThierry Reding h_size = window->src.w * bpp; 26610288eeaSThierry Reding v_size = window->src.h; 26710288eeaSThierry Reding 26810288eeaSThierry Reding value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size); 26910288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE); 27010288eeaSThierry Reding 27110288eeaSThierry Reding /* 27210288eeaSThierry Reding * For DDA computations the number of bytes per pixel for YUV planar 27310288eeaSThierry Reding * modes needs to take into account all Y, U and V components. 27410288eeaSThierry Reding */ 27510288eeaSThierry Reding if (yuv && planar) 27610288eeaSThierry Reding bpp = 2; 27710288eeaSThierry Reding 27810288eeaSThierry Reding h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp); 27910288eeaSThierry Reding v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp); 28010288eeaSThierry Reding 28110288eeaSThierry Reding value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda); 28210288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_DDA_INC); 28310288eeaSThierry Reding 28410288eeaSThierry Reding h_dda = compute_initial_dda(window->src.x); 28510288eeaSThierry Reding v_dda = compute_initial_dda(window->src.y); 28610288eeaSThierry Reding 28710288eeaSThierry Reding tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA); 28810288eeaSThierry Reding tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA); 28910288eeaSThierry Reding 29010288eeaSThierry Reding tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE); 29110288eeaSThierry Reding tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE); 29210288eeaSThierry Reding 29310288eeaSThierry Reding tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR); 29410288eeaSThierry Reding 29510288eeaSThierry Reding if (yuv && planar) { 29610288eeaSThierry Reding tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U); 29710288eeaSThierry Reding tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V); 29810288eeaSThierry Reding value = window->stride[1] << 16 | window->stride[0]; 29910288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE); 30010288eeaSThierry Reding } else { 30110288eeaSThierry Reding tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE); 30210288eeaSThierry Reding } 30310288eeaSThierry Reding 30410288eeaSThierry Reding if (window->bottom_up) 30510288eeaSThierry Reding v_offset += window->src.h - 1; 30610288eeaSThierry Reding 30710288eeaSThierry Reding tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET); 30810288eeaSThierry Reding tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET); 30910288eeaSThierry Reding 310c134f019SThierry Reding if (dc->soc->supports_block_linear) { 311c134f019SThierry Reding unsigned long height = window->tiling.value; 312c134f019SThierry Reding 313c134f019SThierry Reding switch (window->tiling.mode) { 314c134f019SThierry Reding case TEGRA_BO_TILING_MODE_PITCH: 315c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_PITCH; 316c134f019SThierry Reding break; 317c134f019SThierry Reding 318c134f019SThierry Reding case TEGRA_BO_TILING_MODE_TILED: 319c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_TILED; 320c134f019SThierry Reding break; 321c134f019SThierry Reding 322c134f019SThierry Reding case TEGRA_BO_TILING_MODE_BLOCK: 323c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) | 324c134f019SThierry Reding DC_WINBUF_SURFACE_KIND_BLOCK; 325c134f019SThierry Reding break; 326c134f019SThierry Reding } 327c134f019SThierry Reding 328c134f019SThierry Reding tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND); 32910288eeaSThierry Reding } else { 330c134f019SThierry Reding switch (window->tiling.mode) { 331c134f019SThierry Reding case TEGRA_BO_TILING_MODE_PITCH: 33210288eeaSThierry Reding value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV | 33310288eeaSThierry Reding DC_WIN_BUFFER_ADDR_MODE_LINEAR; 334c134f019SThierry Reding break; 335c134f019SThierry Reding 336c134f019SThierry Reding case TEGRA_BO_TILING_MODE_TILED: 337c134f019SThierry Reding value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV | 338c134f019SThierry Reding DC_WIN_BUFFER_ADDR_MODE_TILE; 339c134f019SThierry Reding break; 340c134f019SThierry Reding 341c134f019SThierry Reding case TEGRA_BO_TILING_MODE_BLOCK: 3424aa3df71SThierry Reding /* 3434aa3df71SThierry Reding * No need to handle this here because ->atomic_check 3444aa3df71SThierry Reding * will already have filtered it out. 3454aa3df71SThierry Reding */ 3464aa3df71SThierry Reding break; 34710288eeaSThierry Reding } 34810288eeaSThierry Reding 34910288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE); 350c134f019SThierry Reding } 35110288eeaSThierry Reding 35210288eeaSThierry Reding value = WIN_ENABLE; 35310288eeaSThierry Reding 35410288eeaSThierry Reding if (yuv) { 35510288eeaSThierry Reding /* setup default colorspace conversion coefficients */ 35610288eeaSThierry Reding tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF); 35710288eeaSThierry Reding tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB); 35810288eeaSThierry Reding tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR); 35910288eeaSThierry Reding tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR); 36010288eeaSThierry Reding tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG); 36110288eeaSThierry Reding tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG); 36210288eeaSThierry Reding tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB); 36310288eeaSThierry Reding tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB); 36410288eeaSThierry Reding 36510288eeaSThierry Reding value |= CSC_ENABLE; 36610288eeaSThierry Reding } else if (window->bits_per_pixel < 24) { 36710288eeaSThierry Reding value |= COLOR_EXPAND; 36810288eeaSThierry Reding } 36910288eeaSThierry Reding 37010288eeaSThierry Reding if (window->bottom_up) 37110288eeaSThierry Reding value |= V_DIRECTION; 37210288eeaSThierry Reding 37310288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS); 37410288eeaSThierry Reding 37510288eeaSThierry Reding /* 37610288eeaSThierry Reding * Disable blending and assume Window A is the bottom-most window, 37710288eeaSThierry Reding * Window C is the top-most window and Window B is in the middle. 37810288eeaSThierry Reding */ 37910288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY); 38010288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN); 38110288eeaSThierry Reding 38210288eeaSThierry Reding switch (index) { 38310288eeaSThierry Reding case 0: 38410288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X); 38510288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y); 38610288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY); 38710288eeaSThierry Reding break; 38810288eeaSThierry Reding 38910288eeaSThierry Reding case 1: 39010288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X); 39110288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y); 39210288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY); 39310288eeaSThierry Reding break; 39410288eeaSThierry Reding 39510288eeaSThierry Reding case 2: 39610288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X); 39710288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y); 39810288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY); 39910288eeaSThierry Reding break; 40010288eeaSThierry Reding } 40110288eeaSThierry Reding 40293396d0fSSean Paul spin_unlock_irqrestore(&dc->lock, flags); 403c7679306SThierry Reding } 404c7679306SThierry Reding 405c7679306SThierry Reding static void tegra_plane_destroy(struct drm_plane *plane) 406c7679306SThierry Reding { 407c7679306SThierry Reding struct tegra_plane *p = to_tegra_plane(plane); 408c7679306SThierry Reding 409c7679306SThierry Reding drm_plane_cleanup(plane); 410c7679306SThierry Reding kfree(p); 411c7679306SThierry Reding } 412c7679306SThierry Reding 413c7679306SThierry Reding static const u32 tegra_primary_plane_formats[] = { 414c7679306SThierry Reding DRM_FORMAT_XBGR8888, 415c7679306SThierry Reding DRM_FORMAT_XRGB8888, 416c7679306SThierry Reding DRM_FORMAT_RGB565, 417c7679306SThierry Reding }; 418c7679306SThierry Reding 4194aa3df71SThierry Reding static void tegra_primary_plane_destroy(struct drm_plane *plane) 420c7679306SThierry Reding { 4214aa3df71SThierry Reding tegra_plane_destroy(plane); 4224aa3df71SThierry Reding } 4234aa3df71SThierry Reding 424*8f604f8cSThierry Reding static void tegra_plane_reset(struct drm_plane *plane) 425*8f604f8cSThierry Reding { 426*8f604f8cSThierry Reding struct tegra_plane_state *state; 427*8f604f8cSThierry Reding 428*8f604f8cSThierry Reding if (plane->state && plane->state->fb) 429*8f604f8cSThierry Reding drm_framebuffer_unreference(plane->state->fb); 430*8f604f8cSThierry Reding 431*8f604f8cSThierry Reding kfree(plane->state); 432*8f604f8cSThierry Reding plane->state = NULL; 433*8f604f8cSThierry Reding 434*8f604f8cSThierry Reding state = kzalloc(sizeof(*state), GFP_KERNEL); 435*8f604f8cSThierry Reding if (state) { 436*8f604f8cSThierry Reding plane->state = &state->base; 437*8f604f8cSThierry Reding plane->state->plane = plane; 438*8f604f8cSThierry Reding } 439*8f604f8cSThierry Reding } 440*8f604f8cSThierry Reding 441*8f604f8cSThierry Reding static struct drm_plane_state *tegra_plane_atomic_duplicate_state(struct drm_plane *plane) 442*8f604f8cSThierry Reding { 443*8f604f8cSThierry Reding struct tegra_plane_state *state = to_tegra_plane_state(plane->state); 444*8f604f8cSThierry Reding struct tegra_plane_state *copy; 445*8f604f8cSThierry Reding 446*8f604f8cSThierry Reding copy = kmemdup(state, sizeof(*state), GFP_KERNEL); 447*8f604f8cSThierry Reding if (!copy) 448*8f604f8cSThierry Reding return NULL; 449*8f604f8cSThierry Reding 450*8f604f8cSThierry Reding if (copy->base.fb) 451*8f604f8cSThierry Reding drm_framebuffer_reference(copy->base.fb); 452*8f604f8cSThierry Reding 453*8f604f8cSThierry Reding return ©->base; 454*8f604f8cSThierry Reding } 455*8f604f8cSThierry Reding 456*8f604f8cSThierry Reding static void tegra_plane_atomic_destroy_state(struct drm_plane *plane, 457*8f604f8cSThierry Reding struct drm_plane_state *state) 458*8f604f8cSThierry Reding { 459*8f604f8cSThierry Reding if (state->fb) 460*8f604f8cSThierry Reding drm_framebuffer_unreference(state->fb); 461*8f604f8cSThierry Reding 462*8f604f8cSThierry Reding kfree(state); 463*8f604f8cSThierry Reding } 464*8f604f8cSThierry Reding 4654aa3df71SThierry Reding static const struct drm_plane_funcs tegra_primary_plane_funcs = { 46607866963SThierry Reding .update_plane = drm_atomic_helper_update_plane, 46707866963SThierry Reding .disable_plane = drm_atomic_helper_disable_plane, 4684aa3df71SThierry Reding .destroy = tegra_primary_plane_destroy, 469*8f604f8cSThierry Reding .reset = tegra_plane_reset, 470*8f604f8cSThierry Reding .atomic_duplicate_state = tegra_plane_atomic_duplicate_state, 471*8f604f8cSThierry Reding .atomic_destroy_state = tegra_plane_atomic_destroy_state, 4724aa3df71SThierry Reding }; 4734aa3df71SThierry Reding 4744aa3df71SThierry Reding static int tegra_plane_prepare_fb(struct drm_plane *plane, 4754aa3df71SThierry Reding struct drm_framebuffer *fb) 4764aa3df71SThierry Reding { 4774aa3df71SThierry Reding return 0; 4784aa3df71SThierry Reding } 4794aa3df71SThierry Reding 4804aa3df71SThierry Reding static void tegra_plane_cleanup_fb(struct drm_plane *plane, 4814aa3df71SThierry Reding struct drm_framebuffer *fb) 4824aa3df71SThierry Reding { 4834aa3df71SThierry Reding } 4844aa3df71SThierry Reding 48547802b09SThierry Reding static int tegra_plane_state_add(struct tegra_plane *plane, 48647802b09SThierry Reding struct drm_plane_state *state) 48747802b09SThierry Reding { 48847802b09SThierry Reding struct drm_crtc_state *crtc_state; 48947802b09SThierry Reding struct tegra_dc_state *tegra; 49047802b09SThierry Reding 49147802b09SThierry Reding /* Propagate errors from allocation or locking failures. */ 49247802b09SThierry Reding crtc_state = drm_atomic_get_crtc_state(state->state, state->crtc); 49347802b09SThierry Reding if (IS_ERR(crtc_state)) 49447802b09SThierry Reding return PTR_ERR(crtc_state); 49547802b09SThierry Reding 49647802b09SThierry Reding tegra = to_dc_state(crtc_state); 49747802b09SThierry Reding 49847802b09SThierry Reding tegra->planes |= WIN_A_ACT_REQ << plane->index; 49947802b09SThierry Reding 50047802b09SThierry Reding return 0; 50147802b09SThierry Reding } 50247802b09SThierry Reding 5034aa3df71SThierry Reding static int tegra_plane_atomic_check(struct drm_plane *plane, 5044aa3df71SThierry Reding struct drm_plane_state *state) 5054aa3df71SThierry Reding { 506*8f604f8cSThierry Reding struct tegra_plane_state *plane_state = to_tegra_plane_state(state); 507*8f604f8cSThierry Reding struct tegra_bo_tiling *tiling = &plane_state->tiling; 50847802b09SThierry Reding struct tegra_plane *tegra = to_tegra_plane(plane); 5094aa3df71SThierry Reding struct tegra_dc *dc = to_tegra_dc(state->crtc); 510c7679306SThierry Reding int err; 511c7679306SThierry Reding 5124aa3df71SThierry Reding /* no need for further checks if the plane is being disabled */ 5134aa3df71SThierry Reding if (!state->crtc) 5144aa3df71SThierry Reding return 0; 5154aa3df71SThierry Reding 516*8f604f8cSThierry Reding err = tegra_dc_format(state->fb->pixel_format, &plane_state->format, 517*8f604f8cSThierry Reding &plane_state->swap); 5184aa3df71SThierry Reding if (err < 0) 5194aa3df71SThierry Reding return err; 5204aa3df71SThierry Reding 521*8f604f8cSThierry Reding err = tegra_fb_get_tiling(state->fb, tiling); 522*8f604f8cSThierry Reding if (err < 0) 523*8f604f8cSThierry Reding return err; 524*8f604f8cSThierry Reding 525*8f604f8cSThierry Reding if (tiling->mode == TEGRA_BO_TILING_MODE_BLOCK && 5264aa3df71SThierry Reding !dc->soc->supports_block_linear) { 5274aa3df71SThierry Reding DRM_ERROR("hardware doesn't support block linear mode\n"); 5284aa3df71SThierry Reding return -EINVAL; 5294aa3df71SThierry Reding } 5304aa3df71SThierry Reding 5314aa3df71SThierry Reding /* 5324aa3df71SThierry Reding * Tegra doesn't support different strides for U and V planes so we 5334aa3df71SThierry Reding * error out if the user tries to display a framebuffer with such a 5344aa3df71SThierry Reding * configuration. 5354aa3df71SThierry Reding */ 5364aa3df71SThierry Reding if (drm_format_num_planes(state->fb->pixel_format) > 2) { 5374aa3df71SThierry Reding if (state->fb->pitches[2] != state->fb->pitches[1]) { 5384aa3df71SThierry Reding DRM_ERROR("unsupported UV-plane configuration\n"); 5394aa3df71SThierry Reding return -EINVAL; 5404aa3df71SThierry Reding } 5414aa3df71SThierry Reding } 5424aa3df71SThierry Reding 54347802b09SThierry Reding err = tegra_plane_state_add(tegra, state); 54447802b09SThierry Reding if (err < 0) 54547802b09SThierry Reding return err; 54647802b09SThierry Reding 5474aa3df71SThierry Reding return 0; 5484aa3df71SThierry Reding } 5494aa3df71SThierry Reding 5504aa3df71SThierry Reding static void tegra_plane_atomic_update(struct drm_plane *plane, 5514aa3df71SThierry Reding struct drm_plane_state *old_state) 5524aa3df71SThierry Reding { 553*8f604f8cSThierry Reding struct tegra_plane_state *state = to_tegra_plane_state(plane->state); 5544aa3df71SThierry Reding struct tegra_dc *dc = to_tegra_dc(plane->state->crtc); 5554aa3df71SThierry Reding struct drm_framebuffer *fb = plane->state->fb; 5564aa3df71SThierry Reding struct tegra_plane *p = to_tegra_plane(plane); 5574aa3df71SThierry Reding struct tegra_dc_window window; 5584aa3df71SThierry Reding unsigned int i; 5594aa3df71SThierry Reding 5604aa3df71SThierry Reding /* rien ne va plus */ 5614aa3df71SThierry Reding if (!plane->state->crtc || !plane->state->fb) 5624aa3df71SThierry Reding return; 5634aa3df71SThierry Reding 564c7679306SThierry Reding memset(&window, 0, sizeof(window)); 5654aa3df71SThierry Reding window.src.x = plane->state->src_x >> 16; 5664aa3df71SThierry Reding window.src.y = plane->state->src_y >> 16; 5674aa3df71SThierry Reding window.src.w = plane->state->src_w >> 16; 5684aa3df71SThierry Reding window.src.h = plane->state->src_h >> 16; 5694aa3df71SThierry Reding window.dst.x = plane->state->crtc_x; 5704aa3df71SThierry Reding window.dst.y = plane->state->crtc_y; 5714aa3df71SThierry Reding window.dst.w = plane->state->crtc_w; 5724aa3df71SThierry Reding window.dst.h = plane->state->crtc_h; 573c7679306SThierry Reding window.bits_per_pixel = fb->bits_per_pixel; 574c7679306SThierry Reding window.bottom_up = tegra_fb_is_bottom_up(fb); 575c7679306SThierry Reding 576*8f604f8cSThierry Reding /* copy from state */ 577*8f604f8cSThierry Reding window.tiling = state->tiling; 578*8f604f8cSThierry Reding window.format = state->format; 579*8f604f8cSThierry Reding window.swap = state->swap; 580c7679306SThierry Reding 5814aa3df71SThierry Reding for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) { 5824aa3df71SThierry Reding struct tegra_bo *bo = tegra_fb_get_plane(fb, i); 583c7679306SThierry Reding 5844aa3df71SThierry Reding window.base[i] = bo->paddr + fb->offsets[i]; 5854aa3df71SThierry Reding window.stride[i] = fb->pitches[i]; 586c7679306SThierry Reding } 587c7679306SThierry Reding 5884aa3df71SThierry Reding tegra_dc_setup_window(dc, p->index, &window); 5894aa3df71SThierry Reding } 5904aa3df71SThierry Reding 5914aa3df71SThierry Reding static void tegra_plane_atomic_disable(struct drm_plane *plane, 5924aa3df71SThierry Reding struct drm_plane_state *old_state) 593c7679306SThierry Reding { 5944aa3df71SThierry Reding struct tegra_plane *p = to_tegra_plane(plane); 5954aa3df71SThierry Reding struct tegra_dc *dc; 5964aa3df71SThierry Reding unsigned long flags; 5974aa3df71SThierry Reding u32 value; 5984aa3df71SThierry Reding 5994aa3df71SThierry Reding /* rien ne va plus */ 6004aa3df71SThierry Reding if (!old_state || !old_state->crtc) 6014aa3df71SThierry Reding return; 6024aa3df71SThierry Reding 6034aa3df71SThierry Reding dc = to_tegra_dc(old_state->crtc); 6044aa3df71SThierry Reding 6054aa3df71SThierry Reding spin_lock_irqsave(&dc->lock, flags); 6064aa3df71SThierry Reding 6074aa3df71SThierry Reding value = WINDOW_A_SELECT << p->index; 6084aa3df71SThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER); 6094aa3df71SThierry Reding 6104aa3df71SThierry Reding value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS); 6114aa3df71SThierry Reding value &= ~WIN_ENABLE; 6124aa3df71SThierry Reding tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS); 6134aa3df71SThierry Reding 6144aa3df71SThierry Reding spin_unlock_irqrestore(&dc->lock, flags); 615c7679306SThierry Reding } 616c7679306SThierry Reding 6174aa3df71SThierry Reding static const struct drm_plane_helper_funcs tegra_primary_plane_helper_funcs = { 6184aa3df71SThierry Reding .prepare_fb = tegra_plane_prepare_fb, 6194aa3df71SThierry Reding .cleanup_fb = tegra_plane_cleanup_fb, 6204aa3df71SThierry Reding .atomic_check = tegra_plane_atomic_check, 6214aa3df71SThierry Reding .atomic_update = tegra_plane_atomic_update, 6224aa3df71SThierry Reding .atomic_disable = tegra_plane_atomic_disable, 623c7679306SThierry Reding }; 624c7679306SThierry Reding 625c7679306SThierry Reding static struct drm_plane *tegra_dc_primary_plane_create(struct drm_device *drm, 626c7679306SThierry Reding struct tegra_dc *dc) 627c7679306SThierry Reding { 628518e6227SThierry Reding /* 629518e6227SThierry Reding * Ideally this would use drm_crtc_mask(), but that would require the 630518e6227SThierry Reding * CRTC to already be in the mode_config's list of CRTCs. However, it 631518e6227SThierry Reding * will only be added to that list in the drm_crtc_init_with_planes() 632518e6227SThierry Reding * (in tegra_dc_init()), which in turn requires registration of these 633518e6227SThierry Reding * planes. So we have ourselves a nice little chicken and egg problem 634518e6227SThierry Reding * here. 635518e6227SThierry Reding * 636518e6227SThierry Reding * We work around this by manually creating the mask from the number 637518e6227SThierry Reding * of CRTCs that have been registered, and should therefore always be 638518e6227SThierry Reding * the same as drm_crtc_index() after registration. 639518e6227SThierry Reding */ 640518e6227SThierry Reding unsigned long possible_crtcs = 1 << drm->mode_config.num_crtc; 641c7679306SThierry Reding struct tegra_plane *plane; 642c7679306SThierry Reding unsigned int num_formats; 643c7679306SThierry Reding const u32 *formats; 644c7679306SThierry Reding int err; 645c7679306SThierry Reding 646c7679306SThierry Reding plane = kzalloc(sizeof(*plane), GFP_KERNEL); 647c7679306SThierry Reding if (!plane) 648c7679306SThierry Reding return ERR_PTR(-ENOMEM); 649c7679306SThierry Reding 650c7679306SThierry Reding num_formats = ARRAY_SIZE(tegra_primary_plane_formats); 651c7679306SThierry Reding formats = tegra_primary_plane_formats; 652c7679306SThierry Reding 653518e6227SThierry Reding err = drm_universal_plane_init(drm, &plane->base, possible_crtcs, 654c7679306SThierry Reding &tegra_primary_plane_funcs, formats, 655c7679306SThierry Reding num_formats, DRM_PLANE_TYPE_PRIMARY); 656c7679306SThierry Reding if (err < 0) { 657c7679306SThierry Reding kfree(plane); 658c7679306SThierry Reding return ERR_PTR(err); 659c7679306SThierry Reding } 660c7679306SThierry Reding 6614aa3df71SThierry Reding drm_plane_helper_add(&plane->base, &tegra_primary_plane_helper_funcs); 6624aa3df71SThierry Reding 663c7679306SThierry Reding return &plane->base; 664c7679306SThierry Reding } 665c7679306SThierry Reding 666c7679306SThierry Reding static const u32 tegra_cursor_plane_formats[] = { 667c7679306SThierry Reding DRM_FORMAT_RGBA8888, 668c7679306SThierry Reding }; 669c7679306SThierry Reding 6704aa3df71SThierry Reding static int tegra_cursor_atomic_check(struct drm_plane *plane, 6714aa3df71SThierry Reding struct drm_plane_state *state) 672c7679306SThierry Reding { 67347802b09SThierry Reding struct tegra_plane *tegra = to_tegra_plane(plane); 67447802b09SThierry Reding int err; 67547802b09SThierry Reding 6764aa3df71SThierry Reding /* no need for further checks if the plane is being disabled */ 6774aa3df71SThierry Reding if (!state->crtc) 6784aa3df71SThierry Reding return 0; 679c7679306SThierry Reding 680c7679306SThierry Reding /* scaling not supported for cursor */ 6814aa3df71SThierry Reding if ((state->src_w >> 16 != state->crtc_w) || 6824aa3df71SThierry Reding (state->src_h >> 16 != state->crtc_h)) 683c7679306SThierry Reding return -EINVAL; 684c7679306SThierry Reding 685c7679306SThierry Reding /* only square cursors supported */ 6864aa3df71SThierry Reding if (state->src_w != state->src_h) 687c7679306SThierry Reding return -EINVAL; 688c7679306SThierry Reding 6894aa3df71SThierry Reding if (state->crtc_w != 32 && state->crtc_w != 64 && 6904aa3df71SThierry Reding state->crtc_w != 128 && state->crtc_w != 256) 6914aa3df71SThierry Reding return -EINVAL; 6924aa3df71SThierry Reding 69347802b09SThierry Reding err = tegra_plane_state_add(tegra, state); 69447802b09SThierry Reding if (err < 0) 69547802b09SThierry Reding return err; 69647802b09SThierry Reding 6974aa3df71SThierry Reding return 0; 6984aa3df71SThierry Reding } 6994aa3df71SThierry Reding 7004aa3df71SThierry Reding static void tegra_cursor_atomic_update(struct drm_plane *plane, 7014aa3df71SThierry Reding struct drm_plane_state *old_state) 7024aa3df71SThierry Reding { 7034aa3df71SThierry Reding struct tegra_bo *bo = tegra_fb_get_plane(plane->state->fb, 0); 7044aa3df71SThierry Reding struct tegra_dc *dc = to_tegra_dc(plane->state->crtc); 7054aa3df71SThierry Reding struct drm_plane_state *state = plane->state; 7064aa3df71SThierry Reding u32 value = CURSOR_CLIP_DISPLAY; 7074aa3df71SThierry Reding 7084aa3df71SThierry Reding /* rien ne va plus */ 7094aa3df71SThierry Reding if (!plane->state->crtc || !plane->state->fb) 7104aa3df71SThierry Reding return; 7114aa3df71SThierry Reding 7124aa3df71SThierry Reding switch (state->crtc_w) { 713c7679306SThierry Reding case 32: 714c7679306SThierry Reding value |= CURSOR_SIZE_32x32; 715c7679306SThierry Reding break; 716c7679306SThierry Reding 717c7679306SThierry Reding case 64: 718c7679306SThierry Reding value |= CURSOR_SIZE_64x64; 719c7679306SThierry Reding break; 720c7679306SThierry Reding 721c7679306SThierry Reding case 128: 722c7679306SThierry Reding value |= CURSOR_SIZE_128x128; 723c7679306SThierry Reding break; 724c7679306SThierry Reding 725c7679306SThierry Reding case 256: 726c7679306SThierry Reding value |= CURSOR_SIZE_256x256; 727c7679306SThierry Reding break; 728c7679306SThierry Reding 729c7679306SThierry Reding default: 7304aa3df71SThierry Reding WARN(1, "cursor size %ux%u not supported\n", state->crtc_w, 7314aa3df71SThierry Reding state->crtc_h); 7324aa3df71SThierry Reding return; 733c7679306SThierry Reding } 734c7679306SThierry Reding 735c7679306SThierry Reding value |= (bo->paddr >> 10) & 0x3fffff; 736c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR); 737c7679306SThierry Reding 738c7679306SThierry Reding #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT 739c7679306SThierry Reding value = (bo->paddr >> 32) & 0x3; 740c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR_HI); 741c7679306SThierry Reding #endif 742c7679306SThierry Reding 743c7679306SThierry Reding /* enable cursor and set blend mode */ 744c7679306SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 745c7679306SThierry Reding value |= CURSOR_ENABLE; 746c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 747c7679306SThierry Reding 748c7679306SThierry Reding value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL); 749c7679306SThierry Reding value &= ~CURSOR_DST_BLEND_MASK; 750c7679306SThierry Reding value &= ~CURSOR_SRC_BLEND_MASK; 751c7679306SThierry Reding value |= CURSOR_MODE_NORMAL; 752c7679306SThierry Reding value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC; 753c7679306SThierry Reding value |= CURSOR_SRC_BLEND_K1_TIMES_SRC; 754c7679306SThierry Reding value |= CURSOR_ALPHA; 755c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL); 756c7679306SThierry Reding 757c7679306SThierry Reding /* position the cursor */ 7584aa3df71SThierry Reding value = (state->crtc_y & 0x3fff) << 16 | (state->crtc_x & 0x3fff); 759c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION); 760c7679306SThierry Reding 761c7679306SThierry Reding } 762c7679306SThierry Reding 7634aa3df71SThierry Reding static void tegra_cursor_atomic_disable(struct drm_plane *plane, 7644aa3df71SThierry Reding struct drm_plane_state *old_state) 765c7679306SThierry Reding { 7664aa3df71SThierry Reding struct tegra_dc *dc; 767c7679306SThierry Reding u32 value; 768c7679306SThierry Reding 7694aa3df71SThierry Reding /* rien ne va plus */ 7704aa3df71SThierry Reding if (!old_state || !old_state->crtc) 7714aa3df71SThierry Reding return; 7724aa3df71SThierry Reding 7734aa3df71SThierry Reding dc = to_tegra_dc(old_state->crtc); 774c7679306SThierry Reding 775c7679306SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 776c7679306SThierry Reding value &= ~CURSOR_ENABLE; 777c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 778c7679306SThierry Reding } 779c7679306SThierry Reding 780c7679306SThierry Reding static const struct drm_plane_funcs tegra_cursor_plane_funcs = { 78107866963SThierry Reding .update_plane = drm_atomic_helper_update_plane, 78207866963SThierry Reding .disable_plane = drm_atomic_helper_disable_plane, 783c7679306SThierry Reding .destroy = tegra_plane_destroy, 784*8f604f8cSThierry Reding .reset = tegra_plane_reset, 785*8f604f8cSThierry Reding .atomic_duplicate_state = tegra_plane_atomic_duplicate_state, 786*8f604f8cSThierry Reding .atomic_destroy_state = tegra_plane_atomic_destroy_state, 7874aa3df71SThierry Reding }; 7884aa3df71SThierry Reding 7894aa3df71SThierry Reding static const struct drm_plane_helper_funcs tegra_cursor_plane_helper_funcs = { 7904aa3df71SThierry Reding .prepare_fb = tegra_plane_prepare_fb, 7914aa3df71SThierry Reding .cleanup_fb = tegra_plane_cleanup_fb, 7924aa3df71SThierry Reding .atomic_check = tegra_cursor_atomic_check, 7934aa3df71SThierry Reding .atomic_update = tegra_cursor_atomic_update, 7944aa3df71SThierry Reding .atomic_disable = tegra_cursor_atomic_disable, 795c7679306SThierry Reding }; 796c7679306SThierry Reding 797c7679306SThierry Reding static struct drm_plane *tegra_dc_cursor_plane_create(struct drm_device *drm, 798c7679306SThierry Reding struct tegra_dc *dc) 799c7679306SThierry Reding { 800c7679306SThierry Reding struct tegra_plane *plane; 801c7679306SThierry Reding unsigned int num_formats; 802c7679306SThierry Reding const u32 *formats; 803c7679306SThierry Reding int err; 804c7679306SThierry Reding 805c7679306SThierry Reding plane = kzalloc(sizeof(*plane), GFP_KERNEL); 806c7679306SThierry Reding if (!plane) 807c7679306SThierry Reding return ERR_PTR(-ENOMEM); 808c7679306SThierry Reding 80947802b09SThierry Reding /* 81047802b09SThierry Reding * We'll treat the cursor as an overlay plane with index 6 here so 81147802b09SThierry Reding * that the update and activation request bits in DC_CMD_STATE_CONTROL 81247802b09SThierry Reding * match up. 81347802b09SThierry Reding */ 81447802b09SThierry Reding plane->index = 6; 81547802b09SThierry Reding 816c7679306SThierry Reding num_formats = ARRAY_SIZE(tegra_cursor_plane_formats); 817c7679306SThierry Reding formats = tegra_cursor_plane_formats; 818c7679306SThierry Reding 819c7679306SThierry Reding err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe, 820c7679306SThierry Reding &tegra_cursor_plane_funcs, formats, 821c7679306SThierry Reding num_formats, DRM_PLANE_TYPE_CURSOR); 822c7679306SThierry Reding if (err < 0) { 823c7679306SThierry Reding kfree(plane); 824c7679306SThierry Reding return ERR_PTR(err); 825c7679306SThierry Reding } 826c7679306SThierry Reding 8274aa3df71SThierry Reding drm_plane_helper_add(&plane->base, &tegra_cursor_plane_helper_funcs); 8284aa3df71SThierry Reding 829c7679306SThierry Reding return &plane->base; 830c7679306SThierry Reding } 831c7679306SThierry Reding 832c7679306SThierry Reding static void tegra_overlay_plane_destroy(struct drm_plane *plane) 833dee8268fSThierry Reding { 834c7679306SThierry Reding tegra_plane_destroy(plane); 835dee8268fSThierry Reding } 836dee8268fSThierry Reding 837c7679306SThierry Reding static const struct drm_plane_funcs tegra_overlay_plane_funcs = { 83807866963SThierry Reding .update_plane = drm_atomic_helper_update_plane, 83907866963SThierry Reding .disable_plane = drm_atomic_helper_disable_plane, 840c7679306SThierry Reding .destroy = tegra_overlay_plane_destroy, 841*8f604f8cSThierry Reding .reset = tegra_plane_reset, 842*8f604f8cSThierry Reding .atomic_duplicate_state = tegra_plane_atomic_duplicate_state, 843*8f604f8cSThierry Reding .atomic_destroy_state = tegra_plane_atomic_destroy_state, 844dee8268fSThierry Reding }; 845dee8268fSThierry Reding 846c7679306SThierry Reding static const uint32_t tegra_overlay_plane_formats[] = { 847dee8268fSThierry Reding DRM_FORMAT_XBGR8888, 848dee8268fSThierry Reding DRM_FORMAT_XRGB8888, 849dee8268fSThierry Reding DRM_FORMAT_RGB565, 850dee8268fSThierry Reding DRM_FORMAT_UYVY, 851f925390eSThierry Reding DRM_FORMAT_YUYV, 852dee8268fSThierry Reding DRM_FORMAT_YUV420, 853dee8268fSThierry Reding DRM_FORMAT_YUV422, 854dee8268fSThierry Reding }; 855dee8268fSThierry Reding 8564aa3df71SThierry Reding static const struct drm_plane_helper_funcs tegra_overlay_plane_helper_funcs = { 8574aa3df71SThierry Reding .prepare_fb = tegra_plane_prepare_fb, 8584aa3df71SThierry Reding .cleanup_fb = tegra_plane_cleanup_fb, 8594aa3df71SThierry Reding .atomic_check = tegra_plane_atomic_check, 8604aa3df71SThierry Reding .atomic_update = tegra_plane_atomic_update, 8614aa3df71SThierry Reding .atomic_disable = tegra_plane_atomic_disable, 8624aa3df71SThierry Reding }; 8634aa3df71SThierry Reding 864c7679306SThierry Reding static struct drm_plane *tegra_dc_overlay_plane_create(struct drm_device *drm, 865c7679306SThierry Reding struct tegra_dc *dc, 866c7679306SThierry Reding unsigned int index) 867dee8268fSThierry Reding { 868dee8268fSThierry Reding struct tegra_plane *plane; 869c7679306SThierry Reding unsigned int num_formats; 870c7679306SThierry Reding const u32 *formats; 871c7679306SThierry Reding int err; 872dee8268fSThierry Reding 873f002abc1SThierry Reding plane = kzalloc(sizeof(*plane), GFP_KERNEL); 874dee8268fSThierry Reding if (!plane) 875c7679306SThierry Reding return ERR_PTR(-ENOMEM); 876dee8268fSThierry Reding 877c7679306SThierry Reding plane->index = index; 878dee8268fSThierry Reding 879c7679306SThierry Reding num_formats = ARRAY_SIZE(tegra_overlay_plane_formats); 880c7679306SThierry Reding formats = tegra_overlay_plane_formats; 881c7679306SThierry Reding 882c7679306SThierry Reding err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe, 883c7679306SThierry Reding &tegra_overlay_plane_funcs, formats, 884c7679306SThierry Reding num_formats, DRM_PLANE_TYPE_OVERLAY); 885f002abc1SThierry Reding if (err < 0) { 886f002abc1SThierry Reding kfree(plane); 887c7679306SThierry Reding return ERR_PTR(err); 888dee8268fSThierry Reding } 889c7679306SThierry Reding 8904aa3df71SThierry Reding drm_plane_helper_add(&plane->base, &tegra_overlay_plane_helper_funcs); 8914aa3df71SThierry Reding 892c7679306SThierry Reding return &plane->base; 893c7679306SThierry Reding } 894c7679306SThierry Reding 895c7679306SThierry Reding static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc) 896c7679306SThierry Reding { 897c7679306SThierry Reding struct drm_plane *plane; 898c7679306SThierry Reding unsigned int i; 899c7679306SThierry Reding 900c7679306SThierry Reding for (i = 0; i < 2; i++) { 901c7679306SThierry Reding plane = tegra_dc_overlay_plane_create(drm, dc, 1 + i); 902c7679306SThierry Reding if (IS_ERR(plane)) 903c7679306SThierry Reding return PTR_ERR(plane); 904f002abc1SThierry Reding } 905dee8268fSThierry Reding 906dee8268fSThierry Reding return 0; 907dee8268fSThierry Reding } 908dee8268fSThierry Reding 909dee8268fSThierry Reding void tegra_dc_enable_vblank(struct tegra_dc *dc) 910dee8268fSThierry Reding { 911dee8268fSThierry Reding unsigned long value, flags; 912dee8268fSThierry Reding 913dee8268fSThierry Reding spin_lock_irqsave(&dc->lock, flags); 914dee8268fSThierry Reding 915dee8268fSThierry Reding value = tegra_dc_readl(dc, DC_CMD_INT_MASK); 916dee8268fSThierry Reding value |= VBLANK_INT; 917dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_MASK); 918dee8268fSThierry Reding 919dee8268fSThierry Reding spin_unlock_irqrestore(&dc->lock, flags); 920dee8268fSThierry Reding } 921dee8268fSThierry Reding 922dee8268fSThierry Reding void tegra_dc_disable_vblank(struct tegra_dc *dc) 923dee8268fSThierry Reding { 924dee8268fSThierry Reding unsigned long value, flags; 925dee8268fSThierry Reding 926dee8268fSThierry Reding spin_lock_irqsave(&dc->lock, flags); 927dee8268fSThierry Reding 928dee8268fSThierry Reding value = tegra_dc_readl(dc, DC_CMD_INT_MASK); 929dee8268fSThierry Reding value &= ~VBLANK_INT; 930dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_MASK); 931dee8268fSThierry Reding 932dee8268fSThierry Reding spin_unlock_irqrestore(&dc->lock, flags); 933dee8268fSThierry Reding } 934dee8268fSThierry Reding 935dee8268fSThierry Reding static void tegra_dc_finish_page_flip(struct tegra_dc *dc) 936dee8268fSThierry Reding { 937dee8268fSThierry Reding struct drm_device *drm = dc->base.dev; 938dee8268fSThierry Reding struct drm_crtc *crtc = &dc->base; 939dee8268fSThierry Reding unsigned long flags, base; 940dee8268fSThierry Reding struct tegra_bo *bo; 941dee8268fSThierry Reding 9426b59cc1cSThierry Reding spin_lock_irqsave(&drm->event_lock, flags); 9436b59cc1cSThierry Reding 9446b59cc1cSThierry Reding if (!dc->event) { 9456b59cc1cSThierry Reding spin_unlock_irqrestore(&drm->event_lock, flags); 946dee8268fSThierry Reding return; 9476b59cc1cSThierry Reding } 948dee8268fSThierry Reding 949f4510a27SMatt Roper bo = tegra_fb_get_plane(crtc->primary->fb, 0); 950dee8268fSThierry Reding 9518643bc6dSDan Carpenter spin_lock(&dc->lock); 95293396d0fSSean Paul 953dee8268fSThierry Reding /* check if new start address has been latched */ 95493396d0fSSean Paul tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER); 955dee8268fSThierry Reding tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS); 956dee8268fSThierry Reding base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR); 957dee8268fSThierry Reding tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS); 958dee8268fSThierry Reding 9598643bc6dSDan Carpenter spin_unlock(&dc->lock); 96093396d0fSSean Paul 961f4510a27SMatt Roper if (base == bo->paddr + crtc->primary->fb->offsets[0]) { 962ed7dae58SThierry Reding drm_crtc_send_vblank_event(crtc, dc->event); 963ed7dae58SThierry Reding drm_crtc_vblank_put(crtc); 964dee8268fSThierry Reding dc->event = NULL; 965dee8268fSThierry Reding } 9666b59cc1cSThierry Reding 9676b59cc1cSThierry Reding spin_unlock_irqrestore(&drm->event_lock, flags); 968dee8268fSThierry Reding } 969dee8268fSThierry Reding 970dee8268fSThierry Reding void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file) 971dee8268fSThierry Reding { 972dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 973dee8268fSThierry Reding struct drm_device *drm = crtc->dev; 974dee8268fSThierry Reding unsigned long flags; 975dee8268fSThierry Reding 976dee8268fSThierry Reding spin_lock_irqsave(&drm->event_lock, flags); 977dee8268fSThierry Reding 978dee8268fSThierry Reding if (dc->event && dc->event->base.file_priv == file) { 979dee8268fSThierry Reding dc->event->base.destroy(&dc->event->base); 980ed7dae58SThierry Reding drm_crtc_vblank_put(crtc); 981dee8268fSThierry Reding dc->event = NULL; 982dee8268fSThierry Reding } 983dee8268fSThierry Reding 984dee8268fSThierry Reding spin_unlock_irqrestore(&drm->event_lock, flags); 985dee8268fSThierry Reding } 986dee8268fSThierry Reding 987f002abc1SThierry Reding static void tegra_dc_destroy(struct drm_crtc *crtc) 988f002abc1SThierry Reding { 989f002abc1SThierry Reding drm_crtc_cleanup(crtc); 990f002abc1SThierry Reding } 991f002abc1SThierry Reding 992ca915b10SThierry Reding static void tegra_crtc_reset(struct drm_crtc *crtc) 993ca915b10SThierry Reding { 994ca915b10SThierry Reding struct tegra_dc_state *state; 995ca915b10SThierry Reding 996ca915b10SThierry Reding kfree(crtc->state); 997ca915b10SThierry Reding crtc->state = NULL; 998ca915b10SThierry Reding 999ca915b10SThierry Reding state = kzalloc(sizeof(*state), GFP_KERNEL); 1000ca915b10SThierry Reding if (state) 1001ca915b10SThierry Reding crtc->state = &state->base; 1002ca915b10SThierry Reding } 1003ca915b10SThierry Reding 1004ca915b10SThierry Reding static struct drm_crtc_state * 1005ca915b10SThierry Reding tegra_crtc_atomic_duplicate_state(struct drm_crtc *crtc) 1006ca915b10SThierry Reding { 1007ca915b10SThierry Reding struct tegra_dc_state *state = to_dc_state(crtc->state); 1008ca915b10SThierry Reding struct tegra_dc_state *copy; 1009ca915b10SThierry Reding 1010ca915b10SThierry Reding copy = kmemdup(state, sizeof(*state), GFP_KERNEL); 1011ca915b10SThierry Reding if (!copy) 1012ca915b10SThierry Reding return NULL; 1013ca915b10SThierry Reding 1014ca915b10SThierry Reding copy->base.mode_changed = false; 1015ca915b10SThierry Reding copy->base.planes_changed = false; 1016ca915b10SThierry Reding copy->base.event = NULL; 1017ca915b10SThierry Reding 1018ca915b10SThierry Reding return ©->base; 1019ca915b10SThierry Reding } 1020ca915b10SThierry Reding 1021ca915b10SThierry Reding static void tegra_crtc_atomic_destroy_state(struct drm_crtc *crtc, 1022ca915b10SThierry Reding struct drm_crtc_state *state) 1023ca915b10SThierry Reding { 1024ca915b10SThierry Reding kfree(state); 1025ca915b10SThierry Reding } 1026ca915b10SThierry Reding 1027dee8268fSThierry Reding static const struct drm_crtc_funcs tegra_crtc_funcs = { 10281503ca47SThierry Reding .page_flip = drm_atomic_helper_page_flip, 102974f48791SThierry Reding .set_config = drm_atomic_helper_set_config, 1030f002abc1SThierry Reding .destroy = tegra_dc_destroy, 1031ca915b10SThierry Reding .reset = tegra_crtc_reset, 1032ca915b10SThierry Reding .atomic_duplicate_state = tegra_crtc_atomic_duplicate_state, 1033ca915b10SThierry Reding .atomic_destroy_state = tegra_crtc_atomic_destroy_state, 1034dee8268fSThierry Reding }; 1035dee8268fSThierry Reding 103686df256fSThierry Reding static void tegra_dc_stop(struct tegra_dc *dc) 103786df256fSThierry Reding { 103886df256fSThierry Reding u32 value; 103986df256fSThierry Reding 104086df256fSThierry Reding /* stop the display controller */ 104186df256fSThierry Reding value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND); 104286df256fSThierry Reding value &= ~DISP_CTRL_MODE_MASK; 104386df256fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND); 104486df256fSThierry Reding 104586df256fSThierry Reding tegra_dc_commit(dc); 104686df256fSThierry Reding } 104786df256fSThierry Reding 104886df256fSThierry Reding static bool tegra_dc_idle(struct tegra_dc *dc) 104986df256fSThierry Reding { 105086df256fSThierry Reding u32 value; 105186df256fSThierry Reding 105286df256fSThierry Reding value = tegra_dc_readl_active(dc, DC_CMD_DISPLAY_COMMAND); 105386df256fSThierry Reding 105486df256fSThierry Reding return (value & DISP_CTRL_MODE_MASK) == 0; 105586df256fSThierry Reding } 105686df256fSThierry Reding 105786df256fSThierry Reding static int tegra_dc_wait_idle(struct tegra_dc *dc, unsigned long timeout) 105886df256fSThierry Reding { 105986df256fSThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 106086df256fSThierry Reding 106186df256fSThierry Reding while (time_before(jiffies, timeout)) { 106286df256fSThierry Reding if (tegra_dc_idle(dc)) 106386df256fSThierry Reding return 0; 106486df256fSThierry Reding 106586df256fSThierry Reding usleep_range(1000, 2000); 106686df256fSThierry Reding } 106786df256fSThierry Reding 106886df256fSThierry Reding dev_dbg(dc->dev, "timeout waiting for DC to become idle\n"); 106986df256fSThierry Reding return -ETIMEDOUT; 107086df256fSThierry Reding } 107186df256fSThierry Reding 1072dee8268fSThierry Reding static void tegra_crtc_disable(struct drm_crtc *crtc) 1073dee8268fSThierry Reding { 1074f002abc1SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 10753b0e5855SThierry Reding u32 value; 1076f002abc1SThierry Reding 107786df256fSThierry Reding if (!tegra_dc_idle(dc)) { 107886df256fSThierry Reding tegra_dc_stop(dc); 107986df256fSThierry Reding 108086df256fSThierry Reding /* 108186df256fSThierry Reding * Ignore the return value, there isn't anything useful to do 108286df256fSThierry Reding * in case this fails. 108386df256fSThierry Reding */ 108486df256fSThierry Reding tegra_dc_wait_idle(dc, 100); 108586df256fSThierry Reding } 108636904adfSThierry Reding 10873b0e5855SThierry Reding /* 10883b0e5855SThierry Reding * This should really be part of the RGB encoder driver, but clearing 10893b0e5855SThierry Reding * these bits has the side-effect of stopping the display controller. 10903b0e5855SThierry Reding * When that happens no VBLANK interrupts will be raised. At the same 10913b0e5855SThierry Reding * time the encoder is disabled before the display controller, so the 10923b0e5855SThierry Reding * above code is always going to timeout waiting for the controller 10933b0e5855SThierry Reding * to go idle. 10943b0e5855SThierry Reding * 10953b0e5855SThierry Reding * Given the close coupling between the RGB encoder and the display 10963b0e5855SThierry Reding * controller doing it here is still kind of okay. None of the other 10973b0e5855SThierry Reding * encoder drivers require these bits to be cleared. 10983b0e5855SThierry Reding * 10993b0e5855SThierry Reding * XXX: Perhaps given that the display controller is switched off at 11003b0e5855SThierry Reding * this point anyway maybe clearing these bits isn't even useful for 11013b0e5855SThierry Reding * the RGB encoder? 11023b0e5855SThierry Reding */ 11033b0e5855SThierry Reding if (dc->rgb) { 11043b0e5855SThierry Reding value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL); 11053b0e5855SThierry Reding value &= ~(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE | 11063b0e5855SThierry Reding PW4_ENABLE | PM0_ENABLE | PM1_ENABLE); 11073b0e5855SThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL); 11083b0e5855SThierry Reding } 11093b0e5855SThierry Reding 11108ff64c17SThierry Reding drm_crtc_vblank_off(crtc); 1111dee8268fSThierry Reding } 1112dee8268fSThierry Reding 1113dee8268fSThierry Reding static bool tegra_crtc_mode_fixup(struct drm_crtc *crtc, 1114dee8268fSThierry Reding const struct drm_display_mode *mode, 1115dee8268fSThierry Reding struct drm_display_mode *adjusted) 1116dee8268fSThierry Reding { 1117dee8268fSThierry Reding return true; 1118dee8268fSThierry Reding } 1119dee8268fSThierry Reding 1120dee8268fSThierry Reding static int tegra_dc_set_timings(struct tegra_dc *dc, 1121dee8268fSThierry Reding struct drm_display_mode *mode) 1122dee8268fSThierry Reding { 11230444c0ffSThierry Reding unsigned int h_ref_to_sync = 1; 11240444c0ffSThierry Reding unsigned int v_ref_to_sync = 1; 1125dee8268fSThierry Reding unsigned long value; 1126dee8268fSThierry Reding 1127dee8268fSThierry Reding tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS); 1128dee8268fSThierry Reding 1129dee8268fSThierry Reding value = (v_ref_to_sync << 16) | h_ref_to_sync; 1130dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC); 1131dee8268fSThierry Reding 1132dee8268fSThierry Reding value = ((mode->vsync_end - mode->vsync_start) << 16) | 1133dee8268fSThierry Reding ((mode->hsync_end - mode->hsync_start) << 0); 1134dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH); 1135dee8268fSThierry Reding 1136dee8268fSThierry Reding value = ((mode->vtotal - mode->vsync_end) << 16) | 1137dee8268fSThierry Reding ((mode->htotal - mode->hsync_end) << 0); 1138dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH); 1139dee8268fSThierry Reding 1140dee8268fSThierry Reding value = ((mode->vsync_start - mode->vdisplay) << 16) | 1141dee8268fSThierry Reding ((mode->hsync_start - mode->hdisplay) << 0); 1142dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH); 1143dee8268fSThierry Reding 1144dee8268fSThierry Reding value = (mode->vdisplay << 16) | mode->hdisplay; 1145dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_ACTIVE); 1146dee8268fSThierry Reding 1147dee8268fSThierry Reding return 0; 1148dee8268fSThierry Reding } 1149dee8268fSThierry Reding 1150c5a107d3SThierry Reding int tegra_dc_setup_clock(struct tegra_dc *dc, struct clk *parent, 1151c5a107d3SThierry Reding unsigned long pclk, unsigned int div) 1152c5a107d3SThierry Reding { 1153c5a107d3SThierry Reding u32 value; 1154c5a107d3SThierry Reding int err; 1155c5a107d3SThierry Reding 1156c5a107d3SThierry Reding err = clk_set_parent(dc->clk, parent); 1157c5a107d3SThierry Reding if (err < 0) { 1158c5a107d3SThierry Reding dev_err(dc->dev, "failed to set parent clock: %d\n", err); 1159c5a107d3SThierry Reding return err; 1160c5a107d3SThierry Reding } 1161c5a107d3SThierry Reding 1162c5a107d3SThierry Reding DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk), div); 1163c5a107d3SThierry Reding 1164c5a107d3SThierry Reding value = SHIFT_CLK_DIVIDER(div) | PIXEL_CLK_DIVIDER_PCD1; 1165c5a107d3SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL); 1166c5a107d3SThierry Reding 1167c5a107d3SThierry Reding return 0; 1168c5a107d3SThierry Reding } 1169c5a107d3SThierry Reding 1170ca915b10SThierry Reding int tegra_dc_state_setup_clock(struct tegra_dc *dc, 1171ca915b10SThierry Reding struct drm_crtc_state *crtc_state, 1172ca915b10SThierry Reding struct clk *clk, unsigned long pclk, 1173ca915b10SThierry Reding unsigned int div) 1174ca915b10SThierry Reding { 1175ca915b10SThierry Reding struct tegra_dc_state *state = to_dc_state(crtc_state); 1176ca915b10SThierry Reding 1177ca915b10SThierry Reding state->clk = clk; 1178ca915b10SThierry Reding state->pclk = pclk; 1179ca915b10SThierry Reding state->div = div; 1180ca915b10SThierry Reding 1181ca915b10SThierry Reding return 0; 1182ca915b10SThierry Reding } 1183ca915b10SThierry Reding 118476d59ed0SThierry Reding static void tegra_dc_commit_state(struct tegra_dc *dc, 118576d59ed0SThierry Reding struct tegra_dc_state *state) 118676d59ed0SThierry Reding { 118776d59ed0SThierry Reding u32 value; 118876d59ed0SThierry Reding int err; 118976d59ed0SThierry Reding 119076d59ed0SThierry Reding err = clk_set_parent(dc->clk, state->clk); 119176d59ed0SThierry Reding if (err < 0) 119276d59ed0SThierry Reding dev_err(dc->dev, "failed to set parent clock: %d\n", err); 119376d59ed0SThierry Reding 119476d59ed0SThierry Reding /* 119576d59ed0SThierry Reding * Outputs may not want to change the parent clock rate. This is only 119676d59ed0SThierry Reding * relevant to Tegra20 where only a single display PLL is available. 119776d59ed0SThierry Reding * Since that PLL would typically be used for HDMI, an internal LVDS 119876d59ed0SThierry Reding * panel would need to be driven by some other clock such as PLL_P 119976d59ed0SThierry Reding * which is shared with other peripherals. Changing the clock rate 120076d59ed0SThierry Reding * should therefore be avoided. 120176d59ed0SThierry Reding */ 120276d59ed0SThierry Reding if (state->pclk > 0) { 120376d59ed0SThierry Reding err = clk_set_rate(state->clk, state->pclk); 120476d59ed0SThierry Reding if (err < 0) 120576d59ed0SThierry Reding dev_err(dc->dev, 120676d59ed0SThierry Reding "failed to set clock rate to %lu Hz\n", 120776d59ed0SThierry Reding state->pclk); 120876d59ed0SThierry Reding } 120976d59ed0SThierry Reding 121076d59ed0SThierry Reding DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk), 121176d59ed0SThierry Reding state->div); 121276d59ed0SThierry Reding DRM_DEBUG_KMS("pclk: %lu\n", state->pclk); 121376d59ed0SThierry Reding 121476d59ed0SThierry Reding value = SHIFT_CLK_DIVIDER(state->div) | PIXEL_CLK_DIVIDER_PCD1; 121576d59ed0SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL); 121676d59ed0SThierry Reding } 121776d59ed0SThierry Reding 12184aa3df71SThierry Reding static void tegra_crtc_mode_set_nofb(struct drm_crtc *crtc) 1219dee8268fSThierry Reding { 12204aa3df71SThierry Reding struct drm_display_mode *mode = &crtc->state->adjusted_mode; 122176d59ed0SThierry Reding struct tegra_dc_state *state = to_dc_state(crtc->state); 1222dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 1223dbb3f2f7SThierry Reding u32 value; 1224dee8268fSThierry Reding 122576d59ed0SThierry Reding tegra_dc_commit_state(dc, state); 122676d59ed0SThierry Reding 1227dee8268fSThierry Reding /* program display mode */ 1228dee8268fSThierry Reding tegra_dc_set_timings(dc, mode); 1229dee8268fSThierry Reding 123042d0659bSThierry Reding if (dc->soc->supports_border_color) 123142d0659bSThierry Reding tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR); 123242d0659bSThierry Reding 12338620fc62SThierry Reding /* interlacing isn't supported yet, so disable it */ 12348620fc62SThierry Reding if (dc->soc->supports_interlacing) { 12358620fc62SThierry Reding value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL); 12368620fc62SThierry Reding value &= ~INTERLACE_ENABLE; 12378620fc62SThierry Reding tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL); 12388620fc62SThierry Reding } 1239dee8268fSThierry Reding } 1240dee8268fSThierry Reding 1241dee8268fSThierry Reding static void tegra_crtc_prepare(struct drm_crtc *crtc) 1242dee8268fSThierry Reding { 1243dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 1244dee8268fSThierry Reding unsigned int syncpt; 1245dee8268fSThierry Reding unsigned long value; 1246dee8268fSThierry Reding 12478ff64c17SThierry Reding drm_crtc_vblank_off(crtc); 12488ff64c17SThierry Reding 1249dee8268fSThierry Reding if (dc->pipe) 1250dee8268fSThierry Reding syncpt = SYNCPT_VBLANK1; 1251dee8268fSThierry Reding else 1252dee8268fSThierry Reding syncpt = SYNCPT_VBLANK0; 1253dee8268fSThierry Reding 1254dee8268fSThierry Reding /* initialize display controller */ 1255dee8268fSThierry Reding tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL); 1256dee8268fSThierry Reding tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC); 1257dee8268fSThierry Reding 1258dee8268fSThierry Reding value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT; 1259dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_TYPE); 1260dee8268fSThierry Reding 1261dee8268fSThierry Reding value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | 1262dee8268fSThierry Reding WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT; 1263dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY); 1264dee8268fSThierry Reding 1265dee8268fSThierry Reding /* initialize timer */ 1266dee8268fSThierry Reding value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) | 1267dee8268fSThierry Reding WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20); 1268dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY); 1269dee8268fSThierry Reding 1270dee8268fSThierry Reding value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) | 1271dee8268fSThierry Reding WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1); 1272dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER); 1273dee8268fSThierry Reding 1274dee8268fSThierry Reding value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT; 1275dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE); 1276dee8268fSThierry Reding 1277dee8268fSThierry Reding value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT; 1278dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_MASK); 1279dee8268fSThierry Reding } 1280dee8268fSThierry Reding 1281dee8268fSThierry Reding static void tegra_crtc_commit(struct drm_crtc *crtc) 1282dee8268fSThierry Reding { 12838ff64c17SThierry Reding drm_crtc_vblank_on(crtc); 1284dee8268fSThierry Reding } 1285dee8268fSThierry Reding 12864aa3df71SThierry Reding static int tegra_crtc_atomic_check(struct drm_crtc *crtc, 12874aa3df71SThierry Reding struct drm_crtc_state *state) 12884aa3df71SThierry Reding { 12894aa3df71SThierry Reding return 0; 12904aa3df71SThierry Reding } 12914aa3df71SThierry Reding 12924aa3df71SThierry Reding static void tegra_crtc_atomic_begin(struct drm_crtc *crtc) 12934aa3df71SThierry Reding { 12941503ca47SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 12951503ca47SThierry Reding 12961503ca47SThierry Reding if (crtc->state->event) { 12971503ca47SThierry Reding crtc->state->event->pipe = drm_crtc_index(crtc); 12981503ca47SThierry Reding 12991503ca47SThierry Reding WARN_ON(drm_crtc_vblank_get(crtc) != 0); 13001503ca47SThierry Reding 13011503ca47SThierry Reding dc->event = crtc->state->event; 13021503ca47SThierry Reding crtc->state->event = NULL; 13031503ca47SThierry Reding } 13044aa3df71SThierry Reding } 13054aa3df71SThierry Reding 13064aa3df71SThierry Reding static void tegra_crtc_atomic_flush(struct drm_crtc *crtc) 13074aa3df71SThierry Reding { 130847802b09SThierry Reding struct tegra_dc_state *state = to_dc_state(crtc->state); 130947802b09SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 131047802b09SThierry Reding 131147802b09SThierry Reding tegra_dc_writel(dc, state->planes << 8, DC_CMD_STATE_CONTROL); 131247802b09SThierry Reding tegra_dc_writel(dc, state->planes, DC_CMD_STATE_CONTROL); 13134aa3df71SThierry Reding } 13144aa3df71SThierry Reding 1315dee8268fSThierry Reding static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = { 1316dee8268fSThierry Reding .disable = tegra_crtc_disable, 1317dee8268fSThierry Reding .mode_fixup = tegra_crtc_mode_fixup, 13184aa3df71SThierry Reding .mode_set = drm_helper_crtc_mode_set, 13194aa3df71SThierry Reding .mode_set_nofb = tegra_crtc_mode_set_nofb, 13204aa3df71SThierry Reding .mode_set_base = drm_helper_crtc_mode_set_base, 1321dee8268fSThierry Reding .prepare = tegra_crtc_prepare, 1322dee8268fSThierry Reding .commit = tegra_crtc_commit, 13234aa3df71SThierry Reding .atomic_check = tegra_crtc_atomic_check, 13244aa3df71SThierry Reding .atomic_begin = tegra_crtc_atomic_begin, 13254aa3df71SThierry Reding .atomic_flush = tegra_crtc_atomic_flush, 1326dee8268fSThierry Reding }; 1327dee8268fSThierry Reding 1328dee8268fSThierry Reding static irqreturn_t tegra_dc_irq(int irq, void *data) 1329dee8268fSThierry Reding { 1330dee8268fSThierry Reding struct tegra_dc *dc = data; 1331dee8268fSThierry Reding unsigned long status; 1332dee8268fSThierry Reding 1333dee8268fSThierry Reding status = tegra_dc_readl(dc, DC_CMD_INT_STATUS); 1334dee8268fSThierry Reding tegra_dc_writel(dc, status, DC_CMD_INT_STATUS); 1335dee8268fSThierry Reding 1336dee8268fSThierry Reding if (status & FRAME_END_INT) { 1337dee8268fSThierry Reding /* 1338dee8268fSThierry Reding dev_dbg(dc->dev, "%s(): frame end\n", __func__); 1339dee8268fSThierry Reding */ 1340dee8268fSThierry Reding } 1341dee8268fSThierry Reding 1342dee8268fSThierry Reding if (status & VBLANK_INT) { 1343dee8268fSThierry Reding /* 1344dee8268fSThierry Reding dev_dbg(dc->dev, "%s(): vertical blank\n", __func__); 1345dee8268fSThierry Reding */ 1346ed7dae58SThierry Reding drm_crtc_handle_vblank(&dc->base); 1347dee8268fSThierry Reding tegra_dc_finish_page_flip(dc); 1348dee8268fSThierry Reding } 1349dee8268fSThierry Reding 1350dee8268fSThierry Reding if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) { 1351dee8268fSThierry Reding /* 1352dee8268fSThierry Reding dev_dbg(dc->dev, "%s(): underflow\n", __func__); 1353dee8268fSThierry Reding */ 1354dee8268fSThierry Reding } 1355dee8268fSThierry Reding 1356dee8268fSThierry Reding return IRQ_HANDLED; 1357dee8268fSThierry Reding } 1358dee8268fSThierry Reding 1359dee8268fSThierry Reding static int tegra_dc_show_regs(struct seq_file *s, void *data) 1360dee8268fSThierry Reding { 1361dee8268fSThierry Reding struct drm_info_node *node = s->private; 1362dee8268fSThierry Reding struct tegra_dc *dc = node->info_ent->data; 1363dee8268fSThierry Reding 1364dee8268fSThierry Reding #define DUMP_REG(name) \ 136503a60569SThierry Reding seq_printf(s, "%-40s %#05x %08x\n", #name, name, \ 1366dee8268fSThierry Reding tegra_dc_readl(dc, name)) 1367dee8268fSThierry Reding 1368dee8268fSThierry Reding DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT); 1369dee8268fSThierry Reding DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL); 1370dee8268fSThierry Reding DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR); 1371dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT); 1372dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL); 1373dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR); 1374dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT); 1375dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL); 1376dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR); 1377dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT); 1378dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL); 1379dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR); 1380dee8268fSThierry Reding DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC); 1381dee8268fSThierry Reding DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0); 1382dee8268fSThierry Reding DUMP_REG(DC_CMD_DISPLAY_COMMAND); 1383dee8268fSThierry Reding DUMP_REG(DC_CMD_SIGNAL_RAISE); 1384dee8268fSThierry Reding DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL); 1385dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_STATUS); 1386dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_MASK); 1387dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_ENABLE); 1388dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_TYPE); 1389dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_POLARITY); 1390dee8268fSThierry Reding DUMP_REG(DC_CMD_SIGNAL_RAISE1); 1391dee8268fSThierry Reding DUMP_REG(DC_CMD_SIGNAL_RAISE2); 1392dee8268fSThierry Reding DUMP_REG(DC_CMD_SIGNAL_RAISE3); 1393dee8268fSThierry Reding DUMP_REG(DC_CMD_STATE_ACCESS); 1394dee8268fSThierry Reding DUMP_REG(DC_CMD_STATE_CONTROL); 1395dee8268fSThierry Reding DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER); 1396dee8268fSThierry Reding DUMP_REG(DC_CMD_REG_ACT_CONTROL); 1397dee8268fSThierry Reding DUMP_REG(DC_COM_CRC_CONTROL); 1398dee8268fSThierry Reding DUMP_REG(DC_COM_CRC_CHECKSUM); 1399dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0)); 1400dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1)); 1401dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2)); 1402dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3)); 1403dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0)); 1404dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1)); 1405dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2)); 1406dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3)); 1407dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0)); 1408dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1)); 1409dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2)); 1410dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3)); 1411dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0)); 1412dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1)); 1413dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2)); 1414dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3)); 1415dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_DATA(0)); 1416dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_DATA(1)); 1417dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0)); 1418dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1)); 1419dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2)); 1420dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3)); 1421dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4)); 1422dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5)); 1423dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6)); 1424dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_MISC_CONTROL); 1425dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_PM0_CONTROL); 1426dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE); 1427dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_PM1_CONTROL); 1428dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE); 1429dee8268fSThierry Reding DUMP_REG(DC_COM_SPI_CONTROL); 1430dee8268fSThierry Reding DUMP_REG(DC_COM_SPI_START_BYTE); 1431dee8268fSThierry Reding DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB); 1432dee8268fSThierry Reding DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD); 1433dee8268fSThierry Reding DUMP_REG(DC_COM_HSPI_CS_DC); 1434dee8268fSThierry Reding DUMP_REG(DC_COM_SCRATCH_REGISTER_A); 1435dee8268fSThierry Reding DUMP_REG(DC_COM_SCRATCH_REGISTER_B); 1436dee8268fSThierry Reding DUMP_REG(DC_COM_GPIO_CTRL); 1437dee8268fSThierry Reding DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER); 1438dee8268fSThierry Reding DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED); 1439dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0); 1440dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1); 1441dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_WIN_OPTIONS); 1442dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY); 1443dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER); 1444dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS); 1445dee8268fSThierry Reding DUMP_REG(DC_DISP_REF_TO_SYNC); 1446dee8268fSThierry Reding DUMP_REG(DC_DISP_SYNC_WIDTH); 1447dee8268fSThierry Reding DUMP_REG(DC_DISP_BACK_PORCH); 1448dee8268fSThierry Reding DUMP_REG(DC_DISP_ACTIVE); 1449dee8268fSThierry Reding DUMP_REG(DC_DISP_FRONT_PORCH); 1450dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_CONTROL); 1451dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_POSITION_A); 1452dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_POSITION_B); 1453dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_POSITION_C); 1454dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_POSITION_D); 1455dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_CONTROL); 1456dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_POSITION_A); 1457dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_POSITION_B); 1458dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_POSITION_C); 1459dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_POSITION_D); 1460dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_CONTROL); 1461dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_POSITION_A); 1462dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_POSITION_B); 1463dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_POSITION_C); 1464dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_POSITION_D); 1465dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE0_CONTROL); 1466dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE0_POSITION_A); 1467dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE0_POSITION_B); 1468dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE0_POSITION_C); 1469dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE1_CONTROL); 1470dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE1_POSITION_A); 1471dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE1_POSITION_B); 1472dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE1_POSITION_C); 1473dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE2_CONTROL); 1474dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE2_POSITION_A); 1475dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE3_CONTROL); 1476dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE3_POSITION_A); 1477dee8268fSThierry Reding DUMP_REG(DC_DISP_M0_CONTROL); 1478dee8268fSThierry Reding DUMP_REG(DC_DISP_M1_CONTROL); 1479dee8268fSThierry Reding DUMP_REG(DC_DISP_DI_CONTROL); 1480dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_CONTROL); 1481dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_SELECT_A); 1482dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_SELECT_B); 1483dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_SELECT_C); 1484dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_SELECT_D); 1485dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL); 1486dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL); 1487dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_COLOR_CONTROL); 1488dee8268fSThierry Reding DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS); 1489dee8268fSThierry Reding DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS); 1490dee8268fSThierry Reding DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS); 1491dee8268fSThierry Reding DUMP_REG(DC_DISP_LCD_SPI_OPTIONS); 1492dee8268fSThierry Reding DUMP_REG(DC_DISP_BORDER_COLOR); 1493dee8268fSThierry Reding DUMP_REG(DC_DISP_COLOR_KEY0_LOWER); 1494dee8268fSThierry Reding DUMP_REG(DC_DISP_COLOR_KEY0_UPPER); 1495dee8268fSThierry Reding DUMP_REG(DC_DISP_COLOR_KEY1_LOWER); 1496dee8268fSThierry Reding DUMP_REG(DC_DISP_COLOR_KEY1_UPPER); 1497dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_FOREGROUND); 1498dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_BACKGROUND); 1499dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_START_ADDR); 1500dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS); 1501dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_POSITION); 1502dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_POSITION_NS); 1503dee8268fSThierry Reding DUMP_REG(DC_DISP_INIT_SEQ_CONTROL); 1504dee8268fSThierry Reding DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A); 1505dee8268fSThierry Reding DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B); 1506dee8268fSThierry Reding DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C); 1507dee8268fSThierry Reding DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D); 1508dee8268fSThierry Reding DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL); 1509dee8268fSThierry Reding DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST); 1510dee8268fSThierry Reding DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST); 1511dee8268fSThierry Reding DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST); 1512dee8268fSThierry Reding DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST); 1513dee8268fSThierry Reding DUMP_REG(DC_DISP_DAC_CRT_CTRL); 1514dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_MISC_CONTROL); 1515dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_CONTROL); 1516dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_CSC_COEFF); 1517dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(0)); 1518dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(1)); 1519dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(2)); 1520dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(3)); 1521dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(4)); 1522dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(5)); 1523dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(6)); 1524dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(7)); 1525dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(8)); 1526dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_FLICKER_CONTROL); 1527dee8268fSThierry Reding DUMP_REG(DC_DISP_DC_PIXEL_COUNT); 1528dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(0)); 1529dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(1)); 1530dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(2)); 1531dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(3)); 1532dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(4)); 1533dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(5)); 1534dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(6)); 1535dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(7)); 1536dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_TF(0)); 1537dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_TF(1)); 1538dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_TF(2)); 1539dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_TF(3)); 1540dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_CONTROL); 1541dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HW_K_VALUES); 1542dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_MAN_K_VALUES); 1543e687651bSThierry Reding DUMP_REG(DC_DISP_CURSOR_START_ADDR_HI); 1544e687651bSThierry Reding DUMP_REG(DC_DISP_BLEND_CURSOR_CONTROL); 1545dee8268fSThierry Reding DUMP_REG(DC_WIN_WIN_OPTIONS); 1546dee8268fSThierry Reding DUMP_REG(DC_WIN_BYTE_SWAP); 1547dee8268fSThierry Reding DUMP_REG(DC_WIN_BUFFER_CONTROL); 1548dee8268fSThierry Reding DUMP_REG(DC_WIN_COLOR_DEPTH); 1549dee8268fSThierry Reding DUMP_REG(DC_WIN_POSITION); 1550dee8268fSThierry Reding DUMP_REG(DC_WIN_SIZE); 1551dee8268fSThierry Reding DUMP_REG(DC_WIN_PRESCALED_SIZE); 1552dee8268fSThierry Reding DUMP_REG(DC_WIN_H_INITIAL_DDA); 1553dee8268fSThierry Reding DUMP_REG(DC_WIN_V_INITIAL_DDA); 1554dee8268fSThierry Reding DUMP_REG(DC_WIN_DDA_INC); 1555dee8268fSThierry Reding DUMP_REG(DC_WIN_LINE_STRIDE); 1556dee8268fSThierry Reding DUMP_REG(DC_WIN_BUF_STRIDE); 1557dee8268fSThierry Reding DUMP_REG(DC_WIN_UV_BUF_STRIDE); 1558dee8268fSThierry Reding DUMP_REG(DC_WIN_BUFFER_ADDR_MODE); 1559dee8268fSThierry Reding DUMP_REG(DC_WIN_DV_CONTROL); 1560dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_NOKEY); 1561dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_1WIN); 1562dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_2WIN_X); 1563dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_2WIN_Y); 1564dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_3WIN_XY); 1565dee8268fSThierry Reding DUMP_REG(DC_WIN_HP_FETCH_CONTROL); 1566dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR); 1567dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_NS); 1568dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_U); 1569dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_U_NS); 1570dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_V); 1571dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_V_NS); 1572dee8268fSThierry Reding DUMP_REG(DC_WINBUF_ADDR_H_OFFSET); 1573dee8268fSThierry Reding DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS); 1574dee8268fSThierry Reding DUMP_REG(DC_WINBUF_ADDR_V_OFFSET); 1575dee8268fSThierry Reding DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS); 1576dee8268fSThierry Reding DUMP_REG(DC_WINBUF_UFLOW_STATUS); 1577dee8268fSThierry Reding DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS); 1578dee8268fSThierry Reding DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS); 1579dee8268fSThierry Reding DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS); 1580dee8268fSThierry Reding 1581dee8268fSThierry Reding #undef DUMP_REG 1582dee8268fSThierry Reding 1583dee8268fSThierry Reding return 0; 1584dee8268fSThierry Reding } 1585dee8268fSThierry Reding 1586dee8268fSThierry Reding static struct drm_info_list debugfs_files[] = { 1587dee8268fSThierry Reding { "regs", tegra_dc_show_regs, 0, NULL }, 1588dee8268fSThierry Reding }; 1589dee8268fSThierry Reding 1590dee8268fSThierry Reding static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor) 1591dee8268fSThierry Reding { 1592dee8268fSThierry Reding unsigned int i; 1593dee8268fSThierry Reding char *name; 1594dee8268fSThierry Reding int err; 1595dee8268fSThierry Reding 1596dee8268fSThierry Reding name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe); 1597dee8268fSThierry Reding dc->debugfs = debugfs_create_dir(name, minor->debugfs_root); 1598dee8268fSThierry Reding kfree(name); 1599dee8268fSThierry Reding 1600dee8268fSThierry Reding if (!dc->debugfs) 1601dee8268fSThierry Reding return -ENOMEM; 1602dee8268fSThierry Reding 1603dee8268fSThierry Reding dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files), 1604dee8268fSThierry Reding GFP_KERNEL); 1605dee8268fSThierry Reding if (!dc->debugfs_files) { 1606dee8268fSThierry Reding err = -ENOMEM; 1607dee8268fSThierry Reding goto remove; 1608dee8268fSThierry Reding } 1609dee8268fSThierry Reding 1610dee8268fSThierry Reding for (i = 0; i < ARRAY_SIZE(debugfs_files); i++) 1611dee8268fSThierry Reding dc->debugfs_files[i].data = dc; 1612dee8268fSThierry Reding 1613dee8268fSThierry Reding err = drm_debugfs_create_files(dc->debugfs_files, 1614dee8268fSThierry Reding ARRAY_SIZE(debugfs_files), 1615dee8268fSThierry Reding dc->debugfs, minor); 1616dee8268fSThierry Reding if (err < 0) 1617dee8268fSThierry Reding goto free; 1618dee8268fSThierry Reding 1619dee8268fSThierry Reding dc->minor = minor; 1620dee8268fSThierry Reding 1621dee8268fSThierry Reding return 0; 1622dee8268fSThierry Reding 1623dee8268fSThierry Reding free: 1624dee8268fSThierry Reding kfree(dc->debugfs_files); 1625dee8268fSThierry Reding dc->debugfs_files = NULL; 1626dee8268fSThierry Reding remove: 1627dee8268fSThierry Reding debugfs_remove(dc->debugfs); 1628dee8268fSThierry Reding dc->debugfs = NULL; 1629dee8268fSThierry Reding 1630dee8268fSThierry Reding return err; 1631dee8268fSThierry Reding } 1632dee8268fSThierry Reding 1633dee8268fSThierry Reding static int tegra_dc_debugfs_exit(struct tegra_dc *dc) 1634dee8268fSThierry Reding { 1635dee8268fSThierry Reding drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files), 1636dee8268fSThierry Reding dc->minor); 1637dee8268fSThierry Reding dc->minor = NULL; 1638dee8268fSThierry Reding 1639dee8268fSThierry Reding kfree(dc->debugfs_files); 1640dee8268fSThierry Reding dc->debugfs_files = NULL; 1641dee8268fSThierry Reding 1642dee8268fSThierry Reding debugfs_remove(dc->debugfs); 1643dee8268fSThierry Reding dc->debugfs = NULL; 1644dee8268fSThierry Reding 1645dee8268fSThierry Reding return 0; 1646dee8268fSThierry Reding } 1647dee8268fSThierry Reding 1648dee8268fSThierry Reding static int tegra_dc_init(struct host1x_client *client) 1649dee8268fSThierry Reding { 16509910f5c4SThierry Reding struct drm_device *drm = dev_get_drvdata(client->parent); 1651dee8268fSThierry Reding struct tegra_dc *dc = host1x_client_to_dc(client); 1652d1f3e1e0SThierry Reding struct tegra_drm *tegra = drm->dev_private; 1653c7679306SThierry Reding struct drm_plane *primary = NULL; 1654c7679306SThierry Reding struct drm_plane *cursor = NULL; 1655dee8268fSThierry Reding int err; 1656dee8268fSThierry Reding 1657df06b759SThierry Reding if (tegra->domain) { 1658df06b759SThierry Reding err = iommu_attach_device(tegra->domain, dc->dev); 1659df06b759SThierry Reding if (err < 0) { 1660df06b759SThierry Reding dev_err(dc->dev, "failed to attach to domain: %d\n", 1661df06b759SThierry Reding err); 1662df06b759SThierry Reding return err; 1663df06b759SThierry Reding } 1664df06b759SThierry Reding 1665df06b759SThierry Reding dc->domain = tegra->domain; 1666df06b759SThierry Reding } 1667df06b759SThierry Reding 1668c7679306SThierry Reding primary = tegra_dc_primary_plane_create(drm, dc); 1669c7679306SThierry Reding if (IS_ERR(primary)) { 1670c7679306SThierry Reding err = PTR_ERR(primary); 1671c7679306SThierry Reding goto cleanup; 1672c7679306SThierry Reding } 1673c7679306SThierry Reding 1674c7679306SThierry Reding if (dc->soc->supports_cursor) { 1675c7679306SThierry Reding cursor = tegra_dc_cursor_plane_create(drm, dc); 1676c7679306SThierry Reding if (IS_ERR(cursor)) { 1677c7679306SThierry Reding err = PTR_ERR(cursor); 1678c7679306SThierry Reding goto cleanup; 1679c7679306SThierry Reding } 1680c7679306SThierry Reding } 1681c7679306SThierry Reding 1682c7679306SThierry Reding err = drm_crtc_init_with_planes(drm, &dc->base, primary, cursor, 1683c7679306SThierry Reding &tegra_crtc_funcs); 1684c7679306SThierry Reding if (err < 0) 1685c7679306SThierry Reding goto cleanup; 1686c7679306SThierry Reding 1687dee8268fSThierry Reding drm_mode_crtc_set_gamma_size(&dc->base, 256); 1688dee8268fSThierry Reding drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs); 1689dee8268fSThierry Reding 1690d1f3e1e0SThierry Reding /* 1691d1f3e1e0SThierry Reding * Keep track of the minimum pitch alignment across all display 1692d1f3e1e0SThierry Reding * controllers. 1693d1f3e1e0SThierry Reding */ 1694d1f3e1e0SThierry Reding if (dc->soc->pitch_align > tegra->pitch_align) 1695d1f3e1e0SThierry Reding tegra->pitch_align = dc->soc->pitch_align; 1696d1f3e1e0SThierry Reding 16979910f5c4SThierry Reding err = tegra_dc_rgb_init(drm, dc); 1698dee8268fSThierry Reding if (err < 0 && err != -ENODEV) { 1699dee8268fSThierry Reding dev_err(dc->dev, "failed to initialize RGB output: %d\n", err); 1700c7679306SThierry Reding goto cleanup; 1701dee8268fSThierry Reding } 1702dee8268fSThierry Reding 17039910f5c4SThierry Reding err = tegra_dc_add_planes(drm, dc); 1704dee8268fSThierry Reding if (err < 0) 1705c7679306SThierry Reding goto cleanup; 1706dee8268fSThierry Reding 1707dee8268fSThierry Reding if (IS_ENABLED(CONFIG_DEBUG_FS)) { 17089910f5c4SThierry Reding err = tegra_dc_debugfs_init(dc, drm->primary); 1709dee8268fSThierry Reding if (err < 0) 1710dee8268fSThierry Reding dev_err(dc->dev, "debugfs setup failed: %d\n", err); 1711dee8268fSThierry Reding } 1712dee8268fSThierry Reding 1713dee8268fSThierry Reding err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0, 1714dee8268fSThierry Reding dev_name(dc->dev), dc); 1715dee8268fSThierry Reding if (err < 0) { 1716dee8268fSThierry Reding dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq, 1717dee8268fSThierry Reding err); 1718c7679306SThierry Reding goto cleanup; 1719dee8268fSThierry Reding } 1720dee8268fSThierry Reding 1721dee8268fSThierry Reding return 0; 1722c7679306SThierry Reding 1723c7679306SThierry Reding cleanup: 1724c7679306SThierry Reding if (cursor) 1725c7679306SThierry Reding drm_plane_cleanup(cursor); 1726c7679306SThierry Reding 1727c7679306SThierry Reding if (primary) 1728c7679306SThierry Reding drm_plane_cleanup(primary); 1729c7679306SThierry Reding 1730c7679306SThierry Reding if (tegra->domain) { 1731c7679306SThierry Reding iommu_detach_device(tegra->domain, dc->dev); 1732c7679306SThierry Reding dc->domain = NULL; 1733c7679306SThierry Reding } 1734c7679306SThierry Reding 1735c7679306SThierry Reding return err; 1736dee8268fSThierry Reding } 1737dee8268fSThierry Reding 1738dee8268fSThierry Reding static int tegra_dc_exit(struct host1x_client *client) 1739dee8268fSThierry Reding { 1740dee8268fSThierry Reding struct tegra_dc *dc = host1x_client_to_dc(client); 1741dee8268fSThierry Reding int err; 1742dee8268fSThierry Reding 1743dee8268fSThierry Reding devm_free_irq(dc->dev, dc->irq, dc); 1744dee8268fSThierry Reding 1745dee8268fSThierry Reding if (IS_ENABLED(CONFIG_DEBUG_FS)) { 1746dee8268fSThierry Reding err = tegra_dc_debugfs_exit(dc); 1747dee8268fSThierry Reding if (err < 0) 1748dee8268fSThierry Reding dev_err(dc->dev, "debugfs cleanup failed: %d\n", err); 1749dee8268fSThierry Reding } 1750dee8268fSThierry Reding 1751dee8268fSThierry Reding err = tegra_dc_rgb_exit(dc); 1752dee8268fSThierry Reding if (err) { 1753dee8268fSThierry Reding dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err); 1754dee8268fSThierry Reding return err; 1755dee8268fSThierry Reding } 1756dee8268fSThierry Reding 1757df06b759SThierry Reding if (dc->domain) { 1758df06b759SThierry Reding iommu_detach_device(dc->domain, dc->dev); 1759df06b759SThierry Reding dc->domain = NULL; 1760df06b759SThierry Reding } 1761df06b759SThierry Reding 1762dee8268fSThierry Reding return 0; 1763dee8268fSThierry Reding } 1764dee8268fSThierry Reding 1765dee8268fSThierry Reding static const struct host1x_client_ops dc_client_ops = { 1766dee8268fSThierry Reding .init = tegra_dc_init, 1767dee8268fSThierry Reding .exit = tegra_dc_exit, 1768dee8268fSThierry Reding }; 1769dee8268fSThierry Reding 17708620fc62SThierry Reding static const struct tegra_dc_soc_info tegra20_dc_soc_info = { 177142d0659bSThierry Reding .supports_border_color = true, 17728620fc62SThierry Reding .supports_interlacing = false, 1773e687651bSThierry Reding .supports_cursor = false, 1774c134f019SThierry Reding .supports_block_linear = false, 1775d1f3e1e0SThierry Reding .pitch_align = 8, 17769c012700SThierry Reding .has_powergate = false, 17778620fc62SThierry Reding }; 17788620fc62SThierry Reding 17798620fc62SThierry Reding static const struct tegra_dc_soc_info tegra30_dc_soc_info = { 178042d0659bSThierry Reding .supports_border_color = true, 17818620fc62SThierry Reding .supports_interlacing = false, 1782e687651bSThierry Reding .supports_cursor = false, 1783c134f019SThierry Reding .supports_block_linear = false, 1784d1f3e1e0SThierry Reding .pitch_align = 8, 17859c012700SThierry Reding .has_powergate = false, 1786d1f3e1e0SThierry Reding }; 1787d1f3e1e0SThierry Reding 1788d1f3e1e0SThierry Reding static const struct tegra_dc_soc_info tegra114_dc_soc_info = { 178942d0659bSThierry Reding .supports_border_color = true, 1790d1f3e1e0SThierry Reding .supports_interlacing = false, 1791d1f3e1e0SThierry Reding .supports_cursor = false, 1792d1f3e1e0SThierry Reding .supports_block_linear = false, 1793d1f3e1e0SThierry Reding .pitch_align = 64, 17949c012700SThierry Reding .has_powergate = true, 17958620fc62SThierry Reding }; 17968620fc62SThierry Reding 17978620fc62SThierry Reding static const struct tegra_dc_soc_info tegra124_dc_soc_info = { 179842d0659bSThierry Reding .supports_border_color = false, 17998620fc62SThierry Reding .supports_interlacing = true, 1800e687651bSThierry Reding .supports_cursor = true, 1801c134f019SThierry Reding .supports_block_linear = true, 1802d1f3e1e0SThierry Reding .pitch_align = 64, 18039c012700SThierry Reding .has_powergate = true, 18048620fc62SThierry Reding }; 18058620fc62SThierry Reding 18068620fc62SThierry Reding static const struct of_device_id tegra_dc_of_match[] = { 18078620fc62SThierry Reding { 18088620fc62SThierry Reding .compatible = "nvidia,tegra124-dc", 18098620fc62SThierry Reding .data = &tegra124_dc_soc_info, 18108620fc62SThierry Reding }, { 18119c012700SThierry Reding .compatible = "nvidia,tegra114-dc", 18129c012700SThierry Reding .data = &tegra114_dc_soc_info, 18139c012700SThierry Reding }, { 18148620fc62SThierry Reding .compatible = "nvidia,tegra30-dc", 18158620fc62SThierry Reding .data = &tegra30_dc_soc_info, 18168620fc62SThierry Reding }, { 18178620fc62SThierry Reding .compatible = "nvidia,tegra20-dc", 18188620fc62SThierry Reding .data = &tegra20_dc_soc_info, 18198620fc62SThierry Reding }, { 18208620fc62SThierry Reding /* sentinel */ 18218620fc62SThierry Reding } 18228620fc62SThierry Reding }; 1823ef70728cSStephen Warren MODULE_DEVICE_TABLE(of, tegra_dc_of_match); 18248620fc62SThierry Reding 182513411dddSThierry Reding static int tegra_dc_parse_dt(struct tegra_dc *dc) 182613411dddSThierry Reding { 182713411dddSThierry Reding struct device_node *np; 182813411dddSThierry Reding u32 value = 0; 182913411dddSThierry Reding int err; 183013411dddSThierry Reding 183113411dddSThierry Reding err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value); 183213411dddSThierry Reding if (err < 0) { 183313411dddSThierry Reding dev_err(dc->dev, "missing \"nvidia,head\" property\n"); 183413411dddSThierry Reding 183513411dddSThierry Reding /* 183613411dddSThierry Reding * If the nvidia,head property isn't present, try to find the 183713411dddSThierry Reding * correct head number by looking up the position of this 183813411dddSThierry Reding * display controller's node within the device tree. Assuming 183913411dddSThierry Reding * that the nodes are ordered properly in the DTS file and 184013411dddSThierry Reding * that the translation into a flattened device tree blob 184113411dddSThierry Reding * preserves that ordering this will actually yield the right 184213411dddSThierry Reding * head number. 184313411dddSThierry Reding * 184413411dddSThierry Reding * If those assumptions don't hold, this will still work for 184513411dddSThierry Reding * cases where only a single display controller is used. 184613411dddSThierry Reding */ 184713411dddSThierry Reding for_each_matching_node(np, tegra_dc_of_match) { 184813411dddSThierry Reding if (np == dc->dev->of_node) 184913411dddSThierry Reding break; 185013411dddSThierry Reding 185113411dddSThierry Reding value++; 185213411dddSThierry Reding } 185313411dddSThierry Reding } 185413411dddSThierry Reding 185513411dddSThierry Reding dc->pipe = value; 185613411dddSThierry Reding 185713411dddSThierry Reding return 0; 185813411dddSThierry Reding } 185913411dddSThierry Reding 1860dee8268fSThierry Reding static int tegra_dc_probe(struct platform_device *pdev) 1861dee8268fSThierry Reding { 18628620fc62SThierry Reding const struct of_device_id *id; 1863dee8268fSThierry Reding struct resource *regs; 1864dee8268fSThierry Reding struct tegra_dc *dc; 1865dee8268fSThierry Reding int err; 1866dee8268fSThierry Reding 1867dee8268fSThierry Reding dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL); 1868dee8268fSThierry Reding if (!dc) 1869dee8268fSThierry Reding return -ENOMEM; 1870dee8268fSThierry Reding 18718620fc62SThierry Reding id = of_match_node(tegra_dc_of_match, pdev->dev.of_node); 18728620fc62SThierry Reding if (!id) 18738620fc62SThierry Reding return -ENODEV; 18748620fc62SThierry Reding 1875dee8268fSThierry Reding spin_lock_init(&dc->lock); 1876dee8268fSThierry Reding INIT_LIST_HEAD(&dc->list); 1877dee8268fSThierry Reding dc->dev = &pdev->dev; 18788620fc62SThierry Reding dc->soc = id->data; 1879dee8268fSThierry Reding 188013411dddSThierry Reding err = tegra_dc_parse_dt(dc); 188113411dddSThierry Reding if (err < 0) 188213411dddSThierry Reding return err; 188313411dddSThierry Reding 1884dee8268fSThierry Reding dc->clk = devm_clk_get(&pdev->dev, NULL); 1885dee8268fSThierry Reding if (IS_ERR(dc->clk)) { 1886dee8268fSThierry Reding dev_err(&pdev->dev, "failed to get clock\n"); 1887dee8268fSThierry Reding return PTR_ERR(dc->clk); 1888dee8268fSThierry Reding } 1889dee8268fSThierry Reding 1890ca48080aSStephen Warren dc->rst = devm_reset_control_get(&pdev->dev, "dc"); 1891ca48080aSStephen Warren if (IS_ERR(dc->rst)) { 1892ca48080aSStephen Warren dev_err(&pdev->dev, "failed to get reset\n"); 1893ca48080aSStephen Warren return PTR_ERR(dc->rst); 1894ca48080aSStephen Warren } 1895ca48080aSStephen Warren 18969c012700SThierry Reding if (dc->soc->has_powergate) { 18979c012700SThierry Reding if (dc->pipe == 0) 18989c012700SThierry Reding dc->powergate = TEGRA_POWERGATE_DIS; 18999c012700SThierry Reding else 19009c012700SThierry Reding dc->powergate = TEGRA_POWERGATE_DISB; 19019c012700SThierry Reding 19029c012700SThierry Reding err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk, 19039c012700SThierry Reding dc->rst); 19049c012700SThierry Reding if (err < 0) { 19059c012700SThierry Reding dev_err(&pdev->dev, "failed to power partition: %d\n", 19069c012700SThierry Reding err); 1907dee8268fSThierry Reding return err; 19089c012700SThierry Reding } 19099c012700SThierry Reding } else { 19109c012700SThierry Reding err = clk_prepare_enable(dc->clk); 19119c012700SThierry Reding if (err < 0) { 19129c012700SThierry Reding dev_err(&pdev->dev, "failed to enable clock: %d\n", 19139c012700SThierry Reding err); 19149c012700SThierry Reding return err; 19159c012700SThierry Reding } 19169c012700SThierry Reding 19179c012700SThierry Reding err = reset_control_deassert(dc->rst); 19189c012700SThierry Reding if (err < 0) { 19199c012700SThierry Reding dev_err(&pdev->dev, "failed to deassert reset: %d\n", 19209c012700SThierry Reding err); 19219c012700SThierry Reding return err; 19229c012700SThierry Reding } 19239c012700SThierry Reding } 1924dee8268fSThierry Reding 1925dee8268fSThierry Reding regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1926dee8268fSThierry Reding dc->regs = devm_ioremap_resource(&pdev->dev, regs); 1927dee8268fSThierry Reding if (IS_ERR(dc->regs)) 1928dee8268fSThierry Reding return PTR_ERR(dc->regs); 1929dee8268fSThierry Reding 1930dee8268fSThierry Reding dc->irq = platform_get_irq(pdev, 0); 1931dee8268fSThierry Reding if (dc->irq < 0) { 1932dee8268fSThierry Reding dev_err(&pdev->dev, "failed to get IRQ\n"); 1933dee8268fSThierry Reding return -ENXIO; 1934dee8268fSThierry Reding } 1935dee8268fSThierry Reding 1936dee8268fSThierry Reding INIT_LIST_HEAD(&dc->client.list); 1937dee8268fSThierry Reding dc->client.ops = &dc_client_ops; 1938dee8268fSThierry Reding dc->client.dev = &pdev->dev; 1939dee8268fSThierry Reding 1940dee8268fSThierry Reding err = tegra_dc_rgb_probe(dc); 1941dee8268fSThierry Reding if (err < 0 && err != -ENODEV) { 1942dee8268fSThierry Reding dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err); 1943dee8268fSThierry Reding return err; 1944dee8268fSThierry Reding } 1945dee8268fSThierry Reding 1946dee8268fSThierry Reding err = host1x_client_register(&dc->client); 1947dee8268fSThierry Reding if (err < 0) { 1948dee8268fSThierry Reding dev_err(&pdev->dev, "failed to register host1x client: %d\n", 1949dee8268fSThierry Reding err); 1950dee8268fSThierry Reding return err; 1951dee8268fSThierry Reding } 1952dee8268fSThierry Reding 1953dee8268fSThierry Reding platform_set_drvdata(pdev, dc); 1954dee8268fSThierry Reding 1955dee8268fSThierry Reding return 0; 1956dee8268fSThierry Reding } 1957dee8268fSThierry Reding 1958dee8268fSThierry Reding static int tegra_dc_remove(struct platform_device *pdev) 1959dee8268fSThierry Reding { 1960dee8268fSThierry Reding struct tegra_dc *dc = platform_get_drvdata(pdev); 1961dee8268fSThierry Reding int err; 1962dee8268fSThierry Reding 1963dee8268fSThierry Reding err = host1x_client_unregister(&dc->client); 1964dee8268fSThierry Reding if (err < 0) { 1965dee8268fSThierry Reding dev_err(&pdev->dev, "failed to unregister host1x client: %d\n", 1966dee8268fSThierry Reding err); 1967dee8268fSThierry Reding return err; 1968dee8268fSThierry Reding } 1969dee8268fSThierry Reding 197059d29c0eSThierry Reding err = tegra_dc_rgb_remove(dc); 197159d29c0eSThierry Reding if (err < 0) { 197259d29c0eSThierry Reding dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err); 197359d29c0eSThierry Reding return err; 197459d29c0eSThierry Reding } 197559d29c0eSThierry Reding 19765482d75aSThierry Reding reset_control_assert(dc->rst); 19779c012700SThierry Reding 19789c012700SThierry Reding if (dc->soc->has_powergate) 19799c012700SThierry Reding tegra_powergate_power_off(dc->powergate); 19809c012700SThierry Reding 1981dee8268fSThierry Reding clk_disable_unprepare(dc->clk); 1982dee8268fSThierry Reding 1983dee8268fSThierry Reding return 0; 1984dee8268fSThierry Reding } 1985dee8268fSThierry Reding 1986dee8268fSThierry Reding struct platform_driver tegra_dc_driver = { 1987dee8268fSThierry Reding .driver = { 1988dee8268fSThierry Reding .name = "tegra-dc", 1989dee8268fSThierry Reding .owner = THIS_MODULE, 1990dee8268fSThierry Reding .of_match_table = tegra_dc_of_match, 1991dee8268fSThierry Reding }, 1992dee8268fSThierry Reding .probe = tegra_dc_probe, 1993dee8268fSThierry Reding .remove = tegra_dc_remove, 1994dee8268fSThierry Reding }; 1995