xref: /openbmc/linux/drivers/gpu/drm/tegra/dc.c (revision 3cb9ae4fd82ebc9759bc59998c88c385d35496fe)
1dee8268fSThierry Reding /*
2dee8268fSThierry Reding  * Copyright (C) 2012 Avionic Design GmbH
3dee8268fSThierry Reding  * Copyright (C) 2012 NVIDIA CORPORATION.  All rights reserved.
4dee8268fSThierry Reding  *
5dee8268fSThierry Reding  * This program is free software; you can redistribute it and/or modify
6dee8268fSThierry Reding  * it under the terms of the GNU General Public License version 2 as
7dee8268fSThierry Reding  * published by the Free Software Foundation.
8dee8268fSThierry Reding  */
9dee8268fSThierry Reding 
10dee8268fSThierry Reding #include <linux/clk.h>
11dee8268fSThierry Reding #include <linux/debugfs.h>
12ca48080aSStephen Warren #include <linux/reset.h>
13dee8268fSThierry Reding 
14dee8268fSThierry Reding #include "dc.h"
15dee8268fSThierry Reding #include "drm.h"
16dee8268fSThierry Reding #include "gem.h"
17dee8268fSThierry Reding 
18*3cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h>
19*3cb9ae4fSDaniel Vetter 
208620fc62SThierry Reding struct tegra_dc_soc_info {
218620fc62SThierry Reding 	bool supports_interlacing;
22e687651bSThierry Reding 	bool supports_cursor;
23c134f019SThierry Reding 	bool supports_block_linear;
24d1f3e1e0SThierry Reding 	unsigned int pitch_align;
258620fc62SThierry Reding };
268620fc62SThierry Reding 
27dee8268fSThierry Reding struct tegra_plane {
28dee8268fSThierry Reding 	struct drm_plane base;
29dee8268fSThierry Reding 	unsigned int index;
30dee8268fSThierry Reding };
31dee8268fSThierry Reding 
32dee8268fSThierry Reding static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane)
33dee8268fSThierry Reding {
34dee8268fSThierry Reding 	return container_of(plane, struct tegra_plane, base);
35dee8268fSThierry Reding }
36dee8268fSThierry Reding 
3710288eeaSThierry Reding static unsigned int tegra_dc_format(uint32_t format, uint32_t *swap)
3810288eeaSThierry Reding {
3910288eeaSThierry Reding 	/* assume no swapping of fetched data */
4010288eeaSThierry Reding 	if (swap)
4110288eeaSThierry Reding 		*swap = BYTE_SWAP_NOSWAP;
4210288eeaSThierry Reding 
4310288eeaSThierry Reding 	switch (format) {
4410288eeaSThierry Reding 	case DRM_FORMAT_XBGR8888:
4510288eeaSThierry Reding 		return WIN_COLOR_DEPTH_R8G8B8A8;
4610288eeaSThierry Reding 
4710288eeaSThierry Reding 	case DRM_FORMAT_XRGB8888:
4810288eeaSThierry Reding 		return WIN_COLOR_DEPTH_B8G8R8A8;
4910288eeaSThierry Reding 
5010288eeaSThierry Reding 	case DRM_FORMAT_RGB565:
5110288eeaSThierry Reding 		return WIN_COLOR_DEPTH_B5G6R5;
5210288eeaSThierry Reding 
5310288eeaSThierry Reding 	case DRM_FORMAT_UYVY:
5410288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr422;
5510288eeaSThierry Reding 
5610288eeaSThierry Reding 	case DRM_FORMAT_YUYV:
5710288eeaSThierry Reding 		if (swap)
5810288eeaSThierry Reding 			*swap = BYTE_SWAP_SWAP2;
5910288eeaSThierry Reding 
6010288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr422;
6110288eeaSThierry Reding 
6210288eeaSThierry Reding 	case DRM_FORMAT_YUV420:
6310288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr420P;
6410288eeaSThierry Reding 
6510288eeaSThierry Reding 	case DRM_FORMAT_YUV422:
6610288eeaSThierry Reding 		return WIN_COLOR_DEPTH_YCbCr422P;
6710288eeaSThierry Reding 
6810288eeaSThierry Reding 	default:
6910288eeaSThierry Reding 		break;
7010288eeaSThierry Reding 	}
7110288eeaSThierry Reding 
7210288eeaSThierry Reding 	WARN(1, "unsupported pixel format %u, using default\n", format);
7310288eeaSThierry Reding 	return WIN_COLOR_DEPTH_B8G8R8A8;
7410288eeaSThierry Reding }
7510288eeaSThierry Reding 
7610288eeaSThierry Reding static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar)
7710288eeaSThierry Reding {
7810288eeaSThierry Reding 	switch (format) {
7910288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422:
8010288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422:
8110288eeaSThierry Reding 		if (planar)
8210288eeaSThierry Reding 			*planar = false;
8310288eeaSThierry Reding 
8410288eeaSThierry Reding 		return true;
8510288eeaSThierry Reding 
8610288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr420P:
8710288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV420P:
8810288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422P:
8910288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422P:
9010288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422R:
9110288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422R:
9210288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YCbCr422RA:
9310288eeaSThierry Reding 	case WIN_COLOR_DEPTH_YUV422RA:
9410288eeaSThierry Reding 		if (planar)
9510288eeaSThierry Reding 			*planar = true;
9610288eeaSThierry Reding 
9710288eeaSThierry Reding 		return true;
9810288eeaSThierry Reding 	}
9910288eeaSThierry Reding 
10010288eeaSThierry Reding 	return false;
10110288eeaSThierry Reding }
10210288eeaSThierry Reding 
10310288eeaSThierry Reding static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
10410288eeaSThierry Reding 				  unsigned int bpp)
10510288eeaSThierry Reding {
10610288eeaSThierry Reding 	fixed20_12 outf = dfixed_init(out);
10710288eeaSThierry Reding 	fixed20_12 inf = dfixed_init(in);
10810288eeaSThierry Reding 	u32 dda_inc;
10910288eeaSThierry Reding 	int max;
11010288eeaSThierry Reding 
11110288eeaSThierry Reding 	if (v)
11210288eeaSThierry Reding 		max = 15;
11310288eeaSThierry Reding 	else {
11410288eeaSThierry Reding 		switch (bpp) {
11510288eeaSThierry Reding 		case 2:
11610288eeaSThierry Reding 			max = 8;
11710288eeaSThierry Reding 			break;
11810288eeaSThierry Reding 
11910288eeaSThierry Reding 		default:
12010288eeaSThierry Reding 			WARN_ON_ONCE(1);
12110288eeaSThierry Reding 			/* fallthrough */
12210288eeaSThierry Reding 		case 4:
12310288eeaSThierry Reding 			max = 4;
12410288eeaSThierry Reding 			break;
12510288eeaSThierry Reding 		}
12610288eeaSThierry Reding 	}
12710288eeaSThierry Reding 
12810288eeaSThierry Reding 	outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
12910288eeaSThierry Reding 	inf.full -= dfixed_const(1);
13010288eeaSThierry Reding 
13110288eeaSThierry Reding 	dda_inc = dfixed_div(inf, outf);
13210288eeaSThierry Reding 	dda_inc = min_t(u32, dda_inc, dfixed_const(max));
13310288eeaSThierry Reding 
13410288eeaSThierry Reding 	return dda_inc;
13510288eeaSThierry Reding }
13610288eeaSThierry Reding 
13710288eeaSThierry Reding static inline u32 compute_initial_dda(unsigned int in)
13810288eeaSThierry Reding {
13910288eeaSThierry Reding 	fixed20_12 inf = dfixed_init(in);
14010288eeaSThierry Reding 	return dfixed_frac(inf);
14110288eeaSThierry Reding }
14210288eeaSThierry Reding 
14310288eeaSThierry Reding static int tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index,
14410288eeaSThierry Reding 				 const struct tegra_dc_window *window)
14510288eeaSThierry Reding {
14610288eeaSThierry Reding 	unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
14710288eeaSThierry Reding 	unsigned long value;
14810288eeaSThierry Reding 	bool yuv, planar;
14910288eeaSThierry Reding 
15010288eeaSThierry Reding 	/*
15110288eeaSThierry Reding 	 * For YUV planar modes, the number of bytes per pixel takes into
15210288eeaSThierry Reding 	 * account only the luma component and therefore is 1.
15310288eeaSThierry Reding 	 */
15410288eeaSThierry Reding 	yuv = tegra_dc_format_is_yuv(window->format, &planar);
15510288eeaSThierry Reding 	if (!yuv)
15610288eeaSThierry Reding 		bpp = window->bits_per_pixel / 8;
15710288eeaSThierry Reding 	else
15810288eeaSThierry Reding 		bpp = planar ? 1 : 2;
15910288eeaSThierry Reding 
16010288eeaSThierry Reding 	value = WINDOW_A_SELECT << index;
16110288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
16210288eeaSThierry Reding 
16310288eeaSThierry Reding 	tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH);
16410288eeaSThierry Reding 	tegra_dc_writel(dc, window->swap, DC_WIN_BYTE_SWAP);
16510288eeaSThierry Reding 
16610288eeaSThierry Reding 	value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
16710288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_POSITION);
16810288eeaSThierry Reding 
16910288eeaSThierry Reding 	value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
17010288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_SIZE);
17110288eeaSThierry Reding 
17210288eeaSThierry Reding 	h_offset = window->src.x * bpp;
17310288eeaSThierry Reding 	v_offset = window->src.y;
17410288eeaSThierry Reding 	h_size = window->src.w * bpp;
17510288eeaSThierry Reding 	v_size = window->src.h;
17610288eeaSThierry Reding 
17710288eeaSThierry Reding 	value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
17810288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE);
17910288eeaSThierry Reding 
18010288eeaSThierry Reding 	/*
18110288eeaSThierry Reding 	 * For DDA computations the number of bytes per pixel for YUV planar
18210288eeaSThierry Reding 	 * modes needs to take into account all Y, U and V components.
18310288eeaSThierry Reding 	 */
18410288eeaSThierry Reding 	if (yuv && planar)
18510288eeaSThierry Reding 		bpp = 2;
18610288eeaSThierry Reding 
18710288eeaSThierry Reding 	h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
18810288eeaSThierry Reding 	v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
18910288eeaSThierry Reding 
19010288eeaSThierry Reding 	value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
19110288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_DDA_INC);
19210288eeaSThierry Reding 
19310288eeaSThierry Reding 	h_dda = compute_initial_dda(window->src.x);
19410288eeaSThierry Reding 	v_dda = compute_initial_dda(window->src.y);
19510288eeaSThierry Reding 
19610288eeaSThierry Reding 	tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA);
19710288eeaSThierry Reding 	tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA);
19810288eeaSThierry Reding 
19910288eeaSThierry Reding 	tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE);
20010288eeaSThierry Reding 	tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE);
20110288eeaSThierry Reding 
20210288eeaSThierry Reding 	tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR);
20310288eeaSThierry Reding 
20410288eeaSThierry Reding 	if (yuv && planar) {
20510288eeaSThierry Reding 		tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U);
20610288eeaSThierry Reding 		tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V);
20710288eeaSThierry Reding 		value = window->stride[1] << 16 | window->stride[0];
20810288eeaSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE);
20910288eeaSThierry Reding 	} else {
21010288eeaSThierry Reding 		tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE);
21110288eeaSThierry Reding 	}
21210288eeaSThierry Reding 
21310288eeaSThierry Reding 	if (window->bottom_up)
21410288eeaSThierry Reding 		v_offset += window->src.h - 1;
21510288eeaSThierry Reding 
21610288eeaSThierry Reding 	tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
21710288eeaSThierry Reding 	tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
21810288eeaSThierry Reding 
219c134f019SThierry Reding 	if (dc->soc->supports_block_linear) {
220c134f019SThierry Reding 		unsigned long height = window->tiling.value;
221c134f019SThierry Reding 
222c134f019SThierry Reding 		switch (window->tiling.mode) {
223c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
224c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_PITCH;
225c134f019SThierry Reding 			break;
226c134f019SThierry Reding 
227c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
228c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_TILED;
229c134f019SThierry Reding 			break;
230c134f019SThierry Reding 
231c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
232c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
233c134f019SThierry Reding 				DC_WINBUF_SURFACE_KIND_BLOCK;
234c134f019SThierry Reding 			break;
235c134f019SThierry Reding 		}
236c134f019SThierry Reding 
237c134f019SThierry Reding 		tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
23810288eeaSThierry Reding 	} else {
239c134f019SThierry Reding 		switch (window->tiling.mode) {
240c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
24110288eeaSThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
24210288eeaSThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_LINEAR;
243c134f019SThierry Reding 			break;
244c134f019SThierry Reding 
245c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
246c134f019SThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
247c134f019SThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_TILE;
248c134f019SThierry Reding 			break;
249c134f019SThierry Reding 
250c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
251c134f019SThierry Reding 			DRM_ERROR("hardware doesn't support block linear mode\n");
252c134f019SThierry Reding 			return -EINVAL;
25310288eeaSThierry Reding 		}
25410288eeaSThierry Reding 
25510288eeaSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
256c134f019SThierry Reding 	}
25710288eeaSThierry Reding 
25810288eeaSThierry Reding 	value = WIN_ENABLE;
25910288eeaSThierry Reding 
26010288eeaSThierry Reding 	if (yuv) {
26110288eeaSThierry Reding 		/* setup default colorspace conversion coefficients */
26210288eeaSThierry Reding 		tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF);
26310288eeaSThierry Reding 		tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB);
26410288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR);
26510288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR);
26610288eeaSThierry Reding 		tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG);
26710288eeaSThierry Reding 		tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG);
26810288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB);
26910288eeaSThierry Reding 		tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB);
27010288eeaSThierry Reding 
27110288eeaSThierry Reding 		value |= CSC_ENABLE;
27210288eeaSThierry Reding 	} else if (window->bits_per_pixel < 24) {
27310288eeaSThierry Reding 		value |= COLOR_EXPAND;
27410288eeaSThierry Reding 	}
27510288eeaSThierry Reding 
27610288eeaSThierry Reding 	if (window->bottom_up)
27710288eeaSThierry Reding 		value |= V_DIRECTION;
27810288eeaSThierry Reding 
27910288eeaSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
28010288eeaSThierry Reding 
28110288eeaSThierry Reding 	/*
28210288eeaSThierry Reding 	 * Disable blending and assume Window A is the bottom-most window,
28310288eeaSThierry Reding 	 * Window C is the top-most window and Window B is in the middle.
28410288eeaSThierry Reding 	 */
28510288eeaSThierry Reding 	tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY);
28610288eeaSThierry Reding 	tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN);
28710288eeaSThierry Reding 
28810288eeaSThierry Reding 	switch (index) {
28910288eeaSThierry Reding 	case 0:
29010288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X);
29110288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
29210288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
29310288eeaSThierry Reding 		break;
29410288eeaSThierry Reding 
29510288eeaSThierry Reding 	case 1:
29610288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
29710288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
29810288eeaSThierry Reding 		tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
29910288eeaSThierry Reding 		break;
30010288eeaSThierry Reding 
30110288eeaSThierry Reding 	case 2:
30210288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
30310288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y);
30410288eeaSThierry Reding 		tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY);
30510288eeaSThierry Reding 		break;
30610288eeaSThierry Reding 	}
30710288eeaSThierry Reding 
30810288eeaSThierry Reding 	tegra_dc_writel(dc, WIN_A_UPDATE << index, DC_CMD_STATE_CONTROL);
30910288eeaSThierry Reding 	tegra_dc_writel(dc, WIN_A_ACT_REQ << index, DC_CMD_STATE_CONTROL);
31010288eeaSThierry Reding 
31110288eeaSThierry Reding 	return 0;
31210288eeaSThierry Reding }
31310288eeaSThierry Reding 
314dee8268fSThierry Reding static int tegra_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
315dee8268fSThierry Reding 			      struct drm_framebuffer *fb, int crtc_x,
316dee8268fSThierry Reding 			      int crtc_y, unsigned int crtc_w,
317dee8268fSThierry Reding 			      unsigned int crtc_h, uint32_t src_x,
318dee8268fSThierry Reding 			      uint32_t src_y, uint32_t src_w, uint32_t src_h)
319dee8268fSThierry Reding {
320dee8268fSThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
321dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
322dee8268fSThierry Reding 	struct tegra_dc_window window;
323dee8268fSThierry Reding 	unsigned int i;
324c134f019SThierry Reding 	int err;
325dee8268fSThierry Reding 
326dee8268fSThierry Reding 	memset(&window, 0, sizeof(window));
327dee8268fSThierry Reding 	window.src.x = src_x >> 16;
328dee8268fSThierry Reding 	window.src.y = src_y >> 16;
329dee8268fSThierry Reding 	window.src.w = src_w >> 16;
330dee8268fSThierry Reding 	window.src.h = src_h >> 16;
331dee8268fSThierry Reding 	window.dst.x = crtc_x;
332dee8268fSThierry Reding 	window.dst.y = crtc_y;
333dee8268fSThierry Reding 	window.dst.w = crtc_w;
334dee8268fSThierry Reding 	window.dst.h = crtc_h;
335f925390eSThierry Reding 	window.format = tegra_dc_format(fb->pixel_format, &window.swap);
336dee8268fSThierry Reding 	window.bits_per_pixel = fb->bits_per_pixel;
337db7fbdfdSThierry Reding 	window.bottom_up = tegra_fb_is_bottom_up(fb);
338c134f019SThierry Reding 
339c134f019SThierry Reding 	err = tegra_fb_get_tiling(fb, &window.tiling);
340c134f019SThierry Reding 	if (err < 0)
341c134f019SThierry Reding 		return err;
342dee8268fSThierry Reding 
343dee8268fSThierry Reding 	for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) {
344dee8268fSThierry Reding 		struct tegra_bo *bo = tegra_fb_get_plane(fb, i);
345dee8268fSThierry Reding 
346dee8268fSThierry Reding 		window.base[i] = bo->paddr + fb->offsets[i];
347dee8268fSThierry Reding 
348dee8268fSThierry Reding 		/*
349dee8268fSThierry Reding 		 * Tegra doesn't support different strides for U and V planes
350dee8268fSThierry Reding 		 * so we display a warning if the user tries to display a
351dee8268fSThierry Reding 		 * framebuffer with such a configuration.
352dee8268fSThierry Reding 		 */
353dee8268fSThierry Reding 		if (i >= 2) {
354dee8268fSThierry Reding 			if (fb->pitches[i] != window.stride[1])
355dee8268fSThierry Reding 				DRM_ERROR("unsupported UV-plane configuration\n");
356dee8268fSThierry Reding 		} else {
357dee8268fSThierry Reding 			window.stride[i] = fb->pitches[i];
358dee8268fSThierry Reding 		}
359dee8268fSThierry Reding 	}
360dee8268fSThierry Reding 
361dee8268fSThierry Reding 	return tegra_dc_setup_window(dc, p->index, &window);
362dee8268fSThierry Reding }
363dee8268fSThierry Reding 
364dee8268fSThierry Reding static int tegra_plane_disable(struct drm_plane *plane)
365dee8268fSThierry Reding {
366dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(plane->crtc);
367dee8268fSThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
368dee8268fSThierry Reding 	unsigned long value;
369dee8268fSThierry Reding 
370dee8268fSThierry Reding 	if (!plane->crtc)
371dee8268fSThierry Reding 		return 0;
372dee8268fSThierry Reding 
373dee8268fSThierry Reding 	value = WINDOW_A_SELECT << p->index;
374dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
375dee8268fSThierry Reding 
376dee8268fSThierry Reding 	value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
377dee8268fSThierry Reding 	value &= ~WIN_ENABLE;
378dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
379dee8268fSThierry Reding 
380dee8268fSThierry Reding 	tegra_dc_writel(dc, WIN_A_UPDATE << p->index, DC_CMD_STATE_CONTROL);
381dee8268fSThierry Reding 	tegra_dc_writel(dc, WIN_A_ACT_REQ << p->index, DC_CMD_STATE_CONTROL);
382dee8268fSThierry Reding 
383dee8268fSThierry Reding 	return 0;
384dee8268fSThierry Reding }
385dee8268fSThierry Reding 
386dee8268fSThierry Reding static void tegra_plane_destroy(struct drm_plane *plane)
387dee8268fSThierry Reding {
388f002abc1SThierry Reding 	struct tegra_plane *p = to_tegra_plane(plane);
389f002abc1SThierry Reding 
390dee8268fSThierry Reding 	tegra_plane_disable(plane);
391dee8268fSThierry Reding 	drm_plane_cleanup(plane);
392f002abc1SThierry Reding 	kfree(p);
393dee8268fSThierry Reding }
394dee8268fSThierry Reding 
395dee8268fSThierry Reding static const struct drm_plane_funcs tegra_plane_funcs = {
396dee8268fSThierry Reding 	.update_plane = tegra_plane_update,
397dee8268fSThierry Reding 	.disable_plane = tegra_plane_disable,
398dee8268fSThierry Reding 	.destroy = tegra_plane_destroy,
399dee8268fSThierry Reding };
400dee8268fSThierry Reding 
401dee8268fSThierry Reding static const uint32_t plane_formats[] = {
402dee8268fSThierry Reding 	DRM_FORMAT_XBGR8888,
403dee8268fSThierry Reding 	DRM_FORMAT_XRGB8888,
404dee8268fSThierry Reding 	DRM_FORMAT_RGB565,
405dee8268fSThierry Reding 	DRM_FORMAT_UYVY,
406f925390eSThierry Reding 	DRM_FORMAT_YUYV,
407dee8268fSThierry Reding 	DRM_FORMAT_YUV420,
408dee8268fSThierry Reding 	DRM_FORMAT_YUV422,
409dee8268fSThierry Reding };
410dee8268fSThierry Reding 
411dee8268fSThierry Reding static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc)
412dee8268fSThierry Reding {
413dee8268fSThierry Reding 	unsigned int i;
414dee8268fSThierry Reding 	int err = 0;
415dee8268fSThierry Reding 
416dee8268fSThierry Reding 	for (i = 0; i < 2; i++) {
417dee8268fSThierry Reding 		struct tegra_plane *plane;
418dee8268fSThierry Reding 
419f002abc1SThierry Reding 		plane = kzalloc(sizeof(*plane), GFP_KERNEL);
420dee8268fSThierry Reding 		if (!plane)
421dee8268fSThierry Reding 			return -ENOMEM;
422dee8268fSThierry Reding 
423dee8268fSThierry Reding 		plane->index = 1 + i;
424dee8268fSThierry Reding 
425dee8268fSThierry Reding 		err = drm_plane_init(drm, &plane->base, 1 << dc->pipe,
426dee8268fSThierry Reding 				     &tegra_plane_funcs, plane_formats,
427dee8268fSThierry Reding 				     ARRAY_SIZE(plane_formats), false);
428f002abc1SThierry Reding 		if (err < 0) {
429f002abc1SThierry Reding 			kfree(plane);
430dee8268fSThierry Reding 			return err;
431dee8268fSThierry Reding 		}
432f002abc1SThierry Reding 	}
433dee8268fSThierry Reding 
434dee8268fSThierry Reding 	return 0;
435dee8268fSThierry Reding }
436dee8268fSThierry Reding 
437dee8268fSThierry Reding static int tegra_dc_set_base(struct tegra_dc *dc, int x, int y,
438dee8268fSThierry Reding 			     struct drm_framebuffer *fb)
439dee8268fSThierry Reding {
440dee8268fSThierry Reding 	struct tegra_bo *bo = tegra_fb_get_plane(fb, 0);
441db7fbdfdSThierry Reding 	unsigned int h_offset = 0, v_offset = 0;
442c134f019SThierry Reding 	struct tegra_bo_tiling tiling;
443f925390eSThierry Reding 	unsigned int format, swap;
444dee8268fSThierry Reding 	unsigned long value;
445c134f019SThierry Reding 	int err;
446c134f019SThierry Reding 
447c134f019SThierry Reding 	err = tegra_fb_get_tiling(fb, &tiling);
448c134f019SThierry Reding 	if (err < 0)
449c134f019SThierry Reding 		return err;
450dee8268fSThierry Reding 
451dee8268fSThierry Reding 	tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
452dee8268fSThierry Reding 
453dee8268fSThierry Reding 	value = fb->offsets[0] + y * fb->pitches[0] +
454dee8268fSThierry Reding 		x * fb->bits_per_pixel / 8;
455dee8268fSThierry Reding 
456dee8268fSThierry Reding 	tegra_dc_writel(dc, bo->paddr + value, DC_WINBUF_START_ADDR);
457dee8268fSThierry Reding 	tegra_dc_writel(dc, fb->pitches[0], DC_WIN_LINE_STRIDE);
458f925390eSThierry Reding 
459f925390eSThierry Reding 	format = tegra_dc_format(fb->pixel_format, &swap);
460dee8268fSThierry Reding 	tegra_dc_writel(dc, format, DC_WIN_COLOR_DEPTH);
461f925390eSThierry Reding 	tegra_dc_writel(dc, swap, DC_WIN_BYTE_SWAP);
462dee8268fSThierry Reding 
463c134f019SThierry Reding 	if (dc->soc->supports_block_linear) {
464c134f019SThierry Reding 		unsigned long height = tiling.value;
465c134f019SThierry Reding 
466c134f019SThierry Reding 		switch (tiling.mode) {
467c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
468c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_PITCH;
469c134f019SThierry Reding 			break;
470c134f019SThierry Reding 
471c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
472c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_TILED;
473c134f019SThierry Reding 			break;
474c134f019SThierry Reding 
475c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
476c134f019SThierry Reding 			value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
477c134f019SThierry Reding 				DC_WINBUF_SURFACE_KIND_BLOCK;
478c134f019SThierry Reding 			break;
479c134f019SThierry Reding 		}
480c134f019SThierry Reding 
481c134f019SThierry Reding 		tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
482773af77fSThierry Reding 	} else {
483c134f019SThierry Reding 		switch (tiling.mode) {
484c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_PITCH:
485773af77fSThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
486773af77fSThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_LINEAR;
487c134f019SThierry Reding 			break;
488c134f019SThierry Reding 
489c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_TILED:
490c134f019SThierry Reding 			value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
491c134f019SThierry Reding 				DC_WIN_BUFFER_ADDR_MODE_TILE;
492c134f019SThierry Reding 			break;
493c134f019SThierry Reding 
494c134f019SThierry Reding 		case TEGRA_BO_TILING_MODE_BLOCK:
495c134f019SThierry Reding 			DRM_ERROR("hardware doesn't support block linear mode\n");
496c134f019SThierry Reding 			return -EINVAL;
497773af77fSThierry Reding 		}
498773af77fSThierry Reding 
499773af77fSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
500c134f019SThierry Reding 	}
501773af77fSThierry Reding 
502db7fbdfdSThierry Reding 	/* make sure bottom-up buffers are properly displayed */
503db7fbdfdSThierry Reding 	if (tegra_fb_is_bottom_up(fb)) {
504db7fbdfdSThierry Reding 		value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
505eba66501SThierry Reding 		value |= V_DIRECTION;
506db7fbdfdSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
507db7fbdfdSThierry Reding 
508db7fbdfdSThierry Reding 		v_offset += fb->height - 1;
509db7fbdfdSThierry Reding 	} else {
510db7fbdfdSThierry Reding 		value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
511eba66501SThierry Reding 		value &= ~V_DIRECTION;
512db7fbdfdSThierry Reding 		tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
513db7fbdfdSThierry Reding 	}
514db7fbdfdSThierry Reding 
515db7fbdfdSThierry Reding 	tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
516db7fbdfdSThierry Reding 	tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
517db7fbdfdSThierry Reding 
518dee8268fSThierry Reding 	value = GENERAL_UPDATE | WIN_A_UPDATE;
519dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
520dee8268fSThierry Reding 
521dee8268fSThierry Reding 	value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
522dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
523dee8268fSThierry Reding 
524dee8268fSThierry Reding 	return 0;
525dee8268fSThierry Reding }
526dee8268fSThierry Reding 
527dee8268fSThierry Reding void tegra_dc_enable_vblank(struct tegra_dc *dc)
528dee8268fSThierry Reding {
529dee8268fSThierry Reding 	unsigned long value, flags;
530dee8268fSThierry Reding 
531dee8268fSThierry Reding 	spin_lock_irqsave(&dc->lock, flags);
532dee8268fSThierry Reding 
533dee8268fSThierry Reding 	value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
534dee8268fSThierry Reding 	value |= VBLANK_INT;
535dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
536dee8268fSThierry Reding 
537dee8268fSThierry Reding 	spin_unlock_irqrestore(&dc->lock, flags);
538dee8268fSThierry Reding }
539dee8268fSThierry Reding 
540dee8268fSThierry Reding void tegra_dc_disable_vblank(struct tegra_dc *dc)
541dee8268fSThierry Reding {
542dee8268fSThierry Reding 	unsigned long value, flags;
543dee8268fSThierry Reding 
544dee8268fSThierry Reding 	spin_lock_irqsave(&dc->lock, flags);
545dee8268fSThierry Reding 
546dee8268fSThierry Reding 	value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
547dee8268fSThierry Reding 	value &= ~VBLANK_INT;
548dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
549dee8268fSThierry Reding 
550dee8268fSThierry Reding 	spin_unlock_irqrestore(&dc->lock, flags);
551dee8268fSThierry Reding }
552dee8268fSThierry Reding 
553e687651bSThierry Reding static int tegra_dc_cursor_set2(struct drm_crtc *crtc, struct drm_file *file,
554e687651bSThierry Reding 				uint32_t handle, uint32_t width,
555e687651bSThierry Reding 				uint32_t height, int32_t hot_x, int32_t hot_y)
556e687651bSThierry Reding {
557e687651bSThierry Reding 	unsigned long value = CURSOR_CLIP_DISPLAY;
558e687651bSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
559e687651bSThierry Reding 	struct drm_gem_object *gem;
560e687651bSThierry Reding 	struct tegra_bo *bo = NULL;
561e687651bSThierry Reding 
562e687651bSThierry Reding 	if (!dc->soc->supports_cursor)
563e687651bSThierry Reding 		return -ENXIO;
564e687651bSThierry Reding 
565e687651bSThierry Reding 	if (width != height)
566e687651bSThierry Reding 		return -EINVAL;
567e687651bSThierry Reding 
568e687651bSThierry Reding 	switch (width) {
569e687651bSThierry Reding 	case 32:
570e687651bSThierry Reding 		value |= CURSOR_SIZE_32x32;
571e687651bSThierry Reding 		break;
572e687651bSThierry Reding 
573e687651bSThierry Reding 	case 64:
574e687651bSThierry Reding 		value |= CURSOR_SIZE_64x64;
575e687651bSThierry Reding 		break;
576e687651bSThierry Reding 
577e687651bSThierry Reding 	case 128:
578e687651bSThierry Reding 		value |= CURSOR_SIZE_128x128;
579e687651bSThierry Reding 
580e687651bSThierry Reding 	case 256:
581e687651bSThierry Reding 		value |= CURSOR_SIZE_256x256;
582e687651bSThierry Reding 		break;
583e687651bSThierry Reding 
584e687651bSThierry Reding 	default:
585e687651bSThierry Reding 		return -EINVAL;
586e687651bSThierry Reding 	}
587e687651bSThierry Reding 
588e687651bSThierry Reding 	if (handle) {
589e687651bSThierry Reding 		gem = drm_gem_object_lookup(crtc->dev, file, handle);
590e687651bSThierry Reding 		if (!gem)
591e687651bSThierry Reding 			return -ENOENT;
592e687651bSThierry Reding 
593e687651bSThierry Reding 		bo = to_tegra_bo(gem);
594e687651bSThierry Reding 	}
595e687651bSThierry Reding 
596e687651bSThierry Reding 	if (bo) {
597e687651bSThierry Reding 		unsigned long addr = (bo->paddr & 0xfffffc00) >> 10;
598e687651bSThierry Reding #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
599e687651bSThierry Reding 		unsigned long high = (bo->paddr & 0xfffffffc) >> 32;
600e687651bSThierry Reding #endif
601e687651bSThierry Reding 
602e687651bSThierry Reding 		tegra_dc_writel(dc, value | addr, DC_DISP_CURSOR_START_ADDR);
603e687651bSThierry Reding 
604e687651bSThierry Reding #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
605e687651bSThierry Reding 		tegra_dc_writel(dc, high, DC_DISP_CURSOR_START_ADDR_HI);
606e687651bSThierry Reding #endif
607e687651bSThierry Reding 
608e687651bSThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
609e687651bSThierry Reding 		value |= CURSOR_ENABLE;
610e687651bSThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
611e687651bSThierry Reding 
612e687651bSThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL);
613e687651bSThierry Reding 		value &= ~CURSOR_DST_BLEND_MASK;
614e687651bSThierry Reding 		value &= ~CURSOR_SRC_BLEND_MASK;
615e687651bSThierry Reding 		value |= CURSOR_MODE_NORMAL;
616e687651bSThierry Reding 		value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC;
617e687651bSThierry Reding 		value |= CURSOR_SRC_BLEND_K1_TIMES_SRC;
618e687651bSThierry Reding 		value |= CURSOR_ALPHA;
619e687651bSThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL);
620e687651bSThierry Reding 	} else {
621e687651bSThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
622e687651bSThierry Reding 		value &= ~CURSOR_ENABLE;
623e687651bSThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
624e687651bSThierry Reding 	}
625e687651bSThierry Reding 
626e687651bSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
627e687651bSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ, DC_CMD_STATE_CONTROL);
628e687651bSThierry Reding 
629e687651bSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
630e687651bSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
631e687651bSThierry Reding 
632e687651bSThierry Reding 	return 0;
633e687651bSThierry Reding }
634e687651bSThierry Reding 
635e687651bSThierry Reding static int tegra_dc_cursor_move(struct drm_crtc *crtc, int x, int y)
636e687651bSThierry Reding {
637e687651bSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
638e687651bSThierry Reding 	unsigned long value;
639e687651bSThierry Reding 
640e687651bSThierry Reding 	if (!dc->soc->supports_cursor)
641e687651bSThierry Reding 		return -ENXIO;
642e687651bSThierry Reding 
643e687651bSThierry Reding 	value = ((y & 0x3fff) << 16) | (x & 0x3fff);
644e687651bSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION);
645e687651bSThierry Reding 
646e687651bSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
647e687651bSThierry Reding 	tegra_dc_writel(dc, CURSOR_ACT_REQ, DC_CMD_STATE_CONTROL);
648e687651bSThierry Reding 
649e687651bSThierry Reding 	/* XXX: only required on generations earlier than Tegra124? */
650e687651bSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
651e687651bSThierry Reding 	tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
652e687651bSThierry Reding 
653e687651bSThierry Reding 	return 0;
654e687651bSThierry Reding }
655e687651bSThierry Reding 
656dee8268fSThierry Reding static void tegra_dc_finish_page_flip(struct tegra_dc *dc)
657dee8268fSThierry Reding {
658dee8268fSThierry Reding 	struct drm_device *drm = dc->base.dev;
659dee8268fSThierry Reding 	struct drm_crtc *crtc = &dc->base;
660dee8268fSThierry Reding 	unsigned long flags, base;
661dee8268fSThierry Reding 	struct tegra_bo *bo;
662dee8268fSThierry Reding 
663dee8268fSThierry Reding 	if (!dc->event)
664dee8268fSThierry Reding 		return;
665dee8268fSThierry Reding 
666f4510a27SMatt Roper 	bo = tegra_fb_get_plane(crtc->primary->fb, 0);
667dee8268fSThierry Reding 
668dee8268fSThierry Reding 	/* check if new start address has been latched */
669dee8268fSThierry Reding 	tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
670dee8268fSThierry Reding 	base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR);
671dee8268fSThierry Reding 	tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
672dee8268fSThierry Reding 
673f4510a27SMatt Roper 	if (base == bo->paddr + crtc->primary->fb->offsets[0]) {
674dee8268fSThierry Reding 		spin_lock_irqsave(&drm->event_lock, flags);
675dee8268fSThierry Reding 		drm_send_vblank_event(drm, dc->pipe, dc->event);
676dee8268fSThierry Reding 		drm_vblank_put(drm, dc->pipe);
677dee8268fSThierry Reding 		dc->event = NULL;
678dee8268fSThierry Reding 		spin_unlock_irqrestore(&drm->event_lock, flags);
679dee8268fSThierry Reding 	}
680dee8268fSThierry Reding }
681dee8268fSThierry Reding 
682dee8268fSThierry Reding void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file)
683dee8268fSThierry Reding {
684dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
685dee8268fSThierry Reding 	struct drm_device *drm = crtc->dev;
686dee8268fSThierry Reding 	unsigned long flags;
687dee8268fSThierry Reding 
688dee8268fSThierry Reding 	spin_lock_irqsave(&drm->event_lock, flags);
689dee8268fSThierry Reding 
690dee8268fSThierry Reding 	if (dc->event && dc->event->base.file_priv == file) {
691dee8268fSThierry Reding 		dc->event->base.destroy(&dc->event->base);
692dee8268fSThierry Reding 		drm_vblank_put(drm, dc->pipe);
693dee8268fSThierry Reding 		dc->event = NULL;
694dee8268fSThierry Reding 	}
695dee8268fSThierry Reding 
696dee8268fSThierry Reding 	spin_unlock_irqrestore(&drm->event_lock, flags);
697dee8268fSThierry Reding }
698dee8268fSThierry Reding 
699dee8268fSThierry Reding static int tegra_dc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
700dee8268fSThierry Reding 			      struct drm_pending_vblank_event *event, uint32_t page_flip_flags)
701dee8268fSThierry Reding {
702dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
703dee8268fSThierry Reding 	struct drm_device *drm = crtc->dev;
704dee8268fSThierry Reding 
705dee8268fSThierry Reding 	if (dc->event)
706dee8268fSThierry Reding 		return -EBUSY;
707dee8268fSThierry Reding 
708dee8268fSThierry Reding 	if (event) {
709dee8268fSThierry Reding 		event->pipe = dc->pipe;
710dee8268fSThierry Reding 		dc->event = event;
711dee8268fSThierry Reding 		drm_vblank_get(drm, dc->pipe);
712dee8268fSThierry Reding 	}
713dee8268fSThierry Reding 
714dee8268fSThierry Reding 	tegra_dc_set_base(dc, 0, 0, fb);
715f4510a27SMatt Roper 	crtc->primary->fb = fb;
716dee8268fSThierry Reding 
717dee8268fSThierry Reding 	return 0;
718dee8268fSThierry Reding }
719dee8268fSThierry Reding 
720f002abc1SThierry Reding static void drm_crtc_clear(struct drm_crtc *crtc)
721f002abc1SThierry Reding {
722f002abc1SThierry Reding 	memset(crtc, 0, sizeof(*crtc));
723f002abc1SThierry Reding }
724f002abc1SThierry Reding 
725f002abc1SThierry Reding static void tegra_dc_destroy(struct drm_crtc *crtc)
726f002abc1SThierry Reding {
727f002abc1SThierry Reding 	drm_crtc_cleanup(crtc);
728f002abc1SThierry Reding 	drm_crtc_clear(crtc);
729f002abc1SThierry Reding }
730f002abc1SThierry Reding 
731dee8268fSThierry Reding static const struct drm_crtc_funcs tegra_crtc_funcs = {
732e687651bSThierry Reding 	.cursor_set2 = tegra_dc_cursor_set2,
733e687651bSThierry Reding 	.cursor_move = tegra_dc_cursor_move,
734dee8268fSThierry Reding 	.page_flip = tegra_dc_page_flip,
735dee8268fSThierry Reding 	.set_config = drm_crtc_helper_set_config,
736f002abc1SThierry Reding 	.destroy = tegra_dc_destroy,
737dee8268fSThierry Reding };
738dee8268fSThierry Reding 
739dee8268fSThierry Reding static void tegra_crtc_disable(struct drm_crtc *crtc)
740dee8268fSThierry Reding {
741f002abc1SThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
742dee8268fSThierry Reding 	struct drm_device *drm = crtc->dev;
743dee8268fSThierry Reding 	struct drm_plane *plane;
744dee8268fSThierry Reding 
7452b4c3661SDaniel Vetter 	drm_for_each_legacy_plane(plane, &drm->mode_config.plane_list) {
746dee8268fSThierry Reding 		if (plane->crtc == crtc) {
747dee8268fSThierry Reding 			tegra_plane_disable(plane);
748dee8268fSThierry Reding 			plane->crtc = NULL;
749dee8268fSThierry Reding 
750dee8268fSThierry Reding 			if (plane->fb) {
751dee8268fSThierry Reding 				drm_framebuffer_unreference(plane->fb);
752dee8268fSThierry Reding 				plane->fb = NULL;
753dee8268fSThierry Reding 			}
754dee8268fSThierry Reding 		}
755dee8268fSThierry Reding 	}
756f002abc1SThierry Reding 
757f002abc1SThierry Reding 	drm_vblank_off(drm, dc->pipe);
758dee8268fSThierry Reding }
759dee8268fSThierry Reding 
760dee8268fSThierry Reding static bool tegra_crtc_mode_fixup(struct drm_crtc *crtc,
761dee8268fSThierry Reding 				  const struct drm_display_mode *mode,
762dee8268fSThierry Reding 				  struct drm_display_mode *adjusted)
763dee8268fSThierry Reding {
764dee8268fSThierry Reding 	return true;
765dee8268fSThierry Reding }
766dee8268fSThierry Reding 
767dee8268fSThierry Reding static int tegra_dc_set_timings(struct tegra_dc *dc,
768dee8268fSThierry Reding 				struct drm_display_mode *mode)
769dee8268fSThierry Reding {
7700444c0ffSThierry Reding 	unsigned int h_ref_to_sync = 1;
7710444c0ffSThierry Reding 	unsigned int v_ref_to_sync = 1;
772dee8268fSThierry Reding 	unsigned long value;
773dee8268fSThierry Reding 
774dee8268fSThierry Reding 	tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
775dee8268fSThierry Reding 
776dee8268fSThierry Reding 	value = (v_ref_to_sync << 16) | h_ref_to_sync;
777dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
778dee8268fSThierry Reding 
779dee8268fSThierry Reding 	value = ((mode->vsync_end - mode->vsync_start) << 16) |
780dee8268fSThierry Reding 		((mode->hsync_end - mode->hsync_start) <<  0);
781dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
782dee8268fSThierry Reding 
783dee8268fSThierry Reding 	value = ((mode->vtotal - mode->vsync_end) << 16) |
784dee8268fSThierry Reding 		((mode->htotal - mode->hsync_end) <<  0);
785dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
786dee8268fSThierry Reding 
787dee8268fSThierry Reding 	value = ((mode->vsync_start - mode->vdisplay) << 16) |
788dee8268fSThierry Reding 		((mode->hsync_start - mode->hdisplay) <<  0);
789dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
790dee8268fSThierry Reding 
791dee8268fSThierry Reding 	value = (mode->vdisplay << 16) | mode->hdisplay;
792dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
793dee8268fSThierry Reding 
794dee8268fSThierry Reding 	return 0;
795dee8268fSThierry Reding }
796dee8268fSThierry Reding 
797dee8268fSThierry Reding static int tegra_crtc_setup_clk(struct drm_crtc *crtc,
798dbb3f2f7SThierry Reding 				struct drm_display_mode *mode)
799dee8268fSThierry Reding {
80091eded9bSThierry Reding 	unsigned long pclk = mode->clock * 1000;
801dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
802dee8268fSThierry Reding 	struct tegra_output *output = NULL;
803dee8268fSThierry Reding 	struct drm_encoder *encoder;
804dbb3f2f7SThierry Reding 	unsigned int div;
805dbb3f2f7SThierry Reding 	u32 value;
806dee8268fSThierry Reding 	long err;
807dee8268fSThierry Reding 
808dee8268fSThierry Reding 	list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list, head)
809dee8268fSThierry Reding 		if (encoder->crtc == crtc) {
810dee8268fSThierry Reding 			output = encoder_to_output(encoder);
811dee8268fSThierry Reding 			break;
812dee8268fSThierry Reding 		}
813dee8268fSThierry Reding 
814dee8268fSThierry Reding 	if (!output)
815dee8268fSThierry Reding 		return -ENODEV;
816dee8268fSThierry Reding 
817dee8268fSThierry Reding 	/*
81891eded9bSThierry Reding 	 * This assumes that the parent clock is pll_d_out0 or pll_d2_out
81991eded9bSThierry Reding 	 * respectively, each of which divides the base pll_d by 2.
820dee8268fSThierry Reding 	 */
82191eded9bSThierry Reding 	err = tegra_output_setup_clock(output, dc->clk, pclk, &div);
822dee8268fSThierry Reding 	if (err < 0) {
823dee8268fSThierry Reding 		dev_err(dc->dev, "failed to setup clock: %ld\n", err);
824dee8268fSThierry Reding 		return err;
825dee8268fSThierry Reding 	}
826dee8268fSThierry Reding 
82791eded9bSThierry Reding 	DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk), div);
828dbb3f2f7SThierry Reding 
829dbb3f2f7SThierry Reding 	value = SHIFT_CLK_DIVIDER(div) | PIXEL_CLK_DIVIDER_PCD1;
830dbb3f2f7SThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
831dee8268fSThierry Reding 
832dee8268fSThierry Reding 	return 0;
833dee8268fSThierry Reding }
834dee8268fSThierry Reding 
835dee8268fSThierry Reding static int tegra_crtc_mode_set(struct drm_crtc *crtc,
836dee8268fSThierry Reding 			       struct drm_display_mode *mode,
837dee8268fSThierry Reding 			       struct drm_display_mode *adjusted,
838dee8268fSThierry Reding 			       int x, int y, struct drm_framebuffer *old_fb)
839dee8268fSThierry Reding {
840f4510a27SMatt Roper 	struct tegra_bo *bo = tegra_fb_get_plane(crtc->primary->fb, 0);
841dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
842dee8268fSThierry Reding 	struct tegra_dc_window window;
843dbb3f2f7SThierry Reding 	u32 value;
844dee8268fSThierry Reding 	int err;
845dee8268fSThierry Reding 
846dee8268fSThierry Reding 	drm_vblank_pre_modeset(crtc->dev, dc->pipe);
847dee8268fSThierry Reding 
848dbb3f2f7SThierry Reding 	err = tegra_crtc_setup_clk(crtc, mode);
849dee8268fSThierry Reding 	if (err) {
850dee8268fSThierry Reding 		dev_err(dc->dev, "failed to setup clock for CRTC: %d\n", err);
851dee8268fSThierry Reding 		return err;
852dee8268fSThierry Reding 	}
853dee8268fSThierry Reding 
854dee8268fSThierry Reding 	/* program display mode */
855dee8268fSThierry Reding 	tegra_dc_set_timings(dc, mode);
856dee8268fSThierry Reding 
8578620fc62SThierry Reding 	/* interlacing isn't supported yet, so disable it */
8588620fc62SThierry Reding 	if (dc->soc->supports_interlacing) {
8598620fc62SThierry Reding 		value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
8608620fc62SThierry Reding 		value &= ~INTERLACE_ENABLE;
8618620fc62SThierry Reding 		tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL);
8628620fc62SThierry Reding 	}
8638620fc62SThierry Reding 
864dee8268fSThierry Reding 	/* setup window parameters */
865dee8268fSThierry Reding 	memset(&window, 0, sizeof(window));
866dee8268fSThierry Reding 	window.src.x = 0;
867dee8268fSThierry Reding 	window.src.y = 0;
868dee8268fSThierry Reding 	window.src.w = mode->hdisplay;
869dee8268fSThierry Reding 	window.src.h = mode->vdisplay;
870dee8268fSThierry Reding 	window.dst.x = 0;
871dee8268fSThierry Reding 	window.dst.y = 0;
872dee8268fSThierry Reding 	window.dst.w = mode->hdisplay;
873dee8268fSThierry Reding 	window.dst.h = mode->vdisplay;
874f925390eSThierry Reding 	window.format = tegra_dc_format(crtc->primary->fb->pixel_format,
875f925390eSThierry Reding 					&window.swap);
876f4510a27SMatt Roper 	window.bits_per_pixel = crtc->primary->fb->bits_per_pixel;
877f4510a27SMatt Roper 	window.stride[0] = crtc->primary->fb->pitches[0];
878dee8268fSThierry Reding 	window.base[0] = bo->paddr;
879dee8268fSThierry Reding 
880dee8268fSThierry Reding 	err = tegra_dc_setup_window(dc, 0, &window);
881dee8268fSThierry Reding 	if (err < 0)
882dee8268fSThierry Reding 		dev_err(dc->dev, "failed to enable root plane\n");
883dee8268fSThierry Reding 
884dee8268fSThierry Reding 	return 0;
885dee8268fSThierry Reding }
886dee8268fSThierry Reding 
887dee8268fSThierry Reding static int tegra_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
888dee8268fSThierry Reding 				    struct drm_framebuffer *old_fb)
889dee8268fSThierry Reding {
890dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
891dee8268fSThierry Reding 
892f4510a27SMatt Roper 	return tegra_dc_set_base(dc, x, y, crtc->primary->fb);
893dee8268fSThierry Reding }
894dee8268fSThierry Reding 
895dee8268fSThierry Reding static void tegra_crtc_prepare(struct drm_crtc *crtc)
896dee8268fSThierry Reding {
897dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
898dee8268fSThierry Reding 	unsigned int syncpt;
899dee8268fSThierry Reding 	unsigned long value;
900dee8268fSThierry Reding 
901dee8268fSThierry Reding 	/* hardware initialization */
902ca48080aSStephen Warren 	reset_control_deassert(dc->rst);
903dee8268fSThierry Reding 	usleep_range(10000, 20000);
904dee8268fSThierry Reding 
905dee8268fSThierry Reding 	if (dc->pipe)
906dee8268fSThierry Reding 		syncpt = SYNCPT_VBLANK1;
907dee8268fSThierry Reding 	else
908dee8268fSThierry Reding 		syncpt = SYNCPT_VBLANK0;
909dee8268fSThierry Reding 
910dee8268fSThierry Reding 	/* initialize display controller */
911dee8268fSThierry Reding 	tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
912dee8268fSThierry Reding 	tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC);
913dee8268fSThierry Reding 
914dee8268fSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT;
915dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
916dee8268fSThierry Reding 
917dee8268fSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
918dee8268fSThierry Reding 		WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
919dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
920dee8268fSThierry Reding 
921dee8268fSThierry Reding 	/* initialize timer */
922dee8268fSThierry Reding 	value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
923dee8268fSThierry Reding 		WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
924dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
925dee8268fSThierry Reding 
926dee8268fSThierry Reding 	value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
927dee8268fSThierry Reding 		WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
928dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
929dee8268fSThierry Reding 
930dee8268fSThierry Reding 	value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
931dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
932dee8268fSThierry Reding 
933dee8268fSThierry Reding 	value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
934dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
935dee8268fSThierry Reding }
936dee8268fSThierry Reding 
937dee8268fSThierry Reding static void tegra_crtc_commit(struct drm_crtc *crtc)
938dee8268fSThierry Reding {
939dee8268fSThierry Reding 	struct tegra_dc *dc = to_tegra_dc(crtc);
940dee8268fSThierry Reding 	unsigned long value;
941dee8268fSThierry Reding 
942dee8268fSThierry Reding 	value = GENERAL_UPDATE | WIN_A_UPDATE;
943dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
944dee8268fSThierry Reding 
945dee8268fSThierry Reding 	value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
946dee8268fSThierry Reding 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
947dee8268fSThierry Reding 
948dee8268fSThierry Reding 	drm_vblank_post_modeset(crtc->dev, dc->pipe);
949dee8268fSThierry Reding }
950dee8268fSThierry Reding 
951dee8268fSThierry Reding static void tegra_crtc_load_lut(struct drm_crtc *crtc)
952dee8268fSThierry Reding {
953dee8268fSThierry Reding }
954dee8268fSThierry Reding 
955dee8268fSThierry Reding static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
956dee8268fSThierry Reding 	.disable = tegra_crtc_disable,
957dee8268fSThierry Reding 	.mode_fixup = tegra_crtc_mode_fixup,
958dee8268fSThierry Reding 	.mode_set = tegra_crtc_mode_set,
959dee8268fSThierry Reding 	.mode_set_base = tegra_crtc_mode_set_base,
960dee8268fSThierry Reding 	.prepare = tegra_crtc_prepare,
961dee8268fSThierry Reding 	.commit = tegra_crtc_commit,
962dee8268fSThierry Reding 	.load_lut = tegra_crtc_load_lut,
963dee8268fSThierry Reding };
964dee8268fSThierry Reding 
965dee8268fSThierry Reding static irqreturn_t tegra_dc_irq(int irq, void *data)
966dee8268fSThierry Reding {
967dee8268fSThierry Reding 	struct tegra_dc *dc = data;
968dee8268fSThierry Reding 	unsigned long status;
969dee8268fSThierry Reding 
970dee8268fSThierry Reding 	status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
971dee8268fSThierry Reding 	tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
972dee8268fSThierry Reding 
973dee8268fSThierry Reding 	if (status & FRAME_END_INT) {
974dee8268fSThierry Reding 		/*
975dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): frame end\n", __func__);
976dee8268fSThierry Reding 		*/
977dee8268fSThierry Reding 	}
978dee8268fSThierry Reding 
979dee8268fSThierry Reding 	if (status & VBLANK_INT) {
980dee8268fSThierry Reding 		/*
981dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
982dee8268fSThierry Reding 		*/
983dee8268fSThierry Reding 		drm_handle_vblank(dc->base.dev, dc->pipe);
984dee8268fSThierry Reding 		tegra_dc_finish_page_flip(dc);
985dee8268fSThierry Reding 	}
986dee8268fSThierry Reding 
987dee8268fSThierry Reding 	if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
988dee8268fSThierry Reding 		/*
989dee8268fSThierry Reding 		dev_dbg(dc->dev, "%s(): underflow\n", __func__);
990dee8268fSThierry Reding 		*/
991dee8268fSThierry Reding 	}
992dee8268fSThierry Reding 
993dee8268fSThierry Reding 	return IRQ_HANDLED;
994dee8268fSThierry Reding }
995dee8268fSThierry Reding 
996dee8268fSThierry Reding static int tegra_dc_show_regs(struct seq_file *s, void *data)
997dee8268fSThierry Reding {
998dee8268fSThierry Reding 	struct drm_info_node *node = s->private;
999dee8268fSThierry Reding 	struct tegra_dc *dc = node->info_ent->data;
1000dee8268fSThierry Reding 
1001dee8268fSThierry Reding #define DUMP_REG(name)						\
1002dee8268fSThierry Reding 	seq_printf(s, "%-40s %#05x %08lx\n", #name, name,	\
1003dee8268fSThierry Reding 		   tegra_dc_readl(dc, name))
1004dee8268fSThierry Reding 
1005dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT);
1006dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1007dee8268fSThierry Reding 	DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR);
1008dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT);
1009dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL);
1010dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR);
1011dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT);
1012dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL);
1013dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR);
1014dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT);
1015dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL);
1016dee8268fSThierry Reding 	DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR);
1017dee8268fSThierry Reding 	DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC);
1018dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0);
1019dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_COMMAND);
1020dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE);
1021dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL);
1022dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_STATUS);
1023dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_MASK);
1024dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_ENABLE);
1025dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_TYPE);
1026dee8268fSThierry Reding 	DUMP_REG(DC_CMD_INT_POLARITY);
1027dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE1);
1028dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE2);
1029dee8268fSThierry Reding 	DUMP_REG(DC_CMD_SIGNAL_RAISE3);
1030dee8268fSThierry Reding 	DUMP_REG(DC_CMD_STATE_ACCESS);
1031dee8268fSThierry Reding 	DUMP_REG(DC_CMD_STATE_CONTROL);
1032dee8268fSThierry Reding 	DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER);
1033dee8268fSThierry Reding 	DUMP_REG(DC_CMD_REG_ACT_CONTROL);
1034dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CONTROL);
1035dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CHECKSUM);
1036dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0));
1037dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1));
1038dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2));
1039dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3));
1040dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0));
1041dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1));
1042dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2));
1043dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3));
1044dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0));
1045dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1));
1046dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2));
1047dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3));
1048dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0));
1049dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1));
1050dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2));
1051dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3));
1052dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_DATA(0));
1053dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_INPUT_DATA(1));
1054dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0));
1055dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1));
1056dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2));
1057dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3));
1058dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4));
1059dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5));
1060dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6));
1061dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_MISC_CONTROL);
1062dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM0_CONTROL);
1063dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE);
1064dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM1_CONTROL);
1065dee8268fSThierry Reding 	DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE);
1066dee8268fSThierry Reding 	DUMP_REG(DC_COM_SPI_CONTROL);
1067dee8268fSThierry Reding 	DUMP_REG(DC_COM_SPI_START_BYTE);
1068dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB);
1069dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD);
1070dee8268fSThierry Reding 	DUMP_REG(DC_COM_HSPI_CS_DC);
1071dee8268fSThierry Reding 	DUMP_REG(DC_COM_SCRATCH_REGISTER_A);
1072dee8268fSThierry Reding 	DUMP_REG(DC_COM_SCRATCH_REGISTER_B);
1073dee8268fSThierry Reding 	DUMP_REG(DC_COM_GPIO_CTRL);
1074dee8268fSThierry Reding 	DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER);
1075dee8268fSThierry Reding 	DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED);
1076dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0);
1077dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1);
1078dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_WIN_OPTIONS);
1079dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY);
1080dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1081dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS);
1082dee8268fSThierry Reding 	DUMP_REG(DC_DISP_REF_TO_SYNC);
1083dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SYNC_WIDTH);
1084dee8268fSThierry Reding 	DUMP_REG(DC_DISP_BACK_PORCH);
1085dee8268fSThierry Reding 	DUMP_REG(DC_DISP_ACTIVE);
1086dee8268fSThierry Reding 	DUMP_REG(DC_DISP_FRONT_PORCH);
1087dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_CONTROL);
1088dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_A);
1089dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_B);
1090dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_C);
1091dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE0_POSITION_D);
1092dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_CONTROL);
1093dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_A);
1094dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_B);
1095dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_C);
1096dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE1_POSITION_D);
1097dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_CONTROL);
1098dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_A);
1099dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_B);
1100dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_C);
1101dee8268fSThierry Reding 	DUMP_REG(DC_DISP_H_PULSE2_POSITION_D);
1102dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_CONTROL);
1103dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_A);
1104dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_B);
1105dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE0_POSITION_C);
1106dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_CONTROL);
1107dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_A);
1108dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_B);
1109dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE1_POSITION_C);
1110dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE2_CONTROL);
1111dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE2_POSITION_A);
1112dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE3_CONTROL);
1113dee8268fSThierry Reding 	DUMP_REG(DC_DISP_V_PULSE3_POSITION_A);
1114dee8268fSThierry Reding 	DUMP_REG(DC_DISP_M0_CONTROL);
1115dee8268fSThierry Reding 	DUMP_REG(DC_DISP_M1_CONTROL);
1116dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DI_CONTROL);
1117dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_CONTROL);
1118dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_A);
1119dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_B);
1120dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_C);
1121dee8268fSThierry Reding 	DUMP_REG(DC_DISP_PP_SELECT_D);
1122dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL);
1123dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL);
1124dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_COLOR_CONTROL);
1125dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS);
1126dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS);
1127dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS);
1128dee8268fSThierry Reding 	DUMP_REG(DC_DISP_LCD_SPI_OPTIONS);
1129dee8268fSThierry Reding 	DUMP_REG(DC_DISP_BORDER_COLOR);
1130dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY0_LOWER);
1131dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY0_UPPER);
1132dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY1_LOWER);
1133dee8268fSThierry Reding 	DUMP_REG(DC_DISP_COLOR_KEY1_UPPER);
1134dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_FOREGROUND);
1135dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_BACKGROUND);
1136dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR);
1137dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS);
1138dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_POSITION);
1139dee8268fSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_POSITION_NS);
1140dee8268fSThierry Reding 	DUMP_REG(DC_DISP_INIT_SEQ_CONTROL);
1141dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A);
1142dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B);
1143dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C);
1144dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D);
1145dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL);
1146dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST);
1147dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST);
1148dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST);
1149dee8268fSThierry Reding 	DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST);
1150dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DAC_CRT_CTRL);
1151dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DISP_MISC_CONTROL);
1152dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_CONTROL);
1153dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_CSC_COEFF);
1154dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(0));
1155dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(1));
1156dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(2));
1157dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(3));
1158dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(4));
1159dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(5));
1160dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(6));
1161dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(7));
1162dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_LUT(8));
1163dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_FLICKER_CONTROL);
1164dee8268fSThierry Reding 	DUMP_REG(DC_DISP_DC_PIXEL_COUNT);
1165dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(0));
1166dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(1));
1167dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(2));
1168dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(3));
1169dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(4));
1170dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(5));
1171dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(6));
1172dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HISTOGRAM(7));
1173dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(0));
1174dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(1));
1175dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(2));
1176dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_TF(3));
1177dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_BL_CONTROL);
1178dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_HW_K_VALUES);
1179dee8268fSThierry Reding 	DUMP_REG(DC_DISP_SD_MAN_K_VALUES);
1180e687651bSThierry Reding 	DUMP_REG(DC_DISP_CURSOR_START_ADDR_HI);
1181e687651bSThierry Reding 	DUMP_REG(DC_DISP_BLEND_CURSOR_CONTROL);
1182dee8268fSThierry Reding 	DUMP_REG(DC_WIN_WIN_OPTIONS);
1183dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BYTE_SWAP);
1184dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUFFER_CONTROL);
1185dee8268fSThierry Reding 	DUMP_REG(DC_WIN_COLOR_DEPTH);
1186dee8268fSThierry Reding 	DUMP_REG(DC_WIN_POSITION);
1187dee8268fSThierry Reding 	DUMP_REG(DC_WIN_SIZE);
1188dee8268fSThierry Reding 	DUMP_REG(DC_WIN_PRESCALED_SIZE);
1189dee8268fSThierry Reding 	DUMP_REG(DC_WIN_H_INITIAL_DDA);
1190dee8268fSThierry Reding 	DUMP_REG(DC_WIN_V_INITIAL_DDA);
1191dee8268fSThierry Reding 	DUMP_REG(DC_WIN_DDA_INC);
1192dee8268fSThierry Reding 	DUMP_REG(DC_WIN_LINE_STRIDE);
1193dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUF_STRIDE);
1194dee8268fSThierry Reding 	DUMP_REG(DC_WIN_UV_BUF_STRIDE);
1195dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BUFFER_ADDR_MODE);
1196dee8268fSThierry Reding 	DUMP_REG(DC_WIN_DV_CONTROL);
1197dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_NOKEY);
1198dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_1WIN);
1199dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_2WIN_X);
1200dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_2WIN_Y);
1201dee8268fSThierry Reding 	DUMP_REG(DC_WIN_BLEND_3WIN_XY);
1202dee8268fSThierry Reding 	DUMP_REG(DC_WIN_HP_FETCH_CONTROL);
1203dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR);
1204dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_NS);
1205dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_U);
1206dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_U_NS);
1207dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_V);
1208dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_START_ADDR_V_NS);
1209dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_H_OFFSET);
1210dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS);
1211dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_V_OFFSET);
1212dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS);
1213dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_UFLOW_STATUS);
1214dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS);
1215dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS);
1216dee8268fSThierry Reding 	DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS);
1217dee8268fSThierry Reding 
1218dee8268fSThierry Reding #undef DUMP_REG
1219dee8268fSThierry Reding 
1220dee8268fSThierry Reding 	return 0;
1221dee8268fSThierry Reding }
1222dee8268fSThierry Reding 
1223dee8268fSThierry Reding static struct drm_info_list debugfs_files[] = {
1224dee8268fSThierry Reding 	{ "regs", tegra_dc_show_regs, 0, NULL },
1225dee8268fSThierry Reding };
1226dee8268fSThierry Reding 
1227dee8268fSThierry Reding static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor)
1228dee8268fSThierry Reding {
1229dee8268fSThierry Reding 	unsigned int i;
1230dee8268fSThierry Reding 	char *name;
1231dee8268fSThierry Reding 	int err;
1232dee8268fSThierry Reding 
1233dee8268fSThierry Reding 	name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe);
1234dee8268fSThierry Reding 	dc->debugfs = debugfs_create_dir(name, minor->debugfs_root);
1235dee8268fSThierry Reding 	kfree(name);
1236dee8268fSThierry Reding 
1237dee8268fSThierry Reding 	if (!dc->debugfs)
1238dee8268fSThierry Reding 		return -ENOMEM;
1239dee8268fSThierry Reding 
1240dee8268fSThierry Reding 	dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1241dee8268fSThierry Reding 				    GFP_KERNEL);
1242dee8268fSThierry Reding 	if (!dc->debugfs_files) {
1243dee8268fSThierry Reding 		err = -ENOMEM;
1244dee8268fSThierry Reding 		goto remove;
1245dee8268fSThierry Reding 	}
1246dee8268fSThierry Reding 
1247dee8268fSThierry Reding 	for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1248dee8268fSThierry Reding 		dc->debugfs_files[i].data = dc;
1249dee8268fSThierry Reding 
1250dee8268fSThierry Reding 	err = drm_debugfs_create_files(dc->debugfs_files,
1251dee8268fSThierry Reding 				       ARRAY_SIZE(debugfs_files),
1252dee8268fSThierry Reding 				       dc->debugfs, minor);
1253dee8268fSThierry Reding 	if (err < 0)
1254dee8268fSThierry Reding 		goto free;
1255dee8268fSThierry Reding 
1256dee8268fSThierry Reding 	dc->minor = minor;
1257dee8268fSThierry Reding 
1258dee8268fSThierry Reding 	return 0;
1259dee8268fSThierry Reding 
1260dee8268fSThierry Reding free:
1261dee8268fSThierry Reding 	kfree(dc->debugfs_files);
1262dee8268fSThierry Reding 	dc->debugfs_files = NULL;
1263dee8268fSThierry Reding remove:
1264dee8268fSThierry Reding 	debugfs_remove(dc->debugfs);
1265dee8268fSThierry Reding 	dc->debugfs = NULL;
1266dee8268fSThierry Reding 
1267dee8268fSThierry Reding 	return err;
1268dee8268fSThierry Reding }
1269dee8268fSThierry Reding 
1270dee8268fSThierry Reding static int tegra_dc_debugfs_exit(struct tegra_dc *dc)
1271dee8268fSThierry Reding {
1272dee8268fSThierry Reding 	drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files),
1273dee8268fSThierry Reding 				 dc->minor);
1274dee8268fSThierry Reding 	dc->minor = NULL;
1275dee8268fSThierry Reding 
1276dee8268fSThierry Reding 	kfree(dc->debugfs_files);
1277dee8268fSThierry Reding 	dc->debugfs_files = NULL;
1278dee8268fSThierry Reding 
1279dee8268fSThierry Reding 	debugfs_remove(dc->debugfs);
1280dee8268fSThierry Reding 	dc->debugfs = NULL;
1281dee8268fSThierry Reding 
1282dee8268fSThierry Reding 	return 0;
1283dee8268fSThierry Reding }
1284dee8268fSThierry Reding 
1285dee8268fSThierry Reding static int tegra_dc_init(struct host1x_client *client)
1286dee8268fSThierry Reding {
12879910f5c4SThierry Reding 	struct drm_device *drm = dev_get_drvdata(client->parent);
1288dee8268fSThierry Reding 	struct tegra_dc *dc = host1x_client_to_dc(client);
1289d1f3e1e0SThierry Reding 	struct tegra_drm *tegra = drm->dev_private;
1290dee8268fSThierry Reding 	int err;
1291dee8268fSThierry Reding 
12929910f5c4SThierry Reding 	drm_crtc_init(drm, &dc->base, &tegra_crtc_funcs);
1293dee8268fSThierry Reding 	drm_mode_crtc_set_gamma_size(&dc->base, 256);
1294dee8268fSThierry Reding 	drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
1295dee8268fSThierry Reding 
1296d1f3e1e0SThierry Reding 	/*
1297d1f3e1e0SThierry Reding 	 * Keep track of the minimum pitch alignment across all display
1298d1f3e1e0SThierry Reding 	 * controllers.
1299d1f3e1e0SThierry Reding 	 */
1300d1f3e1e0SThierry Reding 	if (dc->soc->pitch_align > tegra->pitch_align)
1301d1f3e1e0SThierry Reding 		tegra->pitch_align = dc->soc->pitch_align;
1302d1f3e1e0SThierry Reding 
13039910f5c4SThierry Reding 	err = tegra_dc_rgb_init(drm, dc);
1304dee8268fSThierry Reding 	if (err < 0 && err != -ENODEV) {
1305dee8268fSThierry Reding 		dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
1306dee8268fSThierry Reding 		return err;
1307dee8268fSThierry Reding 	}
1308dee8268fSThierry Reding 
13099910f5c4SThierry Reding 	err = tegra_dc_add_planes(drm, dc);
1310dee8268fSThierry Reding 	if (err < 0)
1311dee8268fSThierry Reding 		return err;
1312dee8268fSThierry Reding 
1313dee8268fSThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
13149910f5c4SThierry Reding 		err = tegra_dc_debugfs_init(dc, drm->primary);
1315dee8268fSThierry Reding 		if (err < 0)
1316dee8268fSThierry Reding 			dev_err(dc->dev, "debugfs setup failed: %d\n", err);
1317dee8268fSThierry Reding 	}
1318dee8268fSThierry Reding 
1319dee8268fSThierry Reding 	err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
1320dee8268fSThierry Reding 			       dev_name(dc->dev), dc);
1321dee8268fSThierry Reding 	if (err < 0) {
1322dee8268fSThierry Reding 		dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
1323dee8268fSThierry Reding 			err);
1324dee8268fSThierry Reding 		return err;
1325dee8268fSThierry Reding 	}
1326dee8268fSThierry Reding 
1327dee8268fSThierry Reding 	return 0;
1328dee8268fSThierry Reding }
1329dee8268fSThierry Reding 
1330dee8268fSThierry Reding static int tegra_dc_exit(struct host1x_client *client)
1331dee8268fSThierry Reding {
1332dee8268fSThierry Reding 	struct tegra_dc *dc = host1x_client_to_dc(client);
1333dee8268fSThierry Reding 	int err;
1334dee8268fSThierry Reding 
1335dee8268fSThierry Reding 	devm_free_irq(dc->dev, dc->irq, dc);
1336dee8268fSThierry Reding 
1337dee8268fSThierry Reding 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1338dee8268fSThierry Reding 		err = tegra_dc_debugfs_exit(dc);
1339dee8268fSThierry Reding 		if (err < 0)
1340dee8268fSThierry Reding 			dev_err(dc->dev, "debugfs cleanup failed: %d\n", err);
1341dee8268fSThierry Reding 	}
1342dee8268fSThierry Reding 
1343dee8268fSThierry Reding 	err = tegra_dc_rgb_exit(dc);
1344dee8268fSThierry Reding 	if (err) {
1345dee8268fSThierry Reding 		dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
1346dee8268fSThierry Reding 		return err;
1347dee8268fSThierry Reding 	}
1348dee8268fSThierry Reding 
1349dee8268fSThierry Reding 	return 0;
1350dee8268fSThierry Reding }
1351dee8268fSThierry Reding 
1352dee8268fSThierry Reding static const struct host1x_client_ops dc_client_ops = {
1353dee8268fSThierry Reding 	.init = tegra_dc_init,
1354dee8268fSThierry Reding 	.exit = tegra_dc_exit,
1355dee8268fSThierry Reding };
1356dee8268fSThierry Reding 
13578620fc62SThierry Reding static const struct tegra_dc_soc_info tegra20_dc_soc_info = {
13588620fc62SThierry Reding 	.supports_interlacing = false,
1359e687651bSThierry Reding 	.supports_cursor = false,
1360c134f019SThierry Reding 	.supports_block_linear = false,
1361d1f3e1e0SThierry Reding 	.pitch_align = 8,
13628620fc62SThierry Reding };
13638620fc62SThierry Reding 
13648620fc62SThierry Reding static const struct tegra_dc_soc_info tegra30_dc_soc_info = {
13658620fc62SThierry Reding 	.supports_interlacing = false,
1366e687651bSThierry Reding 	.supports_cursor = false,
1367c134f019SThierry Reding 	.supports_block_linear = false,
1368d1f3e1e0SThierry Reding 	.pitch_align = 8,
1369d1f3e1e0SThierry Reding };
1370d1f3e1e0SThierry Reding 
1371d1f3e1e0SThierry Reding static const struct tegra_dc_soc_info tegra114_dc_soc_info = {
1372d1f3e1e0SThierry Reding 	.supports_interlacing = false,
1373d1f3e1e0SThierry Reding 	.supports_cursor = false,
1374d1f3e1e0SThierry Reding 	.supports_block_linear = false,
1375d1f3e1e0SThierry Reding 	.pitch_align = 64,
13768620fc62SThierry Reding };
13778620fc62SThierry Reding 
13788620fc62SThierry Reding static const struct tegra_dc_soc_info tegra124_dc_soc_info = {
13798620fc62SThierry Reding 	.supports_interlacing = true,
1380e687651bSThierry Reding 	.supports_cursor = true,
1381c134f019SThierry Reding 	.supports_block_linear = true,
1382d1f3e1e0SThierry Reding 	.pitch_align = 64,
13838620fc62SThierry Reding };
13848620fc62SThierry Reding 
13858620fc62SThierry Reding static const struct of_device_id tegra_dc_of_match[] = {
13868620fc62SThierry Reding 	{
13878620fc62SThierry Reding 		.compatible = "nvidia,tegra124-dc",
13888620fc62SThierry Reding 		.data = &tegra124_dc_soc_info,
13898620fc62SThierry Reding 	}, {
13908620fc62SThierry Reding 		.compatible = "nvidia,tegra30-dc",
13918620fc62SThierry Reding 		.data = &tegra30_dc_soc_info,
13928620fc62SThierry Reding 	}, {
13938620fc62SThierry Reding 		.compatible = "nvidia,tegra20-dc",
13948620fc62SThierry Reding 		.data = &tegra20_dc_soc_info,
13958620fc62SThierry Reding 	}, {
13968620fc62SThierry Reding 		/* sentinel */
13978620fc62SThierry Reding 	}
13988620fc62SThierry Reding };
1399ef70728cSStephen Warren MODULE_DEVICE_TABLE(of, tegra_dc_of_match);
14008620fc62SThierry Reding 
140113411dddSThierry Reding static int tegra_dc_parse_dt(struct tegra_dc *dc)
140213411dddSThierry Reding {
140313411dddSThierry Reding 	struct device_node *np;
140413411dddSThierry Reding 	u32 value = 0;
140513411dddSThierry Reding 	int err;
140613411dddSThierry Reding 
140713411dddSThierry Reding 	err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value);
140813411dddSThierry Reding 	if (err < 0) {
140913411dddSThierry Reding 		dev_err(dc->dev, "missing \"nvidia,head\" property\n");
141013411dddSThierry Reding 
141113411dddSThierry Reding 		/*
141213411dddSThierry Reding 		 * If the nvidia,head property isn't present, try to find the
141313411dddSThierry Reding 		 * correct head number by looking up the position of this
141413411dddSThierry Reding 		 * display controller's node within the device tree. Assuming
141513411dddSThierry Reding 		 * that the nodes are ordered properly in the DTS file and
141613411dddSThierry Reding 		 * that the translation into a flattened device tree blob
141713411dddSThierry Reding 		 * preserves that ordering this will actually yield the right
141813411dddSThierry Reding 		 * head number.
141913411dddSThierry Reding 		 *
142013411dddSThierry Reding 		 * If those assumptions don't hold, this will still work for
142113411dddSThierry Reding 		 * cases where only a single display controller is used.
142213411dddSThierry Reding 		 */
142313411dddSThierry Reding 		for_each_matching_node(np, tegra_dc_of_match) {
142413411dddSThierry Reding 			if (np == dc->dev->of_node)
142513411dddSThierry Reding 				break;
142613411dddSThierry Reding 
142713411dddSThierry Reding 			value++;
142813411dddSThierry Reding 		}
142913411dddSThierry Reding 	}
143013411dddSThierry Reding 
143113411dddSThierry Reding 	dc->pipe = value;
143213411dddSThierry Reding 
143313411dddSThierry Reding 	return 0;
143413411dddSThierry Reding }
143513411dddSThierry Reding 
1436dee8268fSThierry Reding static int tegra_dc_probe(struct platform_device *pdev)
1437dee8268fSThierry Reding {
14388620fc62SThierry Reding 	const struct of_device_id *id;
1439dee8268fSThierry Reding 	struct resource *regs;
1440dee8268fSThierry Reding 	struct tegra_dc *dc;
1441dee8268fSThierry Reding 	int err;
1442dee8268fSThierry Reding 
1443dee8268fSThierry Reding 	dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1444dee8268fSThierry Reding 	if (!dc)
1445dee8268fSThierry Reding 		return -ENOMEM;
1446dee8268fSThierry Reding 
14478620fc62SThierry Reding 	id = of_match_node(tegra_dc_of_match, pdev->dev.of_node);
14488620fc62SThierry Reding 	if (!id)
14498620fc62SThierry Reding 		return -ENODEV;
14508620fc62SThierry Reding 
1451dee8268fSThierry Reding 	spin_lock_init(&dc->lock);
1452dee8268fSThierry Reding 	INIT_LIST_HEAD(&dc->list);
1453dee8268fSThierry Reding 	dc->dev = &pdev->dev;
14548620fc62SThierry Reding 	dc->soc = id->data;
1455dee8268fSThierry Reding 
145613411dddSThierry Reding 	err = tegra_dc_parse_dt(dc);
145713411dddSThierry Reding 	if (err < 0)
145813411dddSThierry Reding 		return err;
145913411dddSThierry Reding 
1460dee8268fSThierry Reding 	dc->clk = devm_clk_get(&pdev->dev, NULL);
1461dee8268fSThierry Reding 	if (IS_ERR(dc->clk)) {
1462dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to get clock\n");
1463dee8268fSThierry Reding 		return PTR_ERR(dc->clk);
1464dee8268fSThierry Reding 	}
1465dee8268fSThierry Reding 
1466ca48080aSStephen Warren 	dc->rst = devm_reset_control_get(&pdev->dev, "dc");
1467ca48080aSStephen Warren 	if (IS_ERR(dc->rst)) {
1468ca48080aSStephen Warren 		dev_err(&pdev->dev, "failed to get reset\n");
1469ca48080aSStephen Warren 		return PTR_ERR(dc->rst);
1470ca48080aSStephen Warren 	}
1471ca48080aSStephen Warren 
1472dee8268fSThierry Reding 	err = clk_prepare_enable(dc->clk);
1473dee8268fSThierry Reding 	if (err < 0)
1474dee8268fSThierry Reding 		return err;
1475dee8268fSThierry Reding 
1476dee8268fSThierry Reding 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1477dee8268fSThierry Reding 	dc->regs = devm_ioremap_resource(&pdev->dev, regs);
1478dee8268fSThierry Reding 	if (IS_ERR(dc->regs))
1479dee8268fSThierry Reding 		return PTR_ERR(dc->regs);
1480dee8268fSThierry Reding 
1481dee8268fSThierry Reding 	dc->irq = platform_get_irq(pdev, 0);
1482dee8268fSThierry Reding 	if (dc->irq < 0) {
1483dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to get IRQ\n");
1484dee8268fSThierry Reding 		return -ENXIO;
1485dee8268fSThierry Reding 	}
1486dee8268fSThierry Reding 
1487dee8268fSThierry Reding 	INIT_LIST_HEAD(&dc->client.list);
1488dee8268fSThierry Reding 	dc->client.ops = &dc_client_ops;
1489dee8268fSThierry Reding 	dc->client.dev = &pdev->dev;
1490dee8268fSThierry Reding 
1491dee8268fSThierry Reding 	err = tegra_dc_rgb_probe(dc);
1492dee8268fSThierry Reding 	if (err < 0 && err != -ENODEV) {
1493dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
1494dee8268fSThierry Reding 		return err;
1495dee8268fSThierry Reding 	}
1496dee8268fSThierry Reding 
1497dee8268fSThierry Reding 	err = host1x_client_register(&dc->client);
1498dee8268fSThierry Reding 	if (err < 0) {
1499dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
1500dee8268fSThierry Reding 			err);
1501dee8268fSThierry Reding 		return err;
1502dee8268fSThierry Reding 	}
1503dee8268fSThierry Reding 
1504dee8268fSThierry Reding 	platform_set_drvdata(pdev, dc);
1505dee8268fSThierry Reding 
1506dee8268fSThierry Reding 	return 0;
1507dee8268fSThierry Reding }
1508dee8268fSThierry Reding 
1509dee8268fSThierry Reding static int tegra_dc_remove(struct platform_device *pdev)
1510dee8268fSThierry Reding {
1511dee8268fSThierry Reding 	struct tegra_dc *dc = platform_get_drvdata(pdev);
1512dee8268fSThierry Reding 	int err;
1513dee8268fSThierry Reding 
1514dee8268fSThierry Reding 	err = host1x_client_unregister(&dc->client);
1515dee8268fSThierry Reding 	if (err < 0) {
1516dee8268fSThierry Reding 		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
1517dee8268fSThierry Reding 			err);
1518dee8268fSThierry Reding 		return err;
1519dee8268fSThierry Reding 	}
1520dee8268fSThierry Reding 
152159d29c0eSThierry Reding 	err = tegra_dc_rgb_remove(dc);
152259d29c0eSThierry Reding 	if (err < 0) {
152359d29c0eSThierry Reding 		dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err);
152459d29c0eSThierry Reding 		return err;
152559d29c0eSThierry Reding 	}
152659d29c0eSThierry Reding 
15275482d75aSThierry Reding 	reset_control_assert(dc->rst);
1528dee8268fSThierry Reding 	clk_disable_unprepare(dc->clk);
1529dee8268fSThierry Reding 
1530dee8268fSThierry Reding 	return 0;
1531dee8268fSThierry Reding }
1532dee8268fSThierry Reding 
1533dee8268fSThierry Reding struct platform_driver tegra_dc_driver = {
1534dee8268fSThierry Reding 	.driver = {
1535dee8268fSThierry Reding 		.name = "tegra-dc",
1536dee8268fSThierry Reding 		.owner = THIS_MODULE,
1537dee8268fSThierry Reding 		.of_match_table = tegra_dc_of_match,
1538dee8268fSThierry Reding 	},
1539dee8268fSThierry Reding 	.probe = tegra_dc_probe,
1540dee8268fSThierry Reding 	.remove = tegra_dc_remove,
1541dee8268fSThierry Reding };
1542