1dee8268fSThierry Reding /* 2dee8268fSThierry Reding * Copyright (C) 2012 Avionic Design GmbH 3dee8268fSThierry Reding * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved. 4dee8268fSThierry Reding * 5dee8268fSThierry Reding * This program is free software; you can redistribute it and/or modify 6dee8268fSThierry Reding * it under the terms of the GNU General Public License version 2 as 7dee8268fSThierry Reding * published by the Free Software Foundation. 8dee8268fSThierry Reding */ 9dee8268fSThierry Reding 10dee8268fSThierry Reding #include <linux/clk.h> 11dee8268fSThierry Reding #include <linux/debugfs.h> 12df06b759SThierry Reding #include <linux/iommu.h> 13ca48080aSStephen Warren #include <linux/reset.h> 14dee8268fSThierry Reding 159c012700SThierry Reding #include <soc/tegra/pmc.h> 169c012700SThierry Reding 17dee8268fSThierry Reding #include "dc.h" 18dee8268fSThierry Reding #include "drm.h" 19dee8268fSThierry Reding #include "gem.h" 20dee8268fSThierry Reding 219d44189fSThierry Reding #include <drm/drm_atomic.h> 224aa3df71SThierry Reding #include <drm/drm_atomic_helper.h> 233cb9ae4fSDaniel Vetter #include <drm/drm_plane_helper.h> 243cb9ae4fSDaniel Vetter 258620fc62SThierry Reding struct tegra_dc_soc_info { 2642d0659bSThierry Reding bool supports_border_color; 278620fc62SThierry Reding bool supports_interlacing; 28e687651bSThierry Reding bool supports_cursor; 29c134f019SThierry Reding bool supports_block_linear; 30d1f3e1e0SThierry Reding unsigned int pitch_align; 319c012700SThierry Reding bool has_powergate; 328620fc62SThierry Reding }; 338620fc62SThierry Reding 34dee8268fSThierry Reding struct tegra_plane { 35dee8268fSThierry Reding struct drm_plane base; 36dee8268fSThierry Reding unsigned int index; 37dee8268fSThierry Reding }; 38dee8268fSThierry Reding 39dee8268fSThierry Reding static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane) 40dee8268fSThierry Reding { 41dee8268fSThierry Reding return container_of(plane, struct tegra_plane, base); 42dee8268fSThierry Reding } 43dee8268fSThierry Reding 44ca915b10SThierry Reding struct tegra_dc_state { 45ca915b10SThierry Reding struct drm_crtc_state base; 46ca915b10SThierry Reding 47ca915b10SThierry Reding struct clk *clk; 48ca915b10SThierry Reding unsigned long pclk; 49ca915b10SThierry Reding unsigned int div; 5047802b09SThierry Reding 5147802b09SThierry Reding u32 planes; 52ca915b10SThierry Reding }; 53ca915b10SThierry Reding 54ca915b10SThierry Reding static inline struct tegra_dc_state *to_dc_state(struct drm_crtc_state *state) 55ca915b10SThierry Reding { 56ca915b10SThierry Reding if (state) 57ca915b10SThierry Reding return container_of(state, struct tegra_dc_state, base); 58ca915b10SThierry Reding 59ca915b10SThierry Reding return NULL; 60ca915b10SThierry Reding } 61ca915b10SThierry Reding 628f604f8cSThierry Reding struct tegra_plane_state { 638f604f8cSThierry Reding struct drm_plane_state base; 648f604f8cSThierry Reding 658f604f8cSThierry Reding struct tegra_bo_tiling tiling; 668f604f8cSThierry Reding u32 format; 678f604f8cSThierry Reding u32 swap; 688f604f8cSThierry Reding }; 698f604f8cSThierry Reding 708f604f8cSThierry Reding static inline struct tegra_plane_state * 718f604f8cSThierry Reding to_tegra_plane_state(struct drm_plane_state *state) 728f604f8cSThierry Reding { 738f604f8cSThierry Reding if (state) 748f604f8cSThierry Reding return container_of(state, struct tegra_plane_state, base); 758f604f8cSThierry Reding 768f604f8cSThierry Reding return NULL; 778f604f8cSThierry Reding } 788f604f8cSThierry Reding 79d700ba7aSThierry Reding /* 8086df256fSThierry Reding * Reads the active copy of a register. This takes the dc->lock spinlock to 8186df256fSThierry Reding * prevent races with the VBLANK processing which also needs access to the 8286df256fSThierry Reding * active copy of some registers. 8386df256fSThierry Reding */ 8486df256fSThierry Reding static u32 tegra_dc_readl_active(struct tegra_dc *dc, unsigned long offset) 8586df256fSThierry Reding { 8686df256fSThierry Reding unsigned long flags; 8786df256fSThierry Reding u32 value; 8886df256fSThierry Reding 8986df256fSThierry Reding spin_lock_irqsave(&dc->lock, flags); 9086df256fSThierry Reding 9186df256fSThierry Reding tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS); 9286df256fSThierry Reding value = tegra_dc_readl(dc, offset); 9386df256fSThierry Reding tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS); 9486df256fSThierry Reding 9586df256fSThierry Reding spin_unlock_irqrestore(&dc->lock, flags); 9686df256fSThierry Reding return value; 9786df256fSThierry Reding } 9886df256fSThierry Reding 9986df256fSThierry Reding /* 100d700ba7aSThierry Reding * Double-buffered registers have two copies: ASSEMBLY and ACTIVE. When the 101d700ba7aSThierry Reding * *_ACT_REQ bits are set the ASSEMBLY copy is latched into the ACTIVE copy. 102d700ba7aSThierry Reding * Latching happens mmediately if the display controller is in STOP mode or 103d700ba7aSThierry Reding * on the next frame boundary otherwise. 104d700ba7aSThierry Reding * 105d700ba7aSThierry Reding * Triple-buffered registers have three copies: ASSEMBLY, ARM and ACTIVE. The 106d700ba7aSThierry Reding * ASSEMBLY copy is latched into the ARM copy immediately after *_UPDATE bits 107d700ba7aSThierry Reding * are written. When the *_ACT_REQ bits are written, the ARM copy is latched 108d700ba7aSThierry Reding * into the ACTIVE copy, either immediately if the display controller is in 109d700ba7aSThierry Reding * STOP mode, or at the next frame boundary otherwise. 110d700ba7aSThierry Reding */ 11162b9e063SThierry Reding void tegra_dc_commit(struct tegra_dc *dc) 112205d48edSThierry Reding { 113205d48edSThierry Reding tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL); 114205d48edSThierry Reding tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL); 115205d48edSThierry Reding } 116205d48edSThierry Reding 1178f604f8cSThierry Reding static int tegra_dc_format(u32 fourcc, u32 *format, u32 *swap) 11810288eeaSThierry Reding { 11910288eeaSThierry Reding /* assume no swapping of fetched data */ 12010288eeaSThierry Reding if (swap) 12110288eeaSThierry Reding *swap = BYTE_SWAP_NOSWAP; 12210288eeaSThierry Reding 1238f604f8cSThierry Reding switch (fourcc) { 12410288eeaSThierry Reding case DRM_FORMAT_XBGR8888: 1258f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_R8G8B8A8; 1268f604f8cSThierry Reding break; 12710288eeaSThierry Reding 12810288eeaSThierry Reding case DRM_FORMAT_XRGB8888: 1298f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_B8G8R8A8; 1308f604f8cSThierry Reding break; 13110288eeaSThierry Reding 13210288eeaSThierry Reding case DRM_FORMAT_RGB565: 1338f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_B5G6R5; 1348f604f8cSThierry Reding break; 13510288eeaSThierry Reding 13610288eeaSThierry Reding case DRM_FORMAT_UYVY: 1378f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_YCbCr422; 1388f604f8cSThierry Reding break; 13910288eeaSThierry Reding 14010288eeaSThierry Reding case DRM_FORMAT_YUYV: 14110288eeaSThierry Reding if (swap) 14210288eeaSThierry Reding *swap = BYTE_SWAP_SWAP2; 14310288eeaSThierry Reding 1448f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_YCbCr422; 1458f604f8cSThierry Reding break; 14610288eeaSThierry Reding 14710288eeaSThierry Reding case DRM_FORMAT_YUV420: 1488f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_YCbCr420P; 1498f604f8cSThierry Reding break; 15010288eeaSThierry Reding 15110288eeaSThierry Reding case DRM_FORMAT_YUV422: 1528f604f8cSThierry Reding *format = WIN_COLOR_DEPTH_YCbCr422P; 1538f604f8cSThierry Reding break; 15410288eeaSThierry Reding 15510288eeaSThierry Reding default: 1568f604f8cSThierry Reding return -EINVAL; 15710288eeaSThierry Reding } 15810288eeaSThierry Reding 1598f604f8cSThierry Reding return 0; 16010288eeaSThierry Reding } 16110288eeaSThierry Reding 16210288eeaSThierry Reding static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar) 16310288eeaSThierry Reding { 16410288eeaSThierry Reding switch (format) { 16510288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr422: 16610288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV422: 16710288eeaSThierry Reding if (planar) 16810288eeaSThierry Reding *planar = false; 16910288eeaSThierry Reding 17010288eeaSThierry Reding return true; 17110288eeaSThierry Reding 17210288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr420P: 17310288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV420P: 17410288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr422P: 17510288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV422P: 17610288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr422R: 17710288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV422R: 17810288eeaSThierry Reding case WIN_COLOR_DEPTH_YCbCr422RA: 17910288eeaSThierry Reding case WIN_COLOR_DEPTH_YUV422RA: 18010288eeaSThierry Reding if (planar) 18110288eeaSThierry Reding *planar = true; 18210288eeaSThierry Reding 18310288eeaSThierry Reding return true; 18410288eeaSThierry Reding } 18510288eeaSThierry Reding 186fb35c6b6SThierry Reding if (planar) 187fb35c6b6SThierry Reding *planar = false; 188fb35c6b6SThierry Reding 18910288eeaSThierry Reding return false; 19010288eeaSThierry Reding } 19110288eeaSThierry Reding 19210288eeaSThierry Reding static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v, 19310288eeaSThierry Reding unsigned int bpp) 19410288eeaSThierry Reding { 19510288eeaSThierry Reding fixed20_12 outf = dfixed_init(out); 19610288eeaSThierry Reding fixed20_12 inf = dfixed_init(in); 19710288eeaSThierry Reding u32 dda_inc; 19810288eeaSThierry Reding int max; 19910288eeaSThierry Reding 20010288eeaSThierry Reding if (v) 20110288eeaSThierry Reding max = 15; 20210288eeaSThierry Reding else { 20310288eeaSThierry Reding switch (bpp) { 20410288eeaSThierry Reding case 2: 20510288eeaSThierry Reding max = 8; 20610288eeaSThierry Reding break; 20710288eeaSThierry Reding 20810288eeaSThierry Reding default: 20910288eeaSThierry Reding WARN_ON_ONCE(1); 21010288eeaSThierry Reding /* fallthrough */ 21110288eeaSThierry Reding case 4: 21210288eeaSThierry Reding max = 4; 21310288eeaSThierry Reding break; 21410288eeaSThierry Reding } 21510288eeaSThierry Reding } 21610288eeaSThierry Reding 21710288eeaSThierry Reding outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1)); 21810288eeaSThierry Reding inf.full -= dfixed_const(1); 21910288eeaSThierry Reding 22010288eeaSThierry Reding dda_inc = dfixed_div(inf, outf); 22110288eeaSThierry Reding dda_inc = min_t(u32, dda_inc, dfixed_const(max)); 22210288eeaSThierry Reding 22310288eeaSThierry Reding return dda_inc; 22410288eeaSThierry Reding } 22510288eeaSThierry Reding 22610288eeaSThierry Reding static inline u32 compute_initial_dda(unsigned int in) 22710288eeaSThierry Reding { 22810288eeaSThierry Reding fixed20_12 inf = dfixed_init(in); 22910288eeaSThierry Reding return dfixed_frac(inf); 23010288eeaSThierry Reding } 23110288eeaSThierry Reding 2324aa3df71SThierry Reding static void tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index, 23310288eeaSThierry Reding const struct tegra_dc_window *window) 23410288eeaSThierry Reding { 23510288eeaSThierry Reding unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp; 23693396d0fSSean Paul unsigned long value, flags; 23710288eeaSThierry Reding bool yuv, planar; 23810288eeaSThierry Reding 23910288eeaSThierry Reding /* 24010288eeaSThierry Reding * For YUV planar modes, the number of bytes per pixel takes into 24110288eeaSThierry Reding * account only the luma component and therefore is 1. 24210288eeaSThierry Reding */ 24310288eeaSThierry Reding yuv = tegra_dc_format_is_yuv(window->format, &planar); 24410288eeaSThierry Reding if (!yuv) 24510288eeaSThierry Reding bpp = window->bits_per_pixel / 8; 24610288eeaSThierry Reding else 24710288eeaSThierry Reding bpp = planar ? 1 : 2; 24810288eeaSThierry Reding 24993396d0fSSean Paul spin_lock_irqsave(&dc->lock, flags); 25093396d0fSSean Paul 25110288eeaSThierry Reding value = WINDOW_A_SELECT << index; 25210288eeaSThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER); 25310288eeaSThierry Reding 25410288eeaSThierry Reding tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH); 25510288eeaSThierry Reding tegra_dc_writel(dc, window->swap, DC_WIN_BYTE_SWAP); 25610288eeaSThierry Reding 25710288eeaSThierry Reding value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x); 25810288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_POSITION); 25910288eeaSThierry Reding 26010288eeaSThierry Reding value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w); 26110288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_SIZE); 26210288eeaSThierry Reding 26310288eeaSThierry Reding h_offset = window->src.x * bpp; 26410288eeaSThierry Reding v_offset = window->src.y; 26510288eeaSThierry Reding h_size = window->src.w * bpp; 26610288eeaSThierry Reding v_size = window->src.h; 26710288eeaSThierry Reding 26810288eeaSThierry Reding value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size); 26910288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE); 27010288eeaSThierry Reding 27110288eeaSThierry Reding /* 27210288eeaSThierry Reding * For DDA computations the number of bytes per pixel for YUV planar 27310288eeaSThierry Reding * modes needs to take into account all Y, U and V components. 27410288eeaSThierry Reding */ 27510288eeaSThierry Reding if (yuv && planar) 27610288eeaSThierry Reding bpp = 2; 27710288eeaSThierry Reding 27810288eeaSThierry Reding h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp); 27910288eeaSThierry Reding v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp); 28010288eeaSThierry Reding 28110288eeaSThierry Reding value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda); 28210288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_DDA_INC); 28310288eeaSThierry Reding 28410288eeaSThierry Reding h_dda = compute_initial_dda(window->src.x); 28510288eeaSThierry Reding v_dda = compute_initial_dda(window->src.y); 28610288eeaSThierry Reding 28710288eeaSThierry Reding tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA); 28810288eeaSThierry Reding tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA); 28910288eeaSThierry Reding 29010288eeaSThierry Reding tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE); 29110288eeaSThierry Reding tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE); 29210288eeaSThierry Reding 29310288eeaSThierry Reding tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR); 29410288eeaSThierry Reding 29510288eeaSThierry Reding if (yuv && planar) { 29610288eeaSThierry Reding tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U); 29710288eeaSThierry Reding tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V); 29810288eeaSThierry Reding value = window->stride[1] << 16 | window->stride[0]; 29910288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE); 30010288eeaSThierry Reding } else { 30110288eeaSThierry Reding tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE); 30210288eeaSThierry Reding } 30310288eeaSThierry Reding 30410288eeaSThierry Reding if (window->bottom_up) 30510288eeaSThierry Reding v_offset += window->src.h - 1; 30610288eeaSThierry Reding 30710288eeaSThierry Reding tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET); 30810288eeaSThierry Reding tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET); 30910288eeaSThierry Reding 310c134f019SThierry Reding if (dc->soc->supports_block_linear) { 311c134f019SThierry Reding unsigned long height = window->tiling.value; 312c134f019SThierry Reding 313c134f019SThierry Reding switch (window->tiling.mode) { 314c134f019SThierry Reding case TEGRA_BO_TILING_MODE_PITCH: 315c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_PITCH; 316c134f019SThierry Reding break; 317c134f019SThierry Reding 318c134f019SThierry Reding case TEGRA_BO_TILING_MODE_TILED: 319c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_TILED; 320c134f019SThierry Reding break; 321c134f019SThierry Reding 322c134f019SThierry Reding case TEGRA_BO_TILING_MODE_BLOCK: 323c134f019SThierry Reding value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) | 324c134f019SThierry Reding DC_WINBUF_SURFACE_KIND_BLOCK; 325c134f019SThierry Reding break; 326c134f019SThierry Reding } 327c134f019SThierry Reding 328c134f019SThierry Reding tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND); 32910288eeaSThierry Reding } else { 330c134f019SThierry Reding switch (window->tiling.mode) { 331c134f019SThierry Reding case TEGRA_BO_TILING_MODE_PITCH: 33210288eeaSThierry Reding value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV | 33310288eeaSThierry Reding DC_WIN_BUFFER_ADDR_MODE_LINEAR; 334c134f019SThierry Reding break; 335c134f019SThierry Reding 336c134f019SThierry Reding case TEGRA_BO_TILING_MODE_TILED: 337c134f019SThierry Reding value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV | 338c134f019SThierry Reding DC_WIN_BUFFER_ADDR_MODE_TILE; 339c134f019SThierry Reding break; 340c134f019SThierry Reding 341c134f019SThierry Reding case TEGRA_BO_TILING_MODE_BLOCK: 3424aa3df71SThierry Reding /* 3434aa3df71SThierry Reding * No need to handle this here because ->atomic_check 3444aa3df71SThierry Reding * will already have filtered it out. 3454aa3df71SThierry Reding */ 3464aa3df71SThierry Reding break; 34710288eeaSThierry Reding } 34810288eeaSThierry Reding 34910288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE); 350c134f019SThierry Reding } 35110288eeaSThierry Reding 35210288eeaSThierry Reding value = WIN_ENABLE; 35310288eeaSThierry Reding 35410288eeaSThierry Reding if (yuv) { 35510288eeaSThierry Reding /* setup default colorspace conversion coefficients */ 35610288eeaSThierry Reding tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF); 35710288eeaSThierry Reding tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB); 35810288eeaSThierry Reding tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR); 35910288eeaSThierry Reding tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR); 36010288eeaSThierry Reding tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG); 36110288eeaSThierry Reding tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG); 36210288eeaSThierry Reding tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB); 36310288eeaSThierry Reding tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB); 36410288eeaSThierry Reding 36510288eeaSThierry Reding value |= CSC_ENABLE; 36610288eeaSThierry Reding } else if (window->bits_per_pixel < 24) { 36710288eeaSThierry Reding value |= COLOR_EXPAND; 36810288eeaSThierry Reding } 36910288eeaSThierry Reding 37010288eeaSThierry Reding if (window->bottom_up) 37110288eeaSThierry Reding value |= V_DIRECTION; 37210288eeaSThierry Reding 37310288eeaSThierry Reding tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS); 37410288eeaSThierry Reding 37510288eeaSThierry Reding /* 37610288eeaSThierry Reding * Disable blending and assume Window A is the bottom-most window, 37710288eeaSThierry Reding * Window C is the top-most window and Window B is in the middle. 37810288eeaSThierry Reding */ 37910288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY); 38010288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN); 38110288eeaSThierry Reding 38210288eeaSThierry Reding switch (index) { 38310288eeaSThierry Reding case 0: 38410288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X); 38510288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y); 38610288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY); 38710288eeaSThierry Reding break; 38810288eeaSThierry Reding 38910288eeaSThierry Reding case 1: 39010288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X); 39110288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y); 39210288eeaSThierry Reding tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY); 39310288eeaSThierry Reding break; 39410288eeaSThierry Reding 39510288eeaSThierry Reding case 2: 39610288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X); 39710288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y); 39810288eeaSThierry Reding tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY); 39910288eeaSThierry Reding break; 40010288eeaSThierry Reding } 40110288eeaSThierry Reding 40293396d0fSSean Paul spin_unlock_irqrestore(&dc->lock, flags); 403c7679306SThierry Reding } 404c7679306SThierry Reding 405c7679306SThierry Reding static void tegra_plane_destroy(struct drm_plane *plane) 406c7679306SThierry Reding { 407c7679306SThierry Reding struct tegra_plane *p = to_tegra_plane(plane); 408c7679306SThierry Reding 409c7679306SThierry Reding drm_plane_cleanup(plane); 410c7679306SThierry Reding kfree(p); 411c7679306SThierry Reding } 412c7679306SThierry Reding 413c7679306SThierry Reding static const u32 tegra_primary_plane_formats[] = { 414c7679306SThierry Reding DRM_FORMAT_XBGR8888, 415c7679306SThierry Reding DRM_FORMAT_XRGB8888, 416c7679306SThierry Reding DRM_FORMAT_RGB565, 417c7679306SThierry Reding }; 418c7679306SThierry Reding 4194aa3df71SThierry Reding static void tegra_primary_plane_destroy(struct drm_plane *plane) 420c7679306SThierry Reding { 4214aa3df71SThierry Reding tegra_plane_destroy(plane); 4224aa3df71SThierry Reding } 4234aa3df71SThierry Reding 4248f604f8cSThierry Reding static void tegra_plane_reset(struct drm_plane *plane) 4258f604f8cSThierry Reding { 4268f604f8cSThierry Reding struct tegra_plane_state *state; 4278f604f8cSThierry Reding 4283b59b7acSThierry Reding if (plane->state) 4293b59b7acSThierry Reding __drm_atomic_helper_plane_destroy_state(plane, plane->state); 4308f604f8cSThierry Reding 4318f604f8cSThierry Reding kfree(plane->state); 4328f604f8cSThierry Reding plane->state = NULL; 4338f604f8cSThierry Reding 4348f604f8cSThierry Reding state = kzalloc(sizeof(*state), GFP_KERNEL); 4358f604f8cSThierry Reding if (state) { 4368f604f8cSThierry Reding plane->state = &state->base; 4378f604f8cSThierry Reding plane->state->plane = plane; 4388f604f8cSThierry Reding } 4398f604f8cSThierry Reding } 4408f604f8cSThierry Reding 4418f604f8cSThierry Reding static struct drm_plane_state *tegra_plane_atomic_duplicate_state(struct drm_plane *plane) 4428f604f8cSThierry Reding { 4438f604f8cSThierry Reding struct tegra_plane_state *state = to_tegra_plane_state(plane->state); 4448f604f8cSThierry Reding struct tegra_plane_state *copy; 4458f604f8cSThierry Reding 4463b59b7acSThierry Reding copy = kmalloc(sizeof(*copy), GFP_KERNEL); 4478f604f8cSThierry Reding if (!copy) 4488f604f8cSThierry Reding return NULL; 4498f604f8cSThierry Reding 4503b59b7acSThierry Reding __drm_atomic_helper_plane_duplicate_state(plane, ©->base); 4513b59b7acSThierry Reding copy->tiling = state->tiling; 4523b59b7acSThierry Reding copy->format = state->format; 4533b59b7acSThierry Reding copy->swap = state->swap; 4548f604f8cSThierry Reding 4558f604f8cSThierry Reding return ©->base; 4568f604f8cSThierry Reding } 4578f604f8cSThierry Reding 4588f604f8cSThierry Reding static void tegra_plane_atomic_destroy_state(struct drm_plane *plane, 4598f604f8cSThierry Reding struct drm_plane_state *state) 4608f604f8cSThierry Reding { 4613b59b7acSThierry Reding __drm_atomic_helper_plane_destroy_state(plane, state); 4628f604f8cSThierry Reding kfree(state); 4638f604f8cSThierry Reding } 4648f604f8cSThierry Reding 4654aa3df71SThierry Reding static const struct drm_plane_funcs tegra_primary_plane_funcs = { 46607866963SThierry Reding .update_plane = drm_atomic_helper_update_plane, 46707866963SThierry Reding .disable_plane = drm_atomic_helper_disable_plane, 4684aa3df71SThierry Reding .destroy = tegra_primary_plane_destroy, 4698f604f8cSThierry Reding .reset = tegra_plane_reset, 4708f604f8cSThierry Reding .atomic_duplicate_state = tegra_plane_atomic_duplicate_state, 4718f604f8cSThierry Reding .atomic_destroy_state = tegra_plane_atomic_destroy_state, 4724aa3df71SThierry Reding }; 4734aa3df71SThierry Reding 4744aa3df71SThierry Reding static int tegra_plane_prepare_fb(struct drm_plane *plane, 475d136dfeeSTvrtko Ursulin struct drm_framebuffer *fb, 476d136dfeeSTvrtko Ursulin const struct drm_plane_state *new_state) 4774aa3df71SThierry Reding { 4784aa3df71SThierry Reding return 0; 4794aa3df71SThierry Reding } 4804aa3df71SThierry Reding 4814aa3df71SThierry Reding static void tegra_plane_cleanup_fb(struct drm_plane *plane, 482d136dfeeSTvrtko Ursulin struct drm_framebuffer *fb, 483d136dfeeSTvrtko Ursulin const struct drm_plane_state *old_fb) 4844aa3df71SThierry Reding { 4854aa3df71SThierry Reding } 4864aa3df71SThierry Reding 48747802b09SThierry Reding static int tegra_plane_state_add(struct tegra_plane *plane, 48847802b09SThierry Reding struct drm_plane_state *state) 48947802b09SThierry Reding { 49047802b09SThierry Reding struct drm_crtc_state *crtc_state; 49147802b09SThierry Reding struct tegra_dc_state *tegra; 49247802b09SThierry Reding 49347802b09SThierry Reding /* Propagate errors from allocation or locking failures. */ 49447802b09SThierry Reding crtc_state = drm_atomic_get_crtc_state(state->state, state->crtc); 49547802b09SThierry Reding if (IS_ERR(crtc_state)) 49647802b09SThierry Reding return PTR_ERR(crtc_state); 49747802b09SThierry Reding 49847802b09SThierry Reding tegra = to_dc_state(crtc_state); 49947802b09SThierry Reding 50047802b09SThierry Reding tegra->planes |= WIN_A_ACT_REQ << plane->index; 50147802b09SThierry Reding 50247802b09SThierry Reding return 0; 50347802b09SThierry Reding } 50447802b09SThierry Reding 5054aa3df71SThierry Reding static int tegra_plane_atomic_check(struct drm_plane *plane, 5064aa3df71SThierry Reding struct drm_plane_state *state) 5074aa3df71SThierry Reding { 5088f604f8cSThierry Reding struct tegra_plane_state *plane_state = to_tegra_plane_state(state); 5098f604f8cSThierry Reding struct tegra_bo_tiling *tiling = &plane_state->tiling; 51047802b09SThierry Reding struct tegra_plane *tegra = to_tegra_plane(plane); 5114aa3df71SThierry Reding struct tegra_dc *dc = to_tegra_dc(state->crtc); 512c7679306SThierry Reding int err; 513c7679306SThierry Reding 5144aa3df71SThierry Reding /* no need for further checks if the plane is being disabled */ 5154aa3df71SThierry Reding if (!state->crtc) 5164aa3df71SThierry Reding return 0; 5174aa3df71SThierry Reding 5188f604f8cSThierry Reding err = tegra_dc_format(state->fb->pixel_format, &plane_state->format, 5198f604f8cSThierry Reding &plane_state->swap); 5204aa3df71SThierry Reding if (err < 0) 5214aa3df71SThierry Reding return err; 5224aa3df71SThierry Reding 5238f604f8cSThierry Reding err = tegra_fb_get_tiling(state->fb, tiling); 5248f604f8cSThierry Reding if (err < 0) 5258f604f8cSThierry Reding return err; 5268f604f8cSThierry Reding 5278f604f8cSThierry Reding if (tiling->mode == TEGRA_BO_TILING_MODE_BLOCK && 5284aa3df71SThierry Reding !dc->soc->supports_block_linear) { 5294aa3df71SThierry Reding DRM_ERROR("hardware doesn't support block linear mode\n"); 5304aa3df71SThierry Reding return -EINVAL; 5314aa3df71SThierry Reding } 5324aa3df71SThierry Reding 5334aa3df71SThierry Reding /* 5344aa3df71SThierry Reding * Tegra doesn't support different strides for U and V planes so we 5354aa3df71SThierry Reding * error out if the user tries to display a framebuffer with such a 5364aa3df71SThierry Reding * configuration. 5374aa3df71SThierry Reding */ 5384aa3df71SThierry Reding if (drm_format_num_planes(state->fb->pixel_format) > 2) { 5394aa3df71SThierry Reding if (state->fb->pitches[2] != state->fb->pitches[1]) { 5404aa3df71SThierry Reding DRM_ERROR("unsupported UV-plane configuration\n"); 5414aa3df71SThierry Reding return -EINVAL; 5424aa3df71SThierry Reding } 5434aa3df71SThierry Reding } 5444aa3df71SThierry Reding 54547802b09SThierry Reding err = tegra_plane_state_add(tegra, state); 54647802b09SThierry Reding if (err < 0) 54747802b09SThierry Reding return err; 54847802b09SThierry Reding 5494aa3df71SThierry Reding return 0; 5504aa3df71SThierry Reding } 5514aa3df71SThierry Reding 5524aa3df71SThierry Reding static void tegra_plane_atomic_update(struct drm_plane *plane, 5534aa3df71SThierry Reding struct drm_plane_state *old_state) 5544aa3df71SThierry Reding { 5558f604f8cSThierry Reding struct tegra_plane_state *state = to_tegra_plane_state(plane->state); 5564aa3df71SThierry Reding struct tegra_dc *dc = to_tegra_dc(plane->state->crtc); 5574aa3df71SThierry Reding struct drm_framebuffer *fb = plane->state->fb; 5584aa3df71SThierry Reding struct tegra_plane *p = to_tegra_plane(plane); 5594aa3df71SThierry Reding struct tegra_dc_window window; 5604aa3df71SThierry Reding unsigned int i; 5614aa3df71SThierry Reding 5624aa3df71SThierry Reding /* rien ne va plus */ 5634aa3df71SThierry Reding if (!plane->state->crtc || !plane->state->fb) 5644aa3df71SThierry Reding return; 5654aa3df71SThierry Reding 566c7679306SThierry Reding memset(&window, 0, sizeof(window)); 5674aa3df71SThierry Reding window.src.x = plane->state->src_x >> 16; 5684aa3df71SThierry Reding window.src.y = plane->state->src_y >> 16; 5694aa3df71SThierry Reding window.src.w = plane->state->src_w >> 16; 5704aa3df71SThierry Reding window.src.h = plane->state->src_h >> 16; 5714aa3df71SThierry Reding window.dst.x = plane->state->crtc_x; 5724aa3df71SThierry Reding window.dst.y = plane->state->crtc_y; 5734aa3df71SThierry Reding window.dst.w = plane->state->crtc_w; 5744aa3df71SThierry Reding window.dst.h = plane->state->crtc_h; 575c7679306SThierry Reding window.bits_per_pixel = fb->bits_per_pixel; 576c7679306SThierry Reding window.bottom_up = tegra_fb_is_bottom_up(fb); 577c7679306SThierry Reding 5788f604f8cSThierry Reding /* copy from state */ 5798f604f8cSThierry Reding window.tiling = state->tiling; 5808f604f8cSThierry Reding window.format = state->format; 5818f604f8cSThierry Reding window.swap = state->swap; 582c7679306SThierry Reding 5834aa3df71SThierry Reding for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) { 5844aa3df71SThierry Reding struct tegra_bo *bo = tegra_fb_get_plane(fb, i); 585c7679306SThierry Reding 5864aa3df71SThierry Reding window.base[i] = bo->paddr + fb->offsets[i]; 5874aa3df71SThierry Reding window.stride[i] = fb->pitches[i]; 588c7679306SThierry Reding } 589c7679306SThierry Reding 5904aa3df71SThierry Reding tegra_dc_setup_window(dc, p->index, &window); 5914aa3df71SThierry Reding } 5924aa3df71SThierry Reding 5934aa3df71SThierry Reding static void tegra_plane_atomic_disable(struct drm_plane *plane, 5944aa3df71SThierry Reding struct drm_plane_state *old_state) 595c7679306SThierry Reding { 5964aa3df71SThierry Reding struct tegra_plane *p = to_tegra_plane(plane); 5974aa3df71SThierry Reding struct tegra_dc *dc; 5984aa3df71SThierry Reding unsigned long flags; 5994aa3df71SThierry Reding u32 value; 6004aa3df71SThierry Reding 6014aa3df71SThierry Reding /* rien ne va plus */ 6024aa3df71SThierry Reding if (!old_state || !old_state->crtc) 6034aa3df71SThierry Reding return; 6044aa3df71SThierry Reding 6054aa3df71SThierry Reding dc = to_tegra_dc(old_state->crtc); 6064aa3df71SThierry Reding 6074aa3df71SThierry Reding spin_lock_irqsave(&dc->lock, flags); 6084aa3df71SThierry Reding 6094aa3df71SThierry Reding value = WINDOW_A_SELECT << p->index; 6104aa3df71SThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER); 6114aa3df71SThierry Reding 6124aa3df71SThierry Reding value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS); 6134aa3df71SThierry Reding value &= ~WIN_ENABLE; 6144aa3df71SThierry Reding tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS); 6154aa3df71SThierry Reding 6164aa3df71SThierry Reding spin_unlock_irqrestore(&dc->lock, flags); 617c7679306SThierry Reding } 618c7679306SThierry Reding 6194aa3df71SThierry Reding static const struct drm_plane_helper_funcs tegra_primary_plane_helper_funcs = { 6204aa3df71SThierry Reding .prepare_fb = tegra_plane_prepare_fb, 6214aa3df71SThierry Reding .cleanup_fb = tegra_plane_cleanup_fb, 6224aa3df71SThierry Reding .atomic_check = tegra_plane_atomic_check, 6234aa3df71SThierry Reding .atomic_update = tegra_plane_atomic_update, 6244aa3df71SThierry Reding .atomic_disable = tegra_plane_atomic_disable, 625c7679306SThierry Reding }; 626c7679306SThierry Reding 627c7679306SThierry Reding static struct drm_plane *tegra_dc_primary_plane_create(struct drm_device *drm, 628c7679306SThierry Reding struct tegra_dc *dc) 629c7679306SThierry Reding { 630518e6227SThierry Reding /* 631518e6227SThierry Reding * Ideally this would use drm_crtc_mask(), but that would require the 632518e6227SThierry Reding * CRTC to already be in the mode_config's list of CRTCs. However, it 633518e6227SThierry Reding * will only be added to that list in the drm_crtc_init_with_planes() 634518e6227SThierry Reding * (in tegra_dc_init()), which in turn requires registration of these 635518e6227SThierry Reding * planes. So we have ourselves a nice little chicken and egg problem 636518e6227SThierry Reding * here. 637518e6227SThierry Reding * 638518e6227SThierry Reding * We work around this by manually creating the mask from the number 639518e6227SThierry Reding * of CRTCs that have been registered, and should therefore always be 640518e6227SThierry Reding * the same as drm_crtc_index() after registration. 641518e6227SThierry Reding */ 642518e6227SThierry Reding unsigned long possible_crtcs = 1 << drm->mode_config.num_crtc; 643c7679306SThierry Reding struct tegra_plane *plane; 644c7679306SThierry Reding unsigned int num_formats; 645c7679306SThierry Reding const u32 *formats; 646c7679306SThierry Reding int err; 647c7679306SThierry Reding 648c7679306SThierry Reding plane = kzalloc(sizeof(*plane), GFP_KERNEL); 649c7679306SThierry Reding if (!plane) 650c7679306SThierry Reding return ERR_PTR(-ENOMEM); 651c7679306SThierry Reding 652c7679306SThierry Reding num_formats = ARRAY_SIZE(tegra_primary_plane_formats); 653c7679306SThierry Reding formats = tegra_primary_plane_formats; 654c7679306SThierry Reding 655518e6227SThierry Reding err = drm_universal_plane_init(drm, &plane->base, possible_crtcs, 656c7679306SThierry Reding &tegra_primary_plane_funcs, formats, 657c7679306SThierry Reding num_formats, DRM_PLANE_TYPE_PRIMARY); 658c7679306SThierry Reding if (err < 0) { 659c7679306SThierry Reding kfree(plane); 660c7679306SThierry Reding return ERR_PTR(err); 661c7679306SThierry Reding } 662c7679306SThierry Reding 6634aa3df71SThierry Reding drm_plane_helper_add(&plane->base, &tegra_primary_plane_helper_funcs); 6644aa3df71SThierry Reding 665c7679306SThierry Reding return &plane->base; 666c7679306SThierry Reding } 667c7679306SThierry Reding 668c7679306SThierry Reding static const u32 tegra_cursor_plane_formats[] = { 669c7679306SThierry Reding DRM_FORMAT_RGBA8888, 670c7679306SThierry Reding }; 671c7679306SThierry Reding 6724aa3df71SThierry Reding static int tegra_cursor_atomic_check(struct drm_plane *plane, 6734aa3df71SThierry Reding struct drm_plane_state *state) 674c7679306SThierry Reding { 67547802b09SThierry Reding struct tegra_plane *tegra = to_tegra_plane(plane); 67647802b09SThierry Reding int err; 67747802b09SThierry Reding 6784aa3df71SThierry Reding /* no need for further checks if the plane is being disabled */ 6794aa3df71SThierry Reding if (!state->crtc) 6804aa3df71SThierry Reding return 0; 681c7679306SThierry Reding 682c7679306SThierry Reding /* scaling not supported for cursor */ 6834aa3df71SThierry Reding if ((state->src_w >> 16 != state->crtc_w) || 6844aa3df71SThierry Reding (state->src_h >> 16 != state->crtc_h)) 685c7679306SThierry Reding return -EINVAL; 686c7679306SThierry Reding 687c7679306SThierry Reding /* only square cursors supported */ 6884aa3df71SThierry Reding if (state->src_w != state->src_h) 689c7679306SThierry Reding return -EINVAL; 690c7679306SThierry Reding 6914aa3df71SThierry Reding if (state->crtc_w != 32 && state->crtc_w != 64 && 6924aa3df71SThierry Reding state->crtc_w != 128 && state->crtc_w != 256) 6934aa3df71SThierry Reding return -EINVAL; 6944aa3df71SThierry Reding 69547802b09SThierry Reding err = tegra_plane_state_add(tegra, state); 69647802b09SThierry Reding if (err < 0) 69747802b09SThierry Reding return err; 69847802b09SThierry Reding 6994aa3df71SThierry Reding return 0; 7004aa3df71SThierry Reding } 7014aa3df71SThierry Reding 7024aa3df71SThierry Reding static void tegra_cursor_atomic_update(struct drm_plane *plane, 7034aa3df71SThierry Reding struct drm_plane_state *old_state) 7044aa3df71SThierry Reding { 7054aa3df71SThierry Reding struct tegra_bo *bo = tegra_fb_get_plane(plane->state->fb, 0); 7064aa3df71SThierry Reding struct tegra_dc *dc = to_tegra_dc(plane->state->crtc); 7074aa3df71SThierry Reding struct drm_plane_state *state = plane->state; 7084aa3df71SThierry Reding u32 value = CURSOR_CLIP_DISPLAY; 7094aa3df71SThierry Reding 7104aa3df71SThierry Reding /* rien ne va plus */ 7114aa3df71SThierry Reding if (!plane->state->crtc || !plane->state->fb) 7124aa3df71SThierry Reding return; 7134aa3df71SThierry Reding 7144aa3df71SThierry Reding switch (state->crtc_w) { 715c7679306SThierry Reding case 32: 716c7679306SThierry Reding value |= CURSOR_SIZE_32x32; 717c7679306SThierry Reding break; 718c7679306SThierry Reding 719c7679306SThierry Reding case 64: 720c7679306SThierry Reding value |= CURSOR_SIZE_64x64; 721c7679306SThierry Reding break; 722c7679306SThierry Reding 723c7679306SThierry Reding case 128: 724c7679306SThierry Reding value |= CURSOR_SIZE_128x128; 725c7679306SThierry Reding break; 726c7679306SThierry Reding 727c7679306SThierry Reding case 256: 728c7679306SThierry Reding value |= CURSOR_SIZE_256x256; 729c7679306SThierry Reding break; 730c7679306SThierry Reding 731c7679306SThierry Reding default: 7324aa3df71SThierry Reding WARN(1, "cursor size %ux%u not supported\n", state->crtc_w, 7334aa3df71SThierry Reding state->crtc_h); 7344aa3df71SThierry Reding return; 735c7679306SThierry Reding } 736c7679306SThierry Reding 737c7679306SThierry Reding value |= (bo->paddr >> 10) & 0x3fffff; 738c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR); 739c7679306SThierry Reding 740c7679306SThierry Reding #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT 741c7679306SThierry Reding value = (bo->paddr >> 32) & 0x3; 742c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR_HI); 743c7679306SThierry Reding #endif 744c7679306SThierry Reding 745c7679306SThierry Reding /* enable cursor and set blend mode */ 746c7679306SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 747c7679306SThierry Reding value |= CURSOR_ENABLE; 748c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 749c7679306SThierry Reding 750c7679306SThierry Reding value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL); 751c7679306SThierry Reding value &= ~CURSOR_DST_BLEND_MASK; 752c7679306SThierry Reding value &= ~CURSOR_SRC_BLEND_MASK; 753c7679306SThierry Reding value |= CURSOR_MODE_NORMAL; 754c7679306SThierry Reding value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC; 755c7679306SThierry Reding value |= CURSOR_SRC_BLEND_K1_TIMES_SRC; 756c7679306SThierry Reding value |= CURSOR_ALPHA; 757c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL); 758c7679306SThierry Reding 759c7679306SThierry Reding /* position the cursor */ 7604aa3df71SThierry Reding value = (state->crtc_y & 0x3fff) << 16 | (state->crtc_x & 0x3fff); 761c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION); 762c7679306SThierry Reding } 763c7679306SThierry Reding 7644aa3df71SThierry Reding static void tegra_cursor_atomic_disable(struct drm_plane *plane, 7654aa3df71SThierry Reding struct drm_plane_state *old_state) 766c7679306SThierry Reding { 7674aa3df71SThierry Reding struct tegra_dc *dc; 768c7679306SThierry Reding u32 value; 769c7679306SThierry Reding 7704aa3df71SThierry Reding /* rien ne va plus */ 7714aa3df71SThierry Reding if (!old_state || !old_state->crtc) 7724aa3df71SThierry Reding return; 7734aa3df71SThierry Reding 7744aa3df71SThierry Reding dc = to_tegra_dc(old_state->crtc); 775c7679306SThierry Reding 776c7679306SThierry Reding value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS); 777c7679306SThierry Reding value &= ~CURSOR_ENABLE; 778c7679306SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS); 779c7679306SThierry Reding } 780c7679306SThierry Reding 781c7679306SThierry Reding static const struct drm_plane_funcs tegra_cursor_plane_funcs = { 78207866963SThierry Reding .update_plane = drm_atomic_helper_update_plane, 78307866963SThierry Reding .disable_plane = drm_atomic_helper_disable_plane, 784c7679306SThierry Reding .destroy = tegra_plane_destroy, 7858f604f8cSThierry Reding .reset = tegra_plane_reset, 7868f604f8cSThierry Reding .atomic_duplicate_state = tegra_plane_atomic_duplicate_state, 7878f604f8cSThierry Reding .atomic_destroy_state = tegra_plane_atomic_destroy_state, 7884aa3df71SThierry Reding }; 7894aa3df71SThierry Reding 7904aa3df71SThierry Reding static const struct drm_plane_helper_funcs tegra_cursor_plane_helper_funcs = { 7914aa3df71SThierry Reding .prepare_fb = tegra_plane_prepare_fb, 7924aa3df71SThierry Reding .cleanup_fb = tegra_plane_cleanup_fb, 7934aa3df71SThierry Reding .atomic_check = tegra_cursor_atomic_check, 7944aa3df71SThierry Reding .atomic_update = tegra_cursor_atomic_update, 7954aa3df71SThierry Reding .atomic_disable = tegra_cursor_atomic_disable, 796c7679306SThierry Reding }; 797c7679306SThierry Reding 798c7679306SThierry Reding static struct drm_plane *tegra_dc_cursor_plane_create(struct drm_device *drm, 799c7679306SThierry Reding struct tegra_dc *dc) 800c7679306SThierry Reding { 801c7679306SThierry Reding struct tegra_plane *plane; 802c7679306SThierry Reding unsigned int num_formats; 803c7679306SThierry Reding const u32 *formats; 804c7679306SThierry Reding int err; 805c7679306SThierry Reding 806c7679306SThierry Reding plane = kzalloc(sizeof(*plane), GFP_KERNEL); 807c7679306SThierry Reding if (!plane) 808c7679306SThierry Reding return ERR_PTR(-ENOMEM); 809c7679306SThierry Reding 81047802b09SThierry Reding /* 811a1df3b24SThierry Reding * This index is kind of fake. The cursor isn't a regular plane, but 812a1df3b24SThierry Reding * its update and activation request bits in DC_CMD_STATE_CONTROL do 813a1df3b24SThierry Reding * use the same programming. Setting this fake index here allows the 814a1df3b24SThierry Reding * code in tegra_add_plane_state() to do the right thing without the 815a1df3b24SThierry Reding * need to special-casing the cursor plane. 81647802b09SThierry Reding */ 81747802b09SThierry Reding plane->index = 6; 81847802b09SThierry Reding 819c7679306SThierry Reding num_formats = ARRAY_SIZE(tegra_cursor_plane_formats); 820c7679306SThierry Reding formats = tegra_cursor_plane_formats; 821c7679306SThierry Reding 822c7679306SThierry Reding err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe, 823c7679306SThierry Reding &tegra_cursor_plane_funcs, formats, 824c7679306SThierry Reding num_formats, DRM_PLANE_TYPE_CURSOR); 825c7679306SThierry Reding if (err < 0) { 826c7679306SThierry Reding kfree(plane); 827c7679306SThierry Reding return ERR_PTR(err); 828c7679306SThierry Reding } 829c7679306SThierry Reding 8304aa3df71SThierry Reding drm_plane_helper_add(&plane->base, &tegra_cursor_plane_helper_funcs); 8314aa3df71SThierry Reding 832c7679306SThierry Reding return &plane->base; 833c7679306SThierry Reding } 834c7679306SThierry Reding 835c7679306SThierry Reding static void tegra_overlay_plane_destroy(struct drm_plane *plane) 836dee8268fSThierry Reding { 837c7679306SThierry Reding tegra_plane_destroy(plane); 838dee8268fSThierry Reding } 839dee8268fSThierry Reding 840c7679306SThierry Reding static const struct drm_plane_funcs tegra_overlay_plane_funcs = { 84107866963SThierry Reding .update_plane = drm_atomic_helper_update_plane, 84207866963SThierry Reding .disable_plane = drm_atomic_helper_disable_plane, 843c7679306SThierry Reding .destroy = tegra_overlay_plane_destroy, 8448f604f8cSThierry Reding .reset = tegra_plane_reset, 8458f604f8cSThierry Reding .atomic_duplicate_state = tegra_plane_atomic_duplicate_state, 8468f604f8cSThierry Reding .atomic_destroy_state = tegra_plane_atomic_destroy_state, 847dee8268fSThierry Reding }; 848dee8268fSThierry Reding 849c7679306SThierry Reding static const uint32_t tegra_overlay_plane_formats[] = { 850dee8268fSThierry Reding DRM_FORMAT_XBGR8888, 851dee8268fSThierry Reding DRM_FORMAT_XRGB8888, 852dee8268fSThierry Reding DRM_FORMAT_RGB565, 853dee8268fSThierry Reding DRM_FORMAT_UYVY, 854f925390eSThierry Reding DRM_FORMAT_YUYV, 855dee8268fSThierry Reding DRM_FORMAT_YUV420, 856dee8268fSThierry Reding DRM_FORMAT_YUV422, 857dee8268fSThierry Reding }; 858dee8268fSThierry Reding 8594aa3df71SThierry Reding static const struct drm_plane_helper_funcs tegra_overlay_plane_helper_funcs = { 8604aa3df71SThierry Reding .prepare_fb = tegra_plane_prepare_fb, 8614aa3df71SThierry Reding .cleanup_fb = tegra_plane_cleanup_fb, 8624aa3df71SThierry Reding .atomic_check = tegra_plane_atomic_check, 8634aa3df71SThierry Reding .atomic_update = tegra_plane_atomic_update, 8644aa3df71SThierry Reding .atomic_disable = tegra_plane_atomic_disable, 8654aa3df71SThierry Reding }; 8664aa3df71SThierry Reding 867c7679306SThierry Reding static struct drm_plane *tegra_dc_overlay_plane_create(struct drm_device *drm, 868c7679306SThierry Reding struct tegra_dc *dc, 869c7679306SThierry Reding unsigned int index) 870dee8268fSThierry Reding { 871dee8268fSThierry Reding struct tegra_plane *plane; 872c7679306SThierry Reding unsigned int num_formats; 873c7679306SThierry Reding const u32 *formats; 874c7679306SThierry Reding int err; 875dee8268fSThierry Reding 876f002abc1SThierry Reding plane = kzalloc(sizeof(*plane), GFP_KERNEL); 877dee8268fSThierry Reding if (!plane) 878c7679306SThierry Reding return ERR_PTR(-ENOMEM); 879dee8268fSThierry Reding 880c7679306SThierry Reding plane->index = index; 881dee8268fSThierry Reding 882c7679306SThierry Reding num_formats = ARRAY_SIZE(tegra_overlay_plane_formats); 883c7679306SThierry Reding formats = tegra_overlay_plane_formats; 884c7679306SThierry Reding 885c7679306SThierry Reding err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe, 886c7679306SThierry Reding &tegra_overlay_plane_funcs, formats, 887c7679306SThierry Reding num_formats, DRM_PLANE_TYPE_OVERLAY); 888f002abc1SThierry Reding if (err < 0) { 889f002abc1SThierry Reding kfree(plane); 890c7679306SThierry Reding return ERR_PTR(err); 891dee8268fSThierry Reding } 892c7679306SThierry Reding 8934aa3df71SThierry Reding drm_plane_helper_add(&plane->base, &tegra_overlay_plane_helper_funcs); 8944aa3df71SThierry Reding 895c7679306SThierry Reding return &plane->base; 896c7679306SThierry Reding } 897c7679306SThierry Reding 898c7679306SThierry Reding static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc) 899c7679306SThierry Reding { 900c7679306SThierry Reding struct drm_plane *plane; 901c7679306SThierry Reding unsigned int i; 902c7679306SThierry Reding 903c7679306SThierry Reding for (i = 0; i < 2; i++) { 904c7679306SThierry Reding plane = tegra_dc_overlay_plane_create(drm, dc, 1 + i); 905c7679306SThierry Reding if (IS_ERR(plane)) 906c7679306SThierry Reding return PTR_ERR(plane); 907f002abc1SThierry Reding } 908dee8268fSThierry Reding 909dee8268fSThierry Reding return 0; 910dee8268fSThierry Reding } 911dee8268fSThierry Reding 91242e9ce05SThierry Reding u32 tegra_dc_get_vblank_counter(struct tegra_dc *dc) 91342e9ce05SThierry Reding { 91442e9ce05SThierry Reding if (dc->syncpt) 91542e9ce05SThierry Reding return host1x_syncpt_read(dc->syncpt); 91642e9ce05SThierry Reding 91742e9ce05SThierry Reding /* fallback to software emulated VBLANK counter */ 91842e9ce05SThierry Reding return drm_crtc_vblank_count(&dc->base); 91942e9ce05SThierry Reding } 92042e9ce05SThierry Reding 921dee8268fSThierry Reding void tegra_dc_enable_vblank(struct tegra_dc *dc) 922dee8268fSThierry Reding { 923dee8268fSThierry Reding unsigned long value, flags; 924dee8268fSThierry Reding 925dee8268fSThierry Reding spin_lock_irqsave(&dc->lock, flags); 926dee8268fSThierry Reding 927dee8268fSThierry Reding value = tegra_dc_readl(dc, DC_CMD_INT_MASK); 928dee8268fSThierry Reding value |= VBLANK_INT; 929dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_MASK); 930dee8268fSThierry Reding 931dee8268fSThierry Reding spin_unlock_irqrestore(&dc->lock, flags); 932dee8268fSThierry Reding } 933dee8268fSThierry Reding 934dee8268fSThierry Reding void tegra_dc_disable_vblank(struct tegra_dc *dc) 935dee8268fSThierry Reding { 936dee8268fSThierry Reding unsigned long value, flags; 937dee8268fSThierry Reding 938dee8268fSThierry Reding spin_lock_irqsave(&dc->lock, flags); 939dee8268fSThierry Reding 940dee8268fSThierry Reding value = tegra_dc_readl(dc, DC_CMD_INT_MASK); 941dee8268fSThierry Reding value &= ~VBLANK_INT; 942dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_MASK); 943dee8268fSThierry Reding 944dee8268fSThierry Reding spin_unlock_irqrestore(&dc->lock, flags); 945dee8268fSThierry Reding } 946dee8268fSThierry Reding 947dee8268fSThierry Reding static void tegra_dc_finish_page_flip(struct tegra_dc *dc) 948dee8268fSThierry Reding { 949dee8268fSThierry Reding struct drm_device *drm = dc->base.dev; 950dee8268fSThierry Reding struct drm_crtc *crtc = &dc->base; 951dee8268fSThierry Reding unsigned long flags, base; 952dee8268fSThierry Reding struct tegra_bo *bo; 953dee8268fSThierry Reding 9546b59cc1cSThierry Reding spin_lock_irqsave(&drm->event_lock, flags); 9556b59cc1cSThierry Reding 9566b59cc1cSThierry Reding if (!dc->event) { 9576b59cc1cSThierry Reding spin_unlock_irqrestore(&drm->event_lock, flags); 958dee8268fSThierry Reding return; 9596b59cc1cSThierry Reding } 960dee8268fSThierry Reding 961f4510a27SMatt Roper bo = tegra_fb_get_plane(crtc->primary->fb, 0); 962dee8268fSThierry Reding 9638643bc6dSDan Carpenter spin_lock(&dc->lock); 96493396d0fSSean Paul 965dee8268fSThierry Reding /* check if new start address has been latched */ 96693396d0fSSean Paul tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER); 967dee8268fSThierry Reding tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS); 968dee8268fSThierry Reding base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR); 969dee8268fSThierry Reding tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS); 970dee8268fSThierry Reding 9718643bc6dSDan Carpenter spin_unlock(&dc->lock); 97293396d0fSSean Paul 973f4510a27SMatt Roper if (base == bo->paddr + crtc->primary->fb->offsets[0]) { 974ed7dae58SThierry Reding drm_crtc_send_vblank_event(crtc, dc->event); 975ed7dae58SThierry Reding drm_crtc_vblank_put(crtc); 976dee8268fSThierry Reding dc->event = NULL; 977dee8268fSThierry Reding } 9786b59cc1cSThierry Reding 9796b59cc1cSThierry Reding spin_unlock_irqrestore(&drm->event_lock, flags); 980dee8268fSThierry Reding } 981dee8268fSThierry Reding 982dee8268fSThierry Reding void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file) 983dee8268fSThierry Reding { 984dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 985dee8268fSThierry Reding struct drm_device *drm = crtc->dev; 986dee8268fSThierry Reding unsigned long flags; 987dee8268fSThierry Reding 988dee8268fSThierry Reding spin_lock_irqsave(&drm->event_lock, flags); 989dee8268fSThierry Reding 990dee8268fSThierry Reding if (dc->event && dc->event->base.file_priv == file) { 991dee8268fSThierry Reding dc->event->base.destroy(&dc->event->base); 992ed7dae58SThierry Reding drm_crtc_vblank_put(crtc); 993dee8268fSThierry Reding dc->event = NULL; 994dee8268fSThierry Reding } 995dee8268fSThierry Reding 996dee8268fSThierry Reding spin_unlock_irqrestore(&drm->event_lock, flags); 997dee8268fSThierry Reding } 998dee8268fSThierry Reding 999f002abc1SThierry Reding static void tegra_dc_destroy(struct drm_crtc *crtc) 1000f002abc1SThierry Reding { 1001f002abc1SThierry Reding drm_crtc_cleanup(crtc); 1002f002abc1SThierry Reding } 1003f002abc1SThierry Reding 1004ca915b10SThierry Reding static void tegra_crtc_reset(struct drm_crtc *crtc) 1005ca915b10SThierry Reding { 1006ca915b10SThierry Reding struct tegra_dc_state *state; 1007ca915b10SThierry Reding 10083b59b7acSThierry Reding if (crtc->state) 10093b59b7acSThierry Reding __drm_atomic_helper_crtc_destroy_state(crtc, crtc->state); 10103b59b7acSThierry Reding 1011ca915b10SThierry Reding kfree(crtc->state); 1012ca915b10SThierry Reding crtc->state = NULL; 1013ca915b10SThierry Reding 1014ca915b10SThierry Reding state = kzalloc(sizeof(*state), GFP_KERNEL); 1015332bbe70SThierry Reding if (state) { 1016ca915b10SThierry Reding crtc->state = &state->base; 1017332bbe70SThierry Reding crtc->state->crtc = crtc; 1018332bbe70SThierry Reding } 101931930d4dSThierry Reding 102031930d4dSThierry Reding drm_crtc_vblank_reset(crtc); 1021ca915b10SThierry Reding } 1022ca915b10SThierry Reding 1023ca915b10SThierry Reding static struct drm_crtc_state * 1024ca915b10SThierry Reding tegra_crtc_atomic_duplicate_state(struct drm_crtc *crtc) 1025ca915b10SThierry Reding { 1026ca915b10SThierry Reding struct tegra_dc_state *state = to_dc_state(crtc->state); 1027ca915b10SThierry Reding struct tegra_dc_state *copy; 1028ca915b10SThierry Reding 10293b59b7acSThierry Reding copy = kmalloc(sizeof(*copy), GFP_KERNEL); 1030ca915b10SThierry Reding if (!copy) 1031ca915b10SThierry Reding return NULL; 1032ca915b10SThierry Reding 10333b59b7acSThierry Reding __drm_atomic_helper_crtc_duplicate_state(crtc, ©->base); 10343b59b7acSThierry Reding copy->clk = state->clk; 10353b59b7acSThierry Reding copy->pclk = state->pclk; 10363b59b7acSThierry Reding copy->div = state->div; 10373b59b7acSThierry Reding copy->planes = state->planes; 1038ca915b10SThierry Reding 1039ca915b10SThierry Reding return ©->base; 1040ca915b10SThierry Reding } 1041ca915b10SThierry Reding 1042ca915b10SThierry Reding static void tegra_crtc_atomic_destroy_state(struct drm_crtc *crtc, 1043ca915b10SThierry Reding struct drm_crtc_state *state) 1044ca915b10SThierry Reding { 10453b59b7acSThierry Reding __drm_atomic_helper_crtc_destroy_state(crtc, state); 1046ca915b10SThierry Reding kfree(state); 1047ca915b10SThierry Reding } 1048ca915b10SThierry Reding 1049dee8268fSThierry Reding static const struct drm_crtc_funcs tegra_crtc_funcs = { 10501503ca47SThierry Reding .page_flip = drm_atomic_helper_page_flip, 105174f48791SThierry Reding .set_config = drm_atomic_helper_set_config, 1052f002abc1SThierry Reding .destroy = tegra_dc_destroy, 1053ca915b10SThierry Reding .reset = tegra_crtc_reset, 1054ca915b10SThierry Reding .atomic_duplicate_state = tegra_crtc_atomic_duplicate_state, 1055ca915b10SThierry Reding .atomic_destroy_state = tegra_crtc_atomic_destroy_state, 1056dee8268fSThierry Reding }; 1057dee8268fSThierry Reding 105886df256fSThierry Reding static void tegra_dc_stop(struct tegra_dc *dc) 105986df256fSThierry Reding { 106086df256fSThierry Reding u32 value; 106186df256fSThierry Reding 106286df256fSThierry Reding /* stop the display controller */ 106386df256fSThierry Reding value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND); 106486df256fSThierry Reding value &= ~DISP_CTRL_MODE_MASK; 106586df256fSThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND); 106686df256fSThierry Reding 106786df256fSThierry Reding tegra_dc_commit(dc); 106886df256fSThierry Reding } 106986df256fSThierry Reding 107086df256fSThierry Reding static bool tegra_dc_idle(struct tegra_dc *dc) 107186df256fSThierry Reding { 107286df256fSThierry Reding u32 value; 107386df256fSThierry Reding 107486df256fSThierry Reding value = tegra_dc_readl_active(dc, DC_CMD_DISPLAY_COMMAND); 107586df256fSThierry Reding 107686df256fSThierry Reding return (value & DISP_CTRL_MODE_MASK) == 0; 107786df256fSThierry Reding } 107886df256fSThierry Reding 107986df256fSThierry Reding static int tegra_dc_wait_idle(struct tegra_dc *dc, unsigned long timeout) 108086df256fSThierry Reding { 108186df256fSThierry Reding timeout = jiffies + msecs_to_jiffies(timeout); 108286df256fSThierry Reding 108386df256fSThierry Reding while (time_before(jiffies, timeout)) { 108486df256fSThierry Reding if (tegra_dc_idle(dc)) 108586df256fSThierry Reding return 0; 108686df256fSThierry Reding 108786df256fSThierry Reding usleep_range(1000, 2000); 108886df256fSThierry Reding } 108986df256fSThierry Reding 109086df256fSThierry Reding dev_dbg(dc->dev, "timeout waiting for DC to become idle\n"); 109186df256fSThierry Reding return -ETIMEDOUT; 109286df256fSThierry Reding } 109386df256fSThierry Reding 1094dee8268fSThierry Reding static void tegra_crtc_disable(struct drm_crtc *crtc) 1095dee8268fSThierry Reding { 1096f002abc1SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 10973b0e5855SThierry Reding u32 value; 1098f002abc1SThierry Reding 109986df256fSThierry Reding if (!tegra_dc_idle(dc)) { 110086df256fSThierry Reding tegra_dc_stop(dc); 110186df256fSThierry Reding 110286df256fSThierry Reding /* 110386df256fSThierry Reding * Ignore the return value, there isn't anything useful to do 110486df256fSThierry Reding * in case this fails. 110586df256fSThierry Reding */ 110686df256fSThierry Reding tegra_dc_wait_idle(dc, 100); 110786df256fSThierry Reding } 110836904adfSThierry Reding 11093b0e5855SThierry Reding /* 11103b0e5855SThierry Reding * This should really be part of the RGB encoder driver, but clearing 11113b0e5855SThierry Reding * these bits has the side-effect of stopping the display controller. 11123b0e5855SThierry Reding * When that happens no VBLANK interrupts will be raised. At the same 11133b0e5855SThierry Reding * time the encoder is disabled before the display controller, so the 11143b0e5855SThierry Reding * above code is always going to timeout waiting for the controller 11153b0e5855SThierry Reding * to go idle. 11163b0e5855SThierry Reding * 11173b0e5855SThierry Reding * Given the close coupling between the RGB encoder and the display 11183b0e5855SThierry Reding * controller doing it here is still kind of okay. None of the other 11193b0e5855SThierry Reding * encoder drivers require these bits to be cleared. 11203b0e5855SThierry Reding * 11213b0e5855SThierry Reding * XXX: Perhaps given that the display controller is switched off at 11223b0e5855SThierry Reding * this point anyway maybe clearing these bits isn't even useful for 11233b0e5855SThierry Reding * the RGB encoder? 11243b0e5855SThierry Reding */ 11253b0e5855SThierry Reding if (dc->rgb) { 11263b0e5855SThierry Reding value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL); 11273b0e5855SThierry Reding value &= ~(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE | 11283b0e5855SThierry Reding PW4_ENABLE | PM0_ENABLE | PM1_ENABLE); 11293b0e5855SThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL); 11303b0e5855SThierry Reding } 11313b0e5855SThierry Reding 11328ff64c17SThierry Reding drm_crtc_vblank_off(crtc); 1133dee8268fSThierry Reding } 1134dee8268fSThierry Reding 1135dee8268fSThierry Reding static bool tegra_crtc_mode_fixup(struct drm_crtc *crtc, 1136dee8268fSThierry Reding const struct drm_display_mode *mode, 1137dee8268fSThierry Reding struct drm_display_mode *adjusted) 1138dee8268fSThierry Reding { 1139dee8268fSThierry Reding return true; 1140dee8268fSThierry Reding } 1141dee8268fSThierry Reding 1142dee8268fSThierry Reding static int tegra_dc_set_timings(struct tegra_dc *dc, 1143dee8268fSThierry Reding struct drm_display_mode *mode) 1144dee8268fSThierry Reding { 11450444c0ffSThierry Reding unsigned int h_ref_to_sync = 1; 11460444c0ffSThierry Reding unsigned int v_ref_to_sync = 1; 1147dee8268fSThierry Reding unsigned long value; 1148dee8268fSThierry Reding 1149dee8268fSThierry Reding tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS); 1150dee8268fSThierry Reding 1151dee8268fSThierry Reding value = (v_ref_to_sync << 16) | h_ref_to_sync; 1152dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC); 1153dee8268fSThierry Reding 1154dee8268fSThierry Reding value = ((mode->vsync_end - mode->vsync_start) << 16) | 1155dee8268fSThierry Reding ((mode->hsync_end - mode->hsync_start) << 0); 1156dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH); 1157dee8268fSThierry Reding 1158dee8268fSThierry Reding value = ((mode->vtotal - mode->vsync_end) << 16) | 1159dee8268fSThierry Reding ((mode->htotal - mode->hsync_end) << 0); 1160dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH); 1161dee8268fSThierry Reding 1162dee8268fSThierry Reding value = ((mode->vsync_start - mode->vdisplay) << 16) | 1163dee8268fSThierry Reding ((mode->hsync_start - mode->hdisplay) << 0); 1164dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH); 1165dee8268fSThierry Reding 1166dee8268fSThierry Reding value = (mode->vdisplay << 16) | mode->hdisplay; 1167dee8268fSThierry Reding tegra_dc_writel(dc, value, DC_DISP_ACTIVE); 1168dee8268fSThierry Reding 1169dee8268fSThierry Reding return 0; 1170dee8268fSThierry Reding } 1171dee8268fSThierry Reding 11729d910b60SThierry Reding /** 11739d910b60SThierry Reding * tegra_dc_state_setup_clock - check clock settings and store them in atomic 11749d910b60SThierry Reding * state 11759d910b60SThierry Reding * @dc: display controller 11769d910b60SThierry Reding * @crtc_state: CRTC atomic state 11779d910b60SThierry Reding * @clk: parent clock for display controller 11789d910b60SThierry Reding * @pclk: pixel clock 11799d910b60SThierry Reding * @div: shift clock divider 11809d910b60SThierry Reding * 11819d910b60SThierry Reding * Returns: 11829d910b60SThierry Reding * 0 on success or a negative error-code on failure. 11839d910b60SThierry Reding */ 1184ca915b10SThierry Reding int tegra_dc_state_setup_clock(struct tegra_dc *dc, 1185ca915b10SThierry Reding struct drm_crtc_state *crtc_state, 1186ca915b10SThierry Reding struct clk *clk, unsigned long pclk, 1187ca915b10SThierry Reding unsigned int div) 1188ca915b10SThierry Reding { 1189ca915b10SThierry Reding struct tegra_dc_state *state = to_dc_state(crtc_state); 1190ca915b10SThierry Reding 1191d2982748SThierry Reding if (!clk_has_parent(dc->clk, clk)) 1192d2982748SThierry Reding return -EINVAL; 1193d2982748SThierry Reding 1194ca915b10SThierry Reding state->clk = clk; 1195ca915b10SThierry Reding state->pclk = pclk; 1196ca915b10SThierry Reding state->div = div; 1197ca915b10SThierry Reding 1198ca915b10SThierry Reding return 0; 1199ca915b10SThierry Reding } 1200ca915b10SThierry Reding 120176d59ed0SThierry Reding static void tegra_dc_commit_state(struct tegra_dc *dc, 120276d59ed0SThierry Reding struct tegra_dc_state *state) 120376d59ed0SThierry Reding { 120476d59ed0SThierry Reding u32 value; 120576d59ed0SThierry Reding int err; 120676d59ed0SThierry Reding 120776d59ed0SThierry Reding err = clk_set_parent(dc->clk, state->clk); 120876d59ed0SThierry Reding if (err < 0) 120976d59ed0SThierry Reding dev_err(dc->dev, "failed to set parent clock: %d\n", err); 121076d59ed0SThierry Reding 121176d59ed0SThierry Reding /* 121276d59ed0SThierry Reding * Outputs may not want to change the parent clock rate. This is only 121376d59ed0SThierry Reding * relevant to Tegra20 where only a single display PLL is available. 121476d59ed0SThierry Reding * Since that PLL would typically be used for HDMI, an internal LVDS 121576d59ed0SThierry Reding * panel would need to be driven by some other clock such as PLL_P 121676d59ed0SThierry Reding * which is shared with other peripherals. Changing the clock rate 121776d59ed0SThierry Reding * should therefore be avoided. 121876d59ed0SThierry Reding */ 121976d59ed0SThierry Reding if (state->pclk > 0) { 122076d59ed0SThierry Reding err = clk_set_rate(state->clk, state->pclk); 122176d59ed0SThierry Reding if (err < 0) 122276d59ed0SThierry Reding dev_err(dc->dev, 122376d59ed0SThierry Reding "failed to set clock rate to %lu Hz\n", 122476d59ed0SThierry Reding state->pclk); 122576d59ed0SThierry Reding } 122676d59ed0SThierry Reding 122776d59ed0SThierry Reding DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk), 122876d59ed0SThierry Reding state->div); 122976d59ed0SThierry Reding DRM_DEBUG_KMS("pclk: %lu\n", state->pclk); 123076d59ed0SThierry Reding 123176d59ed0SThierry Reding value = SHIFT_CLK_DIVIDER(state->div) | PIXEL_CLK_DIVIDER_PCD1; 123276d59ed0SThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL); 123376d59ed0SThierry Reding } 123476d59ed0SThierry Reding 12354aa3df71SThierry Reding static void tegra_crtc_mode_set_nofb(struct drm_crtc *crtc) 1236dee8268fSThierry Reding { 12374aa3df71SThierry Reding struct drm_display_mode *mode = &crtc->state->adjusted_mode; 123876d59ed0SThierry Reding struct tegra_dc_state *state = to_dc_state(crtc->state); 1239dee8268fSThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 1240dbb3f2f7SThierry Reding u32 value; 1241dee8268fSThierry Reding 124276d59ed0SThierry Reding tegra_dc_commit_state(dc, state); 124376d59ed0SThierry Reding 1244dee8268fSThierry Reding /* program display mode */ 1245dee8268fSThierry Reding tegra_dc_set_timings(dc, mode); 1246dee8268fSThierry Reding 12478620fc62SThierry Reding /* interlacing isn't supported yet, so disable it */ 12488620fc62SThierry Reding if (dc->soc->supports_interlacing) { 12498620fc62SThierry Reding value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL); 12508620fc62SThierry Reding value &= ~INTERLACE_ENABLE; 12518620fc62SThierry Reding tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL); 12528620fc62SThierry Reding } 1253666cb873SThierry Reding 1254666cb873SThierry Reding value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND); 1255666cb873SThierry Reding value &= ~DISP_CTRL_MODE_MASK; 1256666cb873SThierry Reding value |= DISP_CTRL_MODE_C_DISPLAY; 1257666cb873SThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND); 1258666cb873SThierry Reding 1259666cb873SThierry Reding value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL); 1260666cb873SThierry Reding value |= PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE | 1261666cb873SThierry Reding PW4_ENABLE | PM0_ENABLE | PM1_ENABLE; 1262666cb873SThierry Reding tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL); 1263666cb873SThierry Reding 1264666cb873SThierry Reding tegra_dc_commit(dc); 1265dee8268fSThierry Reding } 1266dee8268fSThierry Reding 1267dee8268fSThierry Reding static void tegra_crtc_prepare(struct drm_crtc *crtc) 1268dee8268fSThierry Reding { 12698ff64c17SThierry Reding drm_crtc_vblank_off(crtc); 1270dee8268fSThierry Reding } 1271dee8268fSThierry Reding 1272dee8268fSThierry Reding static void tegra_crtc_commit(struct drm_crtc *crtc) 1273dee8268fSThierry Reding { 12748ff64c17SThierry Reding drm_crtc_vblank_on(crtc); 1275dee8268fSThierry Reding } 1276dee8268fSThierry Reding 12774aa3df71SThierry Reding static int tegra_crtc_atomic_check(struct drm_crtc *crtc, 12784aa3df71SThierry Reding struct drm_crtc_state *state) 12794aa3df71SThierry Reding { 12804aa3df71SThierry Reding return 0; 12814aa3df71SThierry Reding } 12824aa3df71SThierry Reding 12834aa3df71SThierry Reding static void tegra_crtc_atomic_begin(struct drm_crtc *crtc) 12844aa3df71SThierry Reding { 12851503ca47SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 12861503ca47SThierry Reding 12871503ca47SThierry Reding if (crtc->state->event) { 12881503ca47SThierry Reding crtc->state->event->pipe = drm_crtc_index(crtc); 12891503ca47SThierry Reding 12901503ca47SThierry Reding WARN_ON(drm_crtc_vblank_get(crtc) != 0); 12911503ca47SThierry Reding 12921503ca47SThierry Reding dc->event = crtc->state->event; 12931503ca47SThierry Reding crtc->state->event = NULL; 12941503ca47SThierry Reding } 12954aa3df71SThierry Reding } 12964aa3df71SThierry Reding 12974aa3df71SThierry Reding static void tegra_crtc_atomic_flush(struct drm_crtc *crtc) 12984aa3df71SThierry Reding { 129947802b09SThierry Reding struct tegra_dc_state *state = to_dc_state(crtc->state); 130047802b09SThierry Reding struct tegra_dc *dc = to_tegra_dc(crtc); 130147802b09SThierry Reding 130247802b09SThierry Reding tegra_dc_writel(dc, state->planes << 8, DC_CMD_STATE_CONTROL); 130347802b09SThierry Reding tegra_dc_writel(dc, state->planes, DC_CMD_STATE_CONTROL); 13044aa3df71SThierry Reding } 13054aa3df71SThierry Reding 1306dee8268fSThierry Reding static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = { 1307dee8268fSThierry Reding .disable = tegra_crtc_disable, 1308dee8268fSThierry Reding .mode_fixup = tegra_crtc_mode_fixup, 13094aa3df71SThierry Reding .mode_set_nofb = tegra_crtc_mode_set_nofb, 1310dee8268fSThierry Reding .prepare = tegra_crtc_prepare, 1311dee8268fSThierry Reding .commit = tegra_crtc_commit, 13124aa3df71SThierry Reding .atomic_check = tegra_crtc_atomic_check, 13134aa3df71SThierry Reding .atomic_begin = tegra_crtc_atomic_begin, 13144aa3df71SThierry Reding .atomic_flush = tegra_crtc_atomic_flush, 1315dee8268fSThierry Reding }; 1316dee8268fSThierry Reding 1317dee8268fSThierry Reding static irqreturn_t tegra_dc_irq(int irq, void *data) 1318dee8268fSThierry Reding { 1319dee8268fSThierry Reding struct tegra_dc *dc = data; 1320dee8268fSThierry Reding unsigned long status; 1321dee8268fSThierry Reding 1322dee8268fSThierry Reding status = tegra_dc_readl(dc, DC_CMD_INT_STATUS); 1323dee8268fSThierry Reding tegra_dc_writel(dc, status, DC_CMD_INT_STATUS); 1324dee8268fSThierry Reding 1325dee8268fSThierry Reding if (status & FRAME_END_INT) { 1326dee8268fSThierry Reding /* 1327dee8268fSThierry Reding dev_dbg(dc->dev, "%s(): frame end\n", __func__); 1328dee8268fSThierry Reding */ 1329dee8268fSThierry Reding } 1330dee8268fSThierry Reding 1331dee8268fSThierry Reding if (status & VBLANK_INT) { 1332dee8268fSThierry Reding /* 1333dee8268fSThierry Reding dev_dbg(dc->dev, "%s(): vertical blank\n", __func__); 1334dee8268fSThierry Reding */ 1335ed7dae58SThierry Reding drm_crtc_handle_vblank(&dc->base); 1336dee8268fSThierry Reding tegra_dc_finish_page_flip(dc); 1337dee8268fSThierry Reding } 1338dee8268fSThierry Reding 1339dee8268fSThierry Reding if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) { 1340dee8268fSThierry Reding /* 1341dee8268fSThierry Reding dev_dbg(dc->dev, "%s(): underflow\n", __func__); 1342dee8268fSThierry Reding */ 1343dee8268fSThierry Reding } 1344dee8268fSThierry Reding 1345dee8268fSThierry Reding return IRQ_HANDLED; 1346dee8268fSThierry Reding } 1347dee8268fSThierry Reding 1348dee8268fSThierry Reding static int tegra_dc_show_regs(struct seq_file *s, void *data) 1349dee8268fSThierry Reding { 1350dee8268fSThierry Reding struct drm_info_node *node = s->private; 1351dee8268fSThierry Reding struct tegra_dc *dc = node->info_ent->data; 1352dee8268fSThierry Reding 1353dee8268fSThierry Reding #define DUMP_REG(name) \ 135403a60569SThierry Reding seq_printf(s, "%-40s %#05x %08x\n", #name, name, \ 1355dee8268fSThierry Reding tegra_dc_readl(dc, name)) 1356dee8268fSThierry Reding 1357dee8268fSThierry Reding DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT); 1358dee8268fSThierry Reding DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL); 1359dee8268fSThierry Reding DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR); 1360dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT); 1361dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL); 1362dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR); 1363dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT); 1364dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL); 1365dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR); 1366dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT); 1367dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL); 1368dee8268fSThierry Reding DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR); 1369dee8268fSThierry Reding DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC); 1370dee8268fSThierry Reding DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0); 1371dee8268fSThierry Reding DUMP_REG(DC_CMD_DISPLAY_COMMAND); 1372dee8268fSThierry Reding DUMP_REG(DC_CMD_SIGNAL_RAISE); 1373dee8268fSThierry Reding DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL); 1374dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_STATUS); 1375dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_MASK); 1376dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_ENABLE); 1377dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_TYPE); 1378dee8268fSThierry Reding DUMP_REG(DC_CMD_INT_POLARITY); 1379dee8268fSThierry Reding DUMP_REG(DC_CMD_SIGNAL_RAISE1); 1380dee8268fSThierry Reding DUMP_REG(DC_CMD_SIGNAL_RAISE2); 1381dee8268fSThierry Reding DUMP_REG(DC_CMD_SIGNAL_RAISE3); 1382dee8268fSThierry Reding DUMP_REG(DC_CMD_STATE_ACCESS); 1383dee8268fSThierry Reding DUMP_REG(DC_CMD_STATE_CONTROL); 1384dee8268fSThierry Reding DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER); 1385dee8268fSThierry Reding DUMP_REG(DC_CMD_REG_ACT_CONTROL); 1386dee8268fSThierry Reding DUMP_REG(DC_COM_CRC_CONTROL); 1387dee8268fSThierry Reding DUMP_REG(DC_COM_CRC_CHECKSUM); 1388dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0)); 1389dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1)); 1390dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2)); 1391dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3)); 1392dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0)); 1393dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1)); 1394dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2)); 1395dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3)); 1396dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0)); 1397dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1)); 1398dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2)); 1399dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3)); 1400dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0)); 1401dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1)); 1402dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2)); 1403dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3)); 1404dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_DATA(0)); 1405dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_INPUT_DATA(1)); 1406dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0)); 1407dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1)); 1408dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2)); 1409dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3)); 1410dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4)); 1411dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5)); 1412dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6)); 1413dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_MISC_CONTROL); 1414dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_PM0_CONTROL); 1415dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE); 1416dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_PM1_CONTROL); 1417dee8268fSThierry Reding DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE); 1418dee8268fSThierry Reding DUMP_REG(DC_COM_SPI_CONTROL); 1419dee8268fSThierry Reding DUMP_REG(DC_COM_SPI_START_BYTE); 1420dee8268fSThierry Reding DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB); 1421dee8268fSThierry Reding DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD); 1422dee8268fSThierry Reding DUMP_REG(DC_COM_HSPI_CS_DC); 1423dee8268fSThierry Reding DUMP_REG(DC_COM_SCRATCH_REGISTER_A); 1424dee8268fSThierry Reding DUMP_REG(DC_COM_SCRATCH_REGISTER_B); 1425dee8268fSThierry Reding DUMP_REG(DC_COM_GPIO_CTRL); 1426dee8268fSThierry Reding DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER); 1427dee8268fSThierry Reding DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED); 1428dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0); 1429dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1); 1430dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_WIN_OPTIONS); 1431dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY); 1432dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER); 1433dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS); 1434dee8268fSThierry Reding DUMP_REG(DC_DISP_REF_TO_SYNC); 1435dee8268fSThierry Reding DUMP_REG(DC_DISP_SYNC_WIDTH); 1436dee8268fSThierry Reding DUMP_REG(DC_DISP_BACK_PORCH); 1437dee8268fSThierry Reding DUMP_REG(DC_DISP_ACTIVE); 1438dee8268fSThierry Reding DUMP_REG(DC_DISP_FRONT_PORCH); 1439dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_CONTROL); 1440dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_POSITION_A); 1441dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_POSITION_B); 1442dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_POSITION_C); 1443dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE0_POSITION_D); 1444dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_CONTROL); 1445dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_POSITION_A); 1446dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_POSITION_B); 1447dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_POSITION_C); 1448dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE1_POSITION_D); 1449dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_CONTROL); 1450dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_POSITION_A); 1451dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_POSITION_B); 1452dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_POSITION_C); 1453dee8268fSThierry Reding DUMP_REG(DC_DISP_H_PULSE2_POSITION_D); 1454dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE0_CONTROL); 1455dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE0_POSITION_A); 1456dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE0_POSITION_B); 1457dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE0_POSITION_C); 1458dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE1_CONTROL); 1459dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE1_POSITION_A); 1460dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE1_POSITION_B); 1461dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE1_POSITION_C); 1462dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE2_CONTROL); 1463dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE2_POSITION_A); 1464dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE3_CONTROL); 1465dee8268fSThierry Reding DUMP_REG(DC_DISP_V_PULSE3_POSITION_A); 1466dee8268fSThierry Reding DUMP_REG(DC_DISP_M0_CONTROL); 1467dee8268fSThierry Reding DUMP_REG(DC_DISP_M1_CONTROL); 1468dee8268fSThierry Reding DUMP_REG(DC_DISP_DI_CONTROL); 1469dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_CONTROL); 1470dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_SELECT_A); 1471dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_SELECT_B); 1472dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_SELECT_C); 1473dee8268fSThierry Reding DUMP_REG(DC_DISP_PP_SELECT_D); 1474dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL); 1475dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL); 1476dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_COLOR_CONTROL); 1477dee8268fSThierry Reding DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS); 1478dee8268fSThierry Reding DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS); 1479dee8268fSThierry Reding DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS); 1480dee8268fSThierry Reding DUMP_REG(DC_DISP_LCD_SPI_OPTIONS); 1481dee8268fSThierry Reding DUMP_REG(DC_DISP_BORDER_COLOR); 1482dee8268fSThierry Reding DUMP_REG(DC_DISP_COLOR_KEY0_LOWER); 1483dee8268fSThierry Reding DUMP_REG(DC_DISP_COLOR_KEY0_UPPER); 1484dee8268fSThierry Reding DUMP_REG(DC_DISP_COLOR_KEY1_LOWER); 1485dee8268fSThierry Reding DUMP_REG(DC_DISP_COLOR_KEY1_UPPER); 1486dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_FOREGROUND); 1487dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_BACKGROUND); 1488dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_START_ADDR); 1489dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS); 1490dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_POSITION); 1491dee8268fSThierry Reding DUMP_REG(DC_DISP_CURSOR_POSITION_NS); 1492dee8268fSThierry Reding DUMP_REG(DC_DISP_INIT_SEQ_CONTROL); 1493dee8268fSThierry Reding DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A); 1494dee8268fSThierry Reding DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B); 1495dee8268fSThierry Reding DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C); 1496dee8268fSThierry Reding DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D); 1497dee8268fSThierry Reding DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL); 1498dee8268fSThierry Reding DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST); 1499dee8268fSThierry Reding DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST); 1500dee8268fSThierry Reding DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST); 1501dee8268fSThierry Reding DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST); 1502dee8268fSThierry Reding DUMP_REG(DC_DISP_DAC_CRT_CTRL); 1503dee8268fSThierry Reding DUMP_REG(DC_DISP_DISP_MISC_CONTROL); 1504dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_CONTROL); 1505dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_CSC_COEFF); 1506dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(0)); 1507dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(1)); 1508dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(2)); 1509dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(3)); 1510dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(4)); 1511dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(5)); 1512dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(6)); 1513dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(7)); 1514dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_LUT(8)); 1515dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_FLICKER_CONTROL); 1516dee8268fSThierry Reding DUMP_REG(DC_DISP_DC_PIXEL_COUNT); 1517dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(0)); 1518dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(1)); 1519dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(2)); 1520dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(3)); 1521dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(4)); 1522dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(5)); 1523dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(6)); 1524dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HISTOGRAM(7)); 1525dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_TF(0)); 1526dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_TF(1)); 1527dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_TF(2)); 1528dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_TF(3)); 1529dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_BL_CONTROL); 1530dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_HW_K_VALUES); 1531dee8268fSThierry Reding DUMP_REG(DC_DISP_SD_MAN_K_VALUES); 1532e687651bSThierry Reding DUMP_REG(DC_DISP_CURSOR_START_ADDR_HI); 1533e687651bSThierry Reding DUMP_REG(DC_DISP_BLEND_CURSOR_CONTROL); 1534dee8268fSThierry Reding DUMP_REG(DC_WIN_WIN_OPTIONS); 1535dee8268fSThierry Reding DUMP_REG(DC_WIN_BYTE_SWAP); 1536dee8268fSThierry Reding DUMP_REG(DC_WIN_BUFFER_CONTROL); 1537dee8268fSThierry Reding DUMP_REG(DC_WIN_COLOR_DEPTH); 1538dee8268fSThierry Reding DUMP_REG(DC_WIN_POSITION); 1539dee8268fSThierry Reding DUMP_REG(DC_WIN_SIZE); 1540dee8268fSThierry Reding DUMP_REG(DC_WIN_PRESCALED_SIZE); 1541dee8268fSThierry Reding DUMP_REG(DC_WIN_H_INITIAL_DDA); 1542dee8268fSThierry Reding DUMP_REG(DC_WIN_V_INITIAL_DDA); 1543dee8268fSThierry Reding DUMP_REG(DC_WIN_DDA_INC); 1544dee8268fSThierry Reding DUMP_REG(DC_WIN_LINE_STRIDE); 1545dee8268fSThierry Reding DUMP_REG(DC_WIN_BUF_STRIDE); 1546dee8268fSThierry Reding DUMP_REG(DC_WIN_UV_BUF_STRIDE); 1547dee8268fSThierry Reding DUMP_REG(DC_WIN_BUFFER_ADDR_MODE); 1548dee8268fSThierry Reding DUMP_REG(DC_WIN_DV_CONTROL); 1549dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_NOKEY); 1550dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_1WIN); 1551dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_2WIN_X); 1552dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_2WIN_Y); 1553dee8268fSThierry Reding DUMP_REG(DC_WIN_BLEND_3WIN_XY); 1554dee8268fSThierry Reding DUMP_REG(DC_WIN_HP_FETCH_CONTROL); 1555dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR); 1556dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_NS); 1557dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_U); 1558dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_U_NS); 1559dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_V); 1560dee8268fSThierry Reding DUMP_REG(DC_WINBUF_START_ADDR_V_NS); 1561dee8268fSThierry Reding DUMP_REG(DC_WINBUF_ADDR_H_OFFSET); 1562dee8268fSThierry Reding DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS); 1563dee8268fSThierry Reding DUMP_REG(DC_WINBUF_ADDR_V_OFFSET); 1564dee8268fSThierry Reding DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS); 1565dee8268fSThierry Reding DUMP_REG(DC_WINBUF_UFLOW_STATUS); 1566dee8268fSThierry Reding DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS); 1567dee8268fSThierry Reding DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS); 1568dee8268fSThierry Reding DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS); 1569dee8268fSThierry Reding 1570dee8268fSThierry Reding #undef DUMP_REG 1571dee8268fSThierry Reding 1572dee8268fSThierry Reding return 0; 1573dee8268fSThierry Reding } 1574dee8268fSThierry Reding 15756ca1f62fSThierry Reding static int tegra_dc_show_crc(struct seq_file *s, void *data) 15766ca1f62fSThierry Reding { 15776ca1f62fSThierry Reding struct drm_info_node *node = s->private; 15786ca1f62fSThierry Reding struct tegra_dc *dc = node->info_ent->data; 15796ca1f62fSThierry Reding u32 value; 15806ca1f62fSThierry Reding 15816ca1f62fSThierry Reding value = DC_COM_CRC_CONTROL_ACTIVE_DATA | DC_COM_CRC_CONTROL_ENABLE; 15826ca1f62fSThierry Reding tegra_dc_writel(dc, value, DC_COM_CRC_CONTROL); 15836ca1f62fSThierry Reding tegra_dc_commit(dc); 15846ca1f62fSThierry Reding 15856ca1f62fSThierry Reding drm_crtc_wait_one_vblank(&dc->base); 15866ca1f62fSThierry Reding drm_crtc_wait_one_vblank(&dc->base); 15876ca1f62fSThierry Reding 15886ca1f62fSThierry Reding value = tegra_dc_readl(dc, DC_COM_CRC_CHECKSUM); 15896ca1f62fSThierry Reding seq_printf(s, "%08x\n", value); 15906ca1f62fSThierry Reding 15916ca1f62fSThierry Reding tegra_dc_writel(dc, 0, DC_COM_CRC_CONTROL); 15926ca1f62fSThierry Reding 15936ca1f62fSThierry Reding return 0; 15946ca1f62fSThierry Reding } 15956ca1f62fSThierry Reding 1596dee8268fSThierry Reding static struct drm_info_list debugfs_files[] = { 1597dee8268fSThierry Reding { "regs", tegra_dc_show_regs, 0, NULL }, 15986ca1f62fSThierry Reding { "crc", tegra_dc_show_crc, 0, NULL }, 1599dee8268fSThierry Reding }; 1600dee8268fSThierry Reding 1601dee8268fSThierry Reding static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor) 1602dee8268fSThierry Reding { 1603dee8268fSThierry Reding unsigned int i; 1604dee8268fSThierry Reding char *name; 1605dee8268fSThierry Reding int err; 1606dee8268fSThierry Reding 1607dee8268fSThierry Reding name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe); 1608dee8268fSThierry Reding dc->debugfs = debugfs_create_dir(name, minor->debugfs_root); 1609dee8268fSThierry Reding kfree(name); 1610dee8268fSThierry Reding 1611dee8268fSThierry Reding if (!dc->debugfs) 1612dee8268fSThierry Reding return -ENOMEM; 1613dee8268fSThierry Reding 1614dee8268fSThierry Reding dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files), 1615dee8268fSThierry Reding GFP_KERNEL); 1616dee8268fSThierry Reding if (!dc->debugfs_files) { 1617dee8268fSThierry Reding err = -ENOMEM; 1618dee8268fSThierry Reding goto remove; 1619dee8268fSThierry Reding } 1620dee8268fSThierry Reding 1621dee8268fSThierry Reding for (i = 0; i < ARRAY_SIZE(debugfs_files); i++) 1622dee8268fSThierry Reding dc->debugfs_files[i].data = dc; 1623dee8268fSThierry Reding 1624dee8268fSThierry Reding err = drm_debugfs_create_files(dc->debugfs_files, 1625dee8268fSThierry Reding ARRAY_SIZE(debugfs_files), 1626dee8268fSThierry Reding dc->debugfs, minor); 1627dee8268fSThierry Reding if (err < 0) 1628dee8268fSThierry Reding goto free; 1629dee8268fSThierry Reding 1630dee8268fSThierry Reding dc->minor = minor; 1631dee8268fSThierry Reding 1632dee8268fSThierry Reding return 0; 1633dee8268fSThierry Reding 1634dee8268fSThierry Reding free: 1635dee8268fSThierry Reding kfree(dc->debugfs_files); 1636dee8268fSThierry Reding dc->debugfs_files = NULL; 1637dee8268fSThierry Reding remove: 1638dee8268fSThierry Reding debugfs_remove(dc->debugfs); 1639dee8268fSThierry Reding dc->debugfs = NULL; 1640dee8268fSThierry Reding 1641dee8268fSThierry Reding return err; 1642dee8268fSThierry Reding } 1643dee8268fSThierry Reding 1644dee8268fSThierry Reding static int tegra_dc_debugfs_exit(struct tegra_dc *dc) 1645dee8268fSThierry Reding { 1646dee8268fSThierry Reding drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files), 1647dee8268fSThierry Reding dc->minor); 1648dee8268fSThierry Reding dc->minor = NULL; 1649dee8268fSThierry Reding 1650dee8268fSThierry Reding kfree(dc->debugfs_files); 1651dee8268fSThierry Reding dc->debugfs_files = NULL; 1652dee8268fSThierry Reding 1653dee8268fSThierry Reding debugfs_remove(dc->debugfs); 1654dee8268fSThierry Reding dc->debugfs = NULL; 1655dee8268fSThierry Reding 1656dee8268fSThierry Reding return 0; 1657dee8268fSThierry Reding } 1658dee8268fSThierry Reding 1659dee8268fSThierry Reding static int tegra_dc_init(struct host1x_client *client) 1660dee8268fSThierry Reding { 16619910f5c4SThierry Reding struct drm_device *drm = dev_get_drvdata(client->parent); 1662dee8268fSThierry Reding struct tegra_dc *dc = host1x_client_to_dc(client); 1663d1f3e1e0SThierry Reding struct tegra_drm *tegra = drm->dev_private; 1664c7679306SThierry Reding struct drm_plane *primary = NULL; 1665c7679306SThierry Reding struct drm_plane *cursor = NULL; 166607d05cbfSThierry Reding u32 value; 1667dee8268fSThierry Reding int err; 1668dee8268fSThierry Reding 1669df06b759SThierry Reding if (tegra->domain) { 1670df06b759SThierry Reding err = iommu_attach_device(tegra->domain, dc->dev); 1671df06b759SThierry Reding if (err < 0) { 1672df06b759SThierry Reding dev_err(dc->dev, "failed to attach to domain: %d\n", 1673df06b759SThierry Reding err); 1674df06b759SThierry Reding return err; 1675df06b759SThierry Reding } 1676df06b759SThierry Reding 1677df06b759SThierry Reding dc->domain = tegra->domain; 1678df06b759SThierry Reding } 1679df06b759SThierry Reding 1680c7679306SThierry Reding primary = tegra_dc_primary_plane_create(drm, dc); 1681c7679306SThierry Reding if (IS_ERR(primary)) { 1682c7679306SThierry Reding err = PTR_ERR(primary); 1683c7679306SThierry Reding goto cleanup; 1684c7679306SThierry Reding } 1685c7679306SThierry Reding 1686c7679306SThierry Reding if (dc->soc->supports_cursor) { 1687c7679306SThierry Reding cursor = tegra_dc_cursor_plane_create(drm, dc); 1688c7679306SThierry Reding if (IS_ERR(cursor)) { 1689c7679306SThierry Reding err = PTR_ERR(cursor); 1690c7679306SThierry Reding goto cleanup; 1691c7679306SThierry Reding } 1692c7679306SThierry Reding } 1693c7679306SThierry Reding 1694c7679306SThierry Reding err = drm_crtc_init_with_planes(drm, &dc->base, primary, cursor, 1695c7679306SThierry Reding &tegra_crtc_funcs); 1696c7679306SThierry Reding if (err < 0) 1697c7679306SThierry Reding goto cleanup; 1698c7679306SThierry Reding 1699dee8268fSThierry Reding drm_mode_crtc_set_gamma_size(&dc->base, 256); 1700dee8268fSThierry Reding drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs); 1701dee8268fSThierry Reding 1702d1f3e1e0SThierry Reding /* 1703d1f3e1e0SThierry Reding * Keep track of the minimum pitch alignment across all display 1704d1f3e1e0SThierry Reding * controllers. 1705d1f3e1e0SThierry Reding */ 1706d1f3e1e0SThierry Reding if (dc->soc->pitch_align > tegra->pitch_align) 1707d1f3e1e0SThierry Reding tegra->pitch_align = dc->soc->pitch_align; 1708d1f3e1e0SThierry Reding 17099910f5c4SThierry Reding err = tegra_dc_rgb_init(drm, dc); 1710dee8268fSThierry Reding if (err < 0 && err != -ENODEV) { 1711dee8268fSThierry Reding dev_err(dc->dev, "failed to initialize RGB output: %d\n", err); 1712c7679306SThierry Reding goto cleanup; 1713dee8268fSThierry Reding } 1714dee8268fSThierry Reding 17159910f5c4SThierry Reding err = tegra_dc_add_planes(drm, dc); 1716dee8268fSThierry Reding if (err < 0) 1717c7679306SThierry Reding goto cleanup; 1718dee8268fSThierry Reding 1719dee8268fSThierry Reding if (IS_ENABLED(CONFIG_DEBUG_FS)) { 17209910f5c4SThierry Reding err = tegra_dc_debugfs_init(dc, drm->primary); 1721dee8268fSThierry Reding if (err < 0) 1722dee8268fSThierry Reding dev_err(dc->dev, "debugfs setup failed: %d\n", err); 1723dee8268fSThierry Reding } 1724dee8268fSThierry Reding 1725dee8268fSThierry Reding err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0, 1726dee8268fSThierry Reding dev_name(dc->dev), dc); 1727dee8268fSThierry Reding if (err < 0) { 1728dee8268fSThierry Reding dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq, 1729dee8268fSThierry Reding err); 1730c7679306SThierry Reding goto cleanup; 1731dee8268fSThierry Reding } 1732dee8268fSThierry Reding 173307d05cbfSThierry Reding /* initialize display controller */ 173442e9ce05SThierry Reding if (dc->syncpt) { 173542e9ce05SThierry Reding u32 syncpt = host1x_syncpt_id(dc->syncpt); 173607d05cbfSThierry Reding 173742e9ce05SThierry Reding value = SYNCPT_CNTRL_NO_STALL; 173842e9ce05SThierry Reding tegra_dc_writel(dc, value, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL); 173942e9ce05SThierry Reding 174042e9ce05SThierry Reding value = SYNCPT_VSYNC_ENABLE | syncpt; 174142e9ce05SThierry Reding tegra_dc_writel(dc, value, DC_CMD_CONT_SYNCPT_VSYNC); 174242e9ce05SThierry Reding } 174307d05cbfSThierry Reding 174407d05cbfSThierry Reding value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT; 174507d05cbfSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_TYPE); 174607d05cbfSThierry Reding 174707d05cbfSThierry Reding value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | 174807d05cbfSThierry Reding WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT; 174907d05cbfSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY); 175007d05cbfSThierry Reding 175107d05cbfSThierry Reding /* initialize timer */ 175207d05cbfSThierry Reding value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) | 175307d05cbfSThierry Reding WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20); 175407d05cbfSThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY); 175507d05cbfSThierry Reding 175607d05cbfSThierry Reding value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) | 175707d05cbfSThierry Reding WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1); 175807d05cbfSThierry Reding tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER); 175907d05cbfSThierry Reding 176007d05cbfSThierry Reding value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT; 176107d05cbfSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE); 176207d05cbfSThierry Reding 176307d05cbfSThierry Reding value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT; 176407d05cbfSThierry Reding tegra_dc_writel(dc, value, DC_CMD_INT_MASK); 176507d05cbfSThierry Reding 176607d05cbfSThierry Reding if (dc->soc->supports_border_color) 176707d05cbfSThierry Reding tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR); 176807d05cbfSThierry Reding 1769dee8268fSThierry Reding return 0; 1770c7679306SThierry Reding 1771c7679306SThierry Reding cleanup: 1772c7679306SThierry Reding if (cursor) 1773c7679306SThierry Reding drm_plane_cleanup(cursor); 1774c7679306SThierry Reding 1775c7679306SThierry Reding if (primary) 1776c7679306SThierry Reding drm_plane_cleanup(primary); 1777c7679306SThierry Reding 1778c7679306SThierry Reding if (tegra->domain) { 1779c7679306SThierry Reding iommu_detach_device(tegra->domain, dc->dev); 1780c7679306SThierry Reding dc->domain = NULL; 1781c7679306SThierry Reding } 1782c7679306SThierry Reding 1783c7679306SThierry Reding return err; 1784dee8268fSThierry Reding } 1785dee8268fSThierry Reding 1786dee8268fSThierry Reding static int tegra_dc_exit(struct host1x_client *client) 1787dee8268fSThierry Reding { 1788dee8268fSThierry Reding struct tegra_dc *dc = host1x_client_to_dc(client); 1789dee8268fSThierry Reding int err; 1790dee8268fSThierry Reding 1791dee8268fSThierry Reding devm_free_irq(dc->dev, dc->irq, dc); 1792dee8268fSThierry Reding 1793dee8268fSThierry Reding if (IS_ENABLED(CONFIG_DEBUG_FS)) { 1794dee8268fSThierry Reding err = tegra_dc_debugfs_exit(dc); 1795dee8268fSThierry Reding if (err < 0) 1796dee8268fSThierry Reding dev_err(dc->dev, "debugfs cleanup failed: %d\n", err); 1797dee8268fSThierry Reding } 1798dee8268fSThierry Reding 1799dee8268fSThierry Reding err = tegra_dc_rgb_exit(dc); 1800dee8268fSThierry Reding if (err) { 1801dee8268fSThierry Reding dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err); 1802dee8268fSThierry Reding return err; 1803dee8268fSThierry Reding } 1804dee8268fSThierry Reding 1805df06b759SThierry Reding if (dc->domain) { 1806df06b759SThierry Reding iommu_detach_device(dc->domain, dc->dev); 1807df06b759SThierry Reding dc->domain = NULL; 1808df06b759SThierry Reding } 1809df06b759SThierry Reding 1810dee8268fSThierry Reding return 0; 1811dee8268fSThierry Reding } 1812dee8268fSThierry Reding 1813dee8268fSThierry Reding static const struct host1x_client_ops dc_client_ops = { 1814dee8268fSThierry Reding .init = tegra_dc_init, 1815dee8268fSThierry Reding .exit = tegra_dc_exit, 1816dee8268fSThierry Reding }; 1817dee8268fSThierry Reding 18188620fc62SThierry Reding static const struct tegra_dc_soc_info tegra20_dc_soc_info = { 181942d0659bSThierry Reding .supports_border_color = true, 18208620fc62SThierry Reding .supports_interlacing = false, 1821e687651bSThierry Reding .supports_cursor = false, 1822c134f019SThierry Reding .supports_block_linear = false, 1823d1f3e1e0SThierry Reding .pitch_align = 8, 18249c012700SThierry Reding .has_powergate = false, 18258620fc62SThierry Reding }; 18268620fc62SThierry Reding 18278620fc62SThierry Reding static const struct tegra_dc_soc_info tegra30_dc_soc_info = { 182842d0659bSThierry Reding .supports_border_color = true, 18298620fc62SThierry Reding .supports_interlacing = false, 1830e687651bSThierry Reding .supports_cursor = false, 1831c134f019SThierry Reding .supports_block_linear = false, 1832d1f3e1e0SThierry Reding .pitch_align = 8, 18339c012700SThierry Reding .has_powergate = false, 1834d1f3e1e0SThierry Reding }; 1835d1f3e1e0SThierry Reding 1836d1f3e1e0SThierry Reding static const struct tegra_dc_soc_info tegra114_dc_soc_info = { 183742d0659bSThierry Reding .supports_border_color = true, 1838d1f3e1e0SThierry Reding .supports_interlacing = false, 1839d1f3e1e0SThierry Reding .supports_cursor = false, 1840d1f3e1e0SThierry Reding .supports_block_linear = false, 1841d1f3e1e0SThierry Reding .pitch_align = 64, 18429c012700SThierry Reding .has_powergate = true, 18438620fc62SThierry Reding }; 18448620fc62SThierry Reding 18458620fc62SThierry Reding static const struct tegra_dc_soc_info tegra124_dc_soc_info = { 184642d0659bSThierry Reding .supports_border_color = false, 18478620fc62SThierry Reding .supports_interlacing = true, 1848e687651bSThierry Reding .supports_cursor = true, 1849c134f019SThierry Reding .supports_block_linear = true, 1850d1f3e1e0SThierry Reding .pitch_align = 64, 18519c012700SThierry Reding .has_powergate = true, 18528620fc62SThierry Reding }; 18538620fc62SThierry Reding 18545b4f516fSThierry Reding static const struct tegra_dc_soc_info tegra210_dc_soc_info = { 18555b4f516fSThierry Reding .supports_border_color = false, 18565b4f516fSThierry Reding .supports_interlacing = true, 18575b4f516fSThierry Reding .supports_cursor = true, 18585b4f516fSThierry Reding .supports_block_linear = true, 18595b4f516fSThierry Reding .pitch_align = 64, 18605b4f516fSThierry Reding .has_powergate = true, 18615b4f516fSThierry Reding }; 18625b4f516fSThierry Reding 18638620fc62SThierry Reding static const struct of_device_id tegra_dc_of_match[] = { 18648620fc62SThierry Reding { 18655b4f516fSThierry Reding .compatible = "nvidia,tegra210-dc", 18665b4f516fSThierry Reding .data = &tegra210_dc_soc_info, 18675b4f516fSThierry Reding }, { 18688620fc62SThierry Reding .compatible = "nvidia,tegra124-dc", 18698620fc62SThierry Reding .data = &tegra124_dc_soc_info, 18708620fc62SThierry Reding }, { 18719c012700SThierry Reding .compatible = "nvidia,tegra114-dc", 18729c012700SThierry Reding .data = &tegra114_dc_soc_info, 18739c012700SThierry Reding }, { 18748620fc62SThierry Reding .compatible = "nvidia,tegra30-dc", 18758620fc62SThierry Reding .data = &tegra30_dc_soc_info, 18768620fc62SThierry Reding }, { 18778620fc62SThierry Reding .compatible = "nvidia,tegra20-dc", 18788620fc62SThierry Reding .data = &tegra20_dc_soc_info, 18798620fc62SThierry Reding }, { 18808620fc62SThierry Reding /* sentinel */ 18818620fc62SThierry Reding } 18828620fc62SThierry Reding }; 1883ef70728cSStephen Warren MODULE_DEVICE_TABLE(of, tegra_dc_of_match); 18848620fc62SThierry Reding 188513411dddSThierry Reding static int tegra_dc_parse_dt(struct tegra_dc *dc) 188613411dddSThierry Reding { 188713411dddSThierry Reding struct device_node *np; 188813411dddSThierry Reding u32 value = 0; 188913411dddSThierry Reding int err; 189013411dddSThierry Reding 189113411dddSThierry Reding err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value); 189213411dddSThierry Reding if (err < 0) { 189313411dddSThierry Reding dev_err(dc->dev, "missing \"nvidia,head\" property\n"); 189413411dddSThierry Reding 189513411dddSThierry Reding /* 189613411dddSThierry Reding * If the nvidia,head property isn't present, try to find the 189713411dddSThierry Reding * correct head number by looking up the position of this 189813411dddSThierry Reding * display controller's node within the device tree. Assuming 189913411dddSThierry Reding * that the nodes are ordered properly in the DTS file and 190013411dddSThierry Reding * that the translation into a flattened device tree blob 190113411dddSThierry Reding * preserves that ordering this will actually yield the right 190213411dddSThierry Reding * head number. 190313411dddSThierry Reding * 190413411dddSThierry Reding * If those assumptions don't hold, this will still work for 190513411dddSThierry Reding * cases where only a single display controller is used. 190613411dddSThierry Reding */ 190713411dddSThierry Reding for_each_matching_node(np, tegra_dc_of_match) { 190813411dddSThierry Reding if (np == dc->dev->of_node) 190913411dddSThierry Reding break; 191013411dddSThierry Reding 191113411dddSThierry Reding value++; 191213411dddSThierry Reding } 191313411dddSThierry Reding } 191413411dddSThierry Reding 191513411dddSThierry Reding dc->pipe = value; 191613411dddSThierry Reding 191713411dddSThierry Reding return 0; 191813411dddSThierry Reding } 191913411dddSThierry Reding 1920dee8268fSThierry Reding static int tegra_dc_probe(struct platform_device *pdev) 1921dee8268fSThierry Reding { 192242e9ce05SThierry Reding unsigned long flags = HOST1X_SYNCPT_CLIENT_MANAGED; 19238620fc62SThierry Reding const struct of_device_id *id; 1924dee8268fSThierry Reding struct resource *regs; 1925dee8268fSThierry Reding struct tegra_dc *dc; 1926dee8268fSThierry Reding int err; 1927dee8268fSThierry Reding 1928dee8268fSThierry Reding dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL); 1929dee8268fSThierry Reding if (!dc) 1930dee8268fSThierry Reding return -ENOMEM; 1931dee8268fSThierry Reding 19328620fc62SThierry Reding id = of_match_node(tegra_dc_of_match, pdev->dev.of_node); 19338620fc62SThierry Reding if (!id) 19348620fc62SThierry Reding return -ENODEV; 19358620fc62SThierry Reding 1936dee8268fSThierry Reding spin_lock_init(&dc->lock); 1937dee8268fSThierry Reding INIT_LIST_HEAD(&dc->list); 1938dee8268fSThierry Reding dc->dev = &pdev->dev; 19398620fc62SThierry Reding dc->soc = id->data; 1940dee8268fSThierry Reding 194113411dddSThierry Reding err = tegra_dc_parse_dt(dc); 194213411dddSThierry Reding if (err < 0) 194313411dddSThierry Reding return err; 194413411dddSThierry Reding 1945dee8268fSThierry Reding dc->clk = devm_clk_get(&pdev->dev, NULL); 1946dee8268fSThierry Reding if (IS_ERR(dc->clk)) { 1947dee8268fSThierry Reding dev_err(&pdev->dev, "failed to get clock\n"); 1948dee8268fSThierry Reding return PTR_ERR(dc->clk); 1949dee8268fSThierry Reding } 1950dee8268fSThierry Reding 1951ca48080aSStephen Warren dc->rst = devm_reset_control_get(&pdev->dev, "dc"); 1952ca48080aSStephen Warren if (IS_ERR(dc->rst)) { 1953ca48080aSStephen Warren dev_err(&pdev->dev, "failed to get reset\n"); 1954ca48080aSStephen Warren return PTR_ERR(dc->rst); 1955ca48080aSStephen Warren } 1956ca48080aSStephen Warren 19579c012700SThierry Reding if (dc->soc->has_powergate) { 19589c012700SThierry Reding if (dc->pipe == 0) 19599c012700SThierry Reding dc->powergate = TEGRA_POWERGATE_DIS; 19609c012700SThierry Reding else 19619c012700SThierry Reding dc->powergate = TEGRA_POWERGATE_DISB; 19629c012700SThierry Reding 19639c012700SThierry Reding err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk, 19649c012700SThierry Reding dc->rst); 19659c012700SThierry Reding if (err < 0) { 19669c012700SThierry Reding dev_err(&pdev->dev, "failed to power partition: %d\n", 19679c012700SThierry Reding err); 1968dee8268fSThierry Reding return err; 19699c012700SThierry Reding } 19709c012700SThierry Reding } else { 19719c012700SThierry Reding err = clk_prepare_enable(dc->clk); 19729c012700SThierry Reding if (err < 0) { 19739c012700SThierry Reding dev_err(&pdev->dev, "failed to enable clock: %d\n", 19749c012700SThierry Reding err); 19759c012700SThierry Reding return err; 19769c012700SThierry Reding } 19779c012700SThierry Reding 19789c012700SThierry Reding err = reset_control_deassert(dc->rst); 19799c012700SThierry Reding if (err < 0) { 19809c012700SThierry Reding dev_err(&pdev->dev, "failed to deassert reset: %d\n", 19819c012700SThierry Reding err); 19829c012700SThierry Reding return err; 19839c012700SThierry Reding } 19849c012700SThierry Reding } 1985dee8268fSThierry Reding 1986dee8268fSThierry Reding regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1987dee8268fSThierry Reding dc->regs = devm_ioremap_resource(&pdev->dev, regs); 1988dee8268fSThierry Reding if (IS_ERR(dc->regs)) 1989dee8268fSThierry Reding return PTR_ERR(dc->regs); 1990dee8268fSThierry Reding 1991dee8268fSThierry Reding dc->irq = platform_get_irq(pdev, 0); 1992dee8268fSThierry Reding if (dc->irq < 0) { 1993dee8268fSThierry Reding dev_err(&pdev->dev, "failed to get IRQ\n"); 1994dee8268fSThierry Reding return -ENXIO; 1995dee8268fSThierry Reding } 1996dee8268fSThierry Reding 1997*01a5da0cSThierry Reding dc->syncpt = host1x_syncpt_request(&pdev->dev, flags); 1998*01a5da0cSThierry Reding if (!dc->syncpt) 1999*01a5da0cSThierry Reding dev_warn(&pdev->dev, "failed to allocate syncpoint\n"); 2000*01a5da0cSThierry Reding 2001dee8268fSThierry Reding INIT_LIST_HEAD(&dc->client.list); 2002dee8268fSThierry Reding dc->client.ops = &dc_client_ops; 2003dee8268fSThierry Reding dc->client.dev = &pdev->dev; 2004dee8268fSThierry Reding 2005dee8268fSThierry Reding err = tegra_dc_rgb_probe(dc); 2006dee8268fSThierry Reding if (err < 0 && err != -ENODEV) { 2007dee8268fSThierry Reding dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err); 2008dee8268fSThierry Reding return err; 2009dee8268fSThierry Reding } 2010dee8268fSThierry Reding 2011dee8268fSThierry Reding err = host1x_client_register(&dc->client); 2012dee8268fSThierry Reding if (err < 0) { 2013dee8268fSThierry Reding dev_err(&pdev->dev, "failed to register host1x client: %d\n", 2014dee8268fSThierry Reding err); 2015dee8268fSThierry Reding return err; 2016dee8268fSThierry Reding } 2017dee8268fSThierry Reding 2018dee8268fSThierry Reding platform_set_drvdata(pdev, dc); 2019dee8268fSThierry Reding 2020dee8268fSThierry Reding return 0; 2021dee8268fSThierry Reding } 2022dee8268fSThierry Reding 2023dee8268fSThierry Reding static int tegra_dc_remove(struct platform_device *pdev) 2024dee8268fSThierry Reding { 2025dee8268fSThierry Reding struct tegra_dc *dc = platform_get_drvdata(pdev); 2026dee8268fSThierry Reding int err; 2027dee8268fSThierry Reding 202842e9ce05SThierry Reding host1x_syncpt_free(dc->syncpt); 202942e9ce05SThierry Reding 2030dee8268fSThierry Reding err = host1x_client_unregister(&dc->client); 2031dee8268fSThierry Reding if (err < 0) { 2032dee8268fSThierry Reding dev_err(&pdev->dev, "failed to unregister host1x client: %d\n", 2033dee8268fSThierry Reding err); 2034dee8268fSThierry Reding return err; 2035dee8268fSThierry Reding } 2036dee8268fSThierry Reding 203759d29c0eSThierry Reding err = tegra_dc_rgb_remove(dc); 203859d29c0eSThierry Reding if (err < 0) { 203959d29c0eSThierry Reding dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err); 204059d29c0eSThierry Reding return err; 204159d29c0eSThierry Reding } 204259d29c0eSThierry Reding 20435482d75aSThierry Reding reset_control_assert(dc->rst); 20449c012700SThierry Reding 20459c012700SThierry Reding if (dc->soc->has_powergate) 20469c012700SThierry Reding tegra_powergate_power_off(dc->powergate); 20479c012700SThierry Reding 2048dee8268fSThierry Reding clk_disable_unprepare(dc->clk); 2049dee8268fSThierry Reding 2050dee8268fSThierry Reding return 0; 2051dee8268fSThierry Reding } 2052dee8268fSThierry Reding 2053dee8268fSThierry Reding struct platform_driver tegra_dc_driver = { 2054dee8268fSThierry Reding .driver = { 2055dee8268fSThierry Reding .name = "tegra-dc", 2056dee8268fSThierry Reding .owner = THIS_MODULE, 2057dee8268fSThierry Reding .of_match_table = tegra_dc_of_match, 2058dee8268fSThierry Reding }, 2059dee8268fSThierry Reding .probe = tegra_dc_probe, 2060dee8268fSThierry Reding .remove = tegra_dc_remove, 2061dee8268fSThierry Reding }; 2062