19026e0d1SMaxime Ripard /* 29026e0d1SMaxime Ripard * Copyright (C) 2015 Free Electrons 39026e0d1SMaxime Ripard * Copyright (C) 2015 NextThing Co 49026e0d1SMaxime Ripard * 59026e0d1SMaxime Ripard * Maxime Ripard <maxime.ripard@free-electrons.com> 69026e0d1SMaxime Ripard * 79026e0d1SMaxime Ripard * This program is free software; you can redistribute it and/or 89026e0d1SMaxime Ripard * modify it under the terms of the GNU General Public License as 99026e0d1SMaxime Ripard * published by the Free Software Foundation; either version 2 of 109026e0d1SMaxime Ripard * the License, or (at your option) any later version. 119026e0d1SMaxime Ripard */ 129026e0d1SMaxime Ripard 139026e0d1SMaxime Ripard #include <drm/drmP.h> 149026e0d1SMaxime Ripard #include <drm/drm_atomic_helper.h> 159026e0d1SMaxime Ripard #include <drm/drm_crtc.h> 169026e0d1SMaxime Ripard #include <drm/drm_crtc_helper.h> 179026e0d1SMaxime Ripard #include <drm/drm_modes.h> 18ebc94461SRob Herring #include <drm/drm_of.h> 199026e0d1SMaxime Ripard 209026e0d1SMaxime Ripard #include <linux/component.h> 219026e0d1SMaxime Ripard #include <linux/ioport.h> 229026e0d1SMaxime Ripard #include <linux/of_address.h> 2391ea2f29SChen-Yu Tsai #include <linux/of_device.h> 249026e0d1SMaxime Ripard #include <linux/of_irq.h> 259026e0d1SMaxime Ripard #include <linux/regmap.h> 269026e0d1SMaxime Ripard #include <linux/reset.h> 279026e0d1SMaxime Ripard 289026e0d1SMaxime Ripard #include "sun4i_crtc.h" 299026e0d1SMaxime Ripard #include "sun4i_dotclock.h" 309026e0d1SMaxime Ripard #include "sun4i_drv.h" 3129e57fabSMaxime Ripard #include "sun4i_rgb.h" 329026e0d1SMaxime Ripard #include "sun4i_tcon.h" 3387969338SIcenowy Zheng #include "sunxi_engine.h" 349026e0d1SMaxime Ripard 359026e0d1SMaxime Ripard void sun4i_tcon_disable(struct sun4i_tcon *tcon) 369026e0d1SMaxime Ripard { 379026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Disabling TCON\n"); 389026e0d1SMaxime Ripard 399026e0d1SMaxime Ripard /* Disable the TCON */ 409026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, 419026e0d1SMaxime Ripard SUN4I_TCON_GCTL_TCON_ENABLE, 0); 429026e0d1SMaxime Ripard } 439026e0d1SMaxime Ripard EXPORT_SYMBOL(sun4i_tcon_disable); 449026e0d1SMaxime Ripard 459026e0d1SMaxime Ripard void sun4i_tcon_enable(struct sun4i_tcon *tcon) 469026e0d1SMaxime Ripard { 479026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Enabling TCON\n"); 489026e0d1SMaxime Ripard 499026e0d1SMaxime Ripard /* Enable the TCON */ 509026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, 519026e0d1SMaxime Ripard SUN4I_TCON_GCTL_TCON_ENABLE, 529026e0d1SMaxime Ripard SUN4I_TCON_GCTL_TCON_ENABLE); 539026e0d1SMaxime Ripard } 549026e0d1SMaxime Ripard EXPORT_SYMBOL(sun4i_tcon_enable); 559026e0d1SMaxime Ripard 569026e0d1SMaxime Ripard void sun4i_tcon_channel_disable(struct sun4i_tcon *tcon, int channel) 579026e0d1SMaxime Ripard { 581a075426SMaxime Ripard DRM_DEBUG_DRIVER("Disabling TCON channel %d\n", channel); 591a075426SMaxime Ripard 609026e0d1SMaxime Ripard /* Disable the TCON's channel */ 619026e0d1SMaxime Ripard if (channel == 0) { 629026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, 639026e0d1SMaxime Ripard SUN4I_TCON0_CTL_TCON_ENABLE, 0); 649026e0d1SMaxime Ripard clk_disable_unprepare(tcon->dclk); 658e924047SMaxime Ripard return; 668e924047SMaxime Ripard } 678e924047SMaxime Ripard 6891ea2f29SChen-Yu Tsai WARN_ON(!tcon->quirks->has_channel_1); 699026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, 709026e0d1SMaxime Ripard SUN4I_TCON1_CTL_TCON_ENABLE, 0); 719026e0d1SMaxime Ripard clk_disable_unprepare(tcon->sclk1); 729026e0d1SMaxime Ripard } 739026e0d1SMaxime Ripard EXPORT_SYMBOL(sun4i_tcon_channel_disable); 749026e0d1SMaxime Ripard 759026e0d1SMaxime Ripard void sun4i_tcon_channel_enable(struct sun4i_tcon *tcon, int channel) 769026e0d1SMaxime Ripard { 771a075426SMaxime Ripard DRM_DEBUG_DRIVER("Enabling TCON channel %d\n", channel); 781a075426SMaxime Ripard 799026e0d1SMaxime Ripard /* Enable the TCON's channel */ 809026e0d1SMaxime Ripard if (channel == 0) { 819026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, 829026e0d1SMaxime Ripard SUN4I_TCON0_CTL_TCON_ENABLE, 839026e0d1SMaxime Ripard SUN4I_TCON0_CTL_TCON_ENABLE); 849026e0d1SMaxime Ripard clk_prepare_enable(tcon->dclk); 858e924047SMaxime Ripard return; 868e924047SMaxime Ripard } 878e924047SMaxime Ripard 8891ea2f29SChen-Yu Tsai WARN_ON(!tcon->quirks->has_channel_1); 899026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, 909026e0d1SMaxime Ripard SUN4I_TCON1_CTL_TCON_ENABLE, 919026e0d1SMaxime Ripard SUN4I_TCON1_CTL_TCON_ENABLE); 929026e0d1SMaxime Ripard clk_prepare_enable(tcon->sclk1); 939026e0d1SMaxime Ripard } 949026e0d1SMaxime Ripard EXPORT_SYMBOL(sun4i_tcon_channel_enable); 959026e0d1SMaxime Ripard 969026e0d1SMaxime Ripard void sun4i_tcon_enable_vblank(struct sun4i_tcon *tcon, bool enable) 979026e0d1SMaxime Ripard { 989026e0d1SMaxime Ripard u32 mask, val = 0; 999026e0d1SMaxime Ripard 1009026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("%sabling VBLANK interrupt\n", enable ? "En" : "Dis"); 1019026e0d1SMaxime Ripard 1029026e0d1SMaxime Ripard mask = SUN4I_TCON_GINT0_VBLANK_ENABLE(0) | 1039026e0d1SMaxime Ripard SUN4I_TCON_GINT0_VBLANK_ENABLE(1); 1049026e0d1SMaxime Ripard 1059026e0d1SMaxime Ripard if (enable) 1069026e0d1SMaxime Ripard val = mask; 1079026e0d1SMaxime Ripard 1089026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON_GINT0_REG, mask, val); 1099026e0d1SMaxime Ripard } 1109026e0d1SMaxime Ripard EXPORT_SYMBOL(sun4i_tcon_enable_vblank); 1119026e0d1SMaxime Ripard 112*f8c73f4fSMaxime Ripard void sun4i_tcon_set_mux(struct sun4i_tcon *tcon, int channel, 113*f8c73f4fSMaxime Ripard struct drm_encoder *encoder) 114*f8c73f4fSMaxime Ripard { 115*f8c73f4fSMaxime Ripard if (!tcon->quirks->has_unknown_mux) 116*f8c73f4fSMaxime Ripard return; 117*f8c73f4fSMaxime Ripard 118*f8c73f4fSMaxime Ripard if (channel != 1) 119*f8c73f4fSMaxime Ripard return; 120*f8c73f4fSMaxime Ripard 121*f8c73f4fSMaxime Ripard /* 122*f8c73f4fSMaxime Ripard * FIXME: Undocumented bits 123*f8c73f4fSMaxime Ripard */ 124*f8c73f4fSMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON_MUX_CTRL_REG, 1); 125*f8c73f4fSMaxime Ripard } 126*f8c73f4fSMaxime Ripard EXPORT_SYMBOL(sun4i_tcon_set_mux); 127*f8c73f4fSMaxime Ripard 1289026e0d1SMaxime Ripard static int sun4i_tcon_get_clk_delay(struct drm_display_mode *mode, 1299026e0d1SMaxime Ripard int channel) 1309026e0d1SMaxime Ripard { 1319026e0d1SMaxime Ripard int delay = mode->vtotal - mode->vdisplay; 1329026e0d1SMaxime Ripard 1339026e0d1SMaxime Ripard if (mode->flags & DRM_MODE_FLAG_INTERLACE) 1349026e0d1SMaxime Ripard delay /= 2; 1359026e0d1SMaxime Ripard 1369026e0d1SMaxime Ripard if (channel == 1) 1379026e0d1SMaxime Ripard delay -= 2; 1389026e0d1SMaxime Ripard 1399026e0d1SMaxime Ripard delay = min(delay, 30); 1409026e0d1SMaxime Ripard 1419026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("TCON %d clock delay %u\n", channel, delay); 1429026e0d1SMaxime Ripard 1439026e0d1SMaxime Ripard return delay; 1449026e0d1SMaxime Ripard } 1459026e0d1SMaxime Ripard 1469026e0d1SMaxime Ripard void sun4i_tcon0_mode_set(struct sun4i_tcon *tcon, 1479026e0d1SMaxime Ripard struct drm_display_mode *mode) 1489026e0d1SMaxime Ripard { 1499026e0d1SMaxime Ripard unsigned int bp, hsync, vsync; 1509026e0d1SMaxime Ripard u8 clk_delay; 1519026e0d1SMaxime Ripard u32 val = 0; 1529026e0d1SMaxime Ripard 15386cf6788SChen-Yu Tsai /* Configure the dot clock */ 15486cf6788SChen-Yu Tsai clk_set_rate(tcon->dclk, mode->crtc_clock * 1000); 15586cf6788SChen-Yu Tsai 1569026e0d1SMaxime Ripard /* Adjust clock delay */ 1579026e0d1SMaxime Ripard clk_delay = sun4i_tcon_get_clk_delay(mode, 0); 1589026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, 1599026e0d1SMaxime Ripard SUN4I_TCON0_CTL_CLK_DELAY_MASK, 1609026e0d1SMaxime Ripard SUN4I_TCON0_CTL_CLK_DELAY(clk_delay)); 1619026e0d1SMaxime Ripard 1629026e0d1SMaxime Ripard /* Set the resolution */ 1639026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_BASIC0_REG, 1649026e0d1SMaxime Ripard SUN4I_TCON0_BASIC0_X(mode->crtc_hdisplay) | 1659026e0d1SMaxime Ripard SUN4I_TCON0_BASIC0_Y(mode->crtc_vdisplay)); 1669026e0d1SMaxime Ripard 1679026e0d1SMaxime Ripard /* 1689026e0d1SMaxime Ripard * This is called a backporch in the register documentation, 16923a1cb11SChen-Yu Tsai * but it really is the back porch + hsync 1709026e0d1SMaxime Ripard */ 1719026e0d1SMaxime Ripard bp = mode->crtc_htotal - mode->crtc_hsync_start; 1729026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n", 1739026e0d1SMaxime Ripard mode->crtc_htotal, bp); 1749026e0d1SMaxime Ripard 1759026e0d1SMaxime Ripard /* Set horizontal display timings */ 1769026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_BASIC1_REG, 1779026e0d1SMaxime Ripard SUN4I_TCON0_BASIC1_H_TOTAL(mode->crtc_htotal) | 1789026e0d1SMaxime Ripard SUN4I_TCON0_BASIC1_H_BACKPORCH(bp)); 1799026e0d1SMaxime Ripard 1809026e0d1SMaxime Ripard /* 1819026e0d1SMaxime Ripard * This is called a backporch in the register documentation, 18223a1cb11SChen-Yu Tsai * but it really is the back porch + hsync 1839026e0d1SMaxime Ripard */ 1849026e0d1SMaxime Ripard bp = mode->crtc_vtotal - mode->crtc_vsync_start; 1859026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n", 1869026e0d1SMaxime Ripard mode->crtc_vtotal, bp); 1879026e0d1SMaxime Ripard 1889026e0d1SMaxime Ripard /* Set vertical display timings */ 1899026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_BASIC2_REG, 1909026e0d1SMaxime Ripard SUN4I_TCON0_BASIC2_V_TOTAL(mode->crtc_vtotal) | 1919026e0d1SMaxime Ripard SUN4I_TCON0_BASIC2_V_BACKPORCH(bp)); 1929026e0d1SMaxime Ripard 1939026e0d1SMaxime Ripard /* Set Hsync and Vsync length */ 1949026e0d1SMaxime Ripard hsync = mode->crtc_hsync_end - mode->crtc_hsync_start; 1959026e0d1SMaxime Ripard vsync = mode->crtc_vsync_end - mode->crtc_vsync_start; 1969026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Setting HSYNC %d, VSYNC %d\n", hsync, vsync); 1979026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_BASIC3_REG, 1989026e0d1SMaxime Ripard SUN4I_TCON0_BASIC3_V_SYNC(vsync) | 1999026e0d1SMaxime Ripard SUN4I_TCON0_BASIC3_H_SYNC(hsync)); 2009026e0d1SMaxime Ripard 2019026e0d1SMaxime Ripard /* Setup the polarity of the various signals */ 2029026e0d1SMaxime Ripard if (!(mode->flags & DRM_MODE_FLAG_PHSYNC)) 2039026e0d1SMaxime Ripard val |= SUN4I_TCON0_IO_POL_HSYNC_POSITIVE; 2049026e0d1SMaxime Ripard 2059026e0d1SMaxime Ripard if (!(mode->flags & DRM_MODE_FLAG_PVSYNC)) 2069026e0d1SMaxime Ripard val |= SUN4I_TCON0_IO_POL_VSYNC_POSITIVE; 2079026e0d1SMaxime Ripard 2089026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON0_IO_POL_REG, 2099026e0d1SMaxime Ripard SUN4I_TCON0_IO_POL_HSYNC_POSITIVE | SUN4I_TCON0_IO_POL_VSYNC_POSITIVE, 2109026e0d1SMaxime Ripard val); 2119026e0d1SMaxime Ripard 2129026e0d1SMaxime Ripard /* Map output pins to channel 0 */ 2139026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, 2149026e0d1SMaxime Ripard SUN4I_TCON_GCTL_IOMAP_MASK, 2159026e0d1SMaxime Ripard SUN4I_TCON_GCTL_IOMAP_TCON0); 2169026e0d1SMaxime Ripard 2179026e0d1SMaxime Ripard /* Enable the output on the pins */ 2189026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, 0); 2199026e0d1SMaxime Ripard } 2209026e0d1SMaxime Ripard EXPORT_SYMBOL(sun4i_tcon0_mode_set); 2219026e0d1SMaxime Ripard 2229026e0d1SMaxime Ripard void sun4i_tcon1_mode_set(struct sun4i_tcon *tcon, 2239026e0d1SMaxime Ripard struct drm_display_mode *mode) 2249026e0d1SMaxime Ripard { 2259026e0d1SMaxime Ripard unsigned int bp, hsync, vsync; 2269026e0d1SMaxime Ripard u8 clk_delay; 2279026e0d1SMaxime Ripard u32 val; 2289026e0d1SMaxime Ripard 22991ea2f29SChen-Yu Tsai WARN_ON(!tcon->quirks->has_channel_1); 2308e924047SMaxime Ripard 23186cf6788SChen-Yu Tsai /* Configure the dot clock */ 23286cf6788SChen-Yu Tsai clk_set_rate(tcon->sclk1, mode->crtc_clock * 1000); 23386cf6788SChen-Yu Tsai 2349026e0d1SMaxime Ripard /* Adjust clock delay */ 2359026e0d1SMaxime Ripard clk_delay = sun4i_tcon_get_clk_delay(mode, 1); 2369026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, 2379026e0d1SMaxime Ripard SUN4I_TCON1_CTL_CLK_DELAY_MASK, 2389026e0d1SMaxime Ripard SUN4I_TCON1_CTL_CLK_DELAY(clk_delay)); 2399026e0d1SMaxime Ripard 2409026e0d1SMaxime Ripard /* Set interlaced mode */ 2419026e0d1SMaxime Ripard if (mode->flags & DRM_MODE_FLAG_INTERLACE) 2429026e0d1SMaxime Ripard val = SUN4I_TCON1_CTL_INTERLACE_ENABLE; 2439026e0d1SMaxime Ripard else 2449026e0d1SMaxime Ripard val = 0; 2459026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, 2469026e0d1SMaxime Ripard SUN4I_TCON1_CTL_INTERLACE_ENABLE, 2479026e0d1SMaxime Ripard val); 2489026e0d1SMaxime Ripard 2499026e0d1SMaxime Ripard /* Set the input resolution */ 2509026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_BASIC0_REG, 2519026e0d1SMaxime Ripard SUN4I_TCON1_BASIC0_X(mode->crtc_hdisplay) | 2529026e0d1SMaxime Ripard SUN4I_TCON1_BASIC0_Y(mode->crtc_vdisplay)); 2539026e0d1SMaxime Ripard 2549026e0d1SMaxime Ripard /* Set the upscaling resolution */ 2559026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_BASIC1_REG, 2569026e0d1SMaxime Ripard SUN4I_TCON1_BASIC1_X(mode->crtc_hdisplay) | 2579026e0d1SMaxime Ripard SUN4I_TCON1_BASIC1_Y(mode->crtc_vdisplay)); 2589026e0d1SMaxime Ripard 2599026e0d1SMaxime Ripard /* Set the output resolution */ 2609026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_BASIC2_REG, 2619026e0d1SMaxime Ripard SUN4I_TCON1_BASIC2_X(mode->crtc_hdisplay) | 2629026e0d1SMaxime Ripard SUN4I_TCON1_BASIC2_Y(mode->crtc_vdisplay)); 2639026e0d1SMaxime Ripard 2649026e0d1SMaxime Ripard /* Set horizontal display timings */ 2659026e0d1SMaxime Ripard bp = mode->crtc_htotal - mode->crtc_hsync_end; 2669026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n", 2679026e0d1SMaxime Ripard mode->htotal, bp); 2689026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_BASIC3_REG, 2699026e0d1SMaxime Ripard SUN4I_TCON1_BASIC3_H_TOTAL(mode->crtc_htotal) | 2709026e0d1SMaxime Ripard SUN4I_TCON1_BASIC3_H_BACKPORCH(bp)); 2719026e0d1SMaxime Ripard 2729026e0d1SMaxime Ripard /* Set vertical display timings */ 2739026e0d1SMaxime Ripard bp = mode->crtc_vtotal - mode->crtc_vsync_end; 2749026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n", 2759026e0d1SMaxime Ripard mode->vtotal, bp); 2769026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_BASIC4_REG, 2779026e0d1SMaxime Ripard SUN4I_TCON1_BASIC4_V_TOTAL(mode->vtotal) | 2789026e0d1SMaxime Ripard SUN4I_TCON1_BASIC4_V_BACKPORCH(bp)); 2799026e0d1SMaxime Ripard 2809026e0d1SMaxime Ripard /* Set Hsync and Vsync length */ 2819026e0d1SMaxime Ripard hsync = mode->crtc_hsync_end - mode->crtc_hsync_start; 2829026e0d1SMaxime Ripard vsync = mode->crtc_vsync_end - mode->crtc_vsync_start; 2839026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Setting HSYNC %d, VSYNC %d\n", hsync, vsync); 2849026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_BASIC5_REG, 2859026e0d1SMaxime Ripard SUN4I_TCON1_BASIC5_V_SYNC(vsync) | 2869026e0d1SMaxime Ripard SUN4I_TCON1_BASIC5_H_SYNC(hsync)); 2879026e0d1SMaxime Ripard 2889026e0d1SMaxime Ripard /* Map output pins to channel 1 */ 2899026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, 2909026e0d1SMaxime Ripard SUN4I_TCON_GCTL_IOMAP_MASK, 2919026e0d1SMaxime Ripard SUN4I_TCON_GCTL_IOMAP_TCON1); 2929026e0d1SMaxime Ripard } 2939026e0d1SMaxime Ripard EXPORT_SYMBOL(sun4i_tcon1_mode_set); 2949026e0d1SMaxime Ripard 2959026e0d1SMaxime Ripard static void sun4i_tcon_finish_page_flip(struct drm_device *dev, 2969026e0d1SMaxime Ripard struct sun4i_crtc *scrtc) 2979026e0d1SMaxime Ripard { 2989026e0d1SMaxime Ripard unsigned long flags; 2999026e0d1SMaxime Ripard 3009026e0d1SMaxime Ripard spin_lock_irqsave(&dev->event_lock, flags); 3019026e0d1SMaxime Ripard if (scrtc->event) { 3029026e0d1SMaxime Ripard drm_crtc_send_vblank_event(&scrtc->crtc, scrtc->event); 3039026e0d1SMaxime Ripard drm_crtc_vblank_put(&scrtc->crtc); 3049026e0d1SMaxime Ripard scrtc->event = NULL; 3059026e0d1SMaxime Ripard } 3069026e0d1SMaxime Ripard spin_unlock_irqrestore(&dev->event_lock, flags); 3079026e0d1SMaxime Ripard } 3089026e0d1SMaxime Ripard 3099026e0d1SMaxime Ripard static irqreturn_t sun4i_tcon_handler(int irq, void *private) 3109026e0d1SMaxime Ripard { 3119026e0d1SMaxime Ripard struct sun4i_tcon *tcon = private; 3129026e0d1SMaxime Ripard struct drm_device *drm = tcon->drm; 31346cce6daSChen-Yu Tsai struct sun4i_crtc *scrtc = tcon->crtc; 3149026e0d1SMaxime Ripard unsigned int status; 3159026e0d1SMaxime Ripard 3169026e0d1SMaxime Ripard regmap_read(tcon->regs, SUN4I_TCON_GINT0_REG, &status); 3179026e0d1SMaxime Ripard 3189026e0d1SMaxime Ripard if (!(status & (SUN4I_TCON_GINT0_VBLANK_INT(0) | 3199026e0d1SMaxime Ripard SUN4I_TCON_GINT0_VBLANK_INT(1)))) 3209026e0d1SMaxime Ripard return IRQ_NONE; 3219026e0d1SMaxime Ripard 3229026e0d1SMaxime Ripard drm_crtc_handle_vblank(&scrtc->crtc); 3239026e0d1SMaxime Ripard sun4i_tcon_finish_page_flip(drm, scrtc); 3249026e0d1SMaxime Ripard 3259026e0d1SMaxime Ripard /* Acknowledge the interrupt */ 3269026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON_GINT0_REG, 3279026e0d1SMaxime Ripard SUN4I_TCON_GINT0_VBLANK_INT(0) | 3289026e0d1SMaxime Ripard SUN4I_TCON_GINT0_VBLANK_INT(1), 3299026e0d1SMaxime Ripard 0); 3309026e0d1SMaxime Ripard 3319026e0d1SMaxime Ripard return IRQ_HANDLED; 3329026e0d1SMaxime Ripard } 3339026e0d1SMaxime Ripard 3349026e0d1SMaxime Ripard static int sun4i_tcon_init_clocks(struct device *dev, 3359026e0d1SMaxime Ripard struct sun4i_tcon *tcon) 3369026e0d1SMaxime Ripard { 3379026e0d1SMaxime Ripard tcon->clk = devm_clk_get(dev, "ahb"); 3389026e0d1SMaxime Ripard if (IS_ERR(tcon->clk)) { 3399026e0d1SMaxime Ripard dev_err(dev, "Couldn't get the TCON bus clock\n"); 3409026e0d1SMaxime Ripard return PTR_ERR(tcon->clk); 3419026e0d1SMaxime Ripard } 3429026e0d1SMaxime Ripard clk_prepare_enable(tcon->clk); 3439026e0d1SMaxime Ripard 3449026e0d1SMaxime Ripard tcon->sclk0 = devm_clk_get(dev, "tcon-ch0"); 3459026e0d1SMaxime Ripard if (IS_ERR(tcon->sclk0)) { 3469026e0d1SMaxime Ripard dev_err(dev, "Couldn't get the TCON channel 0 clock\n"); 3479026e0d1SMaxime Ripard return PTR_ERR(tcon->sclk0); 3489026e0d1SMaxime Ripard } 3499026e0d1SMaxime Ripard 35091ea2f29SChen-Yu Tsai if (tcon->quirks->has_channel_1) { 3519026e0d1SMaxime Ripard tcon->sclk1 = devm_clk_get(dev, "tcon-ch1"); 3529026e0d1SMaxime Ripard if (IS_ERR(tcon->sclk1)) { 3539026e0d1SMaxime Ripard dev_err(dev, "Couldn't get the TCON channel 1 clock\n"); 3549026e0d1SMaxime Ripard return PTR_ERR(tcon->sclk1); 3559026e0d1SMaxime Ripard } 3568e924047SMaxime Ripard } 3579026e0d1SMaxime Ripard 3584c7f16d1SChen-Yu Tsai return 0; 3599026e0d1SMaxime Ripard } 3609026e0d1SMaxime Ripard 3619026e0d1SMaxime Ripard static void sun4i_tcon_free_clocks(struct sun4i_tcon *tcon) 3629026e0d1SMaxime Ripard { 3639026e0d1SMaxime Ripard clk_disable_unprepare(tcon->clk); 3649026e0d1SMaxime Ripard } 3659026e0d1SMaxime Ripard 3669026e0d1SMaxime Ripard static int sun4i_tcon_init_irq(struct device *dev, 3679026e0d1SMaxime Ripard struct sun4i_tcon *tcon) 3689026e0d1SMaxime Ripard { 3699026e0d1SMaxime Ripard struct platform_device *pdev = to_platform_device(dev); 3709026e0d1SMaxime Ripard int irq, ret; 3719026e0d1SMaxime Ripard 3729026e0d1SMaxime Ripard irq = platform_get_irq(pdev, 0); 3739026e0d1SMaxime Ripard if (irq < 0) { 3749026e0d1SMaxime Ripard dev_err(dev, "Couldn't retrieve the TCON interrupt\n"); 3759026e0d1SMaxime Ripard return irq; 3769026e0d1SMaxime Ripard } 3779026e0d1SMaxime Ripard 3789026e0d1SMaxime Ripard ret = devm_request_irq(dev, irq, sun4i_tcon_handler, 0, 3799026e0d1SMaxime Ripard dev_name(dev), tcon); 3809026e0d1SMaxime Ripard if (ret) { 3819026e0d1SMaxime Ripard dev_err(dev, "Couldn't request the IRQ\n"); 3829026e0d1SMaxime Ripard return ret; 3839026e0d1SMaxime Ripard } 3849026e0d1SMaxime Ripard 3859026e0d1SMaxime Ripard return 0; 3869026e0d1SMaxime Ripard } 3879026e0d1SMaxime Ripard 3889026e0d1SMaxime Ripard static struct regmap_config sun4i_tcon_regmap_config = { 3899026e0d1SMaxime Ripard .reg_bits = 32, 3909026e0d1SMaxime Ripard .val_bits = 32, 3919026e0d1SMaxime Ripard .reg_stride = 4, 3929026e0d1SMaxime Ripard .max_register = 0x800, 3939026e0d1SMaxime Ripard }; 3949026e0d1SMaxime Ripard 3959026e0d1SMaxime Ripard static int sun4i_tcon_init_regmap(struct device *dev, 3969026e0d1SMaxime Ripard struct sun4i_tcon *tcon) 3979026e0d1SMaxime Ripard { 3989026e0d1SMaxime Ripard struct platform_device *pdev = to_platform_device(dev); 3999026e0d1SMaxime Ripard struct resource *res; 4009026e0d1SMaxime Ripard void __iomem *regs; 4019026e0d1SMaxime Ripard 4029026e0d1SMaxime Ripard res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 4039026e0d1SMaxime Ripard regs = devm_ioremap_resource(dev, res); 404af346f55SWei Yongjun if (IS_ERR(regs)) 4059026e0d1SMaxime Ripard return PTR_ERR(regs); 4069026e0d1SMaxime Ripard 4079026e0d1SMaxime Ripard tcon->regs = devm_regmap_init_mmio(dev, regs, 4089026e0d1SMaxime Ripard &sun4i_tcon_regmap_config); 4099026e0d1SMaxime Ripard if (IS_ERR(tcon->regs)) { 4109026e0d1SMaxime Ripard dev_err(dev, "Couldn't create the TCON regmap\n"); 4119026e0d1SMaxime Ripard return PTR_ERR(tcon->regs); 4129026e0d1SMaxime Ripard } 4139026e0d1SMaxime Ripard 4149026e0d1SMaxime Ripard /* Make sure the TCON is disabled and all IRQs are off */ 4159026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON_GCTL_REG, 0); 4169026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON_GINT0_REG, 0); 4179026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON_GINT1_REG, 0); 4189026e0d1SMaxime Ripard 4199026e0d1SMaxime Ripard /* Disable IO lines and set them to tristate */ 4209026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, ~0); 4219026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_IO_TRI_REG, ~0); 4229026e0d1SMaxime Ripard 4239026e0d1SMaxime Ripard return 0; 4249026e0d1SMaxime Ripard } 4259026e0d1SMaxime Ripard 426b317fa3bSChen-Yu Tsai /* 427b317fa3bSChen-Yu Tsai * On SoCs with the old display pipeline design (Display Engine 1.0), 428b317fa3bSChen-Yu Tsai * the TCON is always tied to just one backend. Hence we can traverse 429b317fa3bSChen-Yu Tsai * the of_graph upwards to find the backend our tcon is connected to, 430b317fa3bSChen-Yu Tsai * and take its ID as our own. 431b317fa3bSChen-Yu Tsai * 432b317fa3bSChen-Yu Tsai * We can either identify backends from their compatible strings, which 433b317fa3bSChen-Yu Tsai * means maintaining a large list of them. Or, since the backend is 434b317fa3bSChen-Yu Tsai * registered and binded before the TCON, we can just go through the 435b317fa3bSChen-Yu Tsai * list of registered backends and compare the device node. 43687969338SIcenowy Zheng * 43787969338SIcenowy Zheng * As the structures now store engines instead of backends, here this 43887969338SIcenowy Zheng * function in fact searches the corresponding engine, and the ID is 43987969338SIcenowy Zheng * requested via the get_id function of the engine. 440b317fa3bSChen-Yu Tsai */ 44187969338SIcenowy Zheng static struct sunxi_engine *sun4i_tcon_find_engine(struct sun4i_drv *drv, 442b317fa3bSChen-Yu Tsai struct device_node *node) 443b317fa3bSChen-Yu Tsai { 444b317fa3bSChen-Yu Tsai struct device_node *port, *ep, *remote; 44587969338SIcenowy Zheng struct sunxi_engine *engine; 446b317fa3bSChen-Yu Tsai 447b317fa3bSChen-Yu Tsai port = of_graph_get_port_by_id(node, 0); 448b317fa3bSChen-Yu Tsai if (!port) 449b317fa3bSChen-Yu Tsai return ERR_PTR(-EINVAL); 450b317fa3bSChen-Yu Tsai 451b317fa3bSChen-Yu Tsai for_each_available_child_of_node(port, ep) { 452b317fa3bSChen-Yu Tsai remote = of_graph_get_remote_port_parent(ep); 453b317fa3bSChen-Yu Tsai if (!remote) 454b317fa3bSChen-Yu Tsai continue; 455b317fa3bSChen-Yu Tsai 45687969338SIcenowy Zheng /* does this node match any registered engines? */ 45787969338SIcenowy Zheng list_for_each_entry(engine, &drv->engine_list, list) { 45887969338SIcenowy Zheng if (remote == engine->node) { 459b317fa3bSChen-Yu Tsai of_node_put(remote); 460b317fa3bSChen-Yu Tsai of_node_put(port); 46187969338SIcenowy Zheng return engine; 462b317fa3bSChen-Yu Tsai } 463b317fa3bSChen-Yu Tsai } 464b317fa3bSChen-Yu Tsai 465b317fa3bSChen-Yu Tsai /* keep looking through upstream ports */ 46687969338SIcenowy Zheng engine = sun4i_tcon_find_engine(drv, remote); 46787969338SIcenowy Zheng if (!IS_ERR(engine)) { 468b317fa3bSChen-Yu Tsai of_node_put(remote); 469b317fa3bSChen-Yu Tsai of_node_put(port); 47087969338SIcenowy Zheng return engine; 471b317fa3bSChen-Yu Tsai } 472b317fa3bSChen-Yu Tsai } 473b317fa3bSChen-Yu Tsai 474b317fa3bSChen-Yu Tsai return ERR_PTR(-EINVAL); 475b317fa3bSChen-Yu Tsai } 476b317fa3bSChen-Yu Tsai 4779026e0d1SMaxime Ripard static int sun4i_tcon_bind(struct device *dev, struct device *master, 4789026e0d1SMaxime Ripard void *data) 4799026e0d1SMaxime Ripard { 4809026e0d1SMaxime Ripard struct drm_device *drm = data; 4819026e0d1SMaxime Ripard struct sun4i_drv *drv = drm->dev_private; 48287969338SIcenowy Zheng struct sunxi_engine *engine; 4839026e0d1SMaxime Ripard struct sun4i_tcon *tcon; 4849026e0d1SMaxime Ripard int ret; 4859026e0d1SMaxime Ripard 48687969338SIcenowy Zheng engine = sun4i_tcon_find_engine(drv, dev->of_node); 48787969338SIcenowy Zheng if (IS_ERR(engine)) { 48887969338SIcenowy Zheng dev_err(dev, "Couldn't find matching engine\n"); 48980a58240SChen-Yu Tsai return -EPROBE_DEFER; 490b317fa3bSChen-Yu Tsai } 49180a58240SChen-Yu Tsai 4929026e0d1SMaxime Ripard tcon = devm_kzalloc(dev, sizeof(*tcon), GFP_KERNEL); 4939026e0d1SMaxime Ripard if (!tcon) 4949026e0d1SMaxime Ripard return -ENOMEM; 4959026e0d1SMaxime Ripard dev_set_drvdata(dev, tcon); 4969026e0d1SMaxime Ripard tcon->drm = drm; 497ae558110SMaxime Ripard tcon->dev = dev; 49887969338SIcenowy Zheng tcon->id = engine->id; 49991ea2f29SChen-Yu Tsai tcon->quirks = of_device_get_match_data(dev); 5009026e0d1SMaxime Ripard 5019026e0d1SMaxime Ripard tcon->lcd_rst = devm_reset_control_get(dev, "lcd"); 5029026e0d1SMaxime Ripard if (IS_ERR(tcon->lcd_rst)) { 5039026e0d1SMaxime Ripard dev_err(dev, "Couldn't get our reset line\n"); 5049026e0d1SMaxime Ripard return PTR_ERR(tcon->lcd_rst); 5059026e0d1SMaxime Ripard } 5069026e0d1SMaxime Ripard 5079026e0d1SMaxime Ripard /* Make sure our TCON is reset */ 5089026e0d1SMaxime Ripard if (!reset_control_status(tcon->lcd_rst)) 5099026e0d1SMaxime Ripard reset_control_assert(tcon->lcd_rst); 5109026e0d1SMaxime Ripard 5119026e0d1SMaxime Ripard ret = reset_control_deassert(tcon->lcd_rst); 5129026e0d1SMaxime Ripard if (ret) { 5139026e0d1SMaxime Ripard dev_err(dev, "Couldn't deassert our reset line\n"); 5149026e0d1SMaxime Ripard return ret; 5159026e0d1SMaxime Ripard } 5169026e0d1SMaxime Ripard 5179026e0d1SMaxime Ripard ret = sun4i_tcon_init_clocks(dev, tcon); 5189026e0d1SMaxime Ripard if (ret) { 5199026e0d1SMaxime Ripard dev_err(dev, "Couldn't init our TCON clocks\n"); 5209026e0d1SMaxime Ripard goto err_assert_reset; 5219026e0d1SMaxime Ripard } 5229026e0d1SMaxime Ripard 5234c7f16d1SChen-Yu Tsai ret = sun4i_tcon_init_regmap(dev, tcon); 5249026e0d1SMaxime Ripard if (ret) { 5254c7f16d1SChen-Yu Tsai dev_err(dev, "Couldn't init our TCON regmap\n"); 5269026e0d1SMaxime Ripard goto err_free_clocks; 5279026e0d1SMaxime Ripard } 5289026e0d1SMaxime Ripard 5294c7f16d1SChen-Yu Tsai ret = sun4i_dclk_create(dev, tcon); 5304c7f16d1SChen-Yu Tsai if (ret) { 5314c7f16d1SChen-Yu Tsai dev_err(dev, "Couldn't create our TCON dot clock\n"); 5324c7f16d1SChen-Yu Tsai goto err_free_clocks; 5334c7f16d1SChen-Yu Tsai } 5344c7f16d1SChen-Yu Tsai 5359026e0d1SMaxime Ripard ret = sun4i_tcon_init_irq(dev, tcon); 5369026e0d1SMaxime Ripard if (ret) { 5379026e0d1SMaxime Ripard dev_err(dev, "Couldn't init our TCON interrupts\n"); 5384c7f16d1SChen-Yu Tsai goto err_free_dotclock; 5399026e0d1SMaxime Ripard } 5409026e0d1SMaxime Ripard 54187969338SIcenowy Zheng tcon->crtc = sun4i_crtc_init(drm, engine, tcon); 54246cce6daSChen-Yu Tsai if (IS_ERR(tcon->crtc)) { 54346cce6daSChen-Yu Tsai dev_err(dev, "Couldn't create our CRTC\n"); 54446cce6daSChen-Yu Tsai ret = PTR_ERR(tcon->crtc); 54546cce6daSChen-Yu Tsai goto err_free_clocks; 54646cce6daSChen-Yu Tsai } 54746cce6daSChen-Yu Tsai 548b9c8506cSChen-Yu Tsai ret = sun4i_rgb_init(drm, tcon); 54913fef095SChen-Yu Tsai if (ret < 0) 55013fef095SChen-Yu Tsai goto err_free_clocks; 55113fef095SChen-Yu Tsai 55280a58240SChen-Yu Tsai list_add_tail(&tcon->list, &drv->tcon_list); 55380a58240SChen-Yu Tsai 55413fef095SChen-Yu Tsai return 0; 5559026e0d1SMaxime Ripard 5564c7f16d1SChen-Yu Tsai err_free_dotclock: 5574c7f16d1SChen-Yu Tsai sun4i_dclk_free(tcon); 5589026e0d1SMaxime Ripard err_free_clocks: 5599026e0d1SMaxime Ripard sun4i_tcon_free_clocks(tcon); 5609026e0d1SMaxime Ripard err_assert_reset: 5619026e0d1SMaxime Ripard reset_control_assert(tcon->lcd_rst); 5629026e0d1SMaxime Ripard return ret; 5639026e0d1SMaxime Ripard } 5649026e0d1SMaxime Ripard 5659026e0d1SMaxime Ripard static void sun4i_tcon_unbind(struct device *dev, struct device *master, 5669026e0d1SMaxime Ripard void *data) 5679026e0d1SMaxime Ripard { 5689026e0d1SMaxime Ripard struct sun4i_tcon *tcon = dev_get_drvdata(dev); 5699026e0d1SMaxime Ripard 57080a58240SChen-Yu Tsai list_del(&tcon->list); 5714c7f16d1SChen-Yu Tsai sun4i_dclk_free(tcon); 5729026e0d1SMaxime Ripard sun4i_tcon_free_clocks(tcon); 5739026e0d1SMaxime Ripard } 5749026e0d1SMaxime Ripard 575dfeb693dSJulia Lawall static const struct component_ops sun4i_tcon_ops = { 5769026e0d1SMaxime Ripard .bind = sun4i_tcon_bind, 5779026e0d1SMaxime Ripard .unbind = sun4i_tcon_unbind, 5789026e0d1SMaxime Ripard }; 5799026e0d1SMaxime Ripard 5809026e0d1SMaxime Ripard static int sun4i_tcon_probe(struct platform_device *pdev) 5819026e0d1SMaxime Ripard { 58229e57fabSMaxime Ripard struct device_node *node = pdev->dev.of_node; 583894f5a9fSMaxime Ripard struct drm_bridge *bridge; 58429e57fabSMaxime Ripard struct drm_panel *panel; 585ebc94461SRob Herring int ret; 58629e57fabSMaxime Ripard 587ebc94461SRob Herring ret = drm_of_find_panel_or_bridge(node, 1, 0, &panel, &bridge); 588ebc94461SRob Herring if (ret == -EPROBE_DEFER) 589ebc94461SRob Herring return ret; 59029e57fabSMaxime Ripard 5919026e0d1SMaxime Ripard return component_add(&pdev->dev, &sun4i_tcon_ops); 5929026e0d1SMaxime Ripard } 5939026e0d1SMaxime Ripard 5949026e0d1SMaxime Ripard static int sun4i_tcon_remove(struct platform_device *pdev) 5959026e0d1SMaxime Ripard { 5969026e0d1SMaxime Ripard component_del(&pdev->dev, &sun4i_tcon_ops); 5979026e0d1SMaxime Ripard 5989026e0d1SMaxime Ripard return 0; 5999026e0d1SMaxime Ripard } 6009026e0d1SMaxime Ripard 60191ea2f29SChen-Yu Tsai static const struct sun4i_tcon_quirks sun5i_a13_quirks = { 60291ea2f29SChen-Yu Tsai .has_unknown_mux = true, 60391ea2f29SChen-Yu Tsai .has_channel_1 = true, 60491ea2f29SChen-Yu Tsai }; 60591ea2f29SChen-Yu Tsai 60693a5ec14SChen-Yu Tsai static const struct sun4i_tcon_quirks sun6i_a31_quirks = { 60793a5ec14SChen-Yu Tsai .has_channel_1 = true, 60893a5ec14SChen-Yu Tsai }; 60993a5ec14SChen-Yu Tsai 61093a5ec14SChen-Yu Tsai static const struct sun4i_tcon_quirks sun6i_a31s_quirks = { 61193a5ec14SChen-Yu Tsai .has_channel_1 = true, 61293a5ec14SChen-Yu Tsai }; 61393a5ec14SChen-Yu Tsai 61491ea2f29SChen-Yu Tsai static const struct sun4i_tcon_quirks sun8i_a33_quirks = { 61591ea2f29SChen-Yu Tsai /* nothing is supported */ 61691ea2f29SChen-Yu Tsai }; 61791ea2f29SChen-Yu Tsai 6181a0edb3fSIcenowy Zheng static const struct sun4i_tcon_quirks sun8i_v3s_quirks = { 6191a0edb3fSIcenowy Zheng /* nothing is supported */ 6201a0edb3fSIcenowy Zheng }; 6211a0edb3fSIcenowy Zheng 6229026e0d1SMaxime Ripard static const struct of_device_id sun4i_tcon_of_table[] = { 62391ea2f29SChen-Yu Tsai { .compatible = "allwinner,sun5i-a13-tcon", .data = &sun5i_a13_quirks }, 62493a5ec14SChen-Yu Tsai { .compatible = "allwinner,sun6i-a31-tcon", .data = &sun6i_a31_quirks }, 62593a5ec14SChen-Yu Tsai { .compatible = "allwinner,sun6i-a31s-tcon", .data = &sun6i_a31s_quirks }, 62691ea2f29SChen-Yu Tsai { .compatible = "allwinner,sun8i-a33-tcon", .data = &sun8i_a33_quirks }, 6271a0edb3fSIcenowy Zheng { .compatible = "allwinner,sun8i-v3s-tcon", .data = &sun8i_v3s_quirks }, 6289026e0d1SMaxime Ripard { } 6299026e0d1SMaxime Ripard }; 6309026e0d1SMaxime Ripard MODULE_DEVICE_TABLE(of, sun4i_tcon_of_table); 6319026e0d1SMaxime Ripard 6329026e0d1SMaxime Ripard static struct platform_driver sun4i_tcon_platform_driver = { 6339026e0d1SMaxime Ripard .probe = sun4i_tcon_probe, 6349026e0d1SMaxime Ripard .remove = sun4i_tcon_remove, 6359026e0d1SMaxime Ripard .driver = { 6369026e0d1SMaxime Ripard .name = "sun4i-tcon", 6379026e0d1SMaxime Ripard .of_match_table = sun4i_tcon_of_table, 6389026e0d1SMaxime Ripard }, 6399026e0d1SMaxime Ripard }; 6409026e0d1SMaxime Ripard module_platform_driver(sun4i_tcon_platform_driver); 6419026e0d1SMaxime Ripard 6429026e0d1SMaxime Ripard MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>"); 6439026e0d1SMaxime Ripard MODULE_DESCRIPTION("Allwinner A10 Timing Controller Driver"); 6449026e0d1SMaxime Ripard MODULE_LICENSE("GPL"); 645