19026e0d1SMaxime Ripard /* 29026e0d1SMaxime Ripard * Copyright (C) 2015 Free Electrons 39026e0d1SMaxime Ripard * Copyright (C) 2015 NextThing Co 49026e0d1SMaxime Ripard * 59026e0d1SMaxime Ripard * Maxime Ripard <maxime.ripard@free-electrons.com> 69026e0d1SMaxime Ripard * 79026e0d1SMaxime Ripard * This program is free software; you can redistribute it and/or 89026e0d1SMaxime Ripard * modify it under the terms of the GNU General Public License as 99026e0d1SMaxime Ripard * published by the Free Software Foundation; either version 2 of 109026e0d1SMaxime Ripard * the License, or (at your option) any later version. 119026e0d1SMaxime Ripard */ 129026e0d1SMaxime Ripard 139026e0d1SMaxime Ripard #include <drm/drmP.h> 149026e0d1SMaxime Ripard #include <drm/drm_atomic_helper.h> 159026e0d1SMaxime Ripard #include <drm/drm_crtc.h> 169026e0d1SMaxime Ripard #include <drm/drm_crtc_helper.h> 17ad537fb2SChen-Yu Tsai #include <drm/drm_encoder.h> 189026e0d1SMaxime Ripard #include <drm/drm_modes.h> 19ebc94461SRob Herring #include <drm/drm_of.h> 20490cda5aSGiulio Benetti #include <drm/drm_panel.h> 219026e0d1SMaxime Ripard 22ad537fb2SChen-Yu Tsai #include <uapi/drm/drm_mode.h> 23ad537fb2SChen-Yu Tsai 249026e0d1SMaxime Ripard #include <linux/component.h> 259026e0d1SMaxime Ripard #include <linux/ioport.h> 269026e0d1SMaxime Ripard #include <linux/of_address.h> 2791ea2f29SChen-Yu Tsai #include <linux/of_device.h> 289026e0d1SMaxime Ripard #include <linux/of_irq.h> 299026e0d1SMaxime Ripard #include <linux/regmap.h> 309026e0d1SMaxime Ripard #include <linux/reset.h> 319026e0d1SMaxime Ripard 329026e0d1SMaxime Ripard #include "sun4i_crtc.h" 339026e0d1SMaxime Ripard #include "sun4i_dotclock.h" 349026e0d1SMaxime Ripard #include "sun4i_drv.h" 35a0c1214eSMaxime Ripard #include "sun4i_lvds.h" 3629e57fabSMaxime Ripard #include "sun4i_rgb.h" 379026e0d1SMaxime Ripard #include "sun4i_tcon.h" 38a08fc7c8SMaxime Ripard #include "sun6i_mipi_dsi.h" 39*cf77d79bSJernej Skrabec #include "sun8i_tcon_top.h" 4087969338SIcenowy Zheng #include "sunxi_engine.h" 419026e0d1SMaxime Ripard 42a0c1214eSMaxime Ripard static struct drm_connector *sun4i_tcon_get_connector(const struct drm_encoder *encoder) 43a0c1214eSMaxime Ripard { 44a0c1214eSMaxime Ripard struct drm_connector *connector; 45a0c1214eSMaxime Ripard struct drm_connector_list_iter iter; 46a0c1214eSMaxime Ripard 47a0c1214eSMaxime Ripard drm_connector_list_iter_begin(encoder->dev, &iter); 48a0c1214eSMaxime Ripard drm_for_each_connector_iter(connector, &iter) 49a0c1214eSMaxime Ripard if (connector->encoder == encoder) { 50a0c1214eSMaxime Ripard drm_connector_list_iter_end(&iter); 51a0c1214eSMaxime Ripard return connector; 52a0c1214eSMaxime Ripard } 53a0c1214eSMaxime Ripard drm_connector_list_iter_end(&iter); 54a0c1214eSMaxime Ripard 55a0c1214eSMaxime Ripard return NULL; 56a0c1214eSMaxime Ripard } 57a0c1214eSMaxime Ripard 58a0c1214eSMaxime Ripard static int sun4i_tcon_get_pixel_depth(const struct drm_encoder *encoder) 59a0c1214eSMaxime Ripard { 60a0c1214eSMaxime Ripard struct drm_connector *connector; 61a0c1214eSMaxime Ripard struct drm_display_info *info; 62a0c1214eSMaxime Ripard 63a0c1214eSMaxime Ripard connector = sun4i_tcon_get_connector(encoder); 64a0c1214eSMaxime Ripard if (!connector) 65a0c1214eSMaxime Ripard return -EINVAL; 66a0c1214eSMaxime Ripard 67a0c1214eSMaxime Ripard info = &connector->display_info; 68a0c1214eSMaxime Ripard if (info->num_bus_formats != 1) 69a0c1214eSMaxime Ripard return -EINVAL; 70a0c1214eSMaxime Ripard 71a0c1214eSMaxime Ripard switch (info->bus_formats[0]) { 72a0c1214eSMaxime Ripard case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 73a0c1214eSMaxime Ripard return 18; 74a0c1214eSMaxime Ripard 75a0c1214eSMaxime Ripard case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 76a0c1214eSMaxime Ripard case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 77a0c1214eSMaxime Ripard return 24; 78a0c1214eSMaxime Ripard } 79a0c1214eSMaxime Ripard 80a0c1214eSMaxime Ripard return -EINVAL; 81a0c1214eSMaxime Ripard } 82a0c1214eSMaxime Ripard 8345e88f99SMaxime Ripard static void sun4i_tcon_channel_set_status(struct sun4i_tcon *tcon, int channel, 8445e88f99SMaxime Ripard bool enabled) 859026e0d1SMaxime Ripard { 8645e88f99SMaxime Ripard struct clk *clk; 879026e0d1SMaxime Ripard 8845e88f99SMaxime Ripard switch (channel) { 8945e88f99SMaxime Ripard case 0: 9034d698f6SJernej Skrabec WARN_ON(!tcon->quirks->has_channel_0); 919026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, 929026e0d1SMaxime Ripard SUN4I_TCON0_CTL_TCON_ENABLE, 9345e88f99SMaxime Ripard enabled ? SUN4I_TCON0_CTL_TCON_ENABLE : 0); 9445e88f99SMaxime Ripard clk = tcon->dclk; 9545e88f99SMaxime Ripard break; 9645e88f99SMaxime Ripard case 1: 9791ea2f29SChen-Yu Tsai WARN_ON(!tcon->quirks->has_channel_1); 989026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, 999026e0d1SMaxime Ripard SUN4I_TCON1_CTL_TCON_ENABLE, 10045e88f99SMaxime Ripard enabled ? SUN4I_TCON1_CTL_TCON_ENABLE : 0); 10145e88f99SMaxime Ripard clk = tcon->sclk1; 10245e88f99SMaxime Ripard break; 10345e88f99SMaxime Ripard default: 10445e88f99SMaxime Ripard DRM_WARN("Unknown channel... doing nothing\n"); 10545e88f99SMaxime Ripard return; 1069026e0d1SMaxime Ripard } 10745e88f99SMaxime Ripard 108f3e5feebSJernej Skrabec if (enabled) { 10945e88f99SMaxime Ripard clk_prepare_enable(clk); 1107035046dSOndrej Jirman clk_rate_exclusive_get(clk); 111f3e5feebSJernej Skrabec } else { 112f3e5feebSJernej Skrabec clk_rate_exclusive_put(clk); 11345e88f99SMaxime Ripard clk_disable_unprepare(clk); 11445e88f99SMaxime Ripard } 115f3e5feebSJernej Skrabec } 11645e88f99SMaxime Ripard 117a0c1214eSMaxime Ripard static void sun4i_tcon_lvds_set_status(struct sun4i_tcon *tcon, 118a0c1214eSMaxime Ripard const struct drm_encoder *encoder, 119a0c1214eSMaxime Ripard bool enabled) 120a0c1214eSMaxime Ripard { 121a0c1214eSMaxime Ripard if (enabled) { 122a0c1214eSMaxime Ripard u8 val; 123a0c1214eSMaxime Ripard 124a0c1214eSMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_IF_REG, 125a0c1214eSMaxime Ripard SUN4I_TCON0_LVDS_IF_EN, 126a0c1214eSMaxime Ripard SUN4I_TCON0_LVDS_IF_EN); 127a0c1214eSMaxime Ripard 128a0c1214eSMaxime Ripard /* 129a0c1214eSMaxime Ripard * As their name suggest, these values only apply to the A31 130a0c1214eSMaxime Ripard * and later SoCs. We'll have to rework this when merging 131a0c1214eSMaxime Ripard * support for the older SoCs. 132a0c1214eSMaxime Ripard */ 133a0c1214eSMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG, 134a0c1214eSMaxime Ripard SUN6I_TCON0_LVDS_ANA0_C(2) | 135a0c1214eSMaxime Ripard SUN6I_TCON0_LVDS_ANA0_V(3) | 136a0c1214eSMaxime Ripard SUN6I_TCON0_LVDS_ANA0_PD(2) | 137a0c1214eSMaxime Ripard SUN6I_TCON0_LVDS_ANA0_EN_LDO); 138a0c1214eSMaxime Ripard udelay(2); 139a0c1214eSMaxime Ripard 140a0c1214eSMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG, 141a0c1214eSMaxime Ripard SUN6I_TCON0_LVDS_ANA0_EN_MB, 142a0c1214eSMaxime Ripard SUN6I_TCON0_LVDS_ANA0_EN_MB); 143a0c1214eSMaxime Ripard udelay(2); 144a0c1214eSMaxime Ripard 145a0c1214eSMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG, 146a0c1214eSMaxime Ripard SUN6I_TCON0_LVDS_ANA0_EN_DRVC, 147a0c1214eSMaxime Ripard SUN6I_TCON0_LVDS_ANA0_EN_DRVC); 148a0c1214eSMaxime Ripard 149a0c1214eSMaxime Ripard if (sun4i_tcon_get_pixel_depth(encoder) == 18) 150a0c1214eSMaxime Ripard val = 7; 151a0c1214eSMaxime Ripard else 152a0c1214eSMaxime Ripard val = 0xf; 153a0c1214eSMaxime Ripard 154a0c1214eSMaxime Ripard regmap_write_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG, 155a0c1214eSMaxime Ripard SUN6I_TCON0_LVDS_ANA0_EN_DRVD(0xf), 156a0c1214eSMaxime Ripard SUN6I_TCON0_LVDS_ANA0_EN_DRVD(val)); 157a0c1214eSMaxime Ripard } else { 158a0c1214eSMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_IF_REG, 159a0c1214eSMaxime Ripard SUN4I_TCON0_LVDS_IF_EN, 0); 160a0c1214eSMaxime Ripard } 161a0c1214eSMaxime Ripard } 162a0c1214eSMaxime Ripard 16345e88f99SMaxime Ripard void sun4i_tcon_set_status(struct sun4i_tcon *tcon, 16445e88f99SMaxime Ripard const struct drm_encoder *encoder, 16545e88f99SMaxime Ripard bool enabled) 16645e88f99SMaxime Ripard { 167a0c1214eSMaxime Ripard bool is_lvds = false; 16845e88f99SMaxime Ripard int channel; 16945e88f99SMaxime Ripard 17045e88f99SMaxime Ripard switch (encoder->encoder_type) { 171a0c1214eSMaxime Ripard case DRM_MODE_ENCODER_LVDS: 172a0c1214eSMaxime Ripard is_lvds = true; 173a0c1214eSMaxime Ripard /* Fallthrough */ 174a08fc7c8SMaxime Ripard case DRM_MODE_ENCODER_DSI: 17545e88f99SMaxime Ripard case DRM_MODE_ENCODER_NONE: 17645e88f99SMaxime Ripard channel = 0; 17745e88f99SMaxime Ripard break; 17845e88f99SMaxime Ripard case DRM_MODE_ENCODER_TMDS: 17945e88f99SMaxime Ripard case DRM_MODE_ENCODER_TVDAC: 18045e88f99SMaxime Ripard channel = 1; 18145e88f99SMaxime Ripard break; 18245e88f99SMaxime Ripard default: 18345e88f99SMaxime Ripard DRM_DEBUG_DRIVER("Unknown encoder type, doing nothing...\n"); 18445e88f99SMaxime Ripard return; 18545e88f99SMaxime Ripard } 18645e88f99SMaxime Ripard 187a0c1214eSMaxime Ripard if (is_lvds && !enabled) 188a0c1214eSMaxime Ripard sun4i_tcon_lvds_set_status(tcon, encoder, false); 189a0c1214eSMaxime Ripard 19045e88f99SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, 19145e88f99SMaxime Ripard SUN4I_TCON_GCTL_TCON_ENABLE, 19245e88f99SMaxime Ripard enabled ? SUN4I_TCON_GCTL_TCON_ENABLE : 0); 19345e88f99SMaxime Ripard 194a0c1214eSMaxime Ripard if (is_lvds && enabled) 195a0c1214eSMaxime Ripard sun4i_tcon_lvds_set_status(tcon, encoder, true); 196a0c1214eSMaxime Ripard 19745e88f99SMaxime Ripard sun4i_tcon_channel_set_status(tcon, channel, enabled); 19845e88f99SMaxime Ripard } 1999026e0d1SMaxime Ripard 2009026e0d1SMaxime Ripard void sun4i_tcon_enable_vblank(struct sun4i_tcon *tcon, bool enable) 2019026e0d1SMaxime Ripard { 2029026e0d1SMaxime Ripard u32 mask, val = 0; 2039026e0d1SMaxime Ripard 2049026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("%sabling VBLANK interrupt\n", enable ? "En" : "Dis"); 2059026e0d1SMaxime Ripard 2069026e0d1SMaxime Ripard mask = SUN4I_TCON_GINT0_VBLANK_ENABLE(0) | 207a493ceaeSMaxime Ripard SUN4I_TCON_GINT0_VBLANK_ENABLE(1) | 208a493ceaeSMaxime Ripard SUN4I_TCON_GINT0_TCON0_TRI_FINISH_ENABLE; 2099026e0d1SMaxime Ripard 2109026e0d1SMaxime Ripard if (enable) 2119026e0d1SMaxime Ripard val = mask; 2129026e0d1SMaxime Ripard 2139026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON_GINT0_REG, mask, val); 2149026e0d1SMaxime Ripard } 2159026e0d1SMaxime Ripard EXPORT_SYMBOL(sun4i_tcon_enable_vblank); 2169026e0d1SMaxime Ripard 21767e32645SChen-Yu Tsai /* 21867e32645SChen-Yu Tsai * This function is a helper for TCON output muxing. The TCON output 21967e32645SChen-Yu Tsai * muxing control register in earlier SoCs (without the TCON TOP block) 22067e32645SChen-Yu Tsai * are located in TCON0. This helper returns a pointer to TCON0's 22167e32645SChen-Yu Tsai * sun4i_tcon structure, or NULL if not found. 22267e32645SChen-Yu Tsai */ 22367e32645SChen-Yu Tsai static struct sun4i_tcon *sun4i_get_tcon0(struct drm_device *drm) 22467e32645SChen-Yu Tsai { 22567e32645SChen-Yu Tsai struct sun4i_drv *drv = drm->dev_private; 22667e32645SChen-Yu Tsai struct sun4i_tcon *tcon; 22767e32645SChen-Yu Tsai 22867e32645SChen-Yu Tsai list_for_each_entry(tcon, &drv->tcon_list, list) 22967e32645SChen-Yu Tsai if (tcon->id == 0) 23067e32645SChen-Yu Tsai return tcon; 23167e32645SChen-Yu Tsai 23267e32645SChen-Yu Tsai dev_warn(drm->dev, 23367e32645SChen-Yu Tsai "TCON0 not found, display output muxing may not work\n"); 23467e32645SChen-Yu Tsai 23567e32645SChen-Yu Tsai return NULL; 23667e32645SChen-Yu Tsai } 23767e32645SChen-Yu Tsai 238f8c73f4fSMaxime Ripard void sun4i_tcon_set_mux(struct sun4i_tcon *tcon, int channel, 239abcb8766SMaxime Ripard const struct drm_encoder *encoder) 240f8c73f4fSMaxime Ripard { 241ad537fb2SChen-Yu Tsai int ret = -ENOTSUPP; 242b7cb9b91SMaxime Ripard 243ad537fb2SChen-Yu Tsai if (tcon->quirks->set_mux) 244ad537fb2SChen-Yu Tsai ret = tcon->quirks->set_mux(tcon, encoder); 245f8c73f4fSMaxime Ripard 246ad537fb2SChen-Yu Tsai DRM_DEBUG_DRIVER("Muxing encoder %s to CRTC %s: %d\n", 247ad537fb2SChen-Yu Tsai encoder->name, encoder->crtc->name, ret); 248f8c73f4fSMaxime Ripard } 249f8c73f4fSMaxime Ripard 250961c645cSMaxime Ripard static int sun4i_tcon_get_clk_delay(const struct drm_display_mode *mode, 2519026e0d1SMaxime Ripard int channel) 2529026e0d1SMaxime Ripard { 2539026e0d1SMaxime Ripard int delay = mode->vtotal - mode->vdisplay; 2549026e0d1SMaxime Ripard 2559026e0d1SMaxime Ripard if (mode->flags & DRM_MODE_FLAG_INTERLACE) 2569026e0d1SMaxime Ripard delay /= 2; 2579026e0d1SMaxime Ripard 2589026e0d1SMaxime Ripard if (channel == 1) 2599026e0d1SMaxime Ripard delay -= 2; 2609026e0d1SMaxime Ripard 2619026e0d1SMaxime Ripard delay = min(delay, 30); 2629026e0d1SMaxime Ripard 2639026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("TCON %d clock delay %u\n", channel, delay); 2649026e0d1SMaxime Ripard 2659026e0d1SMaxime Ripard return delay; 2669026e0d1SMaxime Ripard } 2679026e0d1SMaxime Ripard 268ba19c537SMaxime Ripard static void sun4i_tcon0_mode_set_common(struct sun4i_tcon *tcon, 269ba19c537SMaxime Ripard const struct drm_display_mode *mode) 270ba19c537SMaxime Ripard { 271ba19c537SMaxime Ripard /* Configure the dot clock */ 272ba19c537SMaxime Ripard clk_set_rate(tcon->dclk, mode->crtc_clock * 1000); 273ba19c537SMaxime Ripard 274ba19c537SMaxime Ripard /* Set the resolution */ 275ba19c537SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_BASIC0_REG, 276ba19c537SMaxime Ripard SUN4I_TCON0_BASIC0_X(mode->crtc_hdisplay) | 277ba19c537SMaxime Ripard SUN4I_TCON0_BASIC0_Y(mode->crtc_vdisplay)); 278ba19c537SMaxime Ripard } 279ba19c537SMaxime Ripard 280a08fc7c8SMaxime Ripard static void sun4i_tcon0_mode_set_cpu(struct sun4i_tcon *tcon, 281a08fc7c8SMaxime Ripard struct mipi_dsi_device *device, 282a08fc7c8SMaxime Ripard const struct drm_display_mode *mode) 283a08fc7c8SMaxime Ripard { 284a08fc7c8SMaxime Ripard u8 bpp = mipi_dsi_pixel_format_to_bpp(device->format); 285a08fc7c8SMaxime Ripard u8 lanes = device->lanes; 286a08fc7c8SMaxime Ripard u32 block_space, start_delay; 287a08fc7c8SMaxime Ripard u32 tcon_div; 288a08fc7c8SMaxime Ripard 289a08fc7c8SMaxime Ripard tcon->dclk_min_div = 4; 290a08fc7c8SMaxime Ripard tcon->dclk_max_div = 127; 291a08fc7c8SMaxime Ripard 292a08fc7c8SMaxime Ripard sun4i_tcon0_mode_set_common(tcon, mode); 293a08fc7c8SMaxime Ripard 294a08fc7c8SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, 295a08fc7c8SMaxime Ripard SUN4I_TCON0_CTL_IF_MASK, 296a08fc7c8SMaxime Ripard SUN4I_TCON0_CTL_IF_8080); 297a08fc7c8SMaxime Ripard 298a08fc7c8SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON_ECC_FIFO_REG, 299a08fc7c8SMaxime Ripard SUN4I_TCON_ECC_FIFO_EN); 300a08fc7c8SMaxime Ripard 301a08fc7c8SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_CPU_IF_REG, 302a08fc7c8SMaxime Ripard SUN4I_TCON0_CPU_IF_MODE_DSI | 303a08fc7c8SMaxime Ripard SUN4I_TCON0_CPU_IF_TRI_FIFO_FLUSH | 304a08fc7c8SMaxime Ripard SUN4I_TCON0_CPU_IF_TRI_FIFO_EN | 305a08fc7c8SMaxime Ripard SUN4I_TCON0_CPU_IF_TRI_EN); 306a08fc7c8SMaxime Ripard 307a08fc7c8SMaxime Ripard /* 308a08fc7c8SMaxime Ripard * This looks suspicious, but it works... 309a08fc7c8SMaxime Ripard * 310a08fc7c8SMaxime Ripard * The datasheet says that this should be set higher than 20 * 311a08fc7c8SMaxime Ripard * pixel cycle, but it's not clear what a pixel cycle is. 312a08fc7c8SMaxime Ripard */ 313a08fc7c8SMaxime Ripard regmap_read(tcon->regs, SUN4I_TCON0_DCLK_REG, &tcon_div); 314a08fc7c8SMaxime Ripard tcon_div &= GENMASK(6, 0); 315a08fc7c8SMaxime Ripard block_space = mode->htotal * bpp / (tcon_div * lanes); 316a08fc7c8SMaxime Ripard block_space -= mode->hdisplay + 40; 317a08fc7c8SMaxime Ripard 318a08fc7c8SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_CPU_TRI0_REG, 319a08fc7c8SMaxime Ripard SUN4I_TCON0_CPU_TRI0_BLOCK_SPACE(block_space) | 320a08fc7c8SMaxime Ripard SUN4I_TCON0_CPU_TRI0_BLOCK_SIZE(mode->hdisplay)); 321a08fc7c8SMaxime Ripard 322a08fc7c8SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_CPU_TRI1_REG, 323a08fc7c8SMaxime Ripard SUN4I_TCON0_CPU_TRI1_BLOCK_NUM(mode->vdisplay)); 324a08fc7c8SMaxime Ripard 325a08fc7c8SMaxime Ripard start_delay = (mode->crtc_vtotal - mode->crtc_vdisplay - 10 - 1); 326a08fc7c8SMaxime Ripard start_delay = start_delay * mode->crtc_htotal * 149; 327a08fc7c8SMaxime Ripard start_delay = start_delay / (mode->crtc_clock / 1000) / 8; 328a08fc7c8SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_CPU_TRI2_REG, 329a08fc7c8SMaxime Ripard SUN4I_TCON0_CPU_TRI2_TRANS_START_SET(10) | 330a08fc7c8SMaxime Ripard SUN4I_TCON0_CPU_TRI2_START_DELAY(start_delay)); 331a08fc7c8SMaxime Ripard 332a08fc7c8SMaxime Ripard /* 333a08fc7c8SMaxime Ripard * The Allwinner BSP has a comment that the period should be 334a08fc7c8SMaxime Ripard * the display clock * 15, but uses an hardcoded 3000... 335a08fc7c8SMaxime Ripard */ 336a08fc7c8SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON_SAFE_PERIOD_REG, 337a08fc7c8SMaxime Ripard SUN4I_TCON_SAFE_PERIOD_NUM(3000) | 338a08fc7c8SMaxime Ripard SUN4I_TCON_SAFE_PERIOD_MODE(3)); 339a08fc7c8SMaxime Ripard 340a08fc7c8SMaxime Ripard /* Enable the output on the pins */ 341a08fc7c8SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, 342a08fc7c8SMaxime Ripard 0xe0000000); 343a08fc7c8SMaxime Ripard } 344a08fc7c8SMaxime Ripard 345a0c1214eSMaxime Ripard static void sun4i_tcon0_mode_set_lvds(struct sun4i_tcon *tcon, 346a0c1214eSMaxime Ripard const struct drm_encoder *encoder, 347a0c1214eSMaxime Ripard const struct drm_display_mode *mode) 348a0c1214eSMaxime Ripard { 349a0c1214eSMaxime Ripard unsigned int bp; 350a0c1214eSMaxime Ripard u8 clk_delay; 351a0c1214eSMaxime Ripard u32 reg, val = 0; 352a0c1214eSMaxime Ripard 35334d698f6SJernej Skrabec WARN_ON(!tcon->quirks->has_channel_0); 35434d698f6SJernej Skrabec 355a0c1214eSMaxime Ripard tcon->dclk_min_div = 7; 356a0c1214eSMaxime Ripard tcon->dclk_max_div = 7; 357a0c1214eSMaxime Ripard sun4i_tcon0_mode_set_common(tcon, mode); 358a0c1214eSMaxime Ripard 359a0c1214eSMaxime Ripard /* Adjust clock delay */ 360a0c1214eSMaxime Ripard clk_delay = sun4i_tcon_get_clk_delay(mode, 0); 361a0c1214eSMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, 362a0c1214eSMaxime Ripard SUN4I_TCON0_CTL_CLK_DELAY_MASK, 363a0c1214eSMaxime Ripard SUN4I_TCON0_CTL_CLK_DELAY(clk_delay)); 364a0c1214eSMaxime Ripard 365a0c1214eSMaxime Ripard /* 366a0c1214eSMaxime Ripard * This is called a backporch in the register documentation, 367a0c1214eSMaxime Ripard * but it really is the back porch + hsync 368a0c1214eSMaxime Ripard */ 369a0c1214eSMaxime Ripard bp = mode->crtc_htotal - mode->crtc_hsync_start; 370a0c1214eSMaxime Ripard DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n", 371a0c1214eSMaxime Ripard mode->crtc_htotal, bp); 372a0c1214eSMaxime Ripard 373a0c1214eSMaxime Ripard /* Set horizontal display timings */ 374a0c1214eSMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_BASIC1_REG, 375a0c1214eSMaxime Ripard SUN4I_TCON0_BASIC1_H_TOTAL(mode->htotal) | 376a0c1214eSMaxime Ripard SUN4I_TCON0_BASIC1_H_BACKPORCH(bp)); 377a0c1214eSMaxime Ripard 378a0c1214eSMaxime Ripard /* 379a0c1214eSMaxime Ripard * This is called a backporch in the register documentation, 380a0c1214eSMaxime Ripard * but it really is the back porch + hsync 381a0c1214eSMaxime Ripard */ 382a0c1214eSMaxime Ripard bp = mode->crtc_vtotal - mode->crtc_vsync_start; 383a0c1214eSMaxime Ripard DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n", 384a0c1214eSMaxime Ripard mode->crtc_vtotal, bp); 385a0c1214eSMaxime Ripard 386a0c1214eSMaxime Ripard /* Set vertical display timings */ 387a0c1214eSMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_BASIC2_REG, 388a0c1214eSMaxime Ripard SUN4I_TCON0_BASIC2_V_TOTAL(mode->crtc_vtotal * 2) | 389a0c1214eSMaxime Ripard SUN4I_TCON0_BASIC2_V_BACKPORCH(bp)); 390a0c1214eSMaxime Ripard 391a0c1214eSMaxime Ripard reg = SUN4I_TCON0_LVDS_IF_CLK_SEL_TCON0 | 392a0c1214eSMaxime Ripard SUN4I_TCON0_LVDS_IF_DATA_POL_NORMAL | 393a0c1214eSMaxime Ripard SUN4I_TCON0_LVDS_IF_CLK_POL_NORMAL; 394a0c1214eSMaxime Ripard if (sun4i_tcon_get_pixel_depth(encoder) == 24) 395a0c1214eSMaxime Ripard reg |= SUN4I_TCON0_LVDS_IF_BITWIDTH_24BITS; 396a0c1214eSMaxime Ripard else 397a0c1214eSMaxime Ripard reg |= SUN4I_TCON0_LVDS_IF_BITWIDTH_18BITS; 398a0c1214eSMaxime Ripard 399a0c1214eSMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_LVDS_IF_REG, reg); 400a0c1214eSMaxime Ripard 401a0c1214eSMaxime Ripard /* Setup the polarity of the various signals */ 402a0c1214eSMaxime Ripard if (!(mode->flags & DRM_MODE_FLAG_PHSYNC)) 403a0c1214eSMaxime Ripard val |= SUN4I_TCON0_IO_POL_HSYNC_POSITIVE; 404a0c1214eSMaxime Ripard 405a0c1214eSMaxime Ripard if (!(mode->flags & DRM_MODE_FLAG_PVSYNC)) 406a0c1214eSMaxime Ripard val |= SUN4I_TCON0_IO_POL_VSYNC_POSITIVE; 407a0c1214eSMaxime Ripard 408a0c1214eSMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_IO_POL_REG, val); 409a0c1214eSMaxime Ripard 410a0c1214eSMaxime Ripard /* Map output pins to channel 0 */ 411a0c1214eSMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, 412a0c1214eSMaxime Ripard SUN4I_TCON_GCTL_IOMAP_MASK, 413a0c1214eSMaxime Ripard SUN4I_TCON_GCTL_IOMAP_TCON0); 41480b79e31SOndrej Jirman 41580b79e31SOndrej Jirman /* Enable the output on the pins */ 41680b79e31SOndrej Jirman regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, 0xe0000000); 417a0c1214eSMaxime Ripard } 418a0c1214eSMaxime Ripard 419ba19c537SMaxime Ripard static void sun4i_tcon0_mode_set_rgb(struct sun4i_tcon *tcon, 4205b8f0910SMaxime Ripard const struct drm_display_mode *mode) 4219026e0d1SMaxime Ripard { 4229026e0d1SMaxime Ripard unsigned int bp, hsync, vsync; 4239026e0d1SMaxime Ripard u8 clk_delay; 4249026e0d1SMaxime Ripard u32 val = 0; 4259026e0d1SMaxime Ripard 42634d698f6SJernej Skrabec WARN_ON(!tcon->quirks->has_channel_0); 42734d698f6SJernej Skrabec 428ec08d596SMaxime Ripard tcon->dclk_min_div = 6; 429ec08d596SMaxime Ripard tcon->dclk_max_div = 127; 430ba19c537SMaxime Ripard sun4i_tcon0_mode_set_common(tcon, mode); 43186cf6788SChen-Yu Tsai 4329026e0d1SMaxime Ripard /* Adjust clock delay */ 4339026e0d1SMaxime Ripard clk_delay = sun4i_tcon_get_clk_delay(mode, 0); 4349026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, 4359026e0d1SMaxime Ripard SUN4I_TCON0_CTL_CLK_DELAY_MASK, 4369026e0d1SMaxime Ripard SUN4I_TCON0_CTL_CLK_DELAY(clk_delay)); 4379026e0d1SMaxime Ripard 4389026e0d1SMaxime Ripard /* 4399026e0d1SMaxime Ripard * This is called a backporch in the register documentation, 44023a1cb11SChen-Yu Tsai * but it really is the back porch + hsync 4419026e0d1SMaxime Ripard */ 4429026e0d1SMaxime Ripard bp = mode->crtc_htotal - mode->crtc_hsync_start; 4439026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n", 4449026e0d1SMaxime Ripard mode->crtc_htotal, bp); 4459026e0d1SMaxime Ripard 4469026e0d1SMaxime Ripard /* Set horizontal display timings */ 4479026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_BASIC1_REG, 4489026e0d1SMaxime Ripard SUN4I_TCON0_BASIC1_H_TOTAL(mode->crtc_htotal) | 4499026e0d1SMaxime Ripard SUN4I_TCON0_BASIC1_H_BACKPORCH(bp)); 4509026e0d1SMaxime Ripard 4519026e0d1SMaxime Ripard /* 4529026e0d1SMaxime Ripard * This is called a backporch in the register documentation, 45323a1cb11SChen-Yu Tsai * but it really is the back porch + hsync 4549026e0d1SMaxime Ripard */ 4559026e0d1SMaxime Ripard bp = mode->crtc_vtotal - mode->crtc_vsync_start; 4569026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n", 4579026e0d1SMaxime Ripard mode->crtc_vtotal, bp); 4589026e0d1SMaxime Ripard 4599026e0d1SMaxime Ripard /* Set vertical display timings */ 4609026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_BASIC2_REG, 461a88cbbd4SMaxime Ripard SUN4I_TCON0_BASIC2_V_TOTAL(mode->crtc_vtotal * 2) | 4629026e0d1SMaxime Ripard SUN4I_TCON0_BASIC2_V_BACKPORCH(bp)); 4639026e0d1SMaxime Ripard 4649026e0d1SMaxime Ripard /* Set Hsync and Vsync length */ 4659026e0d1SMaxime Ripard hsync = mode->crtc_hsync_end - mode->crtc_hsync_start; 4669026e0d1SMaxime Ripard vsync = mode->crtc_vsync_end - mode->crtc_vsync_start; 4679026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Setting HSYNC %d, VSYNC %d\n", hsync, vsync); 4689026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_BASIC3_REG, 4699026e0d1SMaxime Ripard SUN4I_TCON0_BASIC3_V_SYNC(vsync) | 4709026e0d1SMaxime Ripard SUN4I_TCON0_BASIC3_H_SYNC(hsync)); 4719026e0d1SMaxime Ripard 4729026e0d1SMaxime Ripard /* Setup the polarity of the various signals */ 473fa4127c5SGiulio Benetti if (mode->flags & DRM_MODE_FLAG_PHSYNC) 4749026e0d1SMaxime Ripard val |= SUN4I_TCON0_IO_POL_HSYNC_POSITIVE; 4759026e0d1SMaxime Ripard 476fa4127c5SGiulio Benetti if (mode->flags & DRM_MODE_FLAG_PVSYNC) 4779026e0d1SMaxime Ripard val |= SUN4I_TCON0_IO_POL_VSYNC_POSITIVE; 4789026e0d1SMaxime Ripard 479490cda5aSGiulio Benetti /* 480490cda5aSGiulio Benetti * On A20 and similar SoCs, the only way to achieve Positive Edge 481490cda5aSGiulio Benetti * (Rising Edge), is setting dclk clock phase to 2/3(240°). 482490cda5aSGiulio Benetti * By default TCON works in Negative Edge(Falling Edge), 483490cda5aSGiulio Benetti * this is why phase is set to 0 in that case. 484490cda5aSGiulio Benetti * Unfortunately there's no way to logically invert dclk through 485490cda5aSGiulio Benetti * IO_POL register. 486490cda5aSGiulio Benetti * The only acceptable way to work, triple checked with scope, 487490cda5aSGiulio Benetti * is using clock phase set to 0° for Negative Edge and set to 240° 488490cda5aSGiulio Benetti * for Positive Edge. 489490cda5aSGiulio Benetti * On A33 and similar SoCs there would be a 90° phase option, 490490cda5aSGiulio Benetti * but it divides also dclk by 2. 491490cda5aSGiulio Benetti * Following code is a way to avoid quirks all around TCON 492490cda5aSGiulio Benetti * and DOTCLOCK drivers. 493490cda5aSGiulio Benetti */ 494490cda5aSGiulio Benetti if (!IS_ERR(tcon->panel)) { 495490cda5aSGiulio Benetti struct drm_panel *panel = tcon->panel; 496490cda5aSGiulio Benetti struct drm_connector *connector = panel->connector; 497490cda5aSGiulio Benetti struct drm_display_info display_info = connector->display_info; 498490cda5aSGiulio Benetti 499490cda5aSGiulio Benetti if (display_info.bus_flags & DRM_BUS_FLAG_PIXDATA_POSEDGE) 500490cda5aSGiulio Benetti clk_set_phase(tcon->dclk, 240); 501490cda5aSGiulio Benetti 502490cda5aSGiulio Benetti if (display_info.bus_flags & DRM_BUS_FLAG_PIXDATA_NEGEDGE) 503490cda5aSGiulio Benetti clk_set_phase(tcon->dclk, 0); 504490cda5aSGiulio Benetti } 505490cda5aSGiulio Benetti 5069026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON0_IO_POL_REG, 5079026e0d1SMaxime Ripard SUN4I_TCON0_IO_POL_HSYNC_POSITIVE | SUN4I_TCON0_IO_POL_VSYNC_POSITIVE, 5089026e0d1SMaxime Ripard val); 5099026e0d1SMaxime Ripard 5109026e0d1SMaxime Ripard /* Map output pins to channel 0 */ 5119026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, 5129026e0d1SMaxime Ripard SUN4I_TCON_GCTL_IOMAP_MASK, 5139026e0d1SMaxime Ripard SUN4I_TCON_GCTL_IOMAP_TCON0); 5149026e0d1SMaxime Ripard 5159026e0d1SMaxime Ripard /* Enable the output on the pins */ 5169026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, 0); 5179026e0d1SMaxime Ripard } 5189026e0d1SMaxime Ripard 5195b8f0910SMaxime Ripard static void sun4i_tcon1_mode_set(struct sun4i_tcon *tcon, 5205b8f0910SMaxime Ripard const struct drm_display_mode *mode) 5219026e0d1SMaxime Ripard { 522b8317a3dSMaxime Ripard unsigned int bp, hsync, vsync, vtotal; 5239026e0d1SMaxime Ripard u8 clk_delay; 5249026e0d1SMaxime Ripard u32 val; 5259026e0d1SMaxime Ripard 52691ea2f29SChen-Yu Tsai WARN_ON(!tcon->quirks->has_channel_1); 5278e924047SMaxime Ripard 52886cf6788SChen-Yu Tsai /* Configure the dot clock */ 52986cf6788SChen-Yu Tsai clk_set_rate(tcon->sclk1, mode->crtc_clock * 1000); 53086cf6788SChen-Yu Tsai 5319026e0d1SMaxime Ripard /* Adjust clock delay */ 5329026e0d1SMaxime Ripard clk_delay = sun4i_tcon_get_clk_delay(mode, 1); 5339026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, 5349026e0d1SMaxime Ripard SUN4I_TCON1_CTL_CLK_DELAY_MASK, 5359026e0d1SMaxime Ripard SUN4I_TCON1_CTL_CLK_DELAY(clk_delay)); 5369026e0d1SMaxime Ripard 5379026e0d1SMaxime Ripard /* Set interlaced mode */ 5389026e0d1SMaxime Ripard if (mode->flags & DRM_MODE_FLAG_INTERLACE) 5399026e0d1SMaxime Ripard val = SUN4I_TCON1_CTL_INTERLACE_ENABLE; 5409026e0d1SMaxime Ripard else 5419026e0d1SMaxime Ripard val = 0; 5429026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, 5439026e0d1SMaxime Ripard SUN4I_TCON1_CTL_INTERLACE_ENABLE, 5449026e0d1SMaxime Ripard val); 5459026e0d1SMaxime Ripard 5469026e0d1SMaxime Ripard /* Set the input resolution */ 5479026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_BASIC0_REG, 5489026e0d1SMaxime Ripard SUN4I_TCON1_BASIC0_X(mode->crtc_hdisplay) | 5499026e0d1SMaxime Ripard SUN4I_TCON1_BASIC0_Y(mode->crtc_vdisplay)); 5509026e0d1SMaxime Ripard 5519026e0d1SMaxime Ripard /* Set the upscaling resolution */ 5529026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_BASIC1_REG, 5539026e0d1SMaxime Ripard SUN4I_TCON1_BASIC1_X(mode->crtc_hdisplay) | 5549026e0d1SMaxime Ripard SUN4I_TCON1_BASIC1_Y(mode->crtc_vdisplay)); 5559026e0d1SMaxime Ripard 5569026e0d1SMaxime Ripard /* Set the output resolution */ 5579026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_BASIC2_REG, 5589026e0d1SMaxime Ripard SUN4I_TCON1_BASIC2_X(mode->crtc_hdisplay) | 5599026e0d1SMaxime Ripard SUN4I_TCON1_BASIC2_Y(mode->crtc_vdisplay)); 5609026e0d1SMaxime Ripard 5619026e0d1SMaxime Ripard /* Set horizontal display timings */ 5623cb2f46bSMaxime Ripard bp = mode->crtc_htotal - mode->crtc_hsync_start; 5639026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n", 5649026e0d1SMaxime Ripard mode->htotal, bp); 5659026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_BASIC3_REG, 5669026e0d1SMaxime Ripard SUN4I_TCON1_BASIC3_H_TOTAL(mode->crtc_htotal) | 5679026e0d1SMaxime Ripard SUN4I_TCON1_BASIC3_H_BACKPORCH(bp)); 5689026e0d1SMaxime Ripard 5693cb2f46bSMaxime Ripard bp = mode->crtc_vtotal - mode->crtc_vsync_start; 5709026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n", 571b8317a3dSMaxime Ripard mode->crtc_vtotal, bp); 572b8317a3dSMaxime Ripard 573b8317a3dSMaxime Ripard /* 574b8317a3dSMaxime Ripard * The vertical resolution needs to be doubled in all 575b8317a3dSMaxime Ripard * cases. We could use crtc_vtotal and always multiply by two, 576b8317a3dSMaxime Ripard * but that leads to a rounding error in interlace when vtotal 577b8317a3dSMaxime Ripard * is odd. 578b8317a3dSMaxime Ripard * 579b8317a3dSMaxime Ripard * This happens with TV's PAL for example, where vtotal will 580b8317a3dSMaxime Ripard * be 625, crtc_vtotal 312, and thus crtc_vtotal * 2 will be 581b8317a3dSMaxime Ripard * 624, which apparently confuses the hardware. 582b8317a3dSMaxime Ripard * 583b8317a3dSMaxime Ripard * To work around this, we will always use vtotal, and 584b8317a3dSMaxime Ripard * multiply by two only if we're not in interlace. 585b8317a3dSMaxime Ripard */ 586b8317a3dSMaxime Ripard vtotal = mode->vtotal; 587b8317a3dSMaxime Ripard if (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) 588b8317a3dSMaxime Ripard vtotal = vtotal * 2; 589b8317a3dSMaxime Ripard 590b8317a3dSMaxime Ripard /* Set vertical display timings */ 5919026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_BASIC4_REG, 592b8317a3dSMaxime Ripard SUN4I_TCON1_BASIC4_V_TOTAL(vtotal) | 5939026e0d1SMaxime Ripard SUN4I_TCON1_BASIC4_V_BACKPORCH(bp)); 5949026e0d1SMaxime Ripard 5959026e0d1SMaxime Ripard /* Set Hsync and Vsync length */ 5969026e0d1SMaxime Ripard hsync = mode->crtc_hsync_end - mode->crtc_hsync_start; 5979026e0d1SMaxime Ripard vsync = mode->crtc_vsync_end - mode->crtc_vsync_start; 5989026e0d1SMaxime Ripard DRM_DEBUG_DRIVER("Setting HSYNC %d, VSYNC %d\n", hsync, vsync); 5999026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_BASIC5_REG, 6009026e0d1SMaxime Ripard SUN4I_TCON1_BASIC5_V_SYNC(vsync) | 6019026e0d1SMaxime Ripard SUN4I_TCON1_BASIC5_H_SYNC(hsync)); 6029026e0d1SMaxime Ripard 6039026e0d1SMaxime Ripard /* Map output pins to channel 1 */ 6049026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, 6059026e0d1SMaxime Ripard SUN4I_TCON_GCTL_IOMAP_MASK, 6069026e0d1SMaxime Ripard SUN4I_TCON_GCTL_IOMAP_TCON1); 6079026e0d1SMaxime Ripard } 6085b8f0910SMaxime Ripard 6095b8f0910SMaxime Ripard void sun4i_tcon_mode_set(struct sun4i_tcon *tcon, 6105b8f0910SMaxime Ripard const struct drm_encoder *encoder, 6115b8f0910SMaxime Ripard const struct drm_display_mode *mode) 6125b8f0910SMaxime Ripard { 613a08fc7c8SMaxime Ripard struct sun6i_dsi *dsi; 614a08fc7c8SMaxime Ripard 6155b8f0910SMaxime Ripard switch (encoder->encoder_type) { 616a08fc7c8SMaxime Ripard case DRM_MODE_ENCODER_DSI: 617a08fc7c8SMaxime Ripard /* 618a08fc7c8SMaxime Ripard * This is not really elegant, but it's the "cleaner" 619a08fc7c8SMaxime Ripard * way I could think of... 620a08fc7c8SMaxime Ripard */ 621a08fc7c8SMaxime Ripard dsi = encoder_to_sun6i_dsi(encoder); 622a08fc7c8SMaxime Ripard sun4i_tcon0_mode_set_cpu(tcon, dsi->device, mode); 623a08fc7c8SMaxime Ripard break; 624a0c1214eSMaxime Ripard case DRM_MODE_ENCODER_LVDS: 625a0c1214eSMaxime Ripard sun4i_tcon0_mode_set_lvds(tcon, encoder, mode); 626a0c1214eSMaxime Ripard break; 6275b8f0910SMaxime Ripard case DRM_MODE_ENCODER_NONE: 628ba19c537SMaxime Ripard sun4i_tcon0_mode_set_rgb(tcon, mode); 6295b8f0910SMaxime Ripard sun4i_tcon_set_mux(tcon, 0, encoder); 6305b8f0910SMaxime Ripard break; 6315b8f0910SMaxime Ripard case DRM_MODE_ENCODER_TVDAC: 6325b8f0910SMaxime Ripard case DRM_MODE_ENCODER_TMDS: 6335b8f0910SMaxime Ripard sun4i_tcon1_mode_set(tcon, mode); 6345b8f0910SMaxime Ripard sun4i_tcon_set_mux(tcon, 1, encoder); 6355b8f0910SMaxime Ripard break; 6365b8f0910SMaxime Ripard default: 6375b8f0910SMaxime Ripard DRM_DEBUG_DRIVER("Unknown encoder type, doing nothing...\n"); 6385b8f0910SMaxime Ripard } 6395b8f0910SMaxime Ripard } 6405b8f0910SMaxime Ripard EXPORT_SYMBOL(sun4i_tcon_mode_set); 6419026e0d1SMaxime Ripard 6429026e0d1SMaxime Ripard static void sun4i_tcon_finish_page_flip(struct drm_device *dev, 6439026e0d1SMaxime Ripard struct sun4i_crtc *scrtc) 6449026e0d1SMaxime Ripard { 6459026e0d1SMaxime Ripard unsigned long flags; 6469026e0d1SMaxime Ripard 6479026e0d1SMaxime Ripard spin_lock_irqsave(&dev->event_lock, flags); 6489026e0d1SMaxime Ripard if (scrtc->event) { 6499026e0d1SMaxime Ripard drm_crtc_send_vblank_event(&scrtc->crtc, scrtc->event); 6509026e0d1SMaxime Ripard drm_crtc_vblank_put(&scrtc->crtc); 6519026e0d1SMaxime Ripard scrtc->event = NULL; 6529026e0d1SMaxime Ripard } 6539026e0d1SMaxime Ripard spin_unlock_irqrestore(&dev->event_lock, flags); 6549026e0d1SMaxime Ripard } 6559026e0d1SMaxime Ripard 6569026e0d1SMaxime Ripard static irqreturn_t sun4i_tcon_handler(int irq, void *private) 6579026e0d1SMaxime Ripard { 6589026e0d1SMaxime Ripard struct sun4i_tcon *tcon = private; 6599026e0d1SMaxime Ripard struct drm_device *drm = tcon->drm; 66046cce6daSChen-Yu Tsai struct sun4i_crtc *scrtc = tcon->crtc; 6613004f75fSMaxime Ripard struct sunxi_engine *engine = scrtc->engine; 6629026e0d1SMaxime Ripard unsigned int status; 6639026e0d1SMaxime Ripard 6649026e0d1SMaxime Ripard regmap_read(tcon->regs, SUN4I_TCON_GINT0_REG, &status); 6659026e0d1SMaxime Ripard 6669026e0d1SMaxime Ripard if (!(status & (SUN4I_TCON_GINT0_VBLANK_INT(0) | 667a493ceaeSMaxime Ripard SUN4I_TCON_GINT0_VBLANK_INT(1) | 668a493ceaeSMaxime Ripard SUN4I_TCON_GINT0_TCON0_TRI_FINISH_INT))) 6699026e0d1SMaxime Ripard return IRQ_NONE; 6709026e0d1SMaxime Ripard 6719026e0d1SMaxime Ripard drm_crtc_handle_vblank(&scrtc->crtc); 6729026e0d1SMaxime Ripard sun4i_tcon_finish_page_flip(drm, scrtc); 6739026e0d1SMaxime Ripard 6749026e0d1SMaxime Ripard /* Acknowledge the interrupt */ 6759026e0d1SMaxime Ripard regmap_update_bits(tcon->regs, SUN4I_TCON_GINT0_REG, 6769026e0d1SMaxime Ripard SUN4I_TCON_GINT0_VBLANK_INT(0) | 677a493ceaeSMaxime Ripard SUN4I_TCON_GINT0_VBLANK_INT(1) | 678a493ceaeSMaxime Ripard SUN4I_TCON_GINT0_TCON0_TRI_FINISH_INT, 6799026e0d1SMaxime Ripard 0); 6809026e0d1SMaxime Ripard 6813004f75fSMaxime Ripard if (engine->ops->vblank_quirk) 6823004f75fSMaxime Ripard engine->ops->vblank_quirk(engine); 6833004f75fSMaxime Ripard 6849026e0d1SMaxime Ripard return IRQ_HANDLED; 6859026e0d1SMaxime Ripard } 6869026e0d1SMaxime Ripard 6879026e0d1SMaxime Ripard static int sun4i_tcon_init_clocks(struct device *dev, 6889026e0d1SMaxime Ripard struct sun4i_tcon *tcon) 6899026e0d1SMaxime Ripard { 6909026e0d1SMaxime Ripard tcon->clk = devm_clk_get(dev, "ahb"); 6919026e0d1SMaxime Ripard if (IS_ERR(tcon->clk)) { 6929026e0d1SMaxime Ripard dev_err(dev, "Couldn't get the TCON bus clock\n"); 6939026e0d1SMaxime Ripard return PTR_ERR(tcon->clk); 6949026e0d1SMaxime Ripard } 6959026e0d1SMaxime Ripard clk_prepare_enable(tcon->clk); 6969026e0d1SMaxime Ripard 69734d698f6SJernej Skrabec if (tcon->quirks->has_channel_0) { 6989026e0d1SMaxime Ripard tcon->sclk0 = devm_clk_get(dev, "tcon-ch0"); 6999026e0d1SMaxime Ripard if (IS_ERR(tcon->sclk0)) { 7009026e0d1SMaxime Ripard dev_err(dev, "Couldn't get the TCON channel 0 clock\n"); 7019026e0d1SMaxime Ripard return PTR_ERR(tcon->sclk0); 7029026e0d1SMaxime Ripard } 70334d698f6SJernej Skrabec } 7049026e0d1SMaxime Ripard 70591ea2f29SChen-Yu Tsai if (tcon->quirks->has_channel_1) { 7069026e0d1SMaxime Ripard tcon->sclk1 = devm_clk_get(dev, "tcon-ch1"); 7079026e0d1SMaxime Ripard if (IS_ERR(tcon->sclk1)) { 7089026e0d1SMaxime Ripard dev_err(dev, "Couldn't get the TCON channel 1 clock\n"); 7099026e0d1SMaxime Ripard return PTR_ERR(tcon->sclk1); 7109026e0d1SMaxime Ripard } 7118e924047SMaxime Ripard } 7129026e0d1SMaxime Ripard 7134c7f16d1SChen-Yu Tsai return 0; 7149026e0d1SMaxime Ripard } 7159026e0d1SMaxime Ripard 7169026e0d1SMaxime Ripard static void sun4i_tcon_free_clocks(struct sun4i_tcon *tcon) 7179026e0d1SMaxime Ripard { 7189026e0d1SMaxime Ripard clk_disable_unprepare(tcon->clk); 7199026e0d1SMaxime Ripard } 7209026e0d1SMaxime Ripard 7219026e0d1SMaxime Ripard static int sun4i_tcon_init_irq(struct device *dev, 7229026e0d1SMaxime Ripard struct sun4i_tcon *tcon) 7239026e0d1SMaxime Ripard { 7249026e0d1SMaxime Ripard struct platform_device *pdev = to_platform_device(dev); 7259026e0d1SMaxime Ripard int irq, ret; 7269026e0d1SMaxime Ripard 7279026e0d1SMaxime Ripard irq = platform_get_irq(pdev, 0); 7289026e0d1SMaxime Ripard if (irq < 0) { 7299026e0d1SMaxime Ripard dev_err(dev, "Couldn't retrieve the TCON interrupt\n"); 7309026e0d1SMaxime Ripard return irq; 7319026e0d1SMaxime Ripard } 7329026e0d1SMaxime Ripard 7339026e0d1SMaxime Ripard ret = devm_request_irq(dev, irq, sun4i_tcon_handler, 0, 7349026e0d1SMaxime Ripard dev_name(dev), tcon); 7359026e0d1SMaxime Ripard if (ret) { 7369026e0d1SMaxime Ripard dev_err(dev, "Couldn't request the IRQ\n"); 7379026e0d1SMaxime Ripard return ret; 7389026e0d1SMaxime Ripard } 7399026e0d1SMaxime Ripard 7409026e0d1SMaxime Ripard return 0; 7419026e0d1SMaxime Ripard } 7429026e0d1SMaxime Ripard 7439026e0d1SMaxime Ripard static struct regmap_config sun4i_tcon_regmap_config = { 7449026e0d1SMaxime Ripard .reg_bits = 32, 7459026e0d1SMaxime Ripard .val_bits = 32, 7469026e0d1SMaxime Ripard .reg_stride = 4, 7479026e0d1SMaxime Ripard .max_register = 0x800, 7489026e0d1SMaxime Ripard }; 7499026e0d1SMaxime Ripard 7509026e0d1SMaxime Ripard static int sun4i_tcon_init_regmap(struct device *dev, 7519026e0d1SMaxime Ripard struct sun4i_tcon *tcon) 7529026e0d1SMaxime Ripard { 7539026e0d1SMaxime Ripard struct platform_device *pdev = to_platform_device(dev); 7549026e0d1SMaxime Ripard struct resource *res; 7559026e0d1SMaxime Ripard void __iomem *regs; 7569026e0d1SMaxime Ripard 7579026e0d1SMaxime Ripard res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 7589026e0d1SMaxime Ripard regs = devm_ioremap_resource(dev, res); 759af346f55SWei Yongjun if (IS_ERR(regs)) 7609026e0d1SMaxime Ripard return PTR_ERR(regs); 7619026e0d1SMaxime Ripard 7629026e0d1SMaxime Ripard tcon->regs = devm_regmap_init_mmio(dev, regs, 7639026e0d1SMaxime Ripard &sun4i_tcon_regmap_config); 7649026e0d1SMaxime Ripard if (IS_ERR(tcon->regs)) { 7659026e0d1SMaxime Ripard dev_err(dev, "Couldn't create the TCON regmap\n"); 7669026e0d1SMaxime Ripard return PTR_ERR(tcon->regs); 7679026e0d1SMaxime Ripard } 7689026e0d1SMaxime Ripard 7699026e0d1SMaxime Ripard /* Make sure the TCON is disabled and all IRQs are off */ 7709026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON_GCTL_REG, 0); 7719026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON_GINT0_REG, 0); 7729026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON_GINT1_REG, 0); 7739026e0d1SMaxime Ripard 7749026e0d1SMaxime Ripard /* Disable IO lines and set them to tristate */ 7759026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, ~0); 7769026e0d1SMaxime Ripard regmap_write(tcon->regs, SUN4I_TCON1_IO_TRI_REG, ~0); 7779026e0d1SMaxime Ripard 7789026e0d1SMaxime Ripard return 0; 7799026e0d1SMaxime Ripard } 7809026e0d1SMaxime Ripard 781b317fa3bSChen-Yu Tsai /* 782b317fa3bSChen-Yu Tsai * On SoCs with the old display pipeline design (Display Engine 1.0), 783b317fa3bSChen-Yu Tsai * the TCON is always tied to just one backend. Hence we can traverse 784b317fa3bSChen-Yu Tsai * the of_graph upwards to find the backend our tcon is connected to, 785b317fa3bSChen-Yu Tsai * and take its ID as our own. 786b317fa3bSChen-Yu Tsai * 787b317fa3bSChen-Yu Tsai * We can either identify backends from their compatible strings, which 788b317fa3bSChen-Yu Tsai * means maintaining a large list of them. Or, since the backend is 789b317fa3bSChen-Yu Tsai * registered and binded before the TCON, we can just go through the 790b317fa3bSChen-Yu Tsai * list of registered backends and compare the device node. 79187969338SIcenowy Zheng * 79287969338SIcenowy Zheng * As the structures now store engines instead of backends, here this 79387969338SIcenowy Zheng * function in fact searches the corresponding engine, and the ID is 79487969338SIcenowy Zheng * requested via the get_id function of the engine. 795b317fa3bSChen-Yu Tsai */ 796e8d5bbf7SChen-Yu Tsai static struct sunxi_engine * 797e8d5bbf7SChen-Yu Tsai sun4i_tcon_find_engine_traverse(struct sun4i_drv *drv, 79849836b11SJernej Skrabec struct device_node *node, 79949836b11SJernej Skrabec u32 port_id) 800b317fa3bSChen-Yu Tsai { 801b317fa3bSChen-Yu Tsai struct device_node *port, *ep, *remote; 802be3fe0f9SChen-Yu Tsai struct sunxi_engine *engine = ERR_PTR(-EINVAL); 80349836b11SJernej Skrabec u32 reg = 0; 804b317fa3bSChen-Yu Tsai 80549836b11SJernej Skrabec port = of_graph_get_port_by_id(node, port_id); 806b317fa3bSChen-Yu Tsai if (!port) 807b317fa3bSChen-Yu Tsai return ERR_PTR(-EINVAL); 808b317fa3bSChen-Yu Tsai 8091469619dSChen-Yu Tsai /* 8101469619dSChen-Yu Tsai * This only works if there is only one path from the TCON 8111469619dSChen-Yu Tsai * to any display engine. Otherwise the probe order of the 8121469619dSChen-Yu Tsai * TCONs and display engines is not guaranteed. They may 8131469619dSChen-Yu Tsai * either bind to the wrong one, or worse, bind to the same 8141469619dSChen-Yu Tsai * one if additional checks are not done. 8151469619dSChen-Yu Tsai * 8161469619dSChen-Yu Tsai * Bail out if there are multiple input connections. 8171469619dSChen-Yu Tsai */ 818be3fe0f9SChen-Yu Tsai if (of_get_available_child_count(port) != 1) 819be3fe0f9SChen-Yu Tsai goto out_put_port; 8201469619dSChen-Yu Tsai 821be3fe0f9SChen-Yu Tsai /* Get the first connection without specifying an ID */ 822be3fe0f9SChen-Yu Tsai ep = of_get_next_available_child(port, NULL); 823be3fe0f9SChen-Yu Tsai if (!ep) 824be3fe0f9SChen-Yu Tsai goto out_put_port; 825be3fe0f9SChen-Yu Tsai 826b317fa3bSChen-Yu Tsai remote = of_graph_get_remote_port_parent(ep); 827b317fa3bSChen-Yu Tsai if (!remote) 828be3fe0f9SChen-Yu Tsai goto out_put_ep; 829b317fa3bSChen-Yu Tsai 83087969338SIcenowy Zheng /* does this node match any registered engines? */ 831be3fe0f9SChen-Yu Tsai list_for_each_entry(engine, &drv->engine_list, list) 832be3fe0f9SChen-Yu Tsai if (remote == engine->node) 833be3fe0f9SChen-Yu Tsai goto out_put_remote; 834b317fa3bSChen-Yu Tsai 83549836b11SJernej Skrabec /* 83649836b11SJernej Skrabec * According to device tree binding input ports have even id 83749836b11SJernej Skrabec * number and output ports have odd id. Since component with 83849836b11SJernej Skrabec * more than one input and one output (TCON TOP) exits, correct 83949836b11SJernej Skrabec * remote input id has to be calculated by subtracting 1 from 84049836b11SJernej Skrabec * remote output id. If this for some reason can't be done, 0 84149836b11SJernej Skrabec * is used as input port id. 84249836b11SJernej Skrabec */ 843da82107eSJernej Skrabec of_node_put(port); 84449836b11SJernej Skrabec port = of_graph_get_remote_port(ep); 84549836b11SJernej Skrabec if (!of_property_read_u32(port, "reg", ®) && reg > 0) 84649836b11SJernej Skrabec reg -= 1; 84749836b11SJernej Skrabec 848b317fa3bSChen-Yu Tsai /* keep looking through upstream ports */ 84949836b11SJernej Skrabec engine = sun4i_tcon_find_engine_traverse(drv, remote, reg); 850b317fa3bSChen-Yu Tsai 851be3fe0f9SChen-Yu Tsai out_put_remote: 852be3fe0f9SChen-Yu Tsai of_node_put(remote); 853be3fe0f9SChen-Yu Tsai out_put_ep: 854be3fe0f9SChen-Yu Tsai of_node_put(ep); 855be3fe0f9SChen-Yu Tsai out_put_port: 856be3fe0f9SChen-Yu Tsai of_node_put(port); 857be3fe0f9SChen-Yu Tsai 858be3fe0f9SChen-Yu Tsai return engine; 859b317fa3bSChen-Yu Tsai } 860b317fa3bSChen-Yu Tsai 861e8d5bbf7SChen-Yu Tsai /* 862e8d5bbf7SChen-Yu Tsai * The device tree binding says that the remote endpoint ID of any 863e8d5bbf7SChen-Yu Tsai * connection between components, up to and including the TCON, of 864e8d5bbf7SChen-Yu Tsai * the display pipeline should be equal to the actual ID of the local 865e8d5bbf7SChen-Yu Tsai * component. Thus we can look at any one of the input connections of 866e8d5bbf7SChen-Yu Tsai * the TCONs, and use that connection's remote endpoint ID as our own. 867e8d5bbf7SChen-Yu Tsai * 868e8d5bbf7SChen-Yu Tsai * Since the user of this function already finds the input port, 869e8d5bbf7SChen-Yu Tsai * the port is passed in directly without further checks. 870e8d5bbf7SChen-Yu Tsai */ 871e8d5bbf7SChen-Yu Tsai static int sun4i_tcon_of_get_id_from_port(struct device_node *port) 872e8d5bbf7SChen-Yu Tsai { 873e8d5bbf7SChen-Yu Tsai struct device_node *ep; 874e8d5bbf7SChen-Yu Tsai int ret = -EINVAL; 875e8d5bbf7SChen-Yu Tsai 876e8d5bbf7SChen-Yu Tsai /* try finding an upstream endpoint */ 877e8d5bbf7SChen-Yu Tsai for_each_available_child_of_node(port, ep) { 878e8d5bbf7SChen-Yu Tsai struct device_node *remote; 879e8d5bbf7SChen-Yu Tsai u32 reg; 880e8d5bbf7SChen-Yu Tsai 881e8d5bbf7SChen-Yu Tsai remote = of_graph_get_remote_endpoint(ep); 882e8d5bbf7SChen-Yu Tsai if (!remote) 883e8d5bbf7SChen-Yu Tsai continue; 884e8d5bbf7SChen-Yu Tsai 885e8d5bbf7SChen-Yu Tsai ret = of_property_read_u32(remote, "reg", ®); 886e8d5bbf7SChen-Yu Tsai if (ret) 887e8d5bbf7SChen-Yu Tsai continue; 888e8d5bbf7SChen-Yu Tsai 889e8d5bbf7SChen-Yu Tsai ret = reg; 890e8d5bbf7SChen-Yu Tsai } 891e8d5bbf7SChen-Yu Tsai 892e8d5bbf7SChen-Yu Tsai return ret; 893e8d5bbf7SChen-Yu Tsai } 894e8d5bbf7SChen-Yu Tsai 895e8d5bbf7SChen-Yu Tsai /* 896e8d5bbf7SChen-Yu Tsai * Once we know the TCON's id, we can look through the list of 897e8d5bbf7SChen-Yu Tsai * engines to find a matching one. We assume all engines have 898e8d5bbf7SChen-Yu Tsai * been probed and added to the list. 899e8d5bbf7SChen-Yu Tsai */ 900e8d5bbf7SChen-Yu Tsai static struct sunxi_engine *sun4i_tcon_get_engine_by_id(struct sun4i_drv *drv, 901e8d5bbf7SChen-Yu Tsai int id) 902e8d5bbf7SChen-Yu Tsai { 903e8d5bbf7SChen-Yu Tsai struct sunxi_engine *engine; 904e8d5bbf7SChen-Yu Tsai 905e8d5bbf7SChen-Yu Tsai list_for_each_entry(engine, &drv->engine_list, list) 906e8d5bbf7SChen-Yu Tsai if (engine->id == id) 907e8d5bbf7SChen-Yu Tsai return engine; 908e8d5bbf7SChen-Yu Tsai 909e8d5bbf7SChen-Yu Tsai return ERR_PTR(-EINVAL); 910e8d5bbf7SChen-Yu Tsai } 911e8d5bbf7SChen-Yu Tsai 912*cf77d79bSJernej Skrabec static bool sun4i_tcon_connected_to_tcon_top(struct device_node *node) 913*cf77d79bSJernej Skrabec { 914*cf77d79bSJernej Skrabec struct device_node *remote; 915*cf77d79bSJernej Skrabec bool ret = false; 916*cf77d79bSJernej Skrabec 917*cf77d79bSJernej Skrabec remote = of_graph_get_remote_node(node, 0, -1); 918*cf77d79bSJernej Skrabec if (remote) { 919*cf77d79bSJernej Skrabec ret = !!of_match_node(sun8i_tcon_top_of_table, remote); 920*cf77d79bSJernej Skrabec of_node_put(remote); 921*cf77d79bSJernej Skrabec } 922*cf77d79bSJernej Skrabec 923*cf77d79bSJernej Skrabec return ret; 924*cf77d79bSJernej Skrabec } 925*cf77d79bSJernej Skrabec 926*cf77d79bSJernej Skrabec static int sun4i_tcon_get_index(struct sun4i_drv *drv) 927*cf77d79bSJernej Skrabec { 928*cf77d79bSJernej Skrabec struct list_head *pos; 929*cf77d79bSJernej Skrabec int size = 0; 930*cf77d79bSJernej Skrabec 931*cf77d79bSJernej Skrabec /* 932*cf77d79bSJernej Skrabec * Because TCON is added to the list at the end of the probe 933*cf77d79bSJernej Skrabec * (after this function is called), index of the current TCON 934*cf77d79bSJernej Skrabec * will be same as current TCON list size. 935*cf77d79bSJernej Skrabec */ 936*cf77d79bSJernej Skrabec list_for_each(pos, &drv->tcon_list) 937*cf77d79bSJernej Skrabec ++size; 938*cf77d79bSJernej Skrabec 939*cf77d79bSJernej Skrabec return size; 940*cf77d79bSJernej Skrabec } 941*cf77d79bSJernej Skrabec 942e8d5bbf7SChen-Yu Tsai /* 943e8d5bbf7SChen-Yu Tsai * On SoCs with the old display pipeline design (Display Engine 1.0), 944e8d5bbf7SChen-Yu Tsai * we assumed the TCON was always tied to just one backend. However 945e8d5bbf7SChen-Yu Tsai * this proved not to be the case. On the A31, the TCON can select 946e8d5bbf7SChen-Yu Tsai * either backend as its source. On the A20 (and likely on the A10), 947e8d5bbf7SChen-Yu Tsai * the backend can choose which TCON to output to. 948e8d5bbf7SChen-Yu Tsai * 949e8d5bbf7SChen-Yu Tsai * The device tree binding says that the remote endpoint ID of any 950e8d5bbf7SChen-Yu Tsai * connection between components, up to and including the TCON, of 951e8d5bbf7SChen-Yu Tsai * the display pipeline should be equal to the actual ID of the local 952e8d5bbf7SChen-Yu Tsai * component. Thus we should be able to look at any one of the input 953e8d5bbf7SChen-Yu Tsai * connections of the TCONs, and use that connection's remote endpoint 954e8d5bbf7SChen-Yu Tsai * ID as our own. 955e8d5bbf7SChen-Yu Tsai * 956e8d5bbf7SChen-Yu Tsai * However the connections between the backend and TCON were assumed 957e8d5bbf7SChen-Yu Tsai * to be always singular, and their endpoit IDs were all incorrectly 958e8d5bbf7SChen-Yu Tsai * set to 0. This means for these old device trees, we cannot just look 959e8d5bbf7SChen-Yu Tsai * up the remote endpoint ID of a TCON input endpoint. TCON1 would be 960e8d5bbf7SChen-Yu Tsai * incorrectly identified as TCON0. 961e8d5bbf7SChen-Yu Tsai * 962e8d5bbf7SChen-Yu Tsai * This function first checks if the TCON node has 2 input endpoints. 963e8d5bbf7SChen-Yu Tsai * If so, then the device tree is a corrected version, and it will use 964e8d5bbf7SChen-Yu Tsai * sun4i_tcon_of_get_id() and sun4i_tcon_get_engine_by_id() from above 965e8d5bbf7SChen-Yu Tsai * to fetch the ID and engine directly. If not, then it is likely an 966e8d5bbf7SChen-Yu Tsai * old device trees, where the endpoint IDs were incorrect, but did not 967e8d5bbf7SChen-Yu Tsai * have endpoint connections between the backend and TCON across 968e8d5bbf7SChen-Yu Tsai * different display pipelines. It will fall back to the old method of 969e8d5bbf7SChen-Yu Tsai * traversing the of_graph to try and find a matching engine by device 970e8d5bbf7SChen-Yu Tsai * node. 971e8d5bbf7SChen-Yu Tsai * 972e8d5bbf7SChen-Yu Tsai * In the case of single display pipeline device trees, either method 973e8d5bbf7SChen-Yu Tsai * works. 974e8d5bbf7SChen-Yu Tsai */ 975e8d5bbf7SChen-Yu Tsai static struct sunxi_engine *sun4i_tcon_find_engine(struct sun4i_drv *drv, 976e8d5bbf7SChen-Yu Tsai struct device_node *node) 977e8d5bbf7SChen-Yu Tsai { 978e8d5bbf7SChen-Yu Tsai struct device_node *port; 979e8d5bbf7SChen-Yu Tsai struct sunxi_engine *engine; 980e8d5bbf7SChen-Yu Tsai 981e8d5bbf7SChen-Yu Tsai port = of_graph_get_port_by_id(node, 0); 982e8d5bbf7SChen-Yu Tsai if (!port) 983e8d5bbf7SChen-Yu Tsai return ERR_PTR(-EINVAL); 984e8d5bbf7SChen-Yu Tsai 985e8d5bbf7SChen-Yu Tsai /* 986e8d5bbf7SChen-Yu Tsai * Is this a corrected device tree with cross pipeline 987e8d5bbf7SChen-Yu Tsai * connections between the backend and TCON? 988e8d5bbf7SChen-Yu Tsai */ 989e8d5bbf7SChen-Yu Tsai if (of_get_child_count(port) > 1) { 990*cf77d79bSJernej Skrabec int id; 991*cf77d79bSJernej Skrabec 992*cf77d79bSJernej Skrabec /* 993*cf77d79bSJernej Skrabec * When pipeline has the same number of TCONs and engines which 994*cf77d79bSJernej Skrabec * are represented by frontends/backends (DE1) or mixers (DE2), 995*cf77d79bSJernej Skrabec * we match them by their respective IDs. However, if pipeline 996*cf77d79bSJernej Skrabec * contains TCON TOP, chances are that there are either more 997*cf77d79bSJernej Skrabec * TCONs than engines (R40) or TCONs with non-consecutive ids. 998*cf77d79bSJernej Skrabec * (H6). In that case it's easier just use TCON index in list 999*cf77d79bSJernej Skrabec * as an id. That means that on R40, any 2 TCONs can be enabled 1000*cf77d79bSJernej Skrabec * in DT out of 4 (there are 2 mixers). Due to the design of 1001*cf77d79bSJernej Skrabec * TCON TOP, remaining 2 TCONs can't be connected to anything 1002*cf77d79bSJernej Skrabec * anyway. 1003*cf77d79bSJernej Skrabec */ 1004*cf77d79bSJernej Skrabec if (sun4i_tcon_connected_to_tcon_top(node)) 1005*cf77d79bSJernej Skrabec id = sun4i_tcon_get_index(drv); 1006*cf77d79bSJernej Skrabec else 1007*cf77d79bSJernej Skrabec id = sun4i_tcon_of_get_id_from_port(port); 1008e8d5bbf7SChen-Yu Tsai 1009e8d5bbf7SChen-Yu Tsai /* Get our engine by matching our ID */ 1010e8d5bbf7SChen-Yu Tsai engine = sun4i_tcon_get_engine_by_id(drv, id); 1011e8d5bbf7SChen-Yu Tsai 1012e8d5bbf7SChen-Yu Tsai of_node_put(port); 1013e8d5bbf7SChen-Yu Tsai return engine; 1014e8d5bbf7SChen-Yu Tsai } 1015e8d5bbf7SChen-Yu Tsai 1016e8d5bbf7SChen-Yu Tsai /* Fallback to old method by traversing input endpoints */ 1017e8d5bbf7SChen-Yu Tsai of_node_put(port); 101849836b11SJernej Skrabec return sun4i_tcon_find_engine_traverse(drv, node, 0); 1019e8d5bbf7SChen-Yu Tsai } 1020e8d5bbf7SChen-Yu Tsai 10219026e0d1SMaxime Ripard static int sun4i_tcon_bind(struct device *dev, struct device *master, 10229026e0d1SMaxime Ripard void *data) 10239026e0d1SMaxime Ripard { 10249026e0d1SMaxime Ripard struct drm_device *drm = data; 10259026e0d1SMaxime Ripard struct sun4i_drv *drv = drm->dev_private; 102687969338SIcenowy Zheng struct sunxi_engine *engine; 1027a0c1214eSMaxime Ripard struct device_node *remote; 10289026e0d1SMaxime Ripard struct sun4i_tcon *tcon; 10296664e9dcSChen-Yu Tsai struct reset_control *edp_rstc; 1030a0c1214eSMaxime Ripard bool has_lvds_rst, has_lvds_alt, can_lvds; 10319026e0d1SMaxime Ripard int ret; 10329026e0d1SMaxime Ripard 103387969338SIcenowy Zheng engine = sun4i_tcon_find_engine(drv, dev->of_node); 103487969338SIcenowy Zheng if (IS_ERR(engine)) { 103587969338SIcenowy Zheng dev_err(dev, "Couldn't find matching engine\n"); 103680a58240SChen-Yu Tsai return -EPROBE_DEFER; 1037b317fa3bSChen-Yu Tsai } 103880a58240SChen-Yu Tsai 10399026e0d1SMaxime Ripard tcon = devm_kzalloc(dev, sizeof(*tcon), GFP_KERNEL); 10409026e0d1SMaxime Ripard if (!tcon) 10419026e0d1SMaxime Ripard return -ENOMEM; 10429026e0d1SMaxime Ripard dev_set_drvdata(dev, tcon); 10439026e0d1SMaxime Ripard tcon->drm = drm; 1044ae558110SMaxime Ripard tcon->dev = dev; 104587969338SIcenowy Zheng tcon->id = engine->id; 104691ea2f29SChen-Yu Tsai tcon->quirks = of_device_get_match_data(dev); 10479026e0d1SMaxime Ripard 10489026e0d1SMaxime Ripard tcon->lcd_rst = devm_reset_control_get(dev, "lcd"); 10499026e0d1SMaxime Ripard if (IS_ERR(tcon->lcd_rst)) { 10509026e0d1SMaxime Ripard dev_err(dev, "Couldn't get our reset line\n"); 10519026e0d1SMaxime Ripard return PTR_ERR(tcon->lcd_rst); 10529026e0d1SMaxime Ripard } 10539026e0d1SMaxime Ripard 10546664e9dcSChen-Yu Tsai if (tcon->quirks->needs_edp_reset) { 10556664e9dcSChen-Yu Tsai edp_rstc = devm_reset_control_get_shared(dev, "edp"); 10566664e9dcSChen-Yu Tsai if (IS_ERR(edp_rstc)) { 10576664e9dcSChen-Yu Tsai dev_err(dev, "Couldn't get edp reset line\n"); 10586664e9dcSChen-Yu Tsai return PTR_ERR(edp_rstc); 10596664e9dcSChen-Yu Tsai } 10606664e9dcSChen-Yu Tsai 10616664e9dcSChen-Yu Tsai ret = reset_control_deassert(edp_rstc); 10626664e9dcSChen-Yu Tsai if (ret) { 10636664e9dcSChen-Yu Tsai dev_err(dev, "Couldn't deassert edp reset line\n"); 10646664e9dcSChen-Yu Tsai return ret; 10656664e9dcSChen-Yu Tsai } 10666664e9dcSChen-Yu Tsai } 10676664e9dcSChen-Yu Tsai 10689026e0d1SMaxime Ripard /* Make sure our TCON is reset */ 1069d57294c1SChen-Yu Tsai ret = reset_control_reset(tcon->lcd_rst); 10709026e0d1SMaxime Ripard if (ret) { 10719026e0d1SMaxime Ripard dev_err(dev, "Couldn't deassert our reset line\n"); 10729026e0d1SMaxime Ripard return ret; 10739026e0d1SMaxime Ripard } 10749026e0d1SMaxime Ripard 1075e742a17cSMaxime Ripard if (tcon->quirks->supports_lvds) { 1076a0c1214eSMaxime Ripard /* 1077e742a17cSMaxime Ripard * This can only be made optional since we've had DT 1078e742a17cSMaxime Ripard * nodes without the LVDS reset properties. 1079a0c1214eSMaxime Ripard * 1080e742a17cSMaxime Ripard * If the property is missing, just disable LVDS, and 1081e742a17cSMaxime Ripard * print a warning. 1082a0c1214eSMaxime Ripard */ 1083a0c1214eSMaxime Ripard tcon->lvds_rst = devm_reset_control_get_optional(dev, "lvds"); 1084a0c1214eSMaxime Ripard if (IS_ERR(tcon->lvds_rst)) { 1085a0c1214eSMaxime Ripard dev_err(dev, "Couldn't get our reset line\n"); 1086a0c1214eSMaxime Ripard return PTR_ERR(tcon->lvds_rst); 1087a0c1214eSMaxime Ripard } else if (tcon->lvds_rst) { 1088a0c1214eSMaxime Ripard has_lvds_rst = true; 1089a0c1214eSMaxime Ripard reset_control_reset(tcon->lvds_rst); 1090a0c1214eSMaxime Ripard } else { 1091a0c1214eSMaxime Ripard has_lvds_rst = false; 1092a0c1214eSMaxime Ripard } 1093a0c1214eSMaxime Ripard 1094a0c1214eSMaxime Ripard /* 1095e742a17cSMaxime Ripard * This can only be made optional since we've had DT 1096e742a17cSMaxime Ripard * nodes without the LVDS reset properties. 1097a0c1214eSMaxime Ripard * 1098e742a17cSMaxime Ripard * If the property is missing, just disable LVDS, and 1099e742a17cSMaxime Ripard * print a warning. 1100a0c1214eSMaxime Ripard */ 1101a0c1214eSMaxime Ripard if (tcon->quirks->has_lvds_alt) { 1102a0c1214eSMaxime Ripard tcon->lvds_pll = devm_clk_get(dev, "lvds-alt"); 1103a0c1214eSMaxime Ripard if (IS_ERR(tcon->lvds_pll)) { 1104a0c1214eSMaxime Ripard if (PTR_ERR(tcon->lvds_pll) == -ENOENT) { 1105a0c1214eSMaxime Ripard has_lvds_alt = false; 1106a0c1214eSMaxime Ripard } else { 1107a0c1214eSMaxime Ripard dev_err(dev, "Couldn't get the LVDS PLL\n"); 110886a3ae58SDan Carpenter return PTR_ERR(tcon->lvds_pll); 1109a0c1214eSMaxime Ripard } 1110a0c1214eSMaxime Ripard } else { 1111a0c1214eSMaxime Ripard has_lvds_alt = true; 1112a0c1214eSMaxime Ripard } 1113a0c1214eSMaxime Ripard } 1114a0c1214eSMaxime Ripard 1115e742a17cSMaxime Ripard if (!has_lvds_rst || 1116e742a17cSMaxime Ripard (tcon->quirks->has_lvds_alt && !has_lvds_alt)) { 1117e742a17cSMaxime Ripard dev_warn(dev, "Missing LVDS properties, Please upgrade your DT\n"); 1118a0c1214eSMaxime Ripard dev_warn(dev, "LVDS output disabled\n"); 1119a0c1214eSMaxime Ripard can_lvds = false; 1120a0c1214eSMaxime Ripard } else { 1121a0c1214eSMaxime Ripard can_lvds = true; 1122a0c1214eSMaxime Ripard } 1123e742a17cSMaxime Ripard } else { 1124e742a17cSMaxime Ripard can_lvds = false; 1125e742a17cSMaxime Ripard } 1126a0c1214eSMaxime Ripard 11279026e0d1SMaxime Ripard ret = sun4i_tcon_init_clocks(dev, tcon); 11289026e0d1SMaxime Ripard if (ret) { 11299026e0d1SMaxime Ripard dev_err(dev, "Couldn't init our TCON clocks\n"); 11309026e0d1SMaxime Ripard goto err_assert_reset; 11319026e0d1SMaxime Ripard } 11329026e0d1SMaxime Ripard 11334c7f16d1SChen-Yu Tsai ret = sun4i_tcon_init_regmap(dev, tcon); 11349026e0d1SMaxime Ripard if (ret) { 11354c7f16d1SChen-Yu Tsai dev_err(dev, "Couldn't init our TCON regmap\n"); 11369026e0d1SMaxime Ripard goto err_free_clocks; 11379026e0d1SMaxime Ripard } 11389026e0d1SMaxime Ripard 113934d698f6SJernej Skrabec if (tcon->quirks->has_channel_0) { 11404c7f16d1SChen-Yu Tsai ret = sun4i_dclk_create(dev, tcon); 11414c7f16d1SChen-Yu Tsai if (ret) { 11424c7f16d1SChen-Yu Tsai dev_err(dev, "Couldn't create our TCON dot clock\n"); 11434c7f16d1SChen-Yu Tsai goto err_free_clocks; 11444c7f16d1SChen-Yu Tsai } 114534d698f6SJernej Skrabec } 11464c7f16d1SChen-Yu Tsai 11479026e0d1SMaxime Ripard ret = sun4i_tcon_init_irq(dev, tcon); 11489026e0d1SMaxime Ripard if (ret) { 11499026e0d1SMaxime Ripard dev_err(dev, "Couldn't init our TCON interrupts\n"); 11504c7f16d1SChen-Yu Tsai goto err_free_dotclock; 11519026e0d1SMaxime Ripard } 11529026e0d1SMaxime Ripard 115387969338SIcenowy Zheng tcon->crtc = sun4i_crtc_init(drm, engine, tcon); 115446cce6daSChen-Yu Tsai if (IS_ERR(tcon->crtc)) { 115546cce6daSChen-Yu Tsai dev_err(dev, "Couldn't create our CRTC\n"); 115646cce6daSChen-Yu Tsai ret = PTR_ERR(tcon->crtc); 115792411f6dSMaxime Ripard goto err_free_dotclock; 115846cce6daSChen-Yu Tsai } 115946cce6daSChen-Yu Tsai 11602a72d0c5SJernej Skrabec if (tcon->quirks->has_channel_0) { 1161a0c1214eSMaxime Ripard /* 1162a0c1214eSMaxime Ripard * If we have an LVDS panel connected to the TCON, we should 1163a0c1214eSMaxime Ripard * just probe the LVDS connector. Otherwise, just probe RGB as 1164a0c1214eSMaxime Ripard * we used to. 1165a0c1214eSMaxime Ripard */ 1166a0c1214eSMaxime Ripard remote = of_graph_get_remote_node(dev->of_node, 1, 0); 1167a0c1214eSMaxime Ripard if (of_device_is_compatible(remote, "panel-lvds")) 1168a0c1214eSMaxime Ripard if (can_lvds) 1169a0c1214eSMaxime Ripard ret = sun4i_lvds_init(drm, tcon); 1170a0c1214eSMaxime Ripard else 1171a0c1214eSMaxime Ripard ret = -EINVAL; 1172a0c1214eSMaxime Ripard else 1173b9c8506cSChen-Yu Tsai ret = sun4i_rgb_init(drm, tcon); 1174a0c1214eSMaxime Ripard of_node_put(remote); 1175a0c1214eSMaxime Ripard 117613fef095SChen-Yu Tsai if (ret < 0) 117792411f6dSMaxime Ripard goto err_free_dotclock; 11782a72d0c5SJernej Skrabec } 117913fef095SChen-Yu Tsai 118027e18de7SChen-Yu Tsai if (tcon->quirks->needs_de_be_mux) { 118127e18de7SChen-Yu Tsai /* 118227e18de7SChen-Yu Tsai * We assume there is no dynamic muxing of backends 118327e18de7SChen-Yu Tsai * and TCONs, so we select the backend with same ID. 118427e18de7SChen-Yu Tsai * 118527e18de7SChen-Yu Tsai * While dynamic selection might be interesting, since 118627e18de7SChen-Yu Tsai * the CRTC is tied to the TCON, while the layers are 118727e18de7SChen-Yu Tsai * tied to the backends, this means, we will need to 118827e18de7SChen-Yu Tsai * switch between groups of layers. There might not be 118927e18de7SChen-Yu Tsai * a way to represent this constraint in DRM. 119027e18de7SChen-Yu Tsai */ 119127e18de7SChen-Yu Tsai regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, 119227e18de7SChen-Yu Tsai SUN4I_TCON0_CTL_SRC_SEL_MASK, 119327e18de7SChen-Yu Tsai tcon->id); 119427e18de7SChen-Yu Tsai regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, 119527e18de7SChen-Yu Tsai SUN4I_TCON1_CTL_SRC_SEL_MASK, 119627e18de7SChen-Yu Tsai tcon->id); 119727e18de7SChen-Yu Tsai } 119827e18de7SChen-Yu Tsai 119980a58240SChen-Yu Tsai list_add_tail(&tcon->list, &drv->tcon_list); 120080a58240SChen-Yu Tsai 120113fef095SChen-Yu Tsai return 0; 12029026e0d1SMaxime Ripard 12034c7f16d1SChen-Yu Tsai err_free_dotclock: 120434d698f6SJernej Skrabec if (tcon->quirks->has_channel_0) 12054c7f16d1SChen-Yu Tsai sun4i_dclk_free(tcon); 12069026e0d1SMaxime Ripard err_free_clocks: 12079026e0d1SMaxime Ripard sun4i_tcon_free_clocks(tcon); 12089026e0d1SMaxime Ripard err_assert_reset: 12099026e0d1SMaxime Ripard reset_control_assert(tcon->lcd_rst); 12109026e0d1SMaxime Ripard return ret; 12119026e0d1SMaxime Ripard } 12129026e0d1SMaxime Ripard 12139026e0d1SMaxime Ripard static void sun4i_tcon_unbind(struct device *dev, struct device *master, 12149026e0d1SMaxime Ripard void *data) 12159026e0d1SMaxime Ripard { 12169026e0d1SMaxime Ripard struct sun4i_tcon *tcon = dev_get_drvdata(dev); 12179026e0d1SMaxime Ripard 121880a58240SChen-Yu Tsai list_del(&tcon->list); 121934d698f6SJernej Skrabec if (tcon->quirks->has_channel_0) 12204c7f16d1SChen-Yu Tsai sun4i_dclk_free(tcon); 12219026e0d1SMaxime Ripard sun4i_tcon_free_clocks(tcon); 12229026e0d1SMaxime Ripard } 12239026e0d1SMaxime Ripard 1224dfeb693dSJulia Lawall static const struct component_ops sun4i_tcon_ops = { 12259026e0d1SMaxime Ripard .bind = sun4i_tcon_bind, 12269026e0d1SMaxime Ripard .unbind = sun4i_tcon_unbind, 12279026e0d1SMaxime Ripard }; 12289026e0d1SMaxime Ripard 12299026e0d1SMaxime Ripard static int sun4i_tcon_probe(struct platform_device *pdev) 12309026e0d1SMaxime Ripard { 123129e57fabSMaxime Ripard struct device_node *node = pdev->dev.of_node; 123263d6310fSJernej Skrabec const struct sun4i_tcon_quirks *quirks; 1233894f5a9fSMaxime Ripard struct drm_bridge *bridge; 123429e57fabSMaxime Ripard struct drm_panel *panel; 1235ebc94461SRob Herring int ret; 123629e57fabSMaxime Ripard 123763d6310fSJernej Skrabec quirks = of_device_get_match_data(&pdev->dev); 123863d6310fSJernej Skrabec 123963d6310fSJernej Skrabec /* panels and bridges are present only on TCONs with channel 0 */ 124063d6310fSJernej Skrabec if (quirks->has_channel_0) { 1241ebc94461SRob Herring ret = drm_of_find_panel_or_bridge(node, 1, 0, &panel, &bridge); 1242ebc94461SRob Herring if (ret == -EPROBE_DEFER) 1243ebc94461SRob Herring return ret; 124463d6310fSJernej Skrabec } 124529e57fabSMaxime Ripard 12469026e0d1SMaxime Ripard return component_add(&pdev->dev, &sun4i_tcon_ops); 12479026e0d1SMaxime Ripard } 12489026e0d1SMaxime Ripard 12499026e0d1SMaxime Ripard static int sun4i_tcon_remove(struct platform_device *pdev) 12509026e0d1SMaxime Ripard { 12519026e0d1SMaxime Ripard component_del(&pdev->dev, &sun4i_tcon_ops); 12529026e0d1SMaxime Ripard 12539026e0d1SMaxime Ripard return 0; 12549026e0d1SMaxime Ripard } 12559026e0d1SMaxime Ripard 1256ad537fb2SChen-Yu Tsai /* platform specific TCON muxing callbacks */ 12574bb206bfSJonathan Liu static int sun4i_a10_tcon_set_mux(struct sun4i_tcon *tcon, 12584bb206bfSJonathan Liu const struct drm_encoder *encoder) 12594bb206bfSJonathan Liu { 12604bb206bfSJonathan Liu struct sun4i_tcon *tcon0 = sun4i_get_tcon0(encoder->dev); 12614bb206bfSJonathan Liu u32 shift; 12624bb206bfSJonathan Liu 12634bb206bfSJonathan Liu if (!tcon0) 12644bb206bfSJonathan Liu return -EINVAL; 12654bb206bfSJonathan Liu 12664bb206bfSJonathan Liu switch (encoder->encoder_type) { 12674bb206bfSJonathan Liu case DRM_MODE_ENCODER_TMDS: 12684bb206bfSJonathan Liu /* HDMI */ 12694bb206bfSJonathan Liu shift = 8; 12704bb206bfSJonathan Liu break; 12714bb206bfSJonathan Liu default: 12724bb206bfSJonathan Liu return -EINVAL; 12734bb206bfSJonathan Liu } 12744bb206bfSJonathan Liu 12754bb206bfSJonathan Liu regmap_update_bits(tcon0->regs, SUN4I_TCON_MUX_CTRL_REG, 12764bb206bfSJonathan Liu 0x3 << shift, tcon->id << shift); 12774bb206bfSJonathan Liu 12784bb206bfSJonathan Liu return 0; 12794bb206bfSJonathan Liu } 12804bb206bfSJonathan Liu 1281ad537fb2SChen-Yu Tsai static int sun5i_a13_tcon_set_mux(struct sun4i_tcon *tcon, 1282abcb8766SMaxime Ripard const struct drm_encoder *encoder) 1283ad537fb2SChen-Yu Tsai { 1284ad537fb2SChen-Yu Tsai u32 val; 1285ad537fb2SChen-Yu Tsai 1286ad537fb2SChen-Yu Tsai if (encoder->encoder_type == DRM_MODE_ENCODER_TVDAC) 1287ad537fb2SChen-Yu Tsai val = 1; 1288ad537fb2SChen-Yu Tsai else 1289ad537fb2SChen-Yu Tsai val = 0; 1290ad537fb2SChen-Yu Tsai 1291ad537fb2SChen-Yu Tsai /* 1292ad537fb2SChen-Yu Tsai * FIXME: Undocumented bits 1293ad537fb2SChen-Yu Tsai */ 1294ad537fb2SChen-Yu Tsai return regmap_write(tcon->regs, SUN4I_TCON_MUX_CTRL_REG, val); 1295ad537fb2SChen-Yu Tsai } 1296ad537fb2SChen-Yu Tsai 129767e32645SChen-Yu Tsai static int sun6i_tcon_set_mux(struct sun4i_tcon *tcon, 1298abcb8766SMaxime Ripard const struct drm_encoder *encoder) 129967e32645SChen-Yu Tsai { 130067e32645SChen-Yu Tsai struct sun4i_tcon *tcon0 = sun4i_get_tcon0(encoder->dev); 130167e32645SChen-Yu Tsai u32 shift; 130267e32645SChen-Yu Tsai 130367e32645SChen-Yu Tsai if (!tcon0) 130467e32645SChen-Yu Tsai return -EINVAL; 130567e32645SChen-Yu Tsai 130667e32645SChen-Yu Tsai switch (encoder->encoder_type) { 130767e32645SChen-Yu Tsai case DRM_MODE_ENCODER_TMDS: 130867e32645SChen-Yu Tsai /* HDMI */ 130967e32645SChen-Yu Tsai shift = 8; 131067e32645SChen-Yu Tsai break; 131167e32645SChen-Yu Tsai default: 131267e32645SChen-Yu Tsai /* TODO A31 has MIPI DSI but A31s does not */ 131367e32645SChen-Yu Tsai return -EINVAL; 131467e32645SChen-Yu Tsai } 131567e32645SChen-Yu Tsai 131667e32645SChen-Yu Tsai regmap_update_bits(tcon0->regs, SUN4I_TCON_MUX_CTRL_REG, 131767e32645SChen-Yu Tsai 0x3 << shift, tcon->id << shift); 131867e32645SChen-Yu Tsai 131967e32645SChen-Yu Tsai return 0; 132067e32645SChen-Yu Tsai } 132167e32645SChen-Yu Tsai 13224bb206bfSJonathan Liu static const struct sun4i_tcon_quirks sun4i_a10_quirks = { 132334d698f6SJernej Skrabec .has_channel_0 = true, 13244bb206bfSJonathan Liu .has_channel_1 = true, 13254bb206bfSJonathan Liu .set_mux = sun4i_a10_tcon_set_mux, 13264bb206bfSJonathan Liu }; 13274bb206bfSJonathan Liu 132891ea2f29SChen-Yu Tsai static const struct sun4i_tcon_quirks sun5i_a13_quirks = { 132934d698f6SJernej Skrabec .has_channel_0 = true, 133091ea2f29SChen-Yu Tsai .has_channel_1 = true, 1331ad537fb2SChen-Yu Tsai .set_mux = sun5i_a13_tcon_set_mux, 133291ea2f29SChen-Yu Tsai }; 133391ea2f29SChen-Yu Tsai 133493a5ec14SChen-Yu Tsai static const struct sun4i_tcon_quirks sun6i_a31_quirks = { 133534d698f6SJernej Skrabec .has_channel_0 = true, 133693a5ec14SChen-Yu Tsai .has_channel_1 = true, 1337a0c1214eSMaxime Ripard .has_lvds_alt = true, 133827e18de7SChen-Yu Tsai .needs_de_be_mux = true, 133967e32645SChen-Yu Tsai .set_mux = sun6i_tcon_set_mux, 134093a5ec14SChen-Yu Tsai }; 134193a5ec14SChen-Yu Tsai 134293a5ec14SChen-Yu Tsai static const struct sun4i_tcon_quirks sun6i_a31s_quirks = { 134334d698f6SJernej Skrabec .has_channel_0 = true, 134493a5ec14SChen-Yu Tsai .has_channel_1 = true, 134527e18de7SChen-Yu Tsai .needs_de_be_mux = true, 134693a5ec14SChen-Yu Tsai }; 134793a5ec14SChen-Yu Tsai 1348aaddb6d2SJonathan Liu static const struct sun4i_tcon_quirks sun7i_a20_quirks = { 134934d698f6SJernej Skrabec .has_channel_0 = true, 1350aaddb6d2SJonathan Liu .has_channel_1 = true, 1351aaddb6d2SJonathan Liu /* Same display pipeline structure as A10 */ 1352aaddb6d2SJonathan Liu .set_mux = sun4i_a10_tcon_set_mux, 1353aaddb6d2SJonathan Liu }; 1354aaddb6d2SJonathan Liu 135591ea2f29SChen-Yu Tsai static const struct sun4i_tcon_quirks sun8i_a33_quirks = { 135634d698f6SJernej Skrabec .has_channel_0 = true, 1357a0c1214eSMaxime Ripard .has_lvds_alt = true, 135891ea2f29SChen-Yu Tsai }; 135991ea2f29SChen-Yu Tsai 13602f0d7bb1SMaxime Ripard static const struct sun4i_tcon_quirks sun8i_a83t_lcd_quirks = { 1361e742a17cSMaxime Ripard .supports_lvds = true, 136234d698f6SJernej Skrabec .has_channel_0 = true, 13632f0d7bb1SMaxime Ripard }; 13642f0d7bb1SMaxime Ripard 136505adc89bSJernej Skrabec static const struct sun4i_tcon_quirks sun8i_a83t_tv_quirks = { 136605adc89bSJernej Skrabec .has_channel_1 = true, 136705adc89bSJernej Skrabec }; 136805adc89bSJernej Skrabec 13691a0edb3fSIcenowy Zheng static const struct sun4i_tcon_quirks sun8i_v3s_quirks = { 137034d698f6SJernej Skrabec .has_channel_0 = true, 13711a0edb3fSIcenowy Zheng }; 13721a0edb3fSIcenowy Zheng 13736664e9dcSChen-Yu Tsai static const struct sun4i_tcon_quirks sun9i_a80_tcon_lcd_quirks = { 13746664e9dcSChen-Yu Tsai .has_channel_0 = true, 13756664e9dcSChen-Yu Tsai .needs_edp_reset = true, 13766664e9dcSChen-Yu Tsai }; 13776664e9dcSChen-Yu Tsai 13786664e9dcSChen-Yu Tsai static const struct sun4i_tcon_quirks sun9i_a80_tcon_tv_quirks = { 13796664e9dcSChen-Yu Tsai .has_channel_1 = true, 13806664e9dcSChen-Yu Tsai .needs_edp_reset = true, 13816664e9dcSChen-Yu Tsai }; 13826664e9dcSChen-Yu Tsai 1383ff71c2cfSChen-Yu Tsai /* sun4i_drv uses this list to check if a device node is a TCON */ 1384ff71c2cfSChen-Yu Tsai const struct of_device_id sun4i_tcon_of_table[] = { 13854bb206bfSJonathan Liu { .compatible = "allwinner,sun4i-a10-tcon", .data = &sun4i_a10_quirks }, 138691ea2f29SChen-Yu Tsai { .compatible = "allwinner,sun5i-a13-tcon", .data = &sun5i_a13_quirks }, 138793a5ec14SChen-Yu Tsai { .compatible = "allwinner,sun6i-a31-tcon", .data = &sun6i_a31_quirks }, 138893a5ec14SChen-Yu Tsai { .compatible = "allwinner,sun6i-a31s-tcon", .data = &sun6i_a31s_quirks }, 1389aaddb6d2SJonathan Liu { .compatible = "allwinner,sun7i-a20-tcon", .data = &sun7i_a20_quirks }, 139091ea2f29SChen-Yu Tsai { .compatible = "allwinner,sun8i-a33-tcon", .data = &sun8i_a33_quirks }, 13912f0d7bb1SMaxime Ripard { .compatible = "allwinner,sun8i-a83t-tcon-lcd", .data = &sun8i_a83t_lcd_quirks }, 139205adc89bSJernej Skrabec { .compatible = "allwinner,sun8i-a83t-tcon-tv", .data = &sun8i_a83t_tv_quirks }, 13931a0edb3fSIcenowy Zheng { .compatible = "allwinner,sun8i-v3s-tcon", .data = &sun8i_v3s_quirks }, 13946664e9dcSChen-Yu Tsai { .compatible = "allwinner,sun9i-a80-tcon-lcd", .data = &sun9i_a80_tcon_lcd_quirks }, 13956664e9dcSChen-Yu Tsai { .compatible = "allwinner,sun9i-a80-tcon-tv", .data = &sun9i_a80_tcon_tv_quirks }, 13969026e0d1SMaxime Ripard { } 13979026e0d1SMaxime Ripard }; 13989026e0d1SMaxime Ripard MODULE_DEVICE_TABLE(of, sun4i_tcon_of_table); 1399ff71c2cfSChen-Yu Tsai EXPORT_SYMBOL(sun4i_tcon_of_table); 14009026e0d1SMaxime Ripard 14019026e0d1SMaxime Ripard static struct platform_driver sun4i_tcon_platform_driver = { 14029026e0d1SMaxime Ripard .probe = sun4i_tcon_probe, 14039026e0d1SMaxime Ripard .remove = sun4i_tcon_remove, 14049026e0d1SMaxime Ripard .driver = { 14059026e0d1SMaxime Ripard .name = "sun4i-tcon", 14069026e0d1SMaxime Ripard .of_match_table = sun4i_tcon_of_table, 14079026e0d1SMaxime Ripard }, 14089026e0d1SMaxime Ripard }; 14099026e0d1SMaxime Ripard module_platform_driver(sun4i_tcon_platform_driver); 14109026e0d1SMaxime Ripard 14119026e0d1SMaxime Ripard MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>"); 14129026e0d1SMaxime Ripard MODULE_DESCRIPTION("Allwinner A10 Timing Controller Driver"); 14139026e0d1SMaxime Ripard MODULE_LICENSE("GPL"); 1414