xref: /openbmc/linux/drivers/gpu/drm/sun4i/sun4i_tcon.c (revision 1e612a0f62febce70da35891f1b9a3cc270d4af1)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
29026e0d1SMaxime Ripard /*
39026e0d1SMaxime Ripard  * Copyright (C) 2015 Free Electrons
49026e0d1SMaxime Ripard  * Copyright (C) 2015 NextThing Co
59026e0d1SMaxime Ripard  *
69026e0d1SMaxime Ripard  * Maxime Ripard <maxime.ripard@free-electrons.com>
79026e0d1SMaxime Ripard  */
89026e0d1SMaxime Ripard 
99026e0d1SMaxime Ripard #include <drm/drmP.h>
109026e0d1SMaxime Ripard #include <drm/drm_atomic_helper.h>
11f11adcecSJonathan Liu #include <drm/drm_connector.h>
129026e0d1SMaxime Ripard #include <drm/drm_crtc.h>
13ad537fb2SChen-Yu Tsai #include <drm/drm_encoder.h>
149026e0d1SMaxime Ripard #include <drm/drm_modes.h>
15ebc94461SRob Herring #include <drm/drm_of.h>
16490cda5aSGiulio Benetti #include <drm/drm_panel.h>
17fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h>
189026e0d1SMaxime Ripard 
19ad537fb2SChen-Yu Tsai #include <uapi/drm/drm_mode.h>
20ad537fb2SChen-Yu Tsai 
219026e0d1SMaxime Ripard #include <linux/component.h>
229026e0d1SMaxime Ripard #include <linux/ioport.h>
239026e0d1SMaxime Ripard #include <linux/of_address.h>
2491ea2f29SChen-Yu Tsai #include <linux/of_device.h>
259026e0d1SMaxime Ripard #include <linux/of_irq.h>
269026e0d1SMaxime Ripard #include <linux/regmap.h>
279026e0d1SMaxime Ripard #include <linux/reset.h>
289026e0d1SMaxime Ripard 
299026e0d1SMaxime Ripard #include "sun4i_crtc.h"
309026e0d1SMaxime Ripard #include "sun4i_dotclock.h"
319026e0d1SMaxime Ripard #include "sun4i_drv.h"
32a0c1214eSMaxime Ripard #include "sun4i_lvds.h"
3329e57fabSMaxime Ripard #include "sun4i_rgb.h"
349026e0d1SMaxime Ripard #include "sun4i_tcon.h"
35a08fc7c8SMaxime Ripard #include "sun6i_mipi_dsi.h"
36cf77d79bSJernej Skrabec #include "sun8i_tcon_top.h"
3787969338SIcenowy Zheng #include "sunxi_engine.h"
389026e0d1SMaxime Ripard 
39a0c1214eSMaxime Ripard static struct drm_connector *sun4i_tcon_get_connector(const struct drm_encoder *encoder)
40a0c1214eSMaxime Ripard {
41a0c1214eSMaxime Ripard 	struct drm_connector *connector;
42a0c1214eSMaxime Ripard 	struct drm_connector_list_iter iter;
43a0c1214eSMaxime Ripard 
44a0c1214eSMaxime Ripard 	drm_connector_list_iter_begin(encoder->dev, &iter);
45a0c1214eSMaxime Ripard 	drm_for_each_connector_iter(connector, &iter)
46a0c1214eSMaxime Ripard 		if (connector->encoder == encoder) {
47a0c1214eSMaxime Ripard 			drm_connector_list_iter_end(&iter);
48a0c1214eSMaxime Ripard 			return connector;
49a0c1214eSMaxime Ripard 		}
50a0c1214eSMaxime Ripard 	drm_connector_list_iter_end(&iter);
51a0c1214eSMaxime Ripard 
52a0c1214eSMaxime Ripard 	return NULL;
53a0c1214eSMaxime Ripard }
54a0c1214eSMaxime Ripard 
55a0c1214eSMaxime Ripard static int sun4i_tcon_get_pixel_depth(const struct drm_encoder *encoder)
56a0c1214eSMaxime Ripard {
57a0c1214eSMaxime Ripard 	struct drm_connector *connector;
58a0c1214eSMaxime Ripard 	struct drm_display_info *info;
59a0c1214eSMaxime Ripard 
60a0c1214eSMaxime Ripard 	connector = sun4i_tcon_get_connector(encoder);
61a0c1214eSMaxime Ripard 	if (!connector)
62a0c1214eSMaxime Ripard 		return -EINVAL;
63a0c1214eSMaxime Ripard 
64a0c1214eSMaxime Ripard 	info = &connector->display_info;
65a0c1214eSMaxime Ripard 	if (info->num_bus_formats != 1)
66a0c1214eSMaxime Ripard 		return -EINVAL;
67a0c1214eSMaxime Ripard 
68a0c1214eSMaxime Ripard 	switch (info->bus_formats[0]) {
69a0c1214eSMaxime Ripard 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
70a0c1214eSMaxime Ripard 		return 18;
71a0c1214eSMaxime Ripard 
72a0c1214eSMaxime Ripard 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
73a0c1214eSMaxime Ripard 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
74a0c1214eSMaxime Ripard 		return 24;
75a0c1214eSMaxime Ripard 	}
76a0c1214eSMaxime Ripard 
77a0c1214eSMaxime Ripard 	return -EINVAL;
78a0c1214eSMaxime Ripard }
79a0c1214eSMaxime Ripard 
8045e88f99SMaxime Ripard static void sun4i_tcon_channel_set_status(struct sun4i_tcon *tcon, int channel,
8145e88f99SMaxime Ripard 					  bool enabled)
829026e0d1SMaxime Ripard {
8345e88f99SMaxime Ripard 	struct clk *clk;
849026e0d1SMaxime Ripard 
8545e88f99SMaxime Ripard 	switch (channel) {
8645e88f99SMaxime Ripard 	case 0:
8734d698f6SJernej Skrabec 		WARN_ON(!tcon->quirks->has_channel_0);
889026e0d1SMaxime Ripard 		regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG,
899026e0d1SMaxime Ripard 				   SUN4I_TCON0_CTL_TCON_ENABLE,
9045e88f99SMaxime Ripard 				   enabled ? SUN4I_TCON0_CTL_TCON_ENABLE : 0);
9145e88f99SMaxime Ripard 		clk = tcon->dclk;
9245e88f99SMaxime Ripard 		break;
9345e88f99SMaxime Ripard 	case 1:
9491ea2f29SChen-Yu Tsai 		WARN_ON(!tcon->quirks->has_channel_1);
959026e0d1SMaxime Ripard 		regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG,
969026e0d1SMaxime Ripard 				   SUN4I_TCON1_CTL_TCON_ENABLE,
9745e88f99SMaxime Ripard 				   enabled ? SUN4I_TCON1_CTL_TCON_ENABLE : 0);
9845e88f99SMaxime Ripard 		clk = tcon->sclk1;
9945e88f99SMaxime Ripard 		break;
10045e88f99SMaxime Ripard 	default:
10145e88f99SMaxime Ripard 		DRM_WARN("Unknown channel... doing nothing\n");
10245e88f99SMaxime Ripard 		return;
1039026e0d1SMaxime Ripard 	}
10445e88f99SMaxime Ripard 
105f3e5feebSJernej Skrabec 	if (enabled) {
10645e88f99SMaxime Ripard 		clk_prepare_enable(clk);
1077035046dSOndrej Jirman 		clk_rate_exclusive_get(clk);
108f3e5feebSJernej Skrabec 	} else {
109f3e5feebSJernej Skrabec 		clk_rate_exclusive_put(clk);
11045e88f99SMaxime Ripard 		clk_disable_unprepare(clk);
11145e88f99SMaxime Ripard 	}
112f3e5feebSJernej Skrabec }
11345e88f99SMaxime Ripard 
114a0c1214eSMaxime Ripard static void sun4i_tcon_lvds_set_status(struct sun4i_tcon *tcon,
115a0c1214eSMaxime Ripard 				       const struct drm_encoder *encoder,
116a0c1214eSMaxime Ripard 				       bool enabled)
117a0c1214eSMaxime Ripard {
118a0c1214eSMaxime Ripard 	if (enabled) {
119a0c1214eSMaxime Ripard 		u8 val;
120a0c1214eSMaxime Ripard 
121a0c1214eSMaxime Ripard 		regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_IF_REG,
122a0c1214eSMaxime Ripard 				   SUN4I_TCON0_LVDS_IF_EN,
123a0c1214eSMaxime Ripard 				   SUN4I_TCON0_LVDS_IF_EN);
124a0c1214eSMaxime Ripard 
125a0c1214eSMaxime Ripard 		/*
126a0c1214eSMaxime Ripard 		 * As their name suggest, these values only apply to the A31
127a0c1214eSMaxime Ripard 		 * and later SoCs. We'll have to rework this when merging
128a0c1214eSMaxime Ripard 		 * support for the older SoCs.
129a0c1214eSMaxime Ripard 		 */
130a0c1214eSMaxime Ripard 		regmap_write(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
131a0c1214eSMaxime Ripard 			     SUN6I_TCON0_LVDS_ANA0_C(2) |
132a0c1214eSMaxime Ripard 			     SUN6I_TCON0_LVDS_ANA0_V(3) |
133a0c1214eSMaxime Ripard 			     SUN6I_TCON0_LVDS_ANA0_PD(2) |
134a0c1214eSMaxime Ripard 			     SUN6I_TCON0_LVDS_ANA0_EN_LDO);
135a0c1214eSMaxime Ripard 		udelay(2);
136a0c1214eSMaxime Ripard 
137a0c1214eSMaxime Ripard 		regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
138a0c1214eSMaxime Ripard 				   SUN6I_TCON0_LVDS_ANA0_EN_MB,
139a0c1214eSMaxime Ripard 				   SUN6I_TCON0_LVDS_ANA0_EN_MB);
140a0c1214eSMaxime Ripard 		udelay(2);
141a0c1214eSMaxime Ripard 
142a0c1214eSMaxime Ripard 		regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
143a0c1214eSMaxime Ripard 				   SUN6I_TCON0_LVDS_ANA0_EN_DRVC,
144a0c1214eSMaxime Ripard 				   SUN6I_TCON0_LVDS_ANA0_EN_DRVC);
145a0c1214eSMaxime Ripard 
146a0c1214eSMaxime Ripard 		if (sun4i_tcon_get_pixel_depth(encoder) == 18)
147a0c1214eSMaxime Ripard 			val = 7;
148a0c1214eSMaxime Ripard 		else
149a0c1214eSMaxime Ripard 			val = 0xf;
150a0c1214eSMaxime Ripard 
151a0c1214eSMaxime Ripard 		regmap_write_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
152a0c1214eSMaxime Ripard 				  SUN6I_TCON0_LVDS_ANA0_EN_DRVD(0xf),
153a0c1214eSMaxime Ripard 				  SUN6I_TCON0_LVDS_ANA0_EN_DRVD(val));
154a0c1214eSMaxime Ripard 	} else {
155a0c1214eSMaxime Ripard 		regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_IF_REG,
156a0c1214eSMaxime Ripard 				   SUN4I_TCON0_LVDS_IF_EN, 0);
157a0c1214eSMaxime Ripard 	}
158a0c1214eSMaxime Ripard }
159a0c1214eSMaxime Ripard 
16045e88f99SMaxime Ripard void sun4i_tcon_set_status(struct sun4i_tcon *tcon,
16145e88f99SMaxime Ripard 			   const struct drm_encoder *encoder,
16245e88f99SMaxime Ripard 			   bool enabled)
16345e88f99SMaxime Ripard {
164a0c1214eSMaxime Ripard 	bool is_lvds = false;
16545e88f99SMaxime Ripard 	int channel;
16645e88f99SMaxime Ripard 
16745e88f99SMaxime Ripard 	switch (encoder->encoder_type) {
168a0c1214eSMaxime Ripard 	case DRM_MODE_ENCODER_LVDS:
169a0c1214eSMaxime Ripard 		is_lvds = true;
170a0c1214eSMaxime Ripard 		/* Fallthrough */
171a08fc7c8SMaxime Ripard 	case DRM_MODE_ENCODER_DSI:
17245e88f99SMaxime Ripard 	case DRM_MODE_ENCODER_NONE:
17345e88f99SMaxime Ripard 		channel = 0;
17445e88f99SMaxime Ripard 		break;
17545e88f99SMaxime Ripard 	case DRM_MODE_ENCODER_TMDS:
17645e88f99SMaxime Ripard 	case DRM_MODE_ENCODER_TVDAC:
17745e88f99SMaxime Ripard 		channel = 1;
17845e88f99SMaxime Ripard 		break;
17945e88f99SMaxime Ripard 	default:
18045e88f99SMaxime Ripard 		DRM_DEBUG_DRIVER("Unknown encoder type, doing nothing...\n");
18145e88f99SMaxime Ripard 		return;
18245e88f99SMaxime Ripard 	}
18345e88f99SMaxime Ripard 
184a0c1214eSMaxime Ripard 	if (is_lvds && !enabled)
185a0c1214eSMaxime Ripard 		sun4i_tcon_lvds_set_status(tcon, encoder, false);
186a0c1214eSMaxime Ripard 
18745e88f99SMaxime Ripard 	regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG,
18845e88f99SMaxime Ripard 			   SUN4I_TCON_GCTL_TCON_ENABLE,
18945e88f99SMaxime Ripard 			   enabled ? SUN4I_TCON_GCTL_TCON_ENABLE : 0);
19045e88f99SMaxime Ripard 
191a0c1214eSMaxime Ripard 	if (is_lvds && enabled)
192a0c1214eSMaxime Ripard 		sun4i_tcon_lvds_set_status(tcon, encoder, true);
193a0c1214eSMaxime Ripard 
19445e88f99SMaxime Ripard 	sun4i_tcon_channel_set_status(tcon, channel, enabled);
19545e88f99SMaxime Ripard }
1969026e0d1SMaxime Ripard 
1979026e0d1SMaxime Ripard void sun4i_tcon_enable_vblank(struct sun4i_tcon *tcon, bool enable)
1989026e0d1SMaxime Ripard {
1999026e0d1SMaxime Ripard 	u32 mask, val = 0;
2009026e0d1SMaxime Ripard 
2019026e0d1SMaxime Ripard 	DRM_DEBUG_DRIVER("%sabling VBLANK interrupt\n", enable ? "En" : "Dis");
2029026e0d1SMaxime Ripard 
2039026e0d1SMaxime Ripard 	mask = SUN4I_TCON_GINT0_VBLANK_ENABLE(0) |
204a493ceaeSMaxime Ripard 		SUN4I_TCON_GINT0_VBLANK_ENABLE(1) |
205a493ceaeSMaxime Ripard 		SUN4I_TCON_GINT0_TCON0_TRI_FINISH_ENABLE;
2069026e0d1SMaxime Ripard 
2079026e0d1SMaxime Ripard 	if (enable)
2089026e0d1SMaxime Ripard 		val = mask;
2099026e0d1SMaxime Ripard 
2109026e0d1SMaxime Ripard 	regmap_update_bits(tcon->regs, SUN4I_TCON_GINT0_REG, mask, val);
2119026e0d1SMaxime Ripard }
2129026e0d1SMaxime Ripard EXPORT_SYMBOL(sun4i_tcon_enable_vblank);
2139026e0d1SMaxime Ripard 
21467e32645SChen-Yu Tsai /*
21567e32645SChen-Yu Tsai  * This function is a helper for TCON output muxing. The TCON output
21667e32645SChen-Yu Tsai  * muxing control register in earlier SoCs (without the TCON TOP block)
21767e32645SChen-Yu Tsai  * are located in TCON0. This helper returns a pointer to TCON0's
21867e32645SChen-Yu Tsai  * sun4i_tcon structure, or NULL if not found.
21967e32645SChen-Yu Tsai  */
22067e32645SChen-Yu Tsai static struct sun4i_tcon *sun4i_get_tcon0(struct drm_device *drm)
22167e32645SChen-Yu Tsai {
22267e32645SChen-Yu Tsai 	struct sun4i_drv *drv = drm->dev_private;
22367e32645SChen-Yu Tsai 	struct sun4i_tcon *tcon;
22467e32645SChen-Yu Tsai 
22567e32645SChen-Yu Tsai 	list_for_each_entry(tcon, &drv->tcon_list, list)
22667e32645SChen-Yu Tsai 		if (tcon->id == 0)
22767e32645SChen-Yu Tsai 			return tcon;
22867e32645SChen-Yu Tsai 
22967e32645SChen-Yu Tsai 	dev_warn(drm->dev,
23067e32645SChen-Yu Tsai 		 "TCON0 not found, display output muxing may not work\n");
23167e32645SChen-Yu Tsai 
23267e32645SChen-Yu Tsai 	return NULL;
23367e32645SChen-Yu Tsai }
23467e32645SChen-Yu Tsai 
2351f2f0599SYueHaibing static void sun4i_tcon_set_mux(struct sun4i_tcon *tcon, int channel,
236abcb8766SMaxime Ripard 			       const struct drm_encoder *encoder)
237f8c73f4fSMaxime Ripard {
238ad537fb2SChen-Yu Tsai 	int ret = -ENOTSUPP;
239b7cb9b91SMaxime Ripard 
240ad537fb2SChen-Yu Tsai 	if (tcon->quirks->set_mux)
241ad537fb2SChen-Yu Tsai 		ret = tcon->quirks->set_mux(tcon, encoder);
242f8c73f4fSMaxime Ripard 
243ad537fb2SChen-Yu Tsai 	DRM_DEBUG_DRIVER("Muxing encoder %s to CRTC %s: %d\n",
244ad537fb2SChen-Yu Tsai 			 encoder->name, encoder->crtc->name, ret);
245f8c73f4fSMaxime Ripard }
246f8c73f4fSMaxime Ripard 
247961c645cSMaxime Ripard static int sun4i_tcon_get_clk_delay(const struct drm_display_mode *mode,
2489026e0d1SMaxime Ripard 				    int channel)
2499026e0d1SMaxime Ripard {
2509026e0d1SMaxime Ripard 	int delay = mode->vtotal - mode->vdisplay;
2519026e0d1SMaxime Ripard 
2529026e0d1SMaxime Ripard 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2539026e0d1SMaxime Ripard 		delay /= 2;
2549026e0d1SMaxime Ripard 
2559026e0d1SMaxime Ripard 	if (channel == 1)
2569026e0d1SMaxime Ripard 		delay -= 2;
2579026e0d1SMaxime Ripard 
2589026e0d1SMaxime Ripard 	delay = min(delay, 30);
2599026e0d1SMaxime Ripard 
2609026e0d1SMaxime Ripard 	DRM_DEBUG_DRIVER("TCON %d clock delay %u\n", channel, delay);
2619026e0d1SMaxime Ripard 
2629026e0d1SMaxime Ripard 	return delay;
2639026e0d1SMaxime Ripard }
2649026e0d1SMaxime Ripard 
265ba19c537SMaxime Ripard static void sun4i_tcon0_mode_set_common(struct sun4i_tcon *tcon,
266ba19c537SMaxime Ripard 					const struct drm_display_mode *mode)
267ba19c537SMaxime Ripard {
268ba19c537SMaxime Ripard 	/* Configure the dot clock */
269ba19c537SMaxime Ripard 	clk_set_rate(tcon->dclk, mode->crtc_clock * 1000);
270ba19c537SMaxime Ripard 
271ba19c537SMaxime Ripard 	/* Set the resolution */
272ba19c537SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_BASIC0_REG,
273ba19c537SMaxime Ripard 		     SUN4I_TCON0_BASIC0_X(mode->crtc_hdisplay) |
274ba19c537SMaxime Ripard 		     SUN4I_TCON0_BASIC0_Y(mode->crtc_vdisplay));
275ba19c537SMaxime Ripard }
276ba19c537SMaxime Ripard 
277f11adcecSJonathan Liu static void sun4i_tcon0_mode_set_dithering(struct sun4i_tcon *tcon,
278f11adcecSJonathan Liu 					   const struct drm_connector *connector)
279f11adcecSJonathan Liu {
280f11adcecSJonathan Liu 	u32 bus_format = 0;
281f11adcecSJonathan Liu 	u32 val = 0;
282f11adcecSJonathan Liu 
283f11adcecSJonathan Liu 	/* XXX Would this ever happen? */
284f11adcecSJonathan Liu 	if (!connector)
285f11adcecSJonathan Liu 		return;
286f11adcecSJonathan Liu 
287f11adcecSJonathan Liu 	/*
288f11adcecSJonathan Liu 	 * FIXME: Undocumented bits
289f11adcecSJonathan Liu 	 *
290f11adcecSJonathan Liu 	 * The whole dithering process and these parameters are not
291f11adcecSJonathan Liu 	 * explained in the vendor documents or BSP kernel code.
292f11adcecSJonathan Liu 	 */
293f11adcecSJonathan Liu 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_PR_REG, 0x11111111);
294f11adcecSJonathan Liu 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_PG_REG, 0x11111111);
295f11adcecSJonathan Liu 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_PB_REG, 0x11111111);
296f11adcecSJonathan Liu 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_LR_REG, 0x11111111);
297f11adcecSJonathan Liu 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_LG_REG, 0x11111111);
298f11adcecSJonathan Liu 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_LB_REG, 0x11111111);
299f11adcecSJonathan Liu 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_TBL0_REG, 0x01010000);
300f11adcecSJonathan Liu 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_TBL1_REG, 0x15151111);
301f11adcecSJonathan Liu 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_TBL2_REG, 0x57575555);
302f11adcecSJonathan Liu 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_TBL3_REG, 0x7f7f7777);
303f11adcecSJonathan Liu 
304f11adcecSJonathan Liu 	/* Do dithering if panel only supports 6 bits per color */
305f11adcecSJonathan Liu 	if (connector->display_info.bpc == 6)
306f11adcecSJonathan Liu 		val |= SUN4I_TCON0_FRM_CTL_EN;
307f11adcecSJonathan Liu 
308f11adcecSJonathan Liu 	if (connector->display_info.num_bus_formats == 1)
309f11adcecSJonathan Liu 		bus_format = connector->display_info.bus_formats[0];
310f11adcecSJonathan Liu 
311f11adcecSJonathan Liu 	/* Check the connection format */
312f11adcecSJonathan Liu 	switch (bus_format) {
313f11adcecSJonathan Liu 	case MEDIA_BUS_FMT_RGB565_1X16:
314f11adcecSJonathan Liu 		/* R and B components are only 5 bits deep */
315f11adcecSJonathan Liu 		val |= SUN4I_TCON0_FRM_CTL_MODE_R;
316f11adcecSJonathan Liu 		val |= SUN4I_TCON0_FRM_CTL_MODE_B;
317f11adcecSJonathan Liu 	case MEDIA_BUS_FMT_RGB666_1X18:
318f11adcecSJonathan Liu 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
319f11adcecSJonathan Liu 		/* Fall through: enable dithering */
320f11adcecSJonathan Liu 		val |= SUN4I_TCON0_FRM_CTL_EN;
321f11adcecSJonathan Liu 		break;
322f11adcecSJonathan Liu 	}
323f11adcecSJonathan Liu 
324f11adcecSJonathan Liu 	/* Write dithering settings */
325f11adcecSJonathan Liu 	regmap_write(tcon->regs, SUN4I_TCON_FRM_CTL_REG, val);
326f11adcecSJonathan Liu }
327f11adcecSJonathan Liu 
328a08fc7c8SMaxime Ripard static void sun4i_tcon0_mode_set_cpu(struct sun4i_tcon *tcon,
32979891d56SChen-Yu Tsai 				     const struct drm_encoder *encoder,
330a08fc7c8SMaxime Ripard 				     const struct drm_display_mode *mode)
331a08fc7c8SMaxime Ripard {
33279891d56SChen-Yu Tsai 	/* TODO support normal CPU interface modes */
33379891d56SChen-Yu Tsai 	struct sun6i_dsi *dsi = encoder_to_sun6i_dsi(encoder);
33479891d56SChen-Yu Tsai 	struct mipi_dsi_device *device = dsi->device;
335a08fc7c8SMaxime Ripard 	u8 bpp = mipi_dsi_pixel_format_to_bpp(device->format);
336a08fc7c8SMaxime Ripard 	u8 lanes = device->lanes;
337a08fc7c8SMaxime Ripard 	u32 block_space, start_delay;
338a08fc7c8SMaxime Ripard 	u32 tcon_div;
339a08fc7c8SMaxime Ripard 
34085fb3526SMaxime Ripard 	tcon->dclk_min_div = SUN6I_DSI_TCON_DIV;
34185fb3526SMaxime Ripard 	tcon->dclk_max_div = SUN6I_DSI_TCON_DIV;
342a08fc7c8SMaxime Ripard 
343a08fc7c8SMaxime Ripard 	sun4i_tcon0_mode_set_common(tcon, mode);
344a08fc7c8SMaxime Ripard 
345f11adcecSJonathan Liu 	/* Set dithering if needed */
346f11adcecSJonathan Liu 	sun4i_tcon0_mode_set_dithering(tcon, sun4i_tcon_get_connector(encoder));
347f11adcecSJonathan Liu 
348a08fc7c8SMaxime Ripard 	regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG,
349a08fc7c8SMaxime Ripard 			   SUN4I_TCON0_CTL_IF_MASK,
350a08fc7c8SMaxime Ripard 			   SUN4I_TCON0_CTL_IF_8080);
351a08fc7c8SMaxime Ripard 
352a08fc7c8SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON_ECC_FIFO_REG,
353a08fc7c8SMaxime Ripard 		     SUN4I_TCON_ECC_FIFO_EN);
354a08fc7c8SMaxime Ripard 
355a08fc7c8SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_CPU_IF_REG,
356a08fc7c8SMaxime Ripard 		     SUN4I_TCON0_CPU_IF_MODE_DSI |
357a08fc7c8SMaxime Ripard 		     SUN4I_TCON0_CPU_IF_TRI_FIFO_FLUSH |
358a08fc7c8SMaxime Ripard 		     SUN4I_TCON0_CPU_IF_TRI_FIFO_EN |
359a08fc7c8SMaxime Ripard 		     SUN4I_TCON0_CPU_IF_TRI_EN);
360a08fc7c8SMaxime Ripard 
361a08fc7c8SMaxime Ripard 	/*
362a08fc7c8SMaxime Ripard 	 * This looks suspicious, but it works...
363a08fc7c8SMaxime Ripard 	 *
364a08fc7c8SMaxime Ripard 	 * The datasheet says that this should be set higher than 20 *
365a08fc7c8SMaxime Ripard 	 * pixel cycle, but it's not clear what a pixel cycle is.
366a08fc7c8SMaxime Ripard 	 */
367a08fc7c8SMaxime Ripard 	regmap_read(tcon->regs, SUN4I_TCON0_DCLK_REG, &tcon_div);
368a08fc7c8SMaxime Ripard 	tcon_div &= GENMASK(6, 0);
369a08fc7c8SMaxime Ripard 	block_space = mode->htotal * bpp / (tcon_div * lanes);
370a08fc7c8SMaxime Ripard 	block_space -= mode->hdisplay + 40;
371a08fc7c8SMaxime Ripard 
372a08fc7c8SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_CPU_TRI0_REG,
373a08fc7c8SMaxime Ripard 		     SUN4I_TCON0_CPU_TRI0_BLOCK_SPACE(block_space) |
374a08fc7c8SMaxime Ripard 		     SUN4I_TCON0_CPU_TRI0_BLOCK_SIZE(mode->hdisplay));
375a08fc7c8SMaxime Ripard 
376a08fc7c8SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_CPU_TRI1_REG,
377a08fc7c8SMaxime Ripard 		     SUN4I_TCON0_CPU_TRI1_BLOCK_NUM(mode->vdisplay));
378a08fc7c8SMaxime Ripard 
379a08fc7c8SMaxime Ripard 	start_delay = (mode->crtc_vtotal - mode->crtc_vdisplay - 10 - 1);
380a08fc7c8SMaxime Ripard 	start_delay = start_delay * mode->crtc_htotal * 149;
381a08fc7c8SMaxime Ripard 	start_delay = start_delay / (mode->crtc_clock / 1000) / 8;
382a08fc7c8SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_CPU_TRI2_REG,
383a08fc7c8SMaxime Ripard 		     SUN4I_TCON0_CPU_TRI2_TRANS_START_SET(10) |
384a08fc7c8SMaxime Ripard 		     SUN4I_TCON0_CPU_TRI2_START_DELAY(start_delay));
385a08fc7c8SMaxime Ripard 
386a08fc7c8SMaxime Ripard 	/*
387a08fc7c8SMaxime Ripard 	 * The Allwinner BSP has a comment that the period should be
388a08fc7c8SMaxime Ripard 	 * the display clock * 15, but uses an hardcoded 3000...
389a08fc7c8SMaxime Ripard 	 */
390a08fc7c8SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON_SAFE_PERIOD_REG,
391a08fc7c8SMaxime Ripard 		     SUN4I_TCON_SAFE_PERIOD_NUM(3000) |
392a08fc7c8SMaxime Ripard 		     SUN4I_TCON_SAFE_PERIOD_MODE(3));
393a08fc7c8SMaxime Ripard 
394a08fc7c8SMaxime Ripard 	/* Enable the output on the pins */
395a08fc7c8SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG,
396a08fc7c8SMaxime Ripard 		     0xe0000000);
397a08fc7c8SMaxime Ripard }
398a08fc7c8SMaxime Ripard 
399a0c1214eSMaxime Ripard static void sun4i_tcon0_mode_set_lvds(struct sun4i_tcon *tcon,
400a0c1214eSMaxime Ripard 				      const struct drm_encoder *encoder,
401a0c1214eSMaxime Ripard 				      const struct drm_display_mode *mode)
402a0c1214eSMaxime Ripard {
403a0c1214eSMaxime Ripard 	unsigned int bp;
404a0c1214eSMaxime Ripard 	u8 clk_delay;
405a0c1214eSMaxime Ripard 	u32 reg, val = 0;
406a0c1214eSMaxime Ripard 
40734d698f6SJernej Skrabec 	WARN_ON(!tcon->quirks->has_channel_0);
40834d698f6SJernej Skrabec 
409a0c1214eSMaxime Ripard 	tcon->dclk_min_div = 7;
410a0c1214eSMaxime Ripard 	tcon->dclk_max_div = 7;
411a0c1214eSMaxime Ripard 	sun4i_tcon0_mode_set_common(tcon, mode);
412a0c1214eSMaxime Ripard 
413f11adcecSJonathan Liu 	/* Set dithering if needed */
414f11adcecSJonathan Liu 	sun4i_tcon0_mode_set_dithering(tcon, sun4i_tcon_get_connector(encoder));
415f11adcecSJonathan Liu 
416a0c1214eSMaxime Ripard 	/* Adjust clock delay */
417a0c1214eSMaxime Ripard 	clk_delay = sun4i_tcon_get_clk_delay(mode, 0);
418a0c1214eSMaxime Ripard 	regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG,
419a0c1214eSMaxime Ripard 			   SUN4I_TCON0_CTL_CLK_DELAY_MASK,
420a0c1214eSMaxime Ripard 			   SUN4I_TCON0_CTL_CLK_DELAY(clk_delay));
421a0c1214eSMaxime Ripard 
422a0c1214eSMaxime Ripard 	/*
423a0c1214eSMaxime Ripard 	 * This is called a backporch in the register documentation,
424a0c1214eSMaxime Ripard 	 * but it really is the back porch + hsync
425a0c1214eSMaxime Ripard 	 */
426a0c1214eSMaxime Ripard 	bp = mode->crtc_htotal - mode->crtc_hsync_start;
427a0c1214eSMaxime Ripard 	DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n",
428a0c1214eSMaxime Ripard 			 mode->crtc_htotal, bp);
429a0c1214eSMaxime Ripard 
430a0c1214eSMaxime Ripard 	/* Set horizontal display timings */
431a0c1214eSMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_BASIC1_REG,
432a0c1214eSMaxime Ripard 		     SUN4I_TCON0_BASIC1_H_TOTAL(mode->htotal) |
433a0c1214eSMaxime Ripard 		     SUN4I_TCON0_BASIC1_H_BACKPORCH(bp));
434a0c1214eSMaxime Ripard 
435a0c1214eSMaxime Ripard 	/*
436a0c1214eSMaxime Ripard 	 * This is called a backporch in the register documentation,
437a0c1214eSMaxime Ripard 	 * but it really is the back porch + hsync
438a0c1214eSMaxime Ripard 	 */
439a0c1214eSMaxime Ripard 	bp = mode->crtc_vtotal - mode->crtc_vsync_start;
440a0c1214eSMaxime Ripard 	DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n",
441a0c1214eSMaxime Ripard 			 mode->crtc_vtotal, bp);
442a0c1214eSMaxime Ripard 
443a0c1214eSMaxime Ripard 	/* Set vertical display timings */
444a0c1214eSMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_BASIC2_REG,
445a0c1214eSMaxime Ripard 		     SUN4I_TCON0_BASIC2_V_TOTAL(mode->crtc_vtotal * 2) |
446a0c1214eSMaxime Ripard 		     SUN4I_TCON0_BASIC2_V_BACKPORCH(bp));
447a0c1214eSMaxime Ripard 
448a0c1214eSMaxime Ripard 	reg = SUN4I_TCON0_LVDS_IF_CLK_SEL_TCON0 |
449a0c1214eSMaxime Ripard 		SUN4I_TCON0_LVDS_IF_DATA_POL_NORMAL |
450a0c1214eSMaxime Ripard 		SUN4I_TCON0_LVDS_IF_CLK_POL_NORMAL;
451a0c1214eSMaxime Ripard 	if (sun4i_tcon_get_pixel_depth(encoder) == 24)
452a0c1214eSMaxime Ripard 		reg |= SUN4I_TCON0_LVDS_IF_BITWIDTH_24BITS;
453a0c1214eSMaxime Ripard 	else
454a0c1214eSMaxime Ripard 		reg |= SUN4I_TCON0_LVDS_IF_BITWIDTH_18BITS;
455a0c1214eSMaxime Ripard 
456a0c1214eSMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_LVDS_IF_REG, reg);
457a0c1214eSMaxime Ripard 
458a0c1214eSMaxime Ripard 	/* Setup the polarity of the various signals */
459a0c1214eSMaxime Ripard 	if (!(mode->flags & DRM_MODE_FLAG_PHSYNC))
460a0c1214eSMaxime Ripard 		val |= SUN4I_TCON0_IO_POL_HSYNC_POSITIVE;
461a0c1214eSMaxime Ripard 
462a0c1214eSMaxime Ripard 	if (!(mode->flags & DRM_MODE_FLAG_PVSYNC))
463a0c1214eSMaxime Ripard 		val |= SUN4I_TCON0_IO_POL_VSYNC_POSITIVE;
464a0c1214eSMaxime Ripard 
465a0c1214eSMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_IO_POL_REG, val);
466a0c1214eSMaxime Ripard 
467a0c1214eSMaxime Ripard 	/* Map output pins to channel 0 */
468a0c1214eSMaxime Ripard 	regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG,
469a0c1214eSMaxime Ripard 			   SUN4I_TCON_GCTL_IOMAP_MASK,
470a0c1214eSMaxime Ripard 			   SUN4I_TCON_GCTL_IOMAP_TCON0);
47180b79e31SOndrej Jirman 
47280b79e31SOndrej Jirman 	/* Enable the output on the pins */
47380b79e31SOndrej Jirman 	regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, 0xe0000000);
474a0c1214eSMaxime Ripard }
475a0c1214eSMaxime Ripard 
476ba19c537SMaxime Ripard static void sun4i_tcon0_mode_set_rgb(struct sun4i_tcon *tcon,
477b842e2c9SPaul Kocialkowski 				     const struct drm_encoder *encoder,
4785b8f0910SMaxime Ripard 				     const struct drm_display_mode *mode)
4799026e0d1SMaxime Ripard {
4804843c9a2SPaul Kocialkowski 	struct drm_connector *connector = sun4i_tcon_get_connector(encoder);
481*1e612a0fSVille Syrjälä 	const struct drm_display_info *info = &connector->display_info;
4829026e0d1SMaxime Ripard 	unsigned int bp, hsync, vsync;
4839026e0d1SMaxime Ripard 	u8 clk_delay;
4849026e0d1SMaxime Ripard 	u32 val = 0;
4859026e0d1SMaxime Ripard 
48634d698f6SJernej Skrabec 	WARN_ON(!tcon->quirks->has_channel_0);
48734d698f6SJernej Skrabec 
488ec08d596SMaxime Ripard 	tcon->dclk_min_div = 6;
489ec08d596SMaxime Ripard 	tcon->dclk_max_div = 127;
490ba19c537SMaxime Ripard 	sun4i_tcon0_mode_set_common(tcon, mode);
49186cf6788SChen-Yu Tsai 
492f11adcecSJonathan Liu 	/* Set dithering if needed */
4934843c9a2SPaul Kocialkowski 	sun4i_tcon0_mode_set_dithering(tcon, connector);
494f11adcecSJonathan Liu 
4959026e0d1SMaxime Ripard 	/* Adjust clock delay */
4969026e0d1SMaxime Ripard 	clk_delay = sun4i_tcon_get_clk_delay(mode, 0);
4979026e0d1SMaxime Ripard 	regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG,
4989026e0d1SMaxime Ripard 			   SUN4I_TCON0_CTL_CLK_DELAY_MASK,
4999026e0d1SMaxime Ripard 			   SUN4I_TCON0_CTL_CLK_DELAY(clk_delay));
5009026e0d1SMaxime Ripard 
5019026e0d1SMaxime Ripard 	/*
5029026e0d1SMaxime Ripard 	 * This is called a backporch in the register documentation,
50323a1cb11SChen-Yu Tsai 	 * but it really is the back porch + hsync
5049026e0d1SMaxime Ripard 	 */
5059026e0d1SMaxime Ripard 	bp = mode->crtc_htotal - mode->crtc_hsync_start;
5069026e0d1SMaxime Ripard 	DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n",
5079026e0d1SMaxime Ripard 			 mode->crtc_htotal, bp);
5089026e0d1SMaxime Ripard 
5099026e0d1SMaxime Ripard 	/* Set horizontal display timings */
5109026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_BASIC1_REG,
5119026e0d1SMaxime Ripard 		     SUN4I_TCON0_BASIC1_H_TOTAL(mode->crtc_htotal) |
5129026e0d1SMaxime Ripard 		     SUN4I_TCON0_BASIC1_H_BACKPORCH(bp));
5139026e0d1SMaxime Ripard 
5149026e0d1SMaxime Ripard 	/*
5159026e0d1SMaxime Ripard 	 * This is called a backporch in the register documentation,
51623a1cb11SChen-Yu Tsai 	 * but it really is the back porch + hsync
5179026e0d1SMaxime Ripard 	 */
5189026e0d1SMaxime Ripard 	bp = mode->crtc_vtotal - mode->crtc_vsync_start;
5199026e0d1SMaxime Ripard 	DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n",
5209026e0d1SMaxime Ripard 			 mode->crtc_vtotal, bp);
5219026e0d1SMaxime Ripard 
5229026e0d1SMaxime Ripard 	/* Set vertical display timings */
5239026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_BASIC2_REG,
524a88cbbd4SMaxime Ripard 		     SUN4I_TCON0_BASIC2_V_TOTAL(mode->crtc_vtotal * 2) |
5259026e0d1SMaxime Ripard 		     SUN4I_TCON0_BASIC2_V_BACKPORCH(bp));
5269026e0d1SMaxime Ripard 
5279026e0d1SMaxime Ripard 	/* Set Hsync and Vsync length */
5289026e0d1SMaxime Ripard 	hsync = mode->crtc_hsync_end - mode->crtc_hsync_start;
5299026e0d1SMaxime Ripard 	vsync = mode->crtc_vsync_end - mode->crtc_vsync_start;
5309026e0d1SMaxime Ripard 	DRM_DEBUG_DRIVER("Setting HSYNC %d, VSYNC %d\n", hsync, vsync);
5319026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_BASIC3_REG,
5329026e0d1SMaxime Ripard 		     SUN4I_TCON0_BASIC3_V_SYNC(vsync) |
5339026e0d1SMaxime Ripard 		     SUN4I_TCON0_BASIC3_H_SYNC(hsync));
5349026e0d1SMaxime Ripard 
5359026e0d1SMaxime Ripard 	/* Setup the polarity of the various signals */
536fa4127c5SGiulio Benetti 	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
5379026e0d1SMaxime Ripard 		val |= SUN4I_TCON0_IO_POL_HSYNC_POSITIVE;
5389026e0d1SMaxime Ripard 
539fa4127c5SGiulio Benetti 	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
5409026e0d1SMaxime Ripard 		val |= SUN4I_TCON0_IO_POL_VSYNC_POSITIVE;
5419026e0d1SMaxime Ripard 
542*1e612a0fSVille Syrjälä 	if (info->bus_flags & DRM_BUS_FLAG_DE_LOW)
54365bf2d54SPaul Kocialkowski 		val |= SUN4I_TCON0_IO_POL_DE_NEGATIVE;
54465bf2d54SPaul Kocialkowski 
545490cda5aSGiulio Benetti 	/*
546490cda5aSGiulio Benetti 	 * On A20 and similar SoCs, the only way to achieve Positive Edge
547490cda5aSGiulio Benetti 	 * (Rising Edge), is setting dclk clock phase to 2/3(240°).
548490cda5aSGiulio Benetti 	 * By default TCON works in Negative Edge(Falling Edge),
549490cda5aSGiulio Benetti 	 * this is why phase is set to 0 in that case.
550490cda5aSGiulio Benetti 	 * Unfortunately there's no way to logically invert dclk through
551490cda5aSGiulio Benetti 	 * IO_POL register.
552490cda5aSGiulio Benetti 	 * The only acceptable way to work, triple checked with scope,
553490cda5aSGiulio Benetti 	 * is using clock phase set to 0° for Negative Edge and set to 240°
554490cda5aSGiulio Benetti 	 * for Positive Edge.
555490cda5aSGiulio Benetti 	 * On A33 and similar SoCs there would be a 90° phase option,
556490cda5aSGiulio Benetti 	 * but it divides also dclk by 2.
557490cda5aSGiulio Benetti 	 * Following code is a way to avoid quirks all around TCON
558490cda5aSGiulio Benetti 	 * and DOTCLOCK drivers.
559490cda5aSGiulio Benetti 	 */
560*1e612a0fSVille Syrjälä 	if (info->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE)
561490cda5aSGiulio Benetti 		clk_set_phase(tcon->dclk, 240);
562490cda5aSGiulio Benetti 
563*1e612a0fSVille Syrjälä 	if (info->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE)
564490cda5aSGiulio Benetti 		clk_set_phase(tcon->dclk, 0);
565490cda5aSGiulio Benetti 
5669026e0d1SMaxime Ripard 	regmap_update_bits(tcon->regs, SUN4I_TCON0_IO_POL_REG,
56765bf2d54SPaul Kocialkowski 			   SUN4I_TCON0_IO_POL_HSYNC_POSITIVE |
56865bf2d54SPaul Kocialkowski 			   SUN4I_TCON0_IO_POL_VSYNC_POSITIVE |
56965bf2d54SPaul Kocialkowski 			   SUN4I_TCON0_IO_POL_DE_NEGATIVE,
5709026e0d1SMaxime Ripard 			   val);
5719026e0d1SMaxime Ripard 
5729026e0d1SMaxime Ripard 	/* Map output pins to channel 0 */
5739026e0d1SMaxime Ripard 	regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG,
5749026e0d1SMaxime Ripard 			   SUN4I_TCON_GCTL_IOMAP_MASK,
5759026e0d1SMaxime Ripard 			   SUN4I_TCON_GCTL_IOMAP_TCON0);
5769026e0d1SMaxime Ripard 
5779026e0d1SMaxime Ripard 	/* Enable the output on the pins */
5789026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, 0);
5799026e0d1SMaxime Ripard }
5809026e0d1SMaxime Ripard 
5815b8f0910SMaxime Ripard static void sun4i_tcon1_mode_set(struct sun4i_tcon *tcon,
5825b8f0910SMaxime Ripard 				 const struct drm_display_mode *mode)
5839026e0d1SMaxime Ripard {
584b8317a3dSMaxime Ripard 	unsigned int bp, hsync, vsync, vtotal;
5859026e0d1SMaxime Ripard 	u8 clk_delay;
5869026e0d1SMaxime Ripard 	u32 val;
5879026e0d1SMaxime Ripard 
58891ea2f29SChen-Yu Tsai 	WARN_ON(!tcon->quirks->has_channel_1);
5898e924047SMaxime Ripard 
59086cf6788SChen-Yu Tsai 	/* Configure the dot clock */
59186cf6788SChen-Yu Tsai 	clk_set_rate(tcon->sclk1, mode->crtc_clock * 1000);
59286cf6788SChen-Yu Tsai 
5939026e0d1SMaxime Ripard 	/* Adjust clock delay */
5949026e0d1SMaxime Ripard 	clk_delay = sun4i_tcon_get_clk_delay(mode, 1);
5959026e0d1SMaxime Ripard 	regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG,
5969026e0d1SMaxime Ripard 			   SUN4I_TCON1_CTL_CLK_DELAY_MASK,
5979026e0d1SMaxime Ripard 			   SUN4I_TCON1_CTL_CLK_DELAY(clk_delay));
5989026e0d1SMaxime Ripard 
5999026e0d1SMaxime Ripard 	/* Set interlaced mode */
6009026e0d1SMaxime Ripard 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6019026e0d1SMaxime Ripard 		val = SUN4I_TCON1_CTL_INTERLACE_ENABLE;
6029026e0d1SMaxime Ripard 	else
6039026e0d1SMaxime Ripard 		val = 0;
6049026e0d1SMaxime Ripard 	regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG,
6059026e0d1SMaxime Ripard 			   SUN4I_TCON1_CTL_INTERLACE_ENABLE,
6069026e0d1SMaxime Ripard 			   val);
6079026e0d1SMaxime Ripard 
6089026e0d1SMaxime Ripard 	/* Set the input resolution */
6099026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON1_BASIC0_REG,
6109026e0d1SMaxime Ripard 		     SUN4I_TCON1_BASIC0_X(mode->crtc_hdisplay) |
6119026e0d1SMaxime Ripard 		     SUN4I_TCON1_BASIC0_Y(mode->crtc_vdisplay));
6129026e0d1SMaxime Ripard 
6139026e0d1SMaxime Ripard 	/* Set the upscaling resolution */
6149026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON1_BASIC1_REG,
6159026e0d1SMaxime Ripard 		     SUN4I_TCON1_BASIC1_X(mode->crtc_hdisplay) |
6169026e0d1SMaxime Ripard 		     SUN4I_TCON1_BASIC1_Y(mode->crtc_vdisplay));
6179026e0d1SMaxime Ripard 
6189026e0d1SMaxime Ripard 	/* Set the output resolution */
6199026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON1_BASIC2_REG,
6209026e0d1SMaxime Ripard 		     SUN4I_TCON1_BASIC2_X(mode->crtc_hdisplay) |
6219026e0d1SMaxime Ripard 		     SUN4I_TCON1_BASIC2_Y(mode->crtc_vdisplay));
6229026e0d1SMaxime Ripard 
6239026e0d1SMaxime Ripard 	/* Set horizontal display timings */
6243cb2f46bSMaxime Ripard 	bp = mode->crtc_htotal - mode->crtc_hsync_start;
6259026e0d1SMaxime Ripard 	DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n",
6269026e0d1SMaxime Ripard 			 mode->htotal, bp);
6279026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON1_BASIC3_REG,
6289026e0d1SMaxime Ripard 		     SUN4I_TCON1_BASIC3_H_TOTAL(mode->crtc_htotal) |
6299026e0d1SMaxime Ripard 		     SUN4I_TCON1_BASIC3_H_BACKPORCH(bp));
6309026e0d1SMaxime Ripard 
6313cb2f46bSMaxime Ripard 	bp = mode->crtc_vtotal - mode->crtc_vsync_start;
6329026e0d1SMaxime Ripard 	DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n",
633b8317a3dSMaxime Ripard 			 mode->crtc_vtotal, bp);
634b8317a3dSMaxime Ripard 
635b8317a3dSMaxime Ripard 	/*
636b8317a3dSMaxime Ripard 	 * The vertical resolution needs to be doubled in all
637b8317a3dSMaxime Ripard 	 * cases. We could use crtc_vtotal and always multiply by two,
638b8317a3dSMaxime Ripard 	 * but that leads to a rounding error in interlace when vtotal
639b8317a3dSMaxime Ripard 	 * is odd.
640b8317a3dSMaxime Ripard 	 *
641b8317a3dSMaxime Ripard 	 * This happens with TV's PAL for example, where vtotal will
642b8317a3dSMaxime Ripard 	 * be 625, crtc_vtotal 312, and thus crtc_vtotal * 2 will be
643b8317a3dSMaxime Ripard 	 * 624, which apparently confuses the hardware.
644b8317a3dSMaxime Ripard 	 *
645b8317a3dSMaxime Ripard 	 * To work around this, we will always use vtotal, and
646b8317a3dSMaxime Ripard 	 * multiply by two only if we're not in interlace.
647b8317a3dSMaxime Ripard 	 */
648b8317a3dSMaxime Ripard 	vtotal = mode->vtotal;
649b8317a3dSMaxime Ripard 	if (!(mode->flags & DRM_MODE_FLAG_INTERLACE))
650b8317a3dSMaxime Ripard 		vtotal = vtotal * 2;
651b8317a3dSMaxime Ripard 
652b8317a3dSMaxime Ripard 	/* Set vertical display timings */
6539026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON1_BASIC4_REG,
654b8317a3dSMaxime Ripard 		     SUN4I_TCON1_BASIC4_V_TOTAL(vtotal) |
6559026e0d1SMaxime Ripard 		     SUN4I_TCON1_BASIC4_V_BACKPORCH(bp));
6569026e0d1SMaxime Ripard 
6579026e0d1SMaxime Ripard 	/* Set Hsync and Vsync length */
6589026e0d1SMaxime Ripard 	hsync = mode->crtc_hsync_end - mode->crtc_hsync_start;
6599026e0d1SMaxime Ripard 	vsync = mode->crtc_vsync_end - mode->crtc_vsync_start;
6609026e0d1SMaxime Ripard 	DRM_DEBUG_DRIVER("Setting HSYNC %d, VSYNC %d\n", hsync, vsync);
6619026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON1_BASIC5_REG,
6629026e0d1SMaxime Ripard 		     SUN4I_TCON1_BASIC5_V_SYNC(vsync) |
6639026e0d1SMaxime Ripard 		     SUN4I_TCON1_BASIC5_H_SYNC(hsync));
6649026e0d1SMaxime Ripard 
6659026e0d1SMaxime Ripard 	/* Map output pins to channel 1 */
6669026e0d1SMaxime Ripard 	regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG,
6679026e0d1SMaxime Ripard 			   SUN4I_TCON_GCTL_IOMAP_MASK,
6689026e0d1SMaxime Ripard 			   SUN4I_TCON_GCTL_IOMAP_TCON1);
6699026e0d1SMaxime Ripard }
6705b8f0910SMaxime Ripard 
6715b8f0910SMaxime Ripard void sun4i_tcon_mode_set(struct sun4i_tcon *tcon,
6725b8f0910SMaxime Ripard 			 const struct drm_encoder *encoder,
6735b8f0910SMaxime Ripard 			 const struct drm_display_mode *mode)
6745b8f0910SMaxime Ripard {
6755b8f0910SMaxime Ripard 	switch (encoder->encoder_type) {
676a08fc7c8SMaxime Ripard 	case DRM_MODE_ENCODER_DSI:
67779891d56SChen-Yu Tsai 		/* DSI is tied to special case of CPU interface */
67879891d56SChen-Yu Tsai 		sun4i_tcon0_mode_set_cpu(tcon, encoder, mode);
679a08fc7c8SMaxime Ripard 		break;
680a0c1214eSMaxime Ripard 	case DRM_MODE_ENCODER_LVDS:
681a0c1214eSMaxime Ripard 		sun4i_tcon0_mode_set_lvds(tcon, encoder, mode);
682a0c1214eSMaxime Ripard 		break;
6835b8f0910SMaxime Ripard 	case DRM_MODE_ENCODER_NONE:
684b842e2c9SPaul Kocialkowski 		sun4i_tcon0_mode_set_rgb(tcon, encoder, mode);
6855b8f0910SMaxime Ripard 		sun4i_tcon_set_mux(tcon, 0, encoder);
6865b8f0910SMaxime Ripard 		break;
6875b8f0910SMaxime Ripard 	case DRM_MODE_ENCODER_TVDAC:
6885b8f0910SMaxime Ripard 	case DRM_MODE_ENCODER_TMDS:
6895b8f0910SMaxime Ripard 		sun4i_tcon1_mode_set(tcon, mode);
6905b8f0910SMaxime Ripard 		sun4i_tcon_set_mux(tcon, 1, encoder);
6915b8f0910SMaxime Ripard 		break;
6925b8f0910SMaxime Ripard 	default:
6935b8f0910SMaxime Ripard 		DRM_DEBUG_DRIVER("Unknown encoder type, doing nothing...\n");
6945b8f0910SMaxime Ripard 	}
6955b8f0910SMaxime Ripard }
6965b8f0910SMaxime Ripard EXPORT_SYMBOL(sun4i_tcon_mode_set);
6979026e0d1SMaxime Ripard 
6989026e0d1SMaxime Ripard static void sun4i_tcon_finish_page_flip(struct drm_device *dev,
6999026e0d1SMaxime Ripard 					struct sun4i_crtc *scrtc)
7009026e0d1SMaxime Ripard {
7019026e0d1SMaxime Ripard 	unsigned long flags;
7029026e0d1SMaxime Ripard 
7039026e0d1SMaxime Ripard 	spin_lock_irqsave(&dev->event_lock, flags);
7049026e0d1SMaxime Ripard 	if (scrtc->event) {
7059026e0d1SMaxime Ripard 		drm_crtc_send_vblank_event(&scrtc->crtc, scrtc->event);
7069026e0d1SMaxime Ripard 		drm_crtc_vblank_put(&scrtc->crtc);
7079026e0d1SMaxime Ripard 		scrtc->event = NULL;
7089026e0d1SMaxime Ripard 	}
7099026e0d1SMaxime Ripard 	spin_unlock_irqrestore(&dev->event_lock, flags);
7109026e0d1SMaxime Ripard }
7119026e0d1SMaxime Ripard 
7129026e0d1SMaxime Ripard static irqreturn_t sun4i_tcon_handler(int irq, void *private)
7139026e0d1SMaxime Ripard {
7149026e0d1SMaxime Ripard 	struct sun4i_tcon *tcon = private;
7159026e0d1SMaxime Ripard 	struct drm_device *drm = tcon->drm;
71646cce6daSChen-Yu Tsai 	struct sun4i_crtc *scrtc = tcon->crtc;
7173004f75fSMaxime Ripard 	struct sunxi_engine *engine = scrtc->engine;
7189026e0d1SMaxime Ripard 	unsigned int status;
7199026e0d1SMaxime Ripard 
7209026e0d1SMaxime Ripard 	regmap_read(tcon->regs, SUN4I_TCON_GINT0_REG, &status);
7219026e0d1SMaxime Ripard 
7229026e0d1SMaxime Ripard 	if (!(status & (SUN4I_TCON_GINT0_VBLANK_INT(0) |
723a493ceaeSMaxime Ripard 			SUN4I_TCON_GINT0_VBLANK_INT(1) |
724a493ceaeSMaxime Ripard 			SUN4I_TCON_GINT0_TCON0_TRI_FINISH_INT)))
7259026e0d1SMaxime Ripard 		return IRQ_NONE;
7269026e0d1SMaxime Ripard 
7279026e0d1SMaxime Ripard 	drm_crtc_handle_vblank(&scrtc->crtc);
7289026e0d1SMaxime Ripard 	sun4i_tcon_finish_page_flip(drm, scrtc);
7299026e0d1SMaxime Ripard 
7309026e0d1SMaxime Ripard 	/* Acknowledge the interrupt */
7319026e0d1SMaxime Ripard 	regmap_update_bits(tcon->regs, SUN4I_TCON_GINT0_REG,
7329026e0d1SMaxime Ripard 			   SUN4I_TCON_GINT0_VBLANK_INT(0) |
733a493ceaeSMaxime Ripard 			   SUN4I_TCON_GINT0_VBLANK_INT(1) |
734a493ceaeSMaxime Ripard 			   SUN4I_TCON_GINT0_TCON0_TRI_FINISH_INT,
7359026e0d1SMaxime Ripard 			   0);
7369026e0d1SMaxime Ripard 
7373004f75fSMaxime Ripard 	if (engine->ops->vblank_quirk)
7383004f75fSMaxime Ripard 		engine->ops->vblank_quirk(engine);
7393004f75fSMaxime Ripard 
7409026e0d1SMaxime Ripard 	return IRQ_HANDLED;
7419026e0d1SMaxime Ripard }
7429026e0d1SMaxime Ripard 
7439026e0d1SMaxime Ripard static int sun4i_tcon_init_clocks(struct device *dev,
7449026e0d1SMaxime Ripard 				  struct sun4i_tcon *tcon)
7459026e0d1SMaxime Ripard {
7469026e0d1SMaxime Ripard 	tcon->clk = devm_clk_get(dev, "ahb");
7479026e0d1SMaxime Ripard 	if (IS_ERR(tcon->clk)) {
7489026e0d1SMaxime Ripard 		dev_err(dev, "Couldn't get the TCON bus clock\n");
7499026e0d1SMaxime Ripard 		return PTR_ERR(tcon->clk);
7509026e0d1SMaxime Ripard 	}
7519026e0d1SMaxime Ripard 	clk_prepare_enable(tcon->clk);
7529026e0d1SMaxime Ripard 
75334d698f6SJernej Skrabec 	if (tcon->quirks->has_channel_0) {
7549026e0d1SMaxime Ripard 		tcon->sclk0 = devm_clk_get(dev, "tcon-ch0");
7559026e0d1SMaxime Ripard 		if (IS_ERR(tcon->sclk0)) {
7569026e0d1SMaxime Ripard 			dev_err(dev, "Couldn't get the TCON channel 0 clock\n");
7579026e0d1SMaxime Ripard 			return PTR_ERR(tcon->sclk0);
7589026e0d1SMaxime Ripard 		}
75934d698f6SJernej Skrabec 	}
760b14e945bSPaul Kocialkowski 	clk_prepare_enable(tcon->sclk0);
7619026e0d1SMaxime Ripard 
76291ea2f29SChen-Yu Tsai 	if (tcon->quirks->has_channel_1) {
7639026e0d1SMaxime Ripard 		tcon->sclk1 = devm_clk_get(dev, "tcon-ch1");
7649026e0d1SMaxime Ripard 		if (IS_ERR(tcon->sclk1)) {
7659026e0d1SMaxime Ripard 			dev_err(dev, "Couldn't get the TCON channel 1 clock\n");
7669026e0d1SMaxime Ripard 			return PTR_ERR(tcon->sclk1);
7679026e0d1SMaxime Ripard 		}
7688e924047SMaxime Ripard 	}
7699026e0d1SMaxime Ripard 
7704c7f16d1SChen-Yu Tsai 	return 0;
7719026e0d1SMaxime Ripard }
7729026e0d1SMaxime Ripard 
7739026e0d1SMaxime Ripard static void sun4i_tcon_free_clocks(struct sun4i_tcon *tcon)
7749026e0d1SMaxime Ripard {
775b14e945bSPaul Kocialkowski 	clk_disable_unprepare(tcon->sclk0);
7769026e0d1SMaxime Ripard 	clk_disable_unprepare(tcon->clk);
7779026e0d1SMaxime Ripard }
7789026e0d1SMaxime Ripard 
7799026e0d1SMaxime Ripard static int sun4i_tcon_init_irq(struct device *dev,
7809026e0d1SMaxime Ripard 			       struct sun4i_tcon *tcon)
7819026e0d1SMaxime Ripard {
7829026e0d1SMaxime Ripard 	struct platform_device *pdev = to_platform_device(dev);
7839026e0d1SMaxime Ripard 	int irq, ret;
7849026e0d1SMaxime Ripard 
7859026e0d1SMaxime Ripard 	irq = platform_get_irq(pdev, 0);
7869026e0d1SMaxime Ripard 	if (irq < 0) {
7879026e0d1SMaxime Ripard 		dev_err(dev, "Couldn't retrieve the TCON interrupt\n");
7889026e0d1SMaxime Ripard 		return irq;
7899026e0d1SMaxime Ripard 	}
7909026e0d1SMaxime Ripard 
7919026e0d1SMaxime Ripard 	ret = devm_request_irq(dev, irq, sun4i_tcon_handler, 0,
7929026e0d1SMaxime Ripard 			       dev_name(dev), tcon);
7939026e0d1SMaxime Ripard 	if (ret) {
7949026e0d1SMaxime Ripard 		dev_err(dev, "Couldn't request the IRQ\n");
7959026e0d1SMaxime Ripard 		return ret;
7969026e0d1SMaxime Ripard 	}
7979026e0d1SMaxime Ripard 
7989026e0d1SMaxime Ripard 	return 0;
7999026e0d1SMaxime Ripard }
8009026e0d1SMaxime Ripard 
8019026e0d1SMaxime Ripard static struct regmap_config sun4i_tcon_regmap_config = {
8029026e0d1SMaxime Ripard 	.reg_bits	= 32,
8039026e0d1SMaxime Ripard 	.val_bits	= 32,
8049026e0d1SMaxime Ripard 	.reg_stride	= 4,
8059026e0d1SMaxime Ripard 	.max_register	= 0x800,
8069026e0d1SMaxime Ripard };
8079026e0d1SMaxime Ripard 
8089026e0d1SMaxime Ripard static int sun4i_tcon_init_regmap(struct device *dev,
8099026e0d1SMaxime Ripard 				  struct sun4i_tcon *tcon)
8109026e0d1SMaxime Ripard {
8119026e0d1SMaxime Ripard 	struct platform_device *pdev = to_platform_device(dev);
8129026e0d1SMaxime Ripard 	struct resource *res;
8139026e0d1SMaxime Ripard 	void __iomem *regs;
8149026e0d1SMaxime Ripard 
8159026e0d1SMaxime Ripard 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
8169026e0d1SMaxime Ripard 	regs = devm_ioremap_resource(dev, res);
817af346f55SWei Yongjun 	if (IS_ERR(regs))
8189026e0d1SMaxime Ripard 		return PTR_ERR(regs);
8199026e0d1SMaxime Ripard 
8209026e0d1SMaxime Ripard 	tcon->regs = devm_regmap_init_mmio(dev, regs,
8219026e0d1SMaxime Ripard 					   &sun4i_tcon_regmap_config);
8229026e0d1SMaxime Ripard 	if (IS_ERR(tcon->regs)) {
8239026e0d1SMaxime Ripard 		dev_err(dev, "Couldn't create the TCON regmap\n");
8249026e0d1SMaxime Ripard 		return PTR_ERR(tcon->regs);
8259026e0d1SMaxime Ripard 	}
8269026e0d1SMaxime Ripard 
8279026e0d1SMaxime Ripard 	/* Make sure the TCON is disabled and all IRQs are off */
8289026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON_GCTL_REG, 0);
8299026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON_GINT0_REG, 0);
8309026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON_GINT1_REG, 0);
8319026e0d1SMaxime Ripard 
8329026e0d1SMaxime Ripard 	/* Disable IO lines and set them to tristate */
8339026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, ~0);
8349026e0d1SMaxime Ripard 	regmap_write(tcon->regs, SUN4I_TCON1_IO_TRI_REG, ~0);
8359026e0d1SMaxime Ripard 
8369026e0d1SMaxime Ripard 	return 0;
8379026e0d1SMaxime Ripard }
8389026e0d1SMaxime Ripard 
839b317fa3bSChen-Yu Tsai /*
840b317fa3bSChen-Yu Tsai  * On SoCs with the old display pipeline design (Display Engine 1.0),
841b317fa3bSChen-Yu Tsai  * the TCON is always tied to just one backend. Hence we can traverse
842b317fa3bSChen-Yu Tsai  * the of_graph upwards to find the backend our tcon is connected to,
843b317fa3bSChen-Yu Tsai  * and take its ID as our own.
844b317fa3bSChen-Yu Tsai  *
845b317fa3bSChen-Yu Tsai  * We can either identify backends from their compatible strings, which
846b317fa3bSChen-Yu Tsai  * means maintaining a large list of them. Or, since the backend is
847b317fa3bSChen-Yu Tsai  * registered and binded before the TCON, we can just go through the
848b317fa3bSChen-Yu Tsai  * list of registered backends and compare the device node.
84987969338SIcenowy Zheng  *
85087969338SIcenowy Zheng  * As the structures now store engines instead of backends, here this
85187969338SIcenowy Zheng  * function in fact searches the corresponding engine, and the ID is
85287969338SIcenowy Zheng  * requested via the get_id function of the engine.
853b317fa3bSChen-Yu Tsai  */
854e8d5bbf7SChen-Yu Tsai static struct sunxi_engine *
855e8d5bbf7SChen-Yu Tsai sun4i_tcon_find_engine_traverse(struct sun4i_drv *drv,
85649836b11SJernej Skrabec 				struct device_node *node,
85749836b11SJernej Skrabec 				u32 port_id)
858b317fa3bSChen-Yu Tsai {
859b317fa3bSChen-Yu Tsai 	struct device_node *port, *ep, *remote;
860be3fe0f9SChen-Yu Tsai 	struct sunxi_engine *engine = ERR_PTR(-EINVAL);
86149836b11SJernej Skrabec 	u32 reg = 0;
862b317fa3bSChen-Yu Tsai 
86349836b11SJernej Skrabec 	port = of_graph_get_port_by_id(node, port_id);
864b317fa3bSChen-Yu Tsai 	if (!port)
865b317fa3bSChen-Yu Tsai 		return ERR_PTR(-EINVAL);
866b317fa3bSChen-Yu Tsai 
8671469619dSChen-Yu Tsai 	/*
8681469619dSChen-Yu Tsai 	 * This only works if there is only one path from the TCON
8691469619dSChen-Yu Tsai 	 * to any display engine. Otherwise the probe order of the
8701469619dSChen-Yu Tsai 	 * TCONs and display engines is not guaranteed. They may
8711469619dSChen-Yu Tsai 	 * either bind to the wrong one, or worse, bind to the same
8721469619dSChen-Yu Tsai 	 * one if additional checks are not done.
8731469619dSChen-Yu Tsai 	 *
8741469619dSChen-Yu Tsai 	 * Bail out if there are multiple input connections.
8751469619dSChen-Yu Tsai 	 */
876be3fe0f9SChen-Yu Tsai 	if (of_get_available_child_count(port) != 1)
877be3fe0f9SChen-Yu Tsai 		goto out_put_port;
8781469619dSChen-Yu Tsai 
879be3fe0f9SChen-Yu Tsai 	/* Get the first connection without specifying an ID */
880be3fe0f9SChen-Yu Tsai 	ep = of_get_next_available_child(port, NULL);
881be3fe0f9SChen-Yu Tsai 	if (!ep)
882be3fe0f9SChen-Yu Tsai 		goto out_put_port;
883be3fe0f9SChen-Yu Tsai 
884b317fa3bSChen-Yu Tsai 	remote = of_graph_get_remote_port_parent(ep);
885b317fa3bSChen-Yu Tsai 	if (!remote)
886be3fe0f9SChen-Yu Tsai 		goto out_put_ep;
887b317fa3bSChen-Yu Tsai 
88887969338SIcenowy Zheng 	/* does this node match any registered engines? */
889be3fe0f9SChen-Yu Tsai 	list_for_each_entry(engine, &drv->engine_list, list)
890be3fe0f9SChen-Yu Tsai 		if (remote == engine->node)
891be3fe0f9SChen-Yu Tsai 			goto out_put_remote;
892b317fa3bSChen-Yu Tsai 
89349836b11SJernej Skrabec 	/*
89449836b11SJernej Skrabec 	 * According to device tree binding input ports have even id
89549836b11SJernej Skrabec 	 * number and output ports have odd id. Since component with
89649836b11SJernej Skrabec 	 * more than one input and one output (TCON TOP) exits, correct
89749836b11SJernej Skrabec 	 * remote input id has to be calculated by subtracting 1 from
89849836b11SJernej Skrabec 	 * remote output id. If this for some reason can't be done, 0
89949836b11SJernej Skrabec 	 * is used as input port id.
90049836b11SJernej Skrabec 	 */
901da82107eSJernej Skrabec 	of_node_put(port);
90249836b11SJernej Skrabec 	port = of_graph_get_remote_port(ep);
90349836b11SJernej Skrabec 	if (!of_property_read_u32(port, "reg", &reg) && reg > 0)
90449836b11SJernej Skrabec 		reg -= 1;
90549836b11SJernej Skrabec 
906b317fa3bSChen-Yu Tsai 	/* keep looking through upstream ports */
90749836b11SJernej Skrabec 	engine = sun4i_tcon_find_engine_traverse(drv, remote, reg);
908b317fa3bSChen-Yu Tsai 
909be3fe0f9SChen-Yu Tsai out_put_remote:
910be3fe0f9SChen-Yu Tsai 	of_node_put(remote);
911be3fe0f9SChen-Yu Tsai out_put_ep:
912be3fe0f9SChen-Yu Tsai 	of_node_put(ep);
913be3fe0f9SChen-Yu Tsai out_put_port:
914be3fe0f9SChen-Yu Tsai 	of_node_put(port);
915be3fe0f9SChen-Yu Tsai 
916be3fe0f9SChen-Yu Tsai 	return engine;
917b317fa3bSChen-Yu Tsai }
918b317fa3bSChen-Yu Tsai 
919e8d5bbf7SChen-Yu Tsai /*
920e8d5bbf7SChen-Yu Tsai  * The device tree binding says that the remote endpoint ID of any
921e8d5bbf7SChen-Yu Tsai  * connection between components, up to and including the TCON, of
922e8d5bbf7SChen-Yu Tsai  * the display pipeline should be equal to the actual ID of the local
923e8d5bbf7SChen-Yu Tsai  * component. Thus we can look at any one of the input connections of
924e8d5bbf7SChen-Yu Tsai  * the TCONs, and use that connection's remote endpoint ID as our own.
925e8d5bbf7SChen-Yu Tsai  *
926e8d5bbf7SChen-Yu Tsai  * Since the user of this function already finds the input port,
927e8d5bbf7SChen-Yu Tsai  * the port is passed in directly without further checks.
928e8d5bbf7SChen-Yu Tsai  */
929e8d5bbf7SChen-Yu Tsai static int sun4i_tcon_of_get_id_from_port(struct device_node *port)
930e8d5bbf7SChen-Yu Tsai {
931e8d5bbf7SChen-Yu Tsai 	struct device_node *ep;
932e8d5bbf7SChen-Yu Tsai 	int ret = -EINVAL;
933e8d5bbf7SChen-Yu Tsai 
934e8d5bbf7SChen-Yu Tsai 	/* try finding an upstream endpoint */
935e8d5bbf7SChen-Yu Tsai 	for_each_available_child_of_node(port, ep) {
936e8d5bbf7SChen-Yu Tsai 		struct device_node *remote;
937e8d5bbf7SChen-Yu Tsai 		u32 reg;
938e8d5bbf7SChen-Yu Tsai 
939e8d5bbf7SChen-Yu Tsai 		remote = of_graph_get_remote_endpoint(ep);
940e8d5bbf7SChen-Yu Tsai 		if (!remote)
941e8d5bbf7SChen-Yu Tsai 			continue;
942e8d5bbf7SChen-Yu Tsai 
943e8d5bbf7SChen-Yu Tsai 		ret = of_property_read_u32(remote, "reg", &reg);
944e8d5bbf7SChen-Yu Tsai 		if (ret)
945e8d5bbf7SChen-Yu Tsai 			continue;
946e8d5bbf7SChen-Yu Tsai 
947e8d5bbf7SChen-Yu Tsai 		ret = reg;
948e8d5bbf7SChen-Yu Tsai 	}
949e8d5bbf7SChen-Yu Tsai 
950e8d5bbf7SChen-Yu Tsai 	return ret;
951e8d5bbf7SChen-Yu Tsai }
952e8d5bbf7SChen-Yu Tsai 
953e8d5bbf7SChen-Yu Tsai /*
954e8d5bbf7SChen-Yu Tsai  * Once we know the TCON's id, we can look through the list of
955e8d5bbf7SChen-Yu Tsai  * engines to find a matching one. We assume all engines have
956e8d5bbf7SChen-Yu Tsai  * been probed and added to the list.
957e8d5bbf7SChen-Yu Tsai  */
958e8d5bbf7SChen-Yu Tsai static struct sunxi_engine *sun4i_tcon_get_engine_by_id(struct sun4i_drv *drv,
959e8d5bbf7SChen-Yu Tsai 							int id)
960e8d5bbf7SChen-Yu Tsai {
961e8d5bbf7SChen-Yu Tsai 	struct sunxi_engine *engine;
962e8d5bbf7SChen-Yu Tsai 
963e8d5bbf7SChen-Yu Tsai 	list_for_each_entry(engine, &drv->engine_list, list)
964e8d5bbf7SChen-Yu Tsai 		if (engine->id == id)
965e8d5bbf7SChen-Yu Tsai 			return engine;
966e8d5bbf7SChen-Yu Tsai 
967e8d5bbf7SChen-Yu Tsai 	return ERR_PTR(-EINVAL);
968e8d5bbf7SChen-Yu Tsai }
969e8d5bbf7SChen-Yu Tsai 
970cf77d79bSJernej Skrabec static bool sun4i_tcon_connected_to_tcon_top(struct device_node *node)
971cf77d79bSJernej Skrabec {
972cf77d79bSJernej Skrabec 	struct device_node *remote;
973cf77d79bSJernej Skrabec 	bool ret = false;
974cf77d79bSJernej Skrabec 
975cf77d79bSJernej Skrabec 	remote = of_graph_get_remote_node(node, 0, -1);
976cf77d79bSJernej Skrabec 	if (remote) {
977185e0bebSMaxime Ripard 		ret = !!(IS_ENABLED(CONFIG_DRM_SUN8I_TCON_TOP) &&
978185e0bebSMaxime Ripard 			 of_match_node(sun8i_tcon_top_of_table, remote));
979cf77d79bSJernej Skrabec 		of_node_put(remote);
980cf77d79bSJernej Skrabec 	}
981cf77d79bSJernej Skrabec 
982cf77d79bSJernej Skrabec 	return ret;
983cf77d79bSJernej Skrabec }
984cf77d79bSJernej Skrabec 
985cf77d79bSJernej Skrabec static int sun4i_tcon_get_index(struct sun4i_drv *drv)
986cf77d79bSJernej Skrabec {
987cf77d79bSJernej Skrabec 	struct list_head *pos;
988cf77d79bSJernej Skrabec 	int size = 0;
989cf77d79bSJernej Skrabec 
990cf77d79bSJernej Skrabec 	/*
991cf77d79bSJernej Skrabec 	 * Because TCON is added to the list at the end of the probe
992cf77d79bSJernej Skrabec 	 * (after this function is called), index of the current TCON
993cf77d79bSJernej Skrabec 	 * will be same as current TCON list size.
994cf77d79bSJernej Skrabec 	 */
995cf77d79bSJernej Skrabec 	list_for_each(pos, &drv->tcon_list)
996cf77d79bSJernej Skrabec 		++size;
997cf77d79bSJernej Skrabec 
998cf77d79bSJernej Skrabec 	return size;
999cf77d79bSJernej Skrabec }
1000cf77d79bSJernej Skrabec 
1001e8d5bbf7SChen-Yu Tsai /*
1002e8d5bbf7SChen-Yu Tsai  * On SoCs with the old display pipeline design (Display Engine 1.0),
1003e8d5bbf7SChen-Yu Tsai  * we assumed the TCON was always tied to just one backend. However
1004e8d5bbf7SChen-Yu Tsai  * this proved not to be the case. On the A31, the TCON can select
1005e8d5bbf7SChen-Yu Tsai  * either backend as its source. On the A20 (and likely on the A10),
1006e8d5bbf7SChen-Yu Tsai  * the backend can choose which TCON to output to.
1007e8d5bbf7SChen-Yu Tsai  *
1008e8d5bbf7SChen-Yu Tsai  * The device tree binding says that the remote endpoint ID of any
1009e8d5bbf7SChen-Yu Tsai  * connection between components, up to and including the TCON, of
1010e8d5bbf7SChen-Yu Tsai  * the display pipeline should be equal to the actual ID of the local
1011e8d5bbf7SChen-Yu Tsai  * component. Thus we should be able to look at any one of the input
1012e8d5bbf7SChen-Yu Tsai  * connections of the TCONs, and use that connection's remote endpoint
1013e8d5bbf7SChen-Yu Tsai  * ID as our own.
1014e8d5bbf7SChen-Yu Tsai  *
1015e8d5bbf7SChen-Yu Tsai  * However  the connections between the backend and TCON were assumed
1016e8d5bbf7SChen-Yu Tsai  * to be always singular, and their endpoit IDs were all incorrectly
1017e8d5bbf7SChen-Yu Tsai  * set to 0. This means for these old device trees, we cannot just look
1018e8d5bbf7SChen-Yu Tsai  * up the remote endpoint ID of a TCON input endpoint. TCON1 would be
1019e8d5bbf7SChen-Yu Tsai  * incorrectly identified as TCON0.
1020e8d5bbf7SChen-Yu Tsai  *
1021e8d5bbf7SChen-Yu Tsai  * This function first checks if the TCON node has 2 input endpoints.
1022e8d5bbf7SChen-Yu Tsai  * If so, then the device tree is a corrected version, and it will use
1023e8d5bbf7SChen-Yu Tsai  * sun4i_tcon_of_get_id() and sun4i_tcon_get_engine_by_id() from above
1024e8d5bbf7SChen-Yu Tsai  * to fetch the ID and engine directly. If not, then it is likely an
1025e8d5bbf7SChen-Yu Tsai  * old device trees, where the endpoint IDs were incorrect, but did not
1026e8d5bbf7SChen-Yu Tsai  * have endpoint connections between the backend and TCON across
1027e8d5bbf7SChen-Yu Tsai  * different display pipelines. It will fall back to the old method of
1028e8d5bbf7SChen-Yu Tsai  * traversing the  of_graph to try and find a matching engine by device
1029e8d5bbf7SChen-Yu Tsai  * node.
1030e8d5bbf7SChen-Yu Tsai  *
1031e8d5bbf7SChen-Yu Tsai  * In the case of single display pipeline device trees, either method
1032e8d5bbf7SChen-Yu Tsai  * works.
1033e8d5bbf7SChen-Yu Tsai  */
1034e8d5bbf7SChen-Yu Tsai static struct sunxi_engine *sun4i_tcon_find_engine(struct sun4i_drv *drv,
1035e8d5bbf7SChen-Yu Tsai 						   struct device_node *node)
1036e8d5bbf7SChen-Yu Tsai {
1037e8d5bbf7SChen-Yu Tsai 	struct device_node *port;
1038e8d5bbf7SChen-Yu Tsai 	struct sunxi_engine *engine;
1039e8d5bbf7SChen-Yu Tsai 
1040e8d5bbf7SChen-Yu Tsai 	port = of_graph_get_port_by_id(node, 0);
1041e8d5bbf7SChen-Yu Tsai 	if (!port)
1042e8d5bbf7SChen-Yu Tsai 		return ERR_PTR(-EINVAL);
1043e8d5bbf7SChen-Yu Tsai 
1044e8d5bbf7SChen-Yu Tsai 	/*
1045e8d5bbf7SChen-Yu Tsai 	 * Is this a corrected device tree with cross pipeline
1046e8d5bbf7SChen-Yu Tsai 	 * connections between the backend and TCON?
1047e8d5bbf7SChen-Yu Tsai 	 */
1048e8d5bbf7SChen-Yu Tsai 	if (of_get_child_count(port) > 1) {
1049cf77d79bSJernej Skrabec 		int id;
1050cf77d79bSJernej Skrabec 
1051cf77d79bSJernej Skrabec 		/*
1052cf77d79bSJernej Skrabec 		 * When pipeline has the same number of TCONs and engines which
1053cf77d79bSJernej Skrabec 		 * are represented by frontends/backends (DE1) or mixers (DE2),
1054cf77d79bSJernej Skrabec 		 * we match them by their respective IDs. However, if pipeline
1055cf77d79bSJernej Skrabec 		 * contains TCON TOP, chances are that there are either more
1056cf77d79bSJernej Skrabec 		 * TCONs than engines (R40) or TCONs with non-consecutive ids.
1057cf77d79bSJernej Skrabec 		 * (H6). In that case it's easier just use TCON index in list
1058cf77d79bSJernej Skrabec 		 * as an id. That means that on R40, any 2 TCONs can be enabled
1059cf77d79bSJernej Skrabec 		 * in DT out of 4 (there are 2 mixers). Due to the design of
1060cf77d79bSJernej Skrabec 		 * TCON TOP, remaining 2 TCONs can't be connected to anything
1061cf77d79bSJernej Skrabec 		 * anyway.
1062cf77d79bSJernej Skrabec 		 */
1063cf77d79bSJernej Skrabec 		if (sun4i_tcon_connected_to_tcon_top(node))
1064cf77d79bSJernej Skrabec 			id = sun4i_tcon_get_index(drv);
1065cf77d79bSJernej Skrabec 		else
1066cf77d79bSJernej Skrabec 			id = sun4i_tcon_of_get_id_from_port(port);
1067e8d5bbf7SChen-Yu Tsai 
1068e8d5bbf7SChen-Yu Tsai 		/* Get our engine by matching our ID */
1069e8d5bbf7SChen-Yu Tsai 		engine = sun4i_tcon_get_engine_by_id(drv, id);
1070e8d5bbf7SChen-Yu Tsai 
1071e8d5bbf7SChen-Yu Tsai 		of_node_put(port);
1072e8d5bbf7SChen-Yu Tsai 		return engine;
1073e8d5bbf7SChen-Yu Tsai 	}
1074e8d5bbf7SChen-Yu Tsai 
1075e8d5bbf7SChen-Yu Tsai 	/* Fallback to old method by traversing input endpoints */
1076e8d5bbf7SChen-Yu Tsai 	of_node_put(port);
107749836b11SJernej Skrabec 	return sun4i_tcon_find_engine_traverse(drv, node, 0);
1078e8d5bbf7SChen-Yu Tsai }
1079e8d5bbf7SChen-Yu Tsai 
10809026e0d1SMaxime Ripard static int sun4i_tcon_bind(struct device *dev, struct device *master,
10819026e0d1SMaxime Ripard 			   void *data)
10829026e0d1SMaxime Ripard {
10839026e0d1SMaxime Ripard 	struct drm_device *drm = data;
10849026e0d1SMaxime Ripard 	struct sun4i_drv *drv = drm->dev_private;
108587969338SIcenowy Zheng 	struct sunxi_engine *engine;
1086a0c1214eSMaxime Ripard 	struct device_node *remote;
10879026e0d1SMaxime Ripard 	struct sun4i_tcon *tcon;
10886664e9dcSChen-Yu Tsai 	struct reset_control *edp_rstc;
1089a0c1214eSMaxime Ripard 	bool has_lvds_rst, has_lvds_alt, can_lvds;
10909026e0d1SMaxime Ripard 	int ret;
10919026e0d1SMaxime Ripard 
109287969338SIcenowy Zheng 	engine = sun4i_tcon_find_engine(drv, dev->of_node);
109387969338SIcenowy Zheng 	if (IS_ERR(engine)) {
109487969338SIcenowy Zheng 		dev_err(dev, "Couldn't find matching engine\n");
109580a58240SChen-Yu Tsai 		return -EPROBE_DEFER;
1096b317fa3bSChen-Yu Tsai 	}
109780a58240SChen-Yu Tsai 
10989026e0d1SMaxime Ripard 	tcon = devm_kzalloc(dev, sizeof(*tcon), GFP_KERNEL);
10999026e0d1SMaxime Ripard 	if (!tcon)
11009026e0d1SMaxime Ripard 		return -ENOMEM;
11019026e0d1SMaxime Ripard 	dev_set_drvdata(dev, tcon);
11029026e0d1SMaxime Ripard 	tcon->drm = drm;
1103ae558110SMaxime Ripard 	tcon->dev = dev;
110487969338SIcenowy Zheng 	tcon->id = engine->id;
110591ea2f29SChen-Yu Tsai 	tcon->quirks = of_device_get_match_data(dev);
11069026e0d1SMaxime Ripard 
11079026e0d1SMaxime Ripard 	tcon->lcd_rst = devm_reset_control_get(dev, "lcd");
11089026e0d1SMaxime Ripard 	if (IS_ERR(tcon->lcd_rst)) {
11099026e0d1SMaxime Ripard 		dev_err(dev, "Couldn't get our reset line\n");
11109026e0d1SMaxime Ripard 		return PTR_ERR(tcon->lcd_rst);
11119026e0d1SMaxime Ripard 	}
11129026e0d1SMaxime Ripard 
11136664e9dcSChen-Yu Tsai 	if (tcon->quirks->needs_edp_reset) {
11146664e9dcSChen-Yu Tsai 		edp_rstc = devm_reset_control_get_shared(dev, "edp");
11156664e9dcSChen-Yu Tsai 		if (IS_ERR(edp_rstc)) {
11166664e9dcSChen-Yu Tsai 			dev_err(dev, "Couldn't get edp reset line\n");
11176664e9dcSChen-Yu Tsai 			return PTR_ERR(edp_rstc);
11186664e9dcSChen-Yu Tsai 		}
11196664e9dcSChen-Yu Tsai 
11206664e9dcSChen-Yu Tsai 		ret = reset_control_deassert(edp_rstc);
11216664e9dcSChen-Yu Tsai 		if (ret) {
11226664e9dcSChen-Yu Tsai 			dev_err(dev, "Couldn't deassert edp reset line\n");
11236664e9dcSChen-Yu Tsai 			return ret;
11246664e9dcSChen-Yu Tsai 		}
11256664e9dcSChen-Yu Tsai 	}
11266664e9dcSChen-Yu Tsai 
11279026e0d1SMaxime Ripard 	/* Make sure our TCON is reset */
1128d57294c1SChen-Yu Tsai 	ret = reset_control_reset(tcon->lcd_rst);
11299026e0d1SMaxime Ripard 	if (ret) {
11309026e0d1SMaxime Ripard 		dev_err(dev, "Couldn't deassert our reset line\n");
11319026e0d1SMaxime Ripard 		return ret;
11329026e0d1SMaxime Ripard 	}
11339026e0d1SMaxime Ripard 
1134e742a17cSMaxime Ripard 	if (tcon->quirks->supports_lvds) {
1135a0c1214eSMaxime Ripard 		/*
1136e742a17cSMaxime Ripard 		 * This can only be made optional since we've had DT
1137e742a17cSMaxime Ripard 		 * nodes without the LVDS reset properties.
1138a0c1214eSMaxime Ripard 		 *
1139e742a17cSMaxime Ripard 		 * If the property is missing, just disable LVDS, and
1140e742a17cSMaxime Ripard 		 * print a warning.
1141a0c1214eSMaxime Ripard 		 */
1142a0c1214eSMaxime Ripard 		tcon->lvds_rst = devm_reset_control_get_optional(dev, "lvds");
1143a0c1214eSMaxime Ripard 		if (IS_ERR(tcon->lvds_rst)) {
1144a0c1214eSMaxime Ripard 			dev_err(dev, "Couldn't get our reset line\n");
1145a0c1214eSMaxime Ripard 			return PTR_ERR(tcon->lvds_rst);
1146a0c1214eSMaxime Ripard 		} else if (tcon->lvds_rst) {
1147a0c1214eSMaxime Ripard 			has_lvds_rst = true;
1148a0c1214eSMaxime Ripard 			reset_control_reset(tcon->lvds_rst);
1149a0c1214eSMaxime Ripard 		} else {
1150a0c1214eSMaxime Ripard 			has_lvds_rst = false;
1151a0c1214eSMaxime Ripard 		}
1152a0c1214eSMaxime Ripard 
1153a0c1214eSMaxime Ripard 		/*
1154e742a17cSMaxime Ripard 		 * This can only be made optional since we've had DT
1155e742a17cSMaxime Ripard 		 * nodes without the LVDS reset properties.
1156a0c1214eSMaxime Ripard 		 *
1157e742a17cSMaxime Ripard 		 * If the property is missing, just disable LVDS, and
1158e742a17cSMaxime Ripard 		 * print a warning.
1159a0c1214eSMaxime Ripard 		 */
1160a0c1214eSMaxime Ripard 		if (tcon->quirks->has_lvds_alt) {
1161a0c1214eSMaxime Ripard 			tcon->lvds_pll = devm_clk_get(dev, "lvds-alt");
1162a0c1214eSMaxime Ripard 			if (IS_ERR(tcon->lvds_pll)) {
1163a0c1214eSMaxime Ripard 				if (PTR_ERR(tcon->lvds_pll) == -ENOENT) {
1164a0c1214eSMaxime Ripard 					has_lvds_alt = false;
1165a0c1214eSMaxime Ripard 				} else {
1166a0c1214eSMaxime Ripard 					dev_err(dev, "Couldn't get the LVDS PLL\n");
116786a3ae58SDan Carpenter 					return PTR_ERR(tcon->lvds_pll);
1168a0c1214eSMaxime Ripard 				}
1169a0c1214eSMaxime Ripard 			} else {
1170a0c1214eSMaxime Ripard 				has_lvds_alt = true;
1171a0c1214eSMaxime Ripard 			}
1172a0c1214eSMaxime Ripard 		}
1173a0c1214eSMaxime Ripard 
1174e742a17cSMaxime Ripard 		if (!has_lvds_rst ||
1175e742a17cSMaxime Ripard 		    (tcon->quirks->has_lvds_alt && !has_lvds_alt)) {
1176e742a17cSMaxime Ripard 			dev_warn(dev, "Missing LVDS properties, Please upgrade your DT\n");
1177a0c1214eSMaxime Ripard 			dev_warn(dev, "LVDS output disabled\n");
1178a0c1214eSMaxime Ripard 			can_lvds = false;
1179a0c1214eSMaxime Ripard 		} else {
1180a0c1214eSMaxime Ripard 			can_lvds = true;
1181a0c1214eSMaxime Ripard 		}
1182e742a17cSMaxime Ripard 	} else {
1183e742a17cSMaxime Ripard 		can_lvds = false;
1184e742a17cSMaxime Ripard 	}
1185a0c1214eSMaxime Ripard 
11869026e0d1SMaxime Ripard 	ret = sun4i_tcon_init_clocks(dev, tcon);
11879026e0d1SMaxime Ripard 	if (ret) {
11889026e0d1SMaxime Ripard 		dev_err(dev, "Couldn't init our TCON clocks\n");
11899026e0d1SMaxime Ripard 		goto err_assert_reset;
11909026e0d1SMaxime Ripard 	}
11919026e0d1SMaxime Ripard 
11924c7f16d1SChen-Yu Tsai 	ret = sun4i_tcon_init_regmap(dev, tcon);
11939026e0d1SMaxime Ripard 	if (ret) {
11944c7f16d1SChen-Yu Tsai 		dev_err(dev, "Couldn't init our TCON regmap\n");
11959026e0d1SMaxime Ripard 		goto err_free_clocks;
11969026e0d1SMaxime Ripard 	}
11979026e0d1SMaxime Ripard 
119834d698f6SJernej Skrabec 	if (tcon->quirks->has_channel_0) {
11994c7f16d1SChen-Yu Tsai 		ret = sun4i_dclk_create(dev, tcon);
12004c7f16d1SChen-Yu Tsai 		if (ret) {
12014c7f16d1SChen-Yu Tsai 			dev_err(dev, "Couldn't create our TCON dot clock\n");
12024c7f16d1SChen-Yu Tsai 			goto err_free_clocks;
12034c7f16d1SChen-Yu Tsai 		}
120434d698f6SJernej Skrabec 	}
12054c7f16d1SChen-Yu Tsai 
12069026e0d1SMaxime Ripard 	ret = sun4i_tcon_init_irq(dev, tcon);
12079026e0d1SMaxime Ripard 	if (ret) {
12089026e0d1SMaxime Ripard 		dev_err(dev, "Couldn't init our TCON interrupts\n");
12094c7f16d1SChen-Yu Tsai 		goto err_free_dotclock;
12109026e0d1SMaxime Ripard 	}
12119026e0d1SMaxime Ripard 
121287969338SIcenowy Zheng 	tcon->crtc = sun4i_crtc_init(drm, engine, tcon);
121346cce6daSChen-Yu Tsai 	if (IS_ERR(tcon->crtc)) {
121446cce6daSChen-Yu Tsai 		dev_err(dev, "Couldn't create our CRTC\n");
121546cce6daSChen-Yu Tsai 		ret = PTR_ERR(tcon->crtc);
121692411f6dSMaxime Ripard 		goto err_free_dotclock;
121746cce6daSChen-Yu Tsai 	}
121846cce6daSChen-Yu Tsai 
12192a72d0c5SJernej Skrabec 	if (tcon->quirks->has_channel_0) {
1220a0c1214eSMaxime Ripard 		/*
1221a0c1214eSMaxime Ripard 		 * If we have an LVDS panel connected to the TCON, we should
1222a0c1214eSMaxime Ripard 		 * just probe the LVDS connector. Otherwise, just probe RGB as
1223a0c1214eSMaxime Ripard 		 * we used to.
1224a0c1214eSMaxime Ripard 		 */
1225a0c1214eSMaxime Ripard 		remote = of_graph_get_remote_node(dev->of_node, 1, 0);
1226a0c1214eSMaxime Ripard 		if (of_device_is_compatible(remote, "panel-lvds"))
1227a0c1214eSMaxime Ripard 			if (can_lvds)
1228a0c1214eSMaxime Ripard 				ret = sun4i_lvds_init(drm, tcon);
1229a0c1214eSMaxime Ripard 			else
1230a0c1214eSMaxime Ripard 				ret = -EINVAL;
1231a0c1214eSMaxime Ripard 		else
1232b9c8506cSChen-Yu Tsai 			ret = sun4i_rgb_init(drm, tcon);
1233a0c1214eSMaxime Ripard 		of_node_put(remote);
1234a0c1214eSMaxime Ripard 
123513fef095SChen-Yu Tsai 		if (ret < 0)
123692411f6dSMaxime Ripard 			goto err_free_dotclock;
12372a72d0c5SJernej Skrabec 	}
123813fef095SChen-Yu Tsai 
123927e18de7SChen-Yu Tsai 	if (tcon->quirks->needs_de_be_mux) {
124027e18de7SChen-Yu Tsai 		/*
124127e18de7SChen-Yu Tsai 		 * We assume there is no dynamic muxing of backends
124227e18de7SChen-Yu Tsai 		 * and TCONs, so we select the backend with same ID.
124327e18de7SChen-Yu Tsai 		 *
124427e18de7SChen-Yu Tsai 		 * While dynamic selection might be interesting, since
124527e18de7SChen-Yu Tsai 		 * the CRTC is tied to the TCON, while the layers are
124627e18de7SChen-Yu Tsai 		 * tied to the backends, this means, we will need to
124727e18de7SChen-Yu Tsai 		 * switch between groups of layers. There might not be
124827e18de7SChen-Yu Tsai 		 * a way to represent this constraint in DRM.
124927e18de7SChen-Yu Tsai 		 */
125027e18de7SChen-Yu Tsai 		regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG,
125127e18de7SChen-Yu Tsai 				   SUN4I_TCON0_CTL_SRC_SEL_MASK,
125227e18de7SChen-Yu Tsai 				   tcon->id);
125327e18de7SChen-Yu Tsai 		regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG,
125427e18de7SChen-Yu Tsai 				   SUN4I_TCON1_CTL_SRC_SEL_MASK,
125527e18de7SChen-Yu Tsai 				   tcon->id);
125627e18de7SChen-Yu Tsai 	}
125727e18de7SChen-Yu Tsai 
125880a58240SChen-Yu Tsai 	list_add_tail(&tcon->list, &drv->tcon_list);
125980a58240SChen-Yu Tsai 
126013fef095SChen-Yu Tsai 	return 0;
12619026e0d1SMaxime Ripard 
12624c7f16d1SChen-Yu Tsai err_free_dotclock:
126334d698f6SJernej Skrabec 	if (tcon->quirks->has_channel_0)
12644c7f16d1SChen-Yu Tsai 		sun4i_dclk_free(tcon);
12659026e0d1SMaxime Ripard err_free_clocks:
12669026e0d1SMaxime Ripard 	sun4i_tcon_free_clocks(tcon);
12679026e0d1SMaxime Ripard err_assert_reset:
12689026e0d1SMaxime Ripard 	reset_control_assert(tcon->lcd_rst);
12699026e0d1SMaxime Ripard 	return ret;
12709026e0d1SMaxime Ripard }
12719026e0d1SMaxime Ripard 
12729026e0d1SMaxime Ripard static void sun4i_tcon_unbind(struct device *dev, struct device *master,
12739026e0d1SMaxime Ripard 			      void *data)
12749026e0d1SMaxime Ripard {
12759026e0d1SMaxime Ripard 	struct sun4i_tcon *tcon = dev_get_drvdata(dev);
12769026e0d1SMaxime Ripard 
127780a58240SChen-Yu Tsai 	list_del(&tcon->list);
127834d698f6SJernej Skrabec 	if (tcon->quirks->has_channel_0)
12794c7f16d1SChen-Yu Tsai 		sun4i_dclk_free(tcon);
12809026e0d1SMaxime Ripard 	sun4i_tcon_free_clocks(tcon);
12819026e0d1SMaxime Ripard }
12829026e0d1SMaxime Ripard 
1283dfeb693dSJulia Lawall static const struct component_ops sun4i_tcon_ops = {
12849026e0d1SMaxime Ripard 	.bind	= sun4i_tcon_bind,
12859026e0d1SMaxime Ripard 	.unbind	= sun4i_tcon_unbind,
12869026e0d1SMaxime Ripard };
12879026e0d1SMaxime Ripard 
12889026e0d1SMaxime Ripard static int sun4i_tcon_probe(struct platform_device *pdev)
12899026e0d1SMaxime Ripard {
129029e57fabSMaxime Ripard 	struct device_node *node = pdev->dev.of_node;
129163d6310fSJernej Skrabec 	const struct sun4i_tcon_quirks *quirks;
1292894f5a9fSMaxime Ripard 	struct drm_bridge *bridge;
129329e57fabSMaxime Ripard 	struct drm_panel *panel;
1294ebc94461SRob Herring 	int ret;
129529e57fabSMaxime Ripard 
129663d6310fSJernej Skrabec 	quirks = of_device_get_match_data(&pdev->dev);
129763d6310fSJernej Skrabec 
129863d6310fSJernej Skrabec 	/* panels and bridges are present only on TCONs with channel 0 */
129963d6310fSJernej Skrabec 	if (quirks->has_channel_0) {
1300ebc94461SRob Herring 		ret = drm_of_find_panel_or_bridge(node, 1, 0, &panel, &bridge);
1301ebc94461SRob Herring 		if (ret == -EPROBE_DEFER)
1302ebc94461SRob Herring 			return ret;
130363d6310fSJernej Skrabec 	}
130429e57fabSMaxime Ripard 
13059026e0d1SMaxime Ripard 	return component_add(&pdev->dev, &sun4i_tcon_ops);
13069026e0d1SMaxime Ripard }
13079026e0d1SMaxime Ripard 
13089026e0d1SMaxime Ripard static int sun4i_tcon_remove(struct platform_device *pdev)
13099026e0d1SMaxime Ripard {
13109026e0d1SMaxime Ripard 	component_del(&pdev->dev, &sun4i_tcon_ops);
13119026e0d1SMaxime Ripard 
13129026e0d1SMaxime Ripard 	return 0;
13139026e0d1SMaxime Ripard }
13149026e0d1SMaxime Ripard 
1315ad537fb2SChen-Yu Tsai /* platform specific TCON muxing callbacks */
13164bb206bfSJonathan Liu static int sun4i_a10_tcon_set_mux(struct sun4i_tcon *tcon,
13174bb206bfSJonathan Liu 				  const struct drm_encoder *encoder)
13184bb206bfSJonathan Liu {
13194bb206bfSJonathan Liu 	struct sun4i_tcon *tcon0 = sun4i_get_tcon0(encoder->dev);
13204bb206bfSJonathan Liu 	u32 shift;
13214bb206bfSJonathan Liu 
13224bb206bfSJonathan Liu 	if (!tcon0)
13234bb206bfSJonathan Liu 		return -EINVAL;
13244bb206bfSJonathan Liu 
13254bb206bfSJonathan Liu 	switch (encoder->encoder_type) {
13264bb206bfSJonathan Liu 	case DRM_MODE_ENCODER_TMDS:
13274bb206bfSJonathan Liu 		/* HDMI */
13284bb206bfSJonathan Liu 		shift = 8;
13294bb206bfSJonathan Liu 		break;
13304bb206bfSJonathan Liu 	default:
13314bb206bfSJonathan Liu 		return -EINVAL;
13324bb206bfSJonathan Liu 	}
13334bb206bfSJonathan Liu 
13344bb206bfSJonathan Liu 	regmap_update_bits(tcon0->regs, SUN4I_TCON_MUX_CTRL_REG,
13354bb206bfSJonathan Liu 			   0x3 << shift, tcon->id << shift);
13364bb206bfSJonathan Liu 
13374bb206bfSJonathan Liu 	return 0;
13384bb206bfSJonathan Liu }
13394bb206bfSJonathan Liu 
1340ad537fb2SChen-Yu Tsai static int sun5i_a13_tcon_set_mux(struct sun4i_tcon *tcon,
1341abcb8766SMaxime Ripard 				  const struct drm_encoder *encoder)
1342ad537fb2SChen-Yu Tsai {
1343ad537fb2SChen-Yu Tsai 	u32 val;
1344ad537fb2SChen-Yu Tsai 
1345ad537fb2SChen-Yu Tsai 	if (encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
1346ad537fb2SChen-Yu Tsai 		val = 1;
1347ad537fb2SChen-Yu Tsai 	else
1348ad537fb2SChen-Yu Tsai 		val = 0;
1349ad537fb2SChen-Yu Tsai 
1350ad537fb2SChen-Yu Tsai 	/*
1351ad537fb2SChen-Yu Tsai 	 * FIXME: Undocumented bits
1352ad537fb2SChen-Yu Tsai 	 */
1353ad537fb2SChen-Yu Tsai 	return regmap_write(tcon->regs, SUN4I_TCON_MUX_CTRL_REG, val);
1354ad537fb2SChen-Yu Tsai }
1355ad537fb2SChen-Yu Tsai 
135667e32645SChen-Yu Tsai static int sun6i_tcon_set_mux(struct sun4i_tcon *tcon,
1357abcb8766SMaxime Ripard 			      const struct drm_encoder *encoder)
135867e32645SChen-Yu Tsai {
135967e32645SChen-Yu Tsai 	struct sun4i_tcon *tcon0 = sun4i_get_tcon0(encoder->dev);
136067e32645SChen-Yu Tsai 	u32 shift;
136167e32645SChen-Yu Tsai 
136267e32645SChen-Yu Tsai 	if (!tcon0)
136367e32645SChen-Yu Tsai 		return -EINVAL;
136467e32645SChen-Yu Tsai 
136567e32645SChen-Yu Tsai 	switch (encoder->encoder_type) {
136667e32645SChen-Yu Tsai 	case DRM_MODE_ENCODER_TMDS:
136767e32645SChen-Yu Tsai 		/* HDMI */
136867e32645SChen-Yu Tsai 		shift = 8;
136967e32645SChen-Yu Tsai 		break;
137067e32645SChen-Yu Tsai 	default:
137167e32645SChen-Yu Tsai 		/* TODO A31 has MIPI DSI but A31s does not */
137267e32645SChen-Yu Tsai 		return -EINVAL;
137367e32645SChen-Yu Tsai 	}
137467e32645SChen-Yu Tsai 
137567e32645SChen-Yu Tsai 	regmap_update_bits(tcon0->regs, SUN4I_TCON_MUX_CTRL_REG,
137667e32645SChen-Yu Tsai 			   0x3 << shift, tcon->id << shift);
137767e32645SChen-Yu Tsai 
137867e32645SChen-Yu Tsai 	return 0;
137967e32645SChen-Yu Tsai }
138067e32645SChen-Yu Tsai 
13810305189aSJernej Skrabec static int sun8i_r40_tcon_tv_set_mux(struct sun4i_tcon *tcon,
13820305189aSJernej Skrabec 				     const struct drm_encoder *encoder)
13830305189aSJernej Skrabec {
13840305189aSJernej Skrabec 	struct device_node *port, *remote;
13850305189aSJernej Skrabec 	struct platform_device *pdev;
13860305189aSJernej Skrabec 	int id, ret;
13870305189aSJernej Skrabec 
13880305189aSJernej Skrabec 	/* find TCON TOP platform device and TCON id */
13890305189aSJernej Skrabec 
13900305189aSJernej Skrabec 	port = of_graph_get_port_by_id(tcon->dev->of_node, 0);
13910305189aSJernej Skrabec 	if (!port)
13920305189aSJernej Skrabec 		return -EINVAL;
13930305189aSJernej Skrabec 
13940305189aSJernej Skrabec 	id = sun4i_tcon_of_get_id_from_port(port);
13950305189aSJernej Skrabec 	of_node_put(port);
13960305189aSJernej Skrabec 
13970305189aSJernej Skrabec 	remote = of_graph_get_remote_node(tcon->dev->of_node, 0, -1);
13980305189aSJernej Skrabec 	if (!remote)
13990305189aSJernej Skrabec 		return -EINVAL;
14000305189aSJernej Skrabec 
14010305189aSJernej Skrabec 	pdev = of_find_device_by_node(remote);
14020305189aSJernej Skrabec 	of_node_put(remote);
14030305189aSJernej Skrabec 	if (!pdev)
14040305189aSJernej Skrabec 		return -EINVAL;
14050305189aSJernej Skrabec 
1406185e0bebSMaxime Ripard 	if (IS_ENABLED(CONFIG_DRM_SUN8I_TCON_TOP) &&
1407185e0bebSMaxime Ripard 	    encoder->encoder_type == DRM_MODE_ENCODER_TMDS) {
14080305189aSJernej Skrabec 		ret = sun8i_tcon_top_set_hdmi_src(&pdev->dev, id);
14090305189aSJernej Skrabec 		if (ret)
14100305189aSJernej Skrabec 			return ret;
14110305189aSJernej Skrabec 	}
14120305189aSJernej Skrabec 
1413185e0bebSMaxime Ripard 	if (IS_ENABLED(CONFIG_DRM_SUN8I_TCON_TOP)) {
1414185e0bebSMaxime Ripard 		ret = sun8i_tcon_top_de_config(&pdev->dev, tcon->id, id);
1415185e0bebSMaxime Ripard 		if (ret)
1416185e0bebSMaxime Ripard 			return ret;
1417185e0bebSMaxime Ripard 	}
1418185e0bebSMaxime Ripard 
1419185e0bebSMaxime Ripard 	return 0;
14200305189aSJernej Skrabec }
14210305189aSJernej Skrabec 
14224bb206bfSJonathan Liu static const struct sun4i_tcon_quirks sun4i_a10_quirks = {
142334d698f6SJernej Skrabec 	.has_channel_0		= true,
14244bb206bfSJonathan Liu 	.has_channel_1		= true,
14254bb206bfSJonathan Liu 	.set_mux		= sun4i_a10_tcon_set_mux,
14264bb206bfSJonathan Liu };
14274bb206bfSJonathan Liu 
142891ea2f29SChen-Yu Tsai static const struct sun4i_tcon_quirks sun5i_a13_quirks = {
142934d698f6SJernej Skrabec 	.has_channel_0		= true,
143091ea2f29SChen-Yu Tsai 	.has_channel_1		= true,
1431ad537fb2SChen-Yu Tsai 	.set_mux		= sun5i_a13_tcon_set_mux,
143291ea2f29SChen-Yu Tsai };
143391ea2f29SChen-Yu Tsai 
143493a5ec14SChen-Yu Tsai static const struct sun4i_tcon_quirks sun6i_a31_quirks = {
143534d698f6SJernej Skrabec 	.has_channel_0		= true,
143693a5ec14SChen-Yu Tsai 	.has_channel_1		= true,
1437a0c1214eSMaxime Ripard 	.has_lvds_alt		= true,
143827e18de7SChen-Yu Tsai 	.needs_de_be_mux	= true,
143967e32645SChen-Yu Tsai 	.set_mux		= sun6i_tcon_set_mux,
144093a5ec14SChen-Yu Tsai };
144193a5ec14SChen-Yu Tsai 
144293a5ec14SChen-Yu Tsai static const struct sun4i_tcon_quirks sun6i_a31s_quirks = {
144334d698f6SJernej Skrabec 	.has_channel_0		= true,
144493a5ec14SChen-Yu Tsai 	.has_channel_1		= true,
144527e18de7SChen-Yu Tsai 	.needs_de_be_mux	= true,
144693a5ec14SChen-Yu Tsai };
144793a5ec14SChen-Yu Tsai 
1448aaddb6d2SJonathan Liu static const struct sun4i_tcon_quirks sun7i_a20_quirks = {
144934d698f6SJernej Skrabec 	.has_channel_0		= true,
1450aaddb6d2SJonathan Liu 	.has_channel_1		= true,
1451aaddb6d2SJonathan Liu 	/* Same display pipeline structure as A10 */
1452aaddb6d2SJonathan Liu 	.set_mux		= sun4i_a10_tcon_set_mux,
1453aaddb6d2SJonathan Liu };
1454aaddb6d2SJonathan Liu 
145591ea2f29SChen-Yu Tsai static const struct sun4i_tcon_quirks sun8i_a33_quirks = {
145634d698f6SJernej Skrabec 	.has_channel_0		= true,
1457a0c1214eSMaxime Ripard 	.has_lvds_alt		= true,
145891ea2f29SChen-Yu Tsai };
145991ea2f29SChen-Yu Tsai 
14602f0d7bb1SMaxime Ripard static const struct sun4i_tcon_quirks sun8i_a83t_lcd_quirks = {
1461e742a17cSMaxime Ripard 	.supports_lvds		= true,
146234d698f6SJernej Skrabec 	.has_channel_0		= true,
14632f0d7bb1SMaxime Ripard };
14642f0d7bb1SMaxime Ripard 
146505adc89bSJernej Skrabec static const struct sun4i_tcon_quirks sun8i_a83t_tv_quirks = {
146605adc89bSJernej Skrabec 	.has_channel_1		= true,
146705adc89bSJernej Skrabec };
146805adc89bSJernej Skrabec 
14690305189aSJernej Skrabec static const struct sun4i_tcon_quirks sun8i_r40_tv_quirks = {
14700305189aSJernej Skrabec 	.has_channel_1		= true,
14710305189aSJernej Skrabec 	.set_mux		= sun8i_r40_tcon_tv_set_mux,
14720305189aSJernej Skrabec };
14730305189aSJernej Skrabec 
14741a0edb3fSIcenowy Zheng static const struct sun4i_tcon_quirks sun8i_v3s_quirks = {
147534d698f6SJernej Skrabec 	.has_channel_0		= true,
14761a0edb3fSIcenowy Zheng };
14771a0edb3fSIcenowy Zheng 
14786664e9dcSChen-Yu Tsai static const struct sun4i_tcon_quirks sun9i_a80_tcon_lcd_quirks = {
14796664e9dcSChen-Yu Tsai 	.has_channel_0	= true,
14806664e9dcSChen-Yu Tsai 	.needs_edp_reset = true,
14816664e9dcSChen-Yu Tsai };
14826664e9dcSChen-Yu Tsai 
14836664e9dcSChen-Yu Tsai static const struct sun4i_tcon_quirks sun9i_a80_tcon_tv_quirks = {
14846664e9dcSChen-Yu Tsai 	.has_channel_1	= true,
14856664e9dcSChen-Yu Tsai 	.needs_edp_reset = true,
14866664e9dcSChen-Yu Tsai };
14876664e9dcSChen-Yu Tsai 
1488ff71c2cfSChen-Yu Tsai /* sun4i_drv uses this list to check if a device node is a TCON */
1489ff71c2cfSChen-Yu Tsai const struct of_device_id sun4i_tcon_of_table[] = {
14904bb206bfSJonathan Liu 	{ .compatible = "allwinner,sun4i-a10-tcon", .data = &sun4i_a10_quirks },
149191ea2f29SChen-Yu Tsai 	{ .compatible = "allwinner,sun5i-a13-tcon", .data = &sun5i_a13_quirks },
149293a5ec14SChen-Yu Tsai 	{ .compatible = "allwinner,sun6i-a31-tcon", .data = &sun6i_a31_quirks },
149393a5ec14SChen-Yu Tsai 	{ .compatible = "allwinner,sun6i-a31s-tcon", .data = &sun6i_a31s_quirks },
1494aaddb6d2SJonathan Liu 	{ .compatible = "allwinner,sun7i-a20-tcon", .data = &sun7i_a20_quirks },
1495d0ec0a3eSChen-Yu Tsai 	{ .compatible = "allwinner,sun8i-a23-tcon", .data = &sun8i_a33_quirks },
149691ea2f29SChen-Yu Tsai 	{ .compatible = "allwinner,sun8i-a33-tcon", .data = &sun8i_a33_quirks },
14972f0d7bb1SMaxime Ripard 	{ .compatible = "allwinner,sun8i-a83t-tcon-lcd", .data = &sun8i_a83t_lcd_quirks },
149805adc89bSJernej Skrabec 	{ .compatible = "allwinner,sun8i-a83t-tcon-tv", .data = &sun8i_a83t_tv_quirks },
14990305189aSJernej Skrabec 	{ .compatible = "allwinner,sun8i-r40-tcon-tv", .data = &sun8i_r40_tv_quirks },
15001a0edb3fSIcenowy Zheng 	{ .compatible = "allwinner,sun8i-v3s-tcon", .data = &sun8i_v3s_quirks },
15016664e9dcSChen-Yu Tsai 	{ .compatible = "allwinner,sun9i-a80-tcon-lcd", .data = &sun9i_a80_tcon_lcd_quirks },
15026664e9dcSChen-Yu Tsai 	{ .compatible = "allwinner,sun9i-a80-tcon-tv", .data = &sun9i_a80_tcon_tv_quirks },
15039026e0d1SMaxime Ripard 	{ }
15049026e0d1SMaxime Ripard };
15059026e0d1SMaxime Ripard MODULE_DEVICE_TABLE(of, sun4i_tcon_of_table);
1506ff71c2cfSChen-Yu Tsai EXPORT_SYMBOL(sun4i_tcon_of_table);
15079026e0d1SMaxime Ripard 
15089026e0d1SMaxime Ripard static struct platform_driver sun4i_tcon_platform_driver = {
15099026e0d1SMaxime Ripard 	.probe		= sun4i_tcon_probe,
15109026e0d1SMaxime Ripard 	.remove		= sun4i_tcon_remove,
15119026e0d1SMaxime Ripard 	.driver		= {
15129026e0d1SMaxime Ripard 		.name		= "sun4i-tcon",
15139026e0d1SMaxime Ripard 		.of_match_table	= sun4i_tcon_of_table,
15149026e0d1SMaxime Ripard 	},
15159026e0d1SMaxime Ripard };
15169026e0d1SMaxime Ripard module_platform_driver(sun4i_tcon_platform_driver);
15179026e0d1SMaxime Ripard 
15189026e0d1SMaxime Ripard MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
15199026e0d1SMaxime Ripard MODULE_DESCRIPTION("Allwinner A10 Timing Controller Driver");
15209026e0d1SMaxime Ripard MODULE_LICENSE("GPL");
1521