1f2cb3148SBenjamin Gaignard /* 2f2cb3148SBenjamin Gaignard * Copyright (C) STMicroelectronics SA 2014 3f2cb3148SBenjamin Gaignard * Authors: Benjamin Gaignard <benjamin.gaignard@st.com> 4f2cb3148SBenjamin Gaignard * Fabien Dessenne <fabien.dessenne@st.com> 5f2cb3148SBenjamin Gaignard * Vincent Abriou <vincent.abriou@st.com> 6f2cb3148SBenjamin Gaignard * for STMicroelectronics. 7f2cb3148SBenjamin Gaignard * License terms: GNU General Public License (GPL), version 2 8f2cb3148SBenjamin Gaignard */ 9f2cb3148SBenjamin Gaignard 10f2cb3148SBenjamin Gaignard #include <linux/module.h> 11f2cb3148SBenjamin Gaignard #include <linux/notifier.h> 12f2cb3148SBenjamin Gaignard #include <linux/platform_device.h> 13f2cb3148SBenjamin Gaignard 14f2cb3148SBenjamin Gaignard #include <drm/drmP.h> 15f2cb3148SBenjamin Gaignard 16f2cb3148SBenjamin Gaignard #include "sti_vtg.h" 17f2cb3148SBenjamin Gaignard 18503290ceSVincent Abriou #define VTG_MODE_MASTER 0 19503290ceSVincent Abriou #define VTG_MODE_SLAVE_BY_EXT0 1 20f2cb3148SBenjamin Gaignard 21f2cb3148SBenjamin Gaignard /* registers offset */ 22f2cb3148SBenjamin Gaignard #define VTG_MODE 0x0000 23f2cb3148SBenjamin Gaignard #define VTG_CLKLN 0x0008 24f2cb3148SBenjamin Gaignard #define VTG_HLFLN 0x000C 25f2cb3148SBenjamin Gaignard #define VTG_DRST_AUTOC 0x0010 26f2cb3148SBenjamin Gaignard #define VTG_VID_TFO 0x0040 27f2cb3148SBenjamin Gaignard #define VTG_VID_TFS 0x0044 28f2cb3148SBenjamin Gaignard #define VTG_VID_BFO 0x0048 29f2cb3148SBenjamin Gaignard #define VTG_VID_BFS 0x004C 30f2cb3148SBenjamin Gaignard 31f2cb3148SBenjamin Gaignard #define VTG_HOST_ITS 0x0078 32f2cb3148SBenjamin Gaignard #define VTG_HOST_ITS_BCLR 0x007C 33f2cb3148SBenjamin Gaignard #define VTG_HOST_ITM_BCLR 0x0088 34f2cb3148SBenjamin Gaignard #define VTG_HOST_ITM_BSET 0x008C 35f2cb3148SBenjamin Gaignard 36f2cb3148SBenjamin Gaignard #define VTG_H_HD_1 0x00C0 37f2cb3148SBenjamin Gaignard #define VTG_TOP_V_VD_1 0x00C4 38f2cb3148SBenjamin Gaignard #define VTG_BOT_V_VD_1 0x00C8 39f2cb3148SBenjamin Gaignard #define VTG_TOP_V_HD_1 0x00CC 40f2cb3148SBenjamin Gaignard #define VTG_BOT_V_HD_1 0x00D0 41f2cb3148SBenjamin Gaignard 42f2cb3148SBenjamin Gaignard #define VTG_H_HD_2 0x00E0 43f2cb3148SBenjamin Gaignard #define VTG_TOP_V_VD_2 0x00E4 44f2cb3148SBenjamin Gaignard #define VTG_BOT_V_VD_2 0x00E8 45f2cb3148SBenjamin Gaignard #define VTG_TOP_V_HD_2 0x00EC 46f2cb3148SBenjamin Gaignard #define VTG_BOT_V_HD_2 0x00F0 47f2cb3148SBenjamin Gaignard 48f2cb3148SBenjamin Gaignard #define VTG_H_HD_3 0x0100 49f2cb3148SBenjamin Gaignard #define VTG_TOP_V_VD_3 0x0104 50f2cb3148SBenjamin Gaignard #define VTG_BOT_V_VD_3 0x0108 51f2cb3148SBenjamin Gaignard #define VTG_TOP_V_HD_3 0x010C 52f2cb3148SBenjamin Gaignard #define VTG_BOT_V_HD_3 0x0110 53f2cb3148SBenjamin Gaignard 547f2d479cSBenjamin Gaignard #define VTG_H_HD_4 0x0120 557f2d479cSBenjamin Gaignard #define VTG_TOP_V_VD_4 0x0124 567f2d479cSBenjamin Gaignard #define VTG_BOT_V_VD_4 0x0128 577f2d479cSBenjamin Gaignard #define VTG_TOP_V_HD_4 0x012c 587f2d479cSBenjamin Gaignard #define VTG_BOT_V_HD_4 0x0130 597f2d479cSBenjamin Gaignard 60f2cb3148SBenjamin Gaignard #define VTG_IRQ_BOTTOM BIT(0) 61f2cb3148SBenjamin Gaignard #define VTG_IRQ_TOP BIT(1) 62f2cb3148SBenjamin Gaignard #define VTG_IRQ_MASK (VTG_IRQ_TOP | VTG_IRQ_BOTTOM) 63f2cb3148SBenjamin Gaignard 647f2d479cSBenjamin Gaignard /* Delay introduced by the HDMI in nb of pixel */ 658eba2703SVincent Abriou #define HDMI_DELAY (5) 667f2d479cSBenjamin Gaignard 679a024948SBich Hemon /* Delay introduced by the DVO in nb of pixel */ 689a024948SBich Hemon #define DVO_DELAY (2) 699a024948SBich Hemon 70f2cb3148SBenjamin Gaignard /* delay introduced by the Arbitrary Waveform Generator in nb of pixels */ 71f2cb3148SBenjamin Gaignard #define AWG_DELAY_HD (-9) 72f2cb3148SBenjamin Gaignard #define AWG_DELAY_ED (-8) 73f2cb3148SBenjamin Gaignard #define AWG_DELAY_SD (-7) 74f2cb3148SBenjamin Gaignard 75f2cb3148SBenjamin Gaignard LIST_HEAD(vtg_lookup); 76f2cb3148SBenjamin Gaignard 77503290ceSVincent Abriou /* 78503290ceSVincent Abriou * STI VTG register offset structure 79503290ceSVincent Abriou * 80503290ceSVincent Abriou *@h_hd: stores the VTG_H_HD_x register offset 81503290ceSVincent Abriou *@top_v_vd: stores the VTG_TOP_V_VD_x register offset 82503290ceSVincent Abriou *@bot_v_vd: stores the VTG_BOT_V_VD_x register offset 83503290ceSVincent Abriou *@top_v_hd: stores the VTG_TOP_V_HD_x register offset 84503290ceSVincent Abriou *@bot_v_hd: stores the VTG_BOT_V_HD_x register offset 85503290ceSVincent Abriou */ 86503290ceSVincent Abriou struct sti_vtg_regs_offs { 87503290ceSVincent Abriou u32 h_hd; 88503290ceSVincent Abriou u32 top_v_vd; 89503290ceSVincent Abriou u32 bot_v_vd; 90503290ceSVincent Abriou u32 top_v_hd; 91503290ceSVincent Abriou u32 bot_v_hd; 92503290ceSVincent Abriou }; 93503290ceSVincent Abriou 94503290ceSVincent Abriou #define VTG_MAX_SYNC_OUTPUT 4 95503290ceSVincent Abriou static const struct sti_vtg_regs_offs vtg_regs_offs[VTG_MAX_SYNC_OUTPUT] = { 96503290ceSVincent Abriou { VTG_H_HD_1, 97503290ceSVincent Abriou VTG_TOP_V_VD_1, VTG_BOT_V_VD_1, VTG_TOP_V_HD_1, VTG_BOT_V_HD_1 }, 98503290ceSVincent Abriou { VTG_H_HD_2, 99503290ceSVincent Abriou VTG_TOP_V_VD_2, VTG_BOT_V_VD_2, VTG_TOP_V_HD_2, VTG_BOT_V_HD_2 }, 100503290ceSVincent Abriou { VTG_H_HD_3, 101503290ceSVincent Abriou VTG_TOP_V_VD_3, VTG_BOT_V_VD_3, VTG_TOP_V_HD_3, VTG_BOT_V_HD_3 }, 102503290ceSVincent Abriou { VTG_H_HD_4, 103503290ceSVincent Abriou VTG_TOP_V_VD_4, VTG_BOT_V_VD_4, VTG_TOP_V_HD_4, VTG_BOT_V_HD_4 } 104503290ceSVincent Abriou }; 105503290ceSVincent Abriou 106503290ceSVincent Abriou /* 107503290ceSVincent Abriou * STI VTG synchronisation parameters structure 108503290ceSVincent Abriou * 109503290ceSVincent Abriou *@hsync: sample number falling and rising edge 110503290ceSVincent Abriou *@vsync_line_top: vertical top field line number falling and rising edge 111503290ceSVincent Abriou *@vsync_line_bot: vertical bottom field line number falling and rising edge 112503290ceSVincent Abriou *@vsync_off_top: vertical top field sample number rising and falling edge 113503290ceSVincent Abriou *@vsync_off_bot: vertical bottom field sample number rising and falling edge 114503290ceSVincent Abriou */ 115503290ceSVincent Abriou struct sti_vtg_sync_params { 116503290ceSVincent Abriou u32 hsync; 117503290ceSVincent Abriou u32 vsync_line_top; 118503290ceSVincent Abriou u32 vsync_line_bot; 119503290ceSVincent Abriou u32 vsync_off_top; 120503290ceSVincent Abriou u32 vsync_off_bot; 121503290ceSVincent Abriou }; 122503290ceSVincent Abriou 123f2cb3148SBenjamin Gaignard /** 124f2cb3148SBenjamin Gaignard * STI VTG structure 125f2cb3148SBenjamin Gaignard * 126f2cb3148SBenjamin Gaignard * @dev: pointer to device driver 127503290ceSVincent Abriou * @np: device node 128503290ceSVincent Abriou * @regs: register mapping 129503290ceSVincent Abriou * @sync_params: synchronisation parameters used to generate timings 130f2cb3148SBenjamin Gaignard * @irq: VTG irq 131503290ceSVincent Abriou * @irq_status: store the IRQ status value 132f2cb3148SBenjamin Gaignard * @notifier_list: notifier callback 1332388693eSThierry Reding * @crtc: the CRTC for vblank event 134f2cb3148SBenjamin Gaignard * @slave: slave vtg 135f2cb3148SBenjamin Gaignard * @link: List node to link the structure in lookup list 136f2cb3148SBenjamin Gaignard */ 137f2cb3148SBenjamin Gaignard struct sti_vtg { 138f2cb3148SBenjamin Gaignard struct device *dev; 139f2cb3148SBenjamin Gaignard struct device_node *np; 140f2cb3148SBenjamin Gaignard void __iomem *regs; 141503290ceSVincent Abriou struct sti_vtg_sync_params sync_params[VTG_MAX_SYNC_OUTPUT]; 142f2cb3148SBenjamin Gaignard int irq; 143f2cb3148SBenjamin Gaignard u32 irq_status; 144f2cb3148SBenjamin Gaignard struct raw_notifier_head notifier_list; 1452388693eSThierry Reding struct drm_crtc *crtc; 146f2cb3148SBenjamin Gaignard struct sti_vtg *slave; 147f2cb3148SBenjamin Gaignard struct list_head link; 148f2cb3148SBenjamin Gaignard }; 149f2cb3148SBenjamin Gaignard 150f2cb3148SBenjamin Gaignard static void vtg_register(struct sti_vtg *vtg) 151f2cb3148SBenjamin Gaignard { 152f2cb3148SBenjamin Gaignard list_add_tail(&vtg->link, &vtg_lookup); 153f2cb3148SBenjamin Gaignard } 154f2cb3148SBenjamin Gaignard 155f2cb3148SBenjamin Gaignard struct sti_vtg *of_vtg_find(struct device_node *np) 156f2cb3148SBenjamin Gaignard { 157f2cb3148SBenjamin Gaignard struct sti_vtg *vtg; 158f2cb3148SBenjamin Gaignard 159f2cb3148SBenjamin Gaignard list_for_each_entry(vtg, &vtg_lookup, link) { 160f2cb3148SBenjamin Gaignard if (vtg->np == np) 161f2cb3148SBenjamin Gaignard return vtg; 162f2cb3148SBenjamin Gaignard } 163f2cb3148SBenjamin Gaignard return NULL; 164f2cb3148SBenjamin Gaignard } 165f2cb3148SBenjamin Gaignard 166f2cb3148SBenjamin Gaignard static void vtg_reset(struct sti_vtg *vtg) 167f2cb3148SBenjamin Gaignard { 168f2cb3148SBenjamin Gaignard /* reset slave and then master */ 169f2cb3148SBenjamin Gaignard if (vtg->slave) 170f2cb3148SBenjamin Gaignard vtg_reset(vtg->slave); 171f2cb3148SBenjamin Gaignard 172f2cb3148SBenjamin Gaignard writel(1, vtg->regs + VTG_DRST_AUTOC); 173f2cb3148SBenjamin Gaignard } 174f2cb3148SBenjamin Gaignard 1758eba2703SVincent Abriou static void vtg_set_output_window(void __iomem *regs, 1768eba2703SVincent Abriou const struct drm_display_mode *mode) 1778eba2703SVincent Abriou { 1788eba2703SVincent Abriou u32 video_top_field_start; 1798eba2703SVincent Abriou u32 video_top_field_stop; 1808eba2703SVincent Abriou u32 video_bottom_field_start; 1818eba2703SVincent Abriou u32 video_bottom_field_stop; 1828eba2703SVincent Abriou u32 xstart = sti_vtg_get_pixel_number(*mode, 0); 1838eba2703SVincent Abriou u32 ystart = sti_vtg_get_line_number(*mode, 0); 1848eba2703SVincent Abriou u32 xstop = sti_vtg_get_pixel_number(*mode, mode->hdisplay - 1); 1858eba2703SVincent Abriou u32 ystop = sti_vtg_get_line_number(*mode, mode->vdisplay - 1); 1868eba2703SVincent Abriou 1878eba2703SVincent Abriou /* Set output window to fit the display mode selected */ 1888eba2703SVincent Abriou video_top_field_start = (ystart << 16) | xstart; 1898eba2703SVincent Abriou video_top_field_stop = (ystop << 16) | xstop; 1908eba2703SVincent Abriou 1918eba2703SVincent Abriou /* Only progressive supported for now */ 1928eba2703SVincent Abriou video_bottom_field_start = video_top_field_start; 1938eba2703SVincent Abriou video_bottom_field_stop = video_top_field_stop; 1948eba2703SVincent Abriou 1958eba2703SVincent Abriou writel(video_top_field_start, regs + VTG_VID_TFO); 1968eba2703SVincent Abriou writel(video_top_field_stop, regs + VTG_VID_TFS); 1978eba2703SVincent Abriou writel(video_bottom_field_start, regs + VTG_VID_BFO); 1988eba2703SVincent Abriou writel(video_bottom_field_stop, regs + VTG_VID_BFS); 1998eba2703SVincent Abriou } 2008eba2703SVincent Abriou 201503290ceSVincent Abriou static void vtg_set_hsync_vsync_pos(struct sti_vtg_sync_params *sync, 202503290ceSVincent Abriou int delay, 203503290ceSVincent Abriou const struct drm_display_mode *mode) 204f2cb3148SBenjamin Gaignard { 205503290ceSVincent Abriou long clocksperline, start, stop; 206503290ceSVincent Abriou u32 risesync_top, fallsync_top; 207503290ceSVincent Abriou u32 risesync_offs_top, fallsync_offs_top; 208503290ceSVincent Abriou 209503290ceSVincent Abriou clocksperline = mode->htotal; 210503290ceSVincent Abriou 211503290ceSVincent Abriou /* Get the hsync position */ 212503290ceSVincent Abriou start = 0; 213503290ceSVincent Abriou stop = mode->hsync_end - mode->hsync_start; 214503290ceSVincent Abriou 215503290ceSVincent Abriou start += delay; 216503290ceSVincent Abriou stop += delay; 217503290ceSVincent Abriou 218503290ceSVincent Abriou if (start < 0) 219503290ceSVincent Abriou start += clocksperline; 220503290ceSVincent Abriou else if (start >= clocksperline) 221503290ceSVincent Abriou start -= clocksperline; 222503290ceSVincent Abriou 223503290ceSVincent Abriou if (stop < 0) 224503290ceSVincent Abriou stop += clocksperline; 225503290ceSVincent Abriou else if (stop >= clocksperline) 226503290ceSVincent Abriou stop -= clocksperline; 227503290ceSVincent Abriou 228503290ceSVincent Abriou sync->hsync = (stop << 16) | start; 229503290ceSVincent Abriou 230503290ceSVincent Abriou /* Get the vsync position */ 231503290ceSVincent Abriou if (delay >= 0) { 232503290ceSVincent Abriou risesync_top = 1; 233503290ceSVincent Abriou fallsync_top = risesync_top; 234503290ceSVincent Abriou fallsync_top += mode->vsync_end - mode->vsync_start; 235503290ceSVincent Abriou 236503290ceSVincent Abriou fallsync_offs_top = (u32)delay; 237503290ceSVincent Abriou risesync_offs_top = (u32)delay; 238503290ceSVincent Abriou } else { 239503290ceSVincent Abriou risesync_top = mode->vtotal; 240503290ceSVincent Abriou fallsync_top = mode->vsync_end - mode->vsync_start; 241503290ceSVincent Abriou 242503290ceSVincent Abriou fallsync_offs_top = clocksperline + delay; 243503290ceSVincent Abriou risesync_offs_top = clocksperline + delay; 244503290ceSVincent Abriou } 245503290ceSVincent Abriou 246503290ceSVincent Abriou sync->vsync_line_top = (fallsync_top << 16) | risesync_top; 247503290ceSVincent Abriou sync->vsync_off_top = (fallsync_offs_top << 16) | risesync_offs_top; 248503290ceSVincent Abriou 249503290ceSVincent Abriou /* Only progressive supported for now */ 250503290ceSVincent Abriou sync->vsync_line_bot = sync->vsync_line_top; 251503290ceSVincent Abriou sync->vsync_off_bot = sync->vsync_off_top; 252503290ceSVincent Abriou } 253503290ceSVincent Abriou 254503290ceSVincent Abriou static void vtg_set_mode(struct sti_vtg *vtg, 255503290ceSVincent Abriou int type, 256503290ceSVincent Abriou struct sti_vtg_sync_params *sync, 257503290ceSVincent Abriou const struct drm_display_mode *mode) 258503290ceSVincent Abriou { 259503290ceSVincent Abriou unsigned int i; 260f2cb3148SBenjamin Gaignard 261f2cb3148SBenjamin Gaignard if (vtg->slave) 262503290ceSVincent Abriou vtg_set_mode(vtg->slave, VTG_MODE_SLAVE_BY_EXT0, 263503290ceSVincent Abriou vtg->sync_params, mode); 264f2cb3148SBenjamin Gaignard 2658eba2703SVincent Abriou /* Set the number of clock cycles per line */ 266f2cb3148SBenjamin Gaignard writel(mode->htotal, vtg->regs + VTG_CLKLN); 2678eba2703SVincent Abriou 2688eba2703SVincent Abriou /* Set Half Line Per Field (only progressive supported for now) */ 269f2cb3148SBenjamin Gaignard writel(mode->vtotal * 2, vtg->regs + VTG_HLFLN); 270f2cb3148SBenjamin Gaignard 2718eba2703SVincent Abriou /* Program output window */ 2728eba2703SVincent Abriou vtg_set_output_window(vtg->regs, mode); 273f2cb3148SBenjamin Gaignard 274503290ceSVincent Abriou /* Set hsync and vsync position for HDMI */ 275503290ceSVincent Abriou vtg_set_hsync_vsync_pos(&sync[VTG_SYNC_ID_HDMI - 1], HDMI_DELAY, mode); 276f2cb3148SBenjamin Gaignard 277503290ceSVincent Abriou /* Set hsync and vsync position for HD DCS */ 278503290ceSVincent Abriou vtg_set_hsync_vsync_pos(&sync[VTG_SYNC_ID_HDDCS - 1], 0, mode); 279c58d6d1bSVincent Abriou 280503290ceSVincent Abriou /* Set hsync and vsync position for HDF */ 281503290ceSVincent Abriou vtg_set_hsync_vsync_pos(&sync[VTG_SYNC_ID_HDF - 1], AWG_DELAY_HD, mode); 282f2cb3148SBenjamin Gaignard 283503290ceSVincent Abriou /* Set hsync and vsync position for DVO */ 2849a024948SBich Hemon vtg_set_hsync_vsync_pos(&sync[VTG_SYNC_ID_DVO - 1], DVO_DELAY, mode); 2857f2d479cSBenjamin Gaignard 286503290ceSVincent Abriou /* Progam the syncs outputs */ 287503290ceSVincent Abriou for (i = 0; i < VTG_MAX_SYNC_OUTPUT ; i++) { 288503290ceSVincent Abriou writel(sync[i].hsync, 289503290ceSVincent Abriou vtg->regs + vtg_regs_offs[i].h_hd); 290503290ceSVincent Abriou writel(sync[i].vsync_line_top, 291503290ceSVincent Abriou vtg->regs + vtg_regs_offs[i].top_v_vd); 292503290ceSVincent Abriou writel(sync[i].vsync_line_bot, 293503290ceSVincent Abriou vtg->regs + vtg_regs_offs[i].bot_v_vd); 294503290ceSVincent Abriou writel(sync[i].vsync_off_top, 295503290ceSVincent Abriou vtg->regs + vtg_regs_offs[i].top_v_hd); 296503290ceSVincent Abriou writel(sync[i].vsync_off_bot, 297503290ceSVincent Abriou vtg->regs + vtg_regs_offs[i].bot_v_hd); 298503290ceSVincent Abriou } 2997f2d479cSBenjamin Gaignard 300f2cb3148SBenjamin Gaignard /* mode */ 301f2cb3148SBenjamin Gaignard writel(type, vtg->regs + VTG_MODE); 302f2cb3148SBenjamin Gaignard } 303f2cb3148SBenjamin Gaignard 304f2cb3148SBenjamin Gaignard static void vtg_enable_irq(struct sti_vtg *vtg) 305f2cb3148SBenjamin Gaignard { 306f2cb3148SBenjamin Gaignard /* clear interrupt status and mask */ 307f2cb3148SBenjamin Gaignard writel(0xFFFF, vtg->regs + VTG_HOST_ITS_BCLR); 308f2cb3148SBenjamin Gaignard writel(0xFFFF, vtg->regs + VTG_HOST_ITM_BCLR); 309f2cb3148SBenjamin Gaignard writel(VTG_IRQ_MASK, vtg->regs + VTG_HOST_ITM_BSET); 310f2cb3148SBenjamin Gaignard } 311f2cb3148SBenjamin Gaignard 312f2cb3148SBenjamin Gaignard void sti_vtg_set_config(struct sti_vtg *vtg, 313f2cb3148SBenjamin Gaignard const struct drm_display_mode *mode) 314f2cb3148SBenjamin Gaignard { 315f2cb3148SBenjamin Gaignard /* write configuration */ 316503290ceSVincent Abriou vtg_set_mode(vtg, VTG_MODE_MASTER, vtg->sync_params, mode); 317f2cb3148SBenjamin Gaignard 318f2cb3148SBenjamin Gaignard vtg_reset(vtg); 319f2cb3148SBenjamin Gaignard 320f2cb3148SBenjamin Gaignard /* enable irq for the vtg vblank synchro */ 321f2cb3148SBenjamin Gaignard if (vtg->slave) 322f2cb3148SBenjamin Gaignard vtg_enable_irq(vtg->slave); 323f2cb3148SBenjamin Gaignard else 324f2cb3148SBenjamin Gaignard vtg_enable_irq(vtg); 325f2cb3148SBenjamin Gaignard } 326f2cb3148SBenjamin Gaignard 327f2cb3148SBenjamin Gaignard /** 328f2cb3148SBenjamin Gaignard * sti_vtg_get_line_number 329f2cb3148SBenjamin Gaignard * 330f2cb3148SBenjamin Gaignard * @mode: display mode to be used 331f2cb3148SBenjamin Gaignard * @y: line 332f2cb3148SBenjamin Gaignard * 333f2cb3148SBenjamin Gaignard * Return the line number according to the display mode taking 334f2cb3148SBenjamin Gaignard * into account the Sync and Back Porch information. 335f2cb3148SBenjamin Gaignard * Video frame line numbers start at 1, y starts at 0. 336f2cb3148SBenjamin Gaignard * In interlaced modes the start line is the field line number of the odd 337f2cb3148SBenjamin Gaignard * field, but y is still defined as a progressive frame. 338f2cb3148SBenjamin Gaignard */ 339f2cb3148SBenjamin Gaignard u32 sti_vtg_get_line_number(struct drm_display_mode mode, int y) 340f2cb3148SBenjamin Gaignard { 341f2cb3148SBenjamin Gaignard u32 start_line = mode.vtotal - mode.vsync_start + 1; 342f2cb3148SBenjamin Gaignard 343f2cb3148SBenjamin Gaignard if (mode.flags & DRM_MODE_FLAG_INTERLACE) 344f2cb3148SBenjamin Gaignard start_line *= 2; 345f2cb3148SBenjamin Gaignard 346f2cb3148SBenjamin Gaignard return start_line + y; 347f2cb3148SBenjamin Gaignard } 348f2cb3148SBenjamin Gaignard 349f2cb3148SBenjamin Gaignard /** 350f2cb3148SBenjamin Gaignard * sti_vtg_get_pixel_number 351f2cb3148SBenjamin Gaignard * 352f2cb3148SBenjamin Gaignard * @mode: display mode to be used 353f2cb3148SBenjamin Gaignard * @x: row 354f2cb3148SBenjamin Gaignard * 355f2cb3148SBenjamin Gaignard * Return the pixel number according to the display mode taking 356f2cb3148SBenjamin Gaignard * into account the Sync and Back Porch information. 357f2cb3148SBenjamin Gaignard * Pixels are counted from 0. 358f2cb3148SBenjamin Gaignard */ 359f2cb3148SBenjamin Gaignard u32 sti_vtg_get_pixel_number(struct drm_display_mode mode, int x) 360f2cb3148SBenjamin Gaignard { 361f2cb3148SBenjamin Gaignard return mode.htotal - mode.hsync_start + x; 362f2cb3148SBenjamin Gaignard } 363f2cb3148SBenjamin Gaignard 3642388693eSThierry Reding int sti_vtg_register_client(struct sti_vtg *vtg, struct notifier_block *nb, 3652388693eSThierry Reding struct drm_crtc *crtc) 366f2cb3148SBenjamin Gaignard { 367f2cb3148SBenjamin Gaignard if (vtg->slave) 3682388693eSThierry Reding return sti_vtg_register_client(vtg->slave, nb, crtc); 369f2cb3148SBenjamin Gaignard 3702388693eSThierry Reding vtg->crtc = crtc; 371f2cb3148SBenjamin Gaignard return raw_notifier_chain_register(&vtg->notifier_list, nb); 372f2cb3148SBenjamin Gaignard } 373f2cb3148SBenjamin Gaignard 374f2cb3148SBenjamin Gaignard int sti_vtg_unregister_client(struct sti_vtg *vtg, struct notifier_block *nb) 375f2cb3148SBenjamin Gaignard { 376f2cb3148SBenjamin Gaignard if (vtg->slave) 377f2cb3148SBenjamin Gaignard return sti_vtg_unregister_client(vtg->slave, nb); 378f2cb3148SBenjamin Gaignard 379f2cb3148SBenjamin Gaignard return raw_notifier_chain_unregister(&vtg->notifier_list, nb); 380f2cb3148SBenjamin Gaignard } 381f2cb3148SBenjamin Gaignard 382f2cb3148SBenjamin Gaignard static irqreturn_t vtg_irq_thread(int irq, void *arg) 383f2cb3148SBenjamin Gaignard { 384f2cb3148SBenjamin Gaignard struct sti_vtg *vtg = arg; 385f2cb3148SBenjamin Gaignard u32 event; 386f2cb3148SBenjamin Gaignard 387f2cb3148SBenjamin Gaignard event = (vtg->irq_status & VTG_IRQ_TOP) ? 388f2cb3148SBenjamin Gaignard VTG_TOP_FIELD_EVENT : VTG_BOTTOM_FIELD_EVENT; 389f2cb3148SBenjamin Gaignard 3902388693eSThierry Reding raw_notifier_call_chain(&vtg->notifier_list, event, vtg->crtc); 391f2cb3148SBenjamin Gaignard 392f2cb3148SBenjamin Gaignard return IRQ_HANDLED; 393f2cb3148SBenjamin Gaignard } 394f2cb3148SBenjamin Gaignard 395f2cb3148SBenjamin Gaignard static irqreturn_t vtg_irq(int irq, void *arg) 396f2cb3148SBenjamin Gaignard { 397f2cb3148SBenjamin Gaignard struct sti_vtg *vtg = arg; 398f2cb3148SBenjamin Gaignard 399f2cb3148SBenjamin Gaignard vtg->irq_status = readl(vtg->regs + VTG_HOST_ITS); 400f2cb3148SBenjamin Gaignard 401f2cb3148SBenjamin Gaignard writel(vtg->irq_status, vtg->regs + VTG_HOST_ITS_BCLR); 402f2cb3148SBenjamin Gaignard 403f2cb3148SBenjamin Gaignard /* force sync bus write */ 404f2cb3148SBenjamin Gaignard readl(vtg->regs + VTG_HOST_ITS); 405f2cb3148SBenjamin Gaignard 406f2cb3148SBenjamin Gaignard return IRQ_WAKE_THREAD; 407f2cb3148SBenjamin Gaignard } 408f2cb3148SBenjamin Gaignard 409f2cb3148SBenjamin Gaignard static int vtg_probe(struct platform_device *pdev) 410f2cb3148SBenjamin Gaignard { 411f2cb3148SBenjamin Gaignard struct device *dev = &pdev->dev; 412f2cb3148SBenjamin Gaignard struct device_node *np; 413f2cb3148SBenjamin Gaignard struct sti_vtg *vtg; 414f2cb3148SBenjamin Gaignard struct resource *res; 415f2cb3148SBenjamin Gaignard int ret; 416f2cb3148SBenjamin Gaignard 417f2cb3148SBenjamin Gaignard vtg = devm_kzalloc(dev, sizeof(*vtg), GFP_KERNEL); 418f2cb3148SBenjamin Gaignard if (!vtg) 419f2cb3148SBenjamin Gaignard return -ENOMEM; 420f2cb3148SBenjamin Gaignard 421f2cb3148SBenjamin Gaignard vtg->dev = dev; 422f2cb3148SBenjamin Gaignard vtg->np = pdev->dev.of_node; 423f2cb3148SBenjamin Gaignard 424f2cb3148SBenjamin Gaignard /* Get Memory ressources */ 425f2cb3148SBenjamin Gaignard res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 426f2cb3148SBenjamin Gaignard if (!res) { 427f2cb3148SBenjamin Gaignard DRM_ERROR("Get memory resource failed\n"); 428f2cb3148SBenjamin Gaignard return -ENOMEM; 429f2cb3148SBenjamin Gaignard } 430f2cb3148SBenjamin Gaignard vtg->regs = devm_ioremap_nocache(dev, res->start, resource_size(res)); 431f2cb3148SBenjamin Gaignard 432f2cb3148SBenjamin Gaignard np = of_parse_phandle(pdev->dev.of_node, "st,slave", 0); 433f2cb3148SBenjamin Gaignard if (np) { 434f2cb3148SBenjamin Gaignard vtg->slave = of_vtg_find(np); 435f2cb3148SBenjamin Gaignard 436f2cb3148SBenjamin Gaignard if (!vtg->slave) 437f2cb3148SBenjamin Gaignard return -EPROBE_DEFER; 438f2cb3148SBenjamin Gaignard } else { 439f2cb3148SBenjamin Gaignard vtg->irq = platform_get_irq(pdev, 0); 440*287980e4SArnd Bergmann if (vtg->irq < 0) { 441f2cb3148SBenjamin Gaignard DRM_ERROR("Failed to get VTG interrupt\n"); 442f2cb3148SBenjamin Gaignard return vtg->irq; 443f2cb3148SBenjamin Gaignard } 444f2cb3148SBenjamin Gaignard 445f2cb3148SBenjamin Gaignard RAW_INIT_NOTIFIER_HEAD(&vtg->notifier_list); 446f2cb3148SBenjamin Gaignard 447f2cb3148SBenjamin Gaignard ret = devm_request_threaded_irq(dev, vtg->irq, vtg_irq, 4488b0a99ceSVincent Abriou vtg_irq_thread, IRQF_ONESHOT, 4498b0a99ceSVincent Abriou dev_name(dev), vtg); 450*287980e4SArnd Bergmann if (ret < 0) { 451f2cb3148SBenjamin Gaignard DRM_ERROR("Failed to register VTG interrupt\n"); 452f2cb3148SBenjamin Gaignard return ret; 453f2cb3148SBenjamin Gaignard } 454f2cb3148SBenjamin Gaignard } 455f2cb3148SBenjamin Gaignard 456f2cb3148SBenjamin Gaignard vtg_register(vtg); 457f2cb3148SBenjamin Gaignard platform_set_drvdata(pdev, vtg); 458f2cb3148SBenjamin Gaignard 459f2cb3148SBenjamin Gaignard DRM_INFO("%s %s\n", __func__, dev_name(vtg->dev)); 460f2cb3148SBenjamin Gaignard 461f2cb3148SBenjamin Gaignard return 0; 462f2cb3148SBenjamin Gaignard } 463f2cb3148SBenjamin Gaignard 464f2cb3148SBenjamin Gaignard static int vtg_remove(struct platform_device *pdev) 465f2cb3148SBenjamin Gaignard { 466f2cb3148SBenjamin Gaignard return 0; 467f2cb3148SBenjamin Gaignard } 468f2cb3148SBenjamin Gaignard 469f2cb3148SBenjamin Gaignard static const struct of_device_id vtg_of_match[] = { 470f2cb3148SBenjamin Gaignard { .compatible = "st,vtg", }, 471f2cb3148SBenjamin Gaignard { /* sentinel */ } 472f2cb3148SBenjamin Gaignard }; 473f2cb3148SBenjamin Gaignard MODULE_DEVICE_TABLE(of, vtg_of_match); 474f2cb3148SBenjamin Gaignard 475f2cb3148SBenjamin Gaignard struct platform_driver sti_vtg_driver = { 476f2cb3148SBenjamin Gaignard .driver = { 477f2cb3148SBenjamin Gaignard .name = "sti-vtg", 478f2cb3148SBenjamin Gaignard .owner = THIS_MODULE, 479f2cb3148SBenjamin Gaignard .of_match_table = vtg_of_match, 480f2cb3148SBenjamin Gaignard }, 481f2cb3148SBenjamin Gaignard .probe = vtg_probe, 482f2cb3148SBenjamin Gaignard .remove = vtg_remove, 483f2cb3148SBenjamin Gaignard }; 484f2cb3148SBenjamin Gaignard 485f2cb3148SBenjamin Gaignard MODULE_AUTHOR("Benjamin Gaignard <benjamin.gaignard@st.com>"); 486f2cb3148SBenjamin Gaignard MODULE_DESCRIPTION("STMicroelectronics SoC DRM driver"); 487f2cb3148SBenjamin Gaignard MODULE_LICENSE("GPL"); 488