xref: /openbmc/linux/drivers/gpu/drm/sti/sti_mixer.c (revision 278002edb19bce2c628fafb0af936e77000f3a5b)
1e2842570SBenjamin Gaignard // SPDX-License-Identifier: GPL-2.0
2e21e2193SBenjamin Gaignard /*
3e21e2193SBenjamin Gaignard  * Copyright (C) STMicroelectronics SA 2014
4e21e2193SBenjamin Gaignard  * Authors: Benjamin Gaignard <benjamin.gaignard@st.com>
5e21e2193SBenjamin Gaignard  *          Fabien Dessenne <fabien.dessenne@st.com>
6e21e2193SBenjamin Gaignard  *          for STMicroelectronics.
7e21e2193SBenjamin Gaignard  */
85e2f97a9SSam Ravnborg 
95e2f97a9SSam Ravnborg #include <linux/moduleparam.h>
100f3e1561SArnd Bergmann #include <linux/seq_file.h>
11e21e2193SBenjamin Gaignard 
125e2f97a9SSam Ravnborg #include <drm/drm_print.h>
135e2f97a9SSam Ravnborg 
14d219673dSBenjamin Gaignard #include "sti_compositor.h"
15e21e2193SBenjamin Gaignard #include "sti_mixer.h"
16e21e2193SBenjamin Gaignard #include "sti_vtg.h"
17e21e2193SBenjamin Gaignard 
185260fb5bSVincent Abriou /* Module parameter to set the background color of the mixer */
195260fb5bSVincent Abriou static unsigned int bkg_color = 0x000000;
205260fb5bSVincent Abriou MODULE_PARM_DESC(bkgcolor, "Value of the background color 0xRRGGBB");
215260fb5bSVincent Abriou module_param_named(bkgcolor, bkg_color, int, 0644);
225260fb5bSVincent Abriou 
23e21e2193SBenjamin Gaignard /* regs offset */
24e21e2193SBenjamin Gaignard #define GAM_MIXER_CTL      0x00
25e21e2193SBenjamin Gaignard #define GAM_MIXER_BKC      0x04
26e21e2193SBenjamin Gaignard #define GAM_MIXER_BCO      0x0C
27e21e2193SBenjamin Gaignard #define GAM_MIXER_BCS      0x10
28e21e2193SBenjamin Gaignard #define GAM_MIXER_AVO      0x28
29e21e2193SBenjamin Gaignard #define GAM_MIXER_AVS      0x2C
30e21e2193SBenjamin Gaignard #define GAM_MIXER_CRB      0x34
31e21e2193SBenjamin Gaignard #define GAM_MIXER_ACT      0x38
32e21e2193SBenjamin Gaignard #define GAM_MIXER_MBP      0x3C
33e21e2193SBenjamin Gaignard #define GAM_MIXER_MX0      0x80
34e21e2193SBenjamin Gaignard 
35e21e2193SBenjamin Gaignard /* id for depth of CRB reg */
36e21e2193SBenjamin Gaignard #define GAM_DEPTH_VID0_ID  1
37e21e2193SBenjamin Gaignard #define GAM_DEPTH_VID1_ID  2
38e21e2193SBenjamin Gaignard #define GAM_DEPTH_GDP0_ID  3
39e21e2193SBenjamin Gaignard #define GAM_DEPTH_GDP1_ID  4
40e21e2193SBenjamin Gaignard #define GAM_DEPTH_GDP2_ID  5
41e21e2193SBenjamin Gaignard #define GAM_DEPTH_GDP3_ID  6
42e21e2193SBenjamin Gaignard #define GAM_DEPTH_MASK_ID  7
43e21e2193SBenjamin Gaignard 
44e21e2193SBenjamin Gaignard /* mask in CTL reg */
45e21e2193SBenjamin Gaignard #define GAM_CTL_BACK_MASK  BIT(0)
46e21e2193SBenjamin Gaignard #define GAM_CTL_VID0_MASK  BIT(1)
47e21e2193SBenjamin Gaignard #define GAM_CTL_VID1_MASK  BIT(2)
48e21e2193SBenjamin Gaignard #define GAM_CTL_GDP0_MASK  BIT(3)
49e21e2193SBenjamin Gaignard #define GAM_CTL_GDP1_MASK  BIT(4)
50e21e2193SBenjamin Gaignard #define GAM_CTL_GDP2_MASK  BIT(5)
51e21e2193SBenjamin Gaignard #define GAM_CTL_GDP3_MASK  BIT(6)
5296006a77SBenjamin Gaignard #define GAM_CTL_CURSOR_MASK BIT(9)
53e21e2193SBenjamin Gaignard 
sti_mixer_to_str(struct sti_mixer * mixer)54e21e2193SBenjamin Gaignard const char *sti_mixer_to_str(struct sti_mixer *mixer)
55e21e2193SBenjamin Gaignard {
56e21e2193SBenjamin Gaignard 	switch (mixer->id) {
57e21e2193SBenjamin Gaignard 	case STI_MIXER_MAIN:
58e21e2193SBenjamin Gaignard 		return "MAIN_MIXER";
59e21e2193SBenjamin Gaignard 	case STI_MIXER_AUX:
60e21e2193SBenjamin Gaignard 		return "AUX_MIXER";
61e21e2193SBenjamin Gaignard 	default:
62e21e2193SBenjamin Gaignard 		return "<UNKNOWN MIXER>";
63e21e2193SBenjamin Gaignard 	}
64e21e2193SBenjamin Gaignard }
65e21e2193SBenjamin Gaignard 
sti_mixer_reg_read(struct sti_mixer * mixer,u32 reg_id)66e21e2193SBenjamin Gaignard static inline u32 sti_mixer_reg_read(struct sti_mixer *mixer, u32 reg_id)
67e21e2193SBenjamin Gaignard {
68e21e2193SBenjamin Gaignard 	return readl(mixer->regs + reg_id);
69e21e2193SBenjamin Gaignard }
70e21e2193SBenjamin Gaignard 
sti_mixer_reg_write(struct sti_mixer * mixer,u32 reg_id,u32 val)71e21e2193SBenjamin Gaignard static inline void sti_mixer_reg_write(struct sti_mixer *mixer,
72e21e2193SBenjamin Gaignard 				       u32 reg_id, u32 val)
73e21e2193SBenjamin Gaignard {
74e21e2193SBenjamin Gaignard 	writel(val, mixer->regs + reg_id);
75e21e2193SBenjamin Gaignard }
76e21e2193SBenjamin Gaignard 
77a5f81078SVincent Abriou #define DBGFS_DUMP(reg) seq_printf(s, "\n  %-25s 0x%08X", #reg, \
78a5f81078SVincent Abriou 				   sti_mixer_reg_read(mixer, reg))
79a5f81078SVincent Abriou 
mixer_dbg_ctl(struct seq_file * s,int val)80a5f81078SVincent Abriou static void mixer_dbg_ctl(struct seq_file *s, int val)
81a5f81078SVincent Abriou {
82a5f81078SVincent Abriou 	unsigned int i;
83a5f81078SVincent Abriou 	int count = 0;
84a5f81078SVincent Abriou 	char *const disp_layer[] = {"BKG", "VID0", "VID1", "GDP0",
85a5f81078SVincent Abriou 				    "GDP1", "GDP2", "GDP3"};
86a5f81078SVincent Abriou 
87a5f81078SVincent Abriou 	seq_puts(s, "\tEnabled: ");
88a5f81078SVincent Abriou 	for (i = 0; i < 7; i++) {
89a5f81078SVincent Abriou 		if (val & 1) {
90a5f81078SVincent Abriou 			seq_printf(s, "%s ", disp_layer[i]);
91a5f81078SVincent Abriou 			count++;
92a5f81078SVincent Abriou 		}
93a5f81078SVincent Abriou 		val = val >> 1;
94a5f81078SVincent Abriou 	}
95a5f81078SVincent Abriou 
96a5f81078SVincent Abriou 	val = val >> 2;
97a5f81078SVincent Abriou 	if (val & 1) {
98a5f81078SVincent Abriou 		seq_puts(s, "CURS ");
99a5f81078SVincent Abriou 		count++;
100a5f81078SVincent Abriou 	}
101a5f81078SVincent Abriou 	if (!count)
102a5f81078SVincent Abriou 		seq_puts(s, "Nothing");
103a5f81078SVincent Abriou }
104a5f81078SVincent Abriou 
mixer_dbg_crb(struct seq_file * s,int val)105a5f81078SVincent Abriou static void mixer_dbg_crb(struct seq_file *s, int val)
106a5f81078SVincent Abriou {
107a5f81078SVincent Abriou 	int i;
108a5f81078SVincent Abriou 
109a5f81078SVincent Abriou 	seq_puts(s, "\tDepth: ");
110a5f81078SVincent Abriou 	for (i = 0; i < GAM_MIXER_NB_DEPTH_LEVEL; i++) {
111a5f81078SVincent Abriou 		switch (val & GAM_DEPTH_MASK_ID) {
112a5f81078SVincent Abriou 		case GAM_DEPTH_VID0_ID:
113a5f81078SVincent Abriou 			seq_puts(s, "VID0");
114a5f81078SVincent Abriou 			break;
115a5f81078SVincent Abriou 		case GAM_DEPTH_VID1_ID:
116a5f81078SVincent Abriou 			seq_puts(s, "VID1");
117a5f81078SVincent Abriou 			break;
118a5f81078SVincent Abriou 		case GAM_DEPTH_GDP0_ID:
119a5f81078SVincent Abriou 			seq_puts(s, "GDP0");
120a5f81078SVincent Abriou 			break;
121a5f81078SVincent Abriou 		case GAM_DEPTH_GDP1_ID:
122a5f81078SVincent Abriou 			seq_puts(s, "GDP1");
123a5f81078SVincent Abriou 			break;
124a5f81078SVincent Abriou 		case GAM_DEPTH_GDP2_ID:
125a5f81078SVincent Abriou 			seq_puts(s, "GDP2");
126a5f81078SVincent Abriou 			break;
127a5f81078SVincent Abriou 		case GAM_DEPTH_GDP3_ID:
128a5f81078SVincent Abriou 			seq_puts(s, "GDP3");
129a5f81078SVincent Abriou 			break;
130a5f81078SVincent Abriou 		default:
131a5f81078SVincent Abriou 			seq_puts(s, "---");
132a5f81078SVincent Abriou 		}
133a5f81078SVincent Abriou 
134a5f81078SVincent Abriou 		if (i < GAM_MIXER_NB_DEPTH_LEVEL - 1)
135a5f81078SVincent Abriou 			seq_puts(s, " < ");
136a5f81078SVincent Abriou 		val = val >> 3;
137a5f81078SVincent Abriou 	}
138a5f81078SVincent Abriou }
139a5f81078SVincent Abriou 
mixer_dbg_mxn(struct seq_file * s,void __iomem * addr)140*f2f6d999SPei Xiao static void mixer_dbg_mxn(struct seq_file *s, void __iomem *addr)
141a5f81078SVincent Abriou {
142a5f81078SVincent Abriou 	int i;
143a5f81078SVincent Abriou 
144a5f81078SVincent Abriou 	for (i = 1; i < 8; i++)
145a5f81078SVincent Abriou 		seq_printf(s, "-0x%08X", (int)readl(addr + i * 4));
146a5f81078SVincent Abriou }
147a5f81078SVincent Abriou 
mixer_dbg_show(struct seq_file * s,void * arg)148a5f81078SVincent Abriou static int mixer_dbg_show(struct seq_file *s, void *arg)
149a5f81078SVincent Abriou {
150a5f81078SVincent Abriou 	struct drm_info_node *node = s->private;
151a5f81078SVincent Abriou 	struct sti_mixer *mixer = (struct sti_mixer *)node->info_ent->data;
152a5f81078SVincent Abriou 
153a5f81078SVincent Abriou 	seq_printf(s, "%s: (vaddr = 0x%p)",
154a5f81078SVincent Abriou 		   sti_mixer_to_str(mixer), mixer->regs);
155a5f81078SVincent Abriou 
156a5f81078SVincent Abriou 	DBGFS_DUMP(GAM_MIXER_CTL);
157a5f81078SVincent Abriou 	mixer_dbg_ctl(s, sti_mixer_reg_read(mixer, GAM_MIXER_CTL));
158a5f81078SVincent Abriou 	DBGFS_DUMP(GAM_MIXER_BKC);
159a5f81078SVincent Abriou 	DBGFS_DUMP(GAM_MIXER_BCO);
160a5f81078SVincent Abriou 	DBGFS_DUMP(GAM_MIXER_BCS);
161a5f81078SVincent Abriou 	DBGFS_DUMP(GAM_MIXER_AVO);
162a5f81078SVincent Abriou 	DBGFS_DUMP(GAM_MIXER_AVS);
163a5f81078SVincent Abriou 	DBGFS_DUMP(GAM_MIXER_CRB);
164a5f81078SVincent Abriou 	mixer_dbg_crb(s, sti_mixer_reg_read(mixer, GAM_MIXER_CRB));
165a5f81078SVincent Abriou 	DBGFS_DUMP(GAM_MIXER_ACT);
166a5f81078SVincent Abriou 	DBGFS_DUMP(GAM_MIXER_MBP);
167a5f81078SVincent Abriou 	DBGFS_DUMP(GAM_MIXER_MX0);
168a5f81078SVincent Abriou 	mixer_dbg_mxn(s, mixer->regs + GAM_MIXER_MX0);
169e9635133SMarkus Elfring 	seq_putc(s, '\n');
170a5f81078SVincent Abriou 	return 0;
171a5f81078SVincent Abriou }
172a5f81078SVincent Abriou 
173a5f81078SVincent Abriou static struct drm_info_list mixer0_debugfs_files[] = {
174a5f81078SVincent Abriou 	{ "mixer_main", mixer_dbg_show, 0, NULL },
175a5f81078SVincent Abriou };
176a5f81078SVincent Abriou 
177a5f81078SVincent Abriou static struct drm_info_list mixer1_debugfs_files[] = {
178a5f81078SVincent Abriou 	{ "mixer_aux", mixer_dbg_show, 0, NULL },
179a5f81078SVincent Abriou };
180a5f81078SVincent Abriou 
sti_mixer_debugfs_init(struct sti_mixer * mixer,struct drm_minor * minor)18154ac836bSWambui Karuga void sti_mixer_debugfs_init(struct sti_mixer *mixer, struct drm_minor *minor)
182a5f81078SVincent Abriou {
183a5f81078SVincent Abriou 	unsigned int i;
184a5f81078SVincent Abriou 	struct drm_info_list *mixer_debugfs_files;
185a5f81078SVincent Abriou 	int nb_files;
186a5f81078SVincent Abriou 
187a5f81078SVincent Abriou 	switch (mixer->id) {
188a5f81078SVincent Abriou 	case STI_MIXER_MAIN:
189a5f81078SVincent Abriou 		mixer_debugfs_files = mixer0_debugfs_files;
190a5f81078SVincent Abriou 		nb_files = ARRAY_SIZE(mixer0_debugfs_files);
191a5f81078SVincent Abriou 		break;
192a5f81078SVincent Abriou 	case STI_MIXER_AUX:
193a5f81078SVincent Abriou 		mixer_debugfs_files = mixer1_debugfs_files;
194a5f81078SVincent Abriou 		nb_files = ARRAY_SIZE(mixer1_debugfs_files);
195a5f81078SVincent Abriou 		break;
196a5f81078SVincent Abriou 	default:
19754ac836bSWambui Karuga 		return;
198a5f81078SVincent Abriou 	}
199a5f81078SVincent Abriou 
200a5f81078SVincent Abriou 	for (i = 0; i < nb_files; i++)
201a5f81078SVincent Abriou 		mixer_debugfs_files[i].data = mixer;
202a5f81078SVincent Abriou 
20354ac836bSWambui Karuga 	drm_debugfs_create_files(mixer_debugfs_files,
204a5f81078SVincent Abriou 				 nb_files,
205a5f81078SVincent Abriou 				 minor->debugfs_root, minor);
206a5f81078SVincent Abriou }
207a5f81078SVincent Abriou 
sti_mixer_set_background_status(struct sti_mixer * mixer,bool enable)208e21e2193SBenjamin Gaignard void sti_mixer_set_background_status(struct sti_mixer *mixer, bool enable)
209e21e2193SBenjamin Gaignard {
210e21e2193SBenjamin Gaignard 	u32 val = sti_mixer_reg_read(mixer, GAM_MIXER_CTL);
211e21e2193SBenjamin Gaignard 
212e21e2193SBenjamin Gaignard 	val &= ~GAM_CTL_BACK_MASK;
213e21e2193SBenjamin Gaignard 	val |= enable;
214e21e2193SBenjamin Gaignard 	sti_mixer_reg_write(mixer, GAM_MIXER_CTL, val);
215e21e2193SBenjamin Gaignard }
216e21e2193SBenjamin Gaignard 
sti_mixer_set_background_color(struct sti_mixer * mixer,unsigned int rgb)217e21e2193SBenjamin Gaignard static void sti_mixer_set_background_color(struct sti_mixer *mixer,
2185260fb5bSVincent Abriou 					   unsigned int rgb)
219e21e2193SBenjamin Gaignard {
2205260fb5bSVincent Abriou 	sti_mixer_reg_write(mixer, GAM_MIXER_BKC, rgb);
221e21e2193SBenjamin Gaignard }
222e21e2193SBenjamin Gaignard 
sti_mixer_set_background_area(struct sti_mixer * mixer,struct drm_display_mode * mode)223e21e2193SBenjamin Gaignard static void sti_mixer_set_background_area(struct sti_mixer *mixer,
224e21e2193SBenjamin Gaignard 					  struct drm_display_mode *mode)
225e21e2193SBenjamin Gaignard {
226e21e2193SBenjamin Gaignard 	u32 ydo, xdo, yds, xds;
227e21e2193SBenjamin Gaignard 
228e21e2193SBenjamin Gaignard 	ydo = sti_vtg_get_line_number(*mode, 0);
229e21e2193SBenjamin Gaignard 	yds = sti_vtg_get_line_number(*mode, mode->vdisplay - 1);
230e21e2193SBenjamin Gaignard 	xdo = sti_vtg_get_pixel_number(*mode, 0);
231e21e2193SBenjamin Gaignard 	xds = sti_vtg_get_pixel_number(*mode, mode->hdisplay - 1);
232e21e2193SBenjamin Gaignard 
233e21e2193SBenjamin Gaignard 	sti_mixer_reg_write(mixer, GAM_MIXER_BCO, ydo << 16 | xdo);
234e21e2193SBenjamin Gaignard 	sti_mixer_reg_write(mixer, GAM_MIXER_BCS, yds << 16 | xds);
235e21e2193SBenjamin Gaignard }
236e21e2193SBenjamin Gaignard 
sti_mixer_set_plane_depth(struct sti_mixer * mixer,struct sti_plane * plane)237871bcdfeSVincent Abriou int sti_mixer_set_plane_depth(struct sti_mixer *mixer, struct sti_plane *plane)
238e21e2193SBenjamin Gaignard {
239bbd1e3a5SBenjamin Gaignard 	int plane_id, depth = plane->drm_plane.state->normalized_zpos;
240bf60b29fSVincent Abriou 	unsigned int i;
241e21e2193SBenjamin Gaignard 	u32 mask, val;
242e21e2193SBenjamin Gaignard 
243871bcdfeSVincent Abriou 	switch (plane->desc) {
244e21e2193SBenjamin Gaignard 	case STI_GDP_0:
245871bcdfeSVincent Abriou 		plane_id = GAM_DEPTH_GDP0_ID;
246e21e2193SBenjamin Gaignard 		break;
247e21e2193SBenjamin Gaignard 	case STI_GDP_1:
248871bcdfeSVincent Abriou 		plane_id = GAM_DEPTH_GDP1_ID;
249e21e2193SBenjamin Gaignard 		break;
250e21e2193SBenjamin Gaignard 	case STI_GDP_2:
251871bcdfeSVincent Abriou 		plane_id = GAM_DEPTH_GDP2_ID;
252e21e2193SBenjamin Gaignard 		break;
253e21e2193SBenjamin Gaignard 	case STI_GDP_3:
254871bcdfeSVincent Abriou 		plane_id = GAM_DEPTH_GDP3_ID;
255e21e2193SBenjamin Gaignard 		break;
2564fdbc678SBenjamin Gaignard 	case STI_HQVDP_0:
257871bcdfeSVincent Abriou 		plane_id = GAM_DEPTH_VID0_ID;
258e21e2193SBenjamin Gaignard 		break;
25996006a77SBenjamin Gaignard 	case STI_CURSOR:
26096006a77SBenjamin Gaignard 		/* no need to set depth for cursor */
26196006a77SBenjamin Gaignard 		return 0;
262e21e2193SBenjamin Gaignard 	default:
263871bcdfeSVincent Abriou 		DRM_ERROR("Unknown plane %d\n", plane->desc);
264e21e2193SBenjamin Gaignard 		return 1;
265e21e2193SBenjamin Gaignard 	}
266bf60b29fSVincent Abriou 
267871bcdfeSVincent Abriou 	/* Search if a previous depth was already assigned to the plane */
268bf60b29fSVincent Abriou 	val = sti_mixer_reg_read(mixer, GAM_MIXER_CRB);
269bf60b29fSVincent Abriou 	for (i = 0; i < GAM_MIXER_NB_DEPTH_LEVEL; i++) {
270bf60b29fSVincent Abriou 		mask = GAM_DEPTH_MASK_ID << (3 * i);
271871bcdfeSVincent Abriou 		if ((val & mask) == plane_id << (3 * i))
272bf60b29fSVincent Abriou 			break;
273bf60b29fSVincent Abriou 	}
274bf60b29fSVincent Abriou 
275bbd1e3a5SBenjamin Gaignard 	mask |= GAM_DEPTH_MASK_ID << (3 * depth);
276bbd1e3a5SBenjamin Gaignard 	plane_id = plane_id << (3 * depth);
277e21e2193SBenjamin Gaignard 
278d219673dSBenjamin Gaignard 	DRM_DEBUG_DRIVER("%s %s depth=%d\n", sti_mixer_to_str(mixer),
279871bcdfeSVincent Abriou 			 sti_plane_to_str(plane), depth);
280e21e2193SBenjamin Gaignard 	dev_dbg(mixer->dev, "GAM_MIXER_CRB val 0x%x mask 0x%x\n",
281871bcdfeSVincent Abriou 		plane_id, mask);
282e21e2193SBenjamin Gaignard 
283e21e2193SBenjamin Gaignard 	val &= ~mask;
284871bcdfeSVincent Abriou 	val |= plane_id;
285e21e2193SBenjamin Gaignard 	sti_mixer_reg_write(mixer, GAM_MIXER_CRB, val);
286e21e2193SBenjamin Gaignard 
287e21e2193SBenjamin Gaignard 	dev_dbg(mixer->dev, "Read GAM_MIXER_CRB 0x%x\n",
288e21e2193SBenjamin Gaignard 		sti_mixer_reg_read(mixer, GAM_MIXER_CRB));
289e21e2193SBenjamin Gaignard 	return 0;
290e21e2193SBenjamin Gaignard }
291e21e2193SBenjamin Gaignard 
sti_mixer_active_video_area(struct sti_mixer * mixer,struct drm_display_mode * mode)292e21e2193SBenjamin Gaignard int sti_mixer_active_video_area(struct sti_mixer *mixer,
293e21e2193SBenjamin Gaignard 				struct drm_display_mode *mode)
294e21e2193SBenjamin Gaignard {
295e21e2193SBenjamin Gaignard 	u32 ydo, xdo, yds, xds;
296e21e2193SBenjamin Gaignard 
297e21e2193SBenjamin Gaignard 	ydo = sti_vtg_get_line_number(*mode, 0);
298e21e2193SBenjamin Gaignard 	yds = sti_vtg_get_line_number(*mode, mode->vdisplay - 1);
299e21e2193SBenjamin Gaignard 	xdo = sti_vtg_get_pixel_number(*mode, 0);
300e21e2193SBenjamin Gaignard 	xds = sti_vtg_get_pixel_number(*mode, mode->hdisplay - 1);
301e21e2193SBenjamin Gaignard 
302e21e2193SBenjamin Gaignard 	DRM_DEBUG_DRIVER("%s active video area xdo:%d ydo:%d xds:%d yds:%d\n",
303e21e2193SBenjamin Gaignard 			 sti_mixer_to_str(mixer), xdo, ydo, xds, yds);
304e21e2193SBenjamin Gaignard 	sti_mixer_reg_write(mixer, GAM_MIXER_AVO, ydo << 16 | xdo);
305e21e2193SBenjamin Gaignard 	sti_mixer_reg_write(mixer, GAM_MIXER_AVS, yds << 16 | xds);
306e21e2193SBenjamin Gaignard 
3075260fb5bSVincent Abriou 	sti_mixer_set_background_color(mixer, bkg_color);
308e21e2193SBenjamin Gaignard 
309e21e2193SBenjamin Gaignard 	sti_mixer_set_background_area(mixer, mode);
310e21e2193SBenjamin Gaignard 	sti_mixer_set_background_status(mixer, true);
311e21e2193SBenjamin Gaignard 	return 0;
312e21e2193SBenjamin Gaignard }
313e21e2193SBenjamin Gaignard 
sti_mixer_get_plane_mask(struct sti_plane * plane)314871bcdfeSVincent Abriou static u32 sti_mixer_get_plane_mask(struct sti_plane *plane)
315e21e2193SBenjamin Gaignard {
316871bcdfeSVincent Abriou 	switch (plane->desc) {
317e21e2193SBenjamin Gaignard 	case STI_BACK:
318e21e2193SBenjamin Gaignard 		return GAM_CTL_BACK_MASK;
319e21e2193SBenjamin Gaignard 	case STI_GDP_0:
320e21e2193SBenjamin Gaignard 		return GAM_CTL_GDP0_MASK;
321e21e2193SBenjamin Gaignard 	case STI_GDP_1:
322e21e2193SBenjamin Gaignard 		return GAM_CTL_GDP1_MASK;
323e21e2193SBenjamin Gaignard 	case STI_GDP_2:
324e21e2193SBenjamin Gaignard 		return GAM_CTL_GDP2_MASK;
325e21e2193SBenjamin Gaignard 	case STI_GDP_3:
326e21e2193SBenjamin Gaignard 		return GAM_CTL_GDP3_MASK;
3274fdbc678SBenjamin Gaignard 	case STI_HQVDP_0:
328e21e2193SBenjamin Gaignard 		return GAM_CTL_VID0_MASK;
32996006a77SBenjamin Gaignard 	case STI_CURSOR:
33096006a77SBenjamin Gaignard 		return GAM_CTL_CURSOR_MASK;
331e21e2193SBenjamin Gaignard 	default:
332e21e2193SBenjamin Gaignard 		return 0;
333e21e2193SBenjamin Gaignard 	}
334e21e2193SBenjamin Gaignard }
335e21e2193SBenjamin Gaignard 
sti_mixer_set_plane_status(struct sti_mixer * mixer,struct sti_plane * plane,bool status)336871bcdfeSVincent Abriou int sti_mixer_set_plane_status(struct sti_mixer *mixer,
337871bcdfeSVincent Abriou 			       struct sti_plane *plane, bool status)
338e21e2193SBenjamin Gaignard {
339e21e2193SBenjamin Gaignard 	u32 mask, val;
340e21e2193SBenjamin Gaignard 
341d219673dSBenjamin Gaignard 	DRM_DEBUG_DRIVER("%s %s %s\n", status ? "enable" : "disable",
342871bcdfeSVincent Abriou 			 sti_mixer_to_str(mixer), sti_plane_to_str(plane));
343d219673dSBenjamin Gaignard 
344871bcdfeSVincent Abriou 	mask = sti_mixer_get_plane_mask(plane);
345e21e2193SBenjamin Gaignard 	if (!mask) {
346871bcdfeSVincent Abriou 		DRM_ERROR("Can't find layer mask\n");
347e21e2193SBenjamin Gaignard 		return -EINVAL;
348e21e2193SBenjamin Gaignard 	}
349e21e2193SBenjamin Gaignard 
350e21e2193SBenjamin Gaignard 	val = sti_mixer_reg_read(mixer, GAM_MIXER_CTL);
351e21e2193SBenjamin Gaignard 	val &= ~mask;
352e21e2193SBenjamin Gaignard 	val |= status ? mask : 0;
353e21e2193SBenjamin Gaignard 	sti_mixer_reg_write(mixer, GAM_MIXER_CTL, val);
354e21e2193SBenjamin Gaignard 
355e21e2193SBenjamin Gaignard 	return 0;
356e21e2193SBenjamin Gaignard }
357e21e2193SBenjamin Gaignard 
sti_mixer_create(struct device * dev,struct drm_device * drm_dev,int id,void __iomem * baseaddr)358a5f81078SVincent Abriou struct sti_mixer *sti_mixer_create(struct device *dev,
359a5f81078SVincent Abriou 				   struct drm_device *drm_dev,
360a5f81078SVincent Abriou 				   int id,
361e21e2193SBenjamin Gaignard 				   void __iomem *baseaddr)
362e21e2193SBenjamin Gaignard {
363e21e2193SBenjamin Gaignard 	struct sti_mixer *mixer = devm_kzalloc(dev, sizeof(*mixer), GFP_KERNEL);
364e21e2193SBenjamin Gaignard 
365e21e2193SBenjamin Gaignard 	dev_dbg(dev, "%s\n", __func__);
366e21e2193SBenjamin Gaignard 	if (!mixer) {
367e21e2193SBenjamin Gaignard 		DRM_ERROR("Failed to allocated memory for mixer\n");
368e21e2193SBenjamin Gaignard 		return NULL;
369e21e2193SBenjamin Gaignard 	}
370e21e2193SBenjamin Gaignard 	mixer->regs = baseaddr;
371e21e2193SBenjamin Gaignard 	mixer->dev = dev;
372e21e2193SBenjamin Gaignard 	mixer->id = id;
373e21e2193SBenjamin Gaignard 
374e21e2193SBenjamin Gaignard 	DRM_DEBUG_DRIVER("%s created. Regs=%p\n",
375e21e2193SBenjamin Gaignard 			 sti_mixer_to_str(mixer), mixer->regs);
376e21e2193SBenjamin Gaignard 
377e21e2193SBenjamin Gaignard 	return mixer;
378e21e2193SBenjamin Gaignard }
379