1d70229f7SAlex Deucher /* 2d70229f7SAlex Deucher * Copyright 2012 Advanced Micro Devices, Inc. 3d70229f7SAlex Deucher * 4d70229f7SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a 5d70229f7SAlex Deucher * copy of this software and associated documentation files (the "Software"), 6d70229f7SAlex Deucher * to deal in the Software without restriction, including without limitation 7d70229f7SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8d70229f7SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the 9d70229f7SAlex Deucher * Software is furnished to do so, subject to the following conditions: 10d70229f7SAlex Deucher * 11d70229f7SAlex Deucher * The above copyright notice and this permission notice shall be included in 12d70229f7SAlex Deucher * all copies or substantial portions of the Software. 13d70229f7SAlex Deucher * 14d70229f7SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15d70229f7SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16d70229f7SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17d70229f7SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18d70229f7SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19d70229f7SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20d70229f7SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE. 21d70229f7SAlex Deucher * 22d70229f7SAlex Deucher * Authors: Alex Deucher 23d70229f7SAlex Deucher */ 24d70229f7SAlex Deucher #ifndef _TRINITYD_H_ 25d70229f7SAlex Deucher #define _TRINITYD_H_ 26d70229f7SAlex Deucher 27d70229f7SAlex Deucher /* pm registers */ 28d70229f7SAlex Deucher 29d70229f7SAlex Deucher /* cg */ 30d70229f7SAlex Deucher #define CG_CGTT_LOCAL_0 0x0 31d70229f7SAlex Deucher #define CG_CGTT_LOCAL_1 0x1 32d70229f7SAlex Deucher 33d70229f7SAlex Deucher /* smc */ 34d70229f7SAlex Deucher #define SMU_SCLK_DPM_STATE_0_CNTL_0 0x1f000 35d70229f7SAlex Deucher # define STATE_VALID(x) ((x) << 0) 36d70229f7SAlex Deucher # define STATE_VALID_MASK (0xff << 0) 37d70229f7SAlex Deucher # define STATE_VALID_SHIFT 0 38d70229f7SAlex Deucher # define CLK_DIVIDER(x) ((x) << 8) 39d70229f7SAlex Deucher # define CLK_DIVIDER_MASK (0xff << 8) 40d70229f7SAlex Deucher # define CLK_DIVIDER_SHIFT 8 41d70229f7SAlex Deucher # define VID(x) ((x) << 16) 42d70229f7SAlex Deucher # define VID_MASK (0xff << 16) 43d70229f7SAlex Deucher # define VID_SHIFT 16 44d70229f7SAlex Deucher # define LVRT(x) ((x) << 24) 45d70229f7SAlex Deucher # define LVRT_MASK (0xff << 24) 46d70229f7SAlex Deucher # define LVRT_SHIFT 24 47d70229f7SAlex Deucher #define SMU_SCLK_DPM_STATE_0_CNTL_1 0x1f004 48d70229f7SAlex Deucher # define DS_DIV(x) ((x) << 0) 49d70229f7SAlex Deucher # define DS_DIV_MASK (0xff << 0) 50d70229f7SAlex Deucher # define DS_DIV_SHIFT 0 51d70229f7SAlex Deucher # define DS_SH_DIV(x) ((x) << 8) 52d70229f7SAlex Deucher # define DS_SH_DIV_MASK (0xff << 8) 53d70229f7SAlex Deucher # define DS_SH_DIV_SHIFT 8 54d70229f7SAlex Deucher # define DISPLAY_WM(x) ((x) << 16) 55d70229f7SAlex Deucher # define DISPLAY_WM_MASK (0xff << 16) 56d70229f7SAlex Deucher # define DISPLAY_WM_SHIFT 16 57d70229f7SAlex Deucher # define VCE_WM(x) ((x) << 24) 58d70229f7SAlex Deucher # define VCE_WM_MASK (0xff << 24) 59d70229f7SAlex Deucher # define VCE_WM_SHIFT 24 60d70229f7SAlex Deucher 61d70229f7SAlex Deucher #define SMU_SCLK_DPM_STATE_0_CNTL_3 0x1f00c 62d70229f7SAlex Deucher # define GNB_SLOW(x) ((x) << 0) 63d70229f7SAlex Deucher # define GNB_SLOW_MASK (0xff << 0) 64d70229f7SAlex Deucher # define GNB_SLOW_SHIFT 0 65d70229f7SAlex Deucher # define FORCE_NBPS1(x) ((x) << 8) 66d70229f7SAlex Deucher # define FORCE_NBPS1_MASK (0xff << 8) 67d70229f7SAlex Deucher # define FORCE_NBPS1_SHIFT 8 68d70229f7SAlex Deucher #define SMU_SCLK_DPM_STATE_0_AT 0x1f010 69d70229f7SAlex Deucher # define AT(x) ((x) << 0) 70d70229f7SAlex Deucher # define AT_MASK (0xff << 0) 71d70229f7SAlex Deucher # define AT_SHIFT 0 72d70229f7SAlex Deucher 73d70229f7SAlex Deucher #define SMU_SCLK_DPM_STATE_0_PG_CNTL 0x1f014 74d70229f7SAlex Deucher # define PD_SCLK_DIVIDER(x) ((x) << 16) 75d70229f7SAlex Deucher # define PD_SCLK_DIVIDER_MASK (0xff << 16) 76d70229f7SAlex Deucher # define PD_SCLK_DIVIDER_SHIFT 16 77d70229f7SAlex Deucher 78d70229f7SAlex Deucher #define SMU_SCLK_DPM_STATE_1_CNTL_0 0x1f020 79d70229f7SAlex Deucher 80d70229f7SAlex Deucher #define SMU_SCLK_DPM_CNTL 0x1f100 81d70229f7SAlex Deucher # define SCLK_DPM_EN(x) ((x) << 0) 82d70229f7SAlex Deucher # define SCLK_DPM_EN_MASK (0xff << 0) 83d70229f7SAlex Deucher # define SCLK_DPM_EN_SHIFT 0 84d70229f7SAlex Deucher # define SCLK_DPM_BOOT_STATE(x) ((x) << 16) 85d70229f7SAlex Deucher # define SCLK_DPM_BOOT_STATE_MASK (0xff << 16) 86d70229f7SAlex Deucher # define SCLK_DPM_BOOT_STATE_SHIFT 16 87d70229f7SAlex Deucher # define VOLTAGE_CHG_EN(x) ((x) << 24) 88d70229f7SAlex Deucher # define VOLTAGE_CHG_EN_MASK (0xff << 24) 89d70229f7SAlex Deucher # define VOLTAGE_CHG_EN_SHIFT 24 90d70229f7SAlex Deucher 91d70229f7SAlex Deucher #define SMU_SCLK_DPM_TT_CNTL 0x1f108 92d70229f7SAlex Deucher # define SCLK_TT_EN(x) ((x) << 0) 93d70229f7SAlex Deucher # define SCLK_TT_EN_MASK (0xff << 0) 94d70229f7SAlex Deucher # define SCLK_TT_EN_SHIFT 0 95d70229f7SAlex Deucher #define SMU_SCLK_DPM_TTT 0x1f10c 96d70229f7SAlex Deucher # define LT(x) ((x) << 0) 97d70229f7SAlex Deucher # define LT_MASK (0xffff << 0) 98d70229f7SAlex Deucher # define LT_SHIFT 0 99d70229f7SAlex Deucher # define HT(x) ((x) << 16) 100d70229f7SAlex Deucher # define HT_MASK (0xffff << 16) 101d70229f7SAlex Deucher # define HT_SHIFT 16 102d70229f7SAlex Deucher 103*0c4aaeaeSAlex Deucher #define SMU_UVD_DPM_STATES 0x1f1a0 104*0c4aaeaeSAlex Deucher #define SMU_UVD_DPM_CNTL 0x1f1a4 105*0c4aaeaeSAlex Deucher 106d70229f7SAlex Deucher #define SMU_S_PG_CNTL 0x1f118 107d70229f7SAlex Deucher # define DS_PG_EN(x) ((x) << 16) 108d70229f7SAlex Deucher # define DS_PG_EN_MASK (0xff << 16) 109d70229f7SAlex Deucher # define DS_PG_EN_SHIFT 16 110d70229f7SAlex Deucher 111d70229f7SAlex Deucher #define GFX_POWER_GATING_CNTL 0x1f38c 112d70229f7SAlex Deucher # define PDS_DIV(x) ((x) << 0) 113d70229f7SAlex Deucher # define PDS_DIV_MASK (0xff << 0) 114d70229f7SAlex Deucher # define PDS_DIV_SHIFT 0 115d70229f7SAlex Deucher # define SSSD(x) ((x) << 8) 116d70229f7SAlex Deucher # define SSSD_MASK (0xff << 8) 117d70229f7SAlex Deucher # define SSSD_SHIFT 8 118d70229f7SAlex Deucher 119d70229f7SAlex Deucher #define PM_CONFIG 0x1f428 120d70229f7SAlex Deucher # define SVI_Mode (1 << 29) 121d70229f7SAlex Deucher 122d70229f7SAlex Deucher #define PM_I_CNTL_1 0x1f464 123d70229f7SAlex Deucher # define SCLK_DPM(x) ((x) << 0) 124d70229f7SAlex Deucher # define SCLK_DPM_MASK (0xff << 0) 125d70229f7SAlex Deucher # define SCLK_DPM_SHIFT 0 126d70229f7SAlex Deucher # define DS_PG_CNTL(x) ((x) << 16) 127d70229f7SAlex Deucher # define DS_PG_CNTL_MASK (0xff << 16) 128d70229f7SAlex Deucher # define DS_PG_CNTL_SHIFT 16 129d70229f7SAlex Deucher #define PM_TP 0x1f468 130d70229f7SAlex Deucher 131d70229f7SAlex Deucher #define NB_PSTATE_CONFIG 0x1f5f8 132d70229f7SAlex Deucher # define Dpm0PgNbPsLo(x) ((x) << 0) 133d70229f7SAlex Deucher # define Dpm0PgNbPsLo_MASK (3 << 0) 134d70229f7SAlex Deucher # define Dpm0PgNbPsLo_SHIFT 0 135d70229f7SAlex Deucher # define Dpm0PgNbPsHi(x) ((x) << 2) 136d70229f7SAlex Deucher # define Dpm0PgNbPsHi_MASK (3 << 2) 137d70229f7SAlex Deucher # define Dpm0PgNbPsHi_SHIFT 2 138d70229f7SAlex Deucher # define DpmXNbPsLo(x) ((x) << 4) 139d70229f7SAlex Deucher # define DpmXNbPsLo_MASK (3 << 4) 140d70229f7SAlex Deucher # define DpmXNbPsLo_SHIFT 4 141d70229f7SAlex Deucher # define DpmXNbPsHi(x) ((x) << 6) 142d70229f7SAlex Deucher # define DpmXNbPsHi_MASK (3 << 6) 143d70229f7SAlex Deucher # define DpmXNbPsHi_SHIFT 6 144d70229f7SAlex Deucher 145d70229f7SAlex Deucher #define DC_CAC_VALUE 0x1f908 146d70229f7SAlex Deucher 147d70229f7SAlex Deucher #define GPU_CAC_AVRG_CNTL 0x1f920 148d70229f7SAlex Deucher # define WINDOW_SIZE(x) ((x) << 0) 149d70229f7SAlex Deucher # define WINDOW_SIZE_MASK (0xff << 0) 150d70229f7SAlex Deucher # define WINDOW_SIZE_SHIFT 0 151d70229f7SAlex Deucher 152d70229f7SAlex Deucher #define CC_SMU_MISC_FUSES 0xe0001004 153d70229f7SAlex Deucher # define MinSClkDid(x) ((x) << 2) 154d70229f7SAlex Deucher # define MinSClkDid_MASK (0x7f << 2) 155d70229f7SAlex Deucher # define MinSClkDid_SHIFT 2 156d70229f7SAlex Deucher 157d70229f7SAlex Deucher #define CC_SMU_TST_EFUSE1_MISC 0xe000101c 158d70229f7SAlex Deucher # define RB_BACKEND_DISABLE(x) ((x) << 16) 159d70229f7SAlex Deucher # define RB_BACKEND_DISABLE_MASK (3 << 16) 160d70229f7SAlex Deucher # define RB_BACKEND_DISABLE_SHIFT 16 161d70229f7SAlex Deucher 162d70229f7SAlex Deucher #define SMU_SCRATCH_A 0xe0003024 163d70229f7SAlex Deucher 164d70229f7SAlex Deucher #define SMU_SCRATCH0 0xe0003040 165d70229f7SAlex Deucher 166d70229f7SAlex Deucher /* mmio */ 167d70229f7SAlex Deucher #define SMC_INT_REQ 0x220 168d70229f7SAlex Deucher 169d70229f7SAlex Deucher #define SMC_MESSAGE_0 0x22c 170d70229f7SAlex Deucher #define SMC_RESP_0 0x230 171d70229f7SAlex Deucher 172d70229f7SAlex Deucher #define GENERAL_PWRMGT 0x670 173d70229f7SAlex Deucher # define GLOBAL_PWRMGT_EN (1 << 0) 174d70229f7SAlex Deucher 175d70229f7SAlex Deucher #define SCLK_PWRMGT_CNTL 0x678 176d70229f7SAlex Deucher # define DYN_PWR_DOWN_EN (1 << 2) 177d70229f7SAlex Deucher # define RESET_BUSY_CNT (1 << 4) 178d70229f7SAlex Deucher # define RESET_SCLK_CNT (1 << 5) 179d70229f7SAlex Deucher # define DYN_GFX_CLK_OFF_EN (1 << 7) 180d70229f7SAlex Deucher # define GFX_CLK_FORCE_ON (1 << 8) 181d70229f7SAlex Deucher # define DYNAMIC_PM_EN (1 << 21) 182d70229f7SAlex Deucher 183d70229f7SAlex Deucher #define TARGET_AND_CURRENT_PROFILE_INDEX 0x684 184d70229f7SAlex Deucher # define TARGET_STATE(x) ((x) << 0) 185d70229f7SAlex Deucher # define TARGET_STATE_MASK (0xf << 0) 186d70229f7SAlex Deucher # define TARGET_STATE_SHIFT 0 187d70229f7SAlex Deucher # define CURRENT_STATE(x) ((x) << 4) 188d70229f7SAlex Deucher # define CURRENT_STATE_MASK (0xf << 4) 189d70229f7SAlex Deucher # define CURRENT_STATE_SHIFT 4 190d70229f7SAlex Deucher 191d70229f7SAlex Deucher #define CG_GIPOTS 0x6d8 192d70229f7SAlex Deucher # define CG_GIPOT(x) ((x) << 16) 193d70229f7SAlex Deucher # define CG_GIPOT_MASK (0xffff << 16) 194d70229f7SAlex Deucher # define CG_GIPOT_SHIFT 16 195d70229f7SAlex Deucher 196d70229f7SAlex Deucher #define CG_PG_CTRL 0x6e0 197d70229f7SAlex Deucher # define SP(x) ((x) << 0) 198d70229f7SAlex Deucher # define SP_MASK (0xffff << 0) 199d70229f7SAlex Deucher # define SP_SHIFT 0 200d70229f7SAlex Deucher # define SU(x) ((x) << 16) 201d70229f7SAlex Deucher # define SU_MASK (0xffff << 16) 202d70229f7SAlex Deucher # define SU_SHIFT 16 203d70229f7SAlex Deucher 204*0c4aaeaeSAlex Deucher #define CG_MISC_REG 0x708 205*0c4aaeaeSAlex Deucher 206d70229f7SAlex Deucher #define CG_THERMAL_INT_CTRL 0x738 207d70229f7SAlex Deucher # define DIG_THERM_INTH(x) ((x) << 0) 208d70229f7SAlex Deucher # define DIG_THERM_INTH_MASK (0xff << 0) 209d70229f7SAlex Deucher # define DIG_THERM_INTH_SHIFT 0 210d70229f7SAlex Deucher # define DIG_THERM_INTL(x) ((x) << 8) 211d70229f7SAlex Deucher # define DIG_THERM_INTL_MASK (0xff << 8) 212d70229f7SAlex Deucher # define DIG_THERM_INTL_SHIFT 8 213d70229f7SAlex Deucher # define THERM_INTH_MASK (1 << 24) 214d70229f7SAlex Deucher # define THERM_INTL_MASK (1 << 25) 215d70229f7SAlex Deucher 216d70229f7SAlex Deucher #define CG_CG_VOLTAGE_CNTL 0x770 217d70229f7SAlex Deucher # define EN (1 << 9) 218d70229f7SAlex Deucher 219d70229f7SAlex Deucher #define HW_REV 0x5564 220d70229f7SAlex Deucher # define ATI_REV_ID_MASK (0xf << 28) 221d70229f7SAlex Deucher # define ATI_REV_ID_SHIFT 28 222d70229f7SAlex Deucher /* 0 = A0, 1 = A1, 2 = B0, 3 = C0, etc. */ 223d70229f7SAlex Deucher 224d70229f7SAlex Deucher #define CGTS_SM_CTRL_REG 0x9150 225d70229f7SAlex Deucher 226d70229f7SAlex Deucher #define GB_ADDR_CONFIG 0x98f8 227d70229f7SAlex Deucher 228d70229f7SAlex Deucher #endif 229