xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_pm.c (revision fddc611ca3a09932196c192116a596dc67206eb5)
17433874eSRafał Miłecki /*
27433874eSRafał Miłecki  * Permission is hereby granted, free of charge, to any person obtaining a
37433874eSRafał Miłecki  * copy of this software and associated documentation files (the "Software"),
47433874eSRafał Miłecki  * to deal in the Software without restriction, including without limitation
57433874eSRafał Miłecki  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
67433874eSRafał Miłecki  * and/or sell copies of the Software, and to permit persons to whom the
77433874eSRafał Miłecki  * Software is furnished to do so, subject to the following conditions:
87433874eSRafał Miłecki  *
97433874eSRafał Miłecki  * The above copyright notice and this permission notice shall be included in
107433874eSRafał Miłecki  * all copies or substantial portions of the Software.
117433874eSRafał Miłecki  *
127433874eSRafał Miłecki  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
137433874eSRafał Miłecki  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
147433874eSRafał Miłecki  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
157433874eSRafał Miłecki  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
167433874eSRafał Miłecki  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
177433874eSRafał Miłecki  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
187433874eSRafał Miłecki  * OTHER DEALINGS IN THE SOFTWARE.
197433874eSRafał Miłecki  *
207433874eSRafał Miłecki  * Authors: Rafał Miłecki <zajec5@gmail.com>
2156278a8eSAlex Deucher  *          Alex Deucher <alexdeucher@gmail.com>
227433874eSRafał Miłecki  */
23f9183127SSam Ravnborg 
2421a8122aSAlex Deucher #include <linux/hwmon-sysfs.h>
25f9183127SSam Ravnborg #include <linux/hwmon.h>
262ef79416SThomas Zimmermann #include <linux/pci.h>
27f9183127SSam Ravnborg #include <linux/power_supply.h>
28f9183127SSam Ravnborg 
29f9183127SSam Ravnborg #include <drm/drm_debugfs.h>
30f9183127SSam Ravnborg #include <drm/drm_vblank.h>
31f9183127SSam Ravnborg 
32f9183127SSam Ravnborg #include "atom.h"
33f9183127SSam Ravnborg #include "avivod.h"
34f9183127SSam Ravnborg #include "r600_dpm.h"
35f9183127SSam Ravnborg #include "radeon.h"
367433874eSRafał Miłecki 
37c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100
38c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200
3973a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200
40c913e23aSRafał Miłecki 
41f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = {
42eb2c27a0SAlex Deucher 	"",
43f712d0c7SRafał Miłecki 	"Powersave",
44f712d0c7SRafał Miłecki 	"Battery",
45f712d0c7SRafał Miłecki 	"Balanced",
46f712d0c7SRafał Miłecki 	"Performance",
47f712d0c7SRafał Miłecki };
48f712d0c7SRafał Miłecki 
49ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work);
50c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev);
51ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev);
52ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
53ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev);
54ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev);
55ce8f5370SAlex Deucher 
56a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev,
57a4c9e2eeSAlex Deucher 			     enum radeon_pm_state_type ps_type,
58a4c9e2eeSAlex Deucher 			     int instance)
59a4c9e2eeSAlex Deucher {
60a4c9e2eeSAlex Deucher 	int i;
61a4c9e2eeSAlex Deucher 	int found_instance = -1;
62a4c9e2eeSAlex Deucher 
63a4c9e2eeSAlex Deucher 	for (i = 0; i < rdev->pm.num_power_states; i++) {
64a4c9e2eeSAlex Deucher 		if (rdev->pm.power_state[i].type == ps_type) {
65a4c9e2eeSAlex Deucher 			found_instance++;
66a4c9e2eeSAlex Deucher 			if (found_instance == instance)
67a4c9e2eeSAlex Deucher 				return i;
68a4c9e2eeSAlex Deucher 		}
69a4c9e2eeSAlex Deucher 	}
70a4c9e2eeSAlex Deucher 	/* return default if no match */
71a4c9e2eeSAlex Deucher 	return rdev->pm.default_power_state_index;
72a4c9e2eeSAlex Deucher }
73a4c9e2eeSAlex Deucher 
74c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
75ce8f5370SAlex Deucher {
761c71bda0SAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
771c71bda0SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
781c71bda0SAlex Deucher 		if (power_supply_is_system_supplied() > 0)
791c71bda0SAlex Deucher 			rdev->pm.dpm.ac_power = true;
801c71bda0SAlex Deucher 		else
811c71bda0SAlex Deucher 			rdev->pm.dpm.ac_power = false;
8296682956SAlex Deucher 		if (rdev->family == CHIP_ARUBA) {
831c71bda0SAlex Deucher 			if (rdev->asic->dpm.enable_bapm)
841c71bda0SAlex Deucher 				radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
8596682956SAlex Deucher 		}
861c71bda0SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
871c71bda0SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
88ce8f5370SAlex Deucher 		if (rdev->pm.profile == PM_PROFILE_AUTO) {
89ce8f5370SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
90ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
91ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
92ce8f5370SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
93ce8f5370SAlex Deucher 		}
94ce8f5370SAlex Deucher 	}
95ce8f5370SAlex Deucher }
96ce8f5370SAlex Deucher 
97ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev)
98ce8f5370SAlex Deucher {
99ce8f5370SAlex Deucher 	switch (rdev->pm.profile) {
100ce8f5370SAlex Deucher 	case PM_PROFILE_DEFAULT:
101ce8f5370SAlex Deucher 		rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
102ce8f5370SAlex Deucher 		break;
103ce8f5370SAlex Deucher 	case PM_PROFILE_AUTO:
104ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0) {
105ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
106ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
107ce8f5370SAlex Deucher 			else
108ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
109ce8f5370SAlex Deucher 		} else {
110ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
111c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
112ce8f5370SAlex Deucher 			else
113c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
114ce8f5370SAlex Deucher 		}
115ce8f5370SAlex Deucher 		break;
116ce8f5370SAlex Deucher 	case PM_PROFILE_LOW:
117ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
118ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
119ce8f5370SAlex Deucher 		else
120ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
121ce8f5370SAlex Deucher 		break;
122c9e75b21SAlex Deucher 	case PM_PROFILE_MID:
123c9e75b21SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
124c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
125c9e75b21SAlex Deucher 		else
126c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
127c9e75b21SAlex Deucher 		break;
128ce8f5370SAlex Deucher 	case PM_PROFILE_HIGH:
129ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
130ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
131ce8f5370SAlex Deucher 		else
132ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
133ce8f5370SAlex Deucher 		break;
134ce8f5370SAlex Deucher 	}
135ce8f5370SAlex Deucher 
136ce8f5370SAlex Deucher 	if (rdev->pm.active_crtc_count == 0) {
137ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
138ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
139ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
140ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
141ce8f5370SAlex Deucher 	} else {
142ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
143ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
144ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
145ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
146ce8f5370SAlex Deucher 	}
147ce8f5370SAlex Deucher }
148c913e23aSRafał Miłecki 
1495876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev)
1505876dd24SMatthew Garrett {
1515876dd24SMatthew Garrett 	struct radeon_bo *bo, *n;
1525876dd24SMatthew Garrett 
1535876dd24SMatthew Garrett 	if (list_empty(&rdev->gem.objects))
1545876dd24SMatthew Garrett 		return;
1555876dd24SMatthew Garrett 
1565876dd24SMatthew Garrett 	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
1575876dd24SMatthew Garrett 		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
1585876dd24SMatthew Garrett 			ttm_bo_unmap_virtual(&bo->tbo);
1595876dd24SMatthew Garrett 	}
1605876dd24SMatthew Garrett }
1615876dd24SMatthew Garrett 
162ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev)
163ce8f5370SAlex Deucher {
164ce8f5370SAlex Deucher 	if (rdev->pm.active_crtcs) {
165ce8f5370SAlex Deucher 		rdev->pm.vblank_sync = false;
166ce8f5370SAlex Deucher 		wait_event_timeout(
167ce8f5370SAlex Deucher 			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
168ce8f5370SAlex Deucher 			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
169ce8f5370SAlex Deucher 	}
170ce8f5370SAlex Deucher }
171ce8f5370SAlex Deucher 
172ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev)
173ce8f5370SAlex Deucher {
174ce8f5370SAlex Deucher 	u32 sclk, mclk;
17592645879SAlex Deucher 	bool misc_after = false;
176ce8f5370SAlex Deucher 
177ce8f5370SAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
178ce8f5370SAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
179ce8f5370SAlex Deucher 		return;
180ce8f5370SAlex Deucher 
181ce8f5370SAlex Deucher 	if (radeon_gui_idle(rdev)) {
182ce8f5370SAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
183ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
1849ace9f7bSAlex Deucher 		if (sclk > rdev->pm.default_sclk)
1859ace9f7bSAlex Deucher 			sclk = rdev->pm.default_sclk;
186ce8f5370SAlex Deucher 
18727810fb2SAlex Deucher 		/* starting with BTC, there is one state that is used for both
18827810fb2SAlex Deucher 		 * MH and SH.  Difference is that we always use the high clock index for
1897ae764b1SAlex Deucher 		 * mclk and vddci.
19027810fb2SAlex Deucher 		 */
19127810fb2SAlex Deucher 		if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
19227810fb2SAlex Deucher 		    (rdev->family >= CHIP_BARTS) &&
19327810fb2SAlex Deucher 		    rdev->pm.active_crtc_count &&
19427810fb2SAlex Deucher 		    ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
19527810fb2SAlex Deucher 		     (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
19627810fb2SAlex Deucher 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
19727810fb2SAlex Deucher 				clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
19827810fb2SAlex Deucher 		else
199ce8f5370SAlex Deucher 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
200ce8f5370SAlex Deucher 				clock_info[rdev->pm.requested_clock_mode_index].mclk;
20127810fb2SAlex Deucher 
2029ace9f7bSAlex Deucher 		if (mclk > rdev->pm.default_mclk)
2039ace9f7bSAlex Deucher 			mclk = rdev->pm.default_mclk;
204ce8f5370SAlex Deucher 
20592645879SAlex Deucher 		/* upvolt before raising clocks, downvolt after lowering clocks */
20692645879SAlex Deucher 		if (sclk < rdev->pm.current_sclk)
20792645879SAlex Deucher 			misc_after = true;
20892645879SAlex Deucher 
20992645879SAlex Deucher 		radeon_sync_with_vblank(rdev);
21092645879SAlex Deucher 
21192645879SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
21292645879SAlex Deucher 			if (!radeon_pm_in_vbl(rdev))
21392645879SAlex Deucher 				return;
21492645879SAlex Deucher 		}
21592645879SAlex Deucher 
21692645879SAlex Deucher 		radeon_pm_prepare(rdev);
21792645879SAlex Deucher 
21892645879SAlex Deucher 		if (!misc_after)
219ce8f5370SAlex Deucher 			/* voltage, pcie lanes, etc.*/
220ce8f5370SAlex Deucher 			radeon_pm_misc(rdev);
221ce8f5370SAlex Deucher 
222ce8f5370SAlex Deucher 		/* set engine clock */
223ce8f5370SAlex Deucher 		if (sclk != rdev->pm.current_sclk) {
224ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
225ce8f5370SAlex Deucher 			radeon_set_engine_clock(rdev, sclk);
226ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
227ce8f5370SAlex Deucher 			rdev->pm.current_sclk = sclk;
228d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
229ce8f5370SAlex Deucher 		}
230ce8f5370SAlex Deucher 
231ce8f5370SAlex Deucher 		/* set memory clock */
232798bcf73SAlex Deucher 		if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
233ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
234ce8f5370SAlex Deucher 			radeon_set_memory_clock(rdev, mclk);
235ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
236ce8f5370SAlex Deucher 			rdev->pm.current_mclk = mclk;
237d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
238ce8f5370SAlex Deucher 		}
23992645879SAlex Deucher 
24092645879SAlex Deucher 		if (misc_after)
24192645879SAlex Deucher 			/* voltage, pcie lanes, etc.*/
24292645879SAlex Deucher 			radeon_pm_misc(rdev);
24392645879SAlex Deucher 
244ce8f5370SAlex Deucher 		radeon_pm_finish(rdev);
245ce8f5370SAlex Deucher 
246ce8f5370SAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
247ce8f5370SAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
248ce8f5370SAlex Deucher 	} else
249d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
250ce8f5370SAlex Deucher }
251ce8f5370SAlex Deucher 
252ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev)
253a424816fSAlex Deucher {
254a782bca5SGustavo Padovan 	struct drm_crtc *crtc;
2555f8f635eSJerome Glisse 	int i, r;
2562aba631cSMatthew Garrett 
2574e186b2dSAlex Deucher 	/* no need to take locks, etc. if nothing's going to change */
2584e186b2dSAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
2594e186b2dSAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
2604e186b2dSAlex Deucher 		return;
2614e186b2dSAlex Deucher 
262db7fce39SChristian König 	down_write(&rdev->pm.mclk_lock);
263d6999bc7SChristian König 	mutex_lock(&rdev->ring_lock);
2644f3218cbSAlex Deucher 
26595f5a3acSAlex Deucher 	/* wait for the rings to drain */
26695f5a3acSAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
26795f5a3acSAlex Deucher 		struct radeon_ring *ring = &rdev->ring[i];
2685f8f635eSJerome Glisse 		if (!ring->ready) {
2695f8f635eSJerome Glisse 			continue;
2705f8f635eSJerome Glisse 		}
27137615527SChristian König 		r = radeon_fence_wait_empty(rdev, i);
2725f8f635eSJerome Glisse 		if (r) {
2735f8f635eSJerome Glisse 			/* needs a GPU reset dont reset here */
2745f8f635eSJerome Glisse 			mutex_unlock(&rdev->ring_lock);
2755f8f635eSJerome Glisse 			up_write(&rdev->pm.mclk_lock);
2765f8f635eSJerome Glisse 			return;
2775f8f635eSJerome Glisse 		}
278ce8f5370SAlex Deucher 	}
27995f5a3acSAlex Deucher 
2805876dd24SMatthew Garrett 	radeon_unmap_vram_bos(rdev);
2815876dd24SMatthew Garrett 
282ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
283a782bca5SGustavo Padovan 		i = 0;
284a782bca5SGustavo Padovan 		drm_for_each_crtc(crtc, rdev->ddev) {
2852aba631cSMatthew Garrett 			if (rdev->pm.active_crtcs & (1 << i)) {
286e0b34e38SMario Kleiner 				/* This can fail if a modeset is in progress */
287a782bca5SGustavo Padovan 				if (drm_crtc_vblank_get(crtc) == 0)
2882aba631cSMatthew Garrett 					rdev->pm.req_vblank |= (1 << i);
289e0b34e38SMario Kleiner 				else
290e0b34e38SMario Kleiner 					DRM_DEBUG_DRIVER("crtc %d no vblank, can glitch\n",
291e0b34e38SMario Kleiner 							 i);
2922aba631cSMatthew Garrett 			}
293a782bca5SGustavo Padovan 			i++;
2942aba631cSMatthew Garrett 		}
2952aba631cSMatthew Garrett 	}
2962aba631cSMatthew Garrett 
297ce8f5370SAlex Deucher 	radeon_set_power_state(rdev);
2982aba631cSMatthew Garrett 
299ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
300a782bca5SGustavo Padovan 		i = 0;
301a782bca5SGustavo Padovan 		drm_for_each_crtc(crtc, rdev->ddev) {
3022aba631cSMatthew Garrett 			if (rdev->pm.req_vblank & (1 << i)) {
3032aba631cSMatthew Garrett 				rdev->pm.req_vblank &= ~(1 << i);
304a782bca5SGustavo Padovan 				drm_crtc_vblank_put(crtc);
3052aba631cSMatthew Garrett 			}
306a782bca5SGustavo Padovan 			i++;
3072aba631cSMatthew Garrett 		}
3082aba631cSMatthew Garrett 	}
309a424816fSAlex Deucher 
310a424816fSAlex Deucher 	/* update display watermarks based on new power state */
311a424816fSAlex Deucher 	radeon_update_bandwidth_info(rdev);
312a424816fSAlex Deucher 	if (rdev->pm.active_crtc_count)
313a424816fSAlex Deucher 		radeon_bandwidth_update(rdev);
314a424816fSAlex Deucher 
315ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
3162aba631cSMatthew Garrett 
317d6999bc7SChristian König 	mutex_unlock(&rdev->ring_lock);
318db7fce39SChristian König 	up_write(&rdev->pm.mclk_lock);
319a424816fSAlex Deucher }
320a424816fSAlex Deucher 
321f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev)
322f712d0c7SRafał Miłecki {
323f712d0c7SRafał Miłecki 	int i, j;
324f712d0c7SRafał Miłecki 	struct radeon_power_state *power_state;
325f712d0c7SRafał Miłecki 	struct radeon_pm_clock_info *clock_info;
326f712d0c7SRafał Miłecki 
327d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
328f712d0c7SRafał Miłecki 	for (i = 0; i < rdev->pm.num_power_states; i++) {
329f712d0c7SRafał Miłecki 		power_state = &rdev->pm.power_state[i];
330d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("State %d: %s\n", i,
331f712d0c7SRafał Miłecki 			radeon_pm_state_type_name[power_state->type]);
332f712d0c7SRafał Miłecki 		if (i == rdev->pm.default_power_state_index)
333d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tDefault");
334f712d0c7SRafał Miłecki 		if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
335d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
336f712d0c7SRafał Miłecki 		if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
337d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tSingle display only\n");
338d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
339f712d0c7SRafał Miłecki 		for (j = 0; j < power_state->num_clock_modes; j++) {
340f712d0c7SRafał Miłecki 			clock_info = &(power_state->clock_info[j]);
341f712d0c7SRafał Miłecki 			if (rdev->flags & RADEON_IS_IGP)
342eb2c27a0SAlex Deucher 				DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
343f712d0c7SRafał Miłecki 						 j,
344eb2c27a0SAlex Deucher 						 clock_info->sclk * 10);
345f712d0c7SRafał Miłecki 			else
346eb2c27a0SAlex Deucher 				DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
347f712d0c7SRafał Miłecki 						 j,
348f712d0c7SRafał Miłecki 						 clock_info->sclk * 10,
349f712d0c7SRafał Miłecki 						 clock_info->mclk * 10,
350eb2c27a0SAlex Deucher 						 clock_info->voltage.voltage);
351f712d0c7SRafał Miłecki 		}
352f712d0c7SRafał Miłecki 	}
353f712d0c7SRafał Miłecki }
354f712d0c7SRafał Miłecki 
355ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev,
356a424816fSAlex Deucher 				     struct device_attribute *attr,
357a424816fSAlex Deucher 				     char *buf)
358a424816fSAlex Deucher {
3593e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
360a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
361ce8f5370SAlex Deucher 	int cp = rdev->pm.profile;
362a424816fSAlex Deucher 
363a424816fSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
364ce8f5370SAlex Deucher 			(cp == PM_PROFILE_AUTO) ? "auto" :
365ce8f5370SAlex Deucher 			(cp == PM_PROFILE_LOW) ? "low" :
36612e27be8SDaniel J Blueman 			(cp == PM_PROFILE_MID) ? "mid" :
367ce8f5370SAlex Deucher 			(cp == PM_PROFILE_HIGH) ? "high" : "default");
368a424816fSAlex Deucher }
369a424816fSAlex Deucher 
370ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev,
371a424816fSAlex Deucher 				     struct device_attribute *attr,
372a424816fSAlex Deucher 				     const char *buf,
373a424816fSAlex Deucher 				     size_t count)
374a424816fSAlex Deucher {
3753e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
376a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
377a424816fSAlex Deucher 
3784f2f2039SAlex Deucher 	/* Can't set profile when the card is off */
3794f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
3804f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
3814f2f2039SAlex Deucher 		return -EINVAL;
3824f2f2039SAlex Deucher 
383a424816fSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
384ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
385ce8f5370SAlex Deucher 		if (strncmp("default", buf, strlen("default")) == 0)
386ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
387ce8f5370SAlex Deucher 		else if (strncmp("auto", buf, strlen("auto")) == 0)
388ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_AUTO;
389ce8f5370SAlex Deucher 		else if (strncmp("low", buf, strlen("low")) == 0)
390ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_LOW;
391c9e75b21SAlex Deucher 		else if (strncmp("mid", buf, strlen("mid")) == 0)
392c9e75b21SAlex Deucher 			rdev->pm.profile = PM_PROFILE_MID;
393ce8f5370SAlex Deucher 		else if (strncmp("high", buf, strlen("high")) == 0)
394ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_HIGH;
395ce8f5370SAlex Deucher 		else {
3961783e4bfSThomas Renninger 			count = -EINVAL;
397ce8f5370SAlex Deucher 			goto fail;
398ce8f5370SAlex Deucher 		}
399ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
400ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
4011783e4bfSThomas Renninger 	} else
4021783e4bfSThomas Renninger 		count = -EINVAL;
4031783e4bfSThomas Renninger 
404ce8f5370SAlex Deucher fail:
405a424816fSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
406a424816fSAlex Deucher 
407a424816fSAlex Deucher 	return count;
408a424816fSAlex Deucher }
409a424816fSAlex Deucher 
410ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev,
411ce8f5370SAlex Deucher 				    struct device_attribute *attr,
412ce8f5370SAlex Deucher 				    char *buf)
41356278a8eSAlex Deucher {
4143e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
415ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
416ce8f5370SAlex Deucher 	int pm = rdev->pm.pm_method;
41756278a8eSAlex Deucher 
418ce8f5370SAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
419da321c8aSAlex Deucher 			(pm == PM_METHOD_DYNPM) ? "dynpm" :
420da321c8aSAlex Deucher 			(pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
42156278a8eSAlex Deucher }
42256278a8eSAlex Deucher 
423ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev,
424ce8f5370SAlex Deucher 				    struct device_attribute *attr,
425ce8f5370SAlex Deucher 				    const char *buf,
426ce8f5370SAlex Deucher 				    size_t count)
427d0d6cb81SRafał Miłecki {
4283e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
429ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
430ce8f5370SAlex Deucher 
4314f2f2039SAlex Deucher 	/* Can't set method when the card is off */
4324f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
4334f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
4344f2f2039SAlex Deucher 		count = -EINVAL;
4354f2f2039SAlex Deucher 		goto fail;
4364f2f2039SAlex Deucher 	}
4374f2f2039SAlex Deucher 
438da321c8aSAlex Deucher 	/* we don't support the legacy modes with dpm */
439da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM) {
440da321c8aSAlex Deucher 		count = -EINVAL;
441da321c8aSAlex Deucher 		goto fail;
442da321c8aSAlex Deucher 	}
443ce8f5370SAlex Deucher 
444ce8f5370SAlex Deucher 	if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
445ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
446ce8f5370SAlex Deucher 		rdev->pm.pm_method = PM_METHOD_DYNPM;
447ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
448ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
449ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
450ce8f5370SAlex Deucher 	} else if (strncmp("profile", buf, strlen("profile")) == 0) {
451ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
452ce8f5370SAlex Deucher 		/* disable dynpm */
453ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
454ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
4553f53eb6fSRafael J. Wysocki 		rdev->pm.pm_method = PM_METHOD_PROFILE;
456ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
45732c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
458ce8f5370SAlex Deucher 	} else {
4591783e4bfSThomas Renninger 		count = -EINVAL;
460ce8f5370SAlex Deucher 		goto fail;
461d0d6cb81SRafał Miłecki 	}
462ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
463ce8f5370SAlex Deucher fail:
464ce8f5370SAlex Deucher 	return count;
465ce8f5370SAlex Deucher }
466ce8f5370SAlex Deucher 
467da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev,
468da321c8aSAlex Deucher 				    struct device_attribute *attr,
469da321c8aSAlex Deucher 				    char *buf)
470da321c8aSAlex Deucher {
4713e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
472da321c8aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
473da321c8aSAlex Deucher 	enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
474da321c8aSAlex Deucher 
475da321c8aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
476da321c8aSAlex Deucher 			(pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
477da321c8aSAlex Deucher 			(pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
478da321c8aSAlex Deucher }
479da321c8aSAlex Deucher 
480da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev,
481da321c8aSAlex Deucher 				    struct device_attribute *attr,
482da321c8aSAlex Deucher 				    const char *buf,
483da321c8aSAlex Deucher 				    size_t count)
484da321c8aSAlex Deucher {
4853e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
486da321c8aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
487da321c8aSAlex Deucher 
488da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
489da321c8aSAlex Deucher 	if (strncmp("battery", buf, strlen("battery")) == 0)
490da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
491da321c8aSAlex Deucher 	else if (strncmp("balanced", buf, strlen("balanced")) == 0)
492da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
493da321c8aSAlex Deucher 	else if (strncmp("performance", buf, strlen("performance")) == 0)
494da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
495da321c8aSAlex Deucher 	else {
496da321c8aSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
497da321c8aSAlex Deucher 		count = -EINVAL;
498da321c8aSAlex Deucher 		goto fail;
499da321c8aSAlex Deucher 	}
500da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
501b07a657eSPali Rohár 
502b07a657eSPali Rohár 	/* Can't set dpm state when the card is off */
503b07a657eSPali Rohár 	if (!(rdev->flags & RADEON_IS_PX) ||
504b07a657eSPali Rohár 	    (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
505da321c8aSAlex Deucher 		radeon_pm_compute_clocks(rdev);
506b07a657eSPali Rohár 
507da321c8aSAlex Deucher fail:
508da321c8aSAlex Deucher 	return count;
509da321c8aSAlex Deucher }
510da321c8aSAlex Deucher 
51170d01a5eSAlex Deucher static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
51270d01a5eSAlex Deucher 						       struct device_attribute *attr,
51370d01a5eSAlex Deucher 						       char *buf)
51470d01a5eSAlex Deucher {
5153e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
51670d01a5eSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
51770d01a5eSAlex Deucher 	enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
51870d01a5eSAlex Deucher 
5194f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
5204f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
5214f2f2039SAlex Deucher 		return snprintf(buf, PAGE_SIZE, "off\n");
5224f2f2039SAlex Deucher 
52370d01a5eSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
52470d01a5eSAlex Deucher 			(level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
52570d01a5eSAlex Deucher 			(level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
52670d01a5eSAlex Deucher }
52770d01a5eSAlex Deucher 
52870d01a5eSAlex Deucher static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
52970d01a5eSAlex Deucher 						       struct device_attribute *attr,
53070d01a5eSAlex Deucher 						       const char *buf,
53170d01a5eSAlex Deucher 						       size_t count)
53270d01a5eSAlex Deucher {
5333e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
53470d01a5eSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
53570d01a5eSAlex Deucher 	enum radeon_dpm_forced_level level;
53670d01a5eSAlex Deucher 	int ret = 0;
53770d01a5eSAlex Deucher 
5384f2f2039SAlex Deucher 	/* Can't force performance level when the card is off */
5394f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
5404f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
5414f2f2039SAlex Deucher 		return -EINVAL;
5424f2f2039SAlex Deucher 
54370d01a5eSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
54470d01a5eSAlex Deucher 	if (strncmp("low", buf, strlen("low")) == 0) {
54570d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_LOW;
54670d01a5eSAlex Deucher 	} else if (strncmp("high", buf, strlen("high")) == 0) {
54770d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_HIGH;
54870d01a5eSAlex Deucher 	} else if (strncmp("auto", buf, strlen("auto")) == 0) {
54970d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_AUTO;
55070d01a5eSAlex Deucher 	} else {
55170d01a5eSAlex Deucher 		count = -EINVAL;
55270d01a5eSAlex Deucher 		goto fail;
55370d01a5eSAlex Deucher 	}
55470d01a5eSAlex Deucher 	if (rdev->asic->dpm.force_performance_level) {
5550a17af37SAlex Deucher 		if (rdev->pm.dpm.thermal_active) {
5560a17af37SAlex Deucher 			count = -EINVAL;
5570a17af37SAlex Deucher 			goto fail;
5580a17af37SAlex Deucher 		}
55970d01a5eSAlex Deucher 		ret = radeon_dpm_force_performance_level(rdev, level);
56070d01a5eSAlex Deucher 		if (ret)
56170d01a5eSAlex Deucher 			count = -EINVAL;
56270d01a5eSAlex Deucher 	}
56370d01a5eSAlex Deucher fail:
5640a17af37SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
5650a17af37SAlex Deucher 
56670d01a5eSAlex Deucher 	return count;
56770d01a5eSAlex Deucher }
56870d01a5eSAlex Deucher 
56999736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_enable(struct device *dev,
57099736703SOleg Chernovskiy 					    struct device_attribute *attr,
57199736703SOleg Chernovskiy 					    char *buf)
57299736703SOleg Chernovskiy {
57399736703SOleg Chernovskiy 	struct radeon_device *rdev = dev_get_drvdata(dev);
57499736703SOleg Chernovskiy 	u32 pwm_mode = 0;
57599736703SOleg Chernovskiy 
57699736703SOleg Chernovskiy 	if (rdev->asic->dpm.fan_ctrl_get_mode)
57799736703SOleg Chernovskiy 		pwm_mode = rdev->asic->dpm.fan_ctrl_get_mode(rdev);
57899736703SOleg Chernovskiy 
57999736703SOleg Chernovskiy 	/* never 0 (full-speed), fuse or smc-controlled always */
58099736703SOleg Chernovskiy 	return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
58199736703SOleg Chernovskiy }
58299736703SOleg Chernovskiy 
58399736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1_enable(struct device *dev,
58499736703SOleg Chernovskiy 					    struct device_attribute *attr,
58599736703SOleg Chernovskiy 					    const char *buf,
58699736703SOleg Chernovskiy 					    size_t count)
58799736703SOleg Chernovskiy {
58899736703SOleg Chernovskiy 	struct radeon_device *rdev = dev_get_drvdata(dev);
58999736703SOleg Chernovskiy 	int err;
59099736703SOleg Chernovskiy 	int value;
59199736703SOleg Chernovskiy 
59299736703SOleg Chernovskiy 	if(!rdev->asic->dpm.fan_ctrl_set_mode)
59399736703SOleg Chernovskiy 		return -EINVAL;
59499736703SOleg Chernovskiy 
59599736703SOleg Chernovskiy 	err = kstrtoint(buf, 10, &value);
59699736703SOleg Chernovskiy 	if (err)
59799736703SOleg Chernovskiy 		return err;
59899736703SOleg Chernovskiy 
59999736703SOleg Chernovskiy 	switch (value) {
60099736703SOleg Chernovskiy 	case 1: /* manual, percent-based */
60199736703SOleg Chernovskiy 		rdev->asic->dpm.fan_ctrl_set_mode(rdev, FDO_PWM_MODE_STATIC);
60299736703SOleg Chernovskiy 		break;
60399736703SOleg Chernovskiy 	default: /* disable */
60499736703SOleg Chernovskiy 		rdev->asic->dpm.fan_ctrl_set_mode(rdev, 0);
60599736703SOleg Chernovskiy 		break;
60699736703SOleg Chernovskiy 	}
60799736703SOleg Chernovskiy 
60899736703SOleg Chernovskiy 	return count;
60999736703SOleg Chernovskiy }
61099736703SOleg Chernovskiy 
61199736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_min(struct device *dev,
61299736703SOleg Chernovskiy 					 struct device_attribute *attr,
61399736703SOleg Chernovskiy 					 char *buf)
61499736703SOleg Chernovskiy {
61599736703SOleg Chernovskiy 	return sprintf(buf, "%i\n", 0);
61699736703SOleg Chernovskiy }
61799736703SOleg Chernovskiy 
61899736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_max(struct device *dev,
61999736703SOleg Chernovskiy 					 struct device_attribute *attr,
62099736703SOleg Chernovskiy 					 char *buf)
62199736703SOleg Chernovskiy {
622082452e1SAlex Deucher 	return sprintf(buf, "%i\n", 255);
62399736703SOleg Chernovskiy }
62499736703SOleg Chernovskiy 
62599736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1(struct device *dev,
62699736703SOleg Chernovskiy 				     struct device_attribute *attr,
62799736703SOleg Chernovskiy 				     const char *buf, size_t count)
62899736703SOleg Chernovskiy {
62999736703SOleg Chernovskiy 	struct radeon_device *rdev = dev_get_drvdata(dev);
63099736703SOleg Chernovskiy 	int err;
63199736703SOleg Chernovskiy 	u32 value;
63299736703SOleg Chernovskiy 
63399736703SOleg Chernovskiy 	err = kstrtou32(buf, 10, &value);
63499736703SOleg Chernovskiy 	if (err)
63599736703SOleg Chernovskiy 		return err;
63699736703SOleg Chernovskiy 
637082452e1SAlex Deucher 	value = (value * 100) / 255;
638082452e1SAlex Deucher 
63999736703SOleg Chernovskiy 	err = rdev->asic->dpm.set_fan_speed_percent(rdev, value);
64099736703SOleg Chernovskiy 	if (err)
64199736703SOleg Chernovskiy 		return err;
64299736703SOleg Chernovskiy 
64399736703SOleg Chernovskiy 	return count;
64499736703SOleg Chernovskiy }
64599736703SOleg Chernovskiy 
64699736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1(struct device *dev,
64799736703SOleg Chernovskiy 				     struct device_attribute *attr,
64899736703SOleg Chernovskiy 				     char *buf)
64999736703SOleg Chernovskiy {
65099736703SOleg Chernovskiy 	struct radeon_device *rdev = dev_get_drvdata(dev);
65199736703SOleg Chernovskiy 	int err;
65299736703SOleg Chernovskiy 	u32 speed;
65399736703SOleg Chernovskiy 
65499736703SOleg Chernovskiy 	err = rdev->asic->dpm.get_fan_speed_percent(rdev, &speed);
65599736703SOleg Chernovskiy 	if (err)
65699736703SOleg Chernovskiy 		return err;
65799736703SOleg Chernovskiy 
658082452e1SAlex Deucher 	speed = (speed * 255) / 100;
659082452e1SAlex Deucher 
66099736703SOleg Chernovskiy 	return sprintf(buf, "%i\n", speed);
66199736703SOleg Chernovskiy }
66299736703SOleg Chernovskiy 
663ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
664ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
665da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
66670d01a5eSAlex Deucher static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
66770d01a5eSAlex Deucher 		   radeon_get_dpm_forced_performance_level,
66870d01a5eSAlex Deucher 		   radeon_set_dpm_forced_performance_level);
669ce8f5370SAlex Deucher 
67021a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev,
67121a8122aSAlex Deucher 				      struct device_attribute *attr,
67221a8122aSAlex Deucher 				      char *buf)
67321a8122aSAlex Deucher {
674ec39f64bSGuenter Roeck 	struct radeon_device *rdev = dev_get_drvdata(dev);
6754f2f2039SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
67620d391d7SAlex Deucher 	int temp;
67721a8122aSAlex Deucher 
6784f2f2039SAlex Deucher 	/* Can't get temperature when the card is off */
6794f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
6804f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
6814f2f2039SAlex Deucher 		return -EINVAL;
6824f2f2039SAlex Deucher 
6836bd1c385SAlex Deucher 	if (rdev->asic->pm.get_temperature)
6846bd1c385SAlex Deucher 		temp = radeon_get_temperature(rdev);
6856bd1c385SAlex Deucher 	else
68621a8122aSAlex Deucher 		temp = 0;
68721a8122aSAlex Deucher 
68821a8122aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
68921a8122aSAlex Deucher }
69021a8122aSAlex Deucher 
6916ea4e84dSJean Delvare static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
6926ea4e84dSJean Delvare 					     struct device_attribute *attr,
6936ea4e84dSJean Delvare 					     char *buf)
6946ea4e84dSJean Delvare {
695e4158f1bSSergey Senozhatsky 	struct radeon_device *rdev = dev_get_drvdata(dev);
6966ea4e84dSJean Delvare 	int hyst = to_sensor_dev_attr(attr)->index;
6976ea4e84dSJean Delvare 	int temp;
6986ea4e84dSJean Delvare 
6996ea4e84dSJean Delvare 	if (hyst)
7006ea4e84dSJean Delvare 		temp = rdev->pm.dpm.thermal.min_temp;
7016ea4e84dSJean Delvare 	else
7026ea4e84dSJean Delvare 		temp = rdev->pm.dpm.thermal.max_temp;
7036ea4e84dSJean Delvare 
7046ea4e84dSJean Delvare 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
7056ea4e84dSJean Delvare }
7066ea4e84dSJean Delvare 
70721a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
7086ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
7096ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
71099736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1, radeon_hwmon_set_pwm1, 0);
71199736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1_enable, radeon_hwmon_set_pwm1_enable, 0);
71299736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, radeon_hwmon_get_pwm1_min, NULL, 0);
71399736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, radeon_hwmon_get_pwm1_max, NULL, 0);
71499736703SOleg Chernovskiy 
715052813d9SSandeep Raghuraman static ssize_t radeon_hwmon_show_sclk(struct device *dev,
716052813d9SSandeep Raghuraman 				      struct device_attribute *attr, char *buf)
717052813d9SSandeep Raghuraman {
718052813d9SSandeep Raghuraman 	struct radeon_device *rdev = dev_get_drvdata(dev);
719052813d9SSandeep Raghuraman 	struct drm_device *ddev = rdev->ddev;
720052813d9SSandeep Raghuraman 	u32 sclk = 0;
721052813d9SSandeep Raghuraman 
722052813d9SSandeep Raghuraman 	/* Can't get clock frequency when the card is off */
723052813d9SSandeep Raghuraman 	if ((rdev->flags & RADEON_IS_PX) &&
724052813d9SSandeep Raghuraman 	    (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
725052813d9SSandeep Raghuraman 		return -EINVAL;
726052813d9SSandeep Raghuraman 
727052813d9SSandeep Raghuraman 	if (rdev->asic->dpm.get_current_sclk)
728052813d9SSandeep Raghuraman 		sclk = radeon_dpm_get_current_sclk(rdev);
729052813d9SSandeep Raghuraman 
730052813d9SSandeep Raghuraman 	/* Value returned by dpm is in 10 KHz units, need to convert it into Hz
731052813d9SSandeep Raghuraman 	   for hwmon */
732052813d9SSandeep Raghuraman 	sclk *= 10000;
733052813d9SSandeep Raghuraman 
734052813d9SSandeep Raghuraman 	return snprintf(buf, PAGE_SIZE, "%u\n", sclk);
735052813d9SSandeep Raghuraman }
736052813d9SSandeep Raghuraman 
737052813d9SSandeep Raghuraman static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, radeon_hwmon_show_sclk, NULL,
738052813d9SSandeep Raghuraman 			  0);
739052813d9SSandeep Raghuraman 
740*fddc611cSSandeep Raghuraman static ssize_t radeon_hwmon_show_vddc(struct device *dev,
741*fddc611cSSandeep Raghuraman 				      struct device_attribute *attr, char *buf)
742*fddc611cSSandeep Raghuraman {
743*fddc611cSSandeep Raghuraman 	struct radeon_device *rdev = dev_get_drvdata(dev);
744*fddc611cSSandeep Raghuraman 	struct drm_device *ddev = rdev->ddev;
745*fddc611cSSandeep Raghuraman 	u16 vddc = 0;
746*fddc611cSSandeep Raghuraman 
747*fddc611cSSandeep Raghuraman 	/* Can't get vddc when the card is off */
748*fddc611cSSandeep Raghuraman 	if ((rdev->flags & RADEON_IS_PX) &&
749*fddc611cSSandeep Raghuraman 		(ddev->switch_power_state != DRM_SWITCH_POWER_ON))
750*fddc611cSSandeep Raghuraman 		return -EINVAL;
751*fddc611cSSandeep Raghuraman 
752*fddc611cSSandeep Raghuraman 	if (rdev->asic->dpm.get_current_vddc)
753*fddc611cSSandeep Raghuraman 		vddc = rdev->asic->dpm.get_current_vddc(rdev);
754*fddc611cSSandeep Raghuraman 
755*fddc611cSSandeep Raghuraman 	return snprintf(buf, PAGE_SIZE, "%u\n", vddc);
756*fddc611cSSandeep Raghuraman }
757*fddc611cSSandeep Raghuraman 
758*fddc611cSSandeep Raghuraman static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, radeon_hwmon_show_vddc, NULL,
759*fddc611cSSandeep Raghuraman 			  0);
76021a8122aSAlex Deucher 
76121a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = {
76221a8122aSAlex Deucher 	&sensor_dev_attr_temp1_input.dev_attr.attr,
7636ea4e84dSJean Delvare 	&sensor_dev_attr_temp1_crit.dev_attr.attr,
7646ea4e84dSJean Delvare 	&sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
76599736703SOleg Chernovskiy 	&sensor_dev_attr_pwm1.dev_attr.attr,
76699736703SOleg Chernovskiy 	&sensor_dev_attr_pwm1_enable.dev_attr.attr,
76799736703SOleg Chernovskiy 	&sensor_dev_attr_pwm1_min.dev_attr.attr,
76899736703SOleg Chernovskiy 	&sensor_dev_attr_pwm1_max.dev_attr.attr,
769052813d9SSandeep Raghuraman 	&sensor_dev_attr_freq1_input.dev_attr.attr,
770*fddc611cSSandeep Raghuraman 	&sensor_dev_attr_in0_input.dev_attr.attr,
77121a8122aSAlex Deucher 	NULL
77221a8122aSAlex Deucher };
77321a8122aSAlex Deucher 
7746ea4e84dSJean Delvare static umode_t hwmon_attributes_visible(struct kobject *kobj,
7756ea4e84dSJean Delvare 					struct attribute *attr, int index)
7766ea4e84dSJean Delvare {
777e3837b00SGeliang Tang 	struct device *dev = kobj_to_dev(kobj);
778e4158f1bSSergey Senozhatsky 	struct radeon_device *rdev = dev_get_drvdata(dev);
77999736703SOleg Chernovskiy 	umode_t effective_mode = attr->mode;
7806ea4e84dSJean Delvare 
7812a7d44f4SAlex Deucher 	/* Skip attributes if DPM is not enabled */
7826ea4e84dSJean Delvare 	if (rdev->pm.pm_method != PM_METHOD_DPM &&
7836ea4e84dSJean Delvare 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
7842a7d44f4SAlex Deucher 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
7852a7d44f4SAlex Deucher 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
7862a7d44f4SAlex Deucher 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
7872a7d44f4SAlex Deucher 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
788052813d9SSandeep Raghuraman 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
789*fddc611cSSandeep Raghuraman 	     attr == &sensor_dev_attr_freq1_input.dev_attr.attr ||
790*fddc611cSSandeep Raghuraman 	     attr == &sensor_dev_attr_in0_input.dev_attr.attr))
791*fddc611cSSandeep Raghuraman 		return 0;
792*fddc611cSSandeep Raghuraman 
793*fddc611cSSandeep Raghuraman 	/* Skip vddc attribute if get_current_vddc is not implemented */
794*fddc611cSSandeep Raghuraman 	if(attr == &sensor_dev_attr_in0_input.dev_attr.attr &&
795*fddc611cSSandeep Raghuraman 		!rdev->asic->dpm.get_current_vddc)
7966ea4e84dSJean Delvare 		return 0;
7976ea4e84dSJean Delvare 
79899736703SOleg Chernovskiy 	/* Skip fan attributes if fan is not present */
79999736703SOleg Chernovskiy 	if (rdev->pm.no_fan &&
80099736703SOleg Chernovskiy 	    (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
80199736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
80299736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
80399736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
80499736703SOleg Chernovskiy 		return 0;
80599736703SOleg Chernovskiy 
80699736703SOleg Chernovskiy 	/* mask fan attributes if we have no bindings for this asic to expose */
80799736703SOleg Chernovskiy 	if ((!rdev->asic->dpm.get_fan_speed_percent &&
80899736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
80999736703SOleg Chernovskiy 	    (!rdev->asic->dpm.fan_ctrl_get_mode &&
81099736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
81199736703SOleg Chernovskiy 		effective_mode &= ~S_IRUGO;
81299736703SOleg Chernovskiy 
81399736703SOleg Chernovskiy 	if ((!rdev->asic->dpm.set_fan_speed_percent &&
81499736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
81599736703SOleg Chernovskiy 	    (!rdev->asic->dpm.fan_ctrl_set_mode &&
81699736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
81799736703SOleg Chernovskiy 		effective_mode &= ~S_IWUSR;
81899736703SOleg Chernovskiy 
81999736703SOleg Chernovskiy 	/* hide max/min values if we can't both query and manage the fan */
82099736703SOleg Chernovskiy 	if ((!rdev->asic->dpm.set_fan_speed_percent &&
82199736703SOleg Chernovskiy 	     !rdev->asic->dpm.get_fan_speed_percent) &&
82299736703SOleg Chernovskiy 	    (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
82399736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
82499736703SOleg Chernovskiy 		return 0;
82599736703SOleg Chernovskiy 
82699736703SOleg Chernovskiy 	return effective_mode;
8276ea4e84dSJean Delvare }
8286ea4e84dSJean Delvare 
82921a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = {
83021a8122aSAlex Deucher 	.attrs = hwmon_attributes,
8316ea4e84dSJean Delvare 	.is_visible = hwmon_attributes_visible,
83221a8122aSAlex Deucher };
83321a8122aSAlex Deucher 
834ec39f64bSGuenter Roeck static const struct attribute_group *hwmon_groups[] = {
835ec39f64bSGuenter Roeck 	&hwmon_attrgroup,
836ec39f64bSGuenter Roeck 	NULL
837ec39f64bSGuenter Roeck };
838ec39f64bSGuenter Roeck 
8390d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev)
84021a8122aSAlex Deucher {
8410d18abedSDan Carpenter 	int err = 0;
84221a8122aSAlex Deucher 
84321a8122aSAlex Deucher 	switch (rdev->pm.int_thermal_type) {
84421a8122aSAlex Deucher 	case THERMAL_TYPE_RV6XX:
84521a8122aSAlex Deucher 	case THERMAL_TYPE_RV770:
84621a8122aSAlex Deucher 	case THERMAL_TYPE_EVERGREEN:
847457558edSAlex Deucher 	case THERMAL_TYPE_NI:
848e33df25fSAlex Deucher 	case THERMAL_TYPE_SUMO:
8491bd47d2eSAlex Deucher 	case THERMAL_TYPE_SI:
850286d9cc6SAlex Deucher 	case THERMAL_TYPE_CI:
851286d9cc6SAlex Deucher 	case THERMAL_TYPE_KV:
8526bd1c385SAlex Deucher 		if (rdev->asic->pm.get_temperature == NULL)
8535d7486c7SAlex Deucher 			return err;
854cb3e4e7cSAlex Deucher 		rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev,
855ec39f64bSGuenter Roeck 									   "radeon", rdev,
856ec39f64bSGuenter Roeck 									   hwmon_groups);
857cb3e4e7cSAlex Deucher 		if (IS_ERR(rdev->pm.int_hwmon_dev)) {
858cb3e4e7cSAlex Deucher 			err = PTR_ERR(rdev->pm.int_hwmon_dev);
8590d18abedSDan Carpenter 			dev_err(rdev->dev,
8600d18abedSDan Carpenter 				"Unable to register hwmon device: %d\n", err);
8610d18abedSDan Carpenter 		}
86221a8122aSAlex Deucher 		break;
86321a8122aSAlex Deucher 	default:
86421a8122aSAlex Deucher 		break;
86521a8122aSAlex Deucher 	}
8660d18abedSDan Carpenter 
8670d18abedSDan Carpenter 	return err;
86821a8122aSAlex Deucher }
86921a8122aSAlex Deucher 
870cb3e4e7cSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev)
871cb3e4e7cSAlex Deucher {
872cb3e4e7cSAlex Deucher 	if (rdev->pm.int_hwmon_dev)
873cb3e4e7cSAlex Deucher 		hwmon_device_unregister(rdev->pm.int_hwmon_dev);
874cb3e4e7cSAlex Deucher }
875cb3e4e7cSAlex Deucher 
876da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work)
877da321c8aSAlex Deucher {
878da321c8aSAlex Deucher 	struct radeon_device *rdev =
879da321c8aSAlex Deucher 		container_of(work, struct radeon_device,
880da321c8aSAlex Deucher 			     pm.dpm.thermal.work);
881da321c8aSAlex Deucher 	/* switch to the thermal state */
882da321c8aSAlex Deucher 	enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
883da321c8aSAlex Deucher 
884da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
885da321c8aSAlex Deucher 		return;
886da321c8aSAlex Deucher 
887da321c8aSAlex Deucher 	if (rdev->asic->pm.get_temperature) {
888da321c8aSAlex Deucher 		int temp = radeon_get_temperature(rdev);
889da321c8aSAlex Deucher 
890da321c8aSAlex Deucher 		if (temp < rdev->pm.dpm.thermal.min_temp)
891da321c8aSAlex Deucher 			/* switch back the user state */
892da321c8aSAlex Deucher 			dpm_state = rdev->pm.dpm.user_state;
893da321c8aSAlex Deucher 	} else {
894da321c8aSAlex Deucher 		if (rdev->pm.dpm.thermal.high_to_low)
895da321c8aSAlex Deucher 			/* switch back the user state */
896da321c8aSAlex Deucher 			dpm_state = rdev->pm.dpm.user_state;
897da321c8aSAlex Deucher 	}
89860320347SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
89960320347SAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
90060320347SAlex Deucher 		rdev->pm.dpm.thermal_active = true;
90160320347SAlex Deucher 	else
90260320347SAlex Deucher 		rdev->pm.dpm.thermal_active = false;
90360320347SAlex Deucher 	rdev->pm.dpm.state = dpm_state;
90460320347SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
90560320347SAlex Deucher 
90660320347SAlex Deucher 	radeon_pm_compute_clocks(rdev);
907da321c8aSAlex Deucher }
908da321c8aSAlex Deucher 
9093899ca84SAlex Deucher static bool radeon_dpm_single_display(struct radeon_device *rdev)
910da321c8aSAlex Deucher {
91148783069SAlex Deucher 	bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
91248783069SAlex Deucher 		true : false;
91348783069SAlex Deucher 
91448783069SAlex Deucher 	/* check if the vblank period is too short to adjust the mclk */
91548783069SAlex Deucher 	if (single_display && rdev->asic->dpm.vblank_too_short) {
91648783069SAlex Deucher 		if (radeon_dpm_vblank_too_short(rdev))
91748783069SAlex Deucher 			single_display = false;
91848783069SAlex Deucher 	}
919da321c8aSAlex Deucher 
920951caa6aSAlex Deucher 	/* 120hz tends to be problematic even if they are under the
921951caa6aSAlex Deucher 	 * vblank limit.
922951caa6aSAlex Deucher 	 */
923951caa6aSAlex Deucher 	if (single_display && (r600_dpm_get_vrefresh(rdev) >= 120))
924951caa6aSAlex Deucher 		single_display = false;
925951caa6aSAlex Deucher 
9263899ca84SAlex Deucher 	return single_display;
9273899ca84SAlex Deucher }
9283899ca84SAlex Deucher 
9293899ca84SAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
9303899ca84SAlex Deucher 						     enum radeon_pm_state_type dpm_state)
9313899ca84SAlex Deucher {
9323899ca84SAlex Deucher 	int i;
9333899ca84SAlex Deucher 	struct radeon_ps *ps;
9343899ca84SAlex Deucher 	u32 ui_class;
9353899ca84SAlex Deucher 	bool single_display = radeon_dpm_single_display(rdev);
9363899ca84SAlex Deucher 
937edcaa5b1SAlex Deucher 	/* certain older asics have a separare 3D performance state,
938edcaa5b1SAlex Deucher 	 * so try that first if the user selected performance
939edcaa5b1SAlex Deucher 	 */
940edcaa5b1SAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
941edcaa5b1SAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
942da321c8aSAlex Deucher 	/* balanced states don't exist at the moment */
943da321c8aSAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_BALANCED)
94453bf277bSAlex Deucher 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
945da321c8aSAlex Deucher 
946edcaa5b1SAlex Deucher restart_search:
947da321c8aSAlex Deucher 	/* Pick the best power state based on current conditions */
948da321c8aSAlex Deucher 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
949da321c8aSAlex Deucher 		ps = &rdev->pm.dpm.ps[i];
950da321c8aSAlex Deucher 		ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
951da321c8aSAlex Deucher 		switch (dpm_state) {
952da321c8aSAlex Deucher 		/* user states */
953da321c8aSAlex Deucher 		case POWER_STATE_TYPE_BATTERY:
954da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
955da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
95648783069SAlex Deucher 					if (single_display)
957da321c8aSAlex Deucher 						return ps;
958da321c8aSAlex Deucher 				} else
959da321c8aSAlex Deucher 					return ps;
960da321c8aSAlex Deucher 			}
961da321c8aSAlex Deucher 			break;
962da321c8aSAlex Deucher 		case POWER_STATE_TYPE_BALANCED:
963da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
964da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
96548783069SAlex Deucher 					if (single_display)
966da321c8aSAlex Deucher 						return ps;
967da321c8aSAlex Deucher 				} else
968da321c8aSAlex Deucher 					return ps;
969da321c8aSAlex Deucher 			}
970da321c8aSAlex Deucher 			break;
971da321c8aSAlex Deucher 		case POWER_STATE_TYPE_PERFORMANCE:
972da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
973da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
97448783069SAlex Deucher 					if (single_display)
975da321c8aSAlex Deucher 						return ps;
976da321c8aSAlex Deucher 				} else
977da321c8aSAlex Deucher 					return ps;
978da321c8aSAlex Deucher 			}
979da321c8aSAlex Deucher 			break;
980da321c8aSAlex Deucher 		/* internal states */
981da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD:
982d4d3278cSAlex Deucher 			if (rdev->pm.dpm.uvd_ps)
983da321c8aSAlex Deucher 				return rdev->pm.dpm.uvd_ps;
984d4d3278cSAlex Deucher 			else
985d4d3278cSAlex Deucher 				break;
986da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_SD:
987da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
988da321c8aSAlex Deucher 				return ps;
989da321c8aSAlex Deucher 			break;
990da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_HD:
991da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
992da321c8aSAlex Deucher 				return ps;
993da321c8aSAlex Deucher 			break;
994da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
995da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
996da321c8aSAlex Deucher 				return ps;
997da321c8aSAlex Deucher 			break;
998da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
999da321c8aSAlex Deucher 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
1000da321c8aSAlex Deucher 				return ps;
1001da321c8aSAlex Deucher 			break;
1002da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_BOOT:
1003da321c8aSAlex Deucher 			return rdev->pm.dpm.boot_ps;
1004da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_THERMAL:
1005da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
1006da321c8aSAlex Deucher 				return ps;
1007da321c8aSAlex Deucher 			break;
1008da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_ACPI:
1009da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
1010da321c8aSAlex Deucher 				return ps;
1011da321c8aSAlex Deucher 			break;
1012da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_ULV:
1013da321c8aSAlex Deucher 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
1014da321c8aSAlex Deucher 				return ps;
1015da321c8aSAlex Deucher 			break;
1016edcaa5b1SAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_3DPERF:
1017edcaa5b1SAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
1018edcaa5b1SAlex Deucher 				return ps;
1019edcaa5b1SAlex Deucher 			break;
1020da321c8aSAlex Deucher 		default:
1021da321c8aSAlex Deucher 			break;
1022da321c8aSAlex Deucher 		}
1023da321c8aSAlex Deucher 	}
1024da321c8aSAlex Deucher 	/* use a fallback state if we didn't match */
1025da321c8aSAlex Deucher 	switch (dpm_state) {
1026da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1027ce3537d5SAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1028ce3537d5SAlex Deucher 		goto restart_search;
1029da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1030da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1031da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1032d4d3278cSAlex Deucher 		if (rdev->pm.dpm.uvd_ps) {
1033da321c8aSAlex Deucher 			return rdev->pm.dpm.uvd_ps;
1034d4d3278cSAlex Deucher 		} else {
1035d4d3278cSAlex Deucher 			dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1036d4d3278cSAlex Deucher 			goto restart_search;
1037d4d3278cSAlex Deucher 		}
1038da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_THERMAL:
1039da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
1040da321c8aSAlex Deucher 		goto restart_search;
1041da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_ACPI:
1042da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_BATTERY;
1043da321c8aSAlex Deucher 		goto restart_search;
1044da321c8aSAlex Deucher 	case POWER_STATE_TYPE_BATTERY:
1045edcaa5b1SAlex Deucher 	case POWER_STATE_TYPE_BALANCED:
1046edcaa5b1SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_3DPERF:
1047da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1048da321c8aSAlex Deucher 		goto restart_search;
1049da321c8aSAlex Deucher 	default:
1050da321c8aSAlex Deucher 		break;
1051da321c8aSAlex Deucher 	}
1052da321c8aSAlex Deucher 
1053da321c8aSAlex Deucher 	return NULL;
1054da321c8aSAlex Deucher }
1055da321c8aSAlex Deucher 
1056da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
1057da321c8aSAlex Deucher {
1058da321c8aSAlex Deucher 	int i;
1059da321c8aSAlex Deucher 	struct radeon_ps *ps;
1060da321c8aSAlex Deucher 	enum radeon_pm_state_type dpm_state;
106184dd1928SAlex Deucher 	int ret;
10623899ca84SAlex Deucher 	bool single_display = radeon_dpm_single_display(rdev);
1063da321c8aSAlex Deucher 
1064da321c8aSAlex Deucher 	/* if dpm init failed */
1065da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
1066da321c8aSAlex Deucher 		return;
1067da321c8aSAlex Deucher 
1068da321c8aSAlex Deucher 	if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
1069da321c8aSAlex Deucher 		/* add other state override checks here */
10708a227555SAlex Deucher 		if ((!rdev->pm.dpm.thermal_active) &&
10718a227555SAlex Deucher 		    (!rdev->pm.dpm.uvd_active))
1072da321c8aSAlex Deucher 			rdev->pm.dpm.state = rdev->pm.dpm.user_state;
1073da321c8aSAlex Deucher 	}
1074da321c8aSAlex Deucher 	dpm_state = rdev->pm.dpm.state;
1075da321c8aSAlex Deucher 
1076da321c8aSAlex Deucher 	ps = radeon_dpm_pick_power_state(rdev, dpm_state);
1077da321c8aSAlex Deucher 	if (ps)
107889c9bc56SAlex Deucher 		rdev->pm.dpm.requested_ps = ps;
1079da321c8aSAlex Deucher 	else
1080da321c8aSAlex Deucher 		return;
1081da321c8aSAlex Deucher 
1082d22b7e40SAlex Deucher 	/* no need to reprogram if nothing changed unless we are on BTC+ */
1083da321c8aSAlex Deucher 	if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
1084b62d628bSAlex Deucher 		/* vce just modifies an existing state so force a change */
1085b62d628bSAlex Deucher 		if (ps->vce_active != rdev->pm.dpm.vce_active)
1086b62d628bSAlex Deucher 			goto force;
10873899ca84SAlex Deucher 		/* user has made a display change (such as timing) */
10883899ca84SAlex Deucher 		if (rdev->pm.dpm.single_display != single_display)
10893899ca84SAlex Deucher 			goto force;
1090d22b7e40SAlex Deucher 		if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
1091d22b7e40SAlex Deucher 			/* for pre-BTC and APUs if the num crtcs changed but state is the same,
1092d22b7e40SAlex Deucher 			 * all we need to do is update the display configuration.
1093d22b7e40SAlex Deucher 			 */
1094da321c8aSAlex Deucher 			if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
1095d22b7e40SAlex Deucher 				/* update display watermarks based on new power state */
1096da321c8aSAlex Deucher 				radeon_bandwidth_update(rdev);
1097da321c8aSAlex Deucher 				/* update displays */
1098da321c8aSAlex Deucher 				radeon_dpm_display_configuration_changed(rdev);
1099da321c8aSAlex Deucher 				rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
1100da321c8aSAlex Deucher 				rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
1101da321c8aSAlex Deucher 			}
1102da321c8aSAlex Deucher 			return;
1103d22b7e40SAlex Deucher 		} else {
1104d22b7e40SAlex Deucher 			/* for BTC+ if the num crtcs hasn't changed and state is the same,
1105d22b7e40SAlex Deucher 			 * nothing to do, if the num crtcs is > 1 and state is the same,
1106d22b7e40SAlex Deucher 			 * update display configuration.
1107d22b7e40SAlex Deucher 			 */
1108d22b7e40SAlex Deucher 			if (rdev->pm.dpm.new_active_crtcs ==
1109d22b7e40SAlex Deucher 			    rdev->pm.dpm.current_active_crtcs) {
1110d22b7e40SAlex Deucher 				return;
1111d22b7e40SAlex Deucher 			} else {
1112d22b7e40SAlex Deucher 				if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
1113d22b7e40SAlex Deucher 				    (rdev->pm.dpm.new_active_crtc_count > 1)) {
1114d22b7e40SAlex Deucher 					/* update display watermarks based on new power state */
1115d22b7e40SAlex Deucher 					radeon_bandwidth_update(rdev);
1116d22b7e40SAlex Deucher 					/* update displays */
1117d22b7e40SAlex Deucher 					radeon_dpm_display_configuration_changed(rdev);
1118d22b7e40SAlex Deucher 					rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
1119d22b7e40SAlex Deucher 					rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
1120d22b7e40SAlex Deucher 					return;
1121d22b7e40SAlex Deucher 				}
1122d22b7e40SAlex Deucher 			}
1123d22b7e40SAlex Deucher 		}
1124da321c8aSAlex Deucher 	}
1125da321c8aSAlex Deucher 
1126b62d628bSAlex Deucher force:
1127033a37dfSAlex Deucher 	if (radeon_dpm == 1) {
1128da321c8aSAlex Deucher 		printk("switching from power state:\n");
1129da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
1130da321c8aSAlex Deucher 		printk("switching to power state:\n");
1131da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
1132033a37dfSAlex Deucher 	}
1133b62d628bSAlex Deucher 
1134da321c8aSAlex Deucher 	down_write(&rdev->pm.mclk_lock);
1135da321c8aSAlex Deucher 	mutex_lock(&rdev->ring_lock);
1136da321c8aSAlex Deucher 
1137b62d628bSAlex Deucher 	/* update whether vce is active */
1138b62d628bSAlex Deucher 	ps->vce_active = rdev->pm.dpm.vce_active;
1139b62d628bSAlex Deucher 
114084dd1928SAlex Deucher 	ret = radeon_dpm_pre_set_power_state(rdev);
114184dd1928SAlex Deucher 	if (ret)
114284dd1928SAlex Deucher 		goto done;
114384dd1928SAlex Deucher 
1144da321c8aSAlex Deucher 	/* update display watermarks based on new power state */
1145da321c8aSAlex Deucher 	radeon_bandwidth_update(rdev);
1146d74e766eSAlex Deucher 	/* update displays */
1147d74e766eSAlex Deucher 	radeon_dpm_display_configuration_changed(rdev);
1148da321c8aSAlex Deucher 
1149da321c8aSAlex Deucher 	/* wait for the rings to drain */
1150da321c8aSAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
1151da321c8aSAlex Deucher 		struct radeon_ring *ring = &rdev->ring[i];
1152da321c8aSAlex Deucher 		if (ring->ready)
115337615527SChristian König 			radeon_fence_wait_empty(rdev, i);
1154da321c8aSAlex Deucher 	}
1155da321c8aSAlex Deucher 
1156da321c8aSAlex Deucher 	/* program the new power state */
1157da321c8aSAlex Deucher 	radeon_dpm_set_power_state(rdev);
1158da321c8aSAlex Deucher 
1159da321c8aSAlex Deucher 	/* update current power state */
1160da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
1161da321c8aSAlex Deucher 
116284dd1928SAlex Deucher 	radeon_dpm_post_set_power_state(rdev);
116384dd1928SAlex Deucher 
11645e031d9fSAlex Deucher 	rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
11655e031d9fSAlex Deucher 	rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
11665e031d9fSAlex Deucher 	rdev->pm.dpm.single_display = single_display;
11675e031d9fSAlex Deucher 
11681cd8b21aSAlex Deucher 	if (rdev->asic->dpm.force_performance_level) {
116914ac88afSAlex Deucher 		if (rdev->pm.dpm.thermal_active) {
117014ac88afSAlex Deucher 			enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
117160320347SAlex Deucher 			/* force low perf level for thermal */
117260320347SAlex Deucher 			radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
117314ac88afSAlex Deucher 			/* save the user's level */
117414ac88afSAlex Deucher 			rdev->pm.dpm.forced_level = level;
117514ac88afSAlex Deucher 		} else {
117614ac88afSAlex Deucher 			/* otherwise, user selected level */
117714ac88afSAlex Deucher 			radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
117814ac88afSAlex Deucher 		}
117960320347SAlex Deucher 	}
118060320347SAlex Deucher 
118184dd1928SAlex Deucher done:
1182da321c8aSAlex Deucher 	mutex_unlock(&rdev->ring_lock);
1183da321c8aSAlex Deucher 	up_write(&rdev->pm.mclk_lock);
1184da321c8aSAlex Deucher }
1185da321c8aSAlex Deucher 
1186ce3537d5SAlex Deucher void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
1187ce3537d5SAlex Deucher {
1188ce3537d5SAlex Deucher 	enum radeon_pm_state_type dpm_state;
1189ce3537d5SAlex Deucher 
11909e9d9762SAlex Deucher 	if (rdev->asic->dpm.powergate_uvd) {
11919e9d9762SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
11928158eb9eSChristian König 		/* don't powergate anything if we
11938158eb9eSChristian König 		   have active but pause streams */
11948158eb9eSChristian König 		enable |= rdev->pm.dpm.sd > 0;
11958158eb9eSChristian König 		enable |= rdev->pm.dpm.hd > 0;
11969e9d9762SAlex Deucher 		/* enable/disable UVD */
11979e9d9762SAlex Deucher 		radeon_dpm_powergate_uvd(rdev, !enable);
11989e9d9762SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
11999e9d9762SAlex Deucher 	} else {
1200ce3537d5SAlex Deucher 		if (enable) {
1201ce3537d5SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
1202ce3537d5SAlex Deucher 			rdev->pm.dpm.uvd_active = true;
12030690a229SAlex Deucher 			/* disable this for now */
12040690a229SAlex Deucher #if 0
1205ce3537d5SAlex Deucher 			if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
1206ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
1207ce3537d5SAlex Deucher 			else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
1208ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1209ce3537d5SAlex Deucher 			else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
1210ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1211ce3537d5SAlex Deucher 			else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
1212ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
1213ce3537d5SAlex Deucher 			else
12140690a229SAlex Deucher #endif
1215ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
1216ce3537d5SAlex Deucher 			rdev->pm.dpm.state = dpm_state;
1217ce3537d5SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
1218ce3537d5SAlex Deucher 		} else {
1219ce3537d5SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
1220ce3537d5SAlex Deucher 			rdev->pm.dpm.uvd_active = false;
1221ce3537d5SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
1222ce3537d5SAlex Deucher 		}
1223ce3537d5SAlex Deucher 
1224ce3537d5SAlex Deucher 		radeon_pm_compute_clocks(rdev);
1225ce3537d5SAlex Deucher 	}
12269e9d9762SAlex Deucher }
1227ce3537d5SAlex Deucher 
122803afe6f6SAlex Deucher void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable)
122903afe6f6SAlex Deucher {
123003afe6f6SAlex Deucher 	if (enable) {
123103afe6f6SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
123203afe6f6SAlex Deucher 		rdev->pm.dpm.vce_active = true;
123303afe6f6SAlex Deucher 		/* XXX select vce level based on ring/task */
123403afe6f6SAlex Deucher 		rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL;
123503afe6f6SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
123603afe6f6SAlex Deucher 	} else {
123703afe6f6SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
123803afe6f6SAlex Deucher 		rdev->pm.dpm.vce_active = false;
123903afe6f6SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
124003afe6f6SAlex Deucher 	}
124103afe6f6SAlex Deucher 
124203afe6f6SAlex Deucher 	radeon_pm_compute_clocks(rdev);
124303afe6f6SAlex Deucher }
124403afe6f6SAlex Deucher 
1245da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev)
1246ce8f5370SAlex Deucher {
1247ce8f5370SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
12483f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
12493f53eb6fSRafael J. Wysocki 		if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
12503f53eb6fSRafael J. Wysocki 			rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
12513f53eb6fSRafael J. Wysocki 	}
1252ce8f5370SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
125332c87fcaSTejun Heo 
125432c87fcaSTejun Heo 	cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
1255ce8f5370SAlex Deucher }
1256ce8f5370SAlex Deucher 
1257da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
1258da321c8aSAlex Deucher {
1259da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1260da321c8aSAlex Deucher 	/* disable dpm */
1261da321c8aSAlex Deucher 	radeon_dpm_disable(rdev);
1262da321c8aSAlex Deucher 	/* reset the power state */
1263da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1264da321c8aSAlex Deucher 	rdev->pm.dpm_enabled = false;
1265da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1266da321c8aSAlex Deucher }
1267da321c8aSAlex Deucher 
1268da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev)
1269da321c8aSAlex Deucher {
1270da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1271da321c8aSAlex Deucher 		radeon_pm_suspend_dpm(rdev);
1272da321c8aSAlex Deucher 	else
1273da321c8aSAlex Deucher 		radeon_pm_suspend_old(rdev);
1274da321c8aSAlex Deucher }
1275da321c8aSAlex Deucher 
1276da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev)
1277ce8f5370SAlex Deucher {
1278ed18a360SAlex Deucher 	/* set up the default clocks if the MC ucode is loaded */
12792e3b3b10SAlex Deucher 	if ((rdev->family >= CHIP_BARTS) &&
128036099186SAlex Deucher 	    (rdev->family <= CHIP_CAYMAN) &&
12812e3b3b10SAlex Deucher 	    rdev->mc_fw) {
1282ed18a360SAlex Deucher 		if (rdev->pm.default_vddc)
12838a83ec5eSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
12848a83ec5eSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDC);
12852feea49aSAlex Deucher 		if (rdev->pm.default_vddci)
12862feea49aSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
12872feea49aSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
1288ed18a360SAlex Deucher 		if (rdev->pm.default_sclk)
1289ed18a360SAlex Deucher 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1290ed18a360SAlex Deucher 		if (rdev->pm.default_mclk)
1291ed18a360SAlex Deucher 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1292ed18a360SAlex Deucher 	}
1293f8ed8b4cSAlex Deucher 	/* asic init will reset the default power state */
1294f8ed8b4cSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1295f8ed8b4cSAlex Deucher 	rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
1296f8ed8b4cSAlex Deucher 	rdev->pm.current_clock_mode_index = 0;
12979ace9f7bSAlex Deucher 	rdev->pm.current_sclk = rdev->pm.default_sclk;
12989ace9f7bSAlex Deucher 	rdev->pm.current_mclk = rdev->pm.default_mclk;
129937016951SMichel Dänzer 	if (rdev->pm.power_state) {
13004d60173fSAlex Deucher 		rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
13012feea49aSAlex Deucher 		rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
130237016951SMichel Dänzer 	}
13033f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM
13043f53eb6fSRafael J. Wysocki 	    && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
13053f53eb6fSRafael J. Wysocki 		rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
130632c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
13073f53eb6fSRafael J. Wysocki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
13083f53eb6fSRafael J. Wysocki 	}
1309f8ed8b4cSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1310ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
1311d0d6cb81SRafał Miłecki }
1312d0d6cb81SRafał Miłecki 
1313da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev)
13147433874eSRafał Miłecki {
131526481fb1SDave Airlie 	int ret;
13160d18abedSDan Carpenter 
1317da321c8aSAlex Deucher 	/* asic init will reset to the boot state */
1318da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1319da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1320da321c8aSAlex Deucher 	radeon_dpm_setup_asic(rdev);
1321da321c8aSAlex Deucher 	ret = radeon_dpm_enable(rdev);
1322da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1323e14cd2bbSAlex Deucher 	if (ret)
1324e14cd2bbSAlex Deucher 		goto dpm_resume_fail;
1325e14cd2bbSAlex Deucher 	rdev->pm.dpm_enabled = true;
1326e14cd2bbSAlex Deucher 	return;
1327e14cd2bbSAlex Deucher 
1328e14cd2bbSAlex Deucher dpm_resume_fail:
1329da321c8aSAlex Deucher 	DRM_ERROR("radeon: dpm resume failed\n");
1330da321c8aSAlex Deucher 	if ((rdev->family >= CHIP_BARTS) &&
133136099186SAlex Deucher 	    (rdev->family <= CHIP_CAYMAN) &&
1332da321c8aSAlex Deucher 	    rdev->mc_fw) {
1333da321c8aSAlex Deucher 		if (rdev->pm.default_vddc)
1334da321c8aSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1335da321c8aSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDC);
1336da321c8aSAlex Deucher 		if (rdev->pm.default_vddci)
1337da321c8aSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1338da321c8aSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
1339da321c8aSAlex Deucher 		if (rdev->pm.default_sclk)
1340da321c8aSAlex Deucher 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1341da321c8aSAlex Deucher 		if (rdev->pm.default_mclk)
1342da321c8aSAlex Deucher 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1343da321c8aSAlex Deucher 	}
1344da321c8aSAlex Deucher }
1345da321c8aSAlex Deucher 
1346da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev)
1347da321c8aSAlex Deucher {
1348da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1349da321c8aSAlex Deucher 		radeon_pm_resume_dpm(rdev);
1350da321c8aSAlex Deucher 	else
1351da321c8aSAlex Deucher 		radeon_pm_resume_old(rdev);
1352da321c8aSAlex Deucher }
1353da321c8aSAlex Deucher 
1354da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev)
1355da321c8aSAlex Deucher {
1356da321c8aSAlex Deucher 	int ret;
1357da321c8aSAlex Deucher 
1358f8ed8b4cSAlex Deucher 	rdev->pm.profile = PM_PROFILE_DEFAULT;
1359ce8f5370SAlex Deucher 	rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1360ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1361ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
1362ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
13639ace9f7bSAlex Deucher 	rdev->pm.default_sclk = rdev->clock.default_sclk;
13649ace9f7bSAlex Deucher 	rdev->pm.default_mclk = rdev->clock.default_mclk;
1365f8ed8b4cSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
1366f8ed8b4cSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
136721a8122aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1368c913e23aSRafał Miłecki 
136956278a8eSAlex Deucher 	if (rdev->bios) {
137056278a8eSAlex Deucher 		if (rdev->is_atom_bios)
137156278a8eSAlex Deucher 			radeon_atombios_get_power_modes(rdev);
137256278a8eSAlex Deucher 		else
137356278a8eSAlex Deucher 			radeon_combios_get_power_modes(rdev);
1374f712d0c7SRafał Miłecki 		radeon_pm_print_states(rdev);
1375ce8f5370SAlex Deucher 		radeon_pm_init_profile(rdev);
1376ed18a360SAlex Deucher 		/* set up the default clocks if the MC ucode is loaded */
13772e3b3b10SAlex Deucher 		if ((rdev->family >= CHIP_BARTS) &&
137836099186SAlex Deucher 		    (rdev->family <= CHIP_CAYMAN) &&
13792e3b3b10SAlex Deucher 		    rdev->mc_fw) {
1380ed18a360SAlex Deucher 			if (rdev->pm.default_vddc)
13818a83ec5eSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
13828a83ec5eSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDC);
13834639dd21SAlex Deucher 			if (rdev->pm.default_vddci)
13844639dd21SAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
13854639dd21SAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
1386ed18a360SAlex Deucher 			if (rdev->pm.default_sclk)
1387ed18a360SAlex Deucher 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1388ed18a360SAlex Deucher 			if (rdev->pm.default_mclk)
1389ed18a360SAlex Deucher 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1390ed18a360SAlex Deucher 		}
139156278a8eSAlex Deucher 	}
139256278a8eSAlex Deucher 
139321a8122aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
13940d18abedSDan Carpenter 	ret = radeon_hwmon_init(rdev);
13950d18abedSDan Carpenter 	if (ret)
13960d18abedSDan Carpenter 		return ret;
139732c87fcaSTejun Heo 
139832c87fcaSTejun Heo 	INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
139932c87fcaSTejun Heo 
1400ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
14017433874eSRafał Miłecki 		if (radeon_debugfs_pm_init(rdev)) {
1402c142c3e5SRafał Miłecki 			DRM_ERROR("Failed to register debugfs file for PM!\n");
14037433874eSRafał Miłecki 		}
14047433874eSRafał Miłecki 
1405c913e23aSRafał Miłecki 		DRM_INFO("radeon: power management initialized\n");
1406ce8f5370SAlex Deucher 	}
1407c913e23aSRafał Miłecki 
14087433874eSRafał Miłecki 	return 0;
14097433874eSRafał Miłecki }
14107433874eSRafał Miłecki 
1411da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1412da321c8aSAlex Deucher {
1413da321c8aSAlex Deucher 	int i;
1414da321c8aSAlex Deucher 
1415da321c8aSAlex Deucher 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1416da321c8aSAlex Deucher 		printk("== power state %d ==\n", i);
1417da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1418da321c8aSAlex Deucher 	}
1419da321c8aSAlex Deucher }
1420da321c8aSAlex Deucher 
1421da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev)
1422da321c8aSAlex Deucher {
1423da321c8aSAlex Deucher 	int ret;
1424da321c8aSAlex Deucher 
14251cd8b21aSAlex Deucher 	/* default to balanced state */
1426edcaa5b1SAlex Deucher 	rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1427edcaa5b1SAlex Deucher 	rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
14281cd8b21aSAlex Deucher 	rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
1429da321c8aSAlex Deucher 	rdev->pm.default_sclk = rdev->clock.default_sclk;
1430da321c8aSAlex Deucher 	rdev->pm.default_mclk = rdev->clock.default_mclk;
1431da321c8aSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
1432da321c8aSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
1433da321c8aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1434da321c8aSAlex Deucher 
1435da321c8aSAlex Deucher 	if (rdev->bios && rdev->is_atom_bios)
1436da321c8aSAlex Deucher 		radeon_atombios_get_power_modes(rdev);
1437da321c8aSAlex Deucher 	else
1438da321c8aSAlex Deucher 		return -EINVAL;
1439da321c8aSAlex Deucher 
1440da321c8aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
1441da321c8aSAlex Deucher 	ret = radeon_hwmon_init(rdev);
1442da321c8aSAlex Deucher 	if (ret)
1443da321c8aSAlex Deucher 		return ret;
1444da321c8aSAlex Deucher 
1445da321c8aSAlex Deucher 	INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1446da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1447da321c8aSAlex Deucher 	radeon_dpm_init(rdev);
1448da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1449033a37dfSAlex Deucher 	if (radeon_dpm == 1)
1450da321c8aSAlex Deucher 		radeon_dpm_print_power_states(rdev);
1451da321c8aSAlex Deucher 	radeon_dpm_setup_asic(rdev);
1452da321c8aSAlex Deucher 	ret = radeon_dpm_enable(rdev);
1453da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1454e14cd2bbSAlex Deucher 	if (ret)
1455e14cd2bbSAlex Deucher 		goto dpm_failed;
1456da321c8aSAlex Deucher 	rdev->pm.dpm_enabled = true;
1457da321c8aSAlex Deucher 
14581316b792SAlex Deucher 	if (radeon_debugfs_pm_init(rdev)) {
14591316b792SAlex Deucher 		DRM_ERROR("Failed to register debugfs file for dpm!\n");
14601316b792SAlex Deucher 	}
14611316b792SAlex Deucher 
1462da321c8aSAlex Deucher 	DRM_INFO("radeon: dpm initialized\n");
1463da321c8aSAlex Deucher 
1464da321c8aSAlex Deucher 	return 0;
1465e14cd2bbSAlex Deucher 
1466e14cd2bbSAlex Deucher dpm_failed:
1467e14cd2bbSAlex Deucher 	rdev->pm.dpm_enabled = false;
1468e14cd2bbSAlex Deucher 	if ((rdev->family >= CHIP_BARTS) &&
1469e14cd2bbSAlex Deucher 	    (rdev->family <= CHIP_CAYMAN) &&
1470e14cd2bbSAlex Deucher 	    rdev->mc_fw) {
1471e14cd2bbSAlex Deucher 		if (rdev->pm.default_vddc)
1472e14cd2bbSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1473e14cd2bbSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDC);
1474e14cd2bbSAlex Deucher 		if (rdev->pm.default_vddci)
1475e14cd2bbSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1476e14cd2bbSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
1477e14cd2bbSAlex Deucher 		if (rdev->pm.default_sclk)
1478e14cd2bbSAlex Deucher 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1479e14cd2bbSAlex Deucher 		if (rdev->pm.default_mclk)
1480e14cd2bbSAlex Deucher 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1481e14cd2bbSAlex Deucher 	}
1482e14cd2bbSAlex Deucher 	DRM_ERROR("radeon: dpm initialization failed\n");
1483e14cd2bbSAlex Deucher 	return ret;
1484da321c8aSAlex Deucher }
1485da321c8aSAlex Deucher 
14864369a69eSAlex Deucher struct radeon_dpm_quirk {
14874369a69eSAlex Deucher 	u32 chip_vendor;
14884369a69eSAlex Deucher 	u32 chip_device;
14894369a69eSAlex Deucher 	u32 subsys_vendor;
14904369a69eSAlex Deucher 	u32 subsys_device;
14914369a69eSAlex Deucher };
14924369a69eSAlex Deucher 
14934369a69eSAlex Deucher /* cards with dpm stability problems */
14944369a69eSAlex Deucher static struct radeon_dpm_quirk radeon_dpm_quirk_list[] = {
14954369a69eSAlex Deucher 	/* TURKS - https://bugs.launchpad.net/ubuntu/+source/linux/+bug/1386534 */
14964369a69eSAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6759, 0x1682, 0x3195 },
14974369a69eSAlex Deucher 	/* TURKS - https://bugzilla.kernel.org/show_bug.cgi?id=83731 */
14984369a69eSAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6840, 0x1179, 0xfb81 },
14994369a69eSAlex Deucher 	{ 0, 0, 0, 0 },
15004369a69eSAlex Deucher };
15014369a69eSAlex Deucher 
1502da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev)
1503da321c8aSAlex Deucher {
15044369a69eSAlex Deucher 	struct radeon_dpm_quirk *p = radeon_dpm_quirk_list;
15054369a69eSAlex Deucher 	bool disable_dpm = false;
15064369a69eSAlex Deucher 
15074369a69eSAlex Deucher 	/* Apply dpm quirks */
15084369a69eSAlex Deucher 	while (p && p->chip_device != 0) {
15094369a69eSAlex Deucher 		if (rdev->pdev->vendor == p->chip_vendor &&
15104369a69eSAlex Deucher 		    rdev->pdev->device == p->chip_device &&
15114369a69eSAlex Deucher 		    rdev->pdev->subsystem_vendor == p->subsys_vendor &&
15124369a69eSAlex Deucher 		    rdev->pdev->subsystem_device == p->subsys_device) {
15134369a69eSAlex Deucher 			disable_dpm = true;
15144369a69eSAlex Deucher 			break;
15154369a69eSAlex Deucher 		}
15164369a69eSAlex Deucher 		++p;
15174369a69eSAlex Deucher 	}
15184369a69eSAlex Deucher 
1519da321c8aSAlex Deucher 	/* enable dpm on rv6xx+ */
1520da321c8aSAlex Deucher 	switch (rdev->family) {
15214a6369e9SAlex Deucher 	case CHIP_RV610:
15224a6369e9SAlex Deucher 	case CHIP_RV630:
15234a6369e9SAlex Deucher 	case CHIP_RV620:
15244a6369e9SAlex Deucher 	case CHIP_RV635:
15254a6369e9SAlex Deucher 	case CHIP_RV670:
15269d67006eSAlex Deucher 	case CHIP_RS780:
15279d67006eSAlex Deucher 	case CHIP_RS880:
152876e6dcecSAlex Deucher 	case CHIP_RV770:
15298a53fa23SAlex Deucher 		/* DPM requires the RLC, RV770+ dGPU requires SMC */
1530761bfb99SAlex Deucher 		if (!rdev->rlc_fw)
1531761bfb99SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15328a53fa23SAlex Deucher 		else if ((rdev->family >= CHIP_RV770) &&
15338a53fa23SAlex Deucher 			 (!(rdev->flags & RADEON_IS_IGP)) &&
15348a53fa23SAlex Deucher 			 (!rdev->smc_fw))
15358a53fa23SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
1536761bfb99SAlex Deucher 		else if (radeon_dpm == 1)
15379d67006eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_DPM;
15389d67006eSAlex Deucher 		else
15399d67006eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15409d67006eSAlex Deucher 		break;
1541ab70b1ddSAlex Deucher 	case CHIP_RV730:
1542ab70b1ddSAlex Deucher 	case CHIP_RV710:
1543ab70b1ddSAlex Deucher 	case CHIP_RV740:
154459f7a2f2SAlex Deucher 	case CHIP_CEDAR:
154559f7a2f2SAlex Deucher 	case CHIP_REDWOOD:
154659f7a2f2SAlex Deucher 	case CHIP_JUNIPER:
154759f7a2f2SAlex Deucher 	case CHIP_CYPRESS:
154859f7a2f2SAlex Deucher 	case CHIP_HEMLOCK:
15495a16f761SAlex Deucher 	case CHIP_PALM:
15505a16f761SAlex Deucher 	case CHIP_SUMO:
15515a16f761SAlex Deucher 	case CHIP_SUMO2:
1552c08abf11SAlex Deucher 	case CHIP_BARTS:
1553c08abf11SAlex Deucher 	case CHIP_TURKS:
1554c08abf11SAlex Deucher 	case CHIP_CAICOS:
15558f500af4SAlex Deucher 	case CHIP_CAYMAN:
15563a118989SAlex Deucher 	case CHIP_ARUBA:
155768bc7785SAlex Deucher 	case CHIP_TAHITI:
155868bc7785SAlex Deucher 	case CHIP_PITCAIRN:
155968bc7785SAlex Deucher 	case CHIP_VERDE:
156068bc7785SAlex Deucher 	case CHIP_OLAND:
156168bc7785SAlex Deucher 	case CHIP_HAINAN:
15624f22dde3SAlex Deucher 	case CHIP_BONAIRE:
1563e308b1d3SAlex Deucher 	case CHIP_KABINI:
1564e308b1d3SAlex Deucher 	case CHIP_KAVERI:
15654f22dde3SAlex Deucher 	case CHIP_HAWAII:
15667d032a4bSSamuel Li 	case CHIP_MULLINS:
15675a16f761SAlex Deucher 		/* DPM requires the RLC, RV770+ dGPU requires SMC */
15685a16f761SAlex Deucher 		if (!rdev->rlc_fw)
15695a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15705a16f761SAlex Deucher 		else if ((rdev->family >= CHIP_RV770) &&
15715a16f761SAlex Deucher 			 (!(rdev->flags & RADEON_IS_IGP)) &&
15725a16f761SAlex Deucher 			 (!rdev->smc_fw))
15735a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15744369a69eSAlex Deucher 		else if (disable_dpm && (radeon_dpm == -1))
15754369a69eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15765a16f761SAlex Deucher 		else if (radeon_dpm == 0)
15775a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15785a16f761SAlex Deucher 		else
15795a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_DPM;
15805a16f761SAlex Deucher 		break;
1581da321c8aSAlex Deucher 	default:
1582da321c8aSAlex Deucher 		/* default to profile method */
1583da321c8aSAlex Deucher 		rdev->pm.pm_method = PM_METHOD_PROFILE;
1584da321c8aSAlex Deucher 		break;
1585da321c8aSAlex Deucher 	}
1586da321c8aSAlex Deucher 
1587da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1588da321c8aSAlex Deucher 		return radeon_pm_init_dpm(rdev);
1589da321c8aSAlex Deucher 	else
1590da321c8aSAlex Deucher 		return radeon_pm_init_old(rdev);
1591da321c8aSAlex Deucher }
1592da321c8aSAlex Deucher 
1593914a8987SAlex Deucher int radeon_pm_late_init(struct radeon_device *rdev)
1594914a8987SAlex Deucher {
1595914a8987SAlex Deucher 	int ret = 0;
1596914a8987SAlex Deucher 
1597914a8987SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM) {
159851a4726bSAlex Deucher 		if (rdev->pm.dpm_enabled) {
159949abb266SAlex Deucher 			if (!rdev->pm.sysfs_initialized) {
160051a4726bSAlex Deucher 				ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
160151a4726bSAlex Deucher 				if (ret)
160251a4726bSAlex Deucher 					DRM_ERROR("failed to create device file for dpm state\n");
160351a4726bSAlex Deucher 				ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
160451a4726bSAlex Deucher 				if (ret)
160551a4726bSAlex Deucher 					DRM_ERROR("failed to create device file for dpm state\n");
160651a4726bSAlex Deucher 				/* XXX: these are noops for dpm but are here for backwards compat */
160751a4726bSAlex Deucher 				ret = device_create_file(rdev->dev, &dev_attr_power_profile);
160851a4726bSAlex Deucher 				if (ret)
160951a4726bSAlex Deucher 					DRM_ERROR("failed to create device file for power profile\n");
161051a4726bSAlex Deucher 				ret = device_create_file(rdev->dev, &dev_attr_power_method);
161151a4726bSAlex Deucher 				if (ret)
161251a4726bSAlex Deucher 					DRM_ERROR("failed to create device file for power method\n");
161349abb266SAlex Deucher 				rdev->pm.sysfs_initialized = true;
161449abb266SAlex Deucher 			}
161551a4726bSAlex Deucher 
1616914a8987SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
1617914a8987SAlex Deucher 			ret = radeon_dpm_late_enable(rdev);
1618914a8987SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
161951a4726bSAlex Deucher 			if (ret) {
162051a4726bSAlex Deucher 				rdev->pm.dpm_enabled = false;
162151a4726bSAlex Deucher 				DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
162251a4726bSAlex Deucher 			} else {
162351a4726bSAlex Deucher 				/* set the dpm state for PX since there won't be
162451a4726bSAlex Deucher 				 * a modeset to call this.
162551a4726bSAlex Deucher 				 */
162651a4726bSAlex Deucher 				radeon_pm_compute_clocks(rdev);
162751a4726bSAlex Deucher 			}
162851a4726bSAlex Deucher 		}
162951a4726bSAlex Deucher 	} else {
163049abb266SAlex Deucher 		if ((rdev->pm.num_power_states > 1) &&
163149abb266SAlex Deucher 		    (!rdev->pm.sysfs_initialized)) {
163251a4726bSAlex Deucher 			/* where's the best place to put these? */
163351a4726bSAlex Deucher 			ret = device_create_file(rdev->dev, &dev_attr_power_profile);
163451a4726bSAlex Deucher 			if (ret)
163551a4726bSAlex Deucher 				DRM_ERROR("failed to create device file for power profile\n");
163651a4726bSAlex Deucher 			ret = device_create_file(rdev->dev, &dev_attr_power_method);
163751a4726bSAlex Deucher 			if (ret)
163851a4726bSAlex Deucher 				DRM_ERROR("failed to create device file for power method\n");
163949abb266SAlex Deucher 			if (!ret)
164049abb266SAlex Deucher 				rdev->pm.sysfs_initialized = true;
164151a4726bSAlex Deucher 		}
1642914a8987SAlex Deucher 	}
1643914a8987SAlex Deucher 	return ret;
1644914a8987SAlex Deucher }
1645914a8987SAlex Deucher 
1646da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev)
164729fb52caSAlex Deucher {
1648ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1649a424816fSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
1650ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1651ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
1652ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
1653ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
1654ce8f5370SAlex Deucher 		} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1655ce8f5370SAlex Deucher 			/* reset default clocks */
1656ce8f5370SAlex Deucher 			rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1657ce8f5370SAlex Deucher 			rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1658ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
165958e21dffSAlex Deucher 		}
1660ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
166132c87fcaSTejun Heo 
166232c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
166358e21dffSAlex Deucher 
1664ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1665ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
1666ce8f5370SAlex Deucher 	}
1667a424816fSAlex Deucher 
1668cb3e4e7cSAlex Deucher 	radeon_hwmon_fini(rdev);
16690975b162SAlex Deucher 	kfree(rdev->pm.power_state);
167029fb52caSAlex Deucher }
167129fb52caSAlex Deucher 
1672da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1673da321c8aSAlex Deucher {
1674da321c8aSAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1675da321c8aSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
1676da321c8aSAlex Deucher 		radeon_dpm_disable(rdev);
1677da321c8aSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
1678da321c8aSAlex Deucher 
1679da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
168070d01a5eSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1681da321c8aSAlex Deucher 		/* XXX backwards compat */
1682da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1683da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
1684da321c8aSAlex Deucher 	}
1685da321c8aSAlex Deucher 	radeon_dpm_fini(rdev);
1686da321c8aSAlex Deucher 
1687cb3e4e7cSAlex Deucher 	radeon_hwmon_fini(rdev);
1688da321c8aSAlex Deucher 	kfree(rdev->pm.power_state);
1689da321c8aSAlex Deucher }
1690da321c8aSAlex Deucher 
1691da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev)
1692da321c8aSAlex Deucher {
1693da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1694da321c8aSAlex Deucher 		radeon_pm_fini_dpm(rdev);
1695da321c8aSAlex Deucher 	else
1696da321c8aSAlex Deucher 		radeon_pm_fini_old(rdev);
1697da321c8aSAlex Deucher }
1698da321c8aSAlex Deucher 
1699da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
1700c913e23aSRafał Miłecki {
1701c913e23aSRafał Miłecki 	struct drm_device *ddev = rdev->ddev;
1702a48b9b4eSAlex Deucher 	struct drm_crtc *crtc;
1703c913e23aSRafał Miłecki 	struct radeon_crtc *radeon_crtc;
1704c913e23aSRafał Miłecki 
1705ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states < 2)
1706ce8f5370SAlex Deucher 		return;
1707ce8f5370SAlex Deucher 
1708c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
1709c913e23aSRafał Miłecki 
1710c913e23aSRafał Miłecki 	rdev->pm.active_crtcs = 0;
1711a48b9b4eSAlex Deucher 	rdev->pm.active_crtc_count = 0;
17123ed9a335SAlex Deucher 	if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
1713a48b9b4eSAlex Deucher 		list_for_each_entry(crtc,
1714a48b9b4eSAlex Deucher 				    &ddev->mode_config.crtc_list, head) {
1715a48b9b4eSAlex Deucher 			radeon_crtc = to_radeon_crtc(crtc);
1716a48b9b4eSAlex Deucher 			if (radeon_crtc->enabled) {
1717c913e23aSRafał Miłecki 				rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
1718a48b9b4eSAlex Deucher 				rdev->pm.active_crtc_count++;
1719c913e23aSRafał Miłecki 			}
1720c913e23aSRafał Miłecki 		}
17213ed9a335SAlex Deucher 	}
1722c913e23aSRafał Miłecki 
1723ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1724ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
1725ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
1726ce8f5370SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1727ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1728a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
1729ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1730ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1731c913e23aSRafał Miłecki 
1732ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1733ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1734ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1735ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1736c913e23aSRafał Miłecki 
1737d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
1738c913e23aSRafał Miłecki 				}
1739a48b9b4eSAlex Deucher 			} else if (rdev->pm.active_crtc_count == 1) {
1740c913e23aSRafał Miłecki 				/* TODO: Increase clocks if needed for current mode */
1741c913e23aSRafał Miłecki 
1742ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1743ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1744ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1745ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1746ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1747c913e23aSRafał Miłecki 
174832c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1749c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1750ce8f5370SAlex Deucher 				} else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1751ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
175232c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1753c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1754d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
1755c913e23aSRafał Miłecki 				}
1756a48b9b4eSAlex Deucher 			} else { /* count == 0 */
1757ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1758ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1759c913e23aSRafał Miłecki 
1760ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1761ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1762ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1763ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1764ce8f5370SAlex Deucher 				}
1765ce8f5370SAlex Deucher 			}
176673a6d3fcSRafał Miłecki 		}
1767c913e23aSRafał Miłecki 	}
1768c913e23aSRafał Miłecki 
1769c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
1770c913e23aSRafał Miłecki }
1771c913e23aSRafał Miłecki 
1772da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1773da321c8aSAlex Deucher {
1774da321c8aSAlex Deucher 	struct drm_device *ddev = rdev->ddev;
1775da321c8aSAlex Deucher 	struct drm_crtc *crtc;
1776da321c8aSAlex Deucher 	struct radeon_crtc *radeon_crtc;
1777da321c8aSAlex Deucher 
17786c7bcceaSAlex Deucher 	if (!rdev->pm.dpm_enabled)
17796c7bcceaSAlex Deucher 		return;
17806c7bcceaSAlex Deucher 
1781da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1782da321c8aSAlex Deucher 
17835ca302f7SAlex Deucher 	/* update active crtc counts */
1784da321c8aSAlex Deucher 	rdev->pm.dpm.new_active_crtcs = 0;
1785da321c8aSAlex Deucher 	rdev->pm.dpm.new_active_crtc_count = 0;
17863ed9a335SAlex Deucher 	if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
1787da321c8aSAlex Deucher 		list_for_each_entry(crtc,
1788da321c8aSAlex Deucher 				    &ddev->mode_config.crtc_list, head) {
1789da321c8aSAlex Deucher 			radeon_crtc = to_radeon_crtc(crtc);
1790da321c8aSAlex Deucher 			if (crtc->enabled) {
1791da321c8aSAlex Deucher 				rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1792da321c8aSAlex Deucher 				rdev->pm.dpm.new_active_crtc_count++;
1793da321c8aSAlex Deucher 			}
1794da321c8aSAlex Deucher 		}
17953ed9a335SAlex Deucher 	}
1796da321c8aSAlex Deucher 
17975ca302f7SAlex Deucher 	/* update battery/ac status */
17985ca302f7SAlex Deucher 	if (power_supply_is_system_supplied() > 0)
17995ca302f7SAlex Deucher 		rdev->pm.dpm.ac_power = true;
18005ca302f7SAlex Deucher 	else
18015ca302f7SAlex Deucher 		rdev->pm.dpm.ac_power = false;
18025ca302f7SAlex Deucher 
1803da321c8aSAlex Deucher 	radeon_dpm_change_power_state_locked(rdev);
1804da321c8aSAlex Deucher 
1805da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
18068a227555SAlex Deucher 
1807da321c8aSAlex Deucher }
1808da321c8aSAlex Deucher 
1809da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev)
1810da321c8aSAlex Deucher {
1811da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1812da321c8aSAlex Deucher 		radeon_pm_compute_clocks_dpm(rdev);
1813da321c8aSAlex Deucher 	else
1814da321c8aSAlex Deucher 		radeon_pm_compute_clocks_old(rdev);
1815da321c8aSAlex Deucher }
1816da321c8aSAlex Deucher 
1817ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev)
1818f735261bSDave Airlie {
181975fa0b08SMario Kleiner 	int  crtc, vpos, hpos, vbl_status;
1820f735261bSDave Airlie 	bool in_vbl = true;
1821f735261bSDave Airlie 
182275fa0b08SMario Kleiner 	/* Iterate over all active crtc's. All crtc's must be in vblank,
182375fa0b08SMario Kleiner 	 * otherwise return in_vbl == false.
182475fa0b08SMario Kleiner 	 */
182575fa0b08SMario Kleiner 	for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
182675fa0b08SMario Kleiner 		if (rdev->pm.active_crtcs & (1 << crtc)) {
18275b5561b3SMario Kleiner 			vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev,
18285b5561b3SMario Kleiner 								crtc,
18295b5561b3SMario Kleiner 								USE_REAL_VBLANKSTART,
18303bb403bfSVille Syrjälä 								&vpos, &hpos, NULL, NULL,
18313bb403bfSVille Syrjälä 								&rdev->mode_info.crtcs[crtc]->base.hwmode);
1832f5a80209SMario Kleiner 			if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
18333d3cbd84SDaniel Vetter 			    !(vbl_status & DRM_SCANOUTPOS_IN_VBLANK))
1834f735261bSDave Airlie 				in_vbl = false;
1835f735261bSDave Airlie 		}
1836f735261bSDave Airlie 	}
1837f81f2024SMatthew Garrett 
1838f81f2024SMatthew Garrett 	return in_vbl;
1839f81f2024SMatthew Garrett }
1840f81f2024SMatthew Garrett 
1841ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
1842f81f2024SMatthew Garrett {
1843f81f2024SMatthew Garrett 	u32 stat_crtc = 0;
1844f81f2024SMatthew Garrett 	bool in_vbl = radeon_pm_in_vbl(rdev);
1845f81f2024SMatthew Garrett 
1846fbd62354SWambui Karuga 	if (!in_vbl)
1847d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
1848bae6b562SAlex Deucher 			 finish ? "exit" : "entry");
1849f735261bSDave Airlie 	return in_vbl;
1850f735261bSDave Airlie }
1851c913e23aSRafał Miłecki 
1852ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work)
1853c913e23aSRafał Miłecki {
1854c913e23aSRafał Miłecki 	struct radeon_device *rdev;
1855d9932a32SMatthew Garrett 	int resched;
1856c913e23aSRafał Miłecki 	rdev = container_of(work, struct radeon_device,
1857ce8f5370SAlex Deucher 				pm.dynpm_idle_work.work);
1858c913e23aSRafał Miłecki 
1859d9932a32SMatthew Garrett 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
1860c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
1861ce8f5370SAlex Deucher 	if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1862c913e23aSRafał Miłecki 		int not_processed = 0;
18637465280cSAlex Deucher 		int i;
1864c913e23aSRafał Miłecki 
18657465280cSAlex Deucher 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
18660ec0612aSAlex Deucher 			struct radeon_ring *ring = &rdev->ring[i];
18670ec0612aSAlex Deucher 
18680ec0612aSAlex Deucher 			if (ring->ready) {
186947492a23SChristian König 				not_processed += radeon_fence_count_emitted(rdev, i);
18707465280cSAlex Deucher 				if (not_processed >= 3)
18717465280cSAlex Deucher 					break;
18727465280cSAlex Deucher 			}
18730ec0612aSAlex Deucher 		}
1874c913e23aSRafał Miłecki 
1875c913e23aSRafał Miłecki 		if (not_processed >= 3) { /* should upclock */
1876ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1877ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1878ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1879ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_upclock) {
1880ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
1881ce8f5370SAlex Deucher 					DYNPM_ACTION_UPCLOCK;
1882ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
1883c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1884c913e23aSRafał Miłecki 			}
1885c913e23aSRafał Miłecki 		} else if (not_processed == 0) { /* should downclock */
1886ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1887ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1888ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1889ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_downclock) {
1890ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
1891ce8f5370SAlex Deucher 					DYNPM_ACTION_DOWNCLOCK;
1892ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
1893c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1894c913e23aSRafał Miłecki 			}
1895c913e23aSRafał Miłecki 		}
1896c913e23aSRafał Miłecki 
1897d7311171SAlex Deucher 		/* Note, radeon_pm_set_clocks is called with static_switch set
1898d7311171SAlex Deucher 		 * to false since we want to wait for vbl to avoid flicker.
1899d7311171SAlex Deucher 		 */
1900ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1901ce8f5370SAlex Deucher 		    jiffies > rdev->pm.dynpm_action_timeout) {
1902ce8f5370SAlex Deucher 			radeon_pm_get_dynpm_state(rdev);
1903ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
1904c913e23aSRafał Miłecki 		}
1905c913e23aSRafał Miłecki 
190632c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1907c913e23aSRafał Miłecki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1908c913e23aSRafał Miłecki 	}
19093f53eb6fSRafael J. Wysocki 	mutex_unlock(&rdev->pm.mutex);
19103f53eb6fSRafael J. Wysocki 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
19113f53eb6fSRafael J. Wysocki }
1912c913e23aSRafał Miłecki 
19137433874eSRafał Miłecki /*
19147433874eSRafał Miłecki  * Debugfs info
19157433874eSRafał Miłecki  */
19167433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
19177433874eSRafał Miłecki 
19187433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
19197433874eSRafał Miłecki {
19207433874eSRafał Miłecki 	struct drm_info_node *node = (struct drm_info_node *) m->private;
19217433874eSRafał Miłecki 	struct drm_device *dev = node->minor->dev;
19227433874eSRafał Miłecki 	struct radeon_device *rdev = dev->dev_private;
19234f2f2039SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
19247433874eSRafał Miłecki 
19254f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
19264f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
19274f2f2039SAlex Deucher 		seq_printf(m, "PX asic powered off\n");
19284f2f2039SAlex Deucher 	} else if (rdev->pm.dpm_enabled) {
19291316b792SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
19301316b792SAlex Deucher 		if (rdev->asic->dpm.debugfs_print_current_performance_level)
19311316b792SAlex Deucher 			radeon_dpm_debugfs_print_current_performance_level(rdev, m);
19321316b792SAlex Deucher 		else
193371375929SAlex Deucher 			seq_printf(m, "Debugfs support not implemented for this asic\n");
19341316b792SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
19351316b792SAlex Deucher 	} else {
19369ace9f7bSAlex Deucher 		seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1937bf05d998SAlex Deucher 		/* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1938bf05d998SAlex Deucher 		if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1939bf05d998SAlex Deucher 			seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1940bf05d998SAlex Deucher 		else
19416234077dSRafał Miłecki 			seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
19429ace9f7bSAlex Deucher 		seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1943798bcf73SAlex Deucher 		if (rdev->asic->pm.get_memory_clock)
19446234077dSRafał Miłecki 			seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
19450fcbe947SRafał Miłecki 		if (rdev->pm.current_vddc)
19460fcbe947SRafał Miłecki 			seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1947798bcf73SAlex Deucher 		if (rdev->asic->pm.get_pcie_lanes)
1948aa5120d2SRafał Miłecki 			seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
19491316b792SAlex Deucher 	}
19507433874eSRafał Miłecki 
19517433874eSRafał Miłecki 	return 0;
19527433874eSRafał Miłecki }
19537433874eSRafał Miłecki 
19547433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = {
19557433874eSRafał Miłecki 	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
19567433874eSRafał Miłecki };
19577433874eSRafał Miłecki #endif
19587433874eSRafał Miłecki 
1959c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev)
19607433874eSRafał Miłecki {
19617433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
19627433874eSRafał Miłecki 	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
19637433874eSRafał Miłecki #else
19647433874eSRafał Miłecki 	return 0;
19657433874eSRafał Miłecki #endif
19667433874eSRafał Miłecki }
1967