17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 237433874eSRafał Miłecki #include "drmP.h" 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 26ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 27ce8f5370SAlex Deucher #include <linux/acpi.h> 28ce8f5370SAlex Deucher #endif 29ce8f5370SAlex Deucher #include <linux/power_supply.h> 307433874eSRafał Miłecki 31c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 32c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3373a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 342031f77cSAlex Deucher #define RADEON_WAIT_IDLE_TIMEOUT 200 35c913e23aSRafał Miłecki 36ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 37c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 38ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 39ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 40ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 41ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 42ce8f5370SAlex Deucher 43ce8f5370SAlex Deucher #define ACPI_AC_CLASS "ac_adapter" 44ce8f5370SAlex Deucher 45ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 46ce8f5370SAlex Deucher static int radeon_acpi_event(struct notifier_block *nb, 47ce8f5370SAlex Deucher unsigned long val, 48ce8f5370SAlex Deucher void *data) 49ce8f5370SAlex Deucher { 50ce8f5370SAlex Deucher struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb); 51ce8f5370SAlex Deucher struct acpi_bus_event *entry = (struct acpi_bus_event *)data; 52ce8f5370SAlex Deucher 53ce8f5370SAlex Deucher if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) { 54ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) 55ce8a3eb2SAlex Deucher DRM_DEBUG("pm: AC\n"); 56ce8f5370SAlex Deucher else 57ce8a3eb2SAlex Deucher DRM_DEBUG("pm: DC\n"); 58ce8f5370SAlex Deucher 59ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 60ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 61ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 62ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 63ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 64ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 65ce8f5370SAlex Deucher } 66ce8f5370SAlex Deucher } 67ce8f5370SAlex Deucher } 68ce8f5370SAlex Deucher 69ce8f5370SAlex Deucher return NOTIFY_OK; 70ce8f5370SAlex Deucher } 71ce8f5370SAlex Deucher #endif 72ce8f5370SAlex Deucher 73ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 74ce8f5370SAlex Deucher { 75ce8f5370SAlex Deucher switch (rdev->pm.profile) { 76ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 77ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 78ce8f5370SAlex Deucher break; 79ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 80ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 81ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 82ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 83ce8f5370SAlex Deucher else 84ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 85ce8f5370SAlex Deucher } else { 86ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 87ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 88ce8f5370SAlex Deucher else 89ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 90ce8f5370SAlex Deucher } 91ce8f5370SAlex Deucher break; 92ce8f5370SAlex Deucher case PM_PROFILE_LOW: 93ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 94ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 95ce8f5370SAlex Deucher else 96ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 97ce8f5370SAlex Deucher break; 98ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 99ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 100ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 101ce8f5370SAlex Deucher else 102ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 103ce8f5370SAlex Deucher break; 104ce8f5370SAlex Deucher } 105ce8f5370SAlex Deucher 106ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 107ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 108ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 109ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 110ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 111ce8f5370SAlex Deucher } else { 112ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 113ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 114ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 115ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 116ce8f5370SAlex Deucher } 117ce8f5370SAlex Deucher } 118c913e23aSRafał Miłecki 1195876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1205876dd24SMatthew Garrett { 1215876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1225876dd24SMatthew Garrett 1235876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1245876dd24SMatthew Garrett return; 1255876dd24SMatthew Garrett 1265876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1275876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1285876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1295876dd24SMatthew Garrett } 1305876dd24SMatthew Garrett } 1315876dd24SMatthew Garrett 132ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 133ce8f5370SAlex Deucher { 134ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 135ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 136ce8f5370SAlex Deucher wait_event_timeout( 137ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 138ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 139ce8f5370SAlex Deucher } 140ce8f5370SAlex Deucher } 141ce8f5370SAlex Deucher 142ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 143ce8f5370SAlex Deucher { 144ce8f5370SAlex Deucher u32 sclk, mclk; 14592645879SAlex Deucher bool misc_after = false; 146ce8f5370SAlex Deucher 147ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 148ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 149ce8f5370SAlex Deucher return; 150ce8f5370SAlex Deucher 151ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 152ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 153ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 154ce8f5370SAlex Deucher if (sclk > rdev->clock.default_sclk) 155ce8f5370SAlex Deucher sclk = rdev->clock.default_sclk; 156ce8f5370SAlex Deucher 157ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 158ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 159ce8f5370SAlex Deucher if (mclk > rdev->clock.default_mclk) 160ce8f5370SAlex Deucher mclk = rdev->clock.default_mclk; 161ce8f5370SAlex Deucher 16292645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 16392645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 16492645879SAlex Deucher misc_after = true; 16592645879SAlex Deucher 16692645879SAlex Deucher radeon_sync_with_vblank(rdev); 16792645879SAlex Deucher 16892645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 16992645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 17092645879SAlex Deucher return; 17192645879SAlex Deucher } 17292645879SAlex Deucher 17392645879SAlex Deucher radeon_pm_prepare(rdev); 17492645879SAlex Deucher 17592645879SAlex Deucher if (!misc_after) 176ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 177ce8f5370SAlex Deucher radeon_pm_misc(rdev); 178ce8f5370SAlex Deucher 179ce8f5370SAlex Deucher /* set engine clock */ 180ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 181ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 182ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 183ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 184ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 185ce8a3eb2SAlex Deucher DRM_DEBUG("Setting: e: %d\n", sclk); 186ce8f5370SAlex Deucher } 187ce8f5370SAlex Deucher 188ce8f5370SAlex Deucher /* set memory clock */ 189ce8f5370SAlex Deucher if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) { 190ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 191ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 192ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 193ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 194ce8a3eb2SAlex Deucher DRM_DEBUG("Setting: m: %d\n", mclk); 195ce8f5370SAlex Deucher } 19692645879SAlex Deucher 19792645879SAlex Deucher if (misc_after) 19892645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 19992645879SAlex Deucher radeon_pm_misc(rdev); 20092645879SAlex Deucher 201ce8f5370SAlex Deucher radeon_pm_finish(rdev); 202ce8f5370SAlex Deucher 203ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 204ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 205ce8f5370SAlex Deucher } else 206ce8a3eb2SAlex Deucher DRM_DEBUG("pm: GUI not idle!!!\n"); 207ce8f5370SAlex Deucher } 208ce8f5370SAlex Deucher 209ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 210a424816fSAlex Deucher { 2112aba631cSMatthew Garrett int i; 2122aba631cSMatthew Garrett 213612e06ceSMatthew Garrett mutex_lock(&rdev->ddev->struct_mutex); 214612e06ceSMatthew Garrett mutex_lock(&rdev->vram_mutex); 215a424816fSAlex Deucher mutex_lock(&rdev->cp.mutex); 2164f3218cbSAlex Deucher 2174f3218cbSAlex Deucher /* gui idle int has issues on older chips it seems */ 2184f3218cbSAlex Deucher if (rdev->family >= CHIP_R600) { 219ce8f5370SAlex Deucher if (rdev->irq.installed) { 220a424816fSAlex Deucher /* wait for GPU idle */ 221a424816fSAlex Deucher rdev->pm.gui_idle = false; 222a424816fSAlex Deucher rdev->irq.gui_idle = true; 223a424816fSAlex Deucher radeon_irq_set(rdev); 224a424816fSAlex Deucher wait_event_interruptible_timeout( 225a424816fSAlex Deucher rdev->irq.idle_queue, rdev->pm.gui_idle, 226a424816fSAlex Deucher msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT)); 227a424816fSAlex Deucher rdev->irq.gui_idle = false; 228a424816fSAlex Deucher radeon_irq_set(rdev); 229ce8f5370SAlex Deucher } 23001434b4bSMatthew Garrett } else { 231ce8f5370SAlex Deucher if (rdev->cp.ready) { 23201434b4bSMatthew Garrett struct radeon_fence *fence; 23301434b4bSMatthew Garrett radeon_ring_alloc(rdev, 64); 23401434b4bSMatthew Garrett radeon_fence_create(rdev, &fence); 23501434b4bSMatthew Garrett radeon_fence_emit(rdev, fence); 23601434b4bSMatthew Garrett radeon_ring_commit(rdev); 23701434b4bSMatthew Garrett radeon_fence_wait(fence, false); 23801434b4bSMatthew Garrett radeon_fence_unref(&fence); 2394f3218cbSAlex Deucher } 240ce8f5370SAlex Deucher } 2415876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2425876dd24SMatthew Garrett 243ce8f5370SAlex Deucher if (rdev->irq.installed) { 2442aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2452aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 2462aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 2472aba631cSMatthew Garrett drm_vblank_get(rdev->ddev, i); 2482aba631cSMatthew Garrett } 2492aba631cSMatthew Garrett } 2502aba631cSMatthew Garrett } 2512aba631cSMatthew Garrett 252ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2532aba631cSMatthew Garrett 254ce8f5370SAlex Deucher if (rdev->irq.installed) { 2552aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2562aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 2572aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 2582aba631cSMatthew Garrett drm_vblank_put(rdev->ddev, i); 2592aba631cSMatthew Garrett } 2602aba631cSMatthew Garrett } 2612aba631cSMatthew Garrett } 262a424816fSAlex Deucher 263a424816fSAlex Deucher /* update display watermarks based on new power state */ 264a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 265a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 266a424816fSAlex Deucher radeon_bandwidth_update(rdev); 267a424816fSAlex Deucher 268ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 2692aba631cSMatthew Garrett 270a424816fSAlex Deucher mutex_unlock(&rdev->cp.mutex); 271612e06ceSMatthew Garrett mutex_unlock(&rdev->vram_mutex); 272612e06ceSMatthew Garrett mutex_unlock(&rdev->ddev->struct_mutex); 273a424816fSAlex Deucher } 274a424816fSAlex Deucher 275ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 276a424816fSAlex Deucher struct device_attribute *attr, 277a424816fSAlex Deucher char *buf) 278a424816fSAlex Deucher { 279a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 280a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 281ce8f5370SAlex Deucher int cp = rdev->pm.profile; 282a424816fSAlex Deucher 283a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 284ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 285ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 286ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 287a424816fSAlex Deucher } 288a424816fSAlex Deucher 289ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 290a424816fSAlex Deucher struct device_attribute *attr, 291a424816fSAlex Deucher const char *buf, 292a424816fSAlex Deucher size_t count) 293a424816fSAlex Deucher { 294a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 295a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 296a424816fSAlex Deucher 297a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 298ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 299ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 300ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 301ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 302ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 303ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 304ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 305ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 306ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 307ce8f5370SAlex Deucher else { 308ce8f5370SAlex Deucher DRM_ERROR("invalid power profile!\n"); 309ce8f5370SAlex Deucher goto fail; 310ce8f5370SAlex Deucher } 311ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 312ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 313ce8f5370SAlex Deucher } 314ce8f5370SAlex Deucher fail: 315a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 316a424816fSAlex Deucher 317a424816fSAlex Deucher return count; 318a424816fSAlex Deucher } 319a424816fSAlex Deucher 320ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 321ce8f5370SAlex Deucher struct device_attribute *attr, 322ce8f5370SAlex Deucher char *buf) 32356278a8eSAlex Deucher { 324ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 325ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 326ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 32756278a8eSAlex Deucher 328ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 329ce8f5370SAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile"); 33056278a8eSAlex Deucher } 33156278a8eSAlex Deucher 332ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 333ce8f5370SAlex Deucher struct device_attribute *attr, 334ce8f5370SAlex Deucher const char *buf, 335ce8f5370SAlex Deucher size_t count) 336d0d6cb81SRafał Miłecki { 337ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 338ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 339ce8f5370SAlex Deucher 340ce8f5370SAlex Deucher 341ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 342ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 343ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 344ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 345ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 346ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 347ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 348ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 349ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 350ce8f5370SAlex Deucher /* disable dynpm */ 351ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 352ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 353ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 354ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 355ce8f5370SAlex Deucher } else { 356ce8f5370SAlex Deucher DRM_ERROR("invalid power method!\n"); 357ce8f5370SAlex Deucher goto fail; 358d0d6cb81SRafał Miłecki } 359ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 360ce8f5370SAlex Deucher fail: 361ce8f5370SAlex Deucher return count; 362ce8f5370SAlex Deucher } 363ce8f5370SAlex Deucher 364ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 365ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 366ce8f5370SAlex Deucher 367ce8f5370SAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 368ce8f5370SAlex Deucher { 369ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 370ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 371ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 372ce8f5370SAlex Deucher } 373ce8f5370SAlex Deucher 374ce8f5370SAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 375ce8f5370SAlex Deucher { 376*f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 377*f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 378*f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 379*f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 380*f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 381*f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 382*f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 383ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 384d0d6cb81SRafał Miłecki } 385d0d6cb81SRafał Miłecki 3867433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev) 3877433874eSRafał Miłecki { 38826481fb1SDave Airlie int ret; 389ce8f5370SAlex Deucher /* default to profile method */ 390ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 391*f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 392ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 393ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 394ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 395ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 396*f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 397*f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 398c913e23aSRafał Miłecki 39956278a8eSAlex Deucher if (rdev->bios) { 40056278a8eSAlex Deucher if (rdev->is_atom_bios) 40156278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 40256278a8eSAlex Deucher else 40356278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 404ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 40556278a8eSAlex Deucher } 40656278a8eSAlex Deucher 407ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 408ce8f5370SAlex Deucher /* where's the best place to put these? */ 40926481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_profile); 41026481fb1SDave Airlie if (ret) 41126481fb1SDave Airlie DRM_ERROR("failed to create device file for power profile\n"); 41226481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_method); 41326481fb1SDave Airlie if (ret) 41426481fb1SDave Airlie DRM_ERROR("failed to create device file for power method\n"); 415ce8f5370SAlex Deucher 416ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 417ce8f5370SAlex Deucher rdev->acpi_nb.notifier_call = radeon_acpi_event; 418ce8f5370SAlex Deucher register_acpi_notifier(&rdev->acpi_nb); 419ce8f5370SAlex Deucher #endif 420ce8f5370SAlex Deucher INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 421ce8f5370SAlex Deucher 4227433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 423c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 4247433874eSRafał Miłecki } 4257433874eSRafał Miłecki 426c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 427ce8f5370SAlex Deucher } 428c913e23aSRafał Miłecki 4297433874eSRafał Miłecki return 0; 4307433874eSRafał Miłecki } 4317433874eSRafał Miłecki 43229fb52caSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 43329fb52caSAlex Deucher { 434ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 435a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 436ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 437ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 438ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 439ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 440ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 441ce8f5370SAlex Deucher /* cancel work */ 442ce8f5370SAlex Deucher cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 443ce8f5370SAlex Deucher /* reset default clocks */ 444ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 445ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 446ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 44758e21dffSAlex Deucher } 448ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 44958e21dffSAlex Deucher 450ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 451ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 452ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 453ce8f5370SAlex Deucher unregister_acpi_notifier(&rdev->acpi_nb); 454ce8f5370SAlex Deucher #endif 455ce8f5370SAlex Deucher } 456a424816fSAlex Deucher 45729fb52caSAlex Deucher if (rdev->pm.i2c_bus) 45829fb52caSAlex Deucher radeon_i2c_destroy(rdev->pm.i2c_bus); 45929fb52caSAlex Deucher } 46029fb52caSAlex Deucher 461c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev) 462c913e23aSRafał Miłecki { 463c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 464a48b9b4eSAlex Deucher struct drm_crtc *crtc; 465c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 466c913e23aSRafał Miłecki 467ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 468ce8f5370SAlex Deucher return; 469ce8f5370SAlex Deucher 470c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 471c913e23aSRafał Miłecki 472c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 473a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 474a48b9b4eSAlex Deucher list_for_each_entry(crtc, 475a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 476a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 477a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 478c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 479a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 480c913e23aSRafał Miłecki } 481c913e23aSRafał Miłecki } 482c913e23aSRafał Miłecki 483ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 484ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 485ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 486ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 487ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 488a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 489ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 490ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 491c913e23aSRafał Miłecki 492ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 493ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 494ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 495ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 496c913e23aSRafał Miłecki 497c913e23aSRafał Miłecki DRM_DEBUG("radeon: dynamic power management deactivated\n"); 498c913e23aSRafał Miłecki } 499a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 500c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 501c913e23aSRafał Miłecki 502ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 503ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 504ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 505ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 506ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 507c913e23aSRafał Miłecki 508ce8f5370SAlex Deucher queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work, 509c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 510ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 511ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 512ce8f5370SAlex Deucher queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work, 513c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 514c913e23aSRafał Miłecki DRM_DEBUG("radeon: dynamic power management activated\n"); 515c913e23aSRafał Miłecki } 516a48b9b4eSAlex Deucher } else { /* count == 0 */ 517ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 518ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 519c913e23aSRafał Miłecki 520ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 521ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 522ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 523ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 524ce8f5370SAlex Deucher } 525ce8f5370SAlex Deucher } 52673a6d3fcSRafał Miłecki } 527c913e23aSRafał Miłecki } 528c913e23aSRafał Miłecki 529c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 530c913e23aSRafał Miłecki } 531c913e23aSRafał Miłecki 532ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 533f735261bSDave Airlie { 534539d2418SAlex Deucher u32 stat_crtc = 0, vbl = 0, position = 0; 535f735261bSDave Airlie bool in_vbl = true; 536f735261bSDave Airlie 537bae6b562SAlex Deucher if (ASIC_IS_DCE4(rdev)) { 538f735261bSDave Airlie if (rdev->pm.active_crtcs & (1 << 0)) { 539539d2418SAlex Deucher vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + 540539d2418SAlex Deucher EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff; 541539d2418SAlex Deucher position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + 542539d2418SAlex Deucher EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff; 543f735261bSDave Airlie } 544f735261bSDave Airlie if (rdev->pm.active_crtcs & (1 << 1)) { 545539d2418SAlex Deucher vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + 546539d2418SAlex Deucher EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff; 547539d2418SAlex Deucher position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + 548539d2418SAlex Deucher EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff; 549bae6b562SAlex Deucher } 550bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 2)) { 551539d2418SAlex Deucher vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + 552539d2418SAlex Deucher EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff; 553539d2418SAlex Deucher position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + 554539d2418SAlex Deucher EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff; 555bae6b562SAlex Deucher } 556bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 3)) { 557539d2418SAlex Deucher vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + 558539d2418SAlex Deucher EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff; 559539d2418SAlex Deucher position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + 560539d2418SAlex Deucher EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff; 561bae6b562SAlex Deucher } 562bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 4)) { 563539d2418SAlex Deucher vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + 564539d2418SAlex Deucher EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff; 565539d2418SAlex Deucher position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + 566539d2418SAlex Deucher EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff; 567bae6b562SAlex Deucher } 568bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 5)) { 569539d2418SAlex Deucher vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + 570539d2418SAlex Deucher EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff; 571539d2418SAlex Deucher position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + 572539d2418SAlex Deucher EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff; 573bae6b562SAlex Deucher } 574bae6b562SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 575bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 0)) { 576539d2418SAlex Deucher vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff; 577539d2418SAlex Deucher position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff; 578bae6b562SAlex Deucher } 579bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 1)) { 580539d2418SAlex Deucher vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff; 581539d2418SAlex Deucher position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff; 582bae6b562SAlex Deucher } 583539d2418SAlex Deucher if (position < vbl && position > 1) 584539d2418SAlex Deucher in_vbl = false; 585bae6b562SAlex Deucher } else { 586bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 0)) { 587bae6b562SAlex Deucher stat_crtc = RREG32(RADEON_CRTC_STATUS); 588bae6b562SAlex Deucher if (!(stat_crtc & 1)) 589bae6b562SAlex Deucher in_vbl = false; 590bae6b562SAlex Deucher } 591bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 1)) { 592bae6b562SAlex Deucher stat_crtc = RREG32(RADEON_CRTC2_STATUS); 593bae6b562SAlex Deucher if (!(stat_crtc & 1)) 594f735261bSDave Airlie in_vbl = false; 595f735261bSDave Airlie } 596f735261bSDave Airlie } 597f81f2024SMatthew Garrett 598539d2418SAlex Deucher if (position < vbl && position > 1) 599539d2418SAlex Deucher in_vbl = false; 600539d2418SAlex Deucher 601f81f2024SMatthew Garrett return in_vbl; 602f81f2024SMatthew Garrett } 603f81f2024SMatthew Garrett 604ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 605f81f2024SMatthew Garrett { 606f81f2024SMatthew Garrett u32 stat_crtc = 0; 607f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 608f81f2024SMatthew Garrett 609f735261bSDave Airlie if (in_vbl == false) 610ce8a3eb2SAlex Deucher DRM_DEBUG("not in vbl for pm change %08x at %s\n", stat_crtc, 611bae6b562SAlex Deucher finish ? "exit" : "entry"); 612f735261bSDave Airlie return in_vbl; 613f735261bSDave Airlie } 614c913e23aSRafał Miłecki 615ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 616c913e23aSRafał Miłecki { 617c913e23aSRafał Miłecki struct radeon_device *rdev; 618d9932a32SMatthew Garrett int resched; 619c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 620ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 621c913e23aSRafał Miłecki 622d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 623c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 624ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 625c913e23aSRafał Miłecki unsigned long irq_flags; 626c913e23aSRafał Miłecki int not_processed = 0; 627c913e23aSRafał Miłecki 628c913e23aSRafał Miłecki read_lock_irqsave(&rdev->fence_drv.lock, irq_flags); 629c913e23aSRafał Miłecki if (!list_empty(&rdev->fence_drv.emited)) { 630c913e23aSRafał Miłecki struct list_head *ptr; 631c913e23aSRafał Miłecki list_for_each(ptr, &rdev->fence_drv.emited) { 632c913e23aSRafał Miłecki /* count up to 3, that's enought info */ 633c913e23aSRafał Miłecki if (++not_processed >= 3) 634c913e23aSRafał Miłecki break; 635c913e23aSRafał Miłecki } 636c913e23aSRafał Miłecki } 637c913e23aSRafał Miłecki read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags); 638c913e23aSRafał Miłecki 639c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 640ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 641ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 642ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 643ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 644ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 645ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 646ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 647c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 648c913e23aSRafał Miłecki } 649c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 650ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 651ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 652ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 653ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 654ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 655ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 656ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 657c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 658c913e23aSRafał Miłecki } 659c913e23aSRafał Miłecki } 660c913e23aSRafał Miłecki 661d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 662d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 663d7311171SAlex Deucher */ 664ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 665ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 666ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 667ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 668c913e23aSRafał Miłecki } 669c913e23aSRafał Miłecki } 670c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 671d9932a32SMatthew Garrett ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 672c913e23aSRafał Miłecki 673ce8f5370SAlex Deucher queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work, 674c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 675c913e23aSRafał Miłecki } 676c913e23aSRafał Miłecki 6777433874eSRafał Miłecki /* 6787433874eSRafał Miłecki * Debugfs info 6797433874eSRafał Miłecki */ 6807433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 6817433874eSRafał Miłecki 6827433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 6837433874eSRafał Miłecki { 6847433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 6857433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 6867433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 6877433874eSRafał Miłecki 6886234077dSRafał Miłecki seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk); 6896234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 6906234077dSRafał Miłecki seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk); 6916234077dSRafał Miłecki if (rdev->asic->get_memory_clock) 6926234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 693aa5120d2SRafał Miłecki if (rdev->asic->get_pcie_lanes) 694aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 6957433874eSRafał Miłecki 6967433874eSRafał Miłecki return 0; 6977433874eSRafał Miłecki } 6987433874eSRafał Miłecki 6997433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 7007433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 7017433874eSRafał Miłecki }; 7027433874eSRafał Miłecki #endif 7037433874eSRafał Miłecki 704c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 7057433874eSRafał Miłecki { 7067433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 7077433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 7087433874eSRafał Miłecki #else 7097433874eSRafał Miłecki return 0; 7107433874eSRafał Miłecki #endif 7117433874eSRafał Miłecki } 712