xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_pm.c (revision f712d0c7e726ccbf2ab668cc30f307ecf37adf4f)
17433874eSRafał Miłecki /*
27433874eSRafał Miłecki  * Permission is hereby granted, free of charge, to any person obtaining a
37433874eSRafał Miłecki  * copy of this software and associated documentation files (the "Software"),
47433874eSRafał Miłecki  * to deal in the Software without restriction, including without limitation
57433874eSRafał Miłecki  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
67433874eSRafał Miłecki  * and/or sell copies of the Software, and to permit persons to whom the
77433874eSRafał Miłecki  * Software is furnished to do so, subject to the following conditions:
87433874eSRafał Miłecki  *
97433874eSRafał Miłecki  * The above copyright notice and this permission notice shall be included in
107433874eSRafał Miłecki  * all copies or substantial portions of the Software.
117433874eSRafał Miłecki  *
127433874eSRafał Miłecki  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
137433874eSRafał Miłecki  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
147433874eSRafał Miłecki  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
157433874eSRafał Miłecki  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
167433874eSRafał Miłecki  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
177433874eSRafał Miłecki  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
187433874eSRafał Miłecki  * OTHER DEALINGS IN THE SOFTWARE.
197433874eSRafał Miłecki  *
207433874eSRafał Miłecki  * Authors: Rafał Miłecki <zajec5@gmail.com>
2156278a8eSAlex Deucher  *          Alex Deucher <alexdeucher@gmail.com>
227433874eSRafał Miłecki  */
237433874eSRafał Miłecki #include "drmP.h"
247433874eSRafał Miłecki #include "radeon.h"
25f735261bSDave Airlie #include "avivod.h"
26ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
27ce8f5370SAlex Deucher #include <linux/acpi.h>
28ce8f5370SAlex Deucher #endif
29ce8f5370SAlex Deucher #include <linux/power_supply.h>
307433874eSRafał Miłecki 
31c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100
32c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200
3373a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200
342031f77cSAlex Deucher #define RADEON_WAIT_IDLE_TIMEOUT 200
35c913e23aSRafał Miłecki 
36*f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = {
37*f712d0c7SRafał Miłecki 	"Default",
38*f712d0c7SRafał Miłecki 	"Powersave",
39*f712d0c7SRafał Miłecki 	"Battery",
40*f712d0c7SRafał Miłecki 	"Balanced",
41*f712d0c7SRafał Miłecki 	"Performance",
42*f712d0c7SRafał Miłecki };
43*f712d0c7SRafał Miłecki 
44ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work);
45c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev);
46ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev);
47ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
48ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev);
49ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev);
50ce8f5370SAlex Deucher 
51ce8f5370SAlex Deucher #define ACPI_AC_CLASS           "ac_adapter"
52ce8f5370SAlex Deucher 
53ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
54ce8f5370SAlex Deucher static int radeon_acpi_event(struct notifier_block *nb,
55ce8f5370SAlex Deucher 			     unsigned long val,
56ce8f5370SAlex Deucher 			     void *data)
57ce8f5370SAlex Deucher {
58ce8f5370SAlex Deucher 	struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb);
59ce8f5370SAlex Deucher 	struct acpi_bus_event *entry = (struct acpi_bus_event *)data;
60ce8f5370SAlex Deucher 
61ce8f5370SAlex Deucher 	if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) {
62ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0)
63ce8a3eb2SAlex Deucher 			DRM_DEBUG("pm: AC\n");
64ce8f5370SAlex Deucher 		else
65ce8a3eb2SAlex Deucher 			DRM_DEBUG("pm: DC\n");
66ce8f5370SAlex Deucher 
67ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
68ce8f5370SAlex Deucher 			if (rdev->pm.profile == PM_PROFILE_AUTO) {
69ce8f5370SAlex Deucher 				mutex_lock(&rdev->pm.mutex);
70ce8f5370SAlex Deucher 				radeon_pm_update_profile(rdev);
71ce8f5370SAlex Deucher 				radeon_pm_set_clocks(rdev);
72ce8f5370SAlex Deucher 				mutex_unlock(&rdev->pm.mutex);
73ce8f5370SAlex Deucher 			}
74ce8f5370SAlex Deucher 		}
75ce8f5370SAlex Deucher 	}
76ce8f5370SAlex Deucher 
77ce8f5370SAlex Deucher 	return NOTIFY_OK;
78ce8f5370SAlex Deucher }
79ce8f5370SAlex Deucher #endif
80ce8f5370SAlex Deucher 
81ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev)
82ce8f5370SAlex Deucher {
83ce8f5370SAlex Deucher 	switch (rdev->pm.profile) {
84ce8f5370SAlex Deucher 	case PM_PROFILE_DEFAULT:
85ce8f5370SAlex Deucher 		rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
86ce8f5370SAlex Deucher 		break;
87ce8f5370SAlex Deucher 	case PM_PROFILE_AUTO:
88ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0) {
89ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
90ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
91ce8f5370SAlex Deucher 			else
92ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
93ce8f5370SAlex Deucher 		} else {
94ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
95c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
96ce8f5370SAlex Deucher 			else
97c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
98ce8f5370SAlex Deucher 		}
99ce8f5370SAlex Deucher 		break;
100ce8f5370SAlex Deucher 	case PM_PROFILE_LOW:
101ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
102ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
103ce8f5370SAlex Deucher 		else
104ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
105ce8f5370SAlex Deucher 		break;
106c9e75b21SAlex Deucher 	case PM_PROFILE_MID:
107c9e75b21SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
108c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
109c9e75b21SAlex Deucher 		else
110c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
111c9e75b21SAlex Deucher 		break;
112ce8f5370SAlex Deucher 	case PM_PROFILE_HIGH:
113ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
114ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
115ce8f5370SAlex Deucher 		else
116ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
117ce8f5370SAlex Deucher 		break;
118ce8f5370SAlex Deucher 	}
119ce8f5370SAlex Deucher 
120ce8f5370SAlex Deucher 	if (rdev->pm.active_crtc_count == 0) {
121ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
122ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
123ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
124ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
125ce8f5370SAlex Deucher 	} else {
126ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
127ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
128ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
129ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
130ce8f5370SAlex Deucher 	}
131ce8f5370SAlex Deucher }
132c913e23aSRafał Miłecki 
1335876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev)
1345876dd24SMatthew Garrett {
1355876dd24SMatthew Garrett 	struct radeon_bo *bo, *n;
1365876dd24SMatthew Garrett 
1375876dd24SMatthew Garrett 	if (list_empty(&rdev->gem.objects))
1385876dd24SMatthew Garrett 		return;
1395876dd24SMatthew Garrett 
1405876dd24SMatthew Garrett 	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
1415876dd24SMatthew Garrett 		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
1425876dd24SMatthew Garrett 			ttm_bo_unmap_virtual(&bo->tbo);
1435876dd24SMatthew Garrett 	}
1445876dd24SMatthew Garrett }
1455876dd24SMatthew Garrett 
146ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev)
147ce8f5370SAlex Deucher {
148ce8f5370SAlex Deucher 	if (rdev->pm.active_crtcs) {
149ce8f5370SAlex Deucher 		rdev->pm.vblank_sync = false;
150ce8f5370SAlex Deucher 		wait_event_timeout(
151ce8f5370SAlex Deucher 			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
152ce8f5370SAlex Deucher 			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
153ce8f5370SAlex Deucher 	}
154ce8f5370SAlex Deucher }
155ce8f5370SAlex Deucher 
156ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev)
157ce8f5370SAlex Deucher {
158ce8f5370SAlex Deucher 	u32 sclk, mclk;
15992645879SAlex Deucher 	bool misc_after = false;
160ce8f5370SAlex Deucher 
161ce8f5370SAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
162ce8f5370SAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
163ce8f5370SAlex Deucher 		return;
164ce8f5370SAlex Deucher 
165ce8f5370SAlex Deucher 	if (radeon_gui_idle(rdev)) {
166ce8f5370SAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
167ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
168ce8f5370SAlex Deucher 		if (sclk > rdev->clock.default_sclk)
169ce8f5370SAlex Deucher 			sclk = rdev->clock.default_sclk;
170ce8f5370SAlex Deucher 
171ce8f5370SAlex Deucher 		mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
172ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].mclk;
173ce8f5370SAlex Deucher 		if (mclk > rdev->clock.default_mclk)
174ce8f5370SAlex Deucher 			mclk = rdev->clock.default_mclk;
175ce8f5370SAlex Deucher 
17692645879SAlex Deucher 		/* upvolt before raising clocks, downvolt after lowering clocks */
17792645879SAlex Deucher 		if (sclk < rdev->pm.current_sclk)
17892645879SAlex Deucher 			misc_after = true;
17992645879SAlex Deucher 
18092645879SAlex Deucher 		radeon_sync_with_vblank(rdev);
18192645879SAlex Deucher 
18292645879SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
18392645879SAlex Deucher 			if (!radeon_pm_in_vbl(rdev))
18492645879SAlex Deucher 				return;
18592645879SAlex Deucher 		}
18692645879SAlex Deucher 
18792645879SAlex Deucher 		radeon_pm_prepare(rdev);
18892645879SAlex Deucher 
18992645879SAlex Deucher 		if (!misc_after)
190ce8f5370SAlex Deucher 			/* voltage, pcie lanes, etc.*/
191ce8f5370SAlex Deucher 			radeon_pm_misc(rdev);
192ce8f5370SAlex Deucher 
193ce8f5370SAlex Deucher 		/* set engine clock */
194ce8f5370SAlex Deucher 		if (sclk != rdev->pm.current_sclk) {
195ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
196ce8f5370SAlex Deucher 			radeon_set_engine_clock(rdev, sclk);
197ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
198ce8f5370SAlex Deucher 			rdev->pm.current_sclk = sclk;
199ce8a3eb2SAlex Deucher 			DRM_DEBUG("Setting: e: %d\n", sclk);
200ce8f5370SAlex Deucher 		}
201ce8f5370SAlex Deucher 
202ce8f5370SAlex Deucher 		/* set memory clock */
203ce8f5370SAlex Deucher 		if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
204ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
205ce8f5370SAlex Deucher 			radeon_set_memory_clock(rdev, mclk);
206ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
207ce8f5370SAlex Deucher 			rdev->pm.current_mclk = mclk;
208ce8a3eb2SAlex Deucher 			DRM_DEBUG("Setting: m: %d\n", mclk);
209ce8f5370SAlex Deucher 		}
21092645879SAlex Deucher 
21192645879SAlex Deucher 		if (misc_after)
21292645879SAlex Deucher 			/* voltage, pcie lanes, etc.*/
21392645879SAlex Deucher 			radeon_pm_misc(rdev);
21492645879SAlex Deucher 
215ce8f5370SAlex Deucher 		radeon_pm_finish(rdev);
216ce8f5370SAlex Deucher 
217ce8f5370SAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
218ce8f5370SAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
219ce8f5370SAlex Deucher 	} else
220ce8a3eb2SAlex Deucher 		DRM_DEBUG("pm: GUI not idle!!!\n");
221ce8f5370SAlex Deucher }
222ce8f5370SAlex Deucher 
223ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev)
224a424816fSAlex Deucher {
2252aba631cSMatthew Garrett 	int i;
2262aba631cSMatthew Garrett 
227612e06ceSMatthew Garrett 	mutex_lock(&rdev->ddev->struct_mutex);
228612e06ceSMatthew Garrett 	mutex_lock(&rdev->vram_mutex);
229a424816fSAlex Deucher 	mutex_lock(&rdev->cp.mutex);
2304f3218cbSAlex Deucher 
2314f3218cbSAlex Deucher 	/* gui idle int has issues on older chips it seems */
2324f3218cbSAlex Deucher 	if (rdev->family >= CHIP_R600) {
233ce8f5370SAlex Deucher 		if (rdev->irq.installed) {
234a424816fSAlex Deucher 			/* wait for GPU idle */
235a424816fSAlex Deucher 			rdev->pm.gui_idle = false;
236a424816fSAlex Deucher 			rdev->irq.gui_idle = true;
237a424816fSAlex Deucher 			radeon_irq_set(rdev);
238a424816fSAlex Deucher 			wait_event_interruptible_timeout(
239a424816fSAlex Deucher 				rdev->irq.idle_queue, rdev->pm.gui_idle,
240a424816fSAlex Deucher 				msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
241a424816fSAlex Deucher 			rdev->irq.gui_idle = false;
242a424816fSAlex Deucher 			radeon_irq_set(rdev);
243ce8f5370SAlex Deucher 		}
24401434b4bSMatthew Garrett 	} else {
245ce8f5370SAlex Deucher 		if (rdev->cp.ready) {
24601434b4bSMatthew Garrett 			struct radeon_fence *fence;
24701434b4bSMatthew Garrett 			radeon_ring_alloc(rdev, 64);
24801434b4bSMatthew Garrett 			radeon_fence_create(rdev, &fence);
24901434b4bSMatthew Garrett 			radeon_fence_emit(rdev, fence);
25001434b4bSMatthew Garrett 			radeon_ring_commit(rdev);
25101434b4bSMatthew Garrett 			radeon_fence_wait(fence, false);
25201434b4bSMatthew Garrett 			radeon_fence_unref(&fence);
2534f3218cbSAlex Deucher 		}
254ce8f5370SAlex Deucher 	}
2555876dd24SMatthew Garrett 	radeon_unmap_vram_bos(rdev);
2565876dd24SMatthew Garrett 
257ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2582aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2592aba631cSMatthew Garrett 			if (rdev->pm.active_crtcs & (1 << i)) {
2602aba631cSMatthew Garrett 				rdev->pm.req_vblank |= (1 << i);
2612aba631cSMatthew Garrett 				drm_vblank_get(rdev->ddev, i);
2622aba631cSMatthew Garrett 			}
2632aba631cSMatthew Garrett 		}
2642aba631cSMatthew Garrett 	}
2652aba631cSMatthew Garrett 
266ce8f5370SAlex Deucher 	radeon_set_power_state(rdev);
2672aba631cSMatthew Garrett 
268ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2692aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2702aba631cSMatthew Garrett 			if (rdev->pm.req_vblank & (1 << i)) {
2712aba631cSMatthew Garrett 				rdev->pm.req_vblank &= ~(1 << i);
2722aba631cSMatthew Garrett 				drm_vblank_put(rdev->ddev, i);
2732aba631cSMatthew Garrett 			}
2742aba631cSMatthew Garrett 		}
2752aba631cSMatthew Garrett 	}
276a424816fSAlex Deucher 
277a424816fSAlex Deucher 	/* update display watermarks based on new power state */
278a424816fSAlex Deucher 	radeon_update_bandwidth_info(rdev);
279a424816fSAlex Deucher 	if (rdev->pm.active_crtc_count)
280a424816fSAlex Deucher 		radeon_bandwidth_update(rdev);
281a424816fSAlex Deucher 
282ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
2832aba631cSMatthew Garrett 
284a424816fSAlex Deucher 	mutex_unlock(&rdev->cp.mutex);
285612e06ceSMatthew Garrett 	mutex_unlock(&rdev->vram_mutex);
286612e06ceSMatthew Garrett 	mutex_unlock(&rdev->ddev->struct_mutex);
287a424816fSAlex Deucher }
288a424816fSAlex Deucher 
289*f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev)
290*f712d0c7SRafał Miłecki {
291*f712d0c7SRafał Miłecki 	int i, j;
292*f712d0c7SRafał Miłecki 	struct radeon_power_state *power_state;
293*f712d0c7SRafał Miłecki 	struct radeon_pm_clock_info *clock_info;
294*f712d0c7SRafał Miłecki 
295*f712d0c7SRafał Miłecki 	DRM_DEBUG("%d Power State(s)\n", rdev->pm.num_power_states);
296*f712d0c7SRafał Miłecki 	for (i = 0; i < rdev->pm.num_power_states; i++) {
297*f712d0c7SRafał Miłecki 		power_state = &rdev->pm.power_state[i];
298*f712d0c7SRafał Miłecki 		DRM_DEBUG("State %d: %s\n", i,
299*f712d0c7SRafał Miłecki 			radeon_pm_state_type_name[power_state->type]);
300*f712d0c7SRafał Miłecki 		if (i == rdev->pm.default_power_state_index)
301*f712d0c7SRafał Miłecki 			DRM_DEBUG("\tDefault");
302*f712d0c7SRafał Miłecki 		if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
303*f712d0c7SRafał Miłecki 			DRM_DEBUG("\t%d PCIE Lanes\n", power_state->pcie_lanes);
304*f712d0c7SRafał Miłecki 		if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
305*f712d0c7SRafał Miłecki 			DRM_DEBUG("\tSingle display only\n");
306*f712d0c7SRafał Miłecki 		DRM_DEBUG("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
307*f712d0c7SRafał Miłecki 		for (j = 0; j < power_state->num_clock_modes; j++) {
308*f712d0c7SRafał Miłecki 			clock_info = &(power_state->clock_info[j]);
309*f712d0c7SRafał Miłecki 			if (rdev->flags & RADEON_IS_IGP)
310*f712d0c7SRafał Miłecki 				DRM_DEBUG("\t\t%d e: %d%s\n",
311*f712d0c7SRafał Miłecki 					j,
312*f712d0c7SRafał Miłecki 					clock_info->sclk * 10,
313*f712d0c7SRafał Miłecki 					clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
314*f712d0c7SRafał Miłecki 			else
315*f712d0c7SRafał Miłecki 				DRM_DEBUG("\t\t%d e: %d\tm: %d\tv: %d%s\n",
316*f712d0c7SRafał Miłecki 					j,
317*f712d0c7SRafał Miłecki 					clock_info->sclk * 10,
318*f712d0c7SRafał Miłecki 					clock_info->mclk * 10,
319*f712d0c7SRafał Miłecki 					clock_info->voltage.voltage,
320*f712d0c7SRafał Miłecki 					clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
321*f712d0c7SRafał Miłecki 		}
322*f712d0c7SRafał Miłecki 	}
323*f712d0c7SRafał Miłecki }
324*f712d0c7SRafał Miłecki 
325ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev,
326a424816fSAlex Deucher 				     struct device_attribute *attr,
327a424816fSAlex Deucher 				     char *buf)
328a424816fSAlex Deucher {
329a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
330a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
331ce8f5370SAlex Deucher 	int cp = rdev->pm.profile;
332a424816fSAlex Deucher 
333a424816fSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
334ce8f5370SAlex Deucher 			(cp == PM_PROFILE_AUTO) ? "auto" :
335ce8f5370SAlex Deucher 			(cp == PM_PROFILE_LOW) ? "low" :
336ce8f5370SAlex Deucher 			(cp == PM_PROFILE_HIGH) ? "high" : "default");
337a424816fSAlex Deucher }
338a424816fSAlex Deucher 
339ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev,
340a424816fSAlex Deucher 				     struct device_attribute *attr,
341a424816fSAlex Deucher 				     const char *buf,
342a424816fSAlex Deucher 				     size_t count)
343a424816fSAlex Deucher {
344a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
345a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
346a424816fSAlex Deucher 
347a424816fSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
348ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
349ce8f5370SAlex Deucher 		if (strncmp("default", buf, strlen("default")) == 0)
350ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
351ce8f5370SAlex Deucher 		else if (strncmp("auto", buf, strlen("auto")) == 0)
352ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_AUTO;
353ce8f5370SAlex Deucher 		else if (strncmp("low", buf, strlen("low")) == 0)
354ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_LOW;
355c9e75b21SAlex Deucher 		else if (strncmp("mid", buf, strlen("mid")) == 0)
356c9e75b21SAlex Deucher 			rdev->pm.profile = PM_PROFILE_MID;
357ce8f5370SAlex Deucher 		else if (strncmp("high", buf, strlen("high")) == 0)
358ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_HIGH;
359ce8f5370SAlex Deucher 		else {
360ce8f5370SAlex Deucher 			DRM_ERROR("invalid power profile!\n");
361ce8f5370SAlex Deucher 			goto fail;
362ce8f5370SAlex Deucher 		}
363ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
364ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
365ce8f5370SAlex Deucher 	}
366ce8f5370SAlex Deucher fail:
367a424816fSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
368a424816fSAlex Deucher 
369a424816fSAlex Deucher 	return count;
370a424816fSAlex Deucher }
371a424816fSAlex Deucher 
372ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev,
373ce8f5370SAlex Deucher 				    struct device_attribute *attr,
374ce8f5370SAlex Deucher 				    char *buf)
37556278a8eSAlex Deucher {
376ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
377ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
378ce8f5370SAlex Deucher 	int pm = rdev->pm.pm_method;
37956278a8eSAlex Deucher 
380ce8f5370SAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
381ce8f5370SAlex Deucher 			(pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
38256278a8eSAlex Deucher }
38356278a8eSAlex Deucher 
384ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev,
385ce8f5370SAlex Deucher 				    struct device_attribute *attr,
386ce8f5370SAlex Deucher 				    const char *buf,
387ce8f5370SAlex Deucher 				    size_t count)
388d0d6cb81SRafał Miłecki {
389ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
390ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
391ce8f5370SAlex Deucher 
392ce8f5370SAlex Deucher 
393ce8f5370SAlex Deucher 	if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
394ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
395ce8f5370SAlex Deucher 		rdev->pm.pm_method = PM_METHOD_DYNPM;
396ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
397ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
398ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
399ce8f5370SAlex Deucher 	} else if (strncmp("profile", buf, strlen("profile")) == 0) {
400ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
401ce8f5370SAlex Deucher 		rdev->pm.pm_method = PM_METHOD_PROFILE;
402ce8f5370SAlex Deucher 		/* disable dynpm */
403ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
404ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
405ce8f5370SAlex Deucher 		cancel_delayed_work(&rdev->pm.dynpm_idle_work);
406ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
407ce8f5370SAlex Deucher 	} else {
408ce8f5370SAlex Deucher 		DRM_ERROR("invalid power method!\n");
409ce8f5370SAlex Deucher 		goto fail;
410d0d6cb81SRafał Miłecki 	}
411ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
412ce8f5370SAlex Deucher fail:
413ce8f5370SAlex Deucher 	return count;
414ce8f5370SAlex Deucher }
415ce8f5370SAlex Deucher 
416ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
417ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
418ce8f5370SAlex Deucher 
419ce8f5370SAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev)
420ce8f5370SAlex Deucher {
421ce8f5370SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
422ce8f5370SAlex Deucher 	cancel_delayed_work(&rdev->pm.dynpm_idle_work);
423ce8f5370SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
424ce8f5370SAlex Deucher }
425ce8f5370SAlex Deucher 
426ce8f5370SAlex Deucher void radeon_pm_resume(struct radeon_device *rdev)
427ce8f5370SAlex Deucher {
428f8ed8b4cSAlex Deucher 	/* asic init will reset the default power state */
429f8ed8b4cSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
430f8ed8b4cSAlex Deucher 	rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
431f8ed8b4cSAlex Deucher 	rdev->pm.current_clock_mode_index = 0;
432f8ed8b4cSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
433f8ed8b4cSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
4344d60173fSAlex Deucher 	rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
435f8ed8b4cSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
436ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
437d0d6cb81SRafał Miłecki }
438d0d6cb81SRafał Miłecki 
4397433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev)
4407433874eSRafał Miłecki {
44126481fb1SDave Airlie 	int ret;
442ce8f5370SAlex Deucher 	/* default to profile method */
443ce8f5370SAlex Deucher 	rdev->pm.pm_method = PM_METHOD_PROFILE;
444f8ed8b4cSAlex Deucher 	rdev->pm.profile = PM_PROFILE_DEFAULT;
445ce8f5370SAlex Deucher 	rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
446ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
447ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
448ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
449f8ed8b4cSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
450f8ed8b4cSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
451c913e23aSRafał Miłecki 
45256278a8eSAlex Deucher 	if (rdev->bios) {
45356278a8eSAlex Deucher 		if (rdev->is_atom_bios)
45456278a8eSAlex Deucher 			radeon_atombios_get_power_modes(rdev);
45556278a8eSAlex Deucher 		else
45656278a8eSAlex Deucher 			radeon_combios_get_power_modes(rdev);
457*f712d0c7SRafał Miłecki 		radeon_pm_print_states(rdev);
458ce8f5370SAlex Deucher 		radeon_pm_init_profile(rdev);
45956278a8eSAlex Deucher 	}
46056278a8eSAlex Deucher 
461ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
462ce8f5370SAlex Deucher 		/* where's the best place to put these? */
46326481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_profile);
46426481fb1SDave Airlie 		if (ret)
46526481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power profile\n");
46626481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_method);
46726481fb1SDave Airlie 		if (ret)
46826481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power method\n");
469ce8f5370SAlex Deucher 
470ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
471ce8f5370SAlex Deucher 		rdev->acpi_nb.notifier_call = radeon_acpi_event;
472ce8f5370SAlex Deucher 		register_acpi_notifier(&rdev->acpi_nb);
473ce8f5370SAlex Deucher #endif
474ce8f5370SAlex Deucher 		INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
475ce8f5370SAlex Deucher 
4767433874eSRafał Miłecki 		if (radeon_debugfs_pm_init(rdev)) {
477c142c3e5SRafał Miłecki 			DRM_ERROR("Failed to register debugfs file for PM!\n");
4787433874eSRafał Miłecki 		}
4797433874eSRafał Miłecki 
480c913e23aSRafał Miłecki 		DRM_INFO("radeon: power management initialized\n");
481ce8f5370SAlex Deucher 	}
482c913e23aSRafał Miłecki 
4837433874eSRafał Miłecki 	return 0;
4847433874eSRafał Miłecki }
4857433874eSRafał Miłecki 
48629fb52caSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev)
48729fb52caSAlex Deucher {
488ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
489a424816fSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
490ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
491ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
492ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
493ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
494ce8f5370SAlex Deucher 		} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
495ce8f5370SAlex Deucher 			/* cancel work */
496ce8f5370SAlex Deucher 			cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
497ce8f5370SAlex Deucher 			/* reset default clocks */
498ce8f5370SAlex Deucher 			rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
499ce8f5370SAlex Deucher 			rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
500ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
50158e21dffSAlex Deucher 		}
502ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
50358e21dffSAlex Deucher 
504ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
505ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
506ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
507ce8f5370SAlex Deucher 		unregister_acpi_notifier(&rdev->acpi_nb);
508ce8f5370SAlex Deucher #endif
509ce8f5370SAlex Deucher 	}
510a424816fSAlex Deucher 
51129fb52caSAlex Deucher 	if (rdev->pm.i2c_bus)
51229fb52caSAlex Deucher 		radeon_i2c_destroy(rdev->pm.i2c_bus);
51329fb52caSAlex Deucher }
51429fb52caSAlex Deucher 
515c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev)
516c913e23aSRafał Miłecki {
517c913e23aSRafał Miłecki 	struct drm_device *ddev = rdev->ddev;
518a48b9b4eSAlex Deucher 	struct drm_crtc *crtc;
519c913e23aSRafał Miłecki 	struct radeon_crtc *radeon_crtc;
520c913e23aSRafał Miłecki 
521ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states < 2)
522ce8f5370SAlex Deucher 		return;
523ce8f5370SAlex Deucher 
524c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
525c913e23aSRafał Miłecki 
526c913e23aSRafał Miłecki 	rdev->pm.active_crtcs = 0;
527a48b9b4eSAlex Deucher 	rdev->pm.active_crtc_count = 0;
528a48b9b4eSAlex Deucher 	list_for_each_entry(crtc,
529a48b9b4eSAlex Deucher 		&ddev->mode_config.crtc_list, head) {
530a48b9b4eSAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
531a48b9b4eSAlex Deucher 		if (radeon_crtc->enabled) {
532c913e23aSRafał Miłecki 			rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
533a48b9b4eSAlex Deucher 			rdev->pm.active_crtc_count++;
534c913e23aSRafał Miłecki 		}
535c913e23aSRafał Miłecki 	}
536c913e23aSRafał Miłecki 
537ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
538ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
539ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
540ce8f5370SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
541ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
542a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
543ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
544ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
545c913e23aSRafał Miłecki 
546ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
547ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
548ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
549ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
550c913e23aSRafał Miłecki 
551c913e23aSRafał Miłecki 					DRM_DEBUG("radeon: dynamic power management deactivated\n");
552c913e23aSRafał Miłecki 				}
553a48b9b4eSAlex Deucher 			} else if (rdev->pm.active_crtc_count == 1) {
554c913e23aSRafał Miłecki 				/* TODO: Increase clocks if needed for current mode */
555c913e23aSRafał Miłecki 
556ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
557ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
558ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
559ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
560ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
561c913e23aSRafał Miłecki 
562ce8f5370SAlex Deucher 					queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
563c913e23aSRafał Miłecki 							   msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
564ce8f5370SAlex Deucher 				} else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
565ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
566ce8f5370SAlex Deucher 					queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
567c913e23aSRafał Miłecki 							   msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
568c913e23aSRafał Miłecki 					DRM_DEBUG("radeon: dynamic power management activated\n");
569c913e23aSRafał Miłecki 				}
570a48b9b4eSAlex Deucher 			} else { /* count == 0 */
571ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
572ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
573c913e23aSRafał Miłecki 
574ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
575ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
576ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
577ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
578ce8f5370SAlex Deucher 				}
579ce8f5370SAlex Deucher 			}
58073a6d3fcSRafał Miłecki 		}
581c913e23aSRafał Miłecki 	}
582c913e23aSRafał Miłecki 
583c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
584c913e23aSRafał Miłecki }
585c913e23aSRafał Miłecki 
586ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev)
587f735261bSDave Airlie {
588539d2418SAlex Deucher 	u32 stat_crtc = 0, vbl = 0, position = 0;
589f735261bSDave Airlie 	bool in_vbl = true;
590f735261bSDave Airlie 
591bae6b562SAlex Deucher 	if (ASIC_IS_DCE4(rdev)) {
592f735261bSDave Airlie 		if (rdev->pm.active_crtcs & (1 << 0)) {
593539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
594539d2418SAlex Deucher 				     EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
595539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
596539d2418SAlex Deucher 					  EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
597f735261bSDave Airlie 		}
598f735261bSDave Airlie 		if (rdev->pm.active_crtcs & (1 << 1)) {
599539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
600539d2418SAlex Deucher 				     EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
601539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
602539d2418SAlex Deucher 					  EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
603bae6b562SAlex Deucher 		}
604bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 2)) {
605539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
606539d2418SAlex Deucher 				     EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
607539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
608539d2418SAlex Deucher 					  EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
609bae6b562SAlex Deucher 		}
610bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 3)) {
611539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
612539d2418SAlex Deucher 				     EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
613539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
614539d2418SAlex Deucher 					  EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
615bae6b562SAlex Deucher 		}
616bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 4)) {
617539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
618539d2418SAlex Deucher 				     EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
619539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
620539d2418SAlex Deucher 					  EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
621bae6b562SAlex Deucher 		}
622bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 5)) {
623539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
624539d2418SAlex Deucher 				     EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
625539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
626539d2418SAlex Deucher 					  EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
627bae6b562SAlex Deucher 		}
628bae6b562SAlex Deucher 	} else if (ASIC_IS_AVIVO(rdev)) {
629bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 0)) {
630539d2418SAlex Deucher 			vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff;
631539d2418SAlex Deucher 			position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff;
632bae6b562SAlex Deucher 		}
633bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 1)) {
634539d2418SAlex Deucher 			vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff;
635539d2418SAlex Deucher 			position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff;
636bae6b562SAlex Deucher 		}
637539d2418SAlex Deucher 		if (position < vbl && position > 1)
638539d2418SAlex Deucher 			in_vbl = false;
639bae6b562SAlex Deucher 	} else {
640bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 0)) {
641bae6b562SAlex Deucher 			stat_crtc = RREG32(RADEON_CRTC_STATUS);
642bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
643bae6b562SAlex Deucher 				in_vbl = false;
644bae6b562SAlex Deucher 		}
645bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 1)) {
646bae6b562SAlex Deucher 			stat_crtc = RREG32(RADEON_CRTC2_STATUS);
647bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
648f735261bSDave Airlie 				in_vbl = false;
649f735261bSDave Airlie 		}
650f735261bSDave Airlie 	}
651f81f2024SMatthew Garrett 
652539d2418SAlex Deucher 	if (position < vbl && position > 1)
653539d2418SAlex Deucher 		in_vbl = false;
654539d2418SAlex Deucher 
655f81f2024SMatthew Garrett 	return in_vbl;
656f81f2024SMatthew Garrett }
657f81f2024SMatthew Garrett 
658ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
659f81f2024SMatthew Garrett {
660f81f2024SMatthew Garrett 	u32 stat_crtc = 0;
661f81f2024SMatthew Garrett 	bool in_vbl = radeon_pm_in_vbl(rdev);
662f81f2024SMatthew Garrett 
663f735261bSDave Airlie 	if (in_vbl == false)
664ce8a3eb2SAlex Deucher 		DRM_DEBUG("not in vbl for pm change %08x at %s\n", stat_crtc,
665bae6b562SAlex Deucher 			 finish ? "exit" : "entry");
666f735261bSDave Airlie 	return in_vbl;
667f735261bSDave Airlie }
668c913e23aSRafał Miłecki 
669ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work)
670c913e23aSRafał Miłecki {
671c913e23aSRafał Miłecki 	struct radeon_device *rdev;
672d9932a32SMatthew Garrett 	int resched;
673c913e23aSRafał Miłecki 	rdev = container_of(work, struct radeon_device,
674ce8f5370SAlex Deucher 				pm.dynpm_idle_work.work);
675c913e23aSRafał Miłecki 
676d9932a32SMatthew Garrett 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
677c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
678ce8f5370SAlex Deucher 	if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
679c913e23aSRafał Miłecki 		unsigned long irq_flags;
680c913e23aSRafał Miłecki 		int not_processed = 0;
681c913e23aSRafał Miłecki 
682c913e23aSRafał Miłecki 		read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
683c913e23aSRafał Miłecki 		if (!list_empty(&rdev->fence_drv.emited)) {
684c913e23aSRafał Miłecki 			struct list_head *ptr;
685c913e23aSRafał Miłecki 			list_for_each(ptr, &rdev->fence_drv.emited) {
686c913e23aSRafał Miłecki 				/* count up to 3, that's enought info */
687c913e23aSRafał Miłecki 				if (++not_processed >= 3)
688c913e23aSRafał Miłecki 					break;
689c913e23aSRafał Miłecki 			}
690c913e23aSRafał Miłecki 		}
691c913e23aSRafał Miłecki 		read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
692c913e23aSRafał Miłecki 
693c913e23aSRafał Miłecki 		if (not_processed >= 3) { /* should upclock */
694ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
695ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
696ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
697ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_upclock) {
698ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
699ce8f5370SAlex Deucher 					DYNPM_ACTION_UPCLOCK;
700ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
701c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
702c913e23aSRafał Miłecki 			}
703c913e23aSRafał Miłecki 		} else if (not_processed == 0) { /* should downclock */
704ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
705ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
706ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
707ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_downclock) {
708ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
709ce8f5370SAlex Deucher 					DYNPM_ACTION_DOWNCLOCK;
710ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
711c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
712c913e23aSRafał Miłecki 			}
713c913e23aSRafał Miłecki 		}
714c913e23aSRafał Miłecki 
715d7311171SAlex Deucher 		/* Note, radeon_pm_set_clocks is called with static_switch set
716d7311171SAlex Deucher 		 * to false since we want to wait for vbl to avoid flicker.
717d7311171SAlex Deucher 		 */
718ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
719ce8f5370SAlex Deucher 		    jiffies > rdev->pm.dynpm_action_timeout) {
720ce8f5370SAlex Deucher 			radeon_pm_get_dynpm_state(rdev);
721ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
722c913e23aSRafał Miłecki 		}
723c913e23aSRafał Miłecki 	}
724c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
725d9932a32SMatthew Garrett 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
726c913e23aSRafał Miłecki 
727ce8f5370SAlex Deucher 	queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
728c913e23aSRafał Miłecki 					msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
729c913e23aSRafał Miłecki }
730c913e23aSRafał Miłecki 
7317433874eSRafał Miłecki /*
7327433874eSRafał Miłecki  * Debugfs info
7337433874eSRafał Miłecki  */
7347433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
7357433874eSRafał Miłecki 
7367433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
7377433874eSRafał Miłecki {
7387433874eSRafał Miłecki 	struct drm_info_node *node = (struct drm_info_node *) m->private;
7397433874eSRafał Miłecki 	struct drm_device *dev = node->minor->dev;
7407433874eSRafał Miłecki 	struct radeon_device *rdev = dev->dev_private;
7417433874eSRafał Miłecki 
7426234077dSRafał Miłecki 	seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
7436234077dSRafał Miłecki 	seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
7446234077dSRafał Miłecki 	seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
7456234077dSRafał Miłecki 	if (rdev->asic->get_memory_clock)
7466234077dSRafał Miłecki 		seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
7470fcbe947SRafał Miłecki 	if (rdev->pm.current_vddc)
7480fcbe947SRafał Miłecki 		seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
749aa5120d2SRafał Miłecki 	if (rdev->asic->get_pcie_lanes)
750aa5120d2SRafał Miłecki 		seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
7517433874eSRafał Miłecki 
7527433874eSRafał Miłecki 	return 0;
7537433874eSRafał Miłecki }
7547433874eSRafał Miłecki 
7557433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = {
7567433874eSRafał Miłecki 	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
7577433874eSRafał Miłecki };
7587433874eSRafał Miłecki #endif
7597433874eSRafał Miłecki 
760c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev)
7617433874eSRafał Miłecki {
7627433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
7637433874eSRafał Miłecki 	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
7647433874eSRafał Miłecki #else
7657433874eSRafał Miłecki 	return 0;
7667433874eSRafał Miłecki #endif
7677433874eSRafał Miłecki }
768