17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 23760285e7SDavid Howells #include <drm/drmP.h> 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 268a83ec5eSAlex Deucher #include "atom.h" 27ce8f5370SAlex Deucher #include <linux/power_supply.h> 2821a8122aSAlex Deucher #include <linux/hwmon.h> 2921a8122aSAlex Deucher #include <linux/hwmon-sysfs.h> 307433874eSRafał Miłecki 31c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 32c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3373a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 34c913e23aSRafał Miłecki 35f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = { 36eb2c27a0SAlex Deucher "", 37f712d0c7SRafał Miłecki "Powersave", 38f712d0c7SRafał Miłecki "Battery", 39f712d0c7SRafał Miłecki "Balanced", 40f712d0c7SRafał Miłecki "Performance", 41f712d0c7SRafał Miłecki }; 42f712d0c7SRafał Miłecki 43ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 44c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 45ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 46ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 47ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 48ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 49ce8f5370SAlex Deucher 50a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev, 51a4c9e2eeSAlex Deucher enum radeon_pm_state_type ps_type, 52a4c9e2eeSAlex Deucher int instance) 53a4c9e2eeSAlex Deucher { 54a4c9e2eeSAlex Deucher int i; 55a4c9e2eeSAlex Deucher int found_instance = -1; 56a4c9e2eeSAlex Deucher 57a4c9e2eeSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 58a4c9e2eeSAlex Deucher if (rdev->pm.power_state[i].type == ps_type) { 59a4c9e2eeSAlex Deucher found_instance++; 60a4c9e2eeSAlex Deucher if (found_instance == instance) 61a4c9e2eeSAlex Deucher return i; 62a4c9e2eeSAlex Deucher } 63a4c9e2eeSAlex Deucher } 64a4c9e2eeSAlex Deucher /* return default if no match */ 65a4c9e2eeSAlex Deucher return rdev->pm.default_power_state_index; 66a4c9e2eeSAlex Deucher } 67a4c9e2eeSAlex Deucher 68c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev) 69ce8f5370SAlex Deucher { 70ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 71ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 72ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 73ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 74ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 75ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 76ce8f5370SAlex Deucher } 77ce8f5370SAlex Deucher } 78ce8f5370SAlex Deucher } 79ce8f5370SAlex Deucher 80ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 81ce8f5370SAlex Deucher { 82ce8f5370SAlex Deucher switch (rdev->pm.profile) { 83ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 84ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 85ce8f5370SAlex Deucher break; 86ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 87ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 88ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 89ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 90ce8f5370SAlex Deucher else 91ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 92ce8f5370SAlex Deucher } else { 93ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 94c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 95ce8f5370SAlex Deucher else 96c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 97ce8f5370SAlex Deucher } 98ce8f5370SAlex Deucher break; 99ce8f5370SAlex Deucher case PM_PROFILE_LOW: 100ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 101ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 102ce8f5370SAlex Deucher else 103ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 104ce8f5370SAlex Deucher break; 105c9e75b21SAlex Deucher case PM_PROFILE_MID: 106c9e75b21SAlex Deucher if (rdev->pm.active_crtc_count > 1) 107c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 108c9e75b21SAlex Deucher else 109c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 110c9e75b21SAlex Deucher break; 111ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 112ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 113ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 114ce8f5370SAlex Deucher else 115ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 116ce8f5370SAlex Deucher break; 117ce8f5370SAlex Deucher } 118ce8f5370SAlex Deucher 119ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 120ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 121ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 122ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 123ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 124ce8f5370SAlex Deucher } else { 125ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 126ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 127ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 128ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 129ce8f5370SAlex Deucher } 130ce8f5370SAlex Deucher } 131c913e23aSRafał Miłecki 1325876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1335876dd24SMatthew Garrett { 1345876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1355876dd24SMatthew Garrett 1365876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1375876dd24SMatthew Garrett return; 1385876dd24SMatthew Garrett 1395876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1405876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1415876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1425876dd24SMatthew Garrett } 1435876dd24SMatthew Garrett } 1445876dd24SMatthew Garrett 145ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 146ce8f5370SAlex Deucher { 147ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 148ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 149ce8f5370SAlex Deucher wait_event_timeout( 150ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 151ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 152ce8f5370SAlex Deucher } 153ce8f5370SAlex Deucher } 154ce8f5370SAlex Deucher 155ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 156ce8f5370SAlex Deucher { 157ce8f5370SAlex Deucher u32 sclk, mclk; 15892645879SAlex Deucher bool misc_after = false; 159ce8f5370SAlex Deucher 160ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 161ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 162ce8f5370SAlex Deucher return; 163ce8f5370SAlex Deucher 164ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 165ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 166ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 1679ace9f7bSAlex Deucher if (sclk > rdev->pm.default_sclk) 1689ace9f7bSAlex Deucher sclk = rdev->pm.default_sclk; 169ce8f5370SAlex Deucher 17027810fb2SAlex Deucher /* starting with BTC, there is one state that is used for both 17127810fb2SAlex Deucher * MH and SH. Difference is that we always use the high clock index for 1727ae764b1SAlex Deucher * mclk and vddci. 17327810fb2SAlex Deucher */ 17427810fb2SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_PROFILE) && 17527810fb2SAlex Deucher (rdev->family >= CHIP_BARTS) && 17627810fb2SAlex Deucher rdev->pm.active_crtc_count && 17727810fb2SAlex Deucher ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) || 17827810fb2SAlex Deucher (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX))) 17927810fb2SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 18027810fb2SAlex Deucher clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk; 18127810fb2SAlex Deucher else 182ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 183ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 18427810fb2SAlex Deucher 1859ace9f7bSAlex Deucher if (mclk > rdev->pm.default_mclk) 1869ace9f7bSAlex Deucher mclk = rdev->pm.default_mclk; 187ce8f5370SAlex Deucher 18892645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 18992645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 19092645879SAlex Deucher misc_after = true; 19192645879SAlex Deucher 19292645879SAlex Deucher radeon_sync_with_vblank(rdev); 19392645879SAlex Deucher 19492645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 19592645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 19692645879SAlex Deucher return; 19792645879SAlex Deucher } 19892645879SAlex Deucher 19992645879SAlex Deucher radeon_pm_prepare(rdev); 20092645879SAlex Deucher 20192645879SAlex Deucher if (!misc_after) 202ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 203ce8f5370SAlex Deucher radeon_pm_misc(rdev); 204ce8f5370SAlex Deucher 205ce8f5370SAlex Deucher /* set engine clock */ 206ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 207ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 208ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 209ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 210ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 211d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); 212ce8f5370SAlex Deucher } 213ce8f5370SAlex Deucher 214ce8f5370SAlex Deucher /* set memory clock */ 215798bcf73SAlex Deucher if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) { 216ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 217ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 218ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 219ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 220d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); 221ce8f5370SAlex Deucher } 22292645879SAlex Deucher 22392645879SAlex Deucher if (misc_after) 22492645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 22592645879SAlex Deucher radeon_pm_misc(rdev); 22692645879SAlex Deucher 227ce8f5370SAlex Deucher radeon_pm_finish(rdev); 228ce8f5370SAlex Deucher 229ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 230ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 231ce8f5370SAlex Deucher } else 232d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); 233ce8f5370SAlex Deucher } 234ce8f5370SAlex Deucher 235ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 236a424816fSAlex Deucher { 2375f8f635eSJerome Glisse int i, r; 2382aba631cSMatthew Garrett 2394e186b2dSAlex Deucher /* no need to take locks, etc. if nothing's going to change */ 2404e186b2dSAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 2414e186b2dSAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 2424e186b2dSAlex Deucher return; 2434e186b2dSAlex Deucher 244612e06ceSMatthew Garrett mutex_lock(&rdev->ddev->struct_mutex); 245db7fce39SChristian König down_write(&rdev->pm.mclk_lock); 246d6999bc7SChristian König mutex_lock(&rdev->ring_lock); 2474f3218cbSAlex Deucher 24895f5a3acSAlex Deucher /* wait for the rings to drain */ 24995f5a3acSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 25095f5a3acSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 2515f8f635eSJerome Glisse if (!ring->ready) { 2525f8f635eSJerome Glisse continue; 2535f8f635eSJerome Glisse } 2545f8f635eSJerome Glisse r = radeon_fence_wait_empty_locked(rdev, i); 2555f8f635eSJerome Glisse if (r) { 2565f8f635eSJerome Glisse /* needs a GPU reset dont reset here */ 2575f8f635eSJerome Glisse mutex_unlock(&rdev->ring_lock); 2585f8f635eSJerome Glisse up_write(&rdev->pm.mclk_lock); 2595f8f635eSJerome Glisse mutex_unlock(&rdev->ddev->struct_mutex); 2605f8f635eSJerome Glisse return; 2615f8f635eSJerome Glisse } 262ce8f5370SAlex Deucher } 26395f5a3acSAlex Deucher 2645876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2655876dd24SMatthew Garrett 266ce8f5370SAlex Deucher if (rdev->irq.installed) { 2672aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2682aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 2692aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 2702aba631cSMatthew Garrett drm_vblank_get(rdev->ddev, i); 2712aba631cSMatthew Garrett } 2722aba631cSMatthew Garrett } 2732aba631cSMatthew Garrett } 2742aba631cSMatthew Garrett 275ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2762aba631cSMatthew Garrett 277ce8f5370SAlex Deucher if (rdev->irq.installed) { 2782aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2792aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 2802aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 2812aba631cSMatthew Garrett drm_vblank_put(rdev->ddev, i); 2822aba631cSMatthew Garrett } 2832aba631cSMatthew Garrett } 2842aba631cSMatthew Garrett } 285a424816fSAlex Deucher 286a424816fSAlex Deucher /* update display watermarks based on new power state */ 287a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 288a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 289a424816fSAlex Deucher radeon_bandwidth_update(rdev); 290a424816fSAlex Deucher 291ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 2922aba631cSMatthew Garrett 293d6999bc7SChristian König mutex_unlock(&rdev->ring_lock); 294db7fce39SChristian König up_write(&rdev->pm.mclk_lock); 295612e06ceSMatthew Garrett mutex_unlock(&rdev->ddev->struct_mutex); 296a424816fSAlex Deucher } 297a424816fSAlex Deucher 298f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev) 299f712d0c7SRafał Miłecki { 300f712d0c7SRafał Miłecki int i, j; 301f712d0c7SRafał Miłecki struct radeon_power_state *power_state; 302f712d0c7SRafał Miłecki struct radeon_pm_clock_info *clock_info; 303f712d0c7SRafał Miłecki 304d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); 305f712d0c7SRafał Miłecki for (i = 0; i < rdev->pm.num_power_states; i++) { 306f712d0c7SRafał Miłecki power_state = &rdev->pm.power_state[i]; 307d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("State %d: %s\n", i, 308f712d0c7SRafał Miłecki radeon_pm_state_type_name[power_state->type]); 309f712d0c7SRafał Miłecki if (i == rdev->pm.default_power_state_index) 310d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tDefault"); 311f712d0c7SRafał Miłecki if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 312d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); 313f712d0c7SRafał Miłecki if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 314d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tSingle display only\n"); 315d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); 316f712d0c7SRafał Miłecki for (j = 0; j < power_state->num_clock_modes; j++) { 317f712d0c7SRafał Miłecki clock_info = &(power_state->clock_info[j]); 318f712d0c7SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) 319eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\n", 320f712d0c7SRafał Miłecki j, 321eb2c27a0SAlex Deucher clock_info->sclk * 10); 322f712d0c7SRafał Miłecki else 323eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n", 324f712d0c7SRafał Miłecki j, 325f712d0c7SRafał Miłecki clock_info->sclk * 10, 326f712d0c7SRafał Miłecki clock_info->mclk * 10, 327eb2c27a0SAlex Deucher clock_info->voltage.voltage); 328f712d0c7SRafał Miłecki } 329f712d0c7SRafał Miłecki } 330f712d0c7SRafał Miłecki } 331f712d0c7SRafał Miłecki 332ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 333a424816fSAlex Deucher struct device_attribute *attr, 334a424816fSAlex Deucher char *buf) 335a424816fSAlex Deucher { 336a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 337a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 338ce8f5370SAlex Deucher int cp = rdev->pm.profile; 339a424816fSAlex Deucher 340a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 341ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 342ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 34312e27be8SDaniel J Blueman (cp == PM_PROFILE_MID) ? "mid" : 344ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 345a424816fSAlex Deucher } 346a424816fSAlex Deucher 347ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 348a424816fSAlex Deucher struct device_attribute *attr, 349a424816fSAlex Deucher const char *buf, 350a424816fSAlex Deucher size_t count) 351a424816fSAlex Deucher { 352a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 353a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 354a424816fSAlex Deucher 355a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 356ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 357ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 358ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 359ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 360ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 361ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 362ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 363c9e75b21SAlex Deucher else if (strncmp("mid", buf, strlen("mid")) == 0) 364c9e75b21SAlex Deucher rdev->pm.profile = PM_PROFILE_MID; 365ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 366ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 367ce8f5370SAlex Deucher else { 3681783e4bfSThomas Renninger count = -EINVAL; 369ce8f5370SAlex Deucher goto fail; 370ce8f5370SAlex Deucher } 371ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 372ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 3731783e4bfSThomas Renninger } else 3741783e4bfSThomas Renninger count = -EINVAL; 3751783e4bfSThomas Renninger 376ce8f5370SAlex Deucher fail: 377a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 378a424816fSAlex Deucher 379a424816fSAlex Deucher return count; 380a424816fSAlex Deucher } 381a424816fSAlex Deucher 382ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 383ce8f5370SAlex Deucher struct device_attribute *attr, 384ce8f5370SAlex Deucher char *buf) 38556278a8eSAlex Deucher { 386ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 387ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 388ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 38956278a8eSAlex Deucher 390ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 391da321c8aSAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : 392da321c8aSAlex Deucher (pm == PM_METHOD_PROFILE) ? "profile" : "dpm"); 39356278a8eSAlex Deucher } 39456278a8eSAlex Deucher 395ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 396ce8f5370SAlex Deucher struct device_attribute *attr, 397ce8f5370SAlex Deucher const char *buf, 398ce8f5370SAlex Deucher size_t count) 399d0d6cb81SRafał Miłecki { 400ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 401ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 402ce8f5370SAlex Deucher 403da321c8aSAlex Deucher /* we don't support the legacy modes with dpm */ 404da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) { 405da321c8aSAlex Deucher count = -EINVAL; 406da321c8aSAlex Deucher goto fail; 407da321c8aSAlex Deucher } 408ce8f5370SAlex Deucher 409ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 410ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 411ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 412ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 413ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 414ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 415ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 416ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 417ce8f5370SAlex Deucher /* disable dynpm */ 418ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 419ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 4203f53eb6fSRafael J. Wysocki rdev->pm.pm_method = PM_METHOD_PROFILE; 421ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 42232c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 423ce8f5370SAlex Deucher } else { 4241783e4bfSThomas Renninger count = -EINVAL; 425ce8f5370SAlex Deucher goto fail; 426d0d6cb81SRafał Miłecki } 427ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 428ce8f5370SAlex Deucher fail: 429ce8f5370SAlex Deucher return count; 430ce8f5370SAlex Deucher } 431ce8f5370SAlex Deucher 432da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev, 433da321c8aSAlex Deucher struct device_attribute *attr, 434da321c8aSAlex Deucher char *buf) 435da321c8aSAlex Deucher { 436da321c8aSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 437da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 438da321c8aSAlex Deucher enum radeon_pm_state_type pm = rdev->pm.dpm.user_state; 439da321c8aSAlex Deucher 440da321c8aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 441da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 442da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 443da321c8aSAlex Deucher } 444da321c8aSAlex Deucher 445da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev, 446da321c8aSAlex Deucher struct device_attribute *attr, 447da321c8aSAlex Deucher const char *buf, 448da321c8aSAlex Deucher size_t count) 449da321c8aSAlex Deucher { 450da321c8aSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 451da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 452da321c8aSAlex Deucher 453da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 454da321c8aSAlex Deucher if (strncmp("battery", buf, strlen("battery")) == 0) 455da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY; 456da321c8aSAlex Deucher else if (strncmp("balanced", buf, strlen("balanced")) == 0) 457da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 458da321c8aSAlex Deucher else if (strncmp("performance", buf, strlen("performance")) == 0) 459da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE; 460da321c8aSAlex Deucher else { 461da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 462da321c8aSAlex Deucher count = -EINVAL; 463da321c8aSAlex Deucher goto fail; 464da321c8aSAlex Deucher } 465da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 466da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 467da321c8aSAlex Deucher fail: 468da321c8aSAlex Deucher return count; 469da321c8aSAlex Deucher } 470da321c8aSAlex Deucher 471ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 472ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 473da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state); 474ce8f5370SAlex Deucher 47521a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev, 47621a8122aSAlex Deucher struct device_attribute *attr, 47721a8122aSAlex Deucher char *buf) 47821a8122aSAlex Deucher { 47921a8122aSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 48021a8122aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 48120d391d7SAlex Deucher int temp; 48221a8122aSAlex Deucher 4836bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature) 4846bd1c385SAlex Deucher temp = radeon_get_temperature(rdev); 4856bd1c385SAlex Deucher else 48621a8122aSAlex Deucher temp = 0; 48721a8122aSAlex Deucher 48821a8122aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%d\n", temp); 48921a8122aSAlex Deucher } 49021a8122aSAlex Deucher 49121a8122aSAlex Deucher static ssize_t radeon_hwmon_show_name(struct device *dev, 49221a8122aSAlex Deucher struct device_attribute *attr, 49321a8122aSAlex Deucher char *buf) 49421a8122aSAlex Deucher { 49521a8122aSAlex Deucher return sprintf(buf, "radeon\n"); 49621a8122aSAlex Deucher } 49721a8122aSAlex Deucher 49821a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); 49921a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0); 50021a8122aSAlex Deucher 50121a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = { 50221a8122aSAlex Deucher &sensor_dev_attr_temp1_input.dev_attr.attr, 50321a8122aSAlex Deucher &sensor_dev_attr_name.dev_attr.attr, 50421a8122aSAlex Deucher NULL 50521a8122aSAlex Deucher }; 50621a8122aSAlex Deucher 50721a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = { 50821a8122aSAlex Deucher .attrs = hwmon_attributes, 50921a8122aSAlex Deucher }; 51021a8122aSAlex Deucher 5110d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev) 51221a8122aSAlex Deucher { 5130d18abedSDan Carpenter int err = 0; 51421a8122aSAlex Deucher 51521a8122aSAlex Deucher rdev->pm.int_hwmon_dev = NULL; 51621a8122aSAlex Deucher 51721a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 51821a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 51921a8122aSAlex Deucher case THERMAL_TYPE_RV770: 52021a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 521457558edSAlex Deucher case THERMAL_TYPE_NI: 522e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 5231bd47d2eSAlex Deucher case THERMAL_TYPE_SI: 5246bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature == NULL) 5255d7486c7SAlex Deucher return err; 52621a8122aSAlex Deucher rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev); 5270d18abedSDan Carpenter if (IS_ERR(rdev->pm.int_hwmon_dev)) { 5280d18abedSDan Carpenter err = PTR_ERR(rdev->pm.int_hwmon_dev); 5290d18abedSDan Carpenter dev_err(rdev->dev, 5300d18abedSDan Carpenter "Unable to register hwmon device: %d\n", err); 5310d18abedSDan Carpenter break; 5320d18abedSDan Carpenter } 53321a8122aSAlex Deucher dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev); 53421a8122aSAlex Deucher err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj, 53521a8122aSAlex Deucher &hwmon_attrgroup); 5360d18abedSDan Carpenter if (err) { 5370d18abedSDan Carpenter dev_err(rdev->dev, 5380d18abedSDan Carpenter "Unable to create hwmon sysfs file: %d\n", err); 5390d18abedSDan Carpenter hwmon_device_unregister(rdev->dev); 5400d18abedSDan Carpenter } 54121a8122aSAlex Deucher break; 54221a8122aSAlex Deucher default: 54321a8122aSAlex Deucher break; 54421a8122aSAlex Deucher } 5450d18abedSDan Carpenter 5460d18abedSDan Carpenter return err; 54721a8122aSAlex Deucher } 54821a8122aSAlex Deucher 54921a8122aSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev) 55021a8122aSAlex Deucher { 55121a8122aSAlex Deucher if (rdev->pm.int_hwmon_dev) { 55221a8122aSAlex Deucher sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup); 55321a8122aSAlex Deucher hwmon_device_unregister(rdev->pm.int_hwmon_dev); 55421a8122aSAlex Deucher } 55521a8122aSAlex Deucher } 55621a8122aSAlex Deucher 557da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work) 558da321c8aSAlex Deucher { 559da321c8aSAlex Deucher struct radeon_device *rdev = 560da321c8aSAlex Deucher container_of(work, struct radeon_device, 561da321c8aSAlex Deucher pm.dpm.thermal.work); 562da321c8aSAlex Deucher /* switch to the thermal state */ 563da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL; 564da321c8aSAlex Deucher 565da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 566da321c8aSAlex Deucher return; 567da321c8aSAlex Deucher 568da321c8aSAlex Deucher if (rdev->asic->pm.get_temperature) { 569da321c8aSAlex Deucher int temp = radeon_get_temperature(rdev); 570da321c8aSAlex Deucher 571da321c8aSAlex Deucher if (temp < rdev->pm.dpm.thermal.min_temp) 572da321c8aSAlex Deucher /* switch back the user state */ 573da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 574da321c8aSAlex Deucher } else { 575da321c8aSAlex Deucher if (rdev->pm.dpm.thermal.high_to_low) 576da321c8aSAlex Deucher /* switch back the user state */ 577da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 578da321c8aSAlex Deucher } 579da321c8aSAlex Deucher radeon_dpm_enable_power_state(rdev, dpm_state); 580da321c8aSAlex Deucher } 581da321c8aSAlex Deucher 582da321c8aSAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev, 583da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state) 584da321c8aSAlex Deucher { 585da321c8aSAlex Deucher int i; 586da321c8aSAlex Deucher struct radeon_ps *ps; 587da321c8aSAlex Deucher u32 ui_class; 588da321c8aSAlex Deucher 589*edcaa5b1SAlex Deucher /* certain older asics have a separare 3D performance state, 590*edcaa5b1SAlex Deucher * so try that first if the user selected performance 591*edcaa5b1SAlex Deucher */ 592*edcaa5b1SAlex Deucher if (dpm_state == POWER_STATE_TYPE_PERFORMANCE) 593*edcaa5b1SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF; 594da321c8aSAlex Deucher /* balanced states don't exist at the moment */ 595da321c8aSAlex Deucher if (dpm_state == POWER_STATE_TYPE_BALANCED) 596da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 597da321c8aSAlex Deucher 598*edcaa5b1SAlex Deucher restart_search: 599da321c8aSAlex Deucher /* Pick the best power state based on current conditions */ 600da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 601da321c8aSAlex Deucher ps = &rdev->pm.dpm.ps[i]; 602da321c8aSAlex Deucher ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK; 603da321c8aSAlex Deucher switch (dpm_state) { 604da321c8aSAlex Deucher /* user states */ 605da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 606da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) { 607da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 608da321c8aSAlex Deucher if (rdev->pm.dpm.new_active_crtc_count < 2) 609da321c8aSAlex Deucher return ps; 610da321c8aSAlex Deucher } else 611da321c8aSAlex Deucher return ps; 612da321c8aSAlex Deucher } 613da321c8aSAlex Deucher break; 614da321c8aSAlex Deucher case POWER_STATE_TYPE_BALANCED: 615da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) { 616da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 617da321c8aSAlex Deucher if (rdev->pm.dpm.new_active_crtc_count < 2) 618da321c8aSAlex Deucher return ps; 619da321c8aSAlex Deucher } else 620da321c8aSAlex Deucher return ps; 621da321c8aSAlex Deucher } 622da321c8aSAlex Deucher break; 623da321c8aSAlex Deucher case POWER_STATE_TYPE_PERFORMANCE: 624da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) { 625da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 626da321c8aSAlex Deucher if (rdev->pm.dpm.new_active_crtc_count < 2) 627da321c8aSAlex Deucher return ps; 628da321c8aSAlex Deucher } else 629da321c8aSAlex Deucher return ps; 630da321c8aSAlex Deucher } 631da321c8aSAlex Deucher break; 632da321c8aSAlex Deucher /* internal states */ 633da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD: 634da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 635da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 636da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) 637da321c8aSAlex Deucher return ps; 638da321c8aSAlex Deucher break; 639da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 640da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE) 641da321c8aSAlex Deucher return ps; 642da321c8aSAlex Deucher break; 643da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 644da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE) 645da321c8aSAlex Deucher return ps; 646da321c8aSAlex Deucher break; 647da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 648da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) 649da321c8aSAlex Deucher return ps; 650da321c8aSAlex Deucher break; 651da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_BOOT: 652da321c8aSAlex Deucher return rdev->pm.dpm.boot_ps; 653da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 654da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL) 655da321c8aSAlex Deucher return ps; 656da321c8aSAlex Deucher break; 657da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 658da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) 659da321c8aSAlex Deucher return ps; 660da321c8aSAlex Deucher break; 661da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ULV: 662da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) 663da321c8aSAlex Deucher return ps; 664da321c8aSAlex Deucher break; 665*edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 666*edcaa5b1SAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE) 667*edcaa5b1SAlex Deucher return ps; 668*edcaa5b1SAlex Deucher break; 669da321c8aSAlex Deucher default: 670da321c8aSAlex Deucher break; 671da321c8aSAlex Deucher } 672da321c8aSAlex Deucher } 673da321c8aSAlex Deucher /* use a fallback state if we didn't match */ 674da321c8aSAlex Deucher switch (dpm_state) { 675da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 676da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 677da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 678da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 679da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 680da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 681da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI; 682da321c8aSAlex Deucher goto restart_search; 683da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 684da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_BATTERY; 685da321c8aSAlex Deucher goto restart_search; 686da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 687*edcaa5b1SAlex Deucher case POWER_STATE_TYPE_BALANCED: 688*edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 689da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 690da321c8aSAlex Deucher goto restart_search; 691da321c8aSAlex Deucher default: 692da321c8aSAlex Deucher break; 693da321c8aSAlex Deucher } 694da321c8aSAlex Deucher 695da321c8aSAlex Deucher return NULL; 696da321c8aSAlex Deucher } 697da321c8aSAlex Deucher 698da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev) 699da321c8aSAlex Deucher { 700da321c8aSAlex Deucher int i; 701da321c8aSAlex Deucher struct radeon_ps *ps; 702da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state; 70384dd1928SAlex Deucher int ret; 704da321c8aSAlex Deucher 705da321c8aSAlex Deucher /* if dpm init failed */ 706da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 707da321c8aSAlex Deucher return; 708da321c8aSAlex Deucher 709da321c8aSAlex Deucher if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) { 710da321c8aSAlex Deucher /* add other state override checks here */ 7118a227555SAlex Deucher if ((!rdev->pm.dpm.thermal_active) && 7128a227555SAlex Deucher (!rdev->pm.dpm.uvd_active)) 713da321c8aSAlex Deucher rdev->pm.dpm.state = rdev->pm.dpm.user_state; 714da321c8aSAlex Deucher } 715da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.state; 716da321c8aSAlex Deucher 717da321c8aSAlex Deucher ps = radeon_dpm_pick_power_state(rdev, dpm_state); 718da321c8aSAlex Deucher if (ps) 71989c9bc56SAlex Deucher rdev->pm.dpm.requested_ps = ps; 720da321c8aSAlex Deucher else 721da321c8aSAlex Deucher return; 722da321c8aSAlex Deucher 723d22b7e40SAlex Deucher /* no need to reprogram if nothing changed unless we are on BTC+ */ 724da321c8aSAlex Deucher if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) { 725d22b7e40SAlex Deucher if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) { 726d22b7e40SAlex Deucher /* for pre-BTC and APUs if the num crtcs changed but state is the same, 727d22b7e40SAlex Deucher * all we need to do is update the display configuration. 728d22b7e40SAlex Deucher */ 729da321c8aSAlex Deucher if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) { 730d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 731da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 732da321c8aSAlex Deucher /* update displays */ 733da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 734da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 735da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 736da321c8aSAlex Deucher } 737da321c8aSAlex Deucher return; 738d22b7e40SAlex Deucher } else { 739d22b7e40SAlex Deucher /* for BTC+ if the num crtcs hasn't changed and state is the same, 740d22b7e40SAlex Deucher * nothing to do, if the num crtcs is > 1 and state is the same, 741d22b7e40SAlex Deucher * update display configuration. 742d22b7e40SAlex Deucher */ 743d22b7e40SAlex Deucher if (rdev->pm.dpm.new_active_crtcs == 744d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs) { 745d22b7e40SAlex Deucher return; 746d22b7e40SAlex Deucher } else { 747d22b7e40SAlex Deucher if ((rdev->pm.dpm.current_active_crtc_count > 1) && 748d22b7e40SAlex Deucher (rdev->pm.dpm.new_active_crtc_count > 1)) { 749d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 750d22b7e40SAlex Deucher radeon_bandwidth_update(rdev); 751d22b7e40SAlex Deucher /* update displays */ 752d22b7e40SAlex Deucher radeon_dpm_display_configuration_changed(rdev); 753d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 754d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 755d22b7e40SAlex Deucher return; 756d22b7e40SAlex Deucher } 757d22b7e40SAlex Deucher } 758d22b7e40SAlex Deucher } 759da321c8aSAlex Deucher } 760da321c8aSAlex Deucher 761da321c8aSAlex Deucher printk("switching from power state:\n"); 762da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps); 763da321c8aSAlex Deucher printk("switching to power state:\n"); 764da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps); 765da321c8aSAlex Deucher 766da321c8aSAlex Deucher mutex_lock(&rdev->ddev->struct_mutex); 767da321c8aSAlex Deucher down_write(&rdev->pm.mclk_lock); 768da321c8aSAlex Deucher mutex_lock(&rdev->ring_lock); 769da321c8aSAlex Deucher 77084dd1928SAlex Deucher ret = radeon_dpm_pre_set_power_state(rdev); 77184dd1928SAlex Deucher if (ret) 77284dd1928SAlex Deucher goto done; 77384dd1928SAlex Deucher 774da321c8aSAlex Deucher /* update display watermarks based on new power state */ 775da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 776da321c8aSAlex Deucher /* update displays */ 777da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 778da321c8aSAlex Deucher 779da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 780da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 781da321c8aSAlex Deucher 782da321c8aSAlex Deucher /* wait for the rings to drain */ 783da321c8aSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 784da321c8aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 785da321c8aSAlex Deucher if (ring->ready) 786da321c8aSAlex Deucher radeon_fence_wait_empty_locked(rdev, i); 787da321c8aSAlex Deucher } 788da321c8aSAlex Deucher 789da321c8aSAlex Deucher /* program the new power state */ 790da321c8aSAlex Deucher radeon_dpm_set_power_state(rdev); 791da321c8aSAlex Deucher 792da321c8aSAlex Deucher /* update current power state */ 793da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps; 794da321c8aSAlex Deucher 79584dd1928SAlex Deucher radeon_dpm_post_set_power_state(rdev); 79684dd1928SAlex Deucher 79784dd1928SAlex Deucher done: 798da321c8aSAlex Deucher mutex_unlock(&rdev->ring_lock); 799da321c8aSAlex Deucher up_write(&rdev->pm.mclk_lock); 800da321c8aSAlex Deucher mutex_unlock(&rdev->ddev->struct_mutex); 801da321c8aSAlex Deucher } 802da321c8aSAlex Deucher 803da321c8aSAlex Deucher void radeon_dpm_enable_power_state(struct radeon_device *rdev, 804da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state) 805da321c8aSAlex Deucher { 806da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 807da321c8aSAlex Deucher return; 808da321c8aSAlex Deucher 809da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 810da321c8aSAlex Deucher switch (dpm_state) { 811da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 812da321c8aSAlex Deucher rdev->pm.dpm.thermal_active = true; 813da321c8aSAlex Deucher break; 8148a227555SAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD: 8158a227555SAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 8168a227555SAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 8178a227555SAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 8188a227555SAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 8198a227555SAlex Deucher rdev->pm.dpm.uvd_active = true; 8208a227555SAlex Deucher break; 821da321c8aSAlex Deucher default: 822da321c8aSAlex Deucher rdev->pm.dpm.thermal_active = false; 8238a227555SAlex Deucher rdev->pm.dpm.uvd_active = false; 824da321c8aSAlex Deucher break; 825da321c8aSAlex Deucher } 826da321c8aSAlex Deucher rdev->pm.dpm.state = dpm_state; 827da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 828da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 829da321c8aSAlex Deucher } 830da321c8aSAlex Deucher 831da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev) 832ce8f5370SAlex Deucher { 833ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 8343f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 8353f53eb6fSRafael J. Wysocki if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) 8363f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; 8373f53eb6fSRafael J. Wysocki } 838ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 83932c87fcaSTejun Heo 84032c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 841ce8f5370SAlex Deucher } 842ce8f5370SAlex Deucher 843da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev) 844da321c8aSAlex Deucher { 845da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 846da321c8aSAlex Deucher /* disable dpm */ 847da321c8aSAlex Deucher radeon_dpm_disable(rdev); 848da321c8aSAlex Deucher /* reset the power state */ 849da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 850da321c8aSAlex Deucher rdev->pm.dpm_enabled = false; 851da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 852da321c8aSAlex Deucher } 853da321c8aSAlex Deucher 854da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 855da321c8aSAlex Deucher { 856da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 857da321c8aSAlex Deucher radeon_pm_suspend_dpm(rdev); 858da321c8aSAlex Deucher else 859da321c8aSAlex Deucher radeon_pm_suspend_old(rdev); 860da321c8aSAlex Deucher } 861da321c8aSAlex Deucher 862da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev) 863ce8f5370SAlex Deucher { 864ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 8652e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 866c6cf7777SAlex Deucher (rdev->family <= CHIP_HAINAN) && 8672e3b3b10SAlex Deucher rdev->mc_fw) { 868ed18a360SAlex Deucher if (rdev->pm.default_vddc) 8698a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 8708a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 8712feea49aSAlex Deucher if (rdev->pm.default_vddci) 8722feea49aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 8732feea49aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 874ed18a360SAlex Deucher if (rdev->pm.default_sclk) 875ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 876ed18a360SAlex Deucher if (rdev->pm.default_mclk) 877ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 878ed18a360SAlex Deucher } 879f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 880f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 881f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 882f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 8839ace9f7bSAlex Deucher rdev->pm.current_sclk = rdev->pm.default_sclk; 8849ace9f7bSAlex Deucher rdev->pm.current_mclk = rdev->pm.default_mclk; 8854d60173fSAlex Deucher rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; 8862feea49aSAlex Deucher rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci; 8873f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM 8883f53eb6fSRafael J. Wysocki && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { 8893f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 89032c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 8913f53eb6fSRafael J. Wysocki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 8923f53eb6fSRafael J. Wysocki } 893f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 894ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 895d0d6cb81SRafał Miłecki } 896d0d6cb81SRafał Miłecki 897da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev) 8987433874eSRafał Miłecki { 89926481fb1SDave Airlie int ret; 9000d18abedSDan Carpenter 901da321c8aSAlex Deucher /* asic init will reset to the boot state */ 902da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 903da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 904da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 905da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 906da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 907da321c8aSAlex Deucher if (ret) { 908da321c8aSAlex Deucher DRM_ERROR("radeon: dpm resume failed\n"); 909da321c8aSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 910c6cf7777SAlex Deucher (rdev->family <= CHIP_HAINAN) && 911da321c8aSAlex Deucher rdev->mc_fw) { 912da321c8aSAlex Deucher if (rdev->pm.default_vddc) 913da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 914da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 915da321c8aSAlex Deucher if (rdev->pm.default_vddci) 916da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 917da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 918da321c8aSAlex Deucher if (rdev->pm.default_sclk) 919da321c8aSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 920da321c8aSAlex Deucher if (rdev->pm.default_mclk) 921da321c8aSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 922da321c8aSAlex Deucher } 923da321c8aSAlex Deucher } else { 924da321c8aSAlex Deucher rdev->pm.dpm_enabled = true; 925da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 926da321c8aSAlex Deucher } 927da321c8aSAlex Deucher } 928da321c8aSAlex Deucher 929da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 930da321c8aSAlex Deucher { 931da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 932da321c8aSAlex Deucher radeon_pm_resume_dpm(rdev); 933da321c8aSAlex Deucher else 934da321c8aSAlex Deucher radeon_pm_resume_old(rdev); 935da321c8aSAlex Deucher } 936da321c8aSAlex Deucher 937da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev) 938da321c8aSAlex Deucher { 939da321c8aSAlex Deucher int ret; 940da321c8aSAlex Deucher 941f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 942ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 943ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 944ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 945ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 9469ace9f7bSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 9479ace9f7bSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 948f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 949f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 95021a8122aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 951c913e23aSRafał Miłecki 95256278a8eSAlex Deucher if (rdev->bios) { 95356278a8eSAlex Deucher if (rdev->is_atom_bios) 95456278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 95556278a8eSAlex Deucher else 95656278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 957f712d0c7SRafał Miłecki radeon_pm_print_states(rdev); 958ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 959ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 9602e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 961c6cf7777SAlex Deucher (rdev->family <= CHIP_HAINAN) && 9622e3b3b10SAlex Deucher rdev->mc_fw) { 963ed18a360SAlex Deucher if (rdev->pm.default_vddc) 9648a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 9658a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 9664639dd21SAlex Deucher if (rdev->pm.default_vddci) 9674639dd21SAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 9684639dd21SAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 969ed18a360SAlex Deucher if (rdev->pm.default_sclk) 970ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 971ed18a360SAlex Deucher if (rdev->pm.default_mclk) 972ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 973ed18a360SAlex Deucher } 97456278a8eSAlex Deucher } 97556278a8eSAlex Deucher 97621a8122aSAlex Deucher /* set up the internal thermal sensor if applicable */ 9770d18abedSDan Carpenter ret = radeon_hwmon_init(rdev); 9780d18abedSDan Carpenter if (ret) 9790d18abedSDan Carpenter return ret; 98032c87fcaSTejun Heo 98132c87fcaSTejun Heo INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 98232c87fcaSTejun Heo 983ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 984ce8f5370SAlex Deucher /* where's the best place to put these? */ 98526481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_profile); 98626481fb1SDave Airlie if (ret) 98726481fb1SDave Airlie DRM_ERROR("failed to create device file for power profile\n"); 98826481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_method); 98926481fb1SDave Airlie if (ret) 99026481fb1SDave Airlie DRM_ERROR("failed to create device file for power method\n"); 991ce8f5370SAlex Deucher 9927433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 993c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 9947433874eSRafał Miłecki } 9957433874eSRafał Miłecki 996c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 997ce8f5370SAlex Deucher } 998c913e23aSRafał Miłecki 9997433874eSRafał Miłecki return 0; 10007433874eSRafał Miłecki } 10017433874eSRafał Miłecki 1002da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev) 1003da321c8aSAlex Deucher { 1004da321c8aSAlex Deucher int i; 1005da321c8aSAlex Deucher 1006da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 1007da321c8aSAlex Deucher printk("== power state %d ==\n", i); 1008da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]); 1009da321c8aSAlex Deucher } 1010da321c8aSAlex Deucher } 1011da321c8aSAlex Deucher 1012da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev) 1013da321c8aSAlex Deucher { 1014da321c8aSAlex Deucher int ret; 1015da321c8aSAlex Deucher 1016da321c8aSAlex Deucher /* default to performance state */ 1017*edcaa5b1SAlex Deucher rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED; 1018*edcaa5b1SAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 1019da321c8aSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 1020da321c8aSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1021da321c8aSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1022da321c8aSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 1023da321c8aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1024da321c8aSAlex Deucher 1025da321c8aSAlex Deucher if (rdev->bios && rdev->is_atom_bios) 1026da321c8aSAlex Deucher radeon_atombios_get_power_modes(rdev); 1027da321c8aSAlex Deucher else 1028da321c8aSAlex Deucher return -EINVAL; 1029da321c8aSAlex Deucher 1030da321c8aSAlex Deucher /* set up the internal thermal sensor if applicable */ 1031da321c8aSAlex Deucher ret = radeon_hwmon_init(rdev); 1032da321c8aSAlex Deucher if (ret) 1033da321c8aSAlex Deucher return ret; 1034da321c8aSAlex Deucher 1035da321c8aSAlex Deucher INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler); 1036da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1037da321c8aSAlex Deucher radeon_dpm_init(rdev); 1038da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1039da321c8aSAlex Deucher radeon_dpm_print_power_states(rdev); 1040da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1041da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1042da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1043da321c8aSAlex Deucher if (ret) { 1044da321c8aSAlex Deucher rdev->pm.dpm_enabled = false; 1045da321c8aSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 1046c6cf7777SAlex Deucher (rdev->family <= CHIP_HAINAN) && 1047da321c8aSAlex Deucher rdev->mc_fw) { 1048da321c8aSAlex Deucher if (rdev->pm.default_vddc) 1049da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1050da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1051da321c8aSAlex Deucher if (rdev->pm.default_vddci) 1052da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1053da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1054da321c8aSAlex Deucher if (rdev->pm.default_sclk) 1055da321c8aSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1056da321c8aSAlex Deucher if (rdev->pm.default_mclk) 1057da321c8aSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1058da321c8aSAlex Deucher } 1059da321c8aSAlex Deucher DRM_ERROR("radeon: dpm initialization failed\n"); 1060da321c8aSAlex Deucher return ret; 1061da321c8aSAlex Deucher } 1062da321c8aSAlex Deucher rdev->pm.dpm_enabled = true; 1063da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 1064da321c8aSAlex Deucher 1065da321c8aSAlex Deucher if (rdev->pm.num_power_states > 1) { 1066da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state); 1067da321c8aSAlex Deucher if (ret) 1068da321c8aSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 1069da321c8aSAlex Deucher /* XXX: these are noops for dpm but are here for backwards compat */ 1070da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_profile); 1071da321c8aSAlex Deucher if (ret) 1072da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power profile\n"); 1073da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_method); 1074da321c8aSAlex Deucher if (ret) 1075da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power method\n"); 10761316b792SAlex Deucher 10771316b792SAlex Deucher if (radeon_debugfs_pm_init(rdev)) { 10781316b792SAlex Deucher DRM_ERROR("Failed to register debugfs file for dpm!\n"); 10791316b792SAlex Deucher } 10801316b792SAlex Deucher 1081da321c8aSAlex Deucher DRM_INFO("radeon: dpm initialized\n"); 1082da321c8aSAlex Deucher } 1083da321c8aSAlex Deucher 1084da321c8aSAlex Deucher return 0; 1085da321c8aSAlex Deucher } 1086da321c8aSAlex Deucher 1087da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev) 1088da321c8aSAlex Deucher { 1089da321c8aSAlex Deucher /* enable dpm on rv6xx+ */ 1090da321c8aSAlex Deucher switch (rdev->family) { 10914a6369e9SAlex Deucher case CHIP_RV610: 10924a6369e9SAlex Deucher case CHIP_RV630: 10934a6369e9SAlex Deucher case CHIP_RV620: 10944a6369e9SAlex Deucher case CHIP_RV635: 10954a6369e9SAlex Deucher case CHIP_RV670: 10969d67006eSAlex Deucher case CHIP_RS780: 10979d67006eSAlex Deucher case CHIP_RS880: 109866229b20SAlex Deucher case CHIP_RV770: 109966229b20SAlex Deucher case CHIP_RV730: 110066229b20SAlex Deucher case CHIP_RV710: 110166229b20SAlex Deucher case CHIP_RV740: 1102dc50ba7fSAlex Deucher case CHIP_CEDAR: 1103dc50ba7fSAlex Deucher case CHIP_REDWOOD: 1104dc50ba7fSAlex Deucher case CHIP_JUNIPER: 1105dc50ba7fSAlex Deucher case CHIP_CYPRESS: 1106dc50ba7fSAlex Deucher case CHIP_HEMLOCK: 110780ea2c12SAlex Deucher case CHIP_PALM: 110880ea2c12SAlex Deucher case CHIP_SUMO: 110980ea2c12SAlex Deucher case CHIP_SUMO2: 11106596afd4SAlex Deucher case CHIP_BARTS: 11116596afd4SAlex Deucher case CHIP_TURKS: 11126596afd4SAlex Deucher case CHIP_CAICOS: 111369e0b57aSAlex Deucher case CHIP_CAYMAN: 1114d70229f7SAlex Deucher case CHIP_ARUBA: 1115a9e61410SAlex Deucher case CHIP_TAHITI: 1116a9e61410SAlex Deucher case CHIP_PITCAIRN: 1117a9e61410SAlex Deucher case CHIP_VERDE: 1118a9e61410SAlex Deucher case CHIP_OLAND: 1119a9e61410SAlex Deucher case CHIP_HAINAN: 11209d67006eSAlex Deucher if (radeon_dpm == 1) 11219d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_DPM; 11229d67006eSAlex Deucher else 11239d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 11249d67006eSAlex Deucher break; 1125da321c8aSAlex Deucher default: 1126da321c8aSAlex Deucher /* default to profile method */ 1127da321c8aSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1128da321c8aSAlex Deucher break; 1129da321c8aSAlex Deucher } 1130da321c8aSAlex Deucher 1131da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1132da321c8aSAlex Deucher return radeon_pm_init_dpm(rdev); 1133da321c8aSAlex Deucher else 1134da321c8aSAlex Deucher return radeon_pm_init_old(rdev); 1135da321c8aSAlex Deucher } 1136da321c8aSAlex Deucher 1137da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev) 113829fb52caSAlex Deucher { 1139ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1140a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 1141ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1142ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1143ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1144ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1145ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1146ce8f5370SAlex Deucher /* reset default clocks */ 1147ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1148ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1149ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 115058e21dffSAlex Deucher } 1151ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 115232c87fcaSTejun Heo 115332c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 115458e21dffSAlex Deucher 1155ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1156ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1157ce8f5370SAlex Deucher } 1158a424816fSAlex Deucher 11590975b162SAlex Deucher if (rdev->pm.power_state) 11600975b162SAlex Deucher kfree(rdev->pm.power_state); 11610975b162SAlex Deucher 116221a8122aSAlex Deucher radeon_hwmon_fini(rdev); 116329fb52caSAlex Deucher } 116429fb52caSAlex Deucher 1165da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev) 1166da321c8aSAlex Deucher { 1167da321c8aSAlex Deucher if (rdev->pm.num_power_states > 1) { 1168da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1169da321c8aSAlex Deucher radeon_dpm_disable(rdev); 1170da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1171da321c8aSAlex Deucher 1172da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_state); 1173da321c8aSAlex Deucher /* XXX backwards compat */ 1174da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1175da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1176da321c8aSAlex Deucher } 1177da321c8aSAlex Deucher radeon_dpm_fini(rdev); 1178da321c8aSAlex Deucher 1179da321c8aSAlex Deucher if (rdev->pm.power_state) 1180da321c8aSAlex Deucher kfree(rdev->pm.power_state); 1181da321c8aSAlex Deucher 1182da321c8aSAlex Deucher radeon_hwmon_fini(rdev); 1183da321c8aSAlex Deucher } 1184da321c8aSAlex Deucher 1185da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 1186da321c8aSAlex Deucher { 1187da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1188da321c8aSAlex Deucher radeon_pm_fini_dpm(rdev); 1189da321c8aSAlex Deucher else 1190da321c8aSAlex Deucher radeon_pm_fini_old(rdev); 1191da321c8aSAlex Deucher } 1192da321c8aSAlex Deucher 1193da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev) 1194c913e23aSRafał Miłecki { 1195c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 1196a48b9b4eSAlex Deucher struct drm_crtc *crtc; 1197c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 1198c913e23aSRafał Miłecki 1199ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 1200ce8f5370SAlex Deucher return; 1201ce8f5370SAlex Deucher 12024a6369e9SAlex Deucher INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler); 1203c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1204c913e23aSRafał Miłecki 1205c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 1206a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 1207a48b9b4eSAlex Deucher list_for_each_entry(crtc, 1208a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 1209a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1210a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 1211c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 1212a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 1213c913e23aSRafał Miłecki } 1214c913e23aSRafał Miłecki } 1215c913e23aSRafał Miłecki 1216ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1217ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1218ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1219ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1220ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 1221a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 1222ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1223ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1224c913e23aSRafał Miłecki 1225ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 1226ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1227ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1228ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1229c913e23aSRafał Miłecki 1230d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); 1231c913e23aSRafał Miłecki } 1232a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 1233c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 1234c913e23aSRafał Miłecki 1235ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 1236ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 1237ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 1238ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1239ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1240c913e23aSRafał Miłecki 124132c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1242c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1243ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 1244ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 124532c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1246c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1247d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); 1248c913e23aSRafał Miłecki } 1249a48b9b4eSAlex Deucher } else { /* count == 0 */ 1250ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 1251ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1252c913e23aSRafał Miłecki 1253ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 1254ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 1255ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1256ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1257ce8f5370SAlex Deucher } 1258ce8f5370SAlex Deucher } 125973a6d3fcSRafał Miłecki } 1260c913e23aSRafał Miłecki } 1261c913e23aSRafał Miłecki 1262c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 1263c913e23aSRafał Miłecki } 1264c913e23aSRafał Miłecki 1265da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev) 1266da321c8aSAlex Deucher { 1267da321c8aSAlex Deucher struct drm_device *ddev = rdev->ddev; 1268da321c8aSAlex Deucher struct drm_crtc *crtc; 1269da321c8aSAlex Deucher struct radeon_crtc *radeon_crtc; 1270da321c8aSAlex Deucher 1271da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1272da321c8aSAlex Deucher 12735ca302f7SAlex Deucher /* update active crtc counts */ 1274da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs = 0; 1275da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count = 0; 1276da321c8aSAlex Deucher list_for_each_entry(crtc, 1277da321c8aSAlex Deucher &ddev->mode_config.crtc_list, head) { 1278da321c8aSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1279da321c8aSAlex Deucher if (crtc->enabled) { 1280da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id); 1281da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count++; 1282da321c8aSAlex Deucher } 1283da321c8aSAlex Deucher } 1284da321c8aSAlex Deucher 12855ca302f7SAlex Deucher /* update battery/ac status */ 12865ca302f7SAlex Deucher if (power_supply_is_system_supplied() > 0) 12875ca302f7SAlex Deucher rdev->pm.dpm.ac_power = true; 12885ca302f7SAlex Deucher else 12895ca302f7SAlex Deucher rdev->pm.dpm.ac_power = false; 12905ca302f7SAlex Deucher 1291da321c8aSAlex Deucher radeon_dpm_change_power_state_locked(rdev); 1292da321c8aSAlex Deucher 1293da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 12948a227555SAlex Deucher 1295da321c8aSAlex Deucher } 1296da321c8aSAlex Deucher 1297da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev) 1298da321c8aSAlex Deucher { 1299da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1300da321c8aSAlex Deucher radeon_pm_compute_clocks_dpm(rdev); 1301da321c8aSAlex Deucher else 1302da321c8aSAlex Deucher radeon_pm_compute_clocks_old(rdev); 1303da321c8aSAlex Deucher } 1304da321c8aSAlex Deucher 1305ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 1306f735261bSDave Airlie { 130775fa0b08SMario Kleiner int crtc, vpos, hpos, vbl_status; 1308f735261bSDave Airlie bool in_vbl = true; 1309f735261bSDave Airlie 131075fa0b08SMario Kleiner /* Iterate over all active crtc's. All crtc's must be in vblank, 131175fa0b08SMario Kleiner * otherwise return in_vbl == false. 131275fa0b08SMario Kleiner */ 131375fa0b08SMario Kleiner for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { 131475fa0b08SMario Kleiner if (rdev->pm.active_crtcs & (1 << crtc)) { 1315f5a80209SMario Kleiner vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos); 1316f5a80209SMario Kleiner if ((vbl_status & DRM_SCANOUTPOS_VALID) && 1317f5a80209SMario Kleiner !(vbl_status & DRM_SCANOUTPOS_INVBL)) 1318f735261bSDave Airlie in_vbl = false; 1319f735261bSDave Airlie } 1320f735261bSDave Airlie } 1321f81f2024SMatthew Garrett 1322f81f2024SMatthew Garrett return in_vbl; 1323f81f2024SMatthew Garrett } 1324f81f2024SMatthew Garrett 1325ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 1326f81f2024SMatthew Garrett { 1327f81f2024SMatthew Garrett u32 stat_crtc = 0; 1328f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 1329f81f2024SMatthew Garrett 1330f735261bSDave Airlie if (in_vbl == false) 1331d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, 1332bae6b562SAlex Deucher finish ? "exit" : "entry"); 1333f735261bSDave Airlie return in_vbl; 1334f735261bSDave Airlie } 1335c913e23aSRafał Miłecki 1336ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 1337c913e23aSRafał Miłecki { 1338c913e23aSRafał Miłecki struct radeon_device *rdev; 1339d9932a32SMatthew Garrett int resched; 1340c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 1341ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 1342c913e23aSRafał Miłecki 1343d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 1344c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1345ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1346c913e23aSRafał Miłecki int not_processed = 0; 13477465280cSAlex Deucher int i; 1348c913e23aSRafał Miłecki 13497465280cSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; ++i) { 13500ec0612aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 13510ec0612aSAlex Deucher 13520ec0612aSAlex Deucher if (ring->ready) { 135347492a23SChristian König not_processed += radeon_fence_count_emitted(rdev, i); 13547465280cSAlex Deucher if (not_processed >= 3) 13557465280cSAlex Deucher break; 13567465280cSAlex Deucher } 13570ec0612aSAlex Deucher } 1358c913e23aSRafał Miłecki 1359c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 1360ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 1361ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1362ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1363ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 1364ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1365ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 1366ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1367c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1368c913e23aSRafał Miłecki } 1369c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 1370ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 1371ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1372ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1373ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 1374ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1375ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 1376ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1377c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1378c913e23aSRafał Miłecki } 1379c913e23aSRafał Miłecki } 1380c913e23aSRafał Miłecki 1381d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 1382d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 1383d7311171SAlex Deucher */ 1384ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 1385ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 1386ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1387ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1388c913e23aSRafał Miłecki } 1389c913e23aSRafał Miłecki 139032c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1391c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1392c913e23aSRafał Miłecki } 13933f53eb6fSRafael J. Wysocki mutex_unlock(&rdev->pm.mutex); 13943f53eb6fSRafael J. Wysocki ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 13953f53eb6fSRafael J. Wysocki } 1396c913e23aSRafał Miłecki 13977433874eSRafał Miłecki /* 13987433874eSRafał Miłecki * Debugfs info 13997433874eSRafał Miłecki */ 14007433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 14017433874eSRafał Miłecki 14027433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 14037433874eSRafał Miłecki { 14047433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 14057433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 14067433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 14077433874eSRafał Miłecki 14081316b792SAlex Deucher if (rdev->pm.dpm_enabled) { 14091316b792SAlex Deucher mutex_lock(&rdev->pm.mutex); 14101316b792SAlex Deucher if (rdev->asic->dpm.debugfs_print_current_performance_level) 14111316b792SAlex Deucher radeon_dpm_debugfs_print_current_performance_level(rdev, m); 14121316b792SAlex Deucher else 141371375929SAlex Deucher seq_printf(m, "Debugfs support not implemented for this asic\n"); 14141316b792SAlex Deucher mutex_unlock(&rdev->pm.mutex); 14151316b792SAlex Deucher } else { 14169ace9f7bSAlex Deucher seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); 1417bf05d998SAlex Deucher /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */ 1418bf05d998SAlex Deucher if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP)) 1419bf05d998SAlex Deucher seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk); 1420bf05d998SAlex Deucher else 14216234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 14229ace9f7bSAlex Deucher seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); 1423798bcf73SAlex Deucher if (rdev->asic->pm.get_memory_clock) 14246234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 14250fcbe947SRafał Miłecki if (rdev->pm.current_vddc) 14260fcbe947SRafał Miłecki seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); 1427798bcf73SAlex Deucher if (rdev->asic->pm.get_pcie_lanes) 1428aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 14291316b792SAlex Deucher } 14307433874eSRafał Miłecki 14317433874eSRafał Miłecki return 0; 14327433874eSRafał Miłecki } 14337433874eSRafał Miłecki 14347433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 14357433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 14367433874eSRafał Miłecki }; 14377433874eSRafał Miłecki #endif 14387433874eSRafał Miłecki 1439c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 14407433874eSRafał Miłecki { 14417433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 14427433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 14437433874eSRafał Miłecki #else 14447433874eSRafał Miłecki return 0; 14457433874eSRafał Miłecki #endif 14467433874eSRafał Miłecki } 1447