xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_pm.c (revision ec39f64bba3421c2060fcbd1aeb6eec81fe0a42d)
17433874eSRafał Miłecki /*
27433874eSRafał Miłecki  * Permission is hereby granted, free of charge, to any person obtaining a
37433874eSRafał Miłecki  * copy of this software and associated documentation files (the "Software"),
47433874eSRafał Miłecki  * to deal in the Software without restriction, including without limitation
57433874eSRafał Miłecki  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
67433874eSRafał Miłecki  * and/or sell copies of the Software, and to permit persons to whom the
77433874eSRafał Miłecki  * Software is furnished to do so, subject to the following conditions:
87433874eSRafał Miłecki  *
97433874eSRafał Miłecki  * The above copyright notice and this permission notice shall be included in
107433874eSRafał Miłecki  * all copies or substantial portions of the Software.
117433874eSRafał Miłecki  *
127433874eSRafał Miłecki  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
137433874eSRafał Miłecki  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
147433874eSRafał Miłecki  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
157433874eSRafał Miłecki  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
167433874eSRafał Miłecki  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
177433874eSRafał Miłecki  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
187433874eSRafał Miłecki  * OTHER DEALINGS IN THE SOFTWARE.
197433874eSRafał Miłecki  *
207433874eSRafał Miłecki  * Authors: Rafał Miłecki <zajec5@gmail.com>
2156278a8eSAlex Deucher  *          Alex Deucher <alexdeucher@gmail.com>
227433874eSRafał Miłecki  */
23760285e7SDavid Howells #include <drm/drmP.h>
247433874eSRafał Miłecki #include "radeon.h"
25f735261bSDave Airlie #include "avivod.h"
268a83ec5eSAlex Deucher #include "atom.h"
27ce8f5370SAlex Deucher #include <linux/power_supply.h>
2821a8122aSAlex Deucher #include <linux/hwmon.h>
2921a8122aSAlex Deucher #include <linux/hwmon-sysfs.h>
307433874eSRafał Miłecki 
31c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100
32c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200
3373a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200
34c913e23aSRafał Miłecki 
35f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = {
36eb2c27a0SAlex Deucher 	"",
37f712d0c7SRafał Miłecki 	"Powersave",
38f712d0c7SRafał Miłecki 	"Battery",
39f712d0c7SRafał Miłecki 	"Balanced",
40f712d0c7SRafał Miłecki 	"Performance",
41f712d0c7SRafał Miłecki };
42f712d0c7SRafał Miłecki 
43ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work);
44c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev);
45ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev);
46ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
47ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev);
48ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev);
49ce8f5370SAlex Deucher 
50a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev,
51a4c9e2eeSAlex Deucher 			     enum radeon_pm_state_type ps_type,
52a4c9e2eeSAlex Deucher 			     int instance)
53a4c9e2eeSAlex Deucher {
54a4c9e2eeSAlex Deucher 	int i;
55a4c9e2eeSAlex Deucher 	int found_instance = -1;
56a4c9e2eeSAlex Deucher 
57a4c9e2eeSAlex Deucher 	for (i = 0; i < rdev->pm.num_power_states; i++) {
58a4c9e2eeSAlex Deucher 		if (rdev->pm.power_state[i].type == ps_type) {
59a4c9e2eeSAlex Deucher 			found_instance++;
60a4c9e2eeSAlex Deucher 			if (found_instance == instance)
61a4c9e2eeSAlex Deucher 				return i;
62a4c9e2eeSAlex Deucher 		}
63a4c9e2eeSAlex Deucher 	}
64a4c9e2eeSAlex Deucher 	/* return default if no match */
65a4c9e2eeSAlex Deucher 	return rdev->pm.default_power_state_index;
66a4c9e2eeSAlex Deucher }
67a4c9e2eeSAlex Deucher 
68c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
69ce8f5370SAlex Deucher {
701c71bda0SAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
711c71bda0SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
721c71bda0SAlex Deucher 		if (power_supply_is_system_supplied() > 0)
731c71bda0SAlex Deucher 			rdev->pm.dpm.ac_power = true;
741c71bda0SAlex Deucher 		else
751c71bda0SAlex Deucher 			rdev->pm.dpm.ac_power = false;
761c71bda0SAlex Deucher 		if (rdev->asic->dpm.enable_bapm)
771c71bda0SAlex Deucher 			radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
781c71bda0SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
791c71bda0SAlex Deucher         } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
80ce8f5370SAlex Deucher 		if (rdev->pm.profile == PM_PROFILE_AUTO) {
81ce8f5370SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
82ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
83ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
84ce8f5370SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
85ce8f5370SAlex Deucher 		}
86ce8f5370SAlex Deucher 	}
87ce8f5370SAlex Deucher }
88ce8f5370SAlex Deucher 
89ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev)
90ce8f5370SAlex Deucher {
91ce8f5370SAlex Deucher 	switch (rdev->pm.profile) {
92ce8f5370SAlex Deucher 	case PM_PROFILE_DEFAULT:
93ce8f5370SAlex Deucher 		rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
94ce8f5370SAlex Deucher 		break;
95ce8f5370SAlex Deucher 	case PM_PROFILE_AUTO:
96ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0) {
97ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
98ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
99ce8f5370SAlex Deucher 			else
100ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
101ce8f5370SAlex Deucher 		} else {
102ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
103c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
104ce8f5370SAlex Deucher 			else
105c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
106ce8f5370SAlex Deucher 		}
107ce8f5370SAlex Deucher 		break;
108ce8f5370SAlex Deucher 	case PM_PROFILE_LOW:
109ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
110ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
111ce8f5370SAlex Deucher 		else
112ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
113ce8f5370SAlex Deucher 		break;
114c9e75b21SAlex Deucher 	case PM_PROFILE_MID:
115c9e75b21SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
116c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
117c9e75b21SAlex Deucher 		else
118c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
119c9e75b21SAlex Deucher 		break;
120ce8f5370SAlex Deucher 	case PM_PROFILE_HIGH:
121ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
122ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
123ce8f5370SAlex Deucher 		else
124ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
125ce8f5370SAlex Deucher 		break;
126ce8f5370SAlex Deucher 	}
127ce8f5370SAlex Deucher 
128ce8f5370SAlex Deucher 	if (rdev->pm.active_crtc_count == 0) {
129ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
130ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
131ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
132ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
133ce8f5370SAlex Deucher 	} else {
134ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
135ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
136ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
137ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
138ce8f5370SAlex Deucher 	}
139ce8f5370SAlex Deucher }
140c913e23aSRafał Miłecki 
1415876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev)
1425876dd24SMatthew Garrett {
1435876dd24SMatthew Garrett 	struct radeon_bo *bo, *n;
1445876dd24SMatthew Garrett 
1455876dd24SMatthew Garrett 	if (list_empty(&rdev->gem.objects))
1465876dd24SMatthew Garrett 		return;
1475876dd24SMatthew Garrett 
1485876dd24SMatthew Garrett 	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
1495876dd24SMatthew Garrett 		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
1505876dd24SMatthew Garrett 			ttm_bo_unmap_virtual(&bo->tbo);
1515876dd24SMatthew Garrett 	}
1525876dd24SMatthew Garrett }
1535876dd24SMatthew Garrett 
154ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev)
155ce8f5370SAlex Deucher {
156ce8f5370SAlex Deucher 	if (rdev->pm.active_crtcs) {
157ce8f5370SAlex Deucher 		rdev->pm.vblank_sync = false;
158ce8f5370SAlex Deucher 		wait_event_timeout(
159ce8f5370SAlex Deucher 			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
160ce8f5370SAlex Deucher 			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
161ce8f5370SAlex Deucher 	}
162ce8f5370SAlex Deucher }
163ce8f5370SAlex Deucher 
164ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev)
165ce8f5370SAlex Deucher {
166ce8f5370SAlex Deucher 	u32 sclk, mclk;
16792645879SAlex Deucher 	bool misc_after = false;
168ce8f5370SAlex Deucher 
169ce8f5370SAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
170ce8f5370SAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
171ce8f5370SAlex Deucher 		return;
172ce8f5370SAlex Deucher 
173ce8f5370SAlex Deucher 	if (radeon_gui_idle(rdev)) {
174ce8f5370SAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
175ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
1769ace9f7bSAlex Deucher 		if (sclk > rdev->pm.default_sclk)
1779ace9f7bSAlex Deucher 			sclk = rdev->pm.default_sclk;
178ce8f5370SAlex Deucher 
17927810fb2SAlex Deucher 		/* starting with BTC, there is one state that is used for both
18027810fb2SAlex Deucher 		 * MH and SH.  Difference is that we always use the high clock index for
1817ae764b1SAlex Deucher 		 * mclk and vddci.
18227810fb2SAlex Deucher 		 */
18327810fb2SAlex Deucher 		if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
18427810fb2SAlex Deucher 		    (rdev->family >= CHIP_BARTS) &&
18527810fb2SAlex Deucher 		    rdev->pm.active_crtc_count &&
18627810fb2SAlex Deucher 		    ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
18727810fb2SAlex Deucher 		     (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
18827810fb2SAlex Deucher 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
18927810fb2SAlex Deucher 				clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
19027810fb2SAlex Deucher 		else
191ce8f5370SAlex Deucher 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
192ce8f5370SAlex Deucher 				clock_info[rdev->pm.requested_clock_mode_index].mclk;
19327810fb2SAlex Deucher 
1949ace9f7bSAlex Deucher 		if (mclk > rdev->pm.default_mclk)
1959ace9f7bSAlex Deucher 			mclk = rdev->pm.default_mclk;
196ce8f5370SAlex Deucher 
19792645879SAlex Deucher 		/* upvolt before raising clocks, downvolt after lowering clocks */
19892645879SAlex Deucher 		if (sclk < rdev->pm.current_sclk)
19992645879SAlex Deucher 			misc_after = true;
20092645879SAlex Deucher 
20192645879SAlex Deucher 		radeon_sync_with_vblank(rdev);
20292645879SAlex Deucher 
20392645879SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
20492645879SAlex Deucher 			if (!radeon_pm_in_vbl(rdev))
20592645879SAlex Deucher 				return;
20692645879SAlex Deucher 		}
20792645879SAlex Deucher 
20892645879SAlex Deucher 		radeon_pm_prepare(rdev);
20992645879SAlex Deucher 
21092645879SAlex Deucher 		if (!misc_after)
211ce8f5370SAlex Deucher 			/* voltage, pcie lanes, etc.*/
212ce8f5370SAlex Deucher 			radeon_pm_misc(rdev);
213ce8f5370SAlex Deucher 
214ce8f5370SAlex Deucher 		/* set engine clock */
215ce8f5370SAlex Deucher 		if (sclk != rdev->pm.current_sclk) {
216ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
217ce8f5370SAlex Deucher 			radeon_set_engine_clock(rdev, sclk);
218ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
219ce8f5370SAlex Deucher 			rdev->pm.current_sclk = sclk;
220d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
221ce8f5370SAlex Deucher 		}
222ce8f5370SAlex Deucher 
223ce8f5370SAlex Deucher 		/* set memory clock */
224798bcf73SAlex Deucher 		if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
225ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
226ce8f5370SAlex Deucher 			radeon_set_memory_clock(rdev, mclk);
227ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
228ce8f5370SAlex Deucher 			rdev->pm.current_mclk = mclk;
229d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
230ce8f5370SAlex Deucher 		}
23192645879SAlex Deucher 
23292645879SAlex Deucher 		if (misc_after)
23392645879SAlex Deucher 			/* voltage, pcie lanes, etc.*/
23492645879SAlex Deucher 			radeon_pm_misc(rdev);
23592645879SAlex Deucher 
236ce8f5370SAlex Deucher 		radeon_pm_finish(rdev);
237ce8f5370SAlex Deucher 
238ce8f5370SAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
239ce8f5370SAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
240ce8f5370SAlex Deucher 	} else
241d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
242ce8f5370SAlex Deucher }
243ce8f5370SAlex Deucher 
244ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev)
245a424816fSAlex Deucher {
2465f8f635eSJerome Glisse 	int i, r;
2472aba631cSMatthew Garrett 
2484e186b2dSAlex Deucher 	/* no need to take locks, etc. if nothing's going to change */
2494e186b2dSAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
2504e186b2dSAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
2514e186b2dSAlex Deucher 		return;
2524e186b2dSAlex Deucher 
253612e06ceSMatthew Garrett 	mutex_lock(&rdev->ddev->struct_mutex);
254db7fce39SChristian König 	down_write(&rdev->pm.mclk_lock);
255d6999bc7SChristian König 	mutex_lock(&rdev->ring_lock);
2564f3218cbSAlex Deucher 
25795f5a3acSAlex Deucher 	/* wait for the rings to drain */
25895f5a3acSAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
25995f5a3acSAlex Deucher 		struct radeon_ring *ring = &rdev->ring[i];
2605f8f635eSJerome Glisse 		if (!ring->ready) {
2615f8f635eSJerome Glisse 			continue;
2625f8f635eSJerome Glisse 		}
2635f8f635eSJerome Glisse 		r = radeon_fence_wait_empty_locked(rdev, i);
2645f8f635eSJerome Glisse 		if (r) {
2655f8f635eSJerome Glisse 			/* needs a GPU reset dont reset here */
2665f8f635eSJerome Glisse 			mutex_unlock(&rdev->ring_lock);
2675f8f635eSJerome Glisse 			up_write(&rdev->pm.mclk_lock);
2685f8f635eSJerome Glisse 			mutex_unlock(&rdev->ddev->struct_mutex);
2695f8f635eSJerome Glisse 			return;
2705f8f635eSJerome Glisse 		}
271ce8f5370SAlex Deucher 	}
27295f5a3acSAlex Deucher 
2735876dd24SMatthew Garrett 	radeon_unmap_vram_bos(rdev);
2745876dd24SMatthew Garrett 
275ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2762aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2772aba631cSMatthew Garrett 			if (rdev->pm.active_crtcs & (1 << i)) {
2782aba631cSMatthew Garrett 				rdev->pm.req_vblank |= (1 << i);
2792aba631cSMatthew Garrett 				drm_vblank_get(rdev->ddev, i);
2802aba631cSMatthew Garrett 			}
2812aba631cSMatthew Garrett 		}
2822aba631cSMatthew Garrett 	}
2832aba631cSMatthew Garrett 
284ce8f5370SAlex Deucher 	radeon_set_power_state(rdev);
2852aba631cSMatthew Garrett 
286ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2872aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2882aba631cSMatthew Garrett 			if (rdev->pm.req_vblank & (1 << i)) {
2892aba631cSMatthew Garrett 				rdev->pm.req_vblank &= ~(1 << i);
2902aba631cSMatthew Garrett 				drm_vblank_put(rdev->ddev, i);
2912aba631cSMatthew Garrett 			}
2922aba631cSMatthew Garrett 		}
2932aba631cSMatthew Garrett 	}
294a424816fSAlex Deucher 
295a424816fSAlex Deucher 	/* update display watermarks based on new power state */
296a424816fSAlex Deucher 	radeon_update_bandwidth_info(rdev);
297a424816fSAlex Deucher 	if (rdev->pm.active_crtc_count)
298a424816fSAlex Deucher 		radeon_bandwidth_update(rdev);
299a424816fSAlex Deucher 
300ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
3012aba631cSMatthew Garrett 
302d6999bc7SChristian König 	mutex_unlock(&rdev->ring_lock);
303db7fce39SChristian König 	up_write(&rdev->pm.mclk_lock);
304612e06ceSMatthew Garrett 	mutex_unlock(&rdev->ddev->struct_mutex);
305a424816fSAlex Deucher }
306a424816fSAlex Deucher 
307f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev)
308f712d0c7SRafał Miłecki {
309f712d0c7SRafał Miłecki 	int i, j;
310f712d0c7SRafał Miłecki 	struct radeon_power_state *power_state;
311f712d0c7SRafał Miłecki 	struct radeon_pm_clock_info *clock_info;
312f712d0c7SRafał Miłecki 
313d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
314f712d0c7SRafał Miłecki 	for (i = 0; i < rdev->pm.num_power_states; i++) {
315f712d0c7SRafał Miłecki 		power_state = &rdev->pm.power_state[i];
316d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("State %d: %s\n", i,
317f712d0c7SRafał Miłecki 			radeon_pm_state_type_name[power_state->type]);
318f712d0c7SRafał Miłecki 		if (i == rdev->pm.default_power_state_index)
319d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tDefault");
320f712d0c7SRafał Miłecki 		if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
321d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
322f712d0c7SRafał Miłecki 		if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
323d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tSingle display only\n");
324d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
325f712d0c7SRafał Miłecki 		for (j = 0; j < power_state->num_clock_modes; j++) {
326f712d0c7SRafał Miłecki 			clock_info = &(power_state->clock_info[j]);
327f712d0c7SRafał Miłecki 			if (rdev->flags & RADEON_IS_IGP)
328eb2c27a0SAlex Deucher 				DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
329f712d0c7SRafał Miłecki 						 j,
330eb2c27a0SAlex Deucher 						 clock_info->sclk * 10);
331f712d0c7SRafał Miłecki 			else
332eb2c27a0SAlex Deucher 				DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
333f712d0c7SRafał Miłecki 						 j,
334f712d0c7SRafał Miłecki 						 clock_info->sclk * 10,
335f712d0c7SRafał Miłecki 						 clock_info->mclk * 10,
336eb2c27a0SAlex Deucher 						 clock_info->voltage.voltage);
337f712d0c7SRafał Miłecki 		}
338f712d0c7SRafał Miłecki 	}
339f712d0c7SRafał Miłecki }
340f712d0c7SRafał Miłecki 
341ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev,
342a424816fSAlex Deucher 				     struct device_attribute *attr,
343a424816fSAlex Deucher 				     char *buf)
344a424816fSAlex Deucher {
3453e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
346a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
347ce8f5370SAlex Deucher 	int cp = rdev->pm.profile;
348a424816fSAlex Deucher 
349a424816fSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
350ce8f5370SAlex Deucher 			(cp == PM_PROFILE_AUTO) ? "auto" :
351ce8f5370SAlex Deucher 			(cp == PM_PROFILE_LOW) ? "low" :
35212e27be8SDaniel J Blueman 			(cp == PM_PROFILE_MID) ? "mid" :
353ce8f5370SAlex Deucher 			(cp == PM_PROFILE_HIGH) ? "high" : "default");
354a424816fSAlex Deucher }
355a424816fSAlex Deucher 
356ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev,
357a424816fSAlex Deucher 				     struct device_attribute *attr,
358a424816fSAlex Deucher 				     const char *buf,
359a424816fSAlex Deucher 				     size_t count)
360a424816fSAlex Deucher {
3613e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
362a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
363a424816fSAlex Deucher 
364a424816fSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
365ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
366ce8f5370SAlex Deucher 		if (strncmp("default", buf, strlen("default")) == 0)
367ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
368ce8f5370SAlex Deucher 		else if (strncmp("auto", buf, strlen("auto")) == 0)
369ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_AUTO;
370ce8f5370SAlex Deucher 		else if (strncmp("low", buf, strlen("low")) == 0)
371ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_LOW;
372c9e75b21SAlex Deucher 		else if (strncmp("mid", buf, strlen("mid")) == 0)
373c9e75b21SAlex Deucher 			rdev->pm.profile = PM_PROFILE_MID;
374ce8f5370SAlex Deucher 		else if (strncmp("high", buf, strlen("high")) == 0)
375ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_HIGH;
376ce8f5370SAlex Deucher 		else {
3771783e4bfSThomas Renninger 			count = -EINVAL;
378ce8f5370SAlex Deucher 			goto fail;
379ce8f5370SAlex Deucher 		}
380ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
381ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
3821783e4bfSThomas Renninger 	} else
3831783e4bfSThomas Renninger 		count = -EINVAL;
3841783e4bfSThomas Renninger 
385ce8f5370SAlex Deucher fail:
386a424816fSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
387a424816fSAlex Deucher 
388a424816fSAlex Deucher 	return count;
389a424816fSAlex Deucher }
390a424816fSAlex Deucher 
391ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev,
392ce8f5370SAlex Deucher 				    struct device_attribute *attr,
393ce8f5370SAlex Deucher 				    char *buf)
39456278a8eSAlex Deucher {
3953e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
396ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
397ce8f5370SAlex Deucher 	int pm = rdev->pm.pm_method;
39856278a8eSAlex Deucher 
399ce8f5370SAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
400da321c8aSAlex Deucher 			(pm == PM_METHOD_DYNPM) ? "dynpm" :
401da321c8aSAlex Deucher 			(pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
40256278a8eSAlex Deucher }
40356278a8eSAlex Deucher 
404ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev,
405ce8f5370SAlex Deucher 				    struct device_attribute *attr,
406ce8f5370SAlex Deucher 				    const char *buf,
407ce8f5370SAlex Deucher 				    size_t count)
408d0d6cb81SRafał Miłecki {
4093e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
410ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
411ce8f5370SAlex Deucher 
412da321c8aSAlex Deucher 	/* we don't support the legacy modes with dpm */
413da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM) {
414da321c8aSAlex Deucher 		count = -EINVAL;
415da321c8aSAlex Deucher 		goto fail;
416da321c8aSAlex Deucher 	}
417ce8f5370SAlex Deucher 
418ce8f5370SAlex Deucher 	if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
419ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
420ce8f5370SAlex Deucher 		rdev->pm.pm_method = PM_METHOD_DYNPM;
421ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
422ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
423ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
424ce8f5370SAlex Deucher 	} else if (strncmp("profile", buf, strlen("profile")) == 0) {
425ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
426ce8f5370SAlex Deucher 		/* disable dynpm */
427ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
428ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
4293f53eb6fSRafael J. Wysocki 		rdev->pm.pm_method = PM_METHOD_PROFILE;
430ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
43132c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
432ce8f5370SAlex Deucher 	} else {
4331783e4bfSThomas Renninger 		count = -EINVAL;
434ce8f5370SAlex Deucher 		goto fail;
435d0d6cb81SRafał Miłecki 	}
436ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
437ce8f5370SAlex Deucher fail:
438ce8f5370SAlex Deucher 	return count;
439ce8f5370SAlex Deucher }
440ce8f5370SAlex Deucher 
441da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev,
442da321c8aSAlex Deucher 				    struct device_attribute *attr,
443da321c8aSAlex Deucher 				    char *buf)
444da321c8aSAlex Deucher {
4453e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
446da321c8aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
447da321c8aSAlex Deucher 	enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
448da321c8aSAlex Deucher 
449da321c8aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
450da321c8aSAlex Deucher 			(pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
451da321c8aSAlex Deucher 			(pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
452da321c8aSAlex Deucher }
453da321c8aSAlex Deucher 
454da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev,
455da321c8aSAlex Deucher 				    struct device_attribute *attr,
456da321c8aSAlex Deucher 				    const char *buf,
457da321c8aSAlex Deucher 				    size_t count)
458da321c8aSAlex Deucher {
4593e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
460da321c8aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
461da321c8aSAlex Deucher 
462da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
463da321c8aSAlex Deucher 	if (strncmp("battery", buf, strlen("battery")) == 0)
464da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
465da321c8aSAlex Deucher 	else if (strncmp("balanced", buf, strlen("balanced")) == 0)
466da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
467da321c8aSAlex Deucher 	else if (strncmp("performance", buf, strlen("performance")) == 0)
468da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
469da321c8aSAlex Deucher 	else {
470da321c8aSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
471da321c8aSAlex Deucher 		count = -EINVAL;
472da321c8aSAlex Deucher 		goto fail;
473da321c8aSAlex Deucher 	}
474da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
475da321c8aSAlex Deucher 	radeon_pm_compute_clocks(rdev);
476da321c8aSAlex Deucher fail:
477da321c8aSAlex Deucher 	return count;
478da321c8aSAlex Deucher }
479da321c8aSAlex Deucher 
48070d01a5eSAlex Deucher static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
48170d01a5eSAlex Deucher 						       struct device_attribute *attr,
48270d01a5eSAlex Deucher 						       char *buf)
48370d01a5eSAlex Deucher {
4843e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
48570d01a5eSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
48670d01a5eSAlex Deucher 	enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
48770d01a5eSAlex Deucher 
48870d01a5eSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
48970d01a5eSAlex Deucher 			(level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
49070d01a5eSAlex Deucher 			(level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
49170d01a5eSAlex Deucher }
49270d01a5eSAlex Deucher 
49370d01a5eSAlex Deucher static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
49470d01a5eSAlex Deucher 						       struct device_attribute *attr,
49570d01a5eSAlex Deucher 						       const char *buf,
49670d01a5eSAlex Deucher 						       size_t count)
49770d01a5eSAlex Deucher {
4983e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
49970d01a5eSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
50070d01a5eSAlex Deucher 	enum radeon_dpm_forced_level level;
50170d01a5eSAlex Deucher 	int ret = 0;
50270d01a5eSAlex Deucher 
50370d01a5eSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
50470d01a5eSAlex Deucher 	if (strncmp("low", buf, strlen("low")) == 0) {
50570d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_LOW;
50670d01a5eSAlex Deucher 	} else if (strncmp("high", buf, strlen("high")) == 0) {
50770d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_HIGH;
50870d01a5eSAlex Deucher 	} else if (strncmp("auto", buf, strlen("auto")) == 0) {
50970d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_AUTO;
51070d01a5eSAlex Deucher 	} else {
51170d01a5eSAlex Deucher 		count = -EINVAL;
51270d01a5eSAlex Deucher 		goto fail;
51370d01a5eSAlex Deucher 	}
51470d01a5eSAlex Deucher 	if (rdev->asic->dpm.force_performance_level) {
5150a17af37SAlex Deucher 		if (rdev->pm.dpm.thermal_active) {
5160a17af37SAlex Deucher 			count = -EINVAL;
5170a17af37SAlex Deucher 			goto fail;
5180a17af37SAlex Deucher 		}
51970d01a5eSAlex Deucher 		ret = radeon_dpm_force_performance_level(rdev, level);
52070d01a5eSAlex Deucher 		if (ret)
52170d01a5eSAlex Deucher 			count = -EINVAL;
52270d01a5eSAlex Deucher 	}
52370d01a5eSAlex Deucher fail:
5240a17af37SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
5250a17af37SAlex Deucher 
52670d01a5eSAlex Deucher 	return count;
52770d01a5eSAlex Deucher }
52870d01a5eSAlex Deucher 
529ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
530ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
531da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
53270d01a5eSAlex Deucher static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
53370d01a5eSAlex Deucher 		   radeon_get_dpm_forced_performance_level,
53470d01a5eSAlex Deucher 		   radeon_set_dpm_forced_performance_level);
535ce8f5370SAlex Deucher 
53621a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev,
53721a8122aSAlex Deucher 				      struct device_attribute *attr,
53821a8122aSAlex Deucher 				      char *buf)
53921a8122aSAlex Deucher {
540*ec39f64bSGuenter Roeck 	struct radeon_device *rdev = dev_get_drvdata(dev);
54120d391d7SAlex Deucher 	int temp;
54221a8122aSAlex Deucher 
5436bd1c385SAlex Deucher 	if (rdev->asic->pm.get_temperature)
5446bd1c385SAlex Deucher 		temp = radeon_get_temperature(rdev);
5456bd1c385SAlex Deucher 	else
54621a8122aSAlex Deucher 		temp = 0;
54721a8122aSAlex Deucher 
54821a8122aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
54921a8122aSAlex Deucher }
55021a8122aSAlex Deucher 
5516ea4e84dSJean Delvare static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
5526ea4e84dSJean Delvare 					     struct device_attribute *attr,
5536ea4e84dSJean Delvare 					     char *buf)
5546ea4e84dSJean Delvare {
5556ea4e84dSJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
5566ea4e84dSJean Delvare 	struct radeon_device *rdev = ddev->dev_private;
5576ea4e84dSJean Delvare 	int hyst = to_sensor_dev_attr(attr)->index;
5586ea4e84dSJean Delvare 	int temp;
5596ea4e84dSJean Delvare 
5606ea4e84dSJean Delvare 	if (hyst)
5616ea4e84dSJean Delvare 		temp = rdev->pm.dpm.thermal.min_temp;
5626ea4e84dSJean Delvare 	else
5636ea4e84dSJean Delvare 		temp = rdev->pm.dpm.thermal.max_temp;
5646ea4e84dSJean Delvare 
5656ea4e84dSJean Delvare 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
5666ea4e84dSJean Delvare }
5676ea4e84dSJean Delvare 
56821a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
5696ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
5706ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
57121a8122aSAlex Deucher 
57221a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = {
57321a8122aSAlex Deucher 	&sensor_dev_attr_temp1_input.dev_attr.attr,
5746ea4e84dSJean Delvare 	&sensor_dev_attr_temp1_crit.dev_attr.attr,
5756ea4e84dSJean Delvare 	&sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
57621a8122aSAlex Deucher 	NULL
57721a8122aSAlex Deucher };
57821a8122aSAlex Deucher 
5796ea4e84dSJean Delvare static umode_t hwmon_attributes_visible(struct kobject *kobj,
5806ea4e84dSJean Delvare 					struct attribute *attr, int index)
5816ea4e84dSJean Delvare {
5826ea4e84dSJean Delvare 	struct device *dev = container_of(kobj, struct device, kobj);
5836ea4e84dSJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
5846ea4e84dSJean Delvare 	struct radeon_device *rdev = ddev->dev_private;
5856ea4e84dSJean Delvare 
5866ea4e84dSJean Delvare 	/* Skip limit attributes if DPM is not enabled */
5876ea4e84dSJean Delvare 	if (rdev->pm.pm_method != PM_METHOD_DPM &&
5886ea4e84dSJean Delvare 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
5896ea4e84dSJean Delvare 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
5906ea4e84dSJean Delvare 		return 0;
5916ea4e84dSJean Delvare 
5926ea4e84dSJean Delvare 	return attr->mode;
5936ea4e84dSJean Delvare }
5946ea4e84dSJean Delvare 
59521a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = {
59621a8122aSAlex Deucher 	.attrs = hwmon_attributes,
5976ea4e84dSJean Delvare 	.is_visible = hwmon_attributes_visible,
59821a8122aSAlex Deucher };
59921a8122aSAlex Deucher 
600*ec39f64bSGuenter Roeck static const struct attribute_group *hwmon_groups[] = {
601*ec39f64bSGuenter Roeck 	&hwmon_attrgroup,
602*ec39f64bSGuenter Roeck 	NULL
603*ec39f64bSGuenter Roeck };
604*ec39f64bSGuenter Roeck 
6050d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev)
60621a8122aSAlex Deucher {
6070d18abedSDan Carpenter 	int err = 0;
608*ec39f64bSGuenter Roeck 	struct device *hwmon_dev;
60921a8122aSAlex Deucher 
61021a8122aSAlex Deucher 	switch (rdev->pm.int_thermal_type) {
61121a8122aSAlex Deucher 	case THERMAL_TYPE_RV6XX:
61221a8122aSAlex Deucher 	case THERMAL_TYPE_RV770:
61321a8122aSAlex Deucher 	case THERMAL_TYPE_EVERGREEN:
614457558edSAlex Deucher 	case THERMAL_TYPE_NI:
615e33df25fSAlex Deucher 	case THERMAL_TYPE_SUMO:
6161bd47d2eSAlex Deucher 	case THERMAL_TYPE_SI:
617286d9cc6SAlex Deucher 	case THERMAL_TYPE_CI:
618286d9cc6SAlex Deucher 	case THERMAL_TYPE_KV:
6196bd1c385SAlex Deucher 		if (rdev->asic->pm.get_temperature == NULL)
6205d7486c7SAlex Deucher 			return err;
621*ec39f64bSGuenter Roeck 		hwmon_dev = hwmon_device_register_with_groups(rdev->dev,
622*ec39f64bSGuenter Roeck 							      "radeon", rdev,
623*ec39f64bSGuenter Roeck 							      hwmon_groups);
624*ec39f64bSGuenter Roeck 		if (IS_ERR(hwmon_dev)) {
625*ec39f64bSGuenter Roeck 			err = PTR_ERR(hwmon_dev);
6260d18abedSDan Carpenter 			dev_err(rdev->dev,
6270d18abedSDan Carpenter 				"Unable to register hwmon device: %d\n", err);
6280d18abedSDan Carpenter 		}
62921a8122aSAlex Deucher 		break;
63021a8122aSAlex Deucher 	default:
63121a8122aSAlex Deucher 		break;
63221a8122aSAlex Deucher 	}
6330d18abedSDan Carpenter 
6340d18abedSDan Carpenter 	return err;
63521a8122aSAlex Deucher }
63621a8122aSAlex Deucher 
637da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work)
638da321c8aSAlex Deucher {
639da321c8aSAlex Deucher 	struct radeon_device *rdev =
640da321c8aSAlex Deucher 		container_of(work, struct radeon_device,
641da321c8aSAlex Deucher 			     pm.dpm.thermal.work);
642da321c8aSAlex Deucher 	/* switch to the thermal state */
643da321c8aSAlex Deucher 	enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
644da321c8aSAlex Deucher 
645da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
646da321c8aSAlex Deucher 		return;
647da321c8aSAlex Deucher 
648da321c8aSAlex Deucher 	if (rdev->asic->pm.get_temperature) {
649da321c8aSAlex Deucher 		int temp = radeon_get_temperature(rdev);
650da321c8aSAlex Deucher 
651da321c8aSAlex Deucher 		if (temp < rdev->pm.dpm.thermal.min_temp)
652da321c8aSAlex Deucher 			/* switch back the user state */
653da321c8aSAlex Deucher 			dpm_state = rdev->pm.dpm.user_state;
654da321c8aSAlex Deucher 	} else {
655da321c8aSAlex Deucher 		if (rdev->pm.dpm.thermal.high_to_low)
656da321c8aSAlex Deucher 			/* switch back the user state */
657da321c8aSAlex Deucher 			dpm_state = rdev->pm.dpm.user_state;
658da321c8aSAlex Deucher 	}
65960320347SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
66060320347SAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
66160320347SAlex Deucher 		rdev->pm.dpm.thermal_active = true;
66260320347SAlex Deucher 	else
66360320347SAlex Deucher 		rdev->pm.dpm.thermal_active = false;
66460320347SAlex Deucher 	rdev->pm.dpm.state = dpm_state;
66560320347SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
66660320347SAlex Deucher 
66760320347SAlex Deucher 	radeon_pm_compute_clocks(rdev);
668da321c8aSAlex Deucher }
669da321c8aSAlex Deucher 
670da321c8aSAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
671da321c8aSAlex Deucher 						     enum radeon_pm_state_type dpm_state)
672da321c8aSAlex Deucher {
673da321c8aSAlex Deucher 	int i;
674da321c8aSAlex Deucher 	struct radeon_ps *ps;
675da321c8aSAlex Deucher 	u32 ui_class;
67648783069SAlex Deucher 	bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
67748783069SAlex Deucher 		true : false;
67848783069SAlex Deucher 
67948783069SAlex Deucher 	/* check if the vblank period is too short to adjust the mclk */
68048783069SAlex Deucher 	if (single_display && rdev->asic->dpm.vblank_too_short) {
68148783069SAlex Deucher 		if (radeon_dpm_vblank_too_short(rdev))
68248783069SAlex Deucher 			single_display = false;
68348783069SAlex Deucher 	}
684da321c8aSAlex Deucher 
685edcaa5b1SAlex Deucher 	/* certain older asics have a separare 3D performance state,
686edcaa5b1SAlex Deucher 	 * so try that first if the user selected performance
687edcaa5b1SAlex Deucher 	 */
688edcaa5b1SAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
689edcaa5b1SAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
690da321c8aSAlex Deucher 	/* balanced states don't exist at the moment */
691da321c8aSAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_BALANCED)
692da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
693da321c8aSAlex Deucher 
694edcaa5b1SAlex Deucher restart_search:
695da321c8aSAlex Deucher 	/* Pick the best power state based on current conditions */
696da321c8aSAlex Deucher 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
697da321c8aSAlex Deucher 		ps = &rdev->pm.dpm.ps[i];
698da321c8aSAlex Deucher 		ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
699da321c8aSAlex Deucher 		switch (dpm_state) {
700da321c8aSAlex Deucher 		/* user states */
701da321c8aSAlex Deucher 		case POWER_STATE_TYPE_BATTERY:
702da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
703da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
70448783069SAlex Deucher 					if (single_display)
705da321c8aSAlex Deucher 						return ps;
706da321c8aSAlex Deucher 				} else
707da321c8aSAlex Deucher 					return ps;
708da321c8aSAlex Deucher 			}
709da321c8aSAlex Deucher 			break;
710da321c8aSAlex Deucher 		case POWER_STATE_TYPE_BALANCED:
711da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
712da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
71348783069SAlex Deucher 					if (single_display)
714da321c8aSAlex Deucher 						return ps;
715da321c8aSAlex Deucher 				} else
716da321c8aSAlex Deucher 					return ps;
717da321c8aSAlex Deucher 			}
718da321c8aSAlex Deucher 			break;
719da321c8aSAlex Deucher 		case POWER_STATE_TYPE_PERFORMANCE:
720da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
721da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
72248783069SAlex Deucher 					if (single_display)
723da321c8aSAlex Deucher 						return ps;
724da321c8aSAlex Deucher 				} else
725da321c8aSAlex Deucher 					return ps;
726da321c8aSAlex Deucher 			}
727da321c8aSAlex Deucher 			break;
728da321c8aSAlex Deucher 		/* internal states */
729da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD:
730d4d3278cSAlex Deucher 			if (rdev->pm.dpm.uvd_ps)
731da321c8aSAlex Deucher 				return rdev->pm.dpm.uvd_ps;
732d4d3278cSAlex Deucher 			else
733d4d3278cSAlex Deucher 				break;
734da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_SD:
735da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
736da321c8aSAlex Deucher 				return ps;
737da321c8aSAlex Deucher 			break;
738da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_HD:
739da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
740da321c8aSAlex Deucher 				return ps;
741da321c8aSAlex Deucher 			break;
742da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
743da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
744da321c8aSAlex Deucher 				return ps;
745da321c8aSAlex Deucher 			break;
746da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
747da321c8aSAlex Deucher 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
748da321c8aSAlex Deucher 				return ps;
749da321c8aSAlex Deucher 			break;
750da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_BOOT:
751da321c8aSAlex Deucher 			return rdev->pm.dpm.boot_ps;
752da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_THERMAL:
753da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
754da321c8aSAlex Deucher 				return ps;
755da321c8aSAlex Deucher 			break;
756da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_ACPI:
757da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
758da321c8aSAlex Deucher 				return ps;
759da321c8aSAlex Deucher 			break;
760da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_ULV:
761da321c8aSAlex Deucher 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
762da321c8aSAlex Deucher 				return ps;
763da321c8aSAlex Deucher 			break;
764edcaa5b1SAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_3DPERF:
765edcaa5b1SAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
766edcaa5b1SAlex Deucher 				return ps;
767edcaa5b1SAlex Deucher 			break;
768da321c8aSAlex Deucher 		default:
769da321c8aSAlex Deucher 			break;
770da321c8aSAlex Deucher 		}
771da321c8aSAlex Deucher 	}
772da321c8aSAlex Deucher 	/* use a fallback state if we didn't match */
773da321c8aSAlex Deucher 	switch (dpm_state) {
774da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_SD:
775ce3537d5SAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
776ce3537d5SAlex Deucher 		goto restart_search;
777da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD:
778da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
779da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
780d4d3278cSAlex Deucher 		if (rdev->pm.dpm.uvd_ps) {
781da321c8aSAlex Deucher 			return rdev->pm.dpm.uvd_ps;
782d4d3278cSAlex Deucher 		} else {
783d4d3278cSAlex Deucher 			dpm_state = POWER_STATE_TYPE_PERFORMANCE;
784d4d3278cSAlex Deucher 			goto restart_search;
785d4d3278cSAlex Deucher 		}
786da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_THERMAL:
787da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
788da321c8aSAlex Deucher 		goto restart_search;
789da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_ACPI:
790da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_BATTERY;
791da321c8aSAlex Deucher 		goto restart_search;
792da321c8aSAlex Deucher 	case POWER_STATE_TYPE_BATTERY:
793edcaa5b1SAlex Deucher 	case POWER_STATE_TYPE_BALANCED:
794edcaa5b1SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_3DPERF:
795da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
796da321c8aSAlex Deucher 		goto restart_search;
797da321c8aSAlex Deucher 	default:
798da321c8aSAlex Deucher 		break;
799da321c8aSAlex Deucher 	}
800da321c8aSAlex Deucher 
801da321c8aSAlex Deucher 	return NULL;
802da321c8aSAlex Deucher }
803da321c8aSAlex Deucher 
804da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
805da321c8aSAlex Deucher {
806da321c8aSAlex Deucher 	int i;
807da321c8aSAlex Deucher 	struct radeon_ps *ps;
808da321c8aSAlex Deucher 	enum radeon_pm_state_type dpm_state;
80984dd1928SAlex Deucher 	int ret;
810da321c8aSAlex Deucher 
811da321c8aSAlex Deucher 	/* if dpm init failed */
812da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
813da321c8aSAlex Deucher 		return;
814da321c8aSAlex Deucher 
815da321c8aSAlex Deucher 	if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
816da321c8aSAlex Deucher 		/* add other state override checks here */
8178a227555SAlex Deucher 		if ((!rdev->pm.dpm.thermal_active) &&
8188a227555SAlex Deucher 		    (!rdev->pm.dpm.uvd_active))
819da321c8aSAlex Deucher 			rdev->pm.dpm.state = rdev->pm.dpm.user_state;
820da321c8aSAlex Deucher 	}
821da321c8aSAlex Deucher 	dpm_state = rdev->pm.dpm.state;
822da321c8aSAlex Deucher 
823da321c8aSAlex Deucher 	ps = radeon_dpm_pick_power_state(rdev, dpm_state);
824da321c8aSAlex Deucher 	if (ps)
82589c9bc56SAlex Deucher 		rdev->pm.dpm.requested_ps = ps;
826da321c8aSAlex Deucher 	else
827da321c8aSAlex Deucher 		return;
828da321c8aSAlex Deucher 
829d22b7e40SAlex Deucher 	/* no need to reprogram if nothing changed unless we are on BTC+ */
830da321c8aSAlex Deucher 	if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
831d22b7e40SAlex Deucher 		if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
832d22b7e40SAlex Deucher 			/* for pre-BTC and APUs if the num crtcs changed but state is the same,
833d22b7e40SAlex Deucher 			 * all we need to do is update the display configuration.
834d22b7e40SAlex Deucher 			 */
835da321c8aSAlex Deucher 			if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
836d22b7e40SAlex Deucher 				/* update display watermarks based on new power state */
837da321c8aSAlex Deucher 				radeon_bandwidth_update(rdev);
838da321c8aSAlex Deucher 				/* update displays */
839da321c8aSAlex Deucher 				radeon_dpm_display_configuration_changed(rdev);
840da321c8aSAlex Deucher 				rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
841da321c8aSAlex Deucher 				rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
842da321c8aSAlex Deucher 			}
843da321c8aSAlex Deucher 			return;
844d22b7e40SAlex Deucher 		} else {
845d22b7e40SAlex Deucher 			/* for BTC+ if the num crtcs hasn't changed and state is the same,
846d22b7e40SAlex Deucher 			 * nothing to do, if the num crtcs is > 1 and state is the same,
847d22b7e40SAlex Deucher 			 * update display configuration.
848d22b7e40SAlex Deucher 			 */
849d22b7e40SAlex Deucher 			if (rdev->pm.dpm.new_active_crtcs ==
850d22b7e40SAlex Deucher 			    rdev->pm.dpm.current_active_crtcs) {
851d22b7e40SAlex Deucher 				return;
852d22b7e40SAlex Deucher 			} else {
853d22b7e40SAlex Deucher 				if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
854d22b7e40SAlex Deucher 				    (rdev->pm.dpm.new_active_crtc_count > 1)) {
855d22b7e40SAlex Deucher 					/* update display watermarks based on new power state */
856d22b7e40SAlex Deucher 					radeon_bandwidth_update(rdev);
857d22b7e40SAlex Deucher 					/* update displays */
858d22b7e40SAlex Deucher 					radeon_dpm_display_configuration_changed(rdev);
859d22b7e40SAlex Deucher 					rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
860d22b7e40SAlex Deucher 					rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
861d22b7e40SAlex Deucher 					return;
862d22b7e40SAlex Deucher 				}
863d22b7e40SAlex Deucher 			}
864d22b7e40SAlex Deucher 		}
865da321c8aSAlex Deucher 	}
866da321c8aSAlex Deucher 
867033a37dfSAlex Deucher 	if (radeon_dpm == 1) {
868da321c8aSAlex Deucher 		printk("switching from power state:\n");
869da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
870da321c8aSAlex Deucher 		printk("switching to power state:\n");
871da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
872033a37dfSAlex Deucher 	}
873da321c8aSAlex Deucher 	mutex_lock(&rdev->ddev->struct_mutex);
874da321c8aSAlex Deucher 	down_write(&rdev->pm.mclk_lock);
875da321c8aSAlex Deucher 	mutex_lock(&rdev->ring_lock);
876da321c8aSAlex Deucher 
87784dd1928SAlex Deucher 	ret = radeon_dpm_pre_set_power_state(rdev);
87884dd1928SAlex Deucher 	if (ret)
87984dd1928SAlex Deucher 		goto done;
88084dd1928SAlex Deucher 
881da321c8aSAlex Deucher 	/* update display watermarks based on new power state */
882da321c8aSAlex Deucher 	radeon_bandwidth_update(rdev);
883da321c8aSAlex Deucher 	/* update displays */
884da321c8aSAlex Deucher 	radeon_dpm_display_configuration_changed(rdev);
885da321c8aSAlex Deucher 
886da321c8aSAlex Deucher 	rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
887da321c8aSAlex Deucher 	rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
888da321c8aSAlex Deucher 
889da321c8aSAlex Deucher 	/* wait for the rings to drain */
890da321c8aSAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
891da321c8aSAlex Deucher 		struct radeon_ring *ring = &rdev->ring[i];
892da321c8aSAlex Deucher 		if (ring->ready)
893da321c8aSAlex Deucher 			radeon_fence_wait_empty_locked(rdev, i);
894da321c8aSAlex Deucher 	}
895da321c8aSAlex Deucher 
896da321c8aSAlex Deucher 	/* program the new power state */
897da321c8aSAlex Deucher 	radeon_dpm_set_power_state(rdev);
898da321c8aSAlex Deucher 
899da321c8aSAlex Deucher 	/* update current power state */
900da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
901da321c8aSAlex Deucher 
90284dd1928SAlex Deucher 	radeon_dpm_post_set_power_state(rdev);
90384dd1928SAlex Deucher 
9041cd8b21aSAlex Deucher 	if (rdev->asic->dpm.force_performance_level) {
90514ac88afSAlex Deucher 		if (rdev->pm.dpm.thermal_active) {
90614ac88afSAlex Deucher 			enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
90760320347SAlex Deucher 			/* force low perf level for thermal */
90860320347SAlex Deucher 			radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
90914ac88afSAlex Deucher 			/* save the user's level */
91014ac88afSAlex Deucher 			rdev->pm.dpm.forced_level = level;
91114ac88afSAlex Deucher 		} else {
91214ac88afSAlex Deucher 			/* otherwise, user selected level */
91314ac88afSAlex Deucher 			radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
91414ac88afSAlex Deucher 		}
91560320347SAlex Deucher 	}
91660320347SAlex Deucher 
91784dd1928SAlex Deucher done:
918da321c8aSAlex Deucher 	mutex_unlock(&rdev->ring_lock);
919da321c8aSAlex Deucher 	up_write(&rdev->pm.mclk_lock);
920da321c8aSAlex Deucher 	mutex_unlock(&rdev->ddev->struct_mutex);
921da321c8aSAlex Deucher }
922da321c8aSAlex Deucher 
923ce3537d5SAlex Deucher void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
924ce3537d5SAlex Deucher {
925ce3537d5SAlex Deucher 	enum radeon_pm_state_type dpm_state;
926ce3537d5SAlex Deucher 
9279e9d9762SAlex Deucher 	if (rdev->asic->dpm.powergate_uvd) {
9289e9d9762SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
9299e9d9762SAlex Deucher 		/* enable/disable UVD */
9309e9d9762SAlex Deucher 		radeon_dpm_powergate_uvd(rdev, !enable);
9319e9d9762SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
9329e9d9762SAlex Deucher 	} else {
933ce3537d5SAlex Deucher 		if (enable) {
934ce3537d5SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
935ce3537d5SAlex Deucher 			rdev->pm.dpm.uvd_active = true;
936dca5086aSAlex Deucher 			/* disable this for now */
937dca5086aSAlex Deucher #if 0
938ce3537d5SAlex Deucher 			if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
939ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
940ce3537d5SAlex Deucher 			else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
941ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
942ce3537d5SAlex Deucher 			else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
943ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
944ce3537d5SAlex Deucher 			else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
945ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
946ce3537d5SAlex Deucher 			else
947dca5086aSAlex Deucher #endif
948ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
949ce3537d5SAlex Deucher 			rdev->pm.dpm.state = dpm_state;
950ce3537d5SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
951ce3537d5SAlex Deucher 		} else {
952ce3537d5SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
953ce3537d5SAlex Deucher 			rdev->pm.dpm.uvd_active = false;
954ce3537d5SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
955ce3537d5SAlex Deucher 		}
956ce3537d5SAlex Deucher 
957ce3537d5SAlex Deucher 		radeon_pm_compute_clocks(rdev);
958ce3537d5SAlex Deucher 	}
9599e9d9762SAlex Deucher }
960ce3537d5SAlex Deucher 
961da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev)
962ce8f5370SAlex Deucher {
963ce8f5370SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
9643f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
9653f53eb6fSRafael J. Wysocki 		if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
9663f53eb6fSRafael J. Wysocki 			rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
9673f53eb6fSRafael J. Wysocki 	}
968ce8f5370SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
96932c87fcaSTejun Heo 
97032c87fcaSTejun Heo 	cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
971ce8f5370SAlex Deucher }
972ce8f5370SAlex Deucher 
973da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
974da321c8aSAlex Deucher {
975da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
976da321c8aSAlex Deucher 	/* disable dpm */
977da321c8aSAlex Deucher 	radeon_dpm_disable(rdev);
978da321c8aSAlex Deucher 	/* reset the power state */
979da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
980da321c8aSAlex Deucher 	rdev->pm.dpm_enabled = false;
981da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
982da321c8aSAlex Deucher }
983da321c8aSAlex Deucher 
984da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev)
985da321c8aSAlex Deucher {
986da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
987da321c8aSAlex Deucher 		radeon_pm_suspend_dpm(rdev);
988da321c8aSAlex Deucher 	else
989da321c8aSAlex Deucher 		radeon_pm_suspend_old(rdev);
990da321c8aSAlex Deucher }
991da321c8aSAlex Deucher 
992da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev)
993ce8f5370SAlex Deucher {
994ed18a360SAlex Deucher 	/* set up the default clocks if the MC ucode is loaded */
9952e3b3b10SAlex Deucher 	if ((rdev->family >= CHIP_BARTS) &&
99636099186SAlex Deucher 	    (rdev->family <= CHIP_CAYMAN) &&
9972e3b3b10SAlex Deucher 	    rdev->mc_fw) {
998ed18a360SAlex Deucher 		if (rdev->pm.default_vddc)
9998a83ec5eSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
10008a83ec5eSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDC);
10012feea49aSAlex Deucher 		if (rdev->pm.default_vddci)
10022feea49aSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
10032feea49aSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
1004ed18a360SAlex Deucher 		if (rdev->pm.default_sclk)
1005ed18a360SAlex Deucher 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1006ed18a360SAlex Deucher 		if (rdev->pm.default_mclk)
1007ed18a360SAlex Deucher 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1008ed18a360SAlex Deucher 	}
1009f8ed8b4cSAlex Deucher 	/* asic init will reset the default power state */
1010f8ed8b4cSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1011f8ed8b4cSAlex Deucher 	rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
1012f8ed8b4cSAlex Deucher 	rdev->pm.current_clock_mode_index = 0;
10139ace9f7bSAlex Deucher 	rdev->pm.current_sclk = rdev->pm.default_sclk;
10149ace9f7bSAlex Deucher 	rdev->pm.current_mclk = rdev->pm.default_mclk;
10154d60173fSAlex Deucher 	rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
10162feea49aSAlex Deucher 	rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
10173f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM
10183f53eb6fSRafael J. Wysocki 	    && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
10193f53eb6fSRafael J. Wysocki 		rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
102032c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
10213f53eb6fSRafael J. Wysocki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
10223f53eb6fSRafael J. Wysocki 	}
1023f8ed8b4cSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1024ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
1025d0d6cb81SRafał Miłecki }
1026d0d6cb81SRafał Miłecki 
1027da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev)
10287433874eSRafał Miłecki {
102926481fb1SDave Airlie 	int ret;
10300d18abedSDan Carpenter 
1031da321c8aSAlex Deucher 	/* asic init will reset to the boot state */
1032da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1033da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1034da321c8aSAlex Deucher 	radeon_dpm_setup_asic(rdev);
1035da321c8aSAlex Deucher 	ret = radeon_dpm_enable(rdev);
1036da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1037da321c8aSAlex Deucher 	if (ret) {
1038da321c8aSAlex Deucher 		DRM_ERROR("radeon: dpm resume failed\n");
1039da321c8aSAlex Deucher 		if ((rdev->family >= CHIP_BARTS) &&
104036099186SAlex Deucher 		    (rdev->family <= CHIP_CAYMAN) &&
1041da321c8aSAlex Deucher 		    rdev->mc_fw) {
1042da321c8aSAlex Deucher 			if (rdev->pm.default_vddc)
1043da321c8aSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1044da321c8aSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDC);
1045da321c8aSAlex Deucher 			if (rdev->pm.default_vddci)
1046da321c8aSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1047da321c8aSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
1048da321c8aSAlex Deucher 			if (rdev->pm.default_sclk)
1049da321c8aSAlex Deucher 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1050da321c8aSAlex Deucher 			if (rdev->pm.default_mclk)
1051da321c8aSAlex Deucher 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1052da321c8aSAlex Deucher 		}
1053da321c8aSAlex Deucher 	} else {
1054da321c8aSAlex Deucher 		rdev->pm.dpm_enabled = true;
1055da321c8aSAlex Deucher 		radeon_pm_compute_clocks(rdev);
1056da321c8aSAlex Deucher 	}
1057da321c8aSAlex Deucher }
1058da321c8aSAlex Deucher 
1059da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev)
1060da321c8aSAlex Deucher {
1061da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1062da321c8aSAlex Deucher 		radeon_pm_resume_dpm(rdev);
1063da321c8aSAlex Deucher 	else
1064da321c8aSAlex Deucher 		radeon_pm_resume_old(rdev);
1065da321c8aSAlex Deucher }
1066da321c8aSAlex Deucher 
1067da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev)
1068da321c8aSAlex Deucher {
1069da321c8aSAlex Deucher 	int ret;
1070da321c8aSAlex Deucher 
1071f8ed8b4cSAlex Deucher 	rdev->pm.profile = PM_PROFILE_DEFAULT;
1072ce8f5370SAlex Deucher 	rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1073ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1074ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
1075ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
10769ace9f7bSAlex Deucher 	rdev->pm.default_sclk = rdev->clock.default_sclk;
10779ace9f7bSAlex Deucher 	rdev->pm.default_mclk = rdev->clock.default_mclk;
1078f8ed8b4cSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
1079f8ed8b4cSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
108021a8122aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1081c913e23aSRafał Miłecki 
108256278a8eSAlex Deucher 	if (rdev->bios) {
108356278a8eSAlex Deucher 		if (rdev->is_atom_bios)
108456278a8eSAlex Deucher 			radeon_atombios_get_power_modes(rdev);
108556278a8eSAlex Deucher 		else
108656278a8eSAlex Deucher 			radeon_combios_get_power_modes(rdev);
1087f712d0c7SRafał Miłecki 		radeon_pm_print_states(rdev);
1088ce8f5370SAlex Deucher 		radeon_pm_init_profile(rdev);
1089ed18a360SAlex Deucher 		/* set up the default clocks if the MC ucode is loaded */
10902e3b3b10SAlex Deucher 		if ((rdev->family >= CHIP_BARTS) &&
109136099186SAlex Deucher 		    (rdev->family <= CHIP_CAYMAN) &&
10922e3b3b10SAlex Deucher 		    rdev->mc_fw) {
1093ed18a360SAlex Deucher 			if (rdev->pm.default_vddc)
10948a83ec5eSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
10958a83ec5eSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDC);
10964639dd21SAlex Deucher 			if (rdev->pm.default_vddci)
10974639dd21SAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
10984639dd21SAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
1099ed18a360SAlex Deucher 			if (rdev->pm.default_sclk)
1100ed18a360SAlex Deucher 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1101ed18a360SAlex Deucher 			if (rdev->pm.default_mclk)
1102ed18a360SAlex Deucher 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1103ed18a360SAlex Deucher 		}
110456278a8eSAlex Deucher 	}
110556278a8eSAlex Deucher 
110621a8122aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
11070d18abedSDan Carpenter 	ret = radeon_hwmon_init(rdev);
11080d18abedSDan Carpenter 	if (ret)
11090d18abedSDan Carpenter 		return ret;
111032c87fcaSTejun Heo 
111132c87fcaSTejun Heo 	INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
111232c87fcaSTejun Heo 
1113ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1114ce8f5370SAlex Deucher 		/* where's the best place to put these? */
111526481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_profile);
111626481fb1SDave Airlie 		if (ret)
111726481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power profile\n");
111826481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_method);
111926481fb1SDave Airlie 		if (ret)
112026481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power method\n");
1121ce8f5370SAlex Deucher 
11227433874eSRafał Miłecki 		if (radeon_debugfs_pm_init(rdev)) {
1123c142c3e5SRafał Miłecki 			DRM_ERROR("Failed to register debugfs file for PM!\n");
11247433874eSRafał Miłecki 		}
11257433874eSRafał Miłecki 
1126c913e23aSRafał Miłecki 		DRM_INFO("radeon: power management initialized\n");
1127ce8f5370SAlex Deucher 	}
1128c913e23aSRafał Miłecki 
11297433874eSRafał Miłecki 	return 0;
11307433874eSRafał Miłecki }
11317433874eSRafał Miłecki 
1132da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1133da321c8aSAlex Deucher {
1134da321c8aSAlex Deucher 	int i;
1135da321c8aSAlex Deucher 
1136da321c8aSAlex Deucher 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1137da321c8aSAlex Deucher 		printk("== power state %d ==\n", i);
1138da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1139da321c8aSAlex Deucher 	}
1140da321c8aSAlex Deucher }
1141da321c8aSAlex Deucher 
1142da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev)
1143da321c8aSAlex Deucher {
1144da321c8aSAlex Deucher 	int ret;
1145da321c8aSAlex Deucher 
11461cd8b21aSAlex Deucher 	/* default to balanced state */
1147edcaa5b1SAlex Deucher 	rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1148edcaa5b1SAlex Deucher 	rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
11491cd8b21aSAlex Deucher 	rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
1150da321c8aSAlex Deucher 	rdev->pm.default_sclk = rdev->clock.default_sclk;
1151da321c8aSAlex Deucher 	rdev->pm.default_mclk = rdev->clock.default_mclk;
1152da321c8aSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
1153da321c8aSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
1154da321c8aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1155da321c8aSAlex Deucher 
1156da321c8aSAlex Deucher 	if (rdev->bios && rdev->is_atom_bios)
1157da321c8aSAlex Deucher 		radeon_atombios_get_power_modes(rdev);
1158da321c8aSAlex Deucher 	else
1159da321c8aSAlex Deucher 		return -EINVAL;
1160da321c8aSAlex Deucher 
1161da321c8aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
1162da321c8aSAlex Deucher 	ret = radeon_hwmon_init(rdev);
1163da321c8aSAlex Deucher 	if (ret)
1164da321c8aSAlex Deucher 		return ret;
1165da321c8aSAlex Deucher 
1166da321c8aSAlex Deucher 	INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1167da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1168da321c8aSAlex Deucher 	radeon_dpm_init(rdev);
1169da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1170033a37dfSAlex Deucher 	if (radeon_dpm == 1)
1171da321c8aSAlex Deucher 		radeon_dpm_print_power_states(rdev);
1172da321c8aSAlex Deucher 	radeon_dpm_setup_asic(rdev);
1173da321c8aSAlex Deucher 	ret = radeon_dpm_enable(rdev);
1174da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1175da321c8aSAlex Deucher 	if (ret) {
1176da321c8aSAlex Deucher 		rdev->pm.dpm_enabled = false;
1177da321c8aSAlex Deucher 		if ((rdev->family >= CHIP_BARTS) &&
117836099186SAlex Deucher 		    (rdev->family <= CHIP_CAYMAN) &&
1179da321c8aSAlex Deucher 		    rdev->mc_fw) {
1180da321c8aSAlex Deucher 			if (rdev->pm.default_vddc)
1181da321c8aSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1182da321c8aSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDC);
1183da321c8aSAlex Deucher 			if (rdev->pm.default_vddci)
1184da321c8aSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1185da321c8aSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
1186da321c8aSAlex Deucher 			if (rdev->pm.default_sclk)
1187da321c8aSAlex Deucher 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1188da321c8aSAlex Deucher 			if (rdev->pm.default_mclk)
1189da321c8aSAlex Deucher 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1190da321c8aSAlex Deucher 		}
1191da321c8aSAlex Deucher 		DRM_ERROR("radeon: dpm initialization failed\n");
1192da321c8aSAlex Deucher 		return ret;
1193da321c8aSAlex Deucher 	}
1194da321c8aSAlex Deucher 	rdev->pm.dpm_enabled = true;
1195da321c8aSAlex Deucher 	radeon_pm_compute_clocks(rdev);
1196da321c8aSAlex Deucher 
1197da321c8aSAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1198da321c8aSAlex Deucher 		ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
1199da321c8aSAlex Deucher 		if (ret)
1200da321c8aSAlex Deucher 			DRM_ERROR("failed to create device file for dpm state\n");
120170d01a5eSAlex Deucher 		ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
120270d01a5eSAlex Deucher 		if (ret)
120370d01a5eSAlex Deucher 			DRM_ERROR("failed to create device file for dpm state\n");
1204da321c8aSAlex Deucher 		/* XXX: these are noops for dpm but are here for backwards compat */
1205da321c8aSAlex Deucher 		ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1206da321c8aSAlex Deucher 		if (ret)
1207da321c8aSAlex Deucher 			DRM_ERROR("failed to create device file for power profile\n");
1208da321c8aSAlex Deucher 		ret = device_create_file(rdev->dev, &dev_attr_power_method);
1209da321c8aSAlex Deucher 		if (ret)
1210da321c8aSAlex Deucher 			DRM_ERROR("failed to create device file for power method\n");
12111316b792SAlex Deucher 
12121316b792SAlex Deucher 		if (radeon_debugfs_pm_init(rdev)) {
12131316b792SAlex Deucher 			DRM_ERROR("Failed to register debugfs file for dpm!\n");
12141316b792SAlex Deucher 		}
12151316b792SAlex Deucher 
1216da321c8aSAlex Deucher 		DRM_INFO("radeon: dpm initialized\n");
1217da321c8aSAlex Deucher 	}
1218da321c8aSAlex Deucher 
1219da321c8aSAlex Deucher 	return 0;
1220da321c8aSAlex Deucher }
1221da321c8aSAlex Deucher 
1222da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev)
1223da321c8aSAlex Deucher {
1224da321c8aSAlex Deucher 	/* enable dpm on rv6xx+ */
1225da321c8aSAlex Deucher 	switch (rdev->family) {
12264a6369e9SAlex Deucher 	case CHIP_RV610:
12274a6369e9SAlex Deucher 	case CHIP_RV630:
12284a6369e9SAlex Deucher 	case CHIP_RV620:
12294a6369e9SAlex Deucher 	case CHIP_RV635:
12304a6369e9SAlex Deucher 	case CHIP_RV670:
12319d67006eSAlex Deucher 	case CHIP_RS780:
12329d67006eSAlex Deucher 	case CHIP_RS880:
123369e0b57aSAlex Deucher 	case CHIP_CAYMAN:
1234cc8dbbb4SAlex Deucher 	case CHIP_BONAIRE:
123541a524abSAlex Deucher 	case CHIP_KABINI:
123641a524abSAlex Deucher 	case CHIP_KAVERI:
12372d40038dSAlex Deucher 	case CHIP_HAWAII:
12388a53fa23SAlex Deucher 		/* DPM requires the RLC, RV770+ dGPU requires SMC */
1239761bfb99SAlex Deucher 		if (!rdev->rlc_fw)
1240761bfb99SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
12418a53fa23SAlex Deucher 		else if ((rdev->family >= CHIP_RV770) &&
12428a53fa23SAlex Deucher 			 (!(rdev->flags & RADEON_IS_IGP)) &&
12438a53fa23SAlex Deucher 			 (!rdev->smc_fw))
12448a53fa23SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
1245761bfb99SAlex Deucher 		else if (radeon_dpm == 1)
12469d67006eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_DPM;
12479d67006eSAlex Deucher 		else
12489d67006eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
12499d67006eSAlex Deucher 		break;
1250ab70b1ddSAlex Deucher 	case CHIP_RV770:
1251ab70b1ddSAlex Deucher 	case CHIP_RV730:
1252ab70b1ddSAlex Deucher 	case CHIP_RV710:
1253ab70b1ddSAlex Deucher 	case CHIP_RV740:
125459f7a2f2SAlex Deucher 	case CHIP_CEDAR:
125559f7a2f2SAlex Deucher 	case CHIP_REDWOOD:
125659f7a2f2SAlex Deucher 	case CHIP_JUNIPER:
125759f7a2f2SAlex Deucher 	case CHIP_CYPRESS:
125859f7a2f2SAlex Deucher 	case CHIP_HEMLOCK:
12595a16f761SAlex Deucher 	case CHIP_PALM:
12605a16f761SAlex Deucher 	case CHIP_SUMO:
12615a16f761SAlex Deucher 	case CHIP_SUMO2:
126256684ec5SAlex Deucher 	case CHIP_BARTS:
126356684ec5SAlex Deucher 	case CHIP_TURKS:
126456684ec5SAlex Deucher 	case CHIP_CAICOS:
12653a118989SAlex Deucher 	case CHIP_ARUBA:
126668bc7785SAlex Deucher 	case CHIP_TAHITI:
126768bc7785SAlex Deucher 	case CHIP_PITCAIRN:
126868bc7785SAlex Deucher 	case CHIP_VERDE:
126968bc7785SAlex Deucher 	case CHIP_OLAND:
127068bc7785SAlex Deucher 	case CHIP_HAINAN:
12715a16f761SAlex Deucher 		/* DPM requires the RLC, RV770+ dGPU requires SMC */
12725a16f761SAlex Deucher 		if (!rdev->rlc_fw)
12735a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
12745a16f761SAlex Deucher 		else if ((rdev->family >= CHIP_RV770) &&
12755a16f761SAlex Deucher 			 (!(rdev->flags & RADEON_IS_IGP)) &&
12765a16f761SAlex Deucher 			 (!rdev->smc_fw))
12775a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
12785a16f761SAlex Deucher 		else if (radeon_dpm == 0)
12795a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
12805a16f761SAlex Deucher 		else
12815a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_DPM;
12825a16f761SAlex Deucher 		break;
1283da321c8aSAlex Deucher 	default:
1284da321c8aSAlex Deucher 		/* default to profile method */
1285da321c8aSAlex Deucher 		rdev->pm.pm_method = PM_METHOD_PROFILE;
1286da321c8aSAlex Deucher 		break;
1287da321c8aSAlex Deucher 	}
1288da321c8aSAlex Deucher 
1289da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1290da321c8aSAlex Deucher 		return radeon_pm_init_dpm(rdev);
1291da321c8aSAlex Deucher 	else
1292da321c8aSAlex Deucher 		return radeon_pm_init_old(rdev);
1293da321c8aSAlex Deucher }
1294da321c8aSAlex Deucher 
1295da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev)
129629fb52caSAlex Deucher {
1297ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1298a424816fSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
1299ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1300ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
1301ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
1302ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
1303ce8f5370SAlex Deucher 		} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1304ce8f5370SAlex Deucher 			/* reset default clocks */
1305ce8f5370SAlex Deucher 			rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1306ce8f5370SAlex Deucher 			rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1307ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
130858e21dffSAlex Deucher 		}
1309ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
131032c87fcaSTejun Heo 
131132c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
131258e21dffSAlex Deucher 
1313ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1314ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
1315ce8f5370SAlex Deucher 	}
1316a424816fSAlex Deucher 
13170975b162SAlex Deucher 	if (rdev->pm.power_state)
13180975b162SAlex Deucher 		kfree(rdev->pm.power_state);
131929fb52caSAlex Deucher }
132029fb52caSAlex Deucher 
1321da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1322da321c8aSAlex Deucher {
1323da321c8aSAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1324da321c8aSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
1325da321c8aSAlex Deucher 		radeon_dpm_disable(rdev);
1326da321c8aSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
1327da321c8aSAlex Deucher 
1328da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
132970d01a5eSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1330da321c8aSAlex Deucher 		/* XXX backwards compat */
1331da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1332da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
1333da321c8aSAlex Deucher 	}
1334da321c8aSAlex Deucher 	radeon_dpm_fini(rdev);
1335da321c8aSAlex Deucher 
1336da321c8aSAlex Deucher 	if (rdev->pm.power_state)
1337da321c8aSAlex Deucher 		kfree(rdev->pm.power_state);
1338da321c8aSAlex Deucher }
1339da321c8aSAlex Deucher 
1340da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev)
1341da321c8aSAlex Deucher {
1342da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1343da321c8aSAlex Deucher 		radeon_pm_fini_dpm(rdev);
1344da321c8aSAlex Deucher 	else
1345da321c8aSAlex Deucher 		radeon_pm_fini_old(rdev);
1346da321c8aSAlex Deucher }
1347da321c8aSAlex Deucher 
1348da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
1349c913e23aSRafał Miłecki {
1350c913e23aSRafał Miłecki 	struct drm_device *ddev = rdev->ddev;
1351a48b9b4eSAlex Deucher 	struct drm_crtc *crtc;
1352c913e23aSRafał Miłecki 	struct radeon_crtc *radeon_crtc;
1353c913e23aSRafał Miłecki 
1354ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states < 2)
1355ce8f5370SAlex Deucher 		return;
1356ce8f5370SAlex Deucher 
1357c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
1358c913e23aSRafał Miłecki 
1359c913e23aSRafał Miłecki 	rdev->pm.active_crtcs = 0;
1360a48b9b4eSAlex Deucher 	rdev->pm.active_crtc_count = 0;
1361a48b9b4eSAlex Deucher 	list_for_each_entry(crtc,
1362a48b9b4eSAlex Deucher 		&ddev->mode_config.crtc_list, head) {
1363a48b9b4eSAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
1364a48b9b4eSAlex Deucher 		if (radeon_crtc->enabled) {
1365c913e23aSRafał Miłecki 			rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
1366a48b9b4eSAlex Deucher 			rdev->pm.active_crtc_count++;
1367c913e23aSRafał Miłecki 		}
1368c913e23aSRafał Miłecki 	}
1369c913e23aSRafał Miłecki 
1370ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1371ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
1372ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
1373ce8f5370SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1374ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1375a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
1376ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1377ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1378c913e23aSRafał Miłecki 
1379ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1380ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1381ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1382ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1383c913e23aSRafał Miłecki 
1384d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
1385c913e23aSRafał Miłecki 				}
1386a48b9b4eSAlex Deucher 			} else if (rdev->pm.active_crtc_count == 1) {
1387c913e23aSRafał Miłecki 				/* TODO: Increase clocks if needed for current mode */
1388c913e23aSRafał Miłecki 
1389ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1390ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1391ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1392ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1393ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1394c913e23aSRafał Miłecki 
139532c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1396c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1397ce8f5370SAlex Deucher 				} else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1398ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
139932c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1400c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1401d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
1402c913e23aSRafał Miłecki 				}
1403a48b9b4eSAlex Deucher 			} else { /* count == 0 */
1404ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1405ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1406c913e23aSRafał Miłecki 
1407ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1408ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1409ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1410ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1411ce8f5370SAlex Deucher 				}
1412ce8f5370SAlex Deucher 			}
141373a6d3fcSRafał Miłecki 		}
1414c913e23aSRafał Miłecki 	}
1415c913e23aSRafał Miłecki 
1416c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
1417c913e23aSRafał Miłecki }
1418c913e23aSRafał Miłecki 
1419da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1420da321c8aSAlex Deucher {
1421da321c8aSAlex Deucher 	struct drm_device *ddev = rdev->ddev;
1422da321c8aSAlex Deucher 	struct drm_crtc *crtc;
1423da321c8aSAlex Deucher 	struct radeon_crtc *radeon_crtc;
1424da321c8aSAlex Deucher 
1425da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1426da321c8aSAlex Deucher 
14275ca302f7SAlex Deucher 	/* update active crtc counts */
1428da321c8aSAlex Deucher 	rdev->pm.dpm.new_active_crtcs = 0;
1429da321c8aSAlex Deucher 	rdev->pm.dpm.new_active_crtc_count = 0;
1430da321c8aSAlex Deucher 	list_for_each_entry(crtc,
1431da321c8aSAlex Deucher 		&ddev->mode_config.crtc_list, head) {
1432da321c8aSAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
1433da321c8aSAlex Deucher 		if (crtc->enabled) {
1434da321c8aSAlex Deucher 			rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1435da321c8aSAlex Deucher 			rdev->pm.dpm.new_active_crtc_count++;
1436da321c8aSAlex Deucher 		}
1437da321c8aSAlex Deucher 	}
1438da321c8aSAlex Deucher 
14395ca302f7SAlex Deucher 	/* update battery/ac status */
14405ca302f7SAlex Deucher 	if (power_supply_is_system_supplied() > 0)
14415ca302f7SAlex Deucher 		rdev->pm.dpm.ac_power = true;
14425ca302f7SAlex Deucher 	else
14435ca302f7SAlex Deucher 		rdev->pm.dpm.ac_power = false;
14445ca302f7SAlex Deucher 
1445da321c8aSAlex Deucher 	radeon_dpm_change_power_state_locked(rdev);
1446da321c8aSAlex Deucher 
1447da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
14488a227555SAlex Deucher 
1449da321c8aSAlex Deucher }
1450da321c8aSAlex Deucher 
1451da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev)
1452da321c8aSAlex Deucher {
1453da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1454da321c8aSAlex Deucher 		radeon_pm_compute_clocks_dpm(rdev);
1455da321c8aSAlex Deucher 	else
1456da321c8aSAlex Deucher 		radeon_pm_compute_clocks_old(rdev);
1457da321c8aSAlex Deucher }
1458da321c8aSAlex Deucher 
1459ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev)
1460f735261bSDave Airlie {
146175fa0b08SMario Kleiner 	int  crtc, vpos, hpos, vbl_status;
1462f735261bSDave Airlie 	bool in_vbl = true;
1463f735261bSDave Airlie 
146475fa0b08SMario Kleiner 	/* Iterate over all active crtc's. All crtc's must be in vblank,
146575fa0b08SMario Kleiner 	 * otherwise return in_vbl == false.
146675fa0b08SMario Kleiner 	 */
146775fa0b08SMario Kleiner 	for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
146875fa0b08SMario Kleiner 		if (rdev->pm.active_crtcs & (1 << crtc)) {
1469d47abc58SMario Kleiner 			vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos, NULL, NULL);
1470f5a80209SMario Kleiner 			if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
1471f5a80209SMario Kleiner 			    !(vbl_status & DRM_SCANOUTPOS_INVBL))
1472f735261bSDave Airlie 				in_vbl = false;
1473f735261bSDave Airlie 		}
1474f735261bSDave Airlie 	}
1475f81f2024SMatthew Garrett 
1476f81f2024SMatthew Garrett 	return in_vbl;
1477f81f2024SMatthew Garrett }
1478f81f2024SMatthew Garrett 
1479ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
1480f81f2024SMatthew Garrett {
1481f81f2024SMatthew Garrett 	u32 stat_crtc = 0;
1482f81f2024SMatthew Garrett 	bool in_vbl = radeon_pm_in_vbl(rdev);
1483f81f2024SMatthew Garrett 
1484f735261bSDave Airlie 	if (in_vbl == false)
1485d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
1486bae6b562SAlex Deucher 			 finish ? "exit" : "entry");
1487f735261bSDave Airlie 	return in_vbl;
1488f735261bSDave Airlie }
1489c913e23aSRafał Miłecki 
1490ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work)
1491c913e23aSRafał Miłecki {
1492c913e23aSRafał Miłecki 	struct radeon_device *rdev;
1493d9932a32SMatthew Garrett 	int resched;
1494c913e23aSRafał Miłecki 	rdev = container_of(work, struct radeon_device,
1495ce8f5370SAlex Deucher 				pm.dynpm_idle_work.work);
1496c913e23aSRafał Miłecki 
1497d9932a32SMatthew Garrett 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
1498c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
1499ce8f5370SAlex Deucher 	if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1500c913e23aSRafał Miłecki 		int not_processed = 0;
15017465280cSAlex Deucher 		int i;
1502c913e23aSRafał Miłecki 
15037465280cSAlex Deucher 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
15040ec0612aSAlex Deucher 			struct radeon_ring *ring = &rdev->ring[i];
15050ec0612aSAlex Deucher 
15060ec0612aSAlex Deucher 			if (ring->ready) {
150747492a23SChristian König 				not_processed += radeon_fence_count_emitted(rdev, i);
15087465280cSAlex Deucher 				if (not_processed >= 3)
15097465280cSAlex Deucher 					break;
15107465280cSAlex Deucher 			}
15110ec0612aSAlex Deucher 		}
1512c913e23aSRafał Miłecki 
1513c913e23aSRafał Miłecki 		if (not_processed >= 3) { /* should upclock */
1514ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1515ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1516ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1517ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_upclock) {
1518ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
1519ce8f5370SAlex Deucher 					DYNPM_ACTION_UPCLOCK;
1520ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
1521c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1522c913e23aSRafał Miłecki 			}
1523c913e23aSRafał Miłecki 		} else if (not_processed == 0) { /* should downclock */
1524ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1525ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1526ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1527ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_downclock) {
1528ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
1529ce8f5370SAlex Deucher 					DYNPM_ACTION_DOWNCLOCK;
1530ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
1531c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1532c913e23aSRafał Miłecki 			}
1533c913e23aSRafał Miłecki 		}
1534c913e23aSRafał Miłecki 
1535d7311171SAlex Deucher 		/* Note, radeon_pm_set_clocks is called with static_switch set
1536d7311171SAlex Deucher 		 * to false since we want to wait for vbl to avoid flicker.
1537d7311171SAlex Deucher 		 */
1538ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1539ce8f5370SAlex Deucher 		    jiffies > rdev->pm.dynpm_action_timeout) {
1540ce8f5370SAlex Deucher 			radeon_pm_get_dynpm_state(rdev);
1541ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
1542c913e23aSRafał Miłecki 		}
1543c913e23aSRafał Miłecki 
154432c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1545c913e23aSRafał Miłecki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1546c913e23aSRafał Miłecki 	}
15473f53eb6fSRafael J. Wysocki 	mutex_unlock(&rdev->pm.mutex);
15483f53eb6fSRafael J. Wysocki 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
15493f53eb6fSRafael J. Wysocki }
1550c913e23aSRafał Miłecki 
15517433874eSRafał Miłecki /*
15527433874eSRafał Miłecki  * Debugfs info
15537433874eSRafał Miłecki  */
15547433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
15557433874eSRafał Miłecki 
15567433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
15577433874eSRafał Miłecki {
15587433874eSRafał Miłecki 	struct drm_info_node *node = (struct drm_info_node *) m->private;
15597433874eSRafał Miłecki 	struct drm_device *dev = node->minor->dev;
15607433874eSRafał Miłecki 	struct radeon_device *rdev = dev->dev_private;
15617433874eSRafał Miłecki 
15621316b792SAlex Deucher 	if (rdev->pm.dpm_enabled) {
15631316b792SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
15641316b792SAlex Deucher 		if (rdev->asic->dpm.debugfs_print_current_performance_level)
15651316b792SAlex Deucher 			radeon_dpm_debugfs_print_current_performance_level(rdev, m);
15661316b792SAlex Deucher 		else
156771375929SAlex Deucher 			seq_printf(m, "Debugfs support not implemented for this asic\n");
15681316b792SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
15691316b792SAlex Deucher 	} else {
15709ace9f7bSAlex Deucher 		seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1571bf05d998SAlex Deucher 		/* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1572bf05d998SAlex Deucher 		if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1573bf05d998SAlex Deucher 			seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1574bf05d998SAlex Deucher 		else
15756234077dSRafał Miłecki 			seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
15769ace9f7bSAlex Deucher 		seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1577798bcf73SAlex Deucher 		if (rdev->asic->pm.get_memory_clock)
15786234077dSRafał Miłecki 			seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
15790fcbe947SRafał Miłecki 		if (rdev->pm.current_vddc)
15800fcbe947SRafał Miłecki 			seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1581798bcf73SAlex Deucher 		if (rdev->asic->pm.get_pcie_lanes)
1582aa5120d2SRafał Miłecki 			seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
15831316b792SAlex Deucher 	}
15847433874eSRafał Miłecki 
15857433874eSRafał Miłecki 	return 0;
15867433874eSRafał Miłecki }
15877433874eSRafał Miłecki 
15887433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = {
15897433874eSRafał Miłecki 	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
15907433874eSRafał Miłecki };
15917433874eSRafał Miłecki #endif
15927433874eSRafał Miłecki 
1593c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev)
15947433874eSRafał Miłecki {
15957433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
15967433874eSRafał Miłecki 	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
15977433874eSRafał Miłecki #else
15987433874eSRafał Miłecki 	return 0;
15997433874eSRafał Miłecki #endif
16007433874eSRafał Miłecki }
1601